1 1.6 thorpej /* $NetBSD: mesongxbb_clkc.c,v 1.6 2021/01/27 03:10:18 thorpej Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include <sys/cdefs.h> 30 1.1 jmcneill 31 1.6 thorpej __KERNEL_RCSID(1, "$NetBSD: mesongxbb_clkc.c,v 1.6 2021/01/27 03:10:18 thorpej Exp $"); 32 1.1 jmcneill 33 1.1 jmcneill #include <sys/param.h> 34 1.1 jmcneill #include <sys/bus.h> 35 1.1 jmcneill #include <sys/device.h> 36 1.1 jmcneill #include <sys/systm.h> 37 1.1 jmcneill 38 1.1 jmcneill #include <dev/fdt/fdtvar.h> 39 1.1 jmcneill 40 1.1 jmcneill #include <arm/amlogic/meson_clk.h> 41 1.1 jmcneill #include <arm/amlogic/mesongxbb_clkc.h> 42 1.1 jmcneill 43 1.1 jmcneill #define CBUS_REG(x) ((x) << 2) 44 1.1 jmcneill 45 1.1 jmcneill #define HHI_GCLK_MPEG0 CBUS_REG(0x50) 46 1.1 jmcneill #define HHI_GCLK_MPEG1 CBUS_REG(0x51) 47 1.1 jmcneill #define HHI_GCLK_MPEG2 CBUS_REG(0x52) 48 1.1 jmcneill #define HHI_GCLK_OTHER CBUS_REG(0x54) 49 1.1 jmcneill #define HHI_SYS_CPU_CLK_CNTL1 CBUS_REG(0x57) 50 1.1 jmcneill #define HHI_MPEG_CLK_CNTL CBUS_REG(0x5d) 51 1.1 jmcneill #define HHI_NAND_CLK_CNTL CBUS_REG(0x97) 52 1.1 jmcneill #define HHI_SD_EMMC_CLK_CNTL CBUS_REG(0x99) 53 1.1 jmcneill #define HHI_MPLL_CNTL CBUS_REG(0xa0) 54 1.1 jmcneill #define HHI_MPLL_CNTL2 CBUS_REG(0xa1) 55 1.1 jmcneill #define HHI_MPLL_CNTL5 CBUS_REG(0xa4) 56 1.1 jmcneill #define HHI_MPLL_CNTL6 CBUS_REG(0xa5) 57 1.1 jmcneill #define HHI_MPLL_CNTL7 CBUS_REG(0xa6) 58 1.1 jmcneill #define HHI_MPLL_CNTL8 CBUS_REG(0xa7) 59 1.1 jmcneill #define HHI_MPLL_CNTL9 CBUS_REG(0xa8) 60 1.1 jmcneill #define HHI_SYS_PLL_CNTL CBUS_REG(0xc0) 61 1.1 jmcneill #define HHI_SYS_PLL_CNTL_LOCK __BIT(31) 62 1.1 jmcneill #define HHI_SYS_PLL_CNTL_OD __BITS(17,16) 63 1.1 jmcneill #define HHI_SYS_PLL_CNTL_DIV __BITS(14,9) 64 1.1 jmcneill #define HHI_SYS_PLL_CNTL_MUL __BITS(8,0) 65 1.1 jmcneill 66 1.1 jmcneill static int mesongxbb_clkc_match(device_t, cfdata_t, void *); 67 1.1 jmcneill static void mesongxbb_clkc_attach(device_t, device_t, void *); 68 1.1 jmcneill 69 1.2 jmcneill struct mesongxbb_clkc_config { 70 1.2 jmcneill const char *name; 71 1.2 jmcneill }; 72 1.2 jmcneill 73 1.2 jmcneill static const struct mesongxbb_clkc_config gxbb_config = { 74 1.2 jmcneill .name = "Meson GXBB", 75 1.2 jmcneill }; 76 1.2 jmcneill 77 1.2 jmcneill static const struct mesongxbb_clkc_config gxl_config = { 78 1.2 jmcneill .name = "Meson GXL", 79 1.2 jmcneill }; 80 1.2 jmcneill 81 1.3 thorpej static const struct device_compatible_entry compat_data[] = { 82 1.3 thorpej { .compat = "amlogic,gxbb-clkc", .data = &gxbb_config }, 83 1.3 thorpej { .compat = "amlogic,gxl-clkc", .data = &gxl_config }, 84 1.5 thorpej DEVICE_COMPAT_EOL 85 1.1 jmcneill }; 86 1.1 jmcneill 87 1.1 jmcneill CFATTACH_DECL_NEW(mesongxbb_clkc, sizeof(struct meson_clk_softc), 88 1.1 jmcneill mesongxbb_clkc_match, mesongxbb_clkc_attach, NULL, NULL); 89 1.1 jmcneill 90 1.1 jmcneill static const char *mpeg_sel_parents[] = { "xtal", NULL, "fclk_div7", "mpll1", "mpll2", "fclk_div4", "fclk_div3", "fclk_div5" }; 91 1.1 jmcneill static const char *sd_emmc_clk0_sel_parents[] = { "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7" }; 92 1.1 jmcneill 93 1.1 jmcneill static struct meson_clk_clk mesongxbb_clkc_clks[] = { 94 1.1 jmcneill 95 1.1 jmcneill MESON_CLK_PLL(MESONGXBB_CLOCK_SYS_PLL_DCO, "pll_sys_dco", "xtal", 96 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(30)), /* enable */ 97 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BITS(8,0)), /* m */ 98 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BITS(13,9)), /* n */ 99 1.1 jmcneill MESON_CLK_PLL_REG_INVALID, /* frac */ 100 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(31)), /* l */ 101 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(29)), /* reset */ 102 1.1 jmcneill 0), 103 1.1 jmcneill 104 1.1 jmcneill MESON_CLK_DIV(MESONGXBB_CLOCK_SYS_PLL, "sys_pll", "pll_sys_dco", 105 1.1 jmcneill HHI_SYS_PLL_CNTL, /* reg */ 106 1.1 jmcneill __BITS(17,16), /* div */ 107 1.1 jmcneill MESON_CLK_DIV_POWER_OF_TWO | MESON_CLK_DIV_SET_RATE_PARENT), 108 1.1 jmcneill 109 1.1 jmcneill MESON_CLK_PLL(MESONGXBB_CLOCK_FIXED_PLL_DCO, "pll_fixed_dco", "xtal", 110 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(30)), /* enable */ 111 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BITS(8,0)), /* m */ 112 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BITS(13,9)), /* n */ 113 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL2, __BITS(11,0)), /* frac */ 114 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(31)), /* l */ 115 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(29)), /* reset */ 116 1.1 jmcneill 0), 117 1.1 jmcneill 118 1.1 jmcneill MESON_CLK_DIV(MESONGXBB_CLOCK_FIXED_PLL, "pll_fixed", "pll_fixed_dco", 119 1.1 jmcneill HHI_MPLL_CNTL, /* reg */ 120 1.1 jmcneill __BITS(17,16), /* div */ 121 1.1 jmcneill MESON_CLK_DIV_POWER_OF_TWO), 122 1.1 jmcneill 123 1.1 jmcneill MESON_CLK_DIV(MESONGXBB_CLOCK_MPLL_PREDIV, "mpll_prediv", "pll_fixed", 124 1.1 jmcneill HHI_MPLL_CNTL5, /* reg */ 125 1.1 jmcneill __BIT(12), /* div */ 126 1.1 jmcneill 0), 127 1.1 jmcneill 128 1.1 jmcneill MESON_CLK_MPLL(MESONGXBB_CLOCK_MPLL0_DIV, "mpll0_div", "mpll_prediv", 129 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BITS(13,0)), /* sdm */ 130 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BIT(15)), /* sdm_enable */ 131 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BITS(24,16)), /* n2 */ 132 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(25)), /* ssen */ 133 1.1 jmcneill 0), 134 1.1 jmcneill MESON_CLK_MPLL(MESONGXBB_CLOCK_MPLL1_DIV, "mpll1_div", "mpll_prediv", 135 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(13,0)), /* sdm */ 136 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BIT(15)), /* sdm_enable */ 137 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(24,16)), /* n2 */ 138 1.1 jmcneill MESON_CLK_PLL_REG_INVALID, /* ssen */ 139 1.1 jmcneill 0), 140 1.1 jmcneill MESON_CLK_MPLL(MESONGXBB_CLOCK_MPLL2_DIV, "mpll2_div", "mpll_prediv", 141 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(13,0)), /* sdm */ 142 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BIT(15)), /* sdm_enable */ 143 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(24,16)), /* n2 */ 144 1.1 jmcneill MESON_CLK_PLL_REG_INVALID, /* ssen */ 145 1.1 jmcneill 0), 146 1.1 jmcneill 147 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_MPLL0, "mpll0", "mpll0_div", HHI_MPLL_CNTL7, 14), 148 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_MPLL1, "mpll1", "mpll1_div", HHI_MPLL_CNTL8, 14), 149 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_MPLL2, "mpll2", "mpll2_div", HHI_MPLL_CNTL9, 14), 150 1.1 jmcneill 151 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESONGXBB_CLOCK_FCLK_DIV2_DIV, "fclk_div2_div", "pll_fixed", 2, 1), 152 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESONGXBB_CLOCK_FCLK_DIV3_DIV, "fclk_div3_div", "pll_fixed", 3, 1), 153 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESONGXBB_CLOCK_FCLK_DIV4_DIV, "fclk_div4_div", "pll_fixed", 4, 1), 154 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESONGXBB_CLOCK_FCLK_DIV5_DIV, "fclk_div5_div", "pll_fixed", 5, 1), 155 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESONGXBB_CLOCK_FCLK_DIV7_DIV, "fclk_div7_div", "pll_fixed", 7, 1), 156 1.1 jmcneill 157 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_FCLK_DIV2, "fclk_div2", "fclk_div2_div", HHI_MPLL_CNTL6, 27), 158 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_FCLK_DIV3, "fclk_div3", "fclk_div3_div", HHI_MPLL_CNTL6, 28), 159 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_FCLK_DIV4, "fclk_div4", "fclk_div4_div", HHI_MPLL_CNTL6, 29), 160 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_FCLK_DIV5, "fclk_div5", "fclk_div5_div", HHI_MPLL_CNTL6, 30), 161 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_FCLK_DIV7, "fclk_div7", "fclk_div7_div", HHI_MPLL_CNTL6, 31), 162 1.1 jmcneill MESON_CLK_MUX(MESONGXBB_CLOCK_MPEG_SEL, "mpeg_sel", mpeg_sel_parents, 163 1.1 jmcneill HHI_MPEG_CLK_CNTL, /* reg */ 164 1.1 jmcneill __BITS(14,12), /* sel */ 165 1.1 jmcneill 0), 166 1.1 jmcneill 167 1.1 jmcneill MESON_CLK_DIV(MESONGXBB_CLOCK_MPEG_DIV, "mpeg_div", "mpeg_sel", 168 1.1 jmcneill HHI_MPEG_CLK_CNTL, /* reg */ 169 1.1 jmcneill __BITS(6,0), /* div */ 170 1.1 jmcneill 0), 171 1.1 jmcneill 172 1.1 jmcneill MESON_CLK_MUX(MESONGXBB_CLOCK_SD_EMMC_A_CLK0_SEL, "sd_emmc_a_clk0_sel", sd_emmc_clk0_sel_parents, 173 1.1 jmcneill HHI_SD_EMMC_CLK_CNTL, /* reg */ 174 1.1 jmcneill __BITS(11,9), /* sel */ 175 1.1 jmcneill 0), 176 1.1 jmcneill MESON_CLK_MUX(MESONGXBB_CLOCK_SD_EMMC_B_CLK0_SEL, "sd_emmc_b_clk0_sel", sd_emmc_clk0_sel_parents, 177 1.1 jmcneill HHI_SD_EMMC_CLK_CNTL, /* reg */ 178 1.1 jmcneill __BITS(27,25), /* sel */ 179 1.1 jmcneill 0), 180 1.1 jmcneill MESON_CLK_MUX(MESONGXBB_CLOCK_SD_EMMC_C_CLK0_SEL, "sd_emmc_c_clk0_sel", sd_emmc_clk0_sel_parents, 181 1.1 jmcneill HHI_NAND_CLK_CNTL, /* reg */ 182 1.1 jmcneill __BITS(11,9), /* sel */ 183 1.1 jmcneill 0), 184 1.1 jmcneill 185 1.1 jmcneill MESON_CLK_DIV(MESONGXBB_CLOCK_SD_EMMC_A_CLK0_DIV, "sd_emmc_a_clk0_div", "sd_emmc_a_clk0_sel", 186 1.1 jmcneill HHI_SD_EMMC_CLK_CNTL, /* reg */ 187 1.1 jmcneill __BITS(6,0), /* div */ 188 1.1 jmcneill 0), 189 1.1 jmcneill MESON_CLK_DIV(MESONGXBB_CLOCK_SD_EMMC_B_CLK0_DIV, "sd_emmc_b_clk0_div", "sd_emmc_b_clk0_sel", 190 1.1 jmcneill HHI_SD_EMMC_CLK_CNTL, /* reg */ 191 1.1 jmcneill __BITS(22,16), /* div */ 192 1.1 jmcneill 0), 193 1.1 jmcneill MESON_CLK_DIV(MESONGXBB_CLOCK_SD_EMMC_C_CLK0_DIV, "sd_emmc_c_clk0_div", "sd_emmc_c_clk0_sel", 194 1.1 jmcneill HHI_NAND_CLK_CNTL, /* reg */ 195 1.1 jmcneill __BITS(6,0), /* div */ 196 1.1 jmcneill 0), 197 1.1 jmcneill 198 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SD_EMMC_A_CLK0, "sd_emmc_a_clk0", "sd_emmc_a_clk0_div", HHI_SD_EMMC_CLK_CNTL, 7), 199 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SD_EMMC_B_CLK0, "sd_emmc_b_clk0", "sd_emmc_b_clk0_div", HHI_SD_EMMC_CLK_CNTL, 23), 200 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SD_EMMC_C_CLK0, "sd_emmc_c_clk0", "sd_emmc_c_clk0_div", HHI_NAND_CLK_CNTL, 7), 201 1.1 jmcneill 202 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_CLK81, "clk81", "mpeg_div", HHI_MPEG_CLK_CNTL, 7), 203 1.1 jmcneill 204 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_I2C, "i2c", "clk81", HHI_GCLK_MPEG0, 9), 205 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SAR_ADC, "sar_adc", "clk81", HHI_GCLK_MPEG0, 10), 206 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_RNG0, "rng0", "clk81", HHI_GCLK_MPEG0, 12), 207 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_UART0, "uart0", "clk81", HHI_GCLK_MPEG0, 13), 208 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SDHC, "sdhc", "clk81", HHI_GCLK_MPEG0, 14), 209 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SDIO, "sdio", "clk81", HHI_GCLK_MPEG0, 17), 210 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SD_EMMC_A, "sd_emmc_a", "clk81", HHI_GCLK_MPEG0, 24), 211 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SD_EMMC_B, "sd_emmc_b", "clk81", HHI_GCLK_MPEG0, 25), 212 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_SD_EMMC_C, "sd_emmc_c", "clk81", HHI_GCLK_MPEG0, 26), 213 1.1 jmcneill 214 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_ETH, "eth", "clk81", HHI_GCLK_MPEG1, 3), 215 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_UART1, "uart1", "clk81", HHI_GCLK_MPEG1, 16), 216 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_USB0, "usb0", "clk81", HHI_GCLK_MPEG1, 21), 217 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_USB1, "usb1", "clk81", HHI_GCLK_MPEG1, 22), 218 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_USB, "usb", "clk81", HHI_GCLK_MPEG1, 26), 219 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_EFUSE, "efuse", "clk81", HHI_GCLK_MPEG1, 30), 220 1.1 jmcneill 221 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_USB1_DDR_BRIDGE, "usb1_ddr_bridge", "clk81", HHI_GCLK_MPEG2, 8), 222 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_USB0_DDR_BRIDGE, "usb0_ddr_bridge", "clk81", HHI_GCLK_MPEG2, 9), 223 1.1 jmcneill MESON_CLK_GATE(MESONGXBB_CLOCK_UART2, "uart2", "clk81", HHI_GCLK_MPEG2, 15), 224 1.1 jmcneill }; 225 1.1 jmcneill 226 1.1 jmcneill static int 227 1.1 jmcneill mesongxbb_clkc_match(device_t parent, cfdata_t cf, void *aux) 228 1.1 jmcneill { 229 1.1 jmcneill struct fdt_attach_args * const faa = aux; 230 1.1 jmcneill 231 1.6 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 232 1.1 jmcneill } 233 1.1 jmcneill 234 1.1 jmcneill static void 235 1.1 jmcneill mesongxbb_clkc_attach(device_t parent, device_t self, void *aux) 236 1.1 jmcneill { 237 1.1 jmcneill struct meson_clk_softc * const sc = device_private(self); 238 1.1 jmcneill struct fdt_attach_args * const faa = aux; 239 1.2 jmcneill const struct mesongxbb_clkc_config *conf; 240 1.2 jmcneill const int phandle = faa->faa_phandle; 241 1.1 jmcneill 242 1.1 jmcneill sc->sc_dev = self; 243 1.1 jmcneill sc->sc_phandle = faa->faa_phandle; 244 1.1 jmcneill sc->sc_syscon = fdtbus_syscon_lookup(OF_parent(sc->sc_phandle)); 245 1.1 jmcneill if (sc->sc_syscon == NULL) { 246 1.1 jmcneill aprint_error(": couldn't get syscon registers\n"); 247 1.1 jmcneill return; 248 1.1 jmcneill } 249 1.1 jmcneill 250 1.1 jmcneill sc->sc_clks = mesongxbb_clkc_clks; 251 1.1 jmcneill sc->sc_nclks = __arraycount(mesongxbb_clkc_clks); 252 1.1 jmcneill 253 1.1 jmcneill meson_clk_attach(sc); 254 1.1 jmcneill 255 1.6 thorpej conf = of_compatible_lookup(phandle, compat_data)->data; 256 1.2 jmcneill 257 1.1 jmcneill aprint_naive("\n"); 258 1.2 jmcneill aprint_normal(": %s clock controller\n", conf->name); 259 1.1 jmcneill 260 1.1 jmcneill meson_clk_print(sc); 261 1.1 jmcneill } 262