1 1.1 jmcneill /* $NetBSD: mesongxl_pinctrl.c,v 1.1 2019/04/19 19:07:56 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include <sys/cdefs.h> 30 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: mesongxl_pinctrl.c,v 1.1 2019/04/19 19:07:56 jmcneill Exp $"); 31 1.1 jmcneill 32 1.1 jmcneill #include <sys/param.h> 33 1.1 jmcneill 34 1.1 jmcneill #include <arm/amlogic/meson_pinctrl.h> 35 1.1 jmcneill 36 1.1 jmcneill /* CBUS pinmux registers */ 37 1.1 jmcneill #define CBUS_REG(n) ((n) << 2) 38 1.1 jmcneill #define REG0 CBUS_REG(0) 39 1.1 jmcneill #define REG1 CBUS_REG(1) 40 1.1 jmcneill #define REG2 CBUS_REG(2) 41 1.1 jmcneill #define REG3 CBUS_REG(3) 42 1.1 jmcneill #define REG4 CBUS_REG(4) 43 1.1 jmcneill #define REG5 CBUS_REG(5) 44 1.1 jmcneill #define REG6 CBUS_REG(6) 45 1.1 jmcneill #define REG7 CBUS_REG(7) 46 1.1 jmcneill #define REG8 CBUS_REG(8) 47 1.1 jmcneill #define REG9 CBUS_REG(9) 48 1.1 jmcneill 49 1.1 jmcneill /* AO pinmux registers */ 50 1.1 jmcneill #define AOREG0 0x00 51 1.1 jmcneill #define AOREG1 0x04 52 1.1 jmcneill 53 1.1 jmcneill /* 54 1.1 jmcneill * GPIO banks. The values must match those in dt-bindings/gpio/meson-gxl-gpio.h 55 1.1 jmcneill */ 56 1.1 jmcneill enum { 57 1.1 jmcneill GPIOZ_0 = 0, 58 1.1 jmcneill GPIOZ_1, 59 1.1 jmcneill GPIOZ_2, 60 1.1 jmcneill GPIOZ_3, 61 1.1 jmcneill GPIOZ_4, 62 1.1 jmcneill GPIOZ_5, 63 1.1 jmcneill GPIOZ_6, 64 1.1 jmcneill GPIOZ_7, 65 1.1 jmcneill GPIOZ_8, 66 1.1 jmcneill GPIOZ_9, 67 1.1 jmcneill GPIOZ_10, 68 1.1 jmcneill GPIOZ_11, 69 1.1 jmcneill GPIOZ_12, 70 1.1 jmcneill GPIOZ_13, 71 1.1 jmcneill GPIOZ_14, 72 1.1 jmcneill GPIOZ_15, 73 1.1 jmcneill 74 1.1 jmcneill GPIOH_0 = 16, 75 1.1 jmcneill GPIOH_1, 76 1.1 jmcneill GPIOH_2, 77 1.1 jmcneill GPIOH_3, 78 1.1 jmcneill GPIOH_4, 79 1.1 jmcneill GPIOH_5, 80 1.1 jmcneill GPIOH_6, 81 1.1 jmcneill GPIOH_7, 82 1.1 jmcneill GPIOH_8, 83 1.1 jmcneill GPIOH_9, 84 1.1 jmcneill 85 1.1 jmcneill BOOT_0 = 26, 86 1.1 jmcneill BOOT_1, 87 1.1 jmcneill BOOT_2, 88 1.1 jmcneill BOOT_3, 89 1.1 jmcneill BOOT_4, 90 1.1 jmcneill BOOT_5, 91 1.1 jmcneill BOOT_6, 92 1.1 jmcneill BOOT_7, 93 1.1 jmcneill BOOT_8, 94 1.1 jmcneill BOOT_9, 95 1.1 jmcneill BOOT_10, 96 1.1 jmcneill BOOT_11, 97 1.1 jmcneill BOOT_12, 98 1.1 jmcneill BOOT_13, 99 1.1 jmcneill BOOT_14, 100 1.1 jmcneill BOOT_15, 101 1.1 jmcneill 102 1.1 jmcneill CARD_0 = 42, 103 1.1 jmcneill CARD_1, 104 1.1 jmcneill CARD_2, 105 1.1 jmcneill CARD_3, 106 1.1 jmcneill CARD_4, 107 1.1 jmcneill CARD_5, 108 1.1 jmcneill CARD_6, 109 1.1 jmcneill 110 1.1 jmcneill GPIODV_0 = 49, 111 1.1 jmcneill GPIODV_1, 112 1.1 jmcneill GPIODV_2, 113 1.1 jmcneill GPIODV_3, 114 1.1 jmcneill GPIODV_4, 115 1.1 jmcneill GPIODV_5, 116 1.1 jmcneill GPIODV_6, 117 1.1 jmcneill GPIODV_7, 118 1.1 jmcneill GPIODV_8, 119 1.1 jmcneill GPIODV_9, 120 1.1 jmcneill GPIODV_10, 121 1.1 jmcneill GPIODV_11, 122 1.1 jmcneill GPIODV_12, 123 1.1 jmcneill GPIODV_13, 124 1.1 jmcneill GPIODV_14, 125 1.1 jmcneill GPIODV_15, 126 1.1 jmcneill GPIODV_16, 127 1.1 jmcneill GPIODV_17, 128 1.1 jmcneill GPIODV_18, 129 1.1 jmcneill GPIODV_19, 130 1.1 jmcneill GPIODV_20, 131 1.1 jmcneill GPIODV_21, 132 1.1 jmcneill GPIODV_22, 133 1.1 jmcneill GPIODV_23, 134 1.1 jmcneill GPIODV_24, 135 1.1 jmcneill GPIODV_25, 136 1.1 jmcneill GPIODV_26, 137 1.1 jmcneill GPIODV_27, 138 1.1 jmcneill GPIODV_28, 139 1.1 jmcneill GPIODV_29, 140 1.1 jmcneill 141 1.1 jmcneill GPIOX_0 = 79, 142 1.1 jmcneill GPIOX_1, 143 1.1 jmcneill GPIOX_2, 144 1.1 jmcneill GPIOX_3, 145 1.1 jmcneill GPIOX_4, 146 1.1 jmcneill GPIOX_5, 147 1.1 jmcneill GPIOX_6, 148 1.1 jmcneill GPIOX_7, 149 1.1 jmcneill GPIOX_8, 150 1.1 jmcneill GPIOX_9, 151 1.1 jmcneill GPIOX_10, 152 1.1 jmcneill GPIOX_11, 153 1.1 jmcneill GPIOX_12, 154 1.1 jmcneill GPIOX_13, 155 1.1 jmcneill GPIOX_14, 156 1.1 jmcneill GPIOX_15, 157 1.1 jmcneill GPIOX_16, 158 1.1 jmcneill GPIOX_17, 159 1.1 jmcneill GPIOX_18, 160 1.1 jmcneill 161 1.1 jmcneill GPIOCLK_0 = 98, 162 1.1 jmcneill GPIOCLK_1, 163 1.1 jmcneill 164 1.1 jmcneill GPIOAO_0 = 0, 165 1.1 jmcneill GPIOAO_1, 166 1.1 jmcneill GPIOAO_2, 167 1.1 jmcneill GPIOAO_3, 168 1.1 jmcneill GPIOAO_4, 169 1.1 jmcneill GPIOAO_5, 170 1.1 jmcneill GPIOAO_6, 171 1.1 jmcneill GPIOAO_7, 172 1.1 jmcneill GPIOAO_8, 173 1.1 jmcneill GPIOAO_9, 174 1.1 jmcneill GPIO_TEST_N, 175 1.1 jmcneill }; 176 1.1 jmcneill 177 1.1 jmcneill #define CBUS_GPIO(_id, _off, _bit) \ 178 1.1 jmcneill [_id] = { \ 179 1.1 jmcneill .id = (_id), \ 180 1.1 jmcneill .name = __STRING(_id), \ 181 1.1 jmcneill .oen = { \ 182 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_GPIO, \ 183 1.1 jmcneill .reg = CBUS_REG((_off) * 3 + 0), \ 184 1.1 jmcneill .mask = __BIT(_bit) \ 185 1.1 jmcneill }, \ 186 1.1 jmcneill .out = { \ 187 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_GPIO, \ 188 1.1 jmcneill .reg = CBUS_REG((_off) * 3 + 1), \ 189 1.1 jmcneill .mask = __BIT(_bit) \ 190 1.1 jmcneill }, \ 191 1.1 jmcneill .in = { \ 192 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_GPIO, \ 193 1.1 jmcneill .reg = CBUS_REG((_off) * 3 + 2), \ 194 1.1 jmcneill .mask = __BIT(_bit) \ 195 1.1 jmcneill }, \ 196 1.1 jmcneill .pupden = { \ 197 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_PULL_ENABLE, \ 198 1.1 jmcneill .reg = CBUS_REG(_off), \ 199 1.1 jmcneill .mask = __BIT(_bit) \ 200 1.1 jmcneill }, \ 201 1.1 jmcneill .pupd = { \ 202 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_PULL, \ 203 1.1 jmcneill .reg = CBUS_REG(_off), \ 204 1.1 jmcneill .mask = __BIT(_bit) \ 205 1.1 jmcneill }, \ 206 1.1 jmcneill } 207 1.1 jmcneill 208 1.1 jmcneill static const struct meson_pinctrl_gpio mesongxl_periphs_gpios[] = { 209 1.1 jmcneill /* GPIODV */ 210 1.1 jmcneill CBUS_GPIO(GPIODV_24, 0, 24), 211 1.1 jmcneill CBUS_GPIO(GPIODV_25, 0, 25), 212 1.1 jmcneill CBUS_GPIO(GPIODV_26, 0, 26), 213 1.1 jmcneill CBUS_GPIO(GPIODV_27, 0, 27), 214 1.1 jmcneill CBUS_GPIO(GPIODV_28, 0, 28), 215 1.1 jmcneill CBUS_GPIO(GPIODV_29, 0, 29), 216 1.1 jmcneill 217 1.1 jmcneill /* GPIOH */ 218 1.1 jmcneill CBUS_GPIO(GPIOH_0, 1, 20), 219 1.1 jmcneill CBUS_GPIO(GPIOH_1, 1, 21), 220 1.1 jmcneill CBUS_GPIO(GPIOH_2, 1, 22), 221 1.1 jmcneill CBUS_GPIO(GPIOH_3, 1, 23), 222 1.1 jmcneill CBUS_GPIO(GPIOH_4, 1, 24), 223 1.1 jmcneill CBUS_GPIO(GPIOH_5, 1, 25), 224 1.1 jmcneill CBUS_GPIO(GPIOH_6, 1, 26), 225 1.1 jmcneill CBUS_GPIO(GPIOH_7, 1, 27), 226 1.1 jmcneill CBUS_GPIO(GPIOH_8, 1, 28), 227 1.1 jmcneill CBUS_GPIO(GPIOH_9, 1, 29), 228 1.1 jmcneill 229 1.1 jmcneill /* BOOT */ 230 1.1 jmcneill CBUS_GPIO(BOOT_0, 2, 0), 231 1.1 jmcneill CBUS_GPIO(BOOT_1, 2, 1), 232 1.1 jmcneill CBUS_GPIO(BOOT_2, 2, 2), 233 1.1 jmcneill CBUS_GPIO(BOOT_3, 2, 3), 234 1.1 jmcneill CBUS_GPIO(BOOT_4, 2, 4), 235 1.1 jmcneill CBUS_GPIO(BOOT_5, 2, 5), 236 1.1 jmcneill CBUS_GPIO(BOOT_6, 2, 6), 237 1.1 jmcneill CBUS_GPIO(BOOT_7, 2, 7), 238 1.1 jmcneill CBUS_GPIO(BOOT_8, 2, 8), 239 1.1 jmcneill CBUS_GPIO(BOOT_9, 2, 9), 240 1.1 jmcneill CBUS_GPIO(BOOT_10, 2, 10), 241 1.1 jmcneill CBUS_GPIO(BOOT_11, 2, 11), 242 1.1 jmcneill CBUS_GPIO(BOOT_12, 2, 12), 243 1.1 jmcneill CBUS_GPIO(BOOT_13, 2, 13), 244 1.1 jmcneill CBUS_GPIO(BOOT_14, 2, 14), 245 1.1 jmcneill CBUS_GPIO(BOOT_15, 2, 15), 246 1.1 jmcneill 247 1.1 jmcneill /* CARD */ 248 1.1 jmcneill CBUS_GPIO(CARD_0, 2, 20), 249 1.1 jmcneill CBUS_GPIO(CARD_1, 2, 21), 250 1.1 jmcneill CBUS_GPIO(CARD_2, 2, 22), 251 1.1 jmcneill CBUS_GPIO(CARD_3, 2, 23), 252 1.1 jmcneill CBUS_GPIO(CARD_4, 2, 24), 253 1.1 jmcneill CBUS_GPIO(CARD_5, 2, 25), 254 1.1 jmcneill CBUS_GPIO(CARD_6, 2, 26), 255 1.1 jmcneill 256 1.1 jmcneill /* GPIOCLK */ 257 1.1 jmcneill CBUS_GPIO(GPIOCLK_0, 3, 28), 258 1.1 jmcneill CBUS_GPIO(GPIOCLK_1, 3, 29), 259 1.1 jmcneill 260 1.1 jmcneill /* GPIOX */ 261 1.1 jmcneill CBUS_GPIO(GPIOX_0, 4, 0), 262 1.1 jmcneill CBUS_GPIO(GPIOX_1, 4, 1), 263 1.1 jmcneill CBUS_GPIO(GPIOX_2, 4, 2), 264 1.1 jmcneill CBUS_GPIO(GPIOX_3, 4, 3), 265 1.1 jmcneill CBUS_GPIO(GPIOX_4, 4, 4), 266 1.1 jmcneill CBUS_GPIO(GPIOX_5, 4, 5), 267 1.1 jmcneill CBUS_GPIO(GPIOX_6, 4, 6), 268 1.1 jmcneill CBUS_GPIO(GPIOX_7, 4, 7), 269 1.1 jmcneill CBUS_GPIO(GPIOX_8, 4, 8), 270 1.1 jmcneill CBUS_GPIO(GPIOX_9, 4, 9), 271 1.1 jmcneill CBUS_GPIO(GPIOX_10, 4, 10), 272 1.1 jmcneill CBUS_GPIO(GPIOX_11, 4, 11), 273 1.1 jmcneill CBUS_GPIO(GPIOX_12, 4, 12), 274 1.1 jmcneill CBUS_GPIO(GPIOX_13, 4, 13), 275 1.1 jmcneill CBUS_GPIO(GPIOX_14, 4, 14), 276 1.1 jmcneill CBUS_GPIO(GPIOX_15, 4, 15), 277 1.1 jmcneill CBUS_GPIO(GPIOX_16, 4, 16), 278 1.1 jmcneill CBUS_GPIO(GPIOX_17, 4, 17), 279 1.1 jmcneill CBUS_GPIO(GPIOX_18, 4, 18), 280 1.1 jmcneill }; 281 1.1 jmcneill 282 1.1 jmcneill #define AO_GPIO(_id, _bit) \ 283 1.1 jmcneill [_id] = { \ 284 1.1 jmcneill .id = (_id), \ 285 1.1 jmcneill .name = __STRING(_id), \ 286 1.1 jmcneill .oen = { \ 287 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_GPIO, \ 288 1.1 jmcneill .reg = 0, \ 289 1.1 jmcneill .mask = __BIT(_bit) \ 290 1.1 jmcneill }, \ 291 1.1 jmcneill .out = { \ 292 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_GPIO, \ 293 1.1 jmcneill .reg = 0, \ 294 1.1 jmcneill .mask = __BIT(_bit + 16) \ 295 1.1 jmcneill }, \ 296 1.1 jmcneill .in = { \ 297 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_GPIO, \ 298 1.1 jmcneill .reg = 4, \ 299 1.1 jmcneill .mask = __BIT(_bit) \ 300 1.1 jmcneill }, \ 301 1.1 jmcneill .pupden = { \ 302 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_PULL, \ 303 1.1 jmcneill .reg = 0, \ 304 1.1 jmcneill .mask = __BIT(_bit) \ 305 1.1 jmcneill }, \ 306 1.1 jmcneill .pupd = { \ 307 1.1 jmcneill .type = MESON_PINCTRL_REGTYPE_PULL, \ 308 1.1 jmcneill .reg = 0, \ 309 1.1 jmcneill .mask = __BIT(_bit + 16) \ 310 1.1 jmcneill }, \ 311 1.1 jmcneill } 312 1.1 jmcneill 313 1.1 jmcneill static const struct meson_pinctrl_gpio mesongxl_aobus_gpios[] = { 314 1.1 jmcneill /* GPIOAO */ 315 1.1 jmcneill AO_GPIO(GPIOAO_0, 0), 316 1.1 jmcneill AO_GPIO(GPIOAO_1, 1), 317 1.1 jmcneill AO_GPIO(GPIOAO_2, 2), 318 1.1 jmcneill AO_GPIO(GPIOAO_3, 3), 319 1.1 jmcneill AO_GPIO(GPIOAO_4, 4), 320 1.1 jmcneill AO_GPIO(GPIOAO_5, 5), 321 1.1 jmcneill AO_GPIO(GPIOAO_6, 6), 322 1.1 jmcneill AO_GPIO(GPIOAO_7, 7), 323 1.1 jmcneill AO_GPIO(GPIOAO_8, 8), 324 1.1 jmcneill AO_GPIO(GPIOAO_9, 9), 325 1.1 jmcneill }; 326 1.1 jmcneill 327 1.1 jmcneill static const struct meson_pinctrl_group mesongxl_periphs_groups[] = { 328 1.1 jmcneill /* GPIOX */ 329 1.1 jmcneill { "sdio_d0", REG5, 31, { GPIOX_0 }, 1 }, 330 1.1 jmcneill { "sdio_d1", REG5, 30, { GPIOX_1 }, 1 }, 331 1.1 jmcneill { "sdio_d2", REG5, 29, { GPIOX_2 }, 1 }, 332 1.1 jmcneill { "sdio_d3", REG5, 28, { GPIOX_3 }, 1 }, 333 1.1 jmcneill { "sdio_clk", REG5, 27, { GPIOX_4 }, 1 }, 334 1.1 jmcneill { "sdio_cmd", REG5, 26, { GPIOX_5 }, 1 }, 335 1.1 jmcneill { "sdio_irq", REG5, 24, { GPIOX_7 }, 1 }, 336 1.1 jmcneill { "uart_tx_a", REG5, 19, { GPIOX_12 }, 1 }, 337 1.1 jmcneill { "uart_rx_a", REG5, 18, { GPIOX_13 }, 1 }, 338 1.1 jmcneill { "uart_cts_a", REG5, 17, { GPIOX_14 }, 1 }, 339 1.1 jmcneill { "uart_dts_a", REG5, 16, { GPIOX_15 }, 1 }, 340 1.1 jmcneill { "uart_tx_c", REG5, 13, { GPIOX_8 }, 1 }, 341 1.1 jmcneill { "uart_rx_c", REG5, 12, { GPIOX_9 }, 1 }, 342 1.1 jmcneill { "uart_cts_c", REG5, 11, { GPIOX_10 }, 1 }, 343 1.1 jmcneill { "uart_dts_c", REG5, 10, { GPIOX_11 }, 1 }, 344 1.1 jmcneill { "pwm_a", REG5, 25, { GPIOX_6 }, 1 }, 345 1.1 jmcneill { "pwm_e", REG5, 15, { GPIOX_16 }, 1 }, 346 1.1 jmcneill { "pwm_f_x", REG5, 14, { GPIOX_7 }, 1 }, 347 1.1 jmcneill { "spi_mosi", REG5, 3, { GPIOX_8 }, 1 }, 348 1.1 jmcneill { "spi_miso", REG5, 2, { GPIOX_9 }, 1 }, 349 1.1 jmcneill { "spi_ss0", REG5, 1, { GPIOX_10 }, 1 }, 350 1.1 jmcneill { "spi_sclk", REG5, 0, { GPIOX_11 }, 1 }, 351 1.1 jmcneill 352 1.1 jmcneill /* GPIOZ */ 353 1.1 jmcneill { "eth_mdio", REG4, 23, { GPIOZ_0 }, 1 }, 354 1.1 jmcneill { "eth_mdc", REG4, 22, { GPIOZ_1 }, 1 }, 355 1.1 jmcneill { "eth_clk_rx_clk", REG4, 21, { GPIOZ_2 }, 1 }, 356 1.1 jmcneill { "eth_rx_dv", REG4, 20, { GPIOZ_3 }, 1 }, 357 1.1 jmcneill { "eth_rxd0", REG4, 19, { GPIOZ_4 }, 1 }, 358 1.1 jmcneill { "eth_rxd1", REG4, 18, { GPIOZ_5 }, 1 }, 359 1.1 jmcneill { "eth_rxd2", REG4, 17, { GPIOZ_6 }, 1 }, 360 1.1 jmcneill { "eth_rxd3", REG4, 16, { GPIOZ_7 }, 1 }, 361 1.1 jmcneill { "eth_rgmii_tx_clk", REG4, 15, { GPIOZ_8 }, 1 }, 362 1.1 jmcneill { "eth_tx_en", REG4, 14, { GPIOZ_9 }, 1 }, 363 1.1 jmcneill { "eth_txd0", REG4, 13, { GPIOZ_10 }, 1 }, 364 1.1 jmcneill { "eth_txd1", REG4, 12, { GPIOZ_11 }, 1 }, 365 1.1 jmcneill { "eth_txd2", REG4, 11, { GPIOZ_12 }, 1 }, 366 1.1 jmcneill { "eth_txd3", REG4, 10, { GPIOZ_13 }, 1 }, 367 1.1 jmcneill { "pwm_c", REG3, 20, { GPIOZ_15 }, 1 }, 368 1.1 jmcneill { "i2s_out_ch23_z", REG3, 26, { GPIOZ_5 }, 1 }, 369 1.1 jmcneill { "i2s_out_ch45_z", REG3, 25, { GPIOZ_6 }, 1 }, 370 1.1 jmcneill { "i2s_out_ch67_z", REG3, 24, { GPIOZ_7 }, 1 }, 371 1.1 jmcneill { "eth_link_led", REG4, 25, { GPIOZ_14 }, 1 }, 372 1.1 jmcneill { "eth_act_led", REG4, 24, { GPIOZ_15 }, 1 }, 373 1.1 jmcneill 374 1.1 jmcneill /* GPIOH */ 375 1.1 jmcneill { "hdmi_hpd", REG6, 31, { GPIOH_0 }, 1 }, 376 1.1 jmcneill { "hdmi_sda", REG6, 30, { GPIOH_1 }, 1 }, 377 1.1 jmcneill { "hdmi_scl", REG6, 29, { GPIOH_2 }, 1 }, 378 1.1 jmcneill { "i2s_am_clk", REG6, 26, { GPIOH_6 }, 1 }, 379 1.1 jmcneill { "i2s_out_ao_clk", REG6, 25, { GPIOH_7 }, 1 }, 380 1.1 jmcneill { "i2s_out_lr_clk", REG6, 24, { GPIOH_8 }, 1 }, 381 1.1 jmcneill { "i2s_out_ch01", REG6, 23, { GPIOH_9 }, 1 }, 382 1.1 jmcneill { "spdif_out_h", REG6, 28, { GPIOH_4 }, 1 }, 383 1.1 jmcneill 384 1.1 jmcneill /* GPIODV */ 385 1.1 jmcneill { "uart_tx_b", REG2, 16, { GPIODV_24 }, 1 }, 386 1.1 jmcneill { "uart_rx_b", REG2, 15, { GPIODV_25 }, 1 }, 387 1.1 jmcneill { "uart_cts_b", REG2, 14, { GPIODV_26 }, 1 }, 388 1.1 jmcneill { "uart_rts_b", REG2, 13, { GPIODV_27 }, 1 }, 389 1.1 jmcneill { "i2c_sda_c_dv18", REG1, 17, { GPIODV_18 }, 1 }, 390 1.1 jmcneill { "i2c_sck_c_dv19", REG1, 16, { GPIODV_19 }, 1 }, 391 1.1 jmcneill { "i2c_sda_a", REG1, 15, { GPIODV_24 }, 1 }, 392 1.1 jmcneill { "i2c_sck_a", REG1, 14, { GPIODV_25 }, 1 }, 393 1.1 jmcneill { "i2c_sda_b", REG1, 13, { GPIODV_26 }, 1 }, 394 1.1 jmcneill { "i2c_sck_b", REG1, 12, { GPIODV_27 }, 1 }, 395 1.1 jmcneill { "i2c_sda_c", REG1, 11, { GPIODV_28 }, 1 }, 396 1.1 jmcneill { "i2c_sck_c", REG1, 10, { GPIODV_29 }, 1 }, 397 1.1 jmcneill { "pwm_b", REG2, 11, { GPIODV_29 }, 1 }, 398 1.1 jmcneill { "pwm_d", REG2, 12, { GPIODV_28 }, 1 }, 399 1.1 jmcneill { "tsin_a_d0", REG2, 4, { GPIODV_0 }, 1 }, 400 1.1 jmcneill { "tsin_a_dp", REG2, 3, { GPIODV_1, GPIODV_2, GPIODV_3, GPIODV_4, GPIODV_5, GPIODV_6, GPIODV_7 }, 7 }, 401 1.1 jmcneill { "tsin_a_clk", REG2, 2, { GPIODV_8 }, 1 }, 402 1.1 jmcneill { "tsin_a_sop", REG2, 1, { GPIODV_9 }, 1 }, 403 1.1 jmcneill { "tsin_a_d_valid", REG2, 0, { GPIODV_10 }, 1 }, 404 1.1 jmcneill { "tsin_a_fail", REG1, 31, { GPIODV_11 }, 1 }, 405 1.1 jmcneill 406 1.1 jmcneill /* BOOT */ 407 1.1 jmcneill { "emmc_nand_d07", REG7, 31, { BOOT_0, BOOT_1, BOOT_2, BOOT_3, BOOT_4, BOOT_5, BOOT_6, BOOT_7 }, 8 }, 408 1.1 jmcneill { "emmc_clk", REG7, 30, { BOOT_8 }, 1 }, 409 1.1 jmcneill { "emmc_cmd", REG7, 29, { BOOT_10 }, 1 }, 410 1.1 jmcneill { "emmc_ds", REG7, 28, { BOOT_15 }, 1 }, 411 1.1 jmcneill { "nor_d", REG7, 13, { BOOT_11 }, 1 }, 412 1.1 jmcneill { "nor_q", REG7, 12, { BOOT_12 }, 1 }, 413 1.1 jmcneill { "nor_c", REG7, 11, { BOOT_13 }, 1 }, 414 1.1 jmcneill { "nor_cs", REG7, 10, { BOOT_15 }, 1 }, 415 1.1 jmcneill { "nand_ce0", REG7, 7, { BOOT_8 }, 1 }, 416 1.1 jmcneill { "nand_ce1", REG7, 6, { BOOT_9 }, 1 }, 417 1.1 jmcneill { "nand_rb0", REG7, 5, { BOOT_10 }, 1 }, 418 1.1 jmcneill { "nand_ale", REG7, 4, { BOOT_11 }, 1 }, 419 1.1 jmcneill { "nand_cle", REG7, 3, { BOOT_12 }, 1 }, 420 1.1 jmcneill { "nand_wen_clk", REG7, 2, { BOOT_13 }, 1 }, 421 1.1 jmcneill { "nand_ren_wr", REG7, 1, { BOOT_14 }, 1 }, 422 1.1 jmcneill { "nand_dqs", REG7, 0, { BOOT_15 }, 1 }, 423 1.1 jmcneill 424 1.1 jmcneill /* CARD */ 425 1.1 jmcneill { "sdcard_d1", REG6, 5, { CARD_0 }, 1 }, 426 1.1 jmcneill { "sdcard_d0", REG6, 4, { CARD_1 }, 1 }, 427 1.1 jmcneill { "sdcard_d3", REG6, 1, { CARD_4 }, 1 }, 428 1.1 jmcneill { "sdcard_d2", REG6, 0, { CARD_5 }, 1 }, 429 1.1 jmcneill { "sdcard_cmd", REG6, 2, { CARD_3 }, 1 }, 430 1.1 jmcneill { "sdcard_clk", REG6, 3, { CARD_2 }, 1 }, 431 1.1 jmcneill 432 1.1 jmcneill /* GPIOCLK */ 433 1.1 jmcneill { "pwm_f_clk", REG8, 30, { GPIOCLK_1 }, 1 }, 434 1.1 jmcneill }; 435 1.1 jmcneill 436 1.1 jmcneill static const struct meson_pinctrl_group mesongxl_aobus_groups[] = { 437 1.1 jmcneill /* GPIOAO */ 438 1.1 jmcneill { "uart_tx_ao_b_0", AOREG0, 26, { GPIOAO_0 }, 1 }, 439 1.1 jmcneill { "uart_rx_ao_b_1", AOREG0, 25, { GPIOAO_1 }, 1 }, 440 1.1 jmcneill { "uart_tx_ao_b", AOREG0, 24, { GPIOAO_4 }, 1 }, 441 1.1 jmcneill { "uart_rx_ao_b", AOREG0, 23, { GPIOAO_5 }, 1 }, 442 1.1 jmcneill { "uart_tx_ao_a", AOREG0, 12, { GPIOAO_0 }, 1 }, 443 1.1 jmcneill { "uart_rx_ao_a", AOREG0, 11, { GPIOAO_1 }, 1 }, 444 1.1 jmcneill { "uart_cts_ao_a", AOREG0, 10, { GPIOAO_2 }, 1 }, 445 1.1 jmcneill { "uart_rts_ao_a", AOREG0, 9, { GPIOAO_3 }, 1 }, 446 1.1 jmcneill { "uart_cts_ao_b", AOREG0, 8, { GPIOAO_2 }, 1 }, 447 1.1 jmcneill { "uart_rts_ao_b", AOREG0, 7, { GPIOAO_3 }, 1 }, 448 1.1 jmcneill { "i2c_sck_ao", AOREG0, 6, { GPIOAO_4 }, 1 }, 449 1.1 jmcneill { "i2c_sda_ao", AOREG0, 5, { GPIOAO_5 }, 1 }, 450 1.1 jmcneill { "i2c_slave_sck_ao", AOREG0, 2, { GPIOAO_4 }, 1 }, 451 1.1 jmcneill { "i2c_slave_sda_ao", AOREG0, 1, { GPIOAO_5 }, 1 }, 452 1.1 jmcneill { "remote_input_ao", AOREG0, 0, { GPIOAO_7 }, 1 }, 453 1.1 jmcneill { "pwm_ao_a_3", AOREG0, 22, { GPIOAO_3 }, 1 }, 454 1.1 jmcneill { "pwm_ao_b_6", AOREG0, 18, { GPIOAO_6 }, 1 }, 455 1.1 jmcneill { "pwm_ao_a_8", AOREG0, 17, { GPIOAO_8 }, 1 }, 456 1.1 jmcneill { "pwm_ao_b", AOREG0, 3, { GPIOAO_9 }, 1 }, 457 1.1 jmcneill { "i2s_out_ch23_ao", AOREG1, 0, { GPIOAO_8 }, 1 }, 458 1.1 jmcneill { "i2s_out_ch45_ao", AOREG1, 1, { GPIOAO_9 }, 1 }, 459 1.1 jmcneill { "spdif_out_ao_6", AOREG0, 16, { GPIOAO_6 }, 1 }, 460 1.1 jmcneill { "spdif_out_ao_9", AOREG0, 4, { GPIOAO_9 }, 1 }, 461 1.1 jmcneill { "ao_cec", AOREG0, 15, { GPIOAO_8 }, 1 }, 462 1.1 jmcneill { "ee_cec", AOREG0, 14, { GPIOAO_8 }, 1 }, 463 1.1 jmcneill 464 1.1 jmcneill /* TEST_N */ 465 1.1 jmcneill { "i2s_out_ch67_ao", AOREG1, 2, { GPIO_TEST_N }, 1 }, 466 1.1 jmcneill 467 1.1 jmcneill }; 468 1.1 jmcneill 469 1.1 jmcneill const struct meson_pinctrl_config mesongxl_periphs_pinctrl_config = { 470 1.1 jmcneill .name = "Meson GXL periphs GPIO", 471 1.1 jmcneill .groups = mesongxl_periphs_groups, 472 1.1 jmcneill .ngroups = __arraycount(mesongxl_periphs_groups), 473 1.1 jmcneill .gpios = mesongxl_periphs_gpios, 474 1.1 jmcneill .ngpios = __arraycount(mesongxl_periphs_gpios), 475 1.1 jmcneill }; 476 1.1 jmcneill 477 1.1 jmcneill const struct meson_pinctrl_config mesongxl_aobus_pinctrl_config = { 478 1.1 jmcneill .name = "Meson GXL AO GPIO", 479 1.1 jmcneill .groups = mesongxl_aobus_groups, 480 1.1 jmcneill .ngroups = __arraycount(mesongxl_aobus_groups), 481 1.1 jmcneill .gpios = mesongxl_aobus_gpios, 482 1.1 jmcneill .ngpios = __arraycount(mesongxl_aobus_gpios), 483 1.1 jmcneill }; 484