1 1.1 skrll /* $NetBSD: apple_nvme.c,v 1.1 2022/05/07 08:20:03 skrll Exp $ */ 2 1.1 skrll /* $OpenBSD: aplns.c,v 1.5 2021/08/29 11:23:29 kettenis Exp $ */ 3 1.1 skrll 4 1.1 skrll /*- 5 1.1 skrll * Copyright (c) 2022 The NetBSD Foundation, Inc. 6 1.1 skrll * All rights reserved. 7 1.1 skrll * 8 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation 9 1.1 skrll * by Nick Hudson 10 1.1 skrll * 11 1.1 skrll * Redistribution and use in source and binary forms, with or without 12 1.1 skrll * modification, are permitted provided that the following conditions 13 1.1 skrll * are met: 14 1.1 skrll * 1. Redistributions of source code must retain the above copyright 15 1.1 skrll * notice, this list of conditions and the following disclaimer. 16 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright 17 1.1 skrll * notice, this list of conditions and the following disclaimer in the 18 1.1 skrll * documentation and/or other materials provided with the distribution. 19 1.1 skrll * 20 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 1.1 skrll * POSSIBILITY OF SUCH DAMAGE. 31 1.1 skrll */ 32 1.1 skrll 33 1.1 skrll /* 34 1.1 skrll * Copyright (c) 2014, 2021 David Gwynne <dlg (at) openbsd.org> 35 1.1 skrll * 36 1.1 skrll * Permission to use, copy, modify, and distribute this software for any 37 1.1 skrll * purpose with or without fee is hereby granted, provided that the above 38 1.1 skrll * copyright notice and this permission notice appear in all copies. 39 1.1 skrll * 40 1.1 skrll * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 41 1.1 skrll * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 42 1.1 skrll * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 43 1.1 skrll * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 44 1.1 skrll * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 45 1.1 skrll * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 46 1.1 skrll * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 47 1.1 skrll */ 48 1.1 skrll 49 1.1 skrll #include <sys/cdefs.h> 50 1.1 skrll __KERNEL_RCSID(0, "$NetBSD: apple_nvme.c,v 1.1 2022/05/07 08:20:03 skrll Exp $"); 51 1.1 skrll 52 1.1 skrll #include <sys/param.h> 53 1.1 skrll 54 1.1 skrll #include <sys/bus.h> 55 1.1 skrll #include <sys/device.h> 56 1.1 skrll #include <sys/kmem.h> 57 1.1 skrll #include <sys/intr.h> 58 1.1 skrll 59 1.1 skrll #include <dev/ic/nvmereg.h> 60 1.1 skrll #include <dev/ic/nvmevar.h> 61 1.1 skrll 62 1.1 skrll #include <dev/fdt/fdtvar.h> 63 1.1 skrll 64 1.1 skrll #include <arm/apple/apple_rtkit.h> 65 1.1 skrll 66 1.1 skrll int apple_nvme_mpsafe = 1; 67 1.1 skrll 68 1.1 skrll #define NVME_IO_Q 1 69 1.1 skrll 70 1.1 skrll #define ANS_CPU_CTRL 0x0044 71 1.1 skrll #define ANS_CPU_CTRL_RUN __BIT(4) 72 1.1 skrll 73 1.1 skrll #define ANS_MAX_PEND_CMDS_CTRL 0x01210 74 1.1 skrll #define ANS_MAX_QUEUE_DEPTH 64 75 1.1 skrll #define ANS_BOOT_STATUS 0x01300 76 1.1 skrll #define ANS_BOOT_STATUS_OK 0xde71ce55 77 1.1 skrll 78 1.1 skrll #define ANS_MODESEL_REG 0x01304 79 1.1 skrll #define ANS_UNKNOWN_CTRL 0x24008 80 1.1 skrll #define ANS_PRP_NULL_CHECK __BIT(11) 81 1.1 skrll #define ANS_LINEAR_SQ_CTRL 0x24908 82 1.1 skrll #define ANS_LINEAR_SQ_CTRL_EN __BIT(0) 83 1.1 skrll #define ANS_LINEAR_ASQ_DB 0x2490c 84 1.1 skrll #define ANS_LINEAR_IOSQ_DB 0x24910 85 1.1 skrll 86 1.1 skrll #define ANS_NVMMU_NUM 0x28100 87 1.1 skrll #define ANS_NVMMU_BASE_ASQ 0x28108 88 1.1 skrll #define ANS_NVMMU_BASE_IOSQ 0x28110 89 1.1 skrll #define ANS_NVMMU_TCB_INVAL 0x28118 90 1.1 skrll #define ANS_NVMMU_TCB_STAT 0x28120 91 1.1 skrll 92 1.1 skrll #define ANS_NVMMU_TCB_SIZE 0x4000 93 1.1 skrll #define ANS_NVMMU_TCB_PITCH 0x80 94 1.1 skrll 95 1.1 skrll struct ans_nvmmu_tcb { 96 1.1 skrll uint8_t tcb_opcode; 97 1.1 skrll uint8_t tcb_flags; 98 1.1 skrll #define ANS_NVMMU_TCB_WRITE __BIT(0) 99 1.1 skrll #define ANS_NVMMU_TCB_READ __BIT(1) 100 1.1 skrll uint8_t tcb_cid; 101 1.1 skrll uint8_t tcb_pad0[1]; 102 1.1 skrll 103 1.1 skrll uint32_t tcb_prpl_len; 104 1.1 skrll uint8_t tcb_pad1[16]; 105 1.1 skrll 106 1.1 skrll uint64_t tcb_prp[2]; 107 1.1 skrll }; 108 1.1 skrll 109 1.1 skrll void nvme_ans_enable(struct nvme_softc *); 110 1.1 skrll 111 1.1 skrll int nvme_ans_q_alloc(struct nvme_softc *, struct nvme_queue *); 112 1.1 skrll void nvme_ans_q_free(struct nvme_softc *, struct nvme_queue *); 113 1.1 skrll 114 1.1 skrll uint32_t 115 1.1 skrll nvme_ans_sq_enter(struct nvme_softc *, struct nvme_queue *, 116 1.1 skrll struct nvme_ccb *); 117 1.1 skrll void nvme_ans_sq_leave(struct nvme_softc *, 118 1.1 skrll struct nvme_queue *, struct nvme_ccb *); 119 1.1 skrll 120 1.1 skrll void nvme_ans_cq_done(struct nvme_softc *, 121 1.1 skrll struct nvme_queue *, struct nvme_ccb *); 122 1.1 skrll 123 1.1 skrll static const struct nvme_ops nvme_ans_ops = { 124 1.1 skrll .op_enable = nvme_ans_enable, 125 1.1 skrll 126 1.1 skrll .op_q_alloc = nvme_ans_q_alloc, 127 1.1 skrll .op_q_free = nvme_ans_q_free, 128 1.1 skrll 129 1.1 skrll .op_sq_enter = nvme_ans_sq_enter, 130 1.1 skrll .op_sq_leave = nvme_ans_sq_leave, 131 1.1 skrll .op_sq_enter_locked = nvme_ans_sq_enter, 132 1.1 skrll .op_sq_leave_locked = nvme_ans_sq_leave, 133 1.1 skrll 134 1.1 skrll .op_cq_done = nvme_ans_cq_done, 135 1.1 skrll }; 136 1.1 skrll 137 1.1 skrll static const struct device_compatible_entry compat_data[] = { 138 1.1 skrll { .compat = "apple,nvme-m1" }, 139 1.1 skrll { .compat = "apple,nvme-ans2" }, 140 1.1 skrll DEVICE_COMPAT_EOL 141 1.1 skrll }; 142 1.1 skrll 143 1.1 skrll struct apple_nvme_softc { 144 1.1 skrll struct nvme_softc asc_nvme; 145 1.1 skrll int asc_phandle; 146 1.1 skrll 147 1.1 skrll bus_space_tag_t asc_iot; 148 1.1 skrll bus_space_handle_t asc_ioh; 149 1.1 skrll bus_size_t asc_size; 150 1.1 skrll 151 1.1 skrll struct rtkit_state *asc_rtkit; 152 1.1 skrll 153 1.1 skrll size_t asc_nintrs; 154 1.1 skrll void *asc_ihs; 155 1.1 skrll }; 156 1.1 skrll 157 1.1 skrll void 158 1.1 skrll nvme_ans_enable(struct nvme_softc *sc) 159 1.1 skrll { 160 1.1 skrll nvme_write4(sc, ANS_NVMMU_NUM, 161 1.1 skrll (ANS_NVMMU_TCB_SIZE / ANS_NVMMU_TCB_PITCH) - 1); 162 1.1 skrll nvme_write4(sc, ANS_MODESEL_REG, 0); 163 1.1 skrll } 164 1.1 skrll 165 1.1 skrll 166 1.1 skrll int 167 1.1 skrll nvme_ans_q_alloc(struct nvme_softc *sc, struct nvme_queue *q) 168 1.1 skrll { 169 1.1 skrll bus_size_t db, base; 170 1.1 skrll 171 1.1 skrll KASSERT(q->q_entries <= (ANS_NVMMU_TCB_SIZE / ANS_NVMMU_TCB_PITCH)); 172 1.1 skrll 173 1.1 skrll q->q_nvmmu_dmamem = nvme_dmamem_alloc(sc, ANS_NVMMU_TCB_SIZE); 174 1.1 skrll if (q->q_nvmmu_dmamem == NULL) 175 1.1 skrll return -1; 176 1.1 skrll 177 1.1 skrll memset(NVME_DMA_KVA(q->q_nvmmu_dmamem), 0, 178 1.1 skrll NVME_DMA_LEN(q->q_nvmmu_dmamem)); 179 1.1 skrll 180 1.1 skrll switch (q->q_id) { 181 1.1 skrll case NVME_IO_Q: 182 1.1 skrll db = ANS_LINEAR_IOSQ_DB; 183 1.1 skrll base = ANS_NVMMU_BASE_IOSQ; 184 1.1 skrll break; 185 1.1 skrll case NVME_ADMIN_Q: 186 1.1 skrll db = ANS_LINEAR_ASQ_DB; 187 1.1 skrll base = ANS_NVMMU_BASE_ASQ; 188 1.1 skrll break; 189 1.1 skrll default: 190 1.1 skrll panic("unsupported queue id %u", q->q_id); 191 1.1 skrll /* NOTREACHED */ 192 1.1 skrll } 193 1.1 skrll 194 1.1 skrll q->q_sqtdbl = db; 195 1.1 skrll 196 1.1 skrll nvme_dmamem_sync(sc, q->q_nvmmu_dmamem, BUS_DMASYNC_PREWRITE); 197 1.1 skrll nvme_write8(sc, base, NVME_DMA_DVA(q->q_nvmmu_dmamem)); 198 1.1 skrll 199 1.1 skrll return 0; 200 1.1 skrll } 201 1.1 skrll 202 1.1 skrll void 203 1.1 skrll nvme_ans_q_free(struct nvme_softc *sc, 204 1.1 skrll struct nvme_queue *q) 205 1.1 skrll { 206 1.1 skrll nvme_dmamem_sync(sc, q->q_nvmmu_dmamem, BUS_DMASYNC_POSTWRITE); 207 1.1 skrll nvme_dmamem_free(sc, q->q_nvmmu_dmamem); 208 1.1 skrll } 209 1.1 skrll 210 1.1 skrll uint32_t 211 1.1 skrll nvme_ans_sq_enter(struct nvme_softc *sc, 212 1.1 skrll struct nvme_queue *q, struct nvme_ccb *ccb) 213 1.1 skrll { 214 1.1 skrll return ccb->ccb_id; 215 1.1 skrll } 216 1.1 skrll 217 1.1 skrll static inline struct ans_nvmmu_tcb * 218 1.1 skrll nvme_ans_tcb(struct nvme_queue *q, unsigned int qid) 219 1.1 skrll { 220 1.1 skrll uint8_t *ptr = NVME_DMA_KVA(q->q_nvmmu_dmamem); 221 1.1 skrll ptr += qid * ANS_NVMMU_TCB_PITCH; 222 1.1 skrll 223 1.1 skrll return (struct ans_nvmmu_tcb *)ptr; 224 1.1 skrll } 225 1.1 skrll 226 1.1 skrll void 227 1.1 skrll nvme_ans_sq_leave(struct nvme_softc *sc, 228 1.1 skrll struct nvme_queue *q, struct nvme_ccb *ccb) 229 1.1 skrll { 230 1.1 skrll unsigned int id = ccb->ccb_id; 231 1.1 skrll struct ans_nvmmu_tcb *tcb = nvme_ans_tcb(q, id); 232 1.1 skrll struct nvme_sqe_io *sqe = NVME_DMA_KVA(q->q_sq_dmamem); 233 1.1 skrll sqe += id; 234 1.1 skrll 235 1.1 skrll bus_dmamap_sync(sc->sc_dmat, NVME_DMA_MAP(q->q_nvmmu_dmamem), 236 1.1 skrll ANS_NVMMU_TCB_PITCH * id, sizeof(*tcb), BUS_DMASYNC_POSTWRITE); 237 1.1 skrll 238 1.1 skrll memset(tcb, 0, sizeof(*tcb)); 239 1.1 skrll tcb->tcb_opcode = sqe->opcode; 240 1.1 skrll tcb->tcb_flags = ANS_NVMMU_TCB_WRITE | ANS_NVMMU_TCB_READ; 241 1.1 skrll tcb->tcb_cid = id; 242 1.1 skrll tcb->tcb_prpl_len = sqe->nlb; 243 1.1 skrll tcb->tcb_prp[0] = sqe->entry.prp[0]; 244 1.1 skrll tcb->tcb_prp[1] = sqe->entry.prp[1]; 245 1.1 skrll 246 1.1 skrll bus_dmamap_sync(sc->sc_dmat, NVME_DMA_MAP(q->q_nvmmu_dmamem), 247 1.1 skrll ANS_NVMMU_TCB_PITCH * id, sizeof(*tcb), BUS_DMASYNC_PREWRITE); 248 1.1 skrll nvme_write4(sc, q->q_sqtdbl, id); 249 1.1 skrll } 250 1.1 skrll 251 1.1 skrll void 252 1.1 skrll nvme_ans_cq_done(struct nvme_softc *sc, 253 1.1 skrll struct nvme_queue *q, struct nvme_ccb *ccb) 254 1.1 skrll { 255 1.1 skrll unsigned int id = ccb->ccb_id; 256 1.1 skrll struct ans_nvmmu_tcb *tcb = nvme_ans_tcb(q, id); 257 1.1 skrll 258 1.1 skrll bus_dmamap_sync(sc->sc_dmat, NVME_DMA_MAP(q->q_nvmmu_dmamem), 259 1.1 skrll ANS_NVMMU_TCB_PITCH * id, sizeof(*tcb), BUS_DMASYNC_POSTWRITE); 260 1.1 skrll memset(tcb, 0, sizeof(*tcb)); 261 1.1 skrll bus_dmamap_sync(sc->sc_dmat, NVME_DMA_MAP(q->q_nvmmu_dmamem), 262 1.1 skrll ANS_NVMMU_TCB_PITCH * id, sizeof(*tcb), BUS_DMASYNC_PREWRITE); 263 1.1 skrll 264 1.1 skrll nvme_write4(sc, ANS_NVMMU_TCB_INVAL, id); 265 1.1 skrll uint32_t stat = nvme_read4(sc, ANS_NVMMU_TCB_STAT); 266 1.1 skrll if (stat != 0) { 267 1.1 skrll printf("%s: nvmmu tcp stat is non-zero: 0x%08x\n", 268 1.1 skrll device_xname(sc->sc_dev), stat); 269 1.1 skrll } 270 1.1 skrll } 271 1.1 skrll 272 1.1 skrll 273 1.1 skrll static int 274 1.1 skrll apple_nvme_intr_establish(struct nvme_softc *sc, uint16_t qid, 275 1.1 skrll struct nvme_queue *q) 276 1.1 skrll { 277 1.1 skrll struct apple_nvme_softc * const asc = 278 1.1 skrll container_of(sc, struct apple_nvme_softc, asc_nvme); 279 1.1 skrll const int phandle = asc->asc_phandle; 280 1.1 skrll char intr_xname[INTRDEVNAMEBUF]; 281 1.1 skrll char intrstr[128]; 282 1.1 skrll const device_t self = sc->sc_dev; 283 1.1 skrll 284 1.1 skrll KASSERT(sc->sc_use_mq || qid == NVME_ADMIN_Q); 285 1.1 skrll KASSERT(sc->sc_ih[qid] == NULL); 286 1.1 skrll 287 1.1 skrll if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) { 288 1.1 skrll aprint_error(": couldn't decode interrupt\n"); 289 1.1 skrll return 1; 290 1.1 skrll } 291 1.1 skrll sc->sc_ih[qid] = fdtbus_intr_establish_xname(phandle, 0, IPL_BIO, 292 1.1 skrll FDT_INTR_MPSAFE, nvme_intr, sc, device_xname(sc->sc_dev)); 293 1.1 skrll if (sc->sc_ih[qid] == NULL) { 294 1.1 skrll aprint_error_dev(self, "couldn't establish interrupt on %s\n", 295 1.1 skrll intrstr); 296 1.1 skrll return 1; 297 1.1 skrll } 298 1.1 skrll 299 1.1 skrll /* establish also the software interrupt */ 300 1.1 skrll sc->sc_softih[qid] = softint_establish( 301 1.1 skrll SOFTINT_BIO|(apple_nvme_mpsafe ? SOFTINT_MPSAFE : 0), 302 1.1 skrll nvme_softintr_intx, q); 303 1.1 skrll if (sc->sc_softih[qid] == NULL) { 304 1.1 skrll fdtbus_intr_disestablish(phandle, sc->sc_ih[qid]); 305 1.1 skrll sc->sc_ih[qid] = NULL; 306 1.1 skrll 307 1.1 skrll aprint_error_dev(sc->sc_dev, 308 1.1 skrll "unable to establish %s soft interrupt\n", 309 1.1 skrll intr_xname); 310 1.1 skrll return 1; 311 1.1 skrll } 312 1.1 skrll 313 1.1 skrll if (!sc->sc_use_mq) { 314 1.1 skrll aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr); 315 1.1 skrll } else if (qid == NVME_ADMIN_Q) { 316 1.1 skrll aprint_normal_dev(sc->sc_dev, 317 1.1 skrll "for admin queue interrupting on %s\n", intrstr); 318 1.1 skrll } else { 319 1.1 skrll aprint_normal_dev(sc->sc_dev, 320 1.1 skrll "for io queue %d interrupting on %s\n", qid, intrstr); 321 1.1 skrll } 322 1.1 skrll return 0; 323 1.1 skrll } 324 1.1 skrll 325 1.1 skrll static int 326 1.1 skrll apple_nvme_intr_disestablish(struct nvme_softc *sc, uint16_t qid) 327 1.1 skrll { 328 1.1 skrll struct apple_nvme_softc * const asc = 329 1.1 skrll container_of(sc, struct apple_nvme_softc, asc_nvme); 330 1.1 skrll 331 1.1 skrll KASSERT(sc->sc_use_mq || qid == NVME_ADMIN_Q); 332 1.1 skrll KASSERT(sc->sc_ih[qid] != NULL); 333 1.1 skrll 334 1.1 skrll if (sc->sc_softih) { 335 1.1 skrll softint_disestablish(sc->sc_softih[qid]); 336 1.1 skrll sc->sc_softih[qid] = NULL; 337 1.1 skrll } 338 1.1 skrll 339 1.1 skrll fdtbus_intr_disestablish(asc->asc_phandle, sc->sc_ih[qid]); 340 1.1 skrll sc->sc_ih[qid] = NULL; 341 1.1 skrll 342 1.1 skrll return 0; 343 1.1 skrll } 344 1.1 skrll 345 1.1 skrll 346 1.1 skrll static int 347 1.1 skrll apple_nvme_setup_intr(struct fdt_attach_args * const faa, 348 1.1 skrll struct apple_nvme_softc * const asc) 349 1.1 skrll { 350 1.1 skrll struct nvme_softc * const sc = &asc->asc_nvme; 351 1.1 skrll 352 1.1 skrll asc->asc_nintrs = 1; 353 1.1 skrll asc->asc_phandle = faa->faa_phandle; 354 1.1 skrll 355 1.1 skrll sc->sc_use_mq = asc->asc_nintrs > 1; 356 1.1 skrll sc->sc_nq = 1; /* sc_use_mq */ 357 1.1 skrll 358 1.1 skrll return 0; 359 1.1 skrll } 360 1.1 skrll 361 1.1 skrll 362 1.1 skrll static int 363 1.1 skrll apple_nvme_match(device_t parent, cfdata_t cf, void *aux) 364 1.1 skrll { 365 1.1 skrll struct fdt_attach_args * const faa = aux; 366 1.1 skrll 367 1.1 skrll return of_compatible_match(faa->faa_phandle, compat_data); 368 1.1 skrll } 369 1.1 skrll 370 1.1 skrll static void 371 1.1 skrll apple_nvme_attach(device_t parent, device_t self, void *aux) 372 1.1 skrll { 373 1.1 skrll struct apple_nvme_softc * const asc = device_private(self); 374 1.1 skrll struct nvme_softc *sc = &asc->asc_nvme; 375 1.1 skrll struct fdt_attach_args * const faa = aux; 376 1.1 skrll const int phandle = faa->faa_phandle; 377 1.1 skrll bus_addr_t addr, ans_addr; 378 1.1 skrll bus_size_t size, ans_size; 379 1.1 skrll uint32_t ctrl, status; 380 1.1 skrll 381 1.1 skrll 382 1.1 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) { 383 1.1 skrll aprint_error(": couldn't get NVME registers\n"); 384 1.1 skrll return; 385 1.1 skrll } 386 1.1 skrll 387 1.1 skrll if (fdtbus_get_reg(phandle, 1, &ans_addr, &ans_size) != 0) { 388 1.1 skrll aprint_error(": couldn't get ANS registers\n"); 389 1.1 skrll return; 390 1.1 skrll } 391 1.1 skrll 392 1.1 skrll sc->sc_dev = self; 393 1.1 skrll sc->sc_iot = asc->asc_iot = faa->faa_bst; 394 1.1 skrll sc->sc_ios = size; 395 1.1 skrll 396 1.1 skrll if (bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh) != 0) { 397 1.1 skrll aprint_error(": couldn't map NVME registers\n"); 398 1.1 skrll return; 399 1.1 skrll } 400 1.1 skrll 401 1.1 skrll if (bus_space_map(asc->asc_iot, ans_addr, ans_size, 0, &asc->asc_ioh) != 0) { 402 1.1 skrll aprint_error(": couldn't map ANS registers\n"); 403 1.1 skrll goto fail_ansmap; 404 1.1 skrll } 405 1.1 skrll 406 1.1 skrll sc->sc_dmat = faa->faa_dmat; 407 1.1 skrll sc->sc_ops = &nvme_ans_ops; 408 1.1 skrll aprint_naive("\n"); 409 1.1 skrll aprint_normal(": Apple NVME\n"); 410 1.1 skrll 411 1.1 skrll apple_nvme_setup_intr(faa, asc); 412 1.1 skrll 413 1.1 skrll sc->sc_intr_establish = apple_nvme_intr_establish; 414 1.1 skrll sc->sc_intr_disestablish = apple_nvme_intr_disestablish; 415 1.1 skrll 416 1.1 skrll sc->sc_ih = kmem_zalloc(sizeof(*sc->sc_ih) * asc->asc_nintrs, KM_SLEEP); 417 1.1 skrll sc->sc_softih = kmem_zalloc(sizeof(*sc->sc_softih) * asc->asc_nintrs, 418 1.1 skrll KM_SLEEP); 419 1.1 skrll 420 1.1 skrll asc->asc_rtkit = rtkit_init(phandle, NULL); 421 1.1 skrll if (asc->asc_rtkit == NULL) { 422 1.1 skrll aprint_error("can't map mailbox channel\n"); 423 1.1 skrll goto fail_rtkit; 424 1.1 skrll } 425 1.1 skrll 426 1.1 skrll ctrl = bus_space_read_4(asc->asc_iot, asc->asc_ioh, ANS_CPU_CTRL); 427 1.1 skrll bus_space_write_4(asc->asc_iot, asc->asc_ioh, ANS_CPU_CTRL, 428 1.1 skrll ctrl | ANS_CPU_CTRL_RUN); 429 1.1 skrll 430 1.1 skrll status = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ANS_BOOT_STATUS); 431 1.1 skrll if (status != ANS_BOOT_STATUS_OK) 432 1.1 skrll rtkit_boot(asc->asc_rtkit); 433 1.1 skrll 434 1.1 skrll status = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ANS_BOOT_STATUS); 435 1.1 skrll if (status != ANS_BOOT_STATUS_OK) { 436 1.1 skrll aprint_error("firmware not ready\n"); 437 1.1 skrll goto fail_ansnotready; 438 1.1 skrll } 439 1.1 skrll 440 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ANS_LINEAR_SQ_CTRL, 441 1.1 skrll ANS_LINEAR_SQ_CTRL_EN); 442 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ANS_MAX_PEND_CMDS_CTRL, 443 1.1 skrll (ANS_MAX_QUEUE_DEPTH << 16) | ANS_MAX_QUEUE_DEPTH); 444 1.1 skrll 445 1.1 skrll ctrl = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ANS_UNKNOWN_CTRL); 446 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ANS_UNKNOWN_CTRL, 447 1.1 skrll ctrl & ~ANS_PRP_NULL_CHECK); 448 1.1 skrll 449 1.1 skrll if (nvme_attach(sc) != 0) { 450 1.1 skrll /* error printed by nvme_attach() */ 451 1.1 skrll return; 452 1.1 skrll } 453 1.1 skrll 454 1.1 skrll SET(sc->sc_flags, NVME_F_ATTACHED); 455 1.1 skrll return; 456 1.1 skrll fail_ansnotready: 457 1.1 skrll 458 1.1 skrll fail_rtkit: 459 1.1 skrll 460 1.1 skrll fail_ansmap: 461 1.1 skrll bus_space_unmap(sc->sc_iot, sc->sc_ioh, size); 462 1.1 skrll } 463 1.1 skrll 464 1.1 skrll CFATTACH_DECL_NEW(apple_nvme, sizeof(struct apple_nvme_softc), 465 1.1 skrll apple_nvme_match, apple_nvme_attach, NULL, NULL); 466