1 1.11 skrll /* $NetBSD: vectors.S,v 1.11 2022/10/20 06:58:38 skrll Exp $ */ 2 1.1 thorpej 3 1.1 thorpej /* 4 1.1 thorpej * Copyright (C) 1994-1997 Mark Brinicombe 5 1.1 thorpej * Copyright (C) 1994 Brini 6 1.11 skrll * All rights reserved. 7 1.1 thorpej * 8 1.1 thorpej * Redistribution and use in source and binary forms, with or without 9 1.1 thorpej * modification, are permitted provided that the following conditions 10 1.1 thorpej * are met: 11 1.1 thorpej * 1. Redistributions of source code must retain the above copyright 12 1.1 thorpej * notice, this list of conditions and the following disclaimer. 13 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 thorpej * notice, this list of conditions and the following disclaimer in the 15 1.1 thorpej * documentation and/or other materials provided with the distribution. 16 1.1 thorpej * 3. All advertising materials mentioning features or use of this software 17 1.1 thorpej * must display the following acknowledgement: 18 1.1 thorpej * This product includes software developed by Brini. 19 1.1 thorpej * 4. The name of Brini may not be used to endorse or promote products 20 1.1 thorpej * derived from this software without specific prior written permission. 21 1.11 skrll * 22 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR 23 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 24 1.11 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 25 1.1 thorpej * IN NO EVENT SHALL BRINI BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 26 1.1 thorpej * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 27 1.1 thorpej * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 28 1.1 thorpej * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 29 1.1 thorpej * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 30 1.1 thorpej * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF 31 1.1 thorpej * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32 1.1 thorpej */ 33 1.1 thorpej 34 1.1 thorpej #include "assym.h" 35 1.5 matt #include "opt_cputypes.h" 36 1.7 matt #include "opt_cpuoptions.h" 37 1.1 thorpej #include <machine/asm.h> 38 1.1 thorpej 39 1.1 thorpej /* 40 1.1 thorpej * These are the exception vectors copied down to page 0. 41 1.1 thorpej * 42 1.1 thorpej * Note that FIQs are special; rather than using a level of 43 1.1 thorpej * indirection, we actually copy the FIQ code down into the 44 1.1 thorpej * vector page. 45 1.1 thorpej */ 46 1.1 thorpej 47 1.1 thorpej .text 48 1.1 thorpej .global _C_LABEL(fiqvector) 49 1.1 thorpej 50 1.7 matt #if defined(CPU_ARMV7) || defined(CPU_ARM11) || defined(ARM_HAS_VBAR) 51 1.5 matt /* 52 1.5 matt * ARMv[67] processors with the Security Extension have the VBAR 53 1.11 skrll * which redirects the low vector to any 32-byte aligned address. 54 1.5 matt * Since we are in kernel, we can just do a relative branch to the 55 1.5 matt * exception code and avoid the intermediate load. 56 1.5 matt */ 57 1.5 matt .global _C_LABEL(page0rel) 58 1.5 matt .p2align 5 59 1.5 matt _C_LABEL(page0rel): 60 1.5 matt b reset_entry 61 1.5 matt b undefined_entry 62 1.5 matt b swi_entry 63 1.5 matt b prefetch_abort_entry 64 1.5 matt b data_abort_entry 65 1.5 matt b address_exception_entry 66 1.5 matt b irq_entry 67 1.6 matt #ifdef __ARM_FIQ_INDIRECT 68 1.5 matt b _C_LABEL(fiqvector) 69 1.9 skrll #else 70 1.10 skrll _C_LABEL(fiqbranch): 71 1.9 skrll subs pc, lr, #4 72 1.6 matt #endif 73 1.8 matt END(page0rel) 74 1.5 matt 75 1.10 skrll #endif /* CPU_ARMV7 || CPU_ARM11 || ARM_HAS_VBAR */ 76 1.10 skrll 77 1.10 skrll #if !defined(ARM_HAS_VBAR) 78 1.9 skrll 79 1.7 matt .global _C_LABEL(page0), _C_LABEL(page0_data), _C_LABEL(page0_end) 80 1.7 matt .align 0 81 1.1 thorpej _C_LABEL(page0): 82 1.4 thorpej ldr pc, .Lreset_target 83 1.4 thorpej ldr pc, .Lundefined_target 84 1.4 thorpej ldr pc, .Lswi_target 85 1.4 thorpej ldr pc, .Lprefetch_abort_target 86 1.4 thorpej ldr pc, .Ldata_abort_target 87 1.4 thorpej ldr pc, .Laddress_exception_target 88 1.4 thorpej ldr pc, .Lirq_target 89 1.2 thorpej #ifdef __ARM_FIQ_INDIRECT 90 1.4 thorpej ldr pc, .Lfiq_target 91 1.9 skrll #else 92 1.7 matt .Lfiqvector: 93 1.1 thorpej .set _C_LABEL(fiqvector), . - _C_LABEL(page0) 94 1.1 thorpej subs pc, lr, #4 95 1.4 thorpej .org .Lfiqvector + 0x100 96 1.9 skrll END(page0) 97 1.2 thorpej #endif 98 1.1 thorpej 99 1.3 thorpej _C_LABEL(page0_data): 100 1.4 thorpej .Lreset_target: 101 1.1 thorpej .word reset_entry 102 1.1 thorpej 103 1.4 thorpej .Lundefined_target: 104 1.1 thorpej .word undefined_entry 105 1.1 thorpej 106 1.4 thorpej .Lswi_target: 107 1.1 thorpej .word swi_entry 108 1.1 thorpej 109 1.4 thorpej .Lprefetch_abort_target: 110 1.1 thorpej .word prefetch_abort_entry 111 1.1 thorpej 112 1.4 thorpej .Ldata_abort_target: 113 1.1 thorpej .word data_abort_entry 114 1.1 thorpej 115 1.4 thorpej .Laddress_exception_target: 116 1.1 thorpej .word address_exception_entry 117 1.1 thorpej 118 1.4 thorpej .Lirq_target: 119 1.1 thorpej .word irq_entry 120 1.2 thorpej 121 1.2 thorpej #ifdef __ARM_FIQ_INDIRECT 122 1.4 thorpej .Lfiq_target: 123 1.2 thorpej .word _C_LABEL(fiqvector) 124 1.3 thorpej #else 125 1.3 thorpej .word 0 /* pad it out */ 126 1.2 thorpej #endif 127 1.1 thorpej _C_LABEL(page0_end): 128 1.7 matt #endif /* ARM_HAS_VBAR */ 129 1.2 thorpej 130 1.2 thorpej #ifdef __ARM_FIQ_INDIRECT 131 1.2 thorpej .data 132 1.2 thorpej .align 0 133 1.2 thorpej _C_LABEL(fiqvector): 134 1.2 thorpej subs pc, lr, #4 135 1.2 thorpej .org _C_LABEL(fiqvector) + 0x100 136 1.2 thorpej #endif 137