vectors.S revision 1.6 1 /* $NetBSD: vectors.S,v 1.6 2013/06/12 15:10:13 matt Exp $ */
2
3 /*
4 * Copyright (C) 1994-1997 Mark Brinicombe
5 * Copyright (C) 1994 Brini
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 * must display the following acknowledgement:
18 * This product includes software developed by Brini.
19 * 4. The name of Brini may not be used to endorse or promote products
20 * derived from this software without specific prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 * IN NO EVENT SHALL BRINI BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
27 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
28 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
29 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
30 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
31 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 */
33
34 #include "assym.h"
35 #include "opt_cputypes.h"
36 #include <machine/asm.h>
37
38 /*
39 * These are the exception vectors copied down to page 0.
40 *
41 * Note that FIQs are special; rather than using a level of
42 * indirection, we actually copy the FIQ code down into the
43 * vector page.
44 */
45
46 .text
47 .align 0
48 .global _C_LABEL(page0), _C_LABEL(page0_data), _C_LABEL(page0_end)
49 .global _C_LABEL(fiqvector)
50
51 #if defined(CPU_ARMV7) || defined(CPU_ARM11)
52 /*
53 * ARMv[67] processors with the Security Extension have the VBAR
54 * which redirects the low vector to any 32-byte aligned address.
55 * Since we are in kernel, we can just do a relative branch to the
56 * exception code and avoid the intermediate load.
57 */
58 .global _C_LABEL(page0rel)
59 .p2align 5
60 _C_LABEL(page0rel):
61 b reset_entry
62 b undefined_entry
63 b swi_entry
64 b prefetch_abort_entry
65 b data_abort_entry
66 b address_exception_entry
67 b irq_entry
68 #ifdef __ARM_FIQ_INDIRECT
69 b _C_LABEL(fiqvector)
70 #else
71 b .Lfiqvector
72 #endif
73 #endif
74
75 _C_LABEL(page0):
76 ldr pc, .Lreset_target
77 ldr pc, .Lundefined_target
78 ldr pc, .Lswi_target
79 ldr pc, .Lprefetch_abort_target
80 ldr pc, .Ldata_abort_target
81 ldr pc, .Laddress_exception_target
82 ldr pc, .Lirq_target
83 #ifdef __ARM_FIQ_INDIRECT
84 ldr pc, .Lfiq_target
85 #else
86 .Lfiqvector:
87 .set _C_LABEL(fiqvector), . - _C_LABEL(page0)
88 subs pc, lr, #4
89 .org .Lfiqvector + 0x100
90 #endif
91
92 _C_LABEL(page0_data):
93 .Lreset_target:
94 .word reset_entry
95
96 .Lundefined_target:
97 .word undefined_entry
98
99 .Lswi_target:
100 .word swi_entry
101
102 .Lprefetch_abort_target:
103 .word prefetch_abort_entry
104
105 .Ldata_abort_target:
106 .word data_abort_entry
107
108 .Laddress_exception_target:
109 .word address_exception_entry
110
111 .Lirq_target:
112 .word irq_entry
113
114 #ifdef __ARM_FIQ_INDIRECT
115 .Lfiq_target:
116 .word _C_LABEL(fiqvector)
117 #else
118 .word 0 /* pad it out */
119 #endif
120 _C_LABEL(page0_end):
121
122 #ifdef __ARM_FIQ_INDIRECT
123 .data
124 .align 0
125 _C_LABEL(fiqvector):
126 subs pc, lr, #4
127 .org _C_LABEL(fiqvector) + 0x100
128 #endif
129