bus_dma.c revision 1.58 1 1.58 matt /* $NetBSD: bus_dma.c,v 1.58 2012/09/18 05:47:26 matt Exp $ */
2 1.1 chris
3 1.1 chris /*-
4 1.1 chris * Copyright (c) 1996, 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 chris * All rights reserved.
6 1.1 chris *
7 1.1 chris * This code is derived from software contributed to The NetBSD Foundation
8 1.1 chris * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 chris * NASA Ames Research Center.
10 1.1 chris *
11 1.1 chris * Redistribution and use in source and binary forms, with or without
12 1.1 chris * modification, are permitted provided that the following conditions
13 1.1 chris * are met:
14 1.1 chris * 1. Redistributions of source code must retain the above copyright
15 1.1 chris * notice, this list of conditions and the following disclaimer.
16 1.1 chris * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 chris * notice, this list of conditions and the following disclaimer in the
18 1.1 chris * documentation and/or other materials provided with the distribution.
19 1.1 chris *
20 1.1 chris * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 chris * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 chris * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 chris * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 chris * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 chris * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 chris * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 chris * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 chris * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 chris * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 chris * POSSIBILITY OF SUCH DAMAGE.
31 1.1 chris */
32 1.33 lukem
33 1.35 rearnsha #define _ARM32_BUS_DMA_PRIVATE
34 1.35 rearnsha
35 1.33 lukem #include <sys/cdefs.h>
36 1.58 matt __KERNEL_RCSID(0, "$NetBSD: bus_dma.c,v 1.58 2012/09/18 05:47:26 matt Exp $");
37 1.1 chris
38 1.1 chris #include <sys/param.h>
39 1.1 chris #include <sys/systm.h>
40 1.1 chris #include <sys/kernel.h>
41 1.1 chris #include <sys/proc.h>
42 1.1 chris #include <sys/buf.h>
43 1.1 chris #include <sys/reboot.h>
44 1.1 chris #include <sys/conf.h>
45 1.1 chris #include <sys/file.h>
46 1.1 chris #include <sys/malloc.h>
47 1.1 chris #include <sys/mbuf.h>
48 1.1 chris #include <sys/vnode.h>
49 1.1 chris #include <sys/device.h>
50 1.1 chris
51 1.53 uebayasi #include <uvm/uvm.h>
52 1.1 chris
53 1.54 dyoung #include <sys/bus.h>
54 1.1 chris #include <machine/cpu.h>
55 1.4 thorpej
56 1.4 thorpej #include <arm/cpufunc.h>
57 1.1 chris
58 1.58 matt static struct evcnt bus_dma_creates =
59 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "creates");
60 1.58 matt static struct evcnt bus_dma_bounced_creates =
61 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced creates");
62 1.58 matt static struct evcnt bus_dma_loads =
63 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "loads");
64 1.58 matt static struct evcnt bus_dma_bounced_loads =
65 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced loads");
66 1.58 matt static struct evcnt bus_dma_read_bounces =
67 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "read bounces");
68 1.58 matt static struct evcnt bus_dma_write_bounces =
69 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "write bounces");
70 1.58 matt static struct evcnt bus_dma_bounced_unloads =
71 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced unloads");
72 1.58 matt static struct evcnt bus_dma_unloads =
73 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "unloads");
74 1.58 matt static struct evcnt bus_dma_bounced_destroys =
75 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced destroys");
76 1.58 matt static struct evcnt bus_dma_destroys =
77 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "destroys");
78 1.58 matt
79 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_creates);
80 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_creates);
81 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_loads);
82 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_loads);
83 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_read_bounces);
84 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_write_bounces);
85 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_unloads);
86 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_unloads);
87 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_destroys);
88 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_destroys);
89 1.58 matt
90 1.58 matt #define STAT_INCR(x) (bus_dma_ ## x.ev_count++)
91 1.58 matt
92 1.7 thorpej int _bus_dmamap_load_buffer(bus_dma_tag_t, bus_dmamap_t, void *,
93 1.48 yamt bus_size_t, struct vmspace *, int);
94 1.58 matt static struct arm32_dma_range *
95 1.58 matt _bus_dma_inrange(struct arm32_dma_range *, int, bus_addr_t);
96 1.1 chris
97 1.1 chris /*
98 1.19 briggs * Check to see if the specified page is in an allowed DMA range.
99 1.19 briggs */
100 1.47 perry inline struct arm32_dma_range *
101 1.19 briggs _bus_dma_inrange(struct arm32_dma_range *ranges, int nranges,
102 1.19 briggs bus_addr_t curaddr)
103 1.19 briggs {
104 1.19 briggs struct arm32_dma_range *dr;
105 1.19 briggs int i;
106 1.19 briggs
107 1.19 briggs for (i = 0, dr = ranges; i < nranges; i++, dr++) {
108 1.19 briggs if (curaddr >= dr->dr_sysbase &&
109 1.19 briggs round_page(curaddr) <= (dr->dr_sysbase + dr->dr_len))
110 1.19 briggs return (dr);
111 1.19 briggs }
112 1.19 briggs
113 1.19 briggs return (NULL);
114 1.19 briggs }
115 1.19 briggs
116 1.19 briggs /*
117 1.41 thorpej * Common function to load the specified physical address into the
118 1.41 thorpej * DMA map, coalescing segments and boundary checking as necessary.
119 1.41 thorpej */
120 1.41 thorpej static int
121 1.41 thorpej _bus_dmamap_load_paddr(bus_dma_tag_t t, bus_dmamap_t map,
122 1.41 thorpej bus_addr_t paddr, bus_size_t size)
123 1.41 thorpej {
124 1.41 thorpej bus_dma_segment_t * const segs = map->dm_segs;
125 1.41 thorpej int nseg = map->dm_nsegs;
126 1.58 matt bus_addr_t lastaddr;
127 1.41 thorpej bus_addr_t bmask = ~(map->_dm_boundary - 1);
128 1.41 thorpej bus_addr_t curaddr;
129 1.41 thorpej bus_size_t sgsize;
130 1.41 thorpej
131 1.41 thorpej if (nseg > 0)
132 1.41 thorpej lastaddr = segs[nseg-1].ds_addr + segs[nseg-1].ds_len;
133 1.58 matt else
134 1.58 matt lastaddr = 0xdead;
135 1.58 matt
136 1.41 thorpej again:
137 1.41 thorpej sgsize = size;
138 1.41 thorpej
139 1.41 thorpej /* Make sure we're in an allowed DMA range. */
140 1.41 thorpej if (t->_ranges != NULL) {
141 1.41 thorpej /* XXX cache last result? */
142 1.41 thorpej const struct arm32_dma_range * const dr =
143 1.41 thorpej _bus_dma_inrange(t->_ranges, t->_nranges, paddr);
144 1.41 thorpej if (dr == NULL)
145 1.41 thorpej return (EINVAL);
146 1.41 thorpej
147 1.41 thorpej /*
148 1.41 thorpej * In a valid DMA range. Translate the physical
149 1.41 thorpej * memory address to an address in the DMA window.
150 1.41 thorpej */
151 1.41 thorpej curaddr = (paddr - dr->dr_sysbase) + dr->dr_busbase;
152 1.41 thorpej } else
153 1.41 thorpej curaddr = paddr;
154 1.41 thorpej
155 1.41 thorpej /*
156 1.41 thorpej * Make sure we don't cross any boundaries.
157 1.41 thorpej */
158 1.41 thorpej if (map->_dm_boundary > 0) {
159 1.41 thorpej bus_addr_t baddr; /* next boundary address */
160 1.41 thorpej
161 1.41 thorpej baddr = (curaddr + map->_dm_boundary) & bmask;
162 1.41 thorpej if (sgsize > (baddr - curaddr))
163 1.41 thorpej sgsize = (baddr - curaddr);
164 1.41 thorpej }
165 1.41 thorpej
166 1.41 thorpej /*
167 1.41 thorpej * Insert chunk into a segment, coalescing with the
168 1.41 thorpej * previous segment if possible.
169 1.41 thorpej */
170 1.41 thorpej if (nseg > 0 && curaddr == lastaddr &&
171 1.43 matt segs[nseg-1].ds_len + sgsize <= map->dm_maxsegsz &&
172 1.41 thorpej (map->_dm_boundary == 0 ||
173 1.41 thorpej (segs[nseg-1].ds_addr & bmask) == (curaddr & bmask))) {
174 1.41 thorpej /* coalesce */
175 1.41 thorpej segs[nseg-1].ds_len += sgsize;
176 1.41 thorpej } else if (nseg >= map->_dm_segcnt) {
177 1.41 thorpej return (EFBIG);
178 1.41 thorpej } else {
179 1.41 thorpej /* new segment */
180 1.41 thorpej segs[nseg].ds_addr = curaddr;
181 1.41 thorpej segs[nseg].ds_len = sgsize;
182 1.41 thorpej nseg++;
183 1.41 thorpej }
184 1.41 thorpej
185 1.41 thorpej lastaddr = curaddr + sgsize;
186 1.41 thorpej
187 1.41 thorpej paddr += sgsize;
188 1.41 thorpej size -= sgsize;
189 1.41 thorpej if (size > 0)
190 1.41 thorpej goto again;
191 1.41 thorpej
192 1.41 thorpej map->dm_nsegs = nseg;
193 1.41 thorpej return (0);
194 1.41 thorpej }
195 1.41 thorpej
196 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
197 1.58 matt static int _bus_dma_alloc_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map,
198 1.58 matt bus_size_t size, int flags);
199 1.58 matt static void _bus_dma_free_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map);
200 1.58 matt static int _bus_dma_uiomove(void *buf, struct uio *uio, size_t n,
201 1.58 matt int direction);
202 1.58 matt
203 1.58 matt static int
204 1.58 matt _bus_dma_load_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
205 1.58 matt size_t buflen, int buftype, int flags)
206 1.58 matt {
207 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
208 1.58 matt struct vmspace * const vm = vmspace_kernel();
209 1.58 matt int error;
210 1.58 matt
211 1.58 matt KASSERT(cookie != NULL);
212 1.58 matt KASSERT(cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE);
213 1.58 matt
214 1.58 matt /*
215 1.58 matt * Allocate bounce pages, if necessary.
216 1.58 matt */
217 1.58 matt if ((cookie->id_flags & _BUS_DMA_HAS_BOUNCE) == 0) {
218 1.58 matt error = _bus_dma_alloc_bouncebuf(t, map, buflen, flags);
219 1.58 matt if (error)
220 1.58 matt return (error);
221 1.58 matt }
222 1.58 matt
223 1.58 matt /*
224 1.58 matt * Cache a pointer to the caller's buffer and load the DMA map
225 1.58 matt * with the bounce buffer.
226 1.58 matt */
227 1.58 matt cookie->id_origbuf = buf;
228 1.58 matt cookie->id_origbuflen = buflen;
229 1.58 matt error = _bus_dmamap_load_buffer(t, map, cookie->id_bouncebuf,
230 1.58 matt buflen, vm, flags);
231 1.58 matt if (error)
232 1.58 matt return (error);
233 1.58 matt
234 1.58 matt STAT_INCR(bounced_loads);
235 1.58 matt map->dm_mapsize = buflen;
236 1.58 matt map->_dm_vmspace = vm;
237 1.58 matt map->_dm_buftype = buftype;
238 1.58 matt
239 1.58 matt /* ...so _bus_dmamap_sync() knows we're bouncing */
240 1.58 matt cookie->id_flags |= _BUS_DMA_IS_BOUNCING;
241 1.58 matt return 0;
242 1.58 matt }
243 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
244 1.58 matt
245 1.41 thorpej /*
246 1.1 chris * Common function for DMA map creation. May be called by bus-specific
247 1.1 chris * DMA map creation functions.
248 1.1 chris */
249 1.1 chris int
250 1.7 thorpej _bus_dmamap_create(bus_dma_tag_t t, bus_size_t size, int nsegments,
251 1.7 thorpej bus_size_t maxsegsz, bus_size_t boundary, int flags, bus_dmamap_t *dmamp)
252 1.1 chris {
253 1.1 chris struct arm32_bus_dmamap *map;
254 1.1 chris void *mapstore;
255 1.1 chris size_t mapsize;
256 1.1 chris
257 1.1 chris #ifdef DEBUG_DMA
258 1.1 chris printf("dmamap_create: t=%p size=%lx nseg=%x msegsz=%lx boundary=%lx flags=%x\n",
259 1.1 chris t, size, nsegments, maxsegsz, boundary, flags);
260 1.1 chris #endif /* DEBUG_DMA */
261 1.1 chris
262 1.1 chris /*
263 1.1 chris * Allocate and initialize the DMA map. The end of the map
264 1.1 chris * is a variable-sized array of segments, so we allocate enough
265 1.1 chris * room for them in one shot.
266 1.1 chris *
267 1.1 chris * Note we don't preserve the WAITOK or NOWAIT flags. Preservation
268 1.1 chris * of ALLOCNOW notifies others that we've reserved these resources,
269 1.1 chris * and they are not to be freed.
270 1.1 chris *
271 1.1 chris * The bus_dmamap_t includes one bus_dma_segment_t, hence
272 1.1 chris * the (nsegments - 1).
273 1.1 chris */
274 1.1 chris mapsize = sizeof(struct arm32_bus_dmamap) +
275 1.1 chris (sizeof(bus_dma_segment_t) * (nsegments - 1));
276 1.58 matt const int mallocflags = M_ZERO|(flags & BUS_DMA_NOWAIT) ? M_NOWAIT : M_WAITOK;
277 1.58 matt if ((mapstore = malloc(mapsize, M_DMAMAP, mallocflags)) == NULL)
278 1.1 chris return (ENOMEM);
279 1.1 chris
280 1.1 chris map = (struct arm32_bus_dmamap *)mapstore;
281 1.1 chris map->_dm_size = size;
282 1.1 chris map->_dm_segcnt = nsegments;
283 1.43 matt map->_dm_maxmaxsegsz = maxsegsz;
284 1.1 chris map->_dm_boundary = boundary;
285 1.1 chris map->_dm_flags = flags & ~(BUS_DMA_WAITOK|BUS_DMA_NOWAIT);
286 1.14 thorpej map->_dm_origbuf = NULL;
287 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
288 1.48 yamt map->_dm_vmspace = vmspace_kernel();
289 1.58 matt map->_dm_cookie = NULL;
290 1.43 matt map->dm_maxsegsz = maxsegsz;
291 1.1 chris map->dm_mapsize = 0; /* no valid mappings */
292 1.1 chris map->dm_nsegs = 0;
293 1.1 chris
294 1.1 chris *dmamp = map;
295 1.58 matt
296 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
297 1.58 matt struct arm32_bus_dma_cookie *cookie;
298 1.58 matt int cookieflags;
299 1.58 matt void *cookiestore;
300 1.58 matt size_t cookiesize;
301 1.58 matt int error;
302 1.58 matt
303 1.58 matt cookieflags = 0;
304 1.58 matt
305 1.58 matt if (t->_may_bounce != NULL) {
306 1.58 matt error = (*t->_may_bounce)(t, map, flags, &cookieflags);
307 1.58 matt if (error != 0)
308 1.58 matt goto out;
309 1.58 matt }
310 1.58 matt
311 1.58 matt if (t->_ranges != NULL)
312 1.58 matt cookieflags |= _BUS_DMA_MIGHT_NEED_BOUNCE;
313 1.58 matt
314 1.58 matt if ((cookieflags & _BUS_DMA_MIGHT_NEED_BOUNCE) == 0) {
315 1.58 matt STAT_INCR(creates);
316 1.58 matt return 0;
317 1.58 matt }
318 1.58 matt
319 1.58 matt cookiesize = sizeof(struct arm32_bus_dma_cookie) +
320 1.58 matt (sizeof(bus_dma_segment_t) * map->_dm_segcnt);
321 1.58 matt
322 1.58 matt /*
323 1.58 matt * Allocate our cookie.
324 1.58 matt */
325 1.58 matt if ((cookiestore = malloc(cookiesize, M_DMAMAP, mallocflags)) == NULL) {
326 1.58 matt error = ENOMEM;
327 1.58 matt goto out;
328 1.58 matt }
329 1.58 matt cookie = (struct arm32_bus_dma_cookie *)cookiestore;
330 1.58 matt cookie->id_flags = cookieflags;
331 1.58 matt map->_dm_cookie = cookie;
332 1.58 matt STAT_INCR(bounced_creates);
333 1.58 matt
334 1.58 matt error = _bus_dma_alloc_bouncebuf(t, map, size, flags);
335 1.58 matt out:
336 1.58 matt if (error)
337 1.58 matt _bus_dmamap_destroy(t, map);
338 1.58 matt #else
339 1.58 matt STAT_INCR(creates);
340 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
341 1.58 matt
342 1.1 chris #ifdef DEBUG_DMA
343 1.1 chris printf("dmamap_create:map=%p\n", map);
344 1.1 chris #endif /* DEBUG_DMA */
345 1.1 chris return (0);
346 1.1 chris }
347 1.1 chris
348 1.1 chris /*
349 1.1 chris * Common function for DMA map destruction. May be called by bus-specific
350 1.1 chris * DMA map destruction functions.
351 1.1 chris */
352 1.1 chris void
353 1.7 thorpej _bus_dmamap_destroy(bus_dma_tag_t t, bus_dmamap_t map)
354 1.1 chris {
355 1.1 chris
356 1.1 chris #ifdef DEBUG_DMA
357 1.1 chris printf("dmamap_destroy: t=%p map=%p\n", t, map);
358 1.1 chris #endif /* DEBUG_DMA */
359 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
360 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
361 1.13 briggs
362 1.13 briggs /*
363 1.58 matt * Free any bounce pages this map might hold.
364 1.13 briggs */
365 1.58 matt if (cookie != NULL) {
366 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING)
367 1.58 matt STAT_INCR(bounced_unloads);
368 1.58 matt map->dm_nsegs = 0;
369 1.58 matt if (cookie->id_flags & _BUS_DMA_HAS_BOUNCE)
370 1.58 matt _bus_dma_free_bouncebuf(t, map);
371 1.58 matt STAT_INCR(bounced_destroys);
372 1.58 matt free(cookie, M_DMAMAP);
373 1.58 matt } else
374 1.58 matt #endif
375 1.58 matt STAT_INCR(destroys);
376 1.58 matt
377 1.58 matt if (map->dm_nsegs > 0)
378 1.58 matt STAT_INCR(unloads);
379 1.13 briggs
380 1.25 chris free(map, M_DMAMAP);
381 1.1 chris }
382 1.1 chris
383 1.1 chris /*
384 1.1 chris * Common function for loading a DMA map with a linear buffer. May
385 1.1 chris * be called by bus-specific DMA map load functions.
386 1.1 chris */
387 1.1 chris int
388 1.7 thorpej _bus_dmamap_load(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
389 1.7 thorpej bus_size_t buflen, struct proc *p, int flags)
390 1.1 chris {
391 1.58 matt struct vmspace *vm;
392 1.41 thorpej int error;
393 1.1 chris
394 1.1 chris #ifdef DEBUG_DMA
395 1.1 chris printf("dmamap_load: t=%p map=%p buf=%p len=%lx p=%p f=%d\n",
396 1.1 chris t, map, buf, buflen, p, flags);
397 1.1 chris #endif /* DEBUG_DMA */
398 1.1 chris
399 1.58 matt if (map->dm_nsegs > 0) {
400 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
401 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
402 1.58 matt if (cookie != NULL) {
403 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING) {
404 1.58 matt STAT_INCR(bounced_unloads);
405 1.58 matt cookie->id_flags &= ~_BUS_DMA_IS_BOUNCING;
406 1.58 matt }
407 1.58 matt } else
408 1.58 matt #endif
409 1.58 matt STAT_INCR(unloads);
410 1.58 matt }
411 1.58 matt
412 1.1 chris /*
413 1.1 chris * Make sure that on error condition we return "no valid mappings".
414 1.1 chris */
415 1.1 chris map->dm_mapsize = 0;
416 1.1 chris map->dm_nsegs = 0;
417 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
418 1.43 matt KASSERT(map->dm_maxsegsz <= map->_dm_maxmaxsegsz);
419 1.1 chris
420 1.1 chris if (buflen > map->_dm_size)
421 1.1 chris return (EINVAL);
422 1.1 chris
423 1.48 yamt if (p != NULL) {
424 1.48 yamt vm = p->p_vmspace;
425 1.48 yamt } else {
426 1.48 yamt vm = vmspace_kernel();
427 1.48 yamt }
428 1.48 yamt
429 1.17 thorpej /* _bus_dmamap_load_buffer() clears this if we're not... */
430 1.58 matt map->_dm_flags |= _BUS_DMAMAP_COHERENT;
431 1.17 thorpej
432 1.48 yamt error = _bus_dmamap_load_buffer(t, map, buf, buflen, vm, flags);
433 1.1 chris if (error == 0) {
434 1.1 chris map->dm_mapsize = buflen;
435 1.58 matt map->_dm_vmspace = vm;
436 1.14 thorpej map->_dm_origbuf = buf;
437 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_LINEAR;
438 1.58 matt return 0;
439 1.1 chris }
440 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
441 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
442 1.58 matt if (cookie != NULL && (cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE)) {
443 1.58 matt error = _bus_dma_load_bouncebuf(t, map, buf, buflen,
444 1.58 matt _BUS_DMA_BUFTYPE_LINEAR, flags);
445 1.58 matt }
446 1.58 matt #endif
447 1.1 chris return (error);
448 1.1 chris }
449 1.1 chris
450 1.1 chris /*
451 1.1 chris * Like _bus_dmamap_load(), but for mbufs.
452 1.1 chris */
453 1.1 chris int
454 1.7 thorpej _bus_dmamap_load_mbuf(bus_dma_tag_t t, bus_dmamap_t map, struct mbuf *m0,
455 1.7 thorpej int flags)
456 1.1 chris {
457 1.41 thorpej int error;
458 1.1 chris struct mbuf *m;
459 1.1 chris
460 1.1 chris #ifdef DEBUG_DMA
461 1.1 chris printf("dmamap_load_mbuf: t=%p map=%p m0=%p f=%d\n",
462 1.1 chris t, map, m0, flags);
463 1.1 chris #endif /* DEBUG_DMA */
464 1.1 chris
465 1.58 matt if (map->dm_nsegs > 0) {
466 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
467 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
468 1.58 matt if (cookie != NULL) {
469 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING) {
470 1.58 matt STAT_INCR(bounced_unloads);
471 1.58 matt cookie->id_flags &= ~_BUS_DMA_IS_BOUNCING;
472 1.58 matt }
473 1.58 matt } else
474 1.58 matt #endif
475 1.58 matt STAT_INCR(unloads);
476 1.58 matt }
477 1.58 matt
478 1.1 chris /*
479 1.1 chris * Make sure that on error condition we return "no valid mappings."
480 1.1 chris */
481 1.1 chris map->dm_mapsize = 0;
482 1.1 chris map->dm_nsegs = 0;
483 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
484 1.43 matt KASSERT(map->dm_maxsegsz <= map->_dm_maxmaxsegsz);
485 1.1 chris
486 1.1 chris #ifdef DIAGNOSTIC
487 1.1 chris if ((m0->m_flags & M_PKTHDR) == 0)
488 1.1 chris panic("_bus_dmamap_load_mbuf: no packet header");
489 1.1 chris #endif /* DIAGNOSTIC */
490 1.1 chris
491 1.1 chris if (m0->m_pkthdr.len > map->_dm_size)
492 1.1 chris return (EINVAL);
493 1.1 chris
494 1.28 thorpej /*
495 1.28 thorpej * Mbuf chains should almost never have coherent (i.e.
496 1.28 thorpej * un-cached) mappings, so clear that flag now.
497 1.28 thorpej */
498 1.58 matt map->_dm_flags &= ~_BUS_DMAMAP_COHERENT;
499 1.17 thorpej
500 1.1 chris error = 0;
501 1.1 chris for (m = m0; m != NULL && error == 0; m = m->m_next) {
502 1.41 thorpej int offset;
503 1.41 thorpej int remainbytes;
504 1.41 thorpej const struct vm_page * const *pgs;
505 1.41 thorpej paddr_t paddr;
506 1.41 thorpej int size;
507 1.41 thorpej
508 1.28 thorpej if (m->m_len == 0)
509 1.28 thorpej continue;
510 1.57 matt /*
511 1.57 matt * Don't allow reads in read-only mbufs.
512 1.57 matt */
513 1.57 matt if (M_ROMAP(m) && (flags & BUS_DMA_READ)) {
514 1.57 matt error = EFAULT;
515 1.57 matt break;
516 1.57 matt }
517 1.41 thorpej switch (m->m_flags & (M_EXT|M_CLUSTER|M_EXT_PAGES)) {
518 1.28 thorpej case M_EXT|M_CLUSTER:
519 1.28 thorpej /* XXX KDASSERT */
520 1.28 thorpej KASSERT(m->m_ext.ext_paddr != M_PADDR_INVALID);
521 1.41 thorpej paddr = m->m_ext.ext_paddr +
522 1.28 thorpej (m->m_data - m->m_ext.ext_buf);
523 1.41 thorpej size = m->m_len;
524 1.41 thorpej error = _bus_dmamap_load_paddr(t, map, paddr, size);
525 1.41 thorpej break;
526 1.41 thorpej
527 1.41 thorpej case M_EXT|M_EXT_PAGES:
528 1.41 thorpej KASSERT(m->m_ext.ext_buf <= m->m_data);
529 1.41 thorpej KASSERT(m->m_data <=
530 1.41 thorpej m->m_ext.ext_buf + m->m_ext.ext_size);
531 1.41 thorpej
532 1.41 thorpej offset = (vaddr_t)m->m_data -
533 1.41 thorpej trunc_page((vaddr_t)m->m_ext.ext_buf);
534 1.41 thorpej remainbytes = m->m_len;
535 1.41 thorpej
536 1.41 thorpej /* skip uninteresting pages */
537 1.41 thorpej pgs = (const struct vm_page * const *)
538 1.41 thorpej m->m_ext.ext_pgs + (offset >> PAGE_SHIFT);
539 1.41 thorpej
540 1.41 thorpej offset &= PAGE_MASK; /* offset in the first page */
541 1.41 thorpej
542 1.41 thorpej /* load each page */
543 1.41 thorpej while (remainbytes > 0) {
544 1.41 thorpej const struct vm_page *pg;
545 1.41 thorpej
546 1.41 thorpej size = MIN(remainbytes, PAGE_SIZE - offset);
547 1.41 thorpej
548 1.41 thorpej pg = *pgs++;
549 1.41 thorpej KASSERT(pg);
550 1.41 thorpej paddr = VM_PAGE_TO_PHYS(pg) + offset;
551 1.41 thorpej
552 1.41 thorpej error = _bus_dmamap_load_paddr(t, map,
553 1.41 thorpej paddr, size);
554 1.41 thorpej if (error)
555 1.28 thorpej break;
556 1.41 thorpej offset = 0;
557 1.41 thorpej remainbytes -= size;
558 1.28 thorpej }
559 1.28 thorpej break;
560 1.28 thorpej
561 1.28 thorpej case 0:
562 1.41 thorpej paddr = m->m_paddr + M_BUFOFFSET(m) +
563 1.28 thorpej (m->m_data - M_BUFADDR(m));
564 1.41 thorpej size = m->m_len;
565 1.41 thorpej error = _bus_dmamap_load_paddr(t, map, paddr, size);
566 1.41 thorpej break;
567 1.28 thorpej
568 1.28 thorpej default:
569 1.28 thorpej error = _bus_dmamap_load_buffer(t, map, m->m_data,
570 1.48 yamt m->m_len, vmspace_kernel(), flags);
571 1.28 thorpej }
572 1.1 chris }
573 1.1 chris if (error == 0) {
574 1.1 chris map->dm_mapsize = m0->m_pkthdr.len;
575 1.14 thorpej map->_dm_origbuf = m0;
576 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_MBUF;
577 1.48 yamt map->_dm_vmspace = vmspace_kernel(); /* always kernel */
578 1.58 matt return 0;
579 1.1 chris }
580 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
581 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
582 1.58 matt if (cookie != NULL && (cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE)) {
583 1.58 matt error = _bus_dma_load_bouncebuf(t, map, m0, m0->m_pkthdr.len,
584 1.58 matt _BUS_DMA_BUFTYPE_MBUF, flags);
585 1.58 matt }
586 1.58 matt #endif
587 1.1 chris return (error);
588 1.1 chris }
589 1.1 chris
590 1.1 chris /*
591 1.1 chris * Like _bus_dmamap_load(), but for uios.
592 1.1 chris */
593 1.1 chris int
594 1.7 thorpej _bus_dmamap_load_uio(bus_dma_tag_t t, bus_dmamap_t map, struct uio *uio,
595 1.7 thorpej int flags)
596 1.1 chris {
597 1.41 thorpej int i, error;
598 1.1 chris bus_size_t minlen, resid;
599 1.1 chris struct iovec *iov;
600 1.50 christos void *addr;
601 1.1 chris
602 1.1 chris /*
603 1.1 chris * Make sure that on error condition we return "no valid mappings."
604 1.1 chris */
605 1.1 chris map->dm_mapsize = 0;
606 1.1 chris map->dm_nsegs = 0;
607 1.43 matt KASSERT(map->dm_maxsegsz <= map->_dm_maxmaxsegsz);
608 1.1 chris
609 1.1 chris resid = uio->uio_resid;
610 1.1 chris iov = uio->uio_iov;
611 1.1 chris
612 1.17 thorpej /* _bus_dmamap_load_buffer() clears this if we're not... */
613 1.58 matt map->_dm_flags |= _BUS_DMAMAP_COHERENT;
614 1.17 thorpej
615 1.1 chris error = 0;
616 1.1 chris for (i = 0; i < uio->uio_iovcnt && resid != 0 && error == 0; i++) {
617 1.1 chris /*
618 1.1 chris * Now at the first iovec to load. Load each iovec
619 1.1 chris * until we have exhausted the residual count.
620 1.1 chris */
621 1.1 chris minlen = resid < iov[i].iov_len ? resid : iov[i].iov_len;
622 1.50 christos addr = (void *)iov[i].iov_base;
623 1.1 chris
624 1.1 chris error = _bus_dmamap_load_buffer(t, map, addr, minlen,
625 1.48 yamt uio->uio_vmspace, flags);
626 1.1 chris
627 1.1 chris resid -= minlen;
628 1.1 chris }
629 1.1 chris if (error == 0) {
630 1.1 chris map->dm_mapsize = uio->uio_resid;
631 1.14 thorpej map->_dm_origbuf = uio;
632 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_UIO;
633 1.48 yamt map->_dm_vmspace = uio->uio_vmspace;
634 1.1 chris }
635 1.1 chris return (error);
636 1.1 chris }
637 1.1 chris
638 1.1 chris /*
639 1.1 chris * Like _bus_dmamap_load(), but for raw memory allocated with
640 1.1 chris * bus_dmamem_alloc().
641 1.1 chris */
642 1.1 chris int
643 1.7 thorpej _bus_dmamap_load_raw(bus_dma_tag_t t, bus_dmamap_t map,
644 1.7 thorpej bus_dma_segment_t *segs, int nsegs, bus_size_t size, int flags)
645 1.1 chris {
646 1.1 chris
647 1.1 chris panic("_bus_dmamap_load_raw: not implemented");
648 1.1 chris }
649 1.1 chris
650 1.1 chris /*
651 1.1 chris * Common function for unloading a DMA map. May be called by
652 1.1 chris * bus-specific DMA map unload functions.
653 1.1 chris */
654 1.1 chris void
655 1.7 thorpej _bus_dmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
656 1.1 chris {
657 1.1 chris
658 1.1 chris #ifdef DEBUG_DMA
659 1.1 chris printf("dmamap_unload: t=%p map=%p\n", t, map);
660 1.1 chris #endif /* DEBUG_DMA */
661 1.1 chris
662 1.1 chris /*
663 1.1 chris * No resources to free; just mark the mappings as
664 1.1 chris * invalid.
665 1.1 chris */
666 1.1 chris map->dm_mapsize = 0;
667 1.1 chris map->dm_nsegs = 0;
668 1.14 thorpej map->_dm_origbuf = NULL;
669 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
670 1.48 yamt map->_dm_vmspace = NULL;
671 1.1 chris }
672 1.1 chris
673 1.57 matt static void
674 1.57 matt _bus_dmamap_sync_segment(vaddr_t va, paddr_t pa, vsize_t len, int ops, bool readonly_p)
675 1.14 thorpej {
676 1.57 matt KASSERT((va & PAGE_MASK) == (pa & PAGE_MASK));
677 1.14 thorpej
678 1.14 thorpej switch (ops) {
679 1.14 thorpej case BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE:
680 1.57 matt if (!readonly_p) {
681 1.57 matt cpu_dcache_wbinv_range(va, len);
682 1.57 matt cpu_sdcache_wbinv_range(va, pa, len);
683 1.57 matt break;
684 1.57 matt }
685 1.57 matt /* FALLTHROUGH */
686 1.14 thorpej
687 1.57 matt case BUS_DMASYNC_PREREAD: {
688 1.57 matt vsize_t misalignment = va & arm_dcache_align_mask;
689 1.57 matt if (misalignment) {
690 1.57 matt va &= ~arm_dcache_align_mask;
691 1.57 matt pa &= ~arm_dcache_align_mask;
692 1.57 matt cpu_dcache_wbinv_range(va, arm_dcache_align);
693 1.57 matt cpu_sdcache_wbinv_range(va, pa, arm_dcache_align);
694 1.57 matt if (len <= arm_dcache_align - misalignment)
695 1.57 matt break;
696 1.57 matt len -= arm_dcache_align - misalignment;
697 1.57 matt va += arm_dcache_align;
698 1.57 matt pa += arm_dcache_align;
699 1.57 matt }
700 1.57 matt misalignment = len & arm_dcache_align_mask;
701 1.57 matt len -= misalignment;
702 1.57 matt cpu_dcache_inv_range(va, len);
703 1.57 matt cpu_sdcache_inv_range(va, pa, len);
704 1.57 matt if (misalignment) {
705 1.57 matt va += len;
706 1.57 matt pa += len;
707 1.57 matt cpu_dcache_wbinv_range(va, arm_dcache_align);
708 1.57 matt cpu_sdcache_wbinv_range(va, pa, arm_dcache_align);
709 1.57 matt }
710 1.14 thorpej break;
711 1.57 matt }
712 1.14 thorpej
713 1.14 thorpej case BUS_DMASYNC_PREWRITE:
714 1.57 matt cpu_dcache_wb_range(va, len);
715 1.57 matt cpu_sdcache_wb_range(va, pa, len);
716 1.14 thorpej break;
717 1.14 thorpej }
718 1.14 thorpej }
719 1.14 thorpej
720 1.47 perry static inline void
721 1.57 matt _bus_dmamap_sync_linear(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
722 1.14 thorpej bus_size_t len, int ops)
723 1.14 thorpej {
724 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
725 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
726 1.58 matt bool bouncing = (cookie != NULL && (cookie->id_flags & _BUS_DMA_IS_BOUNCING));
727 1.58 matt #endif
728 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
729 1.57 matt vaddr_t va = (vaddr_t) map->_dm_origbuf;
730 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
731 1.58 matt if (bouncing) {
732 1.58 matt va = (vaddr_t) cookie->id_bouncebuf;
733 1.58 matt }
734 1.58 matt #endif
735 1.57 matt
736 1.57 matt while (len > 0) {
737 1.57 matt while (offset >= ds->ds_len) {
738 1.57 matt offset -= ds->ds_len;
739 1.57 matt va += ds->ds_len;
740 1.57 matt ds++;
741 1.57 matt }
742 1.57 matt
743 1.57 matt paddr_t pa = ds->ds_addr + offset;
744 1.57 matt size_t seglen = min(len, ds->ds_len - offset);
745 1.57 matt
746 1.57 matt _bus_dmamap_sync_segment(va + offset, pa, seglen, ops, false);
747 1.57 matt
748 1.57 matt offset += seglen;
749 1.57 matt len -= seglen;
750 1.57 matt }
751 1.57 matt }
752 1.57 matt
753 1.57 matt static inline void
754 1.57 matt _bus_dmamap_sync_mbuf(bus_dma_tag_t t, bus_dmamap_t map, bus_size_t offset,
755 1.57 matt bus_size_t len, int ops)
756 1.57 matt {
757 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
758 1.57 matt struct mbuf *m = map->_dm_origbuf;
759 1.57 matt bus_size_t voff = offset;
760 1.57 matt bus_size_t ds_off = offset;
761 1.57 matt
762 1.57 matt while (len > 0) {
763 1.57 matt /* Find the current dma segment */
764 1.57 matt while (ds_off >= ds->ds_len) {
765 1.57 matt ds_off -= ds->ds_len;
766 1.57 matt ds++;
767 1.57 matt }
768 1.57 matt /* Find the current mbuf. */
769 1.57 matt while (voff >= m->m_len) {
770 1.57 matt voff -= m->m_len;
771 1.57 matt m = m->m_next;
772 1.14 thorpej }
773 1.14 thorpej
774 1.14 thorpej /*
775 1.14 thorpej * Now at the first mbuf to sync; nail each one until
776 1.14 thorpej * we have exhausted the length.
777 1.14 thorpej */
778 1.57 matt vsize_t seglen = min(len, min(m->m_len - voff, ds->ds_len - ds_off));
779 1.57 matt vaddr_t va = mtod(m, vaddr_t) + voff;
780 1.57 matt paddr_t pa = ds->ds_addr + ds_off;
781 1.14 thorpej
782 1.28 thorpej /*
783 1.28 thorpej * We can save a lot of work here if we know the mapping
784 1.28 thorpej * is read-only at the MMU:
785 1.28 thorpej *
786 1.28 thorpej * If a mapping is read-only, no dirty cache blocks will
787 1.28 thorpej * exist for it. If a writable mapping was made read-only,
788 1.28 thorpej * we know any dirty cache lines for the range will have
789 1.28 thorpej * been cleaned for us already. Therefore, if the upper
790 1.28 thorpej * layer can tell us we have a read-only mapping, we can
791 1.28 thorpej * skip all cache cleaning.
792 1.28 thorpej *
793 1.28 thorpej * NOTE: This only works if we know the pmap cleans pages
794 1.28 thorpej * before making a read-write -> read-only transition. If
795 1.28 thorpej * this ever becomes non-true (e.g. Physically Indexed
796 1.28 thorpej * cache), this will have to be revisited.
797 1.28 thorpej */
798 1.14 thorpej
799 1.57 matt _bus_dmamap_sync_segment(va, pa, seglen, ops, M_ROMAP(m));
800 1.57 matt voff += seglen;
801 1.57 matt ds_off += seglen;
802 1.57 matt len -= seglen;
803 1.14 thorpej }
804 1.14 thorpej }
805 1.14 thorpej
806 1.47 perry static inline void
807 1.14 thorpej _bus_dmamap_sync_uio(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
808 1.14 thorpej bus_size_t len, int ops)
809 1.14 thorpej {
810 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
811 1.14 thorpej struct uio *uio = map->_dm_origbuf;
812 1.57 matt struct iovec *iov = uio->uio_iov;
813 1.57 matt bus_size_t voff = offset;
814 1.57 matt bus_size_t ds_off = offset;
815 1.57 matt
816 1.57 matt while (len > 0) {
817 1.57 matt /* Find the current dma segment */
818 1.57 matt while (ds_off >= ds->ds_len) {
819 1.57 matt ds_off -= ds->ds_len;
820 1.57 matt ds++;
821 1.57 matt }
822 1.14 thorpej
823 1.57 matt /* Find the current iovec. */
824 1.57 matt while (voff >= iov->iov_len) {
825 1.57 matt voff -= iov->iov_len;
826 1.57 matt iov++;
827 1.14 thorpej }
828 1.14 thorpej
829 1.14 thorpej /*
830 1.14 thorpej * Now at the first iovec to sync; nail each one until
831 1.14 thorpej * we have exhausted the length.
832 1.14 thorpej */
833 1.57 matt vsize_t seglen = min(len, min(iov->iov_len - voff, ds->ds_len - ds_off));
834 1.57 matt vaddr_t va = (vaddr_t) iov->iov_base + voff;
835 1.57 matt paddr_t pa = ds->ds_addr + ds_off;
836 1.57 matt
837 1.57 matt _bus_dmamap_sync_segment(va, pa, seglen, ops, false);
838 1.57 matt
839 1.57 matt voff += seglen;
840 1.57 matt ds_off += seglen;
841 1.57 matt len -= seglen;
842 1.14 thorpej }
843 1.14 thorpej }
844 1.14 thorpej
845 1.1 chris /*
846 1.1 chris * Common function for DMA map synchronization. May be called
847 1.1 chris * by bus-specific DMA map synchronization functions.
848 1.8 thorpej *
849 1.8 thorpej * This version works for the Virtually Indexed Virtually Tagged
850 1.8 thorpej * cache found on 32-bit ARM processors.
851 1.8 thorpej *
852 1.8 thorpej * XXX Should have separate versions for write-through vs.
853 1.8 thorpej * XXX write-back caches. We currently assume write-back
854 1.8 thorpej * XXX here, which is not as efficient as it could be for
855 1.8 thorpej * XXX the write-through case.
856 1.1 chris */
857 1.1 chris void
858 1.7 thorpej _bus_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
859 1.7 thorpej bus_size_t len, int ops)
860 1.1 chris {
861 1.58 matt bool bouncing = false;
862 1.1 chris
863 1.1 chris #ifdef DEBUG_DMA
864 1.1 chris printf("dmamap_sync: t=%p map=%p offset=%lx len=%lx ops=%x\n",
865 1.1 chris t, map, offset, len, ops);
866 1.1 chris #endif /* DEBUG_DMA */
867 1.1 chris
868 1.8 thorpej /*
869 1.8 thorpej * Mixing of PRE and POST operations is not allowed.
870 1.8 thorpej */
871 1.8 thorpej if ((ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) != 0 &&
872 1.8 thorpej (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) != 0)
873 1.8 thorpej panic("_bus_dmamap_sync: mix PRE and POST");
874 1.8 thorpej
875 1.8 thorpej #ifdef DIAGNOSTIC
876 1.8 thorpej if (offset >= map->dm_mapsize)
877 1.8 thorpej panic("_bus_dmamap_sync: bad offset %lu (map size is %lu)",
878 1.8 thorpej offset, map->dm_mapsize);
879 1.8 thorpej if (len == 0 || (offset + len) > map->dm_mapsize)
880 1.8 thorpej panic("_bus_dmamap_sync: bad length");
881 1.8 thorpej #endif
882 1.8 thorpej
883 1.8 thorpej /*
884 1.8 thorpej * For a virtually-indexed write-back cache, we need
885 1.8 thorpej * to do the following things:
886 1.8 thorpej *
887 1.8 thorpej * PREREAD -- Invalidate the D-cache. We do this
888 1.8 thorpej * here in case a write-back is required by the back-end.
889 1.8 thorpej *
890 1.8 thorpej * PREWRITE -- Write-back the D-cache. Note that if
891 1.8 thorpej * we are doing a PREREAD|PREWRITE, we can collapse
892 1.8 thorpej * the whole thing into a single Wb-Inv.
893 1.8 thorpej *
894 1.8 thorpej * POSTREAD -- Nothing.
895 1.8 thorpej *
896 1.8 thorpej * POSTWRITE -- Nothing.
897 1.8 thorpej */
898 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
899 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
900 1.58 matt bouncing = (cookie != NULL && (cookie->id_flags & _BUS_DMA_IS_BOUNCING));
901 1.58 matt #endif
902 1.8 thorpej
903 1.58 matt const int pre_ops = ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
904 1.58 matt if (!bouncing && pre_ops == 0)
905 1.8 thorpej return;
906 1.8 thorpej
907 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
908 1.58 matt if (bouncing && (ops & BUS_DMASYNC_PREWRITE)) {
909 1.58 matt STAT_INCR(write_bounces);
910 1.58 matt char * const dataptr = (char *)cookie->id_bouncebuf + offset;
911 1.58 matt /*
912 1.58 matt * Copy the caller's buffer to the bounce buffer.
913 1.58 matt */
914 1.58 matt switch (map->_dm_buftype) {
915 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
916 1.58 matt memcpy(dataptr, cookie->id_origlinearbuf + offset, len);
917 1.58 matt break;
918 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
919 1.58 matt m_copydata(cookie->id_origmbuf, offset, len, dataptr);
920 1.58 matt break;
921 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
922 1.58 matt _bus_dma_uiomove(dataptr, cookie->id_origuio, len, UIO_WRITE);
923 1.58 matt break;
924 1.58 matt #ifdef DIAGNOSTIC
925 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
926 1.58 matt panic("_bus_dmamap_sync(pre): _BUS_DMA_BUFTYPE_RAW");
927 1.58 matt break;
928 1.58 matt
929 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
930 1.58 matt panic("_bus_dmamap_sync(pre): _BUS_DMA_BUFTYPE_INVALID");
931 1.58 matt break;
932 1.58 matt
933 1.58 matt default:
934 1.58 matt panic("_bus_dmamap_sync(pre): map %p: unknown buffer type %d\n",
935 1.58 matt map, map->_dm_buftype);
936 1.58 matt break;
937 1.58 matt #endif /* DIAGNOSTIC */
938 1.58 matt }
939 1.58 matt }
940 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
941 1.58 matt
942 1.17 thorpej /* Skip cache frobbing if mapping was COHERENT. */
943 1.58 matt if (!bouncing && (map->_dm_flags & _BUS_DMAMAP_COHERENT)) {
944 1.17 thorpej /* Drain the write buffer. */
945 1.17 thorpej cpu_drain_writebuf();
946 1.17 thorpej return;
947 1.17 thorpej }
948 1.8 thorpej
949 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
950 1.58 matt if (bouncing && ((map->_dm_flags & _BUS_DMAMAP_COHERENT) || pre_ops == 0)) {
951 1.58 matt goto bounce_it;
952 1.58 matt }
953 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
954 1.58 matt
955 1.8 thorpej /*
956 1.38 scw * If the mapping belongs to a non-kernel vmspace, and the
957 1.38 scw * vmspace has not been active since the last time a full
958 1.38 scw * cache flush was performed, we don't need to do anything.
959 1.8 thorpej */
960 1.48 yamt if (__predict_false(!VMSPACE_IS_KERNEL_P(map->_dm_vmspace) &&
961 1.48 yamt vm_map_pmap(&map->_dm_vmspace->vm_map)->pm_cstate.cs_cache_d == 0))
962 1.8 thorpej return;
963 1.8 thorpej
964 1.58 matt int buftype = map->_dm_buftype;
965 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
966 1.58 matt if (bouncing) {
967 1.58 matt buftype = _BUS_DMA_BUFTYPE_LINEAR;
968 1.58 matt }
969 1.58 matt #endif
970 1.58 matt
971 1.58 matt switch (buftype) {
972 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
973 1.14 thorpej _bus_dmamap_sync_linear(t, map, offset, len, ops);
974 1.14 thorpej break;
975 1.14 thorpej
976 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
977 1.14 thorpej _bus_dmamap_sync_mbuf(t, map, offset, len, ops);
978 1.14 thorpej break;
979 1.14 thorpej
980 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
981 1.14 thorpej _bus_dmamap_sync_uio(t, map, offset, len, ops);
982 1.14 thorpej break;
983 1.14 thorpej
984 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
985 1.58 matt panic("_bus_dmamap_sync: _BUS_DMA_BUFTYPE_RAW");
986 1.14 thorpej break;
987 1.14 thorpej
988 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
989 1.58 matt panic("_bus_dmamap_sync: _BUS_DMA_BUFTYPE_INVALID");
990 1.14 thorpej break;
991 1.14 thorpej
992 1.14 thorpej default:
993 1.58 matt panic("_bus_dmamap_sync: map %p: unknown buffer type %d\n",
994 1.58 matt map, map->_dm_buftype);
995 1.8 thorpej }
996 1.1 chris
997 1.8 thorpej /* Drain the write buffer. */
998 1.8 thorpej cpu_drain_writebuf();
999 1.58 matt
1000 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1001 1.58 matt bounce_it:
1002 1.58 matt if ((ops & BUS_DMASYNC_POSTREAD) == 0
1003 1.58 matt || cookie == NULL
1004 1.58 matt || (cookie->id_flags & _BUS_DMA_IS_BOUNCING) == 0)
1005 1.58 matt return;
1006 1.58 matt
1007 1.58 matt char * const dataptr = (char *)cookie->id_bouncebuf + offset;
1008 1.58 matt STAT_INCR(read_bounces);
1009 1.58 matt /*
1010 1.58 matt * Copy the bounce buffer to the caller's buffer.
1011 1.58 matt */
1012 1.58 matt switch (map->_dm_buftype) {
1013 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
1014 1.58 matt memcpy(cookie->id_origlinearbuf + offset, dataptr, len);
1015 1.58 matt break;
1016 1.58 matt
1017 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
1018 1.58 matt m_copyback(cookie->id_origmbuf, offset, len, dataptr);
1019 1.58 matt break;
1020 1.58 matt
1021 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
1022 1.58 matt _bus_dma_uiomove(dataptr, cookie->id_origuio, len, UIO_READ);
1023 1.58 matt break;
1024 1.58 matt #ifdef DIAGNOSTIC
1025 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
1026 1.58 matt panic("_bus_dmamap_sync(post): _BUS_DMA_BUFTYPE_RAW");
1027 1.58 matt break;
1028 1.58 matt
1029 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
1030 1.58 matt panic("_bus_dmamap_sync(post): _BUS_DMA_BUFTYPE_INVALID");
1031 1.58 matt break;
1032 1.58 matt
1033 1.58 matt default:
1034 1.58 matt panic("_bus_dmamap_sync(post): map %p: unknown buffer type %d\n",
1035 1.58 matt map, map->_dm_buftype);
1036 1.58 matt break;
1037 1.58 matt #endif
1038 1.58 matt }
1039 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1040 1.1 chris }
1041 1.1 chris
1042 1.1 chris /*
1043 1.1 chris * Common function for DMA-safe memory allocation. May be called
1044 1.1 chris * by bus-specific DMA memory allocation functions.
1045 1.1 chris */
1046 1.1 chris
1047 1.11 thorpej extern paddr_t physical_start;
1048 1.11 thorpej extern paddr_t physical_end;
1049 1.1 chris
1050 1.1 chris int
1051 1.7 thorpej _bus_dmamem_alloc(bus_dma_tag_t t, bus_size_t size, bus_size_t alignment,
1052 1.7 thorpej bus_size_t boundary, bus_dma_segment_t *segs, int nsegs, int *rsegs,
1053 1.7 thorpej int flags)
1054 1.1 chris {
1055 1.15 thorpej struct arm32_dma_range *dr;
1056 1.37 mycroft int error, i;
1057 1.15 thorpej
1058 1.1 chris #ifdef DEBUG_DMA
1059 1.15 thorpej printf("dmamem_alloc t=%p size=%lx align=%lx boundary=%lx "
1060 1.15 thorpej "segs=%p nsegs=%x rsegs=%p flags=%x\n", t, size, alignment,
1061 1.15 thorpej boundary, segs, nsegs, rsegs, flags);
1062 1.15 thorpej #endif
1063 1.15 thorpej
1064 1.15 thorpej if ((dr = t->_ranges) != NULL) {
1065 1.37 mycroft error = ENOMEM;
1066 1.15 thorpej for (i = 0; i < t->_nranges; i++, dr++) {
1067 1.37 mycroft if (dr->dr_len == 0)
1068 1.15 thorpej continue;
1069 1.15 thorpej error = _bus_dmamem_alloc_range(t, size, alignment,
1070 1.15 thorpej boundary, segs, nsegs, rsegs, flags,
1071 1.15 thorpej trunc_page(dr->dr_sysbase),
1072 1.15 thorpej trunc_page(dr->dr_sysbase + dr->dr_len));
1073 1.15 thorpej if (error == 0)
1074 1.15 thorpej break;
1075 1.15 thorpej }
1076 1.15 thorpej } else {
1077 1.15 thorpej error = _bus_dmamem_alloc_range(t, size, alignment, boundary,
1078 1.15 thorpej segs, nsegs, rsegs, flags, trunc_page(physical_start),
1079 1.15 thorpej trunc_page(physical_end));
1080 1.15 thorpej }
1081 1.15 thorpej
1082 1.1 chris #ifdef DEBUG_DMA
1083 1.1 chris printf("dmamem_alloc: =%d\n", error);
1084 1.15 thorpej #endif
1085 1.15 thorpej
1086 1.1 chris return(error);
1087 1.1 chris }
1088 1.1 chris
1089 1.1 chris /*
1090 1.1 chris * Common function for freeing DMA-safe memory. May be called by
1091 1.1 chris * bus-specific DMA memory free functions.
1092 1.1 chris */
1093 1.1 chris void
1094 1.7 thorpej _bus_dmamem_free(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs)
1095 1.1 chris {
1096 1.1 chris struct vm_page *m;
1097 1.1 chris bus_addr_t addr;
1098 1.1 chris struct pglist mlist;
1099 1.1 chris int curseg;
1100 1.1 chris
1101 1.1 chris #ifdef DEBUG_DMA
1102 1.1 chris printf("dmamem_free: t=%p segs=%p nsegs=%x\n", t, segs, nsegs);
1103 1.1 chris #endif /* DEBUG_DMA */
1104 1.1 chris
1105 1.1 chris /*
1106 1.1 chris * Build a list of pages to free back to the VM system.
1107 1.1 chris */
1108 1.1 chris TAILQ_INIT(&mlist);
1109 1.1 chris for (curseg = 0; curseg < nsegs; curseg++) {
1110 1.1 chris for (addr = segs[curseg].ds_addr;
1111 1.1 chris addr < (segs[curseg].ds_addr + segs[curseg].ds_len);
1112 1.1 chris addr += PAGE_SIZE) {
1113 1.1 chris m = PHYS_TO_VM_PAGE(addr);
1114 1.52 ad TAILQ_INSERT_TAIL(&mlist, m, pageq.queue);
1115 1.1 chris }
1116 1.1 chris }
1117 1.1 chris uvm_pglistfree(&mlist);
1118 1.1 chris }
1119 1.1 chris
1120 1.1 chris /*
1121 1.1 chris * Common function for mapping DMA-safe memory. May be called by
1122 1.1 chris * bus-specific DMA memory map functions.
1123 1.1 chris */
1124 1.1 chris int
1125 1.7 thorpej _bus_dmamem_map(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
1126 1.50 christos size_t size, void **kvap, int flags)
1127 1.1 chris {
1128 1.11 thorpej vaddr_t va;
1129 1.57 matt paddr_t pa;
1130 1.1 chris int curseg;
1131 1.1 chris pt_entry_t *ptep/*, pte*/;
1132 1.45 yamt const uvm_flag_t kmflags =
1133 1.45 yamt (flags & BUS_DMA_NOWAIT) != 0 ? UVM_KMF_NOWAIT : 0;
1134 1.1 chris
1135 1.1 chris #ifdef DEBUG_DMA
1136 1.3 rearnsha printf("dmamem_map: t=%p segs=%p nsegs=%x size=%lx flags=%x\n", t,
1137 1.3 rearnsha segs, nsegs, (unsigned long)size, flags);
1138 1.1 chris #endif /* DEBUG_DMA */
1139 1.1 chris
1140 1.1 chris size = round_page(size);
1141 1.45 yamt va = uvm_km_alloc(kernel_map, size, 0, UVM_KMF_VAONLY | kmflags);
1142 1.1 chris
1143 1.1 chris if (va == 0)
1144 1.1 chris return (ENOMEM);
1145 1.1 chris
1146 1.50 christos *kvap = (void *)va;
1147 1.1 chris
1148 1.1 chris for (curseg = 0; curseg < nsegs; curseg++) {
1149 1.57 matt for (pa = segs[curseg].ds_addr;
1150 1.57 matt pa < (segs[curseg].ds_addr + segs[curseg].ds_len);
1151 1.57 matt pa += PAGE_SIZE, va += PAGE_SIZE, size -= PAGE_SIZE) {
1152 1.1 chris #ifdef DEBUG_DMA
1153 1.57 matt printf("wiring p%lx to v%lx", pa, va);
1154 1.1 chris #endif /* DEBUG_DMA */
1155 1.1 chris if (size == 0)
1156 1.1 chris panic("_bus_dmamem_map: size botch");
1157 1.57 matt pmap_enter(pmap_kernel(), va, pa,
1158 1.1 chris VM_PROT_READ | VM_PROT_WRITE,
1159 1.1 chris VM_PROT_READ | VM_PROT_WRITE | PMAP_WIRED);
1160 1.57 matt
1161 1.1 chris /*
1162 1.1 chris * If the memory must remain coherent with the
1163 1.1 chris * cache then we must make the memory uncacheable
1164 1.1 chris * in order to maintain virtual cache coherency.
1165 1.24 wiz * We must also guarantee the cache does not already
1166 1.1 chris * contain the virtal addresses we are making
1167 1.1 chris * uncacheable.
1168 1.1 chris */
1169 1.1 chris if (flags & BUS_DMA_COHERENT) {
1170 1.27 thorpej cpu_dcache_wbinv_range(va, PAGE_SIZE);
1171 1.57 matt cpu_sdcache_wbinv_range(va, pa, PAGE_SIZE);
1172 1.1 chris cpu_drain_writebuf();
1173 1.1 chris ptep = vtopte(va);
1174 1.17 thorpej *ptep &= ~L2_S_CACHE_MASK;
1175 1.21 thorpej PTE_SYNC(ptep);
1176 1.1 chris tlb_flush();
1177 1.1 chris }
1178 1.1 chris #ifdef DEBUG_DMA
1179 1.1 chris ptep = vtopte(va);
1180 1.1 chris printf(" pte=v%p *pte=%x\n", ptep, *ptep);
1181 1.1 chris #endif /* DEBUG_DMA */
1182 1.1 chris }
1183 1.1 chris }
1184 1.2 chris pmap_update(pmap_kernel());
1185 1.1 chris #ifdef DEBUG_DMA
1186 1.1 chris printf("dmamem_map: =%p\n", *kvap);
1187 1.1 chris #endif /* DEBUG_DMA */
1188 1.1 chris return (0);
1189 1.1 chris }
1190 1.1 chris
1191 1.1 chris /*
1192 1.1 chris * Common function for unmapping DMA-safe memory. May be called by
1193 1.1 chris * bus-specific DMA memory unmapping functions.
1194 1.1 chris */
1195 1.1 chris void
1196 1.50 christos _bus_dmamem_unmap(bus_dma_tag_t t, void *kva, size_t size)
1197 1.1 chris {
1198 1.1 chris
1199 1.1 chris #ifdef DEBUG_DMA
1200 1.3 rearnsha printf("dmamem_unmap: t=%p kva=%p size=%lx\n", t, kva,
1201 1.3 rearnsha (unsigned long)size);
1202 1.1 chris #endif /* DEBUG_DMA */
1203 1.1 chris #ifdef DIAGNOSTIC
1204 1.1 chris if ((u_long)kva & PGOFSET)
1205 1.1 chris panic("_bus_dmamem_unmap");
1206 1.1 chris #endif /* DIAGNOSTIC */
1207 1.1 chris
1208 1.1 chris size = round_page(size);
1209 1.44 yamt pmap_remove(pmap_kernel(), (vaddr_t)kva, (vaddr_t)kva + size);
1210 1.44 yamt pmap_update(pmap_kernel());
1211 1.44 yamt uvm_km_free(kernel_map, (vaddr_t)kva, size, UVM_KMF_VAONLY);
1212 1.1 chris }
1213 1.1 chris
1214 1.1 chris /*
1215 1.1 chris * Common functin for mmap(2)'ing DMA-safe memory. May be called by
1216 1.1 chris * bus-specific DMA mmap(2)'ing functions.
1217 1.1 chris */
1218 1.1 chris paddr_t
1219 1.7 thorpej _bus_dmamem_mmap(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
1220 1.7 thorpej off_t off, int prot, int flags)
1221 1.1 chris {
1222 1.1 chris int i;
1223 1.1 chris
1224 1.1 chris for (i = 0; i < nsegs; i++) {
1225 1.1 chris #ifdef DIAGNOSTIC
1226 1.1 chris if (off & PGOFSET)
1227 1.1 chris panic("_bus_dmamem_mmap: offset unaligned");
1228 1.1 chris if (segs[i].ds_addr & PGOFSET)
1229 1.1 chris panic("_bus_dmamem_mmap: segment unaligned");
1230 1.1 chris if (segs[i].ds_len & PGOFSET)
1231 1.1 chris panic("_bus_dmamem_mmap: segment size not multiple"
1232 1.1 chris " of page size");
1233 1.1 chris #endif /* DIAGNOSTIC */
1234 1.1 chris if (off >= segs[i].ds_len) {
1235 1.1 chris off -= segs[i].ds_len;
1236 1.1 chris continue;
1237 1.1 chris }
1238 1.1 chris
1239 1.9 thorpej return (arm_btop((u_long)segs[i].ds_addr + off));
1240 1.1 chris }
1241 1.1 chris
1242 1.1 chris /* Page not found. */
1243 1.1 chris return (-1);
1244 1.1 chris }
1245 1.1 chris
1246 1.1 chris /**********************************************************************
1247 1.1 chris * DMA utility functions
1248 1.1 chris **********************************************************************/
1249 1.1 chris
1250 1.1 chris /*
1251 1.1 chris * Utility function to load a linear buffer. lastaddrp holds state
1252 1.1 chris * between invocations (for multiple-buffer loads). segp contains
1253 1.1 chris * the starting segment on entrace, and the ending segment on exit.
1254 1.1 chris * first indicates if this is the first invocation of this function.
1255 1.1 chris */
1256 1.1 chris int
1257 1.7 thorpej _bus_dmamap_load_buffer(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
1258 1.48 yamt bus_size_t buflen, struct vmspace *vm, int flags)
1259 1.1 chris {
1260 1.1 chris bus_size_t sgsize;
1261 1.41 thorpej bus_addr_t curaddr;
1262 1.11 thorpej vaddr_t vaddr = (vaddr_t)buf;
1263 1.17 thorpej pd_entry_t *pde;
1264 1.17 thorpej pt_entry_t pte;
1265 1.41 thorpej int error;
1266 1.1 chris pmap_t pmap;
1267 1.29 scw pt_entry_t *ptep;
1268 1.1 chris
1269 1.1 chris #ifdef DEBUG_DMA
1270 1.40 scw printf("_bus_dmamem_load_buffer(buf=%p, len=%lx, flags=%d)\n",
1271 1.40 scw buf, buflen, flags);
1272 1.1 chris #endif /* DEBUG_DMA */
1273 1.1 chris
1274 1.48 yamt pmap = vm_map_pmap(&vm->vm_map);
1275 1.1 chris
1276 1.41 thorpej while (buflen > 0) {
1277 1.1 chris /*
1278 1.1 chris * Get the physical address for this segment.
1279 1.17 thorpej *
1280 1.55 matt * XXX Doesn't support checking for coherent mappings
1281 1.17 thorpej * XXX in user address space.
1282 1.1 chris */
1283 1.17 thorpej if (__predict_true(pmap == pmap_kernel())) {
1284 1.29 scw (void) pmap_get_pde_pte(pmap, vaddr, &pde, &ptep);
1285 1.17 thorpej if (__predict_false(pmap_pde_section(pde))) {
1286 1.55 matt paddr_t s_frame = L1_S_FRAME;
1287 1.55 matt paddr_t s_offset = L1_S_OFFSET;
1288 1.56 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
1289 1.55 matt if (__predict_false(pmap_pde_supersection(pde))) {
1290 1.55 matt s_frame = L1_SS_FRAME;
1291 1.55 matt s_frame = L1_SS_OFFSET;
1292 1.55 matt }
1293 1.55 matt #endif
1294 1.55 matt curaddr = (*pde & s_frame) | (vaddr & s_offset);
1295 1.17 thorpej if (*pde & L1_S_CACHE_MASK) {
1296 1.58 matt map->_dm_flags &= ~_BUS_DMAMAP_COHERENT;
1297 1.17 thorpej }
1298 1.17 thorpej } else {
1299 1.29 scw pte = *ptep;
1300 1.17 thorpej KDASSERT((pte & L2_TYPE_MASK) != L2_TYPE_INV);
1301 1.17 thorpej if (__predict_false((pte & L2_TYPE_MASK)
1302 1.17 thorpej == L2_TYPE_L)) {
1303 1.17 thorpej curaddr = (pte & L2_L_FRAME) |
1304 1.17 thorpej (vaddr & L2_L_OFFSET);
1305 1.17 thorpej if (pte & L2_L_CACHE_MASK) {
1306 1.17 thorpej map->_dm_flags &=
1307 1.58 matt ~_BUS_DMAMAP_COHERENT;
1308 1.17 thorpej }
1309 1.17 thorpej } else {
1310 1.17 thorpej curaddr = (pte & L2_S_FRAME) |
1311 1.17 thorpej (vaddr & L2_S_OFFSET);
1312 1.17 thorpej if (pte & L2_S_CACHE_MASK) {
1313 1.17 thorpej map->_dm_flags &=
1314 1.58 matt ~_BUS_DMAMAP_COHERENT;
1315 1.17 thorpej }
1316 1.17 thorpej }
1317 1.17 thorpej }
1318 1.34 briggs } else {
1319 1.17 thorpej (void) pmap_extract(pmap, vaddr, &curaddr);
1320 1.58 matt map->_dm_flags &= ~_BUS_DMAMAP_COHERENT;
1321 1.34 briggs }
1322 1.1 chris
1323 1.1 chris /*
1324 1.1 chris * Compute the segment size, and adjust counts.
1325 1.1 chris */
1326 1.27 thorpej sgsize = PAGE_SIZE - ((u_long)vaddr & PGOFSET);
1327 1.1 chris if (buflen < sgsize)
1328 1.1 chris sgsize = buflen;
1329 1.1 chris
1330 1.41 thorpej error = _bus_dmamap_load_paddr(t, map, curaddr, sgsize);
1331 1.41 thorpej if (error)
1332 1.41 thorpej return (error);
1333 1.1 chris
1334 1.1 chris vaddr += sgsize;
1335 1.1 chris buflen -= sgsize;
1336 1.1 chris }
1337 1.1 chris
1338 1.1 chris return (0);
1339 1.1 chris }
1340 1.1 chris
1341 1.1 chris /*
1342 1.1 chris * Allocate physical memory from the given physical address range.
1343 1.1 chris * Called by DMA-safe memory allocation methods.
1344 1.1 chris */
1345 1.1 chris int
1346 1.7 thorpej _bus_dmamem_alloc_range(bus_dma_tag_t t, bus_size_t size, bus_size_t alignment,
1347 1.7 thorpej bus_size_t boundary, bus_dma_segment_t *segs, int nsegs, int *rsegs,
1348 1.11 thorpej int flags, paddr_t low, paddr_t high)
1349 1.1 chris {
1350 1.11 thorpej paddr_t curaddr, lastaddr;
1351 1.1 chris struct vm_page *m;
1352 1.1 chris struct pglist mlist;
1353 1.1 chris int curseg, error;
1354 1.1 chris
1355 1.1 chris #ifdef DEBUG_DMA
1356 1.1 chris printf("alloc_range: t=%p size=%lx align=%lx boundary=%lx segs=%p nsegs=%x rsegs=%p flags=%x lo=%lx hi=%lx\n",
1357 1.1 chris t, size, alignment, boundary, segs, nsegs, rsegs, flags, low, high);
1358 1.1 chris #endif /* DEBUG_DMA */
1359 1.1 chris
1360 1.1 chris /* Always round the size. */
1361 1.1 chris size = round_page(size);
1362 1.1 chris
1363 1.1 chris /*
1364 1.1 chris * Allocate pages from the VM system.
1365 1.1 chris */
1366 1.1 chris error = uvm_pglistalloc(size, low, high, alignment, boundary,
1367 1.1 chris &mlist, nsegs, (flags & BUS_DMA_NOWAIT) == 0);
1368 1.1 chris if (error)
1369 1.1 chris return (error);
1370 1.1 chris
1371 1.1 chris /*
1372 1.1 chris * Compute the location, size, and number of segments actually
1373 1.1 chris * returned by the VM code.
1374 1.1 chris */
1375 1.42 chris m = TAILQ_FIRST(&mlist);
1376 1.1 chris curseg = 0;
1377 1.1 chris lastaddr = segs[curseg].ds_addr = VM_PAGE_TO_PHYS(m);
1378 1.1 chris segs[curseg].ds_len = PAGE_SIZE;
1379 1.1 chris #ifdef DEBUG_DMA
1380 1.1 chris printf("alloc: page %lx\n", lastaddr);
1381 1.1 chris #endif /* DEBUG_DMA */
1382 1.52 ad m = TAILQ_NEXT(m, pageq.queue);
1383 1.1 chris
1384 1.52 ad for (; m != NULL; m = TAILQ_NEXT(m, pageq.queue)) {
1385 1.1 chris curaddr = VM_PAGE_TO_PHYS(m);
1386 1.1 chris #ifdef DIAGNOSTIC
1387 1.1 chris if (curaddr < low || curaddr >= high) {
1388 1.1 chris printf("uvm_pglistalloc returned non-sensical"
1389 1.1 chris " address 0x%lx\n", curaddr);
1390 1.1 chris panic("_bus_dmamem_alloc_range");
1391 1.1 chris }
1392 1.1 chris #endif /* DIAGNOSTIC */
1393 1.1 chris #ifdef DEBUG_DMA
1394 1.1 chris printf("alloc: page %lx\n", curaddr);
1395 1.1 chris #endif /* DEBUG_DMA */
1396 1.1 chris if (curaddr == (lastaddr + PAGE_SIZE))
1397 1.1 chris segs[curseg].ds_len += PAGE_SIZE;
1398 1.1 chris else {
1399 1.1 chris curseg++;
1400 1.1 chris segs[curseg].ds_addr = curaddr;
1401 1.1 chris segs[curseg].ds_len = PAGE_SIZE;
1402 1.1 chris }
1403 1.1 chris lastaddr = curaddr;
1404 1.1 chris }
1405 1.1 chris
1406 1.1 chris *rsegs = curseg + 1;
1407 1.1 chris
1408 1.15 thorpej return (0);
1409 1.15 thorpej }
1410 1.15 thorpej
1411 1.15 thorpej /*
1412 1.15 thorpej * Check if a memory region intersects with a DMA range, and return the
1413 1.15 thorpej * page-rounded intersection if it does.
1414 1.15 thorpej */
1415 1.15 thorpej int
1416 1.15 thorpej arm32_dma_range_intersect(struct arm32_dma_range *ranges, int nranges,
1417 1.15 thorpej paddr_t pa, psize_t size, paddr_t *pap, psize_t *sizep)
1418 1.15 thorpej {
1419 1.15 thorpej struct arm32_dma_range *dr;
1420 1.15 thorpej int i;
1421 1.15 thorpej
1422 1.15 thorpej if (ranges == NULL)
1423 1.15 thorpej return (0);
1424 1.15 thorpej
1425 1.15 thorpej for (i = 0, dr = ranges; i < nranges; i++, dr++) {
1426 1.15 thorpej if (dr->dr_sysbase <= pa &&
1427 1.15 thorpej pa < (dr->dr_sysbase + dr->dr_len)) {
1428 1.15 thorpej /*
1429 1.15 thorpej * Beginning of region intersects with this range.
1430 1.15 thorpej */
1431 1.15 thorpej *pap = trunc_page(pa);
1432 1.15 thorpej *sizep = round_page(min(pa + size,
1433 1.15 thorpej dr->dr_sysbase + dr->dr_len) - pa);
1434 1.15 thorpej return (1);
1435 1.15 thorpej }
1436 1.15 thorpej if (pa < dr->dr_sysbase && dr->dr_sysbase < (pa + size)) {
1437 1.15 thorpej /*
1438 1.15 thorpej * End of region intersects with this range.
1439 1.15 thorpej */
1440 1.15 thorpej *pap = trunc_page(dr->dr_sysbase);
1441 1.15 thorpej *sizep = round_page(min((pa + size) - dr->dr_sysbase,
1442 1.15 thorpej dr->dr_len));
1443 1.15 thorpej return (1);
1444 1.15 thorpej }
1445 1.15 thorpej }
1446 1.15 thorpej
1447 1.15 thorpej /* No intersection found. */
1448 1.1 chris return (0);
1449 1.1 chris }
1450 1.58 matt
1451 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1452 1.58 matt static int
1453 1.58 matt _bus_dma_alloc_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map,
1454 1.58 matt bus_size_t size, int flags)
1455 1.58 matt {
1456 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
1457 1.58 matt int error = 0;
1458 1.58 matt
1459 1.58 matt #ifdef DIAGNOSTIC
1460 1.58 matt if (cookie == NULL)
1461 1.58 matt panic("_bus_dma_alloc_bouncebuf: no cookie");
1462 1.58 matt #endif
1463 1.58 matt
1464 1.58 matt cookie->id_bouncebuflen = round_page(size);
1465 1.58 matt error = _bus_dmamem_alloc(t, cookie->id_bouncebuflen,
1466 1.58 matt PAGE_SIZE, map->_dm_boundary, cookie->id_bouncesegs,
1467 1.58 matt map->_dm_segcnt, &cookie->id_nbouncesegs, flags);
1468 1.58 matt if (error)
1469 1.58 matt goto out;
1470 1.58 matt error = _bus_dmamem_map(t, cookie->id_bouncesegs,
1471 1.58 matt cookie->id_nbouncesegs, cookie->id_bouncebuflen,
1472 1.58 matt (void **)&cookie->id_bouncebuf, flags);
1473 1.58 matt
1474 1.58 matt out:
1475 1.58 matt if (error) {
1476 1.58 matt _bus_dmamem_free(t, cookie->id_bouncesegs,
1477 1.58 matt cookie->id_nbouncesegs);
1478 1.58 matt cookie->id_bouncebuflen = 0;
1479 1.58 matt cookie->id_nbouncesegs = 0;
1480 1.58 matt } else {
1481 1.58 matt cookie->id_flags |= _BUS_DMA_HAS_BOUNCE;
1482 1.58 matt }
1483 1.58 matt
1484 1.58 matt return (error);
1485 1.58 matt }
1486 1.58 matt
1487 1.58 matt static void
1488 1.58 matt _bus_dma_free_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map)
1489 1.58 matt {
1490 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
1491 1.58 matt
1492 1.58 matt #ifdef DIAGNOSTIC
1493 1.58 matt if (cookie == NULL)
1494 1.58 matt panic("_bus_dma_alloc_bouncebuf: no cookie");
1495 1.58 matt #endif
1496 1.58 matt
1497 1.58 matt _bus_dmamem_unmap(t, cookie->id_bouncebuf, cookie->id_bouncebuflen);
1498 1.58 matt _bus_dmamem_free(t, cookie->id_bouncesegs,
1499 1.58 matt cookie->id_nbouncesegs);
1500 1.58 matt cookie->id_bouncebuflen = 0;
1501 1.58 matt cookie->id_nbouncesegs = 0;
1502 1.58 matt cookie->id_flags &= ~_BUS_DMA_HAS_BOUNCE;
1503 1.58 matt }
1504 1.58 matt
1505 1.58 matt /*
1506 1.58 matt * This function does the same as uiomove, but takes an explicit
1507 1.58 matt * direction, and does not update the uio structure.
1508 1.58 matt */
1509 1.58 matt static int
1510 1.58 matt _bus_dma_uiomove(void *buf, struct uio *uio, size_t n, int direction)
1511 1.58 matt {
1512 1.58 matt struct iovec *iov;
1513 1.58 matt int error;
1514 1.58 matt struct vmspace *vm;
1515 1.58 matt char *cp;
1516 1.58 matt size_t resid, cnt;
1517 1.58 matt int i;
1518 1.58 matt
1519 1.58 matt iov = uio->uio_iov;
1520 1.58 matt vm = uio->uio_vmspace;
1521 1.58 matt cp = buf;
1522 1.58 matt resid = n;
1523 1.58 matt
1524 1.58 matt for (i = 0; i < uio->uio_iovcnt && resid > 0; i++) {
1525 1.58 matt iov = &uio->uio_iov[i];
1526 1.58 matt if (iov->iov_len == 0)
1527 1.58 matt continue;
1528 1.58 matt cnt = MIN(resid, iov->iov_len);
1529 1.58 matt
1530 1.58 matt if (!VMSPACE_IS_KERNEL_P(vm) &&
1531 1.58 matt (curlwp->l_cpu->ci_schedstate.spc_flags & SPCF_SHOULDYIELD)
1532 1.58 matt != 0) {
1533 1.58 matt preempt();
1534 1.58 matt }
1535 1.58 matt if (direction == UIO_READ) {
1536 1.58 matt error = copyout_vmspace(vm, cp, iov->iov_base, cnt);
1537 1.58 matt } else {
1538 1.58 matt error = copyin_vmspace(vm, iov->iov_base, cp, cnt);
1539 1.58 matt }
1540 1.58 matt if (error)
1541 1.58 matt return (error);
1542 1.58 matt cp += cnt;
1543 1.58 matt resid -= cnt;
1544 1.58 matt }
1545 1.58 matt return (0);
1546 1.58 matt }
1547 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1548 1.58 matt
1549 1.58 matt int
1550 1.58 matt _bus_dmatag_subregion(bus_dma_tag_t tag, bus_addr_t min_addr,
1551 1.58 matt bus_addr_t max_addr, bus_dma_tag_t *newtag, int flags)
1552 1.58 matt {
1553 1.58 matt
1554 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1555 1.58 matt struct arm32_dma_range *dr;
1556 1.58 matt bool subset = false;
1557 1.58 matt size_t nranges = 0;
1558 1.58 matt size_t i;
1559 1.58 matt for (i = 0, dr = tag->_ranges; i < tag->_nranges; i++, dr++) {
1560 1.58 matt if (dr->dr_sysbase <= min_addr
1561 1.58 matt && max_addr <= dr->dr_sysbase + dr->dr_len - 1) {
1562 1.58 matt subset = true;
1563 1.58 matt }
1564 1.58 matt if (min_addr <= dr->dr_sysbase + dr->dr_len
1565 1.58 matt && max_addr >= dr->dr_sysbase) {
1566 1.58 matt nranges++;
1567 1.58 matt }
1568 1.58 matt }
1569 1.58 matt if (subset) {
1570 1.58 matt *newtag = tag;
1571 1.58 matt /* if the tag must be freed, add a reference */
1572 1.58 matt if (tag->_tag_needs_free)
1573 1.58 matt (tag->_tag_needs_free)++;
1574 1.58 matt return 0;
1575 1.58 matt }
1576 1.58 matt if (nranges == 0) {
1577 1.58 matt nranges = 1;
1578 1.58 matt }
1579 1.58 matt
1580 1.58 matt size_t mallocsize = sizeof(*tag) + nranges * sizeof(*dr);
1581 1.58 matt if ((*newtag = malloc(mallocsize, M_DMAMAP,
1582 1.58 matt (flags & BUS_DMA_NOWAIT) ? M_NOWAIT : M_WAITOK)) == NULL)
1583 1.58 matt return ENOMEM;
1584 1.58 matt
1585 1.58 matt dr = (void *)(*newtag + 1);
1586 1.58 matt **newtag = *tag;
1587 1.58 matt (*newtag)->_tag_needs_free = 1;
1588 1.58 matt (*newtag)->_ranges = dr;
1589 1.58 matt (*newtag)->_nranges = nranges;
1590 1.58 matt
1591 1.58 matt if (tag->_ranges == NULL) {
1592 1.58 matt dr->dr_sysbase = min_addr;
1593 1.58 matt dr->dr_busbase = min_addr;
1594 1.58 matt dr->dr_len = max_addr + 1 - min_addr;
1595 1.58 matt } else {
1596 1.58 matt for (i = 0; i < nranges; i++) {
1597 1.58 matt if (min_addr > dr->dr_sysbase + dr->dr_len
1598 1.58 matt || max_addr < dr->dr_sysbase)
1599 1.58 matt continue;
1600 1.58 matt dr[0] = tag->_ranges[i];
1601 1.58 matt if (dr->dr_sysbase < min_addr) {
1602 1.58 matt psize_t diff = min_addr - dr->dr_sysbase;
1603 1.58 matt dr->dr_busbase += diff;
1604 1.58 matt dr->dr_len -= diff;
1605 1.58 matt dr->dr_sysbase += diff;
1606 1.58 matt }
1607 1.58 matt if (max_addr != 0xffffffff
1608 1.58 matt && max_addr + 1 < dr->dr_sysbase + dr->dr_len) {
1609 1.58 matt dr->dr_len = max_addr + 1 - dr->dr_sysbase;
1610 1.58 matt }
1611 1.58 matt dr++;
1612 1.58 matt }
1613 1.58 matt }
1614 1.58 matt
1615 1.58 matt return 0;
1616 1.58 matt #else
1617 1.58 matt return EOPNOTSUPP;
1618 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1619 1.58 matt }
1620 1.58 matt
1621 1.58 matt void
1622 1.58 matt _bus_dmatag_destroy(bus_dma_tag_t tag)
1623 1.58 matt {
1624 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1625 1.58 matt switch (tag->_tag_needs_free) {
1626 1.58 matt case 0:
1627 1.58 matt break; /* not allocated with malloc */
1628 1.58 matt case 1:
1629 1.58 matt free(tag, M_DMAMAP); /* last reference to tag */
1630 1.58 matt break;
1631 1.58 matt default:
1632 1.58 matt (tag->_tag_needs_free)--; /* one less reference */
1633 1.58 matt }
1634 1.58 matt #endif
1635 1.58 matt }
1636