bus_dma.c revision 1.82 1 1.82 skrll /* $NetBSD: bus_dma.c,v 1.82 2014/02/26 07:57:09 skrll Exp $ */
2 1.1 chris
3 1.1 chris /*-
4 1.1 chris * Copyright (c) 1996, 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 chris * All rights reserved.
6 1.1 chris *
7 1.1 chris * This code is derived from software contributed to The NetBSD Foundation
8 1.1 chris * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 chris * NASA Ames Research Center.
10 1.1 chris *
11 1.1 chris * Redistribution and use in source and binary forms, with or without
12 1.1 chris * modification, are permitted provided that the following conditions
13 1.1 chris * are met:
14 1.1 chris * 1. Redistributions of source code must retain the above copyright
15 1.1 chris * notice, this list of conditions and the following disclaimer.
16 1.1 chris * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 chris * notice, this list of conditions and the following disclaimer in the
18 1.1 chris * documentation and/or other materials provided with the distribution.
19 1.1 chris *
20 1.1 chris * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 chris * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 chris * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 chris * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 chris * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 chris * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 chris * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 chris * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 chris * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 chris * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 chris * POSSIBILITY OF SUCH DAMAGE.
31 1.1 chris */
32 1.33 lukem
33 1.35 rearnsha #define _ARM32_BUS_DMA_PRIVATE
34 1.35 rearnsha
35 1.81 matt #include "opt_arm_bus_space.h"
36 1.81 matt
37 1.33 lukem #include <sys/cdefs.h>
38 1.82 skrll __KERNEL_RCSID(0, "$NetBSD: bus_dma.c,v 1.82 2014/02/26 07:57:09 skrll Exp $");
39 1.1 chris
40 1.1 chris #include <sys/param.h>
41 1.1 chris #include <sys/systm.h>
42 1.1 chris #include <sys/kernel.h>
43 1.1 chris #include <sys/proc.h>
44 1.1 chris #include <sys/buf.h>
45 1.1 chris #include <sys/reboot.h>
46 1.1 chris #include <sys/conf.h>
47 1.1 chris #include <sys/file.h>
48 1.81 matt #include <sys/kmem.h>
49 1.1 chris #include <sys/mbuf.h>
50 1.1 chris #include <sys/vnode.h>
51 1.1 chris #include <sys/device.h>
52 1.1 chris
53 1.53 uebayasi #include <uvm/uvm.h>
54 1.1 chris
55 1.54 dyoung #include <sys/bus.h>
56 1.1 chris #include <machine/cpu.h>
57 1.4 thorpej
58 1.4 thorpej #include <arm/cpufunc.h>
59 1.1 chris
60 1.76 matt #ifdef BUSDMA_COUNTERS
61 1.58 matt static struct evcnt bus_dma_creates =
62 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "creates");
63 1.58 matt static struct evcnt bus_dma_bounced_creates =
64 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced creates");
65 1.58 matt static struct evcnt bus_dma_loads =
66 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "loads");
67 1.58 matt static struct evcnt bus_dma_bounced_loads =
68 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced loads");
69 1.81 matt static struct evcnt bus_dma_coherent_loads =
70 1.81 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "coherent loads");
71 1.58 matt static struct evcnt bus_dma_read_bounces =
72 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "read bounces");
73 1.58 matt static struct evcnt bus_dma_write_bounces =
74 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "write bounces");
75 1.58 matt static struct evcnt bus_dma_bounced_unloads =
76 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced unloads");
77 1.58 matt static struct evcnt bus_dma_unloads =
78 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "unloads");
79 1.58 matt static struct evcnt bus_dma_bounced_destroys =
80 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced destroys");
81 1.58 matt static struct evcnt bus_dma_destroys =
82 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "destroys");
83 1.76 matt static struct evcnt bus_dma_sync_prereadwrite =
84 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync prereadwrite");
85 1.76 matt static struct evcnt bus_dma_sync_preread_begin =
86 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync preread begin");
87 1.76 matt static struct evcnt bus_dma_sync_preread =
88 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync preread");
89 1.76 matt static struct evcnt bus_dma_sync_preread_tail =
90 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync preread tail");
91 1.76 matt static struct evcnt bus_dma_sync_prewrite =
92 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync prewrite");
93 1.76 matt static struct evcnt bus_dma_sync_postread =
94 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync postread");
95 1.76 matt static struct evcnt bus_dma_sync_postreadwrite =
96 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync postreadwrite");
97 1.76 matt static struct evcnt bus_dma_sync_postwrite =
98 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync postwrite");
99 1.58 matt
100 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_creates);
101 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_creates);
102 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_loads);
103 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_loads);
104 1.81 matt EVCNT_ATTACH_STATIC(bus_dma_coherent_loads);
105 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_read_bounces);
106 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_write_bounces);
107 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_unloads);
108 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_unloads);
109 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_destroys);
110 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_destroys);
111 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_prereadwrite);
112 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_preread_begin);
113 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_preread);
114 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_preread_tail);
115 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_prewrite);
116 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_postread);
117 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_postreadwrite);
118 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_postwrite);
119 1.58 matt
120 1.58 matt #define STAT_INCR(x) (bus_dma_ ## x.ev_count++)
121 1.76 matt #else
122 1.76 matt #define STAT_INCR(x) /*(bus_dma_ ## x.ev_count++)*/
123 1.76 matt #endif
124 1.58 matt
125 1.7 thorpej int _bus_dmamap_load_buffer(bus_dma_tag_t, bus_dmamap_t, void *,
126 1.48 yamt bus_size_t, struct vmspace *, int);
127 1.58 matt static struct arm32_dma_range *
128 1.59 matt _bus_dma_paddr_inrange(struct arm32_dma_range *, int, paddr_t);
129 1.1 chris
130 1.1 chris /*
131 1.19 briggs * Check to see if the specified page is in an allowed DMA range.
132 1.19 briggs */
133 1.47 perry inline struct arm32_dma_range *
134 1.59 matt _bus_dma_paddr_inrange(struct arm32_dma_range *ranges, int nranges,
135 1.19 briggs bus_addr_t curaddr)
136 1.19 briggs {
137 1.19 briggs struct arm32_dma_range *dr;
138 1.19 briggs int i;
139 1.19 briggs
140 1.19 briggs for (i = 0, dr = ranges; i < nranges; i++, dr++) {
141 1.19 briggs if (curaddr >= dr->dr_sysbase &&
142 1.82 skrll curaddr < (dr->dr_sysbase + dr->dr_len))
143 1.19 briggs return (dr);
144 1.19 briggs }
145 1.19 briggs
146 1.19 briggs return (NULL);
147 1.19 briggs }
148 1.19 briggs
149 1.19 briggs /*
150 1.59 matt * Check to see if the specified busaddr is in an allowed DMA range.
151 1.59 matt */
152 1.59 matt static inline paddr_t
153 1.59 matt _bus_dma_busaddr_to_paddr(bus_dma_tag_t t, bus_addr_t curaddr)
154 1.59 matt {
155 1.59 matt struct arm32_dma_range *dr;
156 1.59 matt u_int i;
157 1.59 matt
158 1.59 matt if (t->_nranges == 0)
159 1.59 matt return curaddr;
160 1.59 matt
161 1.59 matt for (i = 0, dr = t->_ranges; i < t->_nranges; i++, dr++) {
162 1.59 matt if (dr->dr_busbase <= curaddr
163 1.82 skrll && curaddr < dr->dr_busbase + dr->dr_len)
164 1.59 matt return curaddr - dr->dr_busbase + dr->dr_sysbase;
165 1.59 matt }
166 1.59 matt panic("%s: curaddr %#lx not in range", __func__, curaddr);
167 1.59 matt }
168 1.59 matt
169 1.59 matt /*
170 1.41 thorpej * Common function to load the specified physical address into the
171 1.41 thorpej * DMA map, coalescing segments and boundary checking as necessary.
172 1.41 thorpej */
173 1.41 thorpej static int
174 1.41 thorpej _bus_dmamap_load_paddr(bus_dma_tag_t t, bus_dmamap_t map,
175 1.61 matt bus_addr_t paddr, bus_size_t size, bool coherent)
176 1.41 thorpej {
177 1.41 thorpej bus_dma_segment_t * const segs = map->dm_segs;
178 1.41 thorpej int nseg = map->dm_nsegs;
179 1.58 matt bus_addr_t lastaddr;
180 1.41 thorpej bus_addr_t bmask = ~(map->_dm_boundary - 1);
181 1.41 thorpej bus_addr_t curaddr;
182 1.41 thorpej bus_size_t sgsize;
183 1.61 matt uint32_t _ds_flags = coherent ? _BUS_DMAMAP_COHERENT : 0;
184 1.41 thorpej
185 1.41 thorpej if (nseg > 0)
186 1.41 thorpej lastaddr = segs[nseg-1].ds_addr + segs[nseg-1].ds_len;
187 1.58 matt else
188 1.58 matt lastaddr = 0xdead;
189 1.58 matt
190 1.41 thorpej again:
191 1.41 thorpej sgsize = size;
192 1.41 thorpej
193 1.41 thorpej /* Make sure we're in an allowed DMA range. */
194 1.41 thorpej if (t->_ranges != NULL) {
195 1.41 thorpej /* XXX cache last result? */
196 1.41 thorpej const struct arm32_dma_range * const dr =
197 1.59 matt _bus_dma_paddr_inrange(t->_ranges, t->_nranges, paddr);
198 1.41 thorpej if (dr == NULL)
199 1.41 thorpej return (EINVAL);
200 1.61 matt
201 1.61 matt /*
202 1.61 matt * If this region is coherent, mark the segment as coherent.
203 1.61 matt */
204 1.61 matt _ds_flags |= dr->dr_flags & _BUS_DMAMAP_COHERENT;
205 1.72 skrll
206 1.41 thorpej /*
207 1.41 thorpej * In a valid DMA range. Translate the physical
208 1.41 thorpej * memory address to an address in the DMA window.
209 1.41 thorpej */
210 1.41 thorpej curaddr = (paddr - dr->dr_sysbase) + dr->dr_busbase;
211 1.72 skrll #if 0
212 1.72 skrll printf("%p: %#lx: range %#lx/%#lx/%#lx/%#x: %#x <-- %#lx\n",
213 1.72 skrll t, paddr, dr->dr_sysbase, dr->dr_busbase,
214 1.72 skrll dr->dr_len, dr->dr_flags, _ds_flags, curaddr);
215 1.72 skrll #endif
216 1.41 thorpej } else
217 1.41 thorpej curaddr = paddr;
218 1.41 thorpej
219 1.41 thorpej /*
220 1.41 thorpej * Make sure we don't cross any boundaries.
221 1.41 thorpej */
222 1.41 thorpej if (map->_dm_boundary > 0) {
223 1.41 thorpej bus_addr_t baddr; /* next boundary address */
224 1.41 thorpej
225 1.41 thorpej baddr = (curaddr + map->_dm_boundary) & bmask;
226 1.41 thorpej if (sgsize > (baddr - curaddr))
227 1.41 thorpej sgsize = (baddr - curaddr);
228 1.41 thorpej }
229 1.41 thorpej
230 1.41 thorpej /*
231 1.41 thorpej * Insert chunk into a segment, coalescing with the
232 1.41 thorpej * previous segment if possible.
233 1.41 thorpej */
234 1.41 thorpej if (nseg > 0 && curaddr == lastaddr &&
235 1.43 matt segs[nseg-1].ds_len + sgsize <= map->dm_maxsegsz &&
236 1.61 matt ((segs[nseg-1]._ds_flags ^ _ds_flags) & _BUS_DMAMAP_COHERENT) == 0 &&
237 1.41 thorpej (map->_dm_boundary == 0 ||
238 1.41 thorpej (segs[nseg-1].ds_addr & bmask) == (curaddr & bmask))) {
239 1.41 thorpej /* coalesce */
240 1.41 thorpej segs[nseg-1].ds_len += sgsize;
241 1.41 thorpej } else if (nseg >= map->_dm_segcnt) {
242 1.41 thorpej return (EFBIG);
243 1.41 thorpej } else {
244 1.41 thorpej /* new segment */
245 1.41 thorpej segs[nseg].ds_addr = curaddr;
246 1.41 thorpej segs[nseg].ds_len = sgsize;
247 1.61 matt segs[nseg]._ds_flags = _ds_flags;
248 1.41 thorpej nseg++;
249 1.41 thorpej }
250 1.41 thorpej
251 1.41 thorpej lastaddr = curaddr + sgsize;
252 1.41 thorpej
253 1.41 thorpej paddr += sgsize;
254 1.41 thorpej size -= sgsize;
255 1.41 thorpej if (size > 0)
256 1.41 thorpej goto again;
257 1.61 matt
258 1.61 matt map->_dm_flags &= (_ds_flags & _BUS_DMAMAP_COHERENT);
259 1.41 thorpej map->dm_nsegs = nseg;
260 1.41 thorpej return (0);
261 1.41 thorpej }
262 1.41 thorpej
263 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
264 1.58 matt static int _bus_dma_alloc_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map,
265 1.58 matt bus_size_t size, int flags);
266 1.58 matt static void _bus_dma_free_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map);
267 1.58 matt static int _bus_dma_uiomove(void *buf, struct uio *uio, size_t n,
268 1.58 matt int direction);
269 1.58 matt
270 1.58 matt static int
271 1.58 matt _bus_dma_load_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
272 1.58 matt size_t buflen, int buftype, int flags)
273 1.58 matt {
274 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
275 1.58 matt struct vmspace * const vm = vmspace_kernel();
276 1.58 matt int error;
277 1.58 matt
278 1.58 matt KASSERT(cookie != NULL);
279 1.58 matt KASSERT(cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE);
280 1.58 matt
281 1.58 matt /*
282 1.58 matt * Allocate bounce pages, if necessary.
283 1.58 matt */
284 1.58 matt if ((cookie->id_flags & _BUS_DMA_HAS_BOUNCE) == 0) {
285 1.58 matt error = _bus_dma_alloc_bouncebuf(t, map, buflen, flags);
286 1.58 matt if (error)
287 1.58 matt return (error);
288 1.58 matt }
289 1.58 matt
290 1.58 matt /*
291 1.58 matt * Cache a pointer to the caller's buffer and load the DMA map
292 1.58 matt * with the bounce buffer.
293 1.58 matt */
294 1.58 matt cookie->id_origbuf = buf;
295 1.58 matt cookie->id_origbuflen = buflen;
296 1.58 matt error = _bus_dmamap_load_buffer(t, map, cookie->id_bouncebuf,
297 1.58 matt buflen, vm, flags);
298 1.58 matt if (error)
299 1.58 matt return (error);
300 1.58 matt
301 1.58 matt STAT_INCR(bounced_loads);
302 1.58 matt map->dm_mapsize = buflen;
303 1.58 matt map->_dm_vmspace = vm;
304 1.58 matt map->_dm_buftype = buftype;
305 1.58 matt
306 1.58 matt /* ...so _bus_dmamap_sync() knows we're bouncing */
307 1.63 matt map->_dm_flags |= _BUS_DMAMAP_IS_BOUNCING;
308 1.58 matt cookie->id_flags |= _BUS_DMA_IS_BOUNCING;
309 1.58 matt return 0;
310 1.58 matt }
311 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
312 1.58 matt
313 1.41 thorpej /*
314 1.1 chris * Common function for DMA map creation. May be called by bus-specific
315 1.1 chris * DMA map creation functions.
316 1.1 chris */
317 1.1 chris int
318 1.7 thorpej _bus_dmamap_create(bus_dma_tag_t t, bus_size_t size, int nsegments,
319 1.7 thorpej bus_size_t maxsegsz, bus_size_t boundary, int flags, bus_dmamap_t *dmamp)
320 1.1 chris {
321 1.1 chris struct arm32_bus_dmamap *map;
322 1.1 chris void *mapstore;
323 1.1 chris
324 1.1 chris #ifdef DEBUG_DMA
325 1.1 chris printf("dmamap_create: t=%p size=%lx nseg=%x msegsz=%lx boundary=%lx flags=%x\n",
326 1.1 chris t, size, nsegments, maxsegsz, boundary, flags);
327 1.1 chris #endif /* DEBUG_DMA */
328 1.1 chris
329 1.1 chris /*
330 1.1 chris * Allocate and initialize the DMA map. The end of the map
331 1.1 chris * is a variable-sized array of segments, so we allocate enough
332 1.1 chris * room for them in one shot.
333 1.1 chris *
334 1.1 chris * Note we don't preserve the WAITOK or NOWAIT flags. Preservation
335 1.1 chris * of ALLOCNOW notifies others that we've reserved these resources,
336 1.1 chris * and they are not to be freed.
337 1.1 chris *
338 1.1 chris * The bus_dmamap_t includes one bus_dma_segment_t, hence
339 1.1 chris * the (nsegments - 1).
340 1.1 chris */
341 1.81 matt const size_t mapsize = sizeof(struct arm32_bus_dmamap) +
342 1.1 chris (sizeof(bus_dma_segment_t) * (nsegments - 1));
343 1.81 matt const int zallocflags = (flags & BUS_DMA_NOWAIT) ? KM_NOSLEEP : KM_SLEEP;
344 1.81 matt if ((mapstore = kmem_intr_zalloc(mapsize, zallocflags)) == NULL)
345 1.1 chris return (ENOMEM);
346 1.1 chris
347 1.1 chris map = (struct arm32_bus_dmamap *)mapstore;
348 1.1 chris map->_dm_size = size;
349 1.1 chris map->_dm_segcnt = nsegments;
350 1.43 matt map->_dm_maxmaxsegsz = maxsegsz;
351 1.1 chris map->_dm_boundary = boundary;
352 1.1 chris map->_dm_flags = flags & ~(BUS_DMA_WAITOK|BUS_DMA_NOWAIT);
353 1.14 thorpej map->_dm_origbuf = NULL;
354 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
355 1.48 yamt map->_dm_vmspace = vmspace_kernel();
356 1.58 matt map->_dm_cookie = NULL;
357 1.43 matt map->dm_maxsegsz = maxsegsz;
358 1.1 chris map->dm_mapsize = 0; /* no valid mappings */
359 1.1 chris map->dm_nsegs = 0;
360 1.1 chris
361 1.1 chris *dmamp = map;
362 1.58 matt
363 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
364 1.58 matt struct arm32_bus_dma_cookie *cookie;
365 1.58 matt int cookieflags;
366 1.58 matt void *cookiestore;
367 1.58 matt int error;
368 1.58 matt
369 1.58 matt cookieflags = 0;
370 1.58 matt
371 1.58 matt if (t->_may_bounce != NULL) {
372 1.58 matt error = (*t->_may_bounce)(t, map, flags, &cookieflags);
373 1.58 matt if (error != 0)
374 1.58 matt goto out;
375 1.58 matt }
376 1.58 matt
377 1.58 matt if (t->_ranges != NULL)
378 1.58 matt cookieflags |= _BUS_DMA_MIGHT_NEED_BOUNCE;
379 1.58 matt
380 1.58 matt if ((cookieflags & _BUS_DMA_MIGHT_NEED_BOUNCE) == 0) {
381 1.58 matt STAT_INCR(creates);
382 1.58 matt return 0;
383 1.58 matt }
384 1.58 matt
385 1.81 matt const size_t cookiesize = sizeof(struct arm32_bus_dma_cookie) +
386 1.58 matt (sizeof(bus_dma_segment_t) * map->_dm_segcnt);
387 1.58 matt
388 1.58 matt /*
389 1.58 matt * Allocate our cookie.
390 1.58 matt */
391 1.81 matt if ((cookiestore = kmem_intr_zalloc(cookiesize, zallocflags)) == NULL) {
392 1.58 matt error = ENOMEM;
393 1.58 matt goto out;
394 1.58 matt }
395 1.58 matt cookie = (struct arm32_bus_dma_cookie *)cookiestore;
396 1.58 matt cookie->id_flags = cookieflags;
397 1.58 matt map->_dm_cookie = cookie;
398 1.58 matt STAT_INCR(bounced_creates);
399 1.58 matt
400 1.58 matt error = _bus_dma_alloc_bouncebuf(t, map, size, flags);
401 1.58 matt out:
402 1.58 matt if (error)
403 1.58 matt _bus_dmamap_destroy(t, map);
404 1.58 matt #else
405 1.58 matt STAT_INCR(creates);
406 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
407 1.58 matt
408 1.1 chris #ifdef DEBUG_DMA
409 1.1 chris printf("dmamap_create:map=%p\n", map);
410 1.1 chris #endif /* DEBUG_DMA */
411 1.1 chris return (0);
412 1.1 chris }
413 1.1 chris
414 1.1 chris /*
415 1.1 chris * Common function for DMA map destruction. May be called by bus-specific
416 1.1 chris * DMA map destruction functions.
417 1.1 chris */
418 1.1 chris void
419 1.7 thorpej _bus_dmamap_destroy(bus_dma_tag_t t, bus_dmamap_t map)
420 1.1 chris {
421 1.1 chris
422 1.1 chris #ifdef DEBUG_DMA
423 1.1 chris printf("dmamap_destroy: t=%p map=%p\n", t, map);
424 1.1 chris #endif /* DEBUG_DMA */
425 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
426 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
427 1.13 briggs
428 1.13 briggs /*
429 1.58 matt * Free any bounce pages this map might hold.
430 1.13 briggs */
431 1.58 matt if (cookie != NULL) {
432 1.81 matt const size_t cookiesize = sizeof(struct arm32_bus_dma_cookie) +
433 1.81 matt (sizeof(bus_dma_segment_t) * map->_dm_segcnt);
434 1.81 matt
435 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING)
436 1.58 matt STAT_INCR(bounced_unloads);
437 1.58 matt map->dm_nsegs = 0;
438 1.58 matt if (cookie->id_flags & _BUS_DMA_HAS_BOUNCE)
439 1.58 matt _bus_dma_free_bouncebuf(t, map);
440 1.58 matt STAT_INCR(bounced_destroys);
441 1.81 matt kmem_intr_free(cookie, cookiesize);
442 1.58 matt } else
443 1.58 matt #endif
444 1.58 matt STAT_INCR(destroys);
445 1.58 matt
446 1.58 matt if (map->dm_nsegs > 0)
447 1.58 matt STAT_INCR(unloads);
448 1.13 briggs
449 1.81 matt const size_t mapsize = sizeof(struct arm32_bus_dmamap) +
450 1.81 matt (sizeof(bus_dma_segment_t) * (map->_dm_segcnt - 1));
451 1.81 matt kmem_intr_free(map, mapsize);
452 1.1 chris }
453 1.1 chris
454 1.1 chris /*
455 1.1 chris * Common function for loading a DMA map with a linear buffer. May
456 1.1 chris * be called by bus-specific DMA map load functions.
457 1.1 chris */
458 1.1 chris int
459 1.7 thorpej _bus_dmamap_load(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
460 1.7 thorpej bus_size_t buflen, struct proc *p, int flags)
461 1.1 chris {
462 1.58 matt struct vmspace *vm;
463 1.41 thorpej int error;
464 1.1 chris
465 1.1 chris #ifdef DEBUG_DMA
466 1.1 chris printf("dmamap_load: t=%p map=%p buf=%p len=%lx p=%p f=%d\n",
467 1.1 chris t, map, buf, buflen, p, flags);
468 1.1 chris #endif /* DEBUG_DMA */
469 1.1 chris
470 1.58 matt if (map->dm_nsegs > 0) {
471 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
472 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
473 1.58 matt if (cookie != NULL) {
474 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING) {
475 1.58 matt STAT_INCR(bounced_unloads);
476 1.58 matt cookie->id_flags &= ~_BUS_DMA_IS_BOUNCING;
477 1.63 matt map->_dm_flags &= ~_BUS_DMAMAP_IS_BOUNCING;
478 1.58 matt }
479 1.58 matt } else
480 1.58 matt #endif
481 1.58 matt STAT_INCR(unloads);
482 1.58 matt }
483 1.58 matt
484 1.1 chris /*
485 1.1 chris * Make sure that on error condition we return "no valid mappings".
486 1.1 chris */
487 1.1 chris map->dm_mapsize = 0;
488 1.1 chris map->dm_nsegs = 0;
489 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
490 1.74 matt KASSERTMSG(map->dm_maxsegsz <= map->_dm_maxmaxsegsz,
491 1.74 matt "dm_maxsegsz %lu _dm_maxmaxsegsz %lu",
492 1.74 matt map->dm_maxsegsz, map->_dm_maxmaxsegsz);
493 1.1 chris
494 1.1 chris if (buflen > map->_dm_size)
495 1.1 chris return (EINVAL);
496 1.1 chris
497 1.48 yamt if (p != NULL) {
498 1.48 yamt vm = p->p_vmspace;
499 1.48 yamt } else {
500 1.48 yamt vm = vmspace_kernel();
501 1.48 yamt }
502 1.48 yamt
503 1.17 thorpej /* _bus_dmamap_load_buffer() clears this if we're not... */
504 1.58 matt map->_dm_flags |= _BUS_DMAMAP_COHERENT;
505 1.17 thorpej
506 1.48 yamt error = _bus_dmamap_load_buffer(t, map, buf, buflen, vm, flags);
507 1.1 chris if (error == 0) {
508 1.1 chris map->dm_mapsize = buflen;
509 1.58 matt map->_dm_vmspace = vm;
510 1.14 thorpej map->_dm_origbuf = buf;
511 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_LINEAR;
512 1.81 matt if (map->_dm_flags & _BUS_DMAMAP_COHERENT) {
513 1.81 matt STAT_INCR(coherent_loads);
514 1.81 matt } else {
515 1.81 matt STAT_INCR(loads);
516 1.81 matt }
517 1.58 matt return 0;
518 1.1 chris }
519 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
520 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
521 1.58 matt if (cookie != NULL && (cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE)) {
522 1.58 matt error = _bus_dma_load_bouncebuf(t, map, buf, buflen,
523 1.58 matt _BUS_DMA_BUFTYPE_LINEAR, flags);
524 1.58 matt }
525 1.58 matt #endif
526 1.1 chris return (error);
527 1.1 chris }
528 1.1 chris
529 1.1 chris /*
530 1.1 chris * Like _bus_dmamap_load(), but for mbufs.
531 1.1 chris */
532 1.1 chris int
533 1.7 thorpej _bus_dmamap_load_mbuf(bus_dma_tag_t t, bus_dmamap_t map, struct mbuf *m0,
534 1.7 thorpej int flags)
535 1.1 chris {
536 1.41 thorpej int error;
537 1.1 chris struct mbuf *m;
538 1.1 chris
539 1.1 chris #ifdef DEBUG_DMA
540 1.1 chris printf("dmamap_load_mbuf: t=%p map=%p m0=%p f=%d\n",
541 1.1 chris t, map, m0, flags);
542 1.1 chris #endif /* DEBUG_DMA */
543 1.1 chris
544 1.58 matt if (map->dm_nsegs > 0) {
545 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
546 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
547 1.58 matt if (cookie != NULL) {
548 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING) {
549 1.58 matt STAT_INCR(bounced_unloads);
550 1.58 matt cookie->id_flags &= ~_BUS_DMA_IS_BOUNCING;
551 1.63 matt map->_dm_flags &= ~_BUS_DMAMAP_IS_BOUNCING;
552 1.58 matt }
553 1.58 matt } else
554 1.58 matt #endif
555 1.58 matt STAT_INCR(unloads);
556 1.58 matt }
557 1.58 matt
558 1.1 chris /*
559 1.1 chris * Make sure that on error condition we return "no valid mappings."
560 1.1 chris */
561 1.1 chris map->dm_mapsize = 0;
562 1.1 chris map->dm_nsegs = 0;
563 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
564 1.74 matt KASSERTMSG(map->dm_maxsegsz <= map->_dm_maxmaxsegsz,
565 1.74 matt "dm_maxsegsz %lu _dm_maxmaxsegsz %lu",
566 1.74 matt map->dm_maxsegsz, map->_dm_maxmaxsegsz);
567 1.1 chris
568 1.79 matt KASSERT(m0->m_flags & M_PKTHDR);
569 1.1 chris
570 1.1 chris if (m0->m_pkthdr.len > map->_dm_size)
571 1.1 chris return (EINVAL);
572 1.1 chris
573 1.61 matt /* _bus_dmamap_load_paddr() clears this if we're not... */
574 1.61 matt map->_dm_flags |= _BUS_DMAMAP_COHERENT;
575 1.17 thorpej
576 1.1 chris error = 0;
577 1.1 chris for (m = m0; m != NULL && error == 0; m = m->m_next) {
578 1.41 thorpej int offset;
579 1.41 thorpej int remainbytes;
580 1.41 thorpej const struct vm_page * const *pgs;
581 1.41 thorpej paddr_t paddr;
582 1.41 thorpej int size;
583 1.41 thorpej
584 1.28 thorpej if (m->m_len == 0)
585 1.28 thorpej continue;
586 1.57 matt /*
587 1.57 matt * Don't allow reads in read-only mbufs.
588 1.57 matt */
589 1.57 matt if (M_ROMAP(m) && (flags & BUS_DMA_READ)) {
590 1.57 matt error = EFAULT;
591 1.57 matt break;
592 1.57 matt }
593 1.41 thorpej switch (m->m_flags & (M_EXT|M_CLUSTER|M_EXT_PAGES)) {
594 1.28 thorpej case M_EXT|M_CLUSTER:
595 1.28 thorpej /* XXX KDASSERT */
596 1.28 thorpej KASSERT(m->m_ext.ext_paddr != M_PADDR_INVALID);
597 1.41 thorpej paddr = m->m_ext.ext_paddr +
598 1.28 thorpej (m->m_data - m->m_ext.ext_buf);
599 1.41 thorpej size = m->m_len;
600 1.61 matt error = _bus_dmamap_load_paddr(t, map, paddr, size,
601 1.61 matt false);
602 1.41 thorpej break;
603 1.41 thorpej
604 1.41 thorpej case M_EXT|M_EXT_PAGES:
605 1.41 thorpej KASSERT(m->m_ext.ext_buf <= m->m_data);
606 1.41 thorpej KASSERT(m->m_data <=
607 1.41 thorpej m->m_ext.ext_buf + m->m_ext.ext_size);
608 1.41 thorpej
609 1.41 thorpej offset = (vaddr_t)m->m_data -
610 1.41 thorpej trunc_page((vaddr_t)m->m_ext.ext_buf);
611 1.41 thorpej remainbytes = m->m_len;
612 1.41 thorpej
613 1.41 thorpej /* skip uninteresting pages */
614 1.41 thorpej pgs = (const struct vm_page * const *)
615 1.41 thorpej m->m_ext.ext_pgs + (offset >> PAGE_SHIFT);
616 1.41 thorpej
617 1.41 thorpej offset &= PAGE_MASK; /* offset in the first page */
618 1.41 thorpej
619 1.41 thorpej /* load each page */
620 1.41 thorpej while (remainbytes > 0) {
621 1.41 thorpej const struct vm_page *pg;
622 1.41 thorpej
623 1.41 thorpej size = MIN(remainbytes, PAGE_SIZE - offset);
624 1.41 thorpej
625 1.41 thorpej pg = *pgs++;
626 1.41 thorpej KASSERT(pg);
627 1.41 thorpej paddr = VM_PAGE_TO_PHYS(pg) + offset;
628 1.41 thorpej
629 1.41 thorpej error = _bus_dmamap_load_paddr(t, map,
630 1.61 matt paddr, size, false);
631 1.41 thorpej if (error)
632 1.28 thorpej break;
633 1.41 thorpej offset = 0;
634 1.41 thorpej remainbytes -= size;
635 1.28 thorpej }
636 1.28 thorpej break;
637 1.28 thorpej
638 1.28 thorpej case 0:
639 1.41 thorpej paddr = m->m_paddr + M_BUFOFFSET(m) +
640 1.28 thorpej (m->m_data - M_BUFADDR(m));
641 1.41 thorpej size = m->m_len;
642 1.61 matt error = _bus_dmamap_load_paddr(t, map, paddr, size,
643 1.61 matt false);
644 1.41 thorpej break;
645 1.28 thorpej
646 1.28 thorpej default:
647 1.28 thorpej error = _bus_dmamap_load_buffer(t, map, m->m_data,
648 1.48 yamt m->m_len, vmspace_kernel(), flags);
649 1.28 thorpej }
650 1.1 chris }
651 1.1 chris if (error == 0) {
652 1.1 chris map->dm_mapsize = m0->m_pkthdr.len;
653 1.14 thorpej map->_dm_origbuf = m0;
654 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_MBUF;
655 1.48 yamt map->_dm_vmspace = vmspace_kernel(); /* always kernel */
656 1.81 matt if (map->_dm_flags & _BUS_DMAMAP_COHERENT) {
657 1.81 matt STAT_INCR(coherent_loads);
658 1.81 matt } else {
659 1.81 matt STAT_INCR(loads);
660 1.81 matt }
661 1.58 matt return 0;
662 1.1 chris }
663 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
664 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
665 1.58 matt if (cookie != NULL && (cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE)) {
666 1.58 matt error = _bus_dma_load_bouncebuf(t, map, m0, m0->m_pkthdr.len,
667 1.58 matt _BUS_DMA_BUFTYPE_MBUF, flags);
668 1.58 matt }
669 1.58 matt #endif
670 1.1 chris return (error);
671 1.1 chris }
672 1.1 chris
673 1.1 chris /*
674 1.1 chris * Like _bus_dmamap_load(), but for uios.
675 1.1 chris */
676 1.1 chris int
677 1.7 thorpej _bus_dmamap_load_uio(bus_dma_tag_t t, bus_dmamap_t map, struct uio *uio,
678 1.7 thorpej int flags)
679 1.1 chris {
680 1.41 thorpej int i, error;
681 1.1 chris bus_size_t minlen, resid;
682 1.1 chris struct iovec *iov;
683 1.50 christos void *addr;
684 1.1 chris
685 1.1 chris /*
686 1.1 chris * Make sure that on error condition we return "no valid mappings."
687 1.1 chris */
688 1.1 chris map->dm_mapsize = 0;
689 1.1 chris map->dm_nsegs = 0;
690 1.74 matt KASSERTMSG(map->dm_maxsegsz <= map->_dm_maxmaxsegsz,
691 1.74 matt "dm_maxsegsz %lu _dm_maxmaxsegsz %lu",
692 1.74 matt map->dm_maxsegsz, map->_dm_maxmaxsegsz);
693 1.1 chris
694 1.1 chris resid = uio->uio_resid;
695 1.1 chris iov = uio->uio_iov;
696 1.1 chris
697 1.17 thorpej /* _bus_dmamap_load_buffer() clears this if we're not... */
698 1.58 matt map->_dm_flags |= _BUS_DMAMAP_COHERENT;
699 1.17 thorpej
700 1.1 chris error = 0;
701 1.1 chris for (i = 0; i < uio->uio_iovcnt && resid != 0 && error == 0; i++) {
702 1.1 chris /*
703 1.1 chris * Now at the first iovec to load. Load each iovec
704 1.1 chris * until we have exhausted the residual count.
705 1.1 chris */
706 1.1 chris minlen = resid < iov[i].iov_len ? resid : iov[i].iov_len;
707 1.50 christos addr = (void *)iov[i].iov_base;
708 1.1 chris
709 1.1 chris error = _bus_dmamap_load_buffer(t, map, addr, minlen,
710 1.48 yamt uio->uio_vmspace, flags);
711 1.1 chris
712 1.1 chris resid -= minlen;
713 1.1 chris }
714 1.1 chris if (error == 0) {
715 1.1 chris map->dm_mapsize = uio->uio_resid;
716 1.14 thorpej map->_dm_origbuf = uio;
717 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_UIO;
718 1.48 yamt map->_dm_vmspace = uio->uio_vmspace;
719 1.81 matt if (map->_dm_flags & _BUS_DMAMAP_COHERENT) {
720 1.81 matt STAT_INCR(coherent_loads);
721 1.81 matt } else {
722 1.81 matt STAT_INCR(loads);
723 1.81 matt }
724 1.1 chris }
725 1.1 chris return (error);
726 1.1 chris }
727 1.1 chris
728 1.1 chris /*
729 1.1 chris * Like _bus_dmamap_load(), but for raw memory allocated with
730 1.1 chris * bus_dmamem_alloc().
731 1.1 chris */
732 1.1 chris int
733 1.7 thorpej _bus_dmamap_load_raw(bus_dma_tag_t t, bus_dmamap_t map,
734 1.7 thorpej bus_dma_segment_t *segs, int nsegs, bus_size_t size, int flags)
735 1.1 chris {
736 1.1 chris
737 1.1 chris panic("_bus_dmamap_load_raw: not implemented");
738 1.1 chris }
739 1.1 chris
740 1.1 chris /*
741 1.1 chris * Common function for unloading a DMA map. May be called by
742 1.1 chris * bus-specific DMA map unload functions.
743 1.1 chris */
744 1.1 chris void
745 1.7 thorpej _bus_dmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
746 1.1 chris {
747 1.1 chris
748 1.1 chris #ifdef DEBUG_DMA
749 1.1 chris printf("dmamap_unload: t=%p map=%p\n", t, map);
750 1.1 chris #endif /* DEBUG_DMA */
751 1.1 chris
752 1.1 chris /*
753 1.1 chris * No resources to free; just mark the mappings as
754 1.1 chris * invalid.
755 1.1 chris */
756 1.1 chris map->dm_mapsize = 0;
757 1.1 chris map->dm_nsegs = 0;
758 1.14 thorpej map->_dm_origbuf = NULL;
759 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
760 1.48 yamt map->_dm_vmspace = NULL;
761 1.1 chris }
762 1.1 chris
763 1.57 matt static void
764 1.57 matt _bus_dmamap_sync_segment(vaddr_t va, paddr_t pa, vsize_t len, int ops, bool readonly_p)
765 1.14 thorpej {
766 1.57 matt KASSERT((va & PAGE_MASK) == (pa & PAGE_MASK));
767 1.62 matt #if 0
768 1.62 matt printf("sync_segment: va=%#lx pa=%#lx len=%#lx ops=%#x ro=%d\n",
769 1.62 matt va, pa, len, ops, readonly_p);
770 1.62 matt #endif
771 1.14 thorpej
772 1.14 thorpej switch (ops) {
773 1.14 thorpej case BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE:
774 1.57 matt if (!readonly_p) {
775 1.76 matt STAT_INCR(sync_prereadwrite);
776 1.57 matt cpu_dcache_wbinv_range(va, len);
777 1.57 matt cpu_sdcache_wbinv_range(va, pa, len);
778 1.57 matt break;
779 1.57 matt }
780 1.57 matt /* FALLTHROUGH */
781 1.14 thorpej
782 1.57 matt case BUS_DMASYNC_PREREAD: {
783 1.59 matt const size_t line_size = arm_dcache_align;
784 1.59 matt const size_t line_mask = arm_dcache_align_mask;
785 1.59 matt vsize_t misalignment = va & line_mask;
786 1.57 matt if (misalignment) {
787 1.59 matt va -= misalignment;
788 1.59 matt pa -= misalignment;
789 1.59 matt len += misalignment;
790 1.77 matt STAT_INCR(sync_preread_begin);
791 1.59 matt cpu_dcache_wbinv_range(va, line_size);
792 1.59 matt cpu_sdcache_wbinv_range(va, pa, line_size);
793 1.59 matt if (len <= line_size)
794 1.57 matt break;
795 1.59 matt va += line_size;
796 1.59 matt pa += line_size;
797 1.59 matt len -= line_size;
798 1.57 matt }
799 1.59 matt misalignment = len & line_mask;
800 1.57 matt len -= misalignment;
801 1.65 matt if (len > 0) {
802 1.77 matt STAT_INCR(sync_preread);
803 1.65 matt cpu_dcache_inv_range(va, len);
804 1.65 matt cpu_sdcache_inv_range(va, pa, len);
805 1.65 matt }
806 1.57 matt if (misalignment) {
807 1.57 matt va += len;
808 1.57 matt pa += len;
809 1.77 matt STAT_INCR(sync_preread_tail);
810 1.59 matt cpu_dcache_wbinv_range(va, line_size);
811 1.59 matt cpu_sdcache_wbinv_range(va, pa, line_size);
812 1.57 matt }
813 1.14 thorpej break;
814 1.57 matt }
815 1.14 thorpej
816 1.14 thorpej case BUS_DMASYNC_PREWRITE:
817 1.76 matt STAT_INCR(sync_prewrite);
818 1.57 matt cpu_dcache_wb_range(va, len);
819 1.57 matt cpu_sdcache_wb_range(va, pa, len);
820 1.14 thorpej break;
821 1.67 matt
822 1.67 matt #ifdef CPU_CORTEX
823 1.67 matt /*
824 1.67 matt * Cortex CPUs can do speculative loads so we need to clean the cache
825 1.67 matt * after a DMA read to deal with any speculatively loaded cache lines.
826 1.67 matt * Since these can't be dirty, we can just invalidate them and don't
827 1.67 matt * have to worry about having to write back their contents.
828 1.67 matt */
829 1.67 matt case BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE:
830 1.76 matt STAT_INCR(sync_postreadwrite);
831 1.76 matt cpu_dcache_inv_range(va, len);
832 1.76 matt cpu_sdcache_inv_range(va, pa, len);
833 1.76 matt break;
834 1.67 matt case BUS_DMASYNC_POSTREAD:
835 1.76 matt STAT_INCR(sync_postread);
836 1.67 matt cpu_dcache_inv_range(va, len);
837 1.67 matt cpu_sdcache_inv_range(va, pa, len);
838 1.67 matt break;
839 1.67 matt #endif
840 1.14 thorpej }
841 1.14 thorpej }
842 1.14 thorpej
843 1.47 perry static inline void
844 1.57 matt _bus_dmamap_sync_linear(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
845 1.14 thorpej bus_size_t len, int ops)
846 1.14 thorpej {
847 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
848 1.57 matt vaddr_t va = (vaddr_t) map->_dm_origbuf;
849 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
850 1.63 matt if (map->_dm_flags & _BUS_DMAMAP_IS_BOUNCING) {
851 1.63 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
852 1.58 matt va = (vaddr_t) cookie->id_bouncebuf;
853 1.58 matt }
854 1.58 matt #endif
855 1.57 matt
856 1.57 matt while (len > 0) {
857 1.57 matt while (offset >= ds->ds_len) {
858 1.57 matt offset -= ds->ds_len;
859 1.57 matt va += ds->ds_len;
860 1.57 matt ds++;
861 1.57 matt }
862 1.57 matt
863 1.59 matt paddr_t pa = _bus_dma_busaddr_to_paddr(t, ds->ds_addr + offset);
864 1.57 matt size_t seglen = min(len, ds->ds_len - offset);
865 1.57 matt
866 1.61 matt if ((ds->_ds_flags & _BUS_DMAMAP_COHERENT) == 0)
867 1.61 matt _bus_dmamap_sync_segment(va + offset, pa, seglen, ops,
868 1.67 matt false);
869 1.57 matt
870 1.57 matt offset += seglen;
871 1.57 matt len -= seglen;
872 1.57 matt }
873 1.57 matt }
874 1.57 matt
875 1.57 matt static inline void
876 1.57 matt _bus_dmamap_sync_mbuf(bus_dma_tag_t t, bus_dmamap_t map, bus_size_t offset,
877 1.57 matt bus_size_t len, int ops)
878 1.57 matt {
879 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
880 1.57 matt struct mbuf *m = map->_dm_origbuf;
881 1.57 matt bus_size_t voff = offset;
882 1.57 matt bus_size_t ds_off = offset;
883 1.57 matt
884 1.57 matt while (len > 0) {
885 1.57 matt /* Find the current dma segment */
886 1.57 matt while (ds_off >= ds->ds_len) {
887 1.57 matt ds_off -= ds->ds_len;
888 1.57 matt ds++;
889 1.57 matt }
890 1.57 matt /* Find the current mbuf. */
891 1.57 matt while (voff >= m->m_len) {
892 1.57 matt voff -= m->m_len;
893 1.57 matt m = m->m_next;
894 1.14 thorpej }
895 1.14 thorpej
896 1.14 thorpej /*
897 1.14 thorpej * Now at the first mbuf to sync; nail each one until
898 1.14 thorpej * we have exhausted the length.
899 1.14 thorpej */
900 1.57 matt vsize_t seglen = min(len, min(m->m_len - voff, ds->ds_len - ds_off));
901 1.57 matt vaddr_t va = mtod(m, vaddr_t) + voff;
902 1.59 matt paddr_t pa = _bus_dma_busaddr_to_paddr(t, ds->ds_addr + ds_off);
903 1.14 thorpej
904 1.28 thorpej /*
905 1.28 thorpej * We can save a lot of work here if we know the mapping
906 1.28 thorpej * is read-only at the MMU:
907 1.28 thorpej *
908 1.28 thorpej * If a mapping is read-only, no dirty cache blocks will
909 1.28 thorpej * exist for it. If a writable mapping was made read-only,
910 1.28 thorpej * we know any dirty cache lines for the range will have
911 1.28 thorpej * been cleaned for us already. Therefore, if the upper
912 1.28 thorpej * layer can tell us we have a read-only mapping, we can
913 1.28 thorpej * skip all cache cleaning.
914 1.28 thorpej *
915 1.28 thorpej * NOTE: This only works if we know the pmap cleans pages
916 1.28 thorpej * before making a read-write -> read-only transition. If
917 1.28 thorpej * this ever becomes non-true (e.g. Physically Indexed
918 1.28 thorpej * cache), this will have to be revisited.
919 1.28 thorpej */
920 1.14 thorpej
921 1.61 matt if ((ds->_ds_flags & _BUS_DMAMAP_COHERENT) == 0)
922 1.61 matt _bus_dmamap_sync_segment(va, pa, seglen, ops,
923 1.61 matt M_ROMAP(m));
924 1.57 matt voff += seglen;
925 1.57 matt ds_off += seglen;
926 1.57 matt len -= seglen;
927 1.14 thorpej }
928 1.14 thorpej }
929 1.14 thorpej
930 1.47 perry static inline void
931 1.14 thorpej _bus_dmamap_sync_uio(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
932 1.14 thorpej bus_size_t len, int ops)
933 1.14 thorpej {
934 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
935 1.14 thorpej struct uio *uio = map->_dm_origbuf;
936 1.57 matt struct iovec *iov = uio->uio_iov;
937 1.57 matt bus_size_t voff = offset;
938 1.57 matt bus_size_t ds_off = offset;
939 1.57 matt
940 1.57 matt while (len > 0) {
941 1.57 matt /* Find the current dma segment */
942 1.57 matt while (ds_off >= ds->ds_len) {
943 1.57 matt ds_off -= ds->ds_len;
944 1.57 matt ds++;
945 1.57 matt }
946 1.14 thorpej
947 1.57 matt /* Find the current iovec. */
948 1.57 matt while (voff >= iov->iov_len) {
949 1.57 matt voff -= iov->iov_len;
950 1.57 matt iov++;
951 1.14 thorpej }
952 1.14 thorpej
953 1.14 thorpej /*
954 1.14 thorpej * Now at the first iovec to sync; nail each one until
955 1.14 thorpej * we have exhausted the length.
956 1.14 thorpej */
957 1.57 matt vsize_t seglen = min(len, min(iov->iov_len - voff, ds->ds_len - ds_off));
958 1.57 matt vaddr_t va = (vaddr_t) iov->iov_base + voff;
959 1.59 matt paddr_t pa = _bus_dma_busaddr_to_paddr(t, ds->ds_addr + ds_off);
960 1.57 matt
961 1.61 matt if ((ds->_ds_flags & _BUS_DMAMAP_COHERENT) == 0)
962 1.61 matt _bus_dmamap_sync_segment(va, pa, seglen, ops, false);
963 1.57 matt
964 1.57 matt voff += seglen;
965 1.57 matt ds_off += seglen;
966 1.57 matt len -= seglen;
967 1.14 thorpej }
968 1.14 thorpej }
969 1.14 thorpej
970 1.1 chris /*
971 1.1 chris * Common function for DMA map synchronization. May be called
972 1.1 chris * by bus-specific DMA map synchronization functions.
973 1.8 thorpej *
974 1.8 thorpej * This version works for the Virtually Indexed Virtually Tagged
975 1.8 thorpej * cache found on 32-bit ARM processors.
976 1.8 thorpej *
977 1.8 thorpej * XXX Should have separate versions for write-through vs.
978 1.8 thorpej * XXX write-back caches. We currently assume write-back
979 1.8 thorpej * XXX here, which is not as efficient as it could be for
980 1.8 thorpej * XXX the write-through case.
981 1.1 chris */
982 1.1 chris void
983 1.7 thorpej _bus_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
984 1.7 thorpej bus_size_t len, int ops)
985 1.1 chris {
986 1.1 chris #ifdef DEBUG_DMA
987 1.1 chris printf("dmamap_sync: t=%p map=%p offset=%lx len=%lx ops=%x\n",
988 1.1 chris t, map, offset, len, ops);
989 1.1 chris #endif /* DEBUG_DMA */
990 1.1 chris
991 1.8 thorpej /*
992 1.8 thorpej * Mixing of PRE and POST operations is not allowed.
993 1.8 thorpej */
994 1.8 thorpej if ((ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) != 0 &&
995 1.8 thorpej (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) != 0)
996 1.8 thorpej panic("_bus_dmamap_sync: mix PRE and POST");
997 1.8 thorpej
998 1.79 matt KASSERTMSG(offset < map->dm_mapsize,
999 1.79 matt "offset %lu mapsize %lu",
1000 1.79 matt offset, map->dm_mapsize);
1001 1.79 matt KASSERTMSG(len > 0 && offset + len <= map->dm_mapsize,
1002 1.79 matt "len %lu offset %lu mapsize %lu",
1003 1.79 matt len, offset, map->dm_mapsize);
1004 1.8 thorpej
1005 1.8 thorpej /*
1006 1.8 thorpej * For a virtually-indexed write-back cache, we need
1007 1.8 thorpej * to do the following things:
1008 1.8 thorpej *
1009 1.8 thorpej * PREREAD -- Invalidate the D-cache. We do this
1010 1.8 thorpej * here in case a write-back is required by the back-end.
1011 1.8 thorpej *
1012 1.8 thorpej * PREWRITE -- Write-back the D-cache. Note that if
1013 1.8 thorpej * we are doing a PREREAD|PREWRITE, we can collapse
1014 1.8 thorpej * the whole thing into a single Wb-Inv.
1015 1.8 thorpej *
1016 1.67 matt * POSTREAD -- Re-invalidate the D-cache in case speculative
1017 1.67 matt * memory accesses caused cachelines to become valid with now
1018 1.67 matt * invalid data.
1019 1.8 thorpej *
1020 1.8 thorpej * POSTWRITE -- Nothing.
1021 1.8 thorpej */
1022 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1023 1.74 matt const bool bouncing = (map->_dm_flags & _BUS_DMAMAP_IS_BOUNCING);
1024 1.63 matt #else
1025 1.63 matt const bool bouncing = false;
1026 1.58 matt #endif
1027 1.8 thorpej
1028 1.58 matt const int pre_ops = ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1029 1.67 matt #ifdef CPU_CORTEX
1030 1.67 matt const int post_ops = ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1031 1.67 matt #else
1032 1.67 matt const int post_ops = 0;
1033 1.67 matt #endif
1034 1.67 matt if (!bouncing && pre_ops == 0 && post_ops == BUS_DMASYNC_POSTWRITE) {
1035 1.76 matt STAT_INCR(sync_postwrite);
1036 1.8 thorpej return;
1037 1.61 matt }
1038 1.74 matt KASSERTMSG(bouncing || pre_ops != 0 || (post_ops & BUS_DMASYNC_POSTREAD),
1039 1.74 matt "pre_ops %#x post_ops %#x", pre_ops, post_ops);
1040 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1041 1.58 matt if (bouncing && (ops & BUS_DMASYNC_PREWRITE)) {
1042 1.63 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
1043 1.58 matt STAT_INCR(write_bounces);
1044 1.58 matt char * const dataptr = (char *)cookie->id_bouncebuf + offset;
1045 1.58 matt /*
1046 1.58 matt * Copy the caller's buffer to the bounce buffer.
1047 1.58 matt */
1048 1.58 matt switch (map->_dm_buftype) {
1049 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
1050 1.58 matt memcpy(dataptr, cookie->id_origlinearbuf + offset, len);
1051 1.58 matt break;
1052 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
1053 1.58 matt m_copydata(cookie->id_origmbuf, offset, len, dataptr);
1054 1.58 matt break;
1055 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
1056 1.58 matt _bus_dma_uiomove(dataptr, cookie->id_origuio, len, UIO_WRITE);
1057 1.58 matt break;
1058 1.58 matt #ifdef DIAGNOSTIC
1059 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
1060 1.58 matt panic("_bus_dmamap_sync(pre): _BUS_DMA_BUFTYPE_RAW");
1061 1.58 matt break;
1062 1.58 matt
1063 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
1064 1.58 matt panic("_bus_dmamap_sync(pre): _BUS_DMA_BUFTYPE_INVALID");
1065 1.58 matt break;
1066 1.58 matt
1067 1.58 matt default:
1068 1.58 matt panic("_bus_dmamap_sync(pre): map %p: unknown buffer type %d\n",
1069 1.58 matt map, map->_dm_buftype);
1070 1.58 matt break;
1071 1.58 matt #endif /* DIAGNOSTIC */
1072 1.58 matt }
1073 1.58 matt }
1074 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1075 1.58 matt
1076 1.17 thorpej /* Skip cache frobbing if mapping was COHERENT. */
1077 1.75 matt if (!bouncing && (map->_dm_flags & _BUS_DMAMAP_COHERENT)) {
1078 1.17 thorpej /* Drain the write buffer. */
1079 1.75 matt if (pre_ops & BUS_DMASYNC_PREWRITE)
1080 1.75 matt cpu_drain_writebuf();
1081 1.17 thorpej return;
1082 1.17 thorpej }
1083 1.8 thorpej
1084 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1085 1.58 matt if (bouncing && ((map->_dm_flags & _BUS_DMAMAP_COHERENT) || pre_ops == 0)) {
1086 1.58 matt goto bounce_it;
1087 1.58 matt }
1088 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1089 1.58 matt
1090 1.80 matt #ifndef ARM_MMU_EXTENDED
1091 1.8 thorpej /*
1092 1.38 scw * If the mapping belongs to a non-kernel vmspace, and the
1093 1.38 scw * vmspace has not been active since the last time a full
1094 1.38 scw * cache flush was performed, we don't need to do anything.
1095 1.8 thorpej */
1096 1.48 yamt if (__predict_false(!VMSPACE_IS_KERNEL_P(map->_dm_vmspace) &&
1097 1.48 yamt vm_map_pmap(&map->_dm_vmspace->vm_map)->pm_cstate.cs_cache_d == 0))
1098 1.8 thorpej return;
1099 1.80 matt #endif
1100 1.8 thorpej
1101 1.58 matt int buftype = map->_dm_buftype;
1102 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1103 1.58 matt if (bouncing) {
1104 1.58 matt buftype = _BUS_DMA_BUFTYPE_LINEAR;
1105 1.58 matt }
1106 1.58 matt #endif
1107 1.58 matt
1108 1.58 matt switch (buftype) {
1109 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
1110 1.14 thorpej _bus_dmamap_sync_linear(t, map, offset, len, ops);
1111 1.14 thorpej break;
1112 1.14 thorpej
1113 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
1114 1.14 thorpej _bus_dmamap_sync_mbuf(t, map, offset, len, ops);
1115 1.14 thorpej break;
1116 1.14 thorpej
1117 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
1118 1.14 thorpej _bus_dmamap_sync_uio(t, map, offset, len, ops);
1119 1.14 thorpej break;
1120 1.14 thorpej
1121 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
1122 1.58 matt panic("_bus_dmamap_sync: _BUS_DMA_BUFTYPE_RAW");
1123 1.14 thorpej break;
1124 1.14 thorpej
1125 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
1126 1.58 matt panic("_bus_dmamap_sync: _BUS_DMA_BUFTYPE_INVALID");
1127 1.14 thorpej break;
1128 1.14 thorpej
1129 1.14 thorpej default:
1130 1.58 matt panic("_bus_dmamap_sync: map %p: unknown buffer type %d\n",
1131 1.58 matt map, map->_dm_buftype);
1132 1.8 thorpej }
1133 1.1 chris
1134 1.8 thorpej /* Drain the write buffer. */
1135 1.8 thorpej cpu_drain_writebuf();
1136 1.58 matt
1137 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1138 1.58 matt bounce_it:
1139 1.76 matt if (!bouncing || (ops & BUS_DMASYNC_POSTREAD) == 0)
1140 1.58 matt return;
1141 1.58 matt
1142 1.63 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
1143 1.58 matt char * const dataptr = (char *)cookie->id_bouncebuf + offset;
1144 1.58 matt STAT_INCR(read_bounces);
1145 1.58 matt /*
1146 1.58 matt * Copy the bounce buffer to the caller's buffer.
1147 1.58 matt */
1148 1.58 matt switch (map->_dm_buftype) {
1149 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
1150 1.58 matt memcpy(cookie->id_origlinearbuf + offset, dataptr, len);
1151 1.58 matt break;
1152 1.58 matt
1153 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
1154 1.58 matt m_copyback(cookie->id_origmbuf, offset, len, dataptr);
1155 1.58 matt break;
1156 1.58 matt
1157 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
1158 1.58 matt _bus_dma_uiomove(dataptr, cookie->id_origuio, len, UIO_READ);
1159 1.58 matt break;
1160 1.58 matt #ifdef DIAGNOSTIC
1161 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
1162 1.58 matt panic("_bus_dmamap_sync(post): _BUS_DMA_BUFTYPE_RAW");
1163 1.58 matt break;
1164 1.58 matt
1165 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
1166 1.58 matt panic("_bus_dmamap_sync(post): _BUS_DMA_BUFTYPE_INVALID");
1167 1.58 matt break;
1168 1.58 matt
1169 1.58 matt default:
1170 1.58 matt panic("_bus_dmamap_sync(post): map %p: unknown buffer type %d\n",
1171 1.58 matt map, map->_dm_buftype);
1172 1.58 matt break;
1173 1.58 matt #endif
1174 1.58 matt }
1175 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1176 1.1 chris }
1177 1.1 chris
1178 1.1 chris /*
1179 1.1 chris * Common function for DMA-safe memory allocation. May be called
1180 1.1 chris * by bus-specific DMA memory allocation functions.
1181 1.1 chris */
1182 1.1 chris
1183 1.11 thorpej extern paddr_t physical_start;
1184 1.11 thorpej extern paddr_t physical_end;
1185 1.1 chris
1186 1.1 chris int
1187 1.7 thorpej _bus_dmamem_alloc(bus_dma_tag_t t, bus_size_t size, bus_size_t alignment,
1188 1.7 thorpej bus_size_t boundary, bus_dma_segment_t *segs, int nsegs, int *rsegs,
1189 1.7 thorpej int flags)
1190 1.1 chris {
1191 1.15 thorpej struct arm32_dma_range *dr;
1192 1.37 mycroft int error, i;
1193 1.15 thorpej
1194 1.1 chris #ifdef DEBUG_DMA
1195 1.15 thorpej printf("dmamem_alloc t=%p size=%lx align=%lx boundary=%lx "
1196 1.15 thorpej "segs=%p nsegs=%x rsegs=%p flags=%x\n", t, size, alignment,
1197 1.15 thorpej boundary, segs, nsegs, rsegs, flags);
1198 1.15 thorpej #endif
1199 1.15 thorpej
1200 1.15 thorpej if ((dr = t->_ranges) != NULL) {
1201 1.37 mycroft error = ENOMEM;
1202 1.15 thorpej for (i = 0; i < t->_nranges; i++, dr++) {
1203 1.70 matt if (dr->dr_len == 0
1204 1.70 matt || (dr->dr_flags & _BUS_DMAMAP_NOALLOC))
1205 1.15 thorpej continue;
1206 1.15 thorpej error = _bus_dmamem_alloc_range(t, size, alignment,
1207 1.15 thorpej boundary, segs, nsegs, rsegs, flags,
1208 1.15 thorpej trunc_page(dr->dr_sysbase),
1209 1.15 thorpej trunc_page(dr->dr_sysbase + dr->dr_len));
1210 1.15 thorpej if (error == 0)
1211 1.15 thorpej break;
1212 1.15 thorpej }
1213 1.15 thorpej } else {
1214 1.15 thorpej error = _bus_dmamem_alloc_range(t, size, alignment, boundary,
1215 1.15 thorpej segs, nsegs, rsegs, flags, trunc_page(physical_start),
1216 1.15 thorpej trunc_page(physical_end));
1217 1.15 thorpej }
1218 1.15 thorpej
1219 1.1 chris #ifdef DEBUG_DMA
1220 1.1 chris printf("dmamem_alloc: =%d\n", error);
1221 1.15 thorpej #endif
1222 1.15 thorpej
1223 1.1 chris return(error);
1224 1.1 chris }
1225 1.1 chris
1226 1.1 chris /*
1227 1.1 chris * Common function for freeing DMA-safe memory. May be called by
1228 1.1 chris * bus-specific DMA memory free functions.
1229 1.1 chris */
1230 1.1 chris void
1231 1.7 thorpej _bus_dmamem_free(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs)
1232 1.1 chris {
1233 1.1 chris struct vm_page *m;
1234 1.1 chris bus_addr_t addr;
1235 1.1 chris struct pglist mlist;
1236 1.1 chris int curseg;
1237 1.1 chris
1238 1.1 chris #ifdef DEBUG_DMA
1239 1.1 chris printf("dmamem_free: t=%p segs=%p nsegs=%x\n", t, segs, nsegs);
1240 1.1 chris #endif /* DEBUG_DMA */
1241 1.1 chris
1242 1.1 chris /*
1243 1.1 chris * Build a list of pages to free back to the VM system.
1244 1.1 chris */
1245 1.1 chris TAILQ_INIT(&mlist);
1246 1.1 chris for (curseg = 0; curseg < nsegs; curseg++) {
1247 1.1 chris for (addr = segs[curseg].ds_addr;
1248 1.1 chris addr < (segs[curseg].ds_addr + segs[curseg].ds_len);
1249 1.1 chris addr += PAGE_SIZE) {
1250 1.1 chris m = PHYS_TO_VM_PAGE(addr);
1251 1.52 ad TAILQ_INSERT_TAIL(&mlist, m, pageq.queue);
1252 1.1 chris }
1253 1.1 chris }
1254 1.1 chris uvm_pglistfree(&mlist);
1255 1.1 chris }
1256 1.1 chris
1257 1.1 chris /*
1258 1.1 chris * Common function for mapping DMA-safe memory. May be called by
1259 1.1 chris * bus-specific DMA memory map functions.
1260 1.1 chris */
1261 1.1 chris int
1262 1.7 thorpej _bus_dmamem_map(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
1263 1.50 christos size_t size, void **kvap, int flags)
1264 1.1 chris {
1265 1.11 thorpej vaddr_t va;
1266 1.57 matt paddr_t pa;
1267 1.1 chris int curseg;
1268 1.65 matt const uvm_flag_t kmflags = UVM_KMF_VAONLY
1269 1.65 matt | ((flags & BUS_DMA_NOWAIT) != 0 ? UVM_KMF_NOWAIT : 0);
1270 1.65 matt vsize_t align = 0;
1271 1.1 chris
1272 1.1 chris #ifdef DEBUG_DMA
1273 1.3 rearnsha printf("dmamem_map: t=%p segs=%p nsegs=%x size=%lx flags=%x\n", t,
1274 1.3 rearnsha segs, nsegs, (unsigned long)size, flags);
1275 1.1 chris #endif /* DEBUG_DMA */
1276 1.1 chris
1277 1.62 matt #ifdef PMAP_MAP_POOLPAGE
1278 1.62 matt /*
1279 1.62 matt * If all of memory is mapped, and we are mapping a single physically
1280 1.62 matt * contiguous area then this area is already mapped. Let's see if we
1281 1.62 matt * avoid having a separate mapping for it.
1282 1.62 matt */
1283 1.62 matt if (nsegs == 1) {
1284 1.62 matt /*
1285 1.62 matt * If this is a non-COHERENT mapping, then the existing kernel
1286 1.62 matt * mapping is already compatible with it.
1287 1.62 matt */
1288 1.68 matt bool direct_mapable = (flags & BUS_DMA_COHERENT) == 0;
1289 1.68 matt pa = segs[0].ds_addr;
1290 1.68 matt
1291 1.62 matt /*
1292 1.68 matt * This is a COHERENT mapping which, unless this address is in
1293 1.62 matt * a COHERENT dma range, will not be compatible.
1294 1.62 matt */
1295 1.62 matt if (t->_ranges != NULL) {
1296 1.62 matt const struct arm32_dma_range * const dr =
1297 1.68 matt _bus_dma_paddr_inrange(t->_ranges, t->_nranges, pa);
1298 1.71 matt if (dr != NULL
1299 1.71 matt && (dr->dr_flags & _BUS_DMAMAP_COHERENT)) {
1300 1.71 matt direct_mapable = true;
1301 1.68 matt }
1302 1.68 matt }
1303 1.68 matt
1304 1.68 matt if (direct_mapable) {
1305 1.68 matt *kvap = (void *)PMAP_MAP_POOLPAGE(pa);
1306 1.64 matt #ifdef DEBUG_DMA
1307 1.68 matt printf("dmamem_map: =%p\n", *kvap);
1308 1.64 matt #endif /* DEBUG_DMA */
1309 1.68 matt return 0;
1310 1.62 matt }
1311 1.62 matt }
1312 1.62 matt #endif
1313 1.62 matt
1314 1.1 chris size = round_page(size);
1315 1.65 matt if (__predict_true(size > L2_L_SIZE)) {
1316 1.65 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
1317 1.65 matt if (size >= L1_SS_SIZE)
1318 1.65 matt align = L1_SS_SIZE;
1319 1.65 matt else
1320 1.65 matt #endif
1321 1.65 matt if (size >= L1_S_SIZE)
1322 1.65 matt align = L1_S_SIZE;
1323 1.65 matt else
1324 1.81 matt align = L2_L_SIZE;
1325 1.65 matt }
1326 1.65 matt
1327 1.65 matt va = uvm_km_alloc(kernel_map, size, align, kmflags);
1328 1.65 matt if (__predict_false(va == 0 && align > 0)) {
1329 1.65 matt align = 0;
1330 1.65 matt va = uvm_km_alloc(kernel_map, size, 0, kmflags);
1331 1.65 matt }
1332 1.1 chris
1333 1.1 chris if (va == 0)
1334 1.1 chris return (ENOMEM);
1335 1.1 chris
1336 1.50 christos *kvap = (void *)va;
1337 1.1 chris
1338 1.1 chris for (curseg = 0; curseg < nsegs; curseg++) {
1339 1.57 matt for (pa = segs[curseg].ds_addr;
1340 1.57 matt pa < (segs[curseg].ds_addr + segs[curseg].ds_len);
1341 1.57 matt pa += PAGE_SIZE, va += PAGE_SIZE, size -= PAGE_SIZE) {
1342 1.68 matt bool uncached = (flags & BUS_DMA_COHERENT);
1343 1.1 chris #ifdef DEBUG_DMA
1344 1.57 matt printf("wiring p%lx to v%lx", pa, va);
1345 1.1 chris #endif /* DEBUG_DMA */
1346 1.1 chris if (size == 0)
1347 1.1 chris panic("_bus_dmamem_map: size botch");
1348 1.68 matt
1349 1.68 matt const struct arm32_dma_range * const dr =
1350 1.68 matt _bus_dma_paddr_inrange(t->_ranges, t->_nranges, pa);
1351 1.68 matt /*
1352 1.68 matt * If this dma region is coherent then there is
1353 1.68 matt * no need for an uncached mapping.
1354 1.68 matt */
1355 1.71 matt if (dr != NULL
1356 1.71 matt && (dr->dr_flags & _BUS_DMAMAP_COHERENT)) {
1357 1.71 matt uncached = false;
1358 1.68 matt }
1359 1.71 matt
1360 1.81 matt pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE,
1361 1.81 matt PMAP_WIRED | (uncached ? PMAP_NOCACHE : 0));
1362 1.57 matt
1363 1.1 chris /*
1364 1.1 chris * If the memory must remain coherent with the
1365 1.1 chris * cache then we must make the memory uncacheable
1366 1.1 chris * in order to maintain virtual cache coherency.
1367 1.24 wiz * We must also guarantee the cache does not already
1368 1.1 chris * contain the virtal addresses we are making
1369 1.1 chris * uncacheable.
1370 1.1 chris */
1371 1.1 chris }
1372 1.1 chris }
1373 1.2 chris pmap_update(pmap_kernel());
1374 1.1 chris #ifdef DEBUG_DMA
1375 1.1 chris printf("dmamem_map: =%p\n", *kvap);
1376 1.1 chris #endif /* DEBUG_DMA */
1377 1.1 chris return (0);
1378 1.1 chris }
1379 1.1 chris
1380 1.1 chris /*
1381 1.1 chris * Common function for unmapping DMA-safe memory. May be called by
1382 1.1 chris * bus-specific DMA memory unmapping functions.
1383 1.1 chris */
1384 1.1 chris void
1385 1.50 christos _bus_dmamem_unmap(bus_dma_tag_t t, void *kva, size_t size)
1386 1.1 chris {
1387 1.1 chris
1388 1.1 chris #ifdef DEBUG_DMA
1389 1.65 matt printf("dmamem_unmap: t=%p kva=%p size=%zx\n", t, kva, size);
1390 1.1 chris #endif /* DEBUG_DMA */
1391 1.79 matt KASSERTMSG(((uintptr_t)kva & PAGE_MASK) == 0,
1392 1.79 matt "kva %p (%#"PRIxPTR")", kva, (uintptr_t)kva & PAGE_MASK);
1393 1.1 chris
1394 1.1 chris size = round_page(size);
1395 1.65 matt pmap_kremove((vaddr_t)kva, size);
1396 1.44 yamt pmap_update(pmap_kernel());
1397 1.44 yamt uvm_km_free(kernel_map, (vaddr_t)kva, size, UVM_KMF_VAONLY);
1398 1.1 chris }
1399 1.1 chris
1400 1.1 chris /*
1401 1.1 chris * Common functin for mmap(2)'ing DMA-safe memory. May be called by
1402 1.1 chris * bus-specific DMA mmap(2)'ing functions.
1403 1.1 chris */
1404 1.1 chris paddr_t
1405 1.7 thorpej _bus_dmamem_mmap(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
1406 1.7 thorpej off_t off, int prot, int flags)
1407 1.1 chris {
1408 1.73 macallan paddr_t map_flags;
1409 1.1 chris int i;
1410 1.1 chris
1411 1.1 chris for (i = 0; i < nsegs; i++) {
1412 1.79 matt KASSERTMSG((off & PAGE_MASK) == 0,
1413 1.79 matt "off %#qx (%#x)", off, (int)off & PAGE_MASK);
1414 1.79 matt KASSERTMSG((segs[i].ds_addr & PAGE_MASK) == 0,
1415 1.79 matt "ds_addr %#lx (%#x)", segs[i].ds_addr,
1416 1.79 matt (int)segs[i].ds_addr & PAGE_MASK);
1417 1.79 matt KASSERTMSG((segs[i].ds_len & PAGE_MASK) == 0,
1418 1.79 matt "ds_len %#lx (%#x)", segs[i].ds_addr,
1419 1.79 matt (int)segs[i].ds_addr & PAGE_MASK);
1420 1.1 chris if (off >= segs[i].ds_len) {
1421 1.1 chris off -= segs[i].ds_len;
1422 1.1 chris continue;
1423 1.1 chris }
1424 1.1 chris
1425 1.73 macallan map_flags = 0;
1426 1.73 macallan if (flags & BUS_DMA_PREFETCHABLE)
1427 1.73 macallan map_flags |= ARM32_MMAP_WRITECOMBINE;
1428 1.73 macallan
1429 1.73 macallan return (arm_btop((u_long)segs[i].ds_addr + off) | map_flags);
1430 1.73 macallan
1431 1.1 chris }
1432 1.1 chris
1433 1.1 chris /* Page not found. */
1434 1.1 chris return (-1);
1435 1.1 chris }
1436 1.1 chris
1437 1.1 chris /**********************************************************************
1438 1.1 chris * DMA utility functions
1439 1.1 chris **********************************************************************/
1440 1.1 chris
1441 1.1 chris /*
1442 1.1 chris * Utility function to load a linear buffer. lastaddrp holds state
1443 1.1 chris * between invocations (for multiple-buffer loads). segp contains
1444 1.1 chris * the starting segment on entrace, and the ending segment on exit.
1445 1.1 chris * first indicates if this is the first invocation of this function.
1446 1.1 chris */
1447 1.1 chris int
1448 1.7 thorpej _bus_dmamap_load_buffer(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
1449 1.48 yamt bus_size_t buflen, struct vmspace *vm, int flags)
1450 1.1 chris {
1451 1.1 chris bus_size_t sgsize;
1452 1.41 thorpej bus_addr_t curaddr;
1453 1.11 thorpej vaddr_t vaddr = (vaddr_t)buf;
1454 1.41 thorpej int error;
1455 1.1 chris pmap_t pmap;
1456 1.1 chris
1457 1.1 chris #ifdef DEBUG_DMA
1458 1.40 scw printf("_bus_dmamem_load_buffer(buf=%p, len=%lx, flags=%d)\n",
1459 1.40 scw buf, buflen, flags);
1460 1.1 chris #endif /* DEBUG_DMA */
1461 1.1 chris
1462 1.48 yamt pmap = vm_map_pmap(&vm->vm_map);
1463 1.1 chris
1464 1.41 thorpej while (buflen > 0) {
1465 1.1 chris /*
1466 1.1 chris * Get the physical address for this segment.
1467 1.17 thorpej *
1468 1.55 matt * XXX Doesn't support checking for coherent mappings
1469 1.17 thorpej * XXX in user address space.
1470 1.1 chris */
1471 1.61 matt bool coherent;
1472 1.17 thorpej if (__predict_true(pmap == pmap_kernel())) {
1473 1.61 matt pd_entry_t *pde;
1474 1.61 matt pt_entry_t *ptep;
1475 1.29 scw (void) pmap_get_pde_pte(pmap, vaddr, &pde, &ptep);
1476 1.17 thorpej if (__predict_false(pmap_pde_section(pde))) {
1477 1.55 matt paddr_t s_frame = L1_S_FRAME;
1478 1.55 matt paddr_t s_offset = L1_S_OFFSET;
1479 1.56 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
1480 1.55 matt if (__predict_false(pmap_pde_supersection(pde))) {
1481 1.55 matt s_frame = L1_SS_FRAME;
1482 1.60 matt s_offset = L1_SS_OFFSET;
1483 1.60 matt }
1484 1.55 matt #endif
1485 1.55 matt curaddr = (*pde & s_frame) | (vaddr & s_offset);
1486 1.66 skrll coherent = (*pde & L1_S_CACHE_MASK) == 0;
1487 1.17 thorpej } else {
1488 1.61 matt pt_entry_t pte = *ptep;
1489 1.65 matt KDASSERTMSG((pte & L2_TYPE_MASK) != L2_TYPE_INV,
1490 1.65 matt "va=%#"PRIxVADDR" pde=%#x ptep=%p pte=%#x",
1491 1.65 matt vaddr, *pde, ptep, pte);
1492 1.17 thorpej if (__predict_false((pte & L2_TYPE_MASK)
1493 1.17 thorpej == L2_TYPE_L)) {
1494 1.17 thorpej curaddr = (pte & L2_L_FRAME) |
1495 1.17 thorpej (vaddr & L2_L_OFFSET);
1496 1.66 skrll coherent = (pte & L2_L_CACHE_MASK) == 0;
1497 1.17 thorpej } else {
1498 1.17 thorpej curaddr = (pte & L2_S_FRAME) |
1499 1.17 thorpej (vaddr & L2_S_OFFSET);
1500 1.66 skrll coherent = (pte & L2_S_CACHE_MASK) == 0;
1501 1.17 thorpej }
1502 1.17 thorpej }
1503 1.34 briggs } else {
1504 1.17 thorpej (void) pmap_extract(pmap, vaddr, &curaddr);
1505 1.61 matt coherent = false;
1506 1.34 briggs }
1507 1.1 chris
1508 1.1 chris /*
1509 1.1 chris * Compute the segment size, and adjust counts.
1510 1.1 chris */
1511 1.27 thorpej sgsize = PAGE_SIZE - ((u_long)vaddr & PGOFSET);
1512 1.1 chris if (buflen < sgsize)
1513 1.1 chris sgsize = buflen;
1514 1.1 chris
1515 1.61 matt error = _bus_dmamap_load_paddr(t, map, curaddr, sgsize,
1516 1.61 matt coherent);
1517 1.41 thorpej if (error)
1518 1.41 thorpej return (error);
1519 1.1 chris
1520 1.1 chris vaddr += sgsize;
1521 1.1 chris buflen -= sgsize;
1522 1.1 chris }
1523 1.1 chris
1524 1.1 chris return (0);
1525 1.1 chris }
1526 1.1 chris
1527 1.1 chris /*
1528 1.1 chris * Allocate physical memory from the given physical address range.
1529 1.1 chris * Called by DMA-safe memory allocation methods.
1530 1.1 chris */
1531 1.1 chris int
1532 1.7 thorpej _bus_dmamem_alloc_range(bus_dma_tag_t t, bus_size_t size, bus_size_t alignment,
1533 1.7 thorpej bus_size_t boundary, bus_dma_segment_t *segs, int nsegs, int *rsegs,
1534 1.11 thorpej int flags, paddr_t low, paddr_t high)
1535 1.1 chris {
1536 1.11 thorpej paddr_t curaddr, lastaddr;
1537 1.1 chris struct vm_page *m;
1538 1.1 chris struct pglist mlist;
1539 1.1 chris int curseg, error;
1540 1.1 chris
1541 1.76 matt KASSERTMSG(boundary == 0 || (boundary & (boundary-1)) == 0,
1542 1.76 matt "invalid boundary %#lx", boundary);
1543 1.76 matt
1544 1.1 chris #ifdef DEBUG_DMA
1545 1.1 chris printf("alloc_range: t=%p size=%lx align=%lx boundary=%lx segs=%p nsegs=%x rsegs=%p flags=%x lo=%lx hi=%lx\n",
1546 1.1 chris t, size, alignment, boundary, segs, nsegs, rsegs, flags, low, high);
1547 1.1 chris #endif /* DEBUG_DMA */
1548 1.1 chris
1549 1.1 chris /* Always round the size. */
1550 1.1 chris size = round_page(size);
1551 1.1 chris
1552 1.1 chris /*
1553 1.76 matt * We accept boundaries < size, splitting in multiple segments
1554 1.76 matt * if needed. uvm_pglistalloc does not, so compute an appropriate
1555 1.76 matt * boundary: next power of 2 >= size
1556 1.76 matt */
1557 1.76 matt bus_size_t uboundary = boundary;
1558 1.76 matt if (uboundary <= PAGE_SIZE) {
1559 1.76 matt uboundary = 0;
1560 1.76 matt } else {
1561 1.76 matt while (uboundary < size) {
1562 1.76 matt uboundary <<= 1;
1563 1.76 matt }
1564 1.76 matt }
1565 1.76 matt
1566 1.76 matt /*
1567 1.1 chris * Allocate pages from the VM system.
1568 1.1 chris */
1569 1.78 matt error = uvm_pglistalloc(size, low, high, alignment, uboundary,
1570 1.1 chris &mlist, nsegs, (flags & BUS_DMA_NOWAIT) == 0);
1571 1.1 chris if (error)
1572 1.1 chris return (error);
1573 1.1 chris
1574 1.1 chris /*
1575 1.1 chris * Compute the location, size, and number of segments actually
1576 1.1 chris * returned by the VM code.
1577 1.1 chris */
1578 1.42 chris m = TAILQ_FIRST(&mlist);
1579 1.1 chris curseg = 0;
1580 1.1 chris lastaddr = segs[curseg].ds_addr = VM_PAGE_TO_PHYS(m);
1581 1.1 chris segs[curseg].ds_len = PAGE_SIZE;
1582 1.1 chris #ifdef DEBUG_DMA
1583 1.1 chris printf("alloc: page %lx\n", lastaddr);
1584 1.1 chris #endif /* DEBUG_DMA */
1585 1.52 ad m = TAILQ_NEXT(m, pageq.queue);
1586 1.1 chris
1587 1.52 ad for (; m != NULL; m = TAILQ_NEXT(m, pageq.queue)) {
1588 1.1 chris curaddr = VM_PAGE_TO_PHYS(m);
1589 1.76 matt KASSERTMSG(low <= curaddr && curaddr < high,
1590 1.76 matt "uvm_pglistalloc returned non-sensicaladdress %#lx "
1591 1.76 matt "(low=%#lx, high=%#lx\n", curaddr, low, high);
1592 1.1 chris #ifdef DEBUG_DMA
1593 1.1 chris printf("alloc: page %lx\n", curaddr);
1594 1.1 chris #endif /* DEBUG_DMA */
1595 1.76 matt if (curaddr == lastaddr + PAGE_SIZE
1596 1.76 matt && (lastaddr & boundary) == (curaddr & boundary))
1597 1.1 chris segs[curseg].ds_len += PAGE_SIZE;
1598 1.1 chris else {
1599 1.1 chris curseg++;
1600 1.76 matt if (curseg >= nsegs) {
1601 1.76 matt uvm_pglistfree(&mlist);
1602 1.76 matt return EFBIG;
1603 1.76 matt }
1604 1.1 chris segs[curseg].ds_addr = curaddr;
1605 1.1 chris segs[curseg].ds_len = PAGE_SIZE;
1606 1.1 chris }
1607 1.1 chris lastaddr = curaddr;
1608 1.1 chris }
1609 1.1 chris
1610 1.1 chris *rsegs = curseg + 1;
1611 1.1 chris
1612 1.15 thorpej return (0);
1613 1.15 thorpej }
1614 1.15 thorpej
1615 1.15 thorpej /*
1616 1.15 thorpej * Check if a memory region intersects with a DMA range, and return the
1617 1.15 thorpej * page-rounded intersection if it does.
1618 1.15 thorpej */
1619 1.15 thorpej int
1620 1.15 thorpej arm32_dma_range_intersect(struct arm32_dma_range *ranges, int nranges,
1621 1.15 thorpej paddr_t pa, psize_t size, paddr_t *pap, psize_t *sizep)
1622 1.15 thorpej {
1623 1.15 thorpej struct arm32_dma_range *dr;
1624 1.15 thorpej int i;
1625 1.15 thorpej
1626 1.15 thorpej if (ranges == NULL)
1627 1.15 thorpej return (0);
1628 1.15 thorpej
1629 1.15 thorpej for (i = 0, dr = ranges; i < nranges; i++, dr++) {
1630 1.15 thorpej if (dr->dr_sysbase <= pa &&
1631 1.15 thorpej pa < (dr->dr_sysbase + dr->dr_len)) {
1632 1.15 thorpej /*
1633 1.15 thorpej * Beginning of region intersects with this range.
1634 1.15 thorpej */
1635 1.15 thorpej *pap = trunc_page(pa);
1636 1.15 thorpej *sizep = round_page(min(pa + size,
1637 1.15 thorpej dr->dr_sysbase + dr->dr_len) - pa);
1638 1.15 thorpej return (1);
1639 1.15 thorpej }
1640 1.15 thorpej if (pa < dr->dr_sysbase && dr->dr_sysbase < (pa + size)) {
1641 1.15 thorpej /*
1642 1.15 thorpej * End of region intersects with this range.
1643 1.15 thorpej */
1644 1.15 thorpej *pap = trunc_page(dr->dr_sysbase);
1645 1.15 thorpej *sizep = round_page(min((pa + size) - dr->dr_sysbase,
1646 1.15 thorpej dr->dr_len));
1647 1.15 thorpej return (1);
1648 1.15 thorpej }
1649 1.15 thorpej }
1650 1.15 thorpej
1651 1.15 thorpej /* No intersection found. */
1652 1.1 chris return (0);
1653 1.1 chris }
1654 1.58 matt
1655 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1656 1.58 matt static int
1657 1.58 matt _bus_dma_alloc_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map,
1658 1.58 matt bus_size_t size, int flags)
1659 1.58 matt {
1660 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
1661 1.58 matt int error = 0;
1662 1.58 matt
1663 1.79 matt KASSERT(cookie != NULL);
1664 1.58 matt
1665 1.58 matt cookie->id_bouncebuflen = round_page(size);
1666 1.58 matt error = _bus_dmamem_alloc(t, cookie->id_bouncebuflen,
1667 1.58 matt PAGE_SIZE, map->_dm_boundary, cookie->id_bouncesegs,
1668 1.58 matt map->_dm_segcnt, &cookie->id_nbouncesegs, flags);
1669 1.76 matt if (error == 0) {
1670 1.76 matt error = _bus_dmamem_map(t, cookie->id_bouncesegs,
1671 1.76 matt cookie->id_nbouncesegs, cookie->id_bouncebuflen,
1672 1.76 matt (void **)&cookie->id_bouncebuf, flags);
1673 1.76 matt if (error) {
1674 1.76 matt _bus_dmamem_free(t, cookie->id_bouncesegs,
1675 1.76 matt cookie->id_nbouncesegs);
1676 1.76 matt cookie->id_bouncebuflen = 0;
1677 1.76 matt cookie->id_nbouncesegs = 0;
1678 1.76 matt } else {
1679 1.76 matt cookie->id_flags |= _BUS_DMA_HAS_BOUNCE;
1680 1.76 matt }
1681 1.76 matt } else {
1682 1.58 matt cookie->id_bouncebuflen = 0;
1683 1.58 matt cookie->id_nbouncesegs = 0;
1684 1.58 matt }
1685 1.58 matt
1686 1.58 matt return (error);
1687 1.58 matt }
1688 1.58 matt
1689 1.58 matt static void
1690 1.58 matt _bus_dma_free_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map)
1691 1.58 matt {
1692 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
1693 1.58 matt
1694 1.79 matt KASSERT(cookie != NULL);
1695 1.58 matt
1696 1.58 matt _bus_dmamem_unmap(t, cookie->id_bouncebuf, cookie->id_bouncebuflen);
1697 1.79 matt _bus_dmamem_free(t, cookie->id_bouncesegs, cookie->id_nbouncesegs);
1698 1.58 matt cookie->id_bouncebuflen = 0;
1699 1.58 matt cookie->id_nbouncesegs = 0;
1700 1.58 matt cookie->id_flags &= ~_BUS_DMA_HAS_BOUNCE;
1701 1.58 matt }
1702 1.58 matt
1703 1.58 matt /*
1704 1.58 matt * This function does the same as uiomove, but takes an explicit
1705 1.58 matt * direction, and does not update the uio structure.
1706 1.58 matt */
1707 1.58 matt static int
1708 1.58 matt _bus_dma_uiomove(void *buf, struct uio *uio, size_t n, int direction)
1709 1.58 matt {
1710 1.58 matt struct iovec *iov;
1711 1.58 matt int error;
1712 1.58 matt struct vmspace *vm;
1713 1.58 matt char *cp;
1714 1.58 matt size_t resid, cnt;
1715 1.58 matt int i;
1716 1.58 matt
1717 1.58 matt iov = uio->uio_iov;
1718 1.58 matt vm = uio->uio_vmspace;
1719 1.58 matt cp = buf;
1720 1.58 matt resid = n;
1721 1.58 matt
1722 1.58 matt for (i = 0; i < uio->uio_iovcnt && resid > 0; i++) {
1723 1.58 matt iov = &uio->uio_iov[i];
1724 1.58 matt if (iov->iov_len == 0)
1725 1.58 matt continue;
1726 1.58 matt cnt = MIN(resid, iov->iov_len);
1727 1.58 matt
1728 1.58 matt if (!VMSPACE_IS_KERNEL_P(vm) &&
1729 1.58 matt (curlwp->l_cpu->ci_schedstate.spc_flags & SPCF_SHOULDYIELD)
1730 1.58 matt != 0) {
1731 1.58 matt preempt();
1732 1.58 matt }
1733 1.58 matt if (direction == UIO_READ) {
1734 1.58 matt error = copyout_vmspace(vm, cp, iov->iov_base, cnt);
1735 1.58 matt } else {
1736 1.58 matt error = copyin_vmspace(vm, iov->iov_base, cp, cnt);
1737 1.58 matt }
1738 1.58 matt if (error)
1739 1.58 matt return (error);
1740 1.58 matt cp += cnt;
1741 1.58 matt resid -= cnt;
1742 1.58 matt }
1743 1.58 matt return (0);
1744 1.58 matt }
1745 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1746 1.58 matt
1747 1.58 matt int
1748 1.58 matt _bus_dmatag_subregion(bus_dma_tag_t tag, bus_addr_t min_addr,
1749 1.58 matt bus_addr_t max_addr, bus_dma_tag_t *newtag, int flags)
1750 1.58 matt {
1751 1.58 matt
1752 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1753 1.58 matt struct arm32_dma_range *dr;
1754 1.58 matt bool subset = false;
1755 1.58 matt size_t nranges = 0;
1756 1.58 matt size_t i;
1757 1.58 matt for (i = 0, dr = tag->_ranges; i < tag->_nranges; i++, dr++) {
1758 1.58 matt if (dr->dr_sysbase <= min_addr
1759 1.58 matt && max_addr <= dr->dr_sysbase + dr->dr_len - 1) {
1760 1.58 matt subset = true;
1761 1.58 matt }
1762 1.58 matt if (min_addr <= dr->dr_sysbase + dr->dr_len
1763 1.58 matt && max_addr >= dr->dr_sysbase) {
1764 1.58 matt nranges++;
1765 1.58 matt }
1766 1.58 matt }
1767 1.58 matt if (subset) {
1768 1.58 matt *newtag = tag;
1769 1.58 matt /* if the tag must be freed, add a reference */
1770 1.58 matt if (tag->_tag_needs_free)
1771 1.58 matt (tag->_tag_needs_free)++;
1772 1.58 matt return 0;
1773 1.58 matt }
1774 1.58 matt if (nranges == 0) {
1775 1.58 matt nranges = 1;
1776 1.58 matt }
1777 1.58 matt
1778 1.81 matt const size_t tagsize = sizeof(*tag) + nranges * sizeof(*dr);
1779 1.81 matt if ((*newtag = kmem_intr_zalloc(tagsize,
1780 1.81 matt (flags & BUS_DMA_NOWAIT) ? KM_NOSLEEP : KM_SLEEP)) == NULL)
1781 1.58 matt return ENOMEM;
1782 1.58 matt
1783 1.58 matt dr = (void *)(*newtag + 1);
1784 1.58 matt **newtag = *tag;
1785 1.58 matt (*newtag)->_tag_needs_free = 1;
1786 1.58 matt (*newtag)->_ranges = dr;
1787 1.58 matt (*newtag)->_nranges = nranges;
1788 1.58 matt
1789 1.58 matt if (tag->_ranges == NULL) {
1790 1.58 matt dr->dr_sysbase = min_addr;
1791 1.58 matt dr->dr_busbase = min_addr;
1792 1.58 matt dr->dr_len = max_addr + 1 - min_addr;
1793 1.58 matt } else {
1794 1.58 matt for (i = 0; i < nranges; i++) {
1795 1.58 matt if (min_addr > dr->dr_sysbase + dr->dr_len
1796 1.58 matt || max_addr < dr->dr_sysbase)
1797 1.58 matt continue;
1798 1.58 matt dr[0] = tag->_ranges[i];
1799 1.58 matt if (dr->dr_sysbase < min_addr) {
1800 1.58 matt psize_t diff = min_addr - dr->dr_sysbase;
1801 1.58 matt dr->dr_busbase += diff;
1802 1.58 matt dr->dr_len -= diff;
1803 1.58 matt dr->dr_sysbase += diff;
1804 1.58 matt }
1805 1.58 matt if (max_addr != 0xffffffff
1806 1.58 matt && max_addr + 1 < dr->dr_sysbase + dr->dr_len) {
1807 1.58 matt dr->dr_len = max_addr + 1 - dr->dr_sysbase;
1808 1.58 matt }
1809 1.58 matt dr++;
1810 1.58 matt }
1811 1.58 matt }
1812 1.58 matt
1813 1.58 matt return 0;
1814 1.58 matt #else
1815 1.58 matt return EOPNOTSUPP;
1816 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1817 1.58 matt }
1818 1.58 matt
1819 1.58 matt void
1820 1.58 matt _bus_dmatag_destroy(bus_dma_tag_t tag)
1821 1.58 matt {
1822 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1823 1.58 matt switch (tag->_tag_needs_free) {
1824 1.58 matt case 0:
1825 1.81 matt break; /* not allocated with kmem */
1826 1.81 matt case 1: {
1827 1.81 matt const size_t tagsize = sizeof(*tag)
1828 1.81 matt + tag->_nranges * sizeof(*tag->_ranges);
1829 1.81 matt kmem_intr_free(tag, tagsize); /* last reference to tag */
1830 1.58 matt break;
1831 1.81 matt }
1832 1.58 matt default:
1833 1.58 matt (tag->_tag_needs_free)--; /* one less reference */
1834 1.58 matt }
1835 1.58 matt #endif
1836 1.58 matt }
1837