bus_dma.c revision 1.93 1 1.93 matt /* $NetBSD: bus_dma.c,v 1.93 2015/08/24 04:51:18 matt Exp $ */
2 1.1 chris
3 1.1 chris /*-
4 1.1 chris * Copyright (c) 1996, 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 chris * All rights reserved.
6 1.1 chris *
7 1.1 chris * This code is derived from software contributed to The NetBSD Foundation
8 1.1 chris * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 chris * NASA Ames Research Center.
10 1.1 chris *
11 1.1 chris * Redistribution and use in source and binary forms, with or without
12 1.1 chris * modification, are permitted provided that the following conditions
13 1.1 chris * are met:
14 1.1 chris * 1. Redistributions of source code must retain the above copyright
15 1.1 chris * notice, this list of conditions and the following disclaimer.
16 1.1 chris * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 chris * notice, this list of conditions and the following disclaimer in the
18 1.1 chris * documentation and/or other materials provided with the distribution.
19 1.1 chris *
20 1.1 chris * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 chris * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 chris * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 chris * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 chris * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 chris * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 chris * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 chris * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 chris * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 chris * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 chris * POSSIBILITY OF SUCH DAMAGE.
31 1.1 chris */
32 1.33 lukem
33 1.35 rearnsha #define _ARM32_BUS_DMA_PRIVATE
34 1.35 rearnsha
35 1.81 matt #include "opt_arm_bus_space.h"
36 1.81 matt
37 1.33 lukem #include <sys/cdefs.h>
38 1.93 matt __KERNEL_RCSID(0, "$NetBSD: bus_dma.c,v 1.93 2015/08/24 04:51:18 matt Exp $");
39 1.1 chris
40 1.1 chris #include <sys/param.h>
41 1.1 chris #include <sys/systm.h>
42 1.1 chris #include <sys/kernel.h>
43 1.1 chris #include <sys/proc.h>
44 1.1 chris #include <sys/buf.h>
45 1.84 matt #include <sys/bus.h>
46 1.84 matt #include <sys/cpu.h>
47 1.1 chris #include <sys/reboot.h>
48 1.1 chris #include <sys/conf.h>
49 1.1 chris #include <sys/file.h>
50 1.81 matt #include <sys/kmem.h>
51 1.1 chris #include <sys/mbuf.h>
52 1.1 chris #include <sys/vnode.h>
53 1.1 chris #include <sys/device.h>
54 1.1 chris
55 1.53 uebayasi #include <uvm/uvm.h>
56 1.1 chris
57 1.84 matt #include <arm/cpufunc.h>
58 1.4 thorpej
59 1.84 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
60 1.84 matt #include <dev/mm.h>
61 1.84 matt #endif
62 1.1 chris
63 1.76 matt #ifdef BUSDMA_COUNTERS
64 1.58 matt static struct evcnt bus_dma_creates =
65 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "creates");
66 1.58 matt static struct evcnt bus_dma_bounced_creates =
67 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced creates");
68 1.58 matt static struct evcnt bus_dma_loads =
69 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "loads");
70 1.58 matt static struct evcnt bus_dma_bounced_loads =
71 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced loads");
72 1.81 matt static struct evcnt bus_dma_coherent_loads =
73 1.81 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "coherent loads");
74 1.58 matt static struct evcnt bus_dma_read_bounces =
75 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "read bounces");
76 1.58 matt static struct evcnt bus_dma_write_bounces =
77 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "write bounces");
78 1.58 matt static struct evcnt bus_dma_bounced_unloads =
79 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced unloads");
80 1.58 matt static struct evcnt bus_dma_unloads =
81 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "unloads");
82 1.58 matt static struct evcnt bus_dma_bounced_destroys =
83 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "bounced destroys");
84 1.58 matt static struct evcnt bus_dma_destroys =
85 1.58 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "destroys");
86 1.76 matt static struct evcnt bus_dma_sync_prereadwrite =
87 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync prereadwrite");
88 1.76 matt static struct evcnt bus_dma_sync_preread_begin =
89 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync preread begin");
90 1.76 matt static struct evcnt bus_dma_sync_preread =
91 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync preread");
92 1.76 matt static struct evcnt bus_dma_sync_preread_tail =
93 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync preread tail");
94 1.76 matt static struct evcnt bus_dma_sync_prewrite =
95 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync prewrite");
96 1.76 matt static struct evcnt bus_dma_sync_postread =
97 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync postread");
98 1.76 matt static struct evcnt bus_dma_sync_postreadwrite =
99 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync postreadwrite");
100 1.76 matt static struct evcnt bus_dma_sync_postwrite =
101 1.76 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "busdma", "sync postwrite");
102 1.58 matt
103 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_creates);
104 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_creates);
105 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_loads);
106 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_loads);
107 1.81 matt EVCNT_ATTACH_STATIC(bus_dma_coherent_loads);
108 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_read_bounces);
109 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_write_bounces);
110 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_unloads);
111 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_unloads);
112 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_destroys);
113 1.58 matt EVCNT_ATTACH_STATIC(bus_dma_bounced_destroys);
114 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_prereadwrite);
115 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_preread_begin);
116 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_preread);
117 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_preread_tail);
118 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_prewrite);
119 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_postread);
120 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_postreadwrite);
121 1.76 matt EVCNT_ATTACH_STATIC(bus_dma_sync_postwrite);
122 1.58 matt
123 1.58 matt #define STAT_INCR(x) (bus_dma_ ## x.ev_count++)
124 1.76 matt #else
125 1.76 matt #define STAT_INCR(x) /*(bus_dma_ ## x.ev_count++)*/
126 1.76 matt #endif
127 1.58 matt
128 1.7 thorpej int _bus_dmamap_load_buffer(bus_dma_tag_t, bus_dmamap_t, void *,
129 1.48 yamt bus_size_t, struct vmspace *, int);
130 1.58 matt static struct arm32_dma_range *
131 1.59 matt _bus_dma_paddr_inrange(struct arm32_dma_range *, int, paddr_t);
132 1.1 chris
133 1.1 chris /*
134 1.19 briggs * Check to see if the specified page is in an allowed DMA range.
135 1.19 briggs */
136 1.47 perry inline struct arm32_dma_range *
137 1.59 matt _bus_dma_paddr_inrange(struct arm32_dma_range *ranges, int nranges,
138 1.19 briggs bus_addr_t curaddr)
139 1.19 briggs {
140 1.19 briggs struct arm32_dma_range *dr;
141 1.19 briggs int i;
142 1.19 briggs
143 1.19 briggs for (i = 0, dr = ranges; i < nranges; i++, dr++) {
144 1.19 briggs if (curaddr >= dr->dr_sysbase &&
145 1.82 skrll curaddr < (dr->dr_sysbase + dr->dr_len))
146 1.19 briggs return (dr);
147 1.19 briggs }
148 1.19 briggs
149 1.19 briggs return (NULL);
150 1.19 briggs }
151 1.19 briggs
152 1.19 briggs /*
153 1.59 matt * Check to see if the specified busaddr is in an allowed DMA range.
154 1.59 matt */
155 1.59 matt static inline paddr_t
156 1.59 matt _bus_dma_busaddr_to_paddr(bus_dma_tag_t t, bus_addr_t curaddr)
157 1.59 matt {
158 1.59 matt struct arm32_dma_range *dr;
159 1.59 matt u_int i;
160 1.59 matt
161 1.59 matt if (t->_nranges == 0)
162 1.59 matt return curaddr;
163 1.59 matt
164 1.59 matt for (i = 0, dr = t->_ranges; i < t->_nranges; i++, dr++) {
165 1.59 matt if (dr->dr_busbase <= curaddr
166 1.82 skrll && curaddr < dr->dr_busbase + dr->dr_len)
167 1.59 matt return curaddr - dr->dr_busbase + dr->dr_sysbase;
168 1.59 matt }
169 1.59 matt panic("%s: curaddr %#lx not in range", __func__, curaddr);
170 1.59 matt }
171 1.59 matt
172 1.59 matt /*
173 1.41 thorpej * Common function to load the specified physical address into the
174 1.41 thorpej * DMA map, coalescing segments and boundary checking as necessary.
175 1.41 thorpej */
176 1.41 thorpej static int
177 1.41 thorpej _bus_dmamap_load_paddr(bus_dma_tag_t t, bus_dmamap_t map,
178 1.61 matt bus_addr_t paddr, bus_size_t size, bool coherent)
179 1.41 thorpej {
180 1.41 thorpej bus_dma_segment_t * const segs = map->dm_segs;
181 1.41 thorpej int nseg = map->dm_nsegs;
182 1.58 matt bus_addr_t lastaddr;
183 1.41 thorpej bus_addr_t bmask = ~(map->_dm_boundary - 1);
184 1.41 thorpej bus_addr_t curaddr;
185 1.41 thorpej bus_size_t sgsize;
186 1.61 matt uint32_t _ds_flags = coherent ? _BUS_DMAMAP_COHERENT : 0;
187 1.41 thorpej
188 1.41 thorpej if (nseg > 0)
189 1.41 thorpej lastaddr = segs[nseg-1].ds_addr + segs[nseg-1].ds_len;
190 1.58 matt else
191 1.58 matt lastaddr = 0xdead;
192 1.58 matt
193 1.41 thorpej again:
194 1.41 thorpej sgsize = size;
195 1.41 thorpej
196 1.41 thorpej /* Make sure we're in an allowed DMA range. */
197 1.41 thorpej if (t->_ranges != NULL) {
198 1.41 thorpej /* XXX cache last result? */
199 1.41 thorpej const struct arm32_dma_range * const dr =
200 1.59 matt _bus_dma_paddr_inrange(t->_ranges, t->_nranges, paddr);
201 1.41 thorpej if (dr == NULL)
202 1.41 thorpej return (EINVAL);
203 1.61 matt
204 1.61 matt /*
205 1.61 matt * If this region is coherent, mark the segment as coherent.
206 1.61 matt */
207 1.61 matt _ds_flags |= dr->dr_flags & _BUS_DMAMAP_COHERENT;
208 1.72 skrll
209 1.41 thorpej /*
210 1.41 thorpej * In a valid DMA range. Translate the physical
211 1.41 thorpej * memory address to an address in the DMA window.
212 1.41 thorpej */
213 1.41 thorpej curaddr = (paddr - dr->dr_sysbase) + dr->dr_busbase;
214 1.72 skrll #if 0
215 1.72 skrll printf("%p: %#lx: range %#lx/%#lx/%#lx/%#x: %#x <-- %#lx\n",
216 1.72 skrll t, paddr, dr->dr_sysbase, dr->dr_busbase,
217 1.72 skrll dr->dr_len, dr->dr_flags, _ds_flags, curaddr);
218 1.72 skrll #endif
219 1.41 thorpej } else
220 1.41 thorpej curaddr = paddr;
221 1.41 thorpej
222 1.41 thorpej /*
223 1.41 thorpej * Make sure we don't cross any boundaries.
224 1.41 thorpej */
225 1.41 thorpej if (map->_dm_boundary > 0) {
226 1.41 thorpej bus_addr_t baddr; /* next boundary address */
227 1.41 thorpej
228 1.41 thorpej baddr = (curaddr + map->_dm_boundary) & bmask;
229 1.41 thorpej if (sgsize > (baddr - curaddr))
230 1.41 thorpej sgsize = (baddr - curaddr);
231 1.41 thorpej }
232 1.41 thorpej
233 1.41 thorpej /*
234 1.41 thorpej * Insert chunk into a segment, coalescing with the
235 1.41 thorpej * previous segment if possible.
236 1.41 thorpej */
237 1.41 thorpej if (nseg > 0 && curaddr == lastaddr &&
238 1.43 matt segs[nseg-1].ds_len + sgsize <= map->dm_maxsegsz &&
239 1.61 matt ((segs[nseg-1]._ds_flags ^ _ds_flags) & _BUS_DMAMAP_COHERENT) == 0 &&
240 1.41 thorpej (map->_dm_boundary == 0 ||
241 1.41 thorpej (segs[nseg-1].ds_addr & bmask) == (curaddr & bmask))) {
242 1.41 thorpej /* coalesce */
243 1.41 thorpej segs[nseg-1].ds_len += sgsize;
244 1.41 thorpej } else if (nseg >= map->_dm_segcnt) {
245 1.41 thorpej return (EFBIG);
246 1.41 thorpej } else {
247 1.41 thorpej /* new segment */
248 1.41 thorpej segs[nseg].ds_addr = curaddr;
249 1.41 thorpej segs[nseg].ds_len = sgsize;
250 1.61 matt segs[nseg]._ds_flags = _ds_flags;
251 1.41 thorpej nseg++;
252 1.41 thorpej }
253 1.41 thorpej
254 1.41 thorpej lastaddr = curaddr + sgsize;
255 1.41 thorpej
256 1.41 thorpej paddr += sgsize;
257 1.41 thorpej size -= sgsize;
258 1.41 thorpej if (size > 0)
259 1.41 thorpej goto again;
260 1.61 matt
261 1.61 matt map->_dm_flags &= (_ds_flags & _BUS_DMAMAP_COHERENT);
262 1.41 thorpej map->dm_nsegs = nseg;
263 1.41 thorpej return (0);
264 1.41 thorpej }
265 1.41 thorpej
266 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
267 1.58 matt static int _bus_dma_alloc_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map,
268 1.58 matt bus_size_t size, int flags);
269 1.58 matt static void _bus_dma_free_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map);
270 1.58 matt static int _bus_dma_uiomove(void *buf, struct uio *uio, size_t n,
271 1.58 matt int direction);
272 1.58 matt
273 1.58 matt static int
274 1.58 matt _bus_dma_load_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
275 1.58 matt size_t buflen, int buftype, int flags)
276 1.58 matt {
277 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
278 1.58 matt struct vmspace * const vm = vmspace_kernel();
279 1.58 matt int error;
280 1.58 matt
281 1.58 matt KASSERT(cookie != NULL);
282 1.58 matt KASSERT(cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE);
283 1.58 matt
284 1.58 matt /*
285 1.58 matt * Allocate bounce pages, if necessary.
286 1.58 matt */
287 1.58 matt if ((cookie->id_flags & _BUS_DMA_HAS_BOUNCE) == 0) {
288 1.58 matt error = _bus_dma_alloc_bouncebuf(t, map, buflen, flags);
289 1.58 matt if (error)
290 1.58 matt return (error);
291 1.58 matt }
292 1.58 matt
293 1.58 matt /*
294 1.58 matt * Cache a pointer to the caller's buffer and load the DMA map
295 1.58 matt * with the bounce buffer.
296 1.58 matt */
297 1.58 matt cookie->id_origbuf = buf;
298 1.58 matt cookie->id_origbuflen = buflen;
299 1.58 matt error = _bus_dmamap_load_buffer(t, map, cookie->id_bouncebuf,
300 1.58 matt buflen, vm, flags);
301 1.58 matt if (error)
302 1.58 matt return (error);
303 1.58 matt
304 1.58 matt STAT_INCR(bounced_loads);
305 1.58 matt map->dm_mapsize = buflen;
306 1.58 matt map->_dm_vmspace = vm;
307 1.58 matt map->_dm_buftype = buftype;
308 1.58 matt
309 1.58 matt /* ...so _bus_dmamap_sync() knows we're bouncing */
310 1.63 matt map->_dm_flags |= _BUS_DMAMAP_IS_BOUNCING;
311 1.58 matt cookie->id_flags |= _BUS_DMA_IS_BOUNCING;
312 1.58 matt return 0;
313 1.58 matt }
314 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
315 1.58 matt
316 1.41 thorpej /*
317 1.1 chris * Common function for DMA map creation. May be called by bus-specific
318 1.1 chris * DMA map creation functions.
319 1.1 chris */
320 1.1 chris int
321 1.7 thorpej _bus_dmamap_create(bus_dma_tag_t t, bus_size_t size, int nsegments,
322 1.7 thorpej bus_size_t maxsegsz, bus_size_t boundary, int flags, bus_dmamap_t *dmamp)
323 1.1 chris {
324 1.1 chris struct arm32_bus_dmamap *map;
325 1.1 chris void *mapstore;
326 1.1 chris
327 1.1 chris #ifdef DEBUG_DMA
328 1.1 chris printf("dmamap_create: t=%p size=%lx nseg=%x msegsz=%lx boundary=%lx flags=%x\n",
329 1.1 chris t, size, nsegments, maxsegsz, boundary, flags);
330 1.1 chris #endif /* DEBUG_DMA */
331 1.1 chris
332 1.1 chris /*
333 1.1 chris * Allocate and initialize the DMA map. The end of the map
334 1.1 chris * is a variable-sized array of segments, so we allocate enough
335 1.1 chris * room for them in one shot.
336 1.1 chris *
337 1.1 chris * Note we don't preserve the WAITOK or NOWAIT flags. Preservation
338 1.1 chris * of ALLOCNOW notifies others that we've reserved these resources,
339 1.1 chris * and they are not to be freed.
340 1.1 chris *
341 1.1 chris * The bus_dmamap_t includes one bus_dma_segment_t, hence
342 1.1 chris * the (nsegments - 1).
343 1.1 chris */
344 1.81 matt const size_t mapsize = sizeof(struct arm32_bus_dmamap) +
345 1.1 chris (sizeof(bus_dma_segment_t) * (nsegments - 1));
346 1.81 matt const int zallocflags = (flags & BUS_DMA_NOWAIT) ? KM_NOSLEEP : KM_SLEEP;
347 1.81 matt if ((mapstore = kmem_intr_zalloc(mapsize, zallocflags)) == NULL)
348 1.1 chris return (ENOMEM);
349 1.1 chris
350 1.1 chris map = (struct arm32_bus_dmamap *)mapstore;
351 1.1 chris map->_dm_size = size;
352 1.1 chris map->_dm_segcnt = nsegments;
353 1.43 matt map->_dm_maxmaxsegsz = maxsegsz;
354 1.1 chris map->_dm_boundary = boundary;
355 1.1 chris map->_dm_flags = flags & ~(BUS_DMA_WAITOK|BUS_DMA_NOWAIT);
356 1.14 thorpej map->_dm_origbuf = NULL;
357 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
358 1.48 yamt map->_dm_vmspace = vmspace_kernel();
359 1.58 matt map->_dm_cookie = NULL;
360 1.43 matt map->dm_maxsegsz = maxsegsz;
361 1.1 chris map->dm_mapsize = 0; /* no valid mappings */
362 1.1 chris map->dm_nsegs = 0;
363 1.1 chris
364 1.1 chris *dmamp = map;
365 1.58 matt
366 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
367 1.58 matt struct arm32_bus_dma_cookie *cookie;
368 1.58 matt int cookieflags;
369 1.58 matt void *cookiestore;
370 1.58 matt int error;
371 1.58 matt
372 1.58 matt cookieflags = 0;
373 1.58 matt
374 1.58 matt if (t->_may_bounce != NULL) {
375 1.58 matt error = (*t->_may_bounce)(t, map, flags, &cookieflags);
376 1.58 matt if (error != 0)
377 1.58 matt goto out;
378 1.58 matt }
379 1.58 matt
380 1.58 matt if (t->_ranges != NULL)
381 1.58 matt cookieflags |= _BUS_DMA_MIGHT_NEED_BOUNCE;
382 1.58 matt
383 1.58 matt if ((cookieflags & _BUS_DMA_MIGHT_NEED_BOUNCE) == 0) {
384 1.58 matt STAT_INCR(creates);
385 1.58 matt return 0;
386 1.58 matt }
387 1.58 matt
388 1.81 matt const size_t cookiesize = sizeof(struct arm32_bus_dma_cookie) +
389 1.58 matt (sizeof(bus_dma_segment_t) * map->_dm_segcnt);
390 1.58 matt
391 1.58 matt /*
392 1.58 matt * Allocate our cookie.
393 1.58 matt */
394 1.81 matt if ((cookiestore = kmem_intr_zalloc(cookiesize, zallocflags)) == NULL) {
395 1.58 matt error = ENOMEM;
396 1.58 matt goto out;
397 1.58 matt }
398 1.58 matt cookie = (struct arm32_bus_dma_cookie *)cookiestore;
399 1.58 matt cookie->id_flags = cookieflags;
400 1.58 matt map->_dm_cookie = cookie;
401 1.58 matt STAT_INCR(bounced_creates);
402 1.58 matt
403 1.58 matt error = _bus_dma_alloc_bouncebuf(t, map, size, flags);
404 1.58 matt out:
405 1.58 matt if (error)
406 1.58 matt _bus_dmamap_destroy(t, map);
407 1.58 matt #else
408 1.58 matt STAT_INCR(creates);
409 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
410 1.58 matt
411 1.1 chris #ifdef DEBUG_DMA
412 1.1 chris printf("dmamap_create:map=%p\n", map);
413 1.1 chris #endif /* DEBUG_DMA */
414 1.1 chris return (0);
415 1.1 chris }
416 1.1 chris
417 1.1 chris /*
418 1.1 chris * Common function for DMA map destruction. May be called by bus-specific
419 1.1 chris * DMA map destruction functions.
420 1.1 chris */
421 1.1 chris void
422 1.7 thorpej _bus_dmamap_destroy(bus_dma_tag_t t, bus_dmamap_t map)
423 1.1 chris {
424 1.1 chris
425 1.1 chris #ifdef DEBUG_DMA
426 1.1 chris printf("dmamap_destroy: t=%p map=%p\n", t, map);
427 1.1 chris #endif /* DEBUG_DMA */
428 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
429 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
430 1.13 briggs
431 1.13 briggs /*
432 1.58 matt * Free any bounce pages this map might hold.
433 1.13 briggs */
434 1.58 matt if (cookie != NULL) {
435 1.81 matt const size_t cookiesize = sizeof(struct arm32_bus_dma_cookie) +
436 1.81 matt (sizeof(bus_dma_segment_t) * map->_dm_segcnt);
437 1.81 matt
438 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING)
439 1.58 matt STAT_INCR(bounced_unloads);
440 1.58 matt map->dm_nsegs = 0;
441 1.58 matt if (cookie->id_flags & _BUS_DMA_HAS_BOUNCE)
442 1.58 matt _bus_dma_free_bouncebuf(t, map);
443 1.58 matt STAT_INCR(bounced_destroys);
444 1.81 matt kmem_intr_free(cookie, cookiesize);
445 1.58 matt } else
446 1.58 matt #endif
447 1.58 matt STAT_INCR(destroys);
448 1.58 matt
449 1.58 matt if (map->dm_nsegs > 0)
450 1.58 matt STAT_INCR(unloads);
451 1.13 briggs
452 1.81 matt const size_t mapsize = sizeof(struct arm32_bus_dmamap) +
453 1.81 matt (sizeof(bus_dma_segment_t) * (map->_dm_segcnt - 1));
454 1.81 matt kmem_intr_free(map, mapsize);
455 1.1 chris }
456 1.1 chris
457 1.1 chris /*
458 1.1 chris * Common function for loading a DMA map with a linear buffer. May
459 1.1 chris * be called by bus-specific DMA map load functions.
460 1.1 chris */
461 1.1 chris int
462 1.7 thorpej _bus_dmamap_load(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
463 1.7 thorpej bus_size_t buflen, struct proc *p, int flags)
464 1.1 chris {
465 1.58 matt struct vmspace *vm;
466 1.41 thorpej int error;
467 1.1 chris
468 1.1 chris #ifdef DEBUG_DMA
469 1.1 chris printf("dmamap_load: t=%p map=%p buf=%p len=%lx p=%p f=%d\n",
470 1.1 chris t, map, buf, buflen, p, flags);
471 1.1 chris #endif /* DEBUG_DMA */
472 1.1 chris
473 1.58 matt if (map->dm_nsegs > 0) {
474 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
475 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
476 1.58 matt if (cookie != NULL) {
477 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING) {
478 1.58 matt STAT_INCR(bounced_unloads);
479 1.58 matt cookie->id_flags &= ~_BUS_DMA_IS_BOUNCING;
480 1.63 matt map->_dm_flags &= ~_BUS_DMAMAP_IS_BOUNCING;
481 1.58 matt }
482 1.58 matt } else
483 1.58 matt #endif
484 1.58 matt STAT_INCR(unloads);
485 1.58 matt }
486 1.58 matt
487 1.1 chris /*
488 1.1 chris * Make sure that on error condition we return "no valid mappings".
489 1.1 chris */
490 1.1 chris map->dm_mapsize = 0;
491 1.1 chris map->dm_nsegs = 0;
492 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
493 1.74 matt KASSERTMSG(map->dm_maxsegsz <= map->_dm_maxmaxsegsz,
494 1.74 matt "dm_maxsegsz %lu _dm_maxmaxsegsz %lu",
495 1.74 matt map->dm_maxsegsz, map->_dm_maxmaxsegsz);
496 1.1 chris
497 1.1 chris if (buflen > map->_dm_size)
498 1.1 chris return (EINVAL);
499 1.1 chris
500 1.48 yamt if (p != NULL) {
501 1.48 yamt vm = p->p_vmspace;
502 1.48 yamt } else {
503 1.48 yamt vm = vmspace_kernel();
504 1.48 yamt }
505 1.48 yamt
506 1.17 thorpej /* _bus_dmamap_load_buffer() clears this if we're not... */
507 1.58 matt map->_dm_flags |= _BUS_DMAMAP_COHERENT;
508 1.17 thorpej
509 1.48 yamt error = _bus_dmamap_load_buffer(t, map, buf, buflen, vm, flags);
510 1.1 chris if (error == 0) {
511 1.1 chris map->dm_mapsize = buflen;
512 1.58 matt map->_dm_vmspace = vm;
513 1.14 thorpej map->_dm_origbuf = buf;
514 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_LINEAR;
515 1.81 matt if (map->_dm_flags & _BUS_DMAMAP_COHERENT) {
516 1.81 matt STAT_INCR(coherent_loads);
517 1.81 matt } else {
518 1.81 matt STAT_INCR(loads);
519 1.81 matt }
520 1.58 matt return 0;
521 1.1 chris }
522 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
523 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
524 1.58 matt if (cookie != NULL && (cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE)) {
525 1.58 matt error = _bus_dma_load_bouncebuf(t, map, buf, buflen,
526 1.58 matt _BUS_DMA_BUFTYPE_LINEAR, flags);
527 1.58 matt }
528 1.58 matt #endif
529 1.1 chris return (error);
530 1.1 chris }
531 1.1 chris
532 1.1 chris /*
533 1.1 chris * Like _bus_dmamap_load(), but for mbufs.
534 1.1 chris */
535 1.1 chris int
536 1.7 thorpej _bus_dmamap_load_mbuf(bus_dma_tag_t t, bus_dmamap_t map, struct mbuf *m0,
537 1.7 thorpej int flags)
538 1.1 chris {
539 1.41 thorpej int error;
540 1.1 chris struct mbuf *m;
541 1.1 chris
542 1.1 chris #ifdef DEBUG_DMA
543 1.1 chris printf("dmamap_load_mbuf: t=%p map=%p m0=%p f=%d\n",
544 1.1 chris t, map, m0, flags);
545 1.1 chris #endif /* DEBUG_DMA */
546 1.1 chris
547 1.58 matt if (map->dm_nsegs > 0) {
548 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
549 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
550 1.58 matt if (cookie != NULL) {
551 1.58 matt if (cookie->id_flags & _BUS_DMA_IS_BOUNCING) {
552 1.58 matt STAT_INCR(bounced_unloads);
553 1.58 matt cookie->id_flags &= ~_BUS_DMA_IS_BOUNCING;
554 1.63 matt map->_dm_flags &= ~_BUS_DMAMAP_IS_BOUNCING;
555 1.58 matt }
556 1.58 matt } else
557 1.58 matt #endif
558 1.58 matt STAT_INCR(unloads);
559 1.58 matt }
560 1.58 matt
561 1.1 chris /*
562 1.1 chris * Make sure that on error condition we return "no valid mappings."
563 1.1 chris */
564 1.1 chris map->dm_mapsize = 0;
565 1.1 chris map->dm_nsegs = 0;
566 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
567 1.74 matt KASSERTMSG(map->dm_maxsegsz <= map->_dm_maxmaxsegsz,
568 1.74 matt "dm_maxsegsz %lu _dm_maxmaxsegsz %lu",
569 1.74 matt map->dm_maxsegsz, map->_dm_maxmaxsegsz);
570 1.1 chris
571 1.79 matt KASSERT(m0->m_flags & M_PKTHDR);
572 1.1 chris
573 1.1 chris if (m0->m_pkthdr.len > map->_dm_size)
574 1.1 chris return (EINVAL);
575 1.1 chris
576 1.61 matt /* _bus_dmamap_load_paddr() clears this if we're not... */
577 1.61 matt map->_dm_flags |= _BUS_DMAMAP_COHERENT;
578 1.17 thorpej
579 1.1 chris error = 0;
580 1.1 chris for (m = m0; m != NULL && error == 0; m = m->m_next) {
581 1.41 thorpej int offset;
582 1.41 thorpej int remainbytes;
583 1.41 thorpej const struct vm_page * const *pgs;
584 1.41 thorpej paddr_t paddr;
585 1.41 thorpej int size;
586 1.41 thorpej
587 1.28 thorpej if (m->m_len == 0)
588 1.28 thorpej continue;
589 1.57 matt /*
590 1.57 matt * Don't allow reads in read-only mbufs.
591 1.57 matt */
592 1.57 matt if (M_ROMAP(m) && (flags & BUS_DMA_READ)) {
593 1.57 matt error = EFAULT;
594 1.57 matt break;
595 1.57 matt }
596 1.41 thorpej switch (m->m_flags & (M_EXT|M_CLUSTER|M_EXT_PAGES)) {
597 1.28 thorpej case M_EXT|M_CLUSTER:
598 1.28 thorpej /* XXX KDASSERT */
599 1.28 thorpej KASSERT(m->m_ext.ext_paddr != M_PADDR_INVALID);
600 1.41 thorpej paddr = m->m_ext.ext_paddr +
601 1.28 thorpej (m->m_data - m->m_ext.ext_buf);
602 1.41 thorpej size = m->m_len;
603 1.61 matt error = _bus_dmamap_load_paddr(t, map, paddr, size,
604 1.61 matt false);
605 1.41 thorpej break;
606 1.41 thorpej
607 1.41 thorpej case M_EXT|M_EXT_PAGES:
608 1.41 thorpej KASSERT(m->m_ext.ext_buf <= m->m_data);
609 1.41 thorpej KASSERT(m->m_data <=
610 1.41 thorpej m->m_ext.ext_buf + m->m_ext.ext_size);
611 1.41 thorpej
612 1.41 thorpej offset = (vaddr_t)m->m_data -
613 1.41 thorpej trunc_page((vaddr_t)m->m_ext.ext_buf);
614 1.41 thorpej remainbytes = m->m_len;
615 1.41 thorpej
616 1.41 thorpej /* skip uninteresting pages */
617 1.41 thorpej pgs = (const struct vm_page * const *)
618 1.41 thorpej m->m_ext.ext_pgs + (offset >> PAGE_SHIFT);
619 1.41 thorpej
620 1.41 thorpej offset &= PAGE_MASK; /* offset in the first page */
621 1.41 thorpej
622 1.41 thorpej /* load each page */
623 1.41 thorpej while (remainbytes > 0) {
624 1.41 thorpej const struct vm_page *pg;
625 1.41 thorpej
626 1.41 thorpej size = MIN(remainbytes, PAGE_SIZE - offset);
627 1.41 thorpej
628 1.41 thorpej pg = *pgs++;
629 1.41 thorpej KASSERT(pg);
630 1.41 thorpej paddr = VM_PAGE_TO_PHYS(pg) + offset;
631 1.41 thorpej
632 1.41 thorpej error = _bus_dmamap_load_paddr(t, map,
633 1.61 matt paddr, size, false);
634 1.41 thorpej if (error)
635 1.28 thorpej break;
636 1.41 thorpej offset = 0;
637 1.41 thorpej remainbytes -= size;
638 1.28 thorpej }
639 1.28 thorpej break;
640 1.28 thorpej
641 1.28 thorpej case 0:
642 1.41 thorpej paddr = m->m_paddr + M_BUFOFFSET(m) +
643 1.28 thorpej (m->m_data - M_BUFADDR(m));
644 1.41 thorpej size = m->m_len;
645 1.61 matt error = _bus_dmamap_load_paddr(t, map, paddr, size,
646 1.61 matt false);
647 1.41 thorpej break;
648 1.28 thorpej
649 1.28 thorpej default:
650 1.28 thorpej error = _bus_dmamap_load_buffer(t, map, m->m_data,
651 1.48 yamt m->m_len, vmspace_kernel(), flags);
652 1.28 thorpej }
653 1.1 chris }
654 1.1 chris if (error == 0) {
655 1.1 chris map->dm_mapsize = m0->m_pkthdr.len;
656 1.14 thorpej map->_dm_origbuf = m0;
657 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_MBUF;
658 1.48 yamt map->_dm_vmspace = vmspace_kernel(); /* always kernel */
659 1.81 matt if (map->_dm_flags & _BUS_DMAMAP_COHERENT) {
660 1.81 matt STAT_INCR(coherent_loads);
661 1.81 matt } else {
662 1.81 matt STAT_INCR(loads);
663 1.81 matt }
664 1.58 matt return 0;
665 1.1 chris }
666 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
667 1.58 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
668 1.58 matt if (cookie != NULL && (cookie->id_flags & _BUS_DMA_MIGHT_NEED_BOUNCE)) {
669 1.58 matt error = _bus_dma_load_bouncebuf(t, map, m0, m0->m_pkthdr.len,
670 1.58 matt _BUS_DMA_BUFTYPE_MBUF, flags);
671 1.58 matt }
672 1.58 matt #endif
673 1.1 chris return (error);
674 1.1 chris }
675 1.1 chris
676 1.1 chris /*
677 1.1 chris * Like _bus_dmamap_load(), but for uios.
678 1.1 chris */
679 1.1 chris int
680 1.7 thorpej _bus_dmamap_load_uio(bus_dma_tag_t t, bus_dmamap_t map, struct uio *uio,
681 1.7 thorpej int flags)
682 1.1 chris {
683 1.41 thorpej int i, error;
684 1.1 chris bus_size_t minlen, resid;
685 1.1 chris struct iovec *iov;
686 1.50 christos void *addr;
687 1.1 chris
688 1.1 chris /*
689 1.1 chris * Make sure that on error condition we return "no valid mappings."
690 1.1 chris */
691 1.1 chris map->dm_mapsize = 0;
692 1.1 chris map->dm_nsegs = 0;
693 1.74 matt KASSERTMSG(map->dm_maxsegsz <= map->_dm_maxmaxsegsz,
694 1.74 matt "dm_maxsegsz %lu _dm_maxmaxsegsz %lu",
695 1.74 matt map->dm_maxsegsz, map->_dm_maxmaxsegsz);
696 1.1 chris
697 1.1 chris resid = uio->uio_resid;
698 1.1 chris iov = uio->uio_iov;
699 1.1 chris
700 1.17 thorpej /* _bus_dmamap_load_buffer() clears this if we're not... */
701 1.58 matt map->_dm_flags |= _BUS_DMAMAP_COHERENT;
702 1.17 thorpej
703 1.1 chris error = 0;
704 1.1 chris for (i = 0; i < uio->uio_iovcnt && resid != 0 && error == 0; i++) {
705 1.1 chris /*
706 1.1 chris * Now at the first iovec to load. Load each iovec
707 1.1 chris * until we have exhausted the residual count.
708 1.1 chris */
709 1.1 chris minlen = resid < iov[i].iov_len ? resid : iov[i].iov_len;
710 1.50 christos addr = (void *)iov[i].iov_base;
711 1.1 chris
712 1.1 chris error = _bus_dmamap_load_buffer(t, map, addr, minlen,
713 1.48 yamt uio->uio_vmspace, flags);
714 1.1 chris
715 1.1 chris resid -= minlen;
716 1.1 chris }
717 1.1 chris if (error == 0) {
718 1.1 chris map->dm_mapsize = uio->uio_resid;
719 1.14 thorpej map->_dm_origbuf = uio;
720 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_UIO;
721 1.48 yamt map->_dm_vmspace = uio->uio_vmspace;
722 1.81 matt if (map->_dm_flags & _BUS_DMAMAP_COHERENT) {
723 1.81 matt STAT_INCR(coherent_loads);
724 1.81 matt } else {
725 1.81 matt STAT_INCR(loads);
726 1.81 matt }
727 1.1 chris }
728 1.1 chris return (error);
729 1.1 chris }
730 1.1 chris
731 1.1 chris /*
732 1.1 chris * Like _bus_dmamap_load(), but for raw memory allocated with
733 1.1 chris * bus_dmamem_alloc().
734 1.1 chris */
735 1.1 chris int
736 1.7 thorpej _bus_dmamap_load_raw(bus_dma_tag_t t, bus_dmamap_t map,
737 1.7 thorpej bus_dma_segment_t *segs, int nsegs, bus_size_t size, int flags)
738 1.1 chris {
739 1.1 chris
740 1.1 chris panic("_bus_dmamap_load_raw: not implemented");
741 1.1 chris }
742 1.1 chris
743 1.1 chris /*
744 1.1 chris * Common function for unloading a DMA map. May be called by
745 1.1 chris * bus-specific DMA map unload functions.
746 1.1 chris */
747 1.1 chris void
748 1.7 thorpej _bus_dmamap_unload(bus_dma_tag_t t, bus_dmamap_t map)
749 1.1 chris {
750 1.1 chris
751 1.1 chris #ifdef DEBUG_DMA
752 1.1 chris printf("dmamap_unload: t=%p map=%p\n", t, map);
753 1.1 chris #endif /* DEBUG_DMA */
754 1.1 chris
755 1.1 chris /*
756 1.1 chris * No resources to free; just mark the mappings as
757 1.1 chris * invalid.
758 1.1 chris */
759 1.1 chris map->dm_mapsize = 0;
760 1.1 chris map->dm_nsegs = 0;
761 1.14 thorpej map->_dm_origbuf = NULL;
762 1.58 matt map->_dm_buftype = _BUS_DMA_BUFTYPE_INVALID;
763 1.48 yamt map->_dm_vmspace = NULL;
764 1.1 chris }
765 1.1 chris
766 1.57 matt static void
767 1.57 matt _bus_dmamap_sync_segment(vaddr_t va, paddr_t pa, vsize_t len, int ops, bool readonly_p)
768 1.14 thorpej {
769 1.86 matt KASSERTMSG((va & PAGE_MASK) == (pa & PAGE_MASK),
770 1.86 matt "va %#lx pa %#lx", va, pa);
771 1.62 matt #if 0
772 1.62 matt printf("sync_segment: va=%#lx pa=%#lx len=%#lx ops=%#x ro=%d\n",
773 1.62 matt va, pa, len, ops, readonly_p);
774 1.62 matt #endif
775 1.14 thorpej
776 1.14 thorpej switch (ops) {
777 1.14 thorpej case BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE:
778 1.93 matt #ifdef ARM_MMU_EXTENDED
779 1.93 matt (void)readonly_p;
780 1.93 matt #else
781 1.57 matt if (!readonly_p) {
782 1.93 matt #endif
783 1.76 matt STAT_INCR(sync_prereadwrite);
784 1.57 matt cpu_dcache_wbinv_range(va, len);
785 1.57 matt cpu_sdcache_wbinv_range(va, pa, len);
786 1.57 matt break;
787 1.93 matt #ifndef ARM_MMU_EXTENDED
788 1.57 matt }
789 1.57 matt /* FALLTHROUGH */
790 1.93 matt #endif
791 1.14 thorpej
792 1.57 matt case BUS_DMASYNC_PREREAD: {
793 1.59 matt const size_t line_size = arm_dcache_align;
794 1.59 matt const size_t line_mask = arm_dcache_align_mask;
795 1.59 matt vsize_t misalignment = va & line_mask;
796 1.57 matt if (misalignment) {
797 1.59 matt va -= misalignment;
798 1.59 matt pa -= misalignment;
799 1.59 matt len += misalignment;
800 1.77 matt STAT_INCR(sync_preread_begin);
801 1.59 matt cpu_dcache_wbinv_range(va, line_size);
802 1.59 matt cpu_sdcache_wbinv_range(va, pa, line_size);
803 1.59 matt if (len <= line_size)
804 1.57 matt break;
805 1.59 matt va += line_size;
806 1.59 matt pa += line_size;
807 1.59 matt len -= line_size;
808 1.57 matt }
809 1.59 matt misalignment = len & line_mask;
810 1.57 matt len -= misalignment;
811 1.65 matt if (len > 0) {
812 1.77 matt STAT_INCR(sync_preread);
813 1.65 matt cpu_dcache_inv_range(va, len);
814 1.65 matt cpu_sdcache_inv_range(va, pa, len);
815 1.65 matt }
816 1.57 matt if (misalignment) {
817 1.57 matt va += len;
818 1.57 matt pa += len;
819 1.77 matt STAT_INCR(sync_preread_tail);
820 1.59 matt cpu_dcache_wbinv_range(va, line_size);
821 1.59 matt cpu_sdcache_wbinv_range(va, pa, line_size);
822 1.57 matt }
823 1.14 thorpej break;
824 1.57 matt }
825 1.14 thorpej
826 1.14 thorpej case BUS_DMASYNC_PREWRITE:
827 1.76 matt STAT_INCR(sync_prewrite);
828 1.57 matt cpu_dcache_wb_range(va, len);
829 1.57 matt cpu_sdcache_wb_range(va, pa, len);
830 1.14 thorpej break;
831 1.67 matt
832 1.67 matt #ifdef CPU_CORTEX
833 1.67 matt /*
834 1.67 matt * Cortex CPUs can do speculative loads so we need to clean the cache
835 1.67 matt * after a DMA read to deal with any speculatively loaded cache lines.
836 1.67 matt * Since these can't be dirty, we can just invalidate them and don't
837 1.67 matt * have to worry about having to write back their contents.
838 1.67 matt */
839 1.67 matt case BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE:
840 1.76 matt STAT_INCR(sync_postreadwrite);
841 1.91 joerg arm_dmb();
842 1.76 matt cpu_dcache_inv_range(va, len);
843 1.76 matt cpu_sdcache_inv_range(va, pa, len);
844 1.76 matt break;
845 1.67 matt case BUS_DMASYNC_POSTREAD:
846 1.76 matt STAT_INCR(sync_postread);
847 1.91 joerg arm_dmb();
848 1.67 matt cpu_dcache_inv_range(va, len);
849 1.67 matt cpu_sdcache_inv_range(va, pa, len);
850 1.67 matt break;
851 1.67 matt #endif
852 1.14 thorpej }
853 1.14 thorpej }
854 1.14 thorpej
855 1.47 perry static inline void
856 1.57 matt _bus_dmamap_sync_linear(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
857 1.14 thorpej bus_size_t len, int ops)
858 1.14 thorpej {
859 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
860 1.57 matt vaddr_t va = (vaddr_t) map->_dm_origbuf;
861 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
862 1.63 matt if (map->_dm_flags & _BUS_DMAMAP_IS_BOUNCING) {
863 1.63 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
864 1.58 matt va = (vaddr_t) cookie->id_bouncebuf;
865 1.58 matt }
866 1.58 matt #endif
867 1.57 matt
868 1.57 matt while (len > 0) {
869 1.57 matt while (offset >= ds->ds_len) {
870 1.57 matt offset -= ds->ds_len;
871 1.57 matt va += ds->ds_len;
872 1.57 matt ds++;
873 1.57 matt }
874 1.57 matt
875 1.59 matt paddr_t pa = _bus_dma_busaddr_to_paddr(t, ds->ds_addr + offset);
876 1.57 matt size_t seglen = min(len, ds->ds_len - offset);
877 1.57 matt
878 1.61 matt if ((ds->_ds_flags & _BUS_DMAMAP_COHERENT) == 0)
879 1.61 matt _bus_dmamap_sync_segment(va + offset, pa, seglen, ops,
880 1.67 matt false);
881 1.57 matt
882 1.57 matt offset += seglen;
883 1.57 matt len -= seglen;
884 1.57 matt }
885 1.57 matt }
886 1.57 matt
887 1.57 matt static inline void
888 1.57 matt _bus_dmamap_sync_mbuf(bus_dma_tag_t t, bus_dmamap_t map, bus_size_t offset,
889 1.57 matt bus_size_t len, int ops)
890 1.57 matt {
891 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
892 1.57 matt struct mbuf *m = map->_dm_origbuf;
893 1.57 matt bus_size_t voff = offset;
894 1.57 matt bus_size_t ds_off = offset;
895 1.57 matt
896 1.57 matt while (len > 0) {
897 1.57 matt /* Find the current dma segment */
898 1.57 matt while (ds_off >= ds->ds_len) {
899 1.57 matt ds_off -= ds->ds_len;
900 1.57 matt ds++;
901 1.57 matt }
902 1.57 matt /* Find the current mbuf. */
903 1.57 matt while (voff >= m->m_len) {
904 1.57 matt voff -= m->m_len;
905 1.57 matt m = m->m_next;
906 1.14 thorpej }
907 1.14 thorpej
908 1.14 thorpej /*
909 1.14 thorpej * Now at the first mbuf to sync; nail each one until
910 1.14 thorpej * we have exhausted the length.
911 1.14 thorpej */
912 1.57 matt vsize_t seglen = min(len, min(m->m_len - voff, ds->ds_len - ds_off));
913 1.57 matt vaddr_t va = mtod(m, vaddr_t) + voff;
914 1.59 matt paddr_t pa = _bus_dma_busaddr_to_paddr(t, ds->ds_addr + ds_off);
915 1.14 thorpej
916 1.28 thorpej /*
917 1.28 thorpej * We can save a lot of work here if we know the mapping
918 1.93 matt * is read-only at the MMU and we aren't using the armv6+
919 1.93 matt * MMU:
920 1.28 thorpej *
921 1.28 thorpej * If a mapping is read-only, no dirty cache blocks will
922 1.28 thorpej * exist for it. If a writable mapping was made read-only,
923 1.28 thorpej * we know any dirty cache lines for the range will have
924 1.28 thorpej * been cleaned for us already. Therefore, if the upper
925 1.28 thorpej * layer can tell us we have a read-only mapping, we can
926 1.28 thorpej * skip all cache cleaning.
927 1.28 thorpej *
928 1.28 thorpej * NOTE: This only works if we know the pmap cleans pages
929 1.28 thorpej * before making a read-write -> read-only transition. If
930 1.28 thorpej * this ever becomes non-true (e.g. Physically Indexed
931 1.28 thorpej * cache), this will have to be revisited.
932 1.28 thorpej */
933 1.14 thorpej
934 1.92 matt if ((ds->_ds_flags & _BUS_DMAMAP_COHERENT) == 0) {
935 1.92 matt /*
936 1.92 matt * If we are doing preread (DMAing into the mbuf),
937 1.92 matt * this mbuf better not be readonly,
938 1.92 matt */
939 1.92 matt KASSERT(!(ops & BUS_DMASYNC_PREREAD) || !M_ROMAP(m));
940 1.61 matt _bus_dmamap_sync_segment(va, pa, seglen, ops,
941 1.61 matt M_ROMAP(m));
942 1.92 matt }
943 1.57 matt voff += seglen;
944 1.57 matt ds_off += seglen;
945 1.57 matt len -= seglen;
946 1.14 thorpej }
947 1.14 thorpej }
948 1.14 thorpej
949 1.47 perry static inline void
950 1.14 thorpej _bus_dmamap_sync_uio(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
951 1.14 thorpej bus_size_t len, int ops)
952 1.14 thorpej {
953 1.57 matt bus_dma_segment_t *ds = map->dm_segs;
954 1.14 thorpej struct uio *uio = map->_dm_origbuf;
955 1.57 matt struct iovec *iov = uio->uio_iov;
956 1.57 matt bus_size_t voff = offset;
957 1.57 matt bus_size_t ds_off = offset;
958 1.57 matt
959 1.57 matt while (len > 0) {
960 1.57 matt /* Find the current dma segment */
961 1.57 matt while (ds_off >= ds->ds_len) {
962 1.57 matt ds_off -= ds->ds_len;
963 1.57 matt ds++;
964 1.57 matt }
965 1.14 thorpej
966 1.57 matt /* Find the current iovec. */
967 1.57 matt while (voff >= iov->iov_len) {
968 1.57 matt voff -= iov->iov_len;
969 1.57 matt iov++;
970 1.14 thorpej }
971 1.14 thorpej
972 1.14 thorpej /*
973 1.14 thorpej * Now at the first iovec to sync; nail each one until
974 1.14 thorpej * we have exhausted the length.
975 1.14 thorpej */
976 1.57 matt vsize_t seglen = min(len, min(iov->iov_len - voff, ds->ds_len - ds_off));
977 1.57 matt vaddr_t va = (vaddr_t) iov->iov_base + voff;
978 1.59 matt paddr_t pa = _bus_dma_busaddr_to_paddr(t, ds->ds_addr + ds_off);
979 1.57 matt
980 1.61 matt if ((ds->_ds_flags & _BUS_DMAMAP_COHERENT) == 0)
981 1.61 matt _bus_dmamap_sync_segment(va, pa, seglen, ops, false);
982 1.57 matt
983 1.57 matt voff += seglen;
984 1.57 matt ds_off += seglen;
985 1.57 matt len -= seglen;
986 1.14 thorpej }
987 1.14 thorpej }
988 1.14 thorpej
989 1.1 chris /*
990 1.1 chris * Common function for DMA map synchronization. May be called
991 1.1 chris * by bus-specific DMA map synchronization functions.
992 1.8 thorpej *
993 1.8 thorpej * This version works for the Virtually Indexed Virtually Tagged
994 1.8 thorpej * cache found on 32-bit ARM processors.
995 1.8 thorpej *
996 1.8 thorpej * XXX Should have separate versions for write-through vs.
997 1.8 thorpej * XXX write-back caches. We currently assume write-back
998 1.8 thorpej * XXX here, which is not as efficient as it could be for
999 1.8 thorpej * XXX the write-through case.
1000 1.1 chris */
1001 1.1 chris void
1002 1.7 thorpej _bus_dmamap_sync(bus_dma_tag_t t, bus_dmamap_t map, bus_addr_t offset,
1003 1.7 thorpej bus_size_t len, int ops)
1004 1.1 chris {
1005 1.1 chris #ifdef DEBUG_DMA
1006 1.1 chris printf("dmamap_sync: t=%p map=%p offset=%lx len=%lx ops=%x\n",
1007 1.1 chris t, map, offset, len, ops);
1008 1.1 chris #endif /* DEBUG_DMA */
1009 1.1 chris
1010 1.8 thorpej /*
1011 1.8 thorpej * Mixing of PRE and POST operations is not allowed.
1012 1.8 thorpej */
1013 1.8 thorpej if ((ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) != 0 &&
1014 1.8 thorpej (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) != 0)
1015 1.8 thorpej panic("_bus_dmamap_sync: mix PRE and POST");
1016 1.8 thorpej
1017 1.79 matt KASSERTMSG(offset < map->dm_mapsize,
1018 1.79 matt "offset %lu mapsize %lu",
1019 1.79 matt offset, map->dm_mapsize);
1020 1.79 matt KASSERTMSG(len > 0 && offset + len <= map->dm_mapsize,
1021 1.79 matt "len %lu offset %lu mapsize %lu",
1022 1.79 matt len, offset, map->dm_mapsize);
1023 1.8 thorpej
1024 1.8 thorpej /*
1025 1.8 thorpej * For a virtually-indexed write-back cache, we need
1026 1.8 thorpej * to do the following things:
1027 1.8 thorpej *
1028 1.8 thorpej * PREREAD -- Invalidate the D-cache. We do this
1029 1.8 thorpej * here in case a write-back is required by the back-end.
1030 1.8 thorpej *
1031 1.8 thorpej * PREWRITE -- Write-back the D-cache. Note that if
1032 1.8 thorpej * we are doing a PREREAD|PREWRITE, we can collapse
1033 1.8 thorpej * the whole thing into a single Wb-Inv.
1034 1.8 thorpej *
1035 1.67 matt * POSTREAD -- Re-invalidate the D-cache in case speculative
1036 1.67 matt * memory accesses caused cachelines to become valid with now
1037 1.67 matt * invalid data.
1038 1.8 thorpej *
1039 1.8 thorpej * POSTWRITE -- Nothing.
1040 1.8 thorpej */
1041 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1042 1.74 matt const bool bouncing = (map->_dm_flags & _BUS_DMAMAP_IS_BOUNCING);
1043 1.63 matt #else
1044 1.63 matt const bool bouncing = false;
1045 1.58 matt #endif
1046 1.8 thorpej
1047 1.58 matt const int pre_ops = ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1048 1.67 matt #ifdef CPU_CORTEX
1049 1.67 matt const int post_ops = ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1050 1.67 matt #else
1051 1.67 matt const int post_ops = 0;
1052 1.67 matt #endif
1053 1.67 matt if (!bouncing && pre_ops == 0 && post_ops == BUS_DMASYNC_POSTWRITE) {
1054 1.76 matt STAT_INCR(sync_postwrite);
1055 1.8 thorpej return;
1056 1.61 matt }
1057 1.74 matt KASSERTMSG(bouncing || pre_ops != 0 || (post_ops & BUS_DMASYNC_POSTREAD),
1058 1.74 matt "pre_ops %#x post_ops %#x", pre_ops, post_ops);
1059 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1060 1.58 matt if (bouncing && (ops & BUS_DMASYNC_PREWRITE)) {
1061 1.63 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
1062 1.58 matt STAT_INCR(write_bounces);
1063 1.58 matt char * const dataptr = (char *)cookie->id_bouncebuf + offset;
1064 1.58 matt /*
1065 1.58 matt * Copy the caller's buffer to the bounce buffer.
1066 1.58 matt */
1067 1.58 matt switch (map->_dm_buftype) {
1068 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
1069 1.58 matt memcpy(dataptr, cookie->id_origlinearbuf + offset, len);
1070 1.58 matt break;
1071 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
1072 1.58 matt m_copydata(cookie->id_origmbuf, offset, len, dataptr);
1073 1.58 matt break;
1074 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
1075 1.58 matt _bus_dma_uiomove(dataptr, cookie->id_origuio, len, UIO_WRITE);
1076 1.58 matt break;
1077 1.58 matt #ifdef DIAGNOSTIC
1078 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
1079 1.58 matt panic("_bus_dmamap_sync(pre): _BUS_DMA_BUFTYPE_RAW");
1080 1.58 matt break;
1081 1.58 matt
1082 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
1083 1.58 matt panic("_bus_dmamap_sync(pre): _BUS_DMA_BUFTYPE_INVALID");
1084 1.58 matt break;
1085 1.58 matt
1086 1.58 matt default:
1087 1.58 matt panic("_bus_dmamap_sync(pre): map %p: unknown buffer type %d\n",
1088 1.58 matt map, map->_dm_buftype);
1089 1.58 matt break;
1090 1.58 matt #endif /* DIAGNOSTIC */
1091 1.58 matt }
1092 1.58 matt }
1093 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1094 1.58 matt
1095 1.17 thorpej /* Skip cache frobbing if mapping was COHERENT. */
1096 1.75 matt if (!bouncing && (map->_dm_flags & _BUS_DMAMAP_COHERENT)) {
1097 1.17 thorpej /* Drain the write buffer. */
1098 1.75 matt if (pre_ops & BUS_DMASYNC_PREWRITE)
1099 1.75 matt cpu_drain_writebuf();
1100 1.17 thorpej return;
1101 1.17 thorpej }
1102 1.8 thorpej
1103 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1104 1.58 matt if (bouncing && ((map->_dm_flags & _BUS_DMAMAP_COHERENT) || pre_ops == 0)) {
1105 1.58 matt goto bounce_it;
1106 1.58 matt }
1107 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1108 1.58 matt
1109 1.80 matt #ifndef ARM_MMU_EXTENDED
1110 1.8 thorpej /*
1111 1.38 scw * If the mapping belongs to a non-kernel vmspace, and the
1112 1.38 scw * vmspace has not been active since the last time a full
1113 1.38 scw * cache flush was performed, we don't need to do anything.
1114 1.8 thorpej */
1115 1.48 yamt if (__predict_false(!VMSPACE_IS_KERNEL_P(map->_dm_vmspace) &&
1116 1.48 yamt vm_map_pmap(&map->_dm_vmspace->vm_map)->pm_cstate.cs_cache_d == 0))
1117 1.8 thorpej return;
1118 1.80 matt #endif
1119 1.8 thorpej
1120 1.58 matt int buftype = map->_dm_buftype;
1121 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1122 1.58 matt if (bouncing) {
1123 1.58 matt buftype = _BUS_DMA_BUFTYPE_LINEAR;
1124 1.58 matt }
1125 1.58 matt #endif
1126 1.58 matt
1127 1.58 matt switch (buftype) {
1128 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
1129 1.14 thorpej _bus_dmamap_sync_linear(t, map, offset, len, ops);
1130 1.14 thorpej break;
1131 1.14 thorpej
1132 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
1133 1.14 thorpej _bus_dmamap_sync_mbuf(t, map, offset, len, ops);
1134 1.14 thorpej break;
1135 1.14 thorpej
1136 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
1137 1.14 thorpej _bus_dmamap_sync_uio(t, map, offset, len, ops);
1138 1.14 thorpej break;
1139 1.14 thorpej
1140 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
1141 1.58 matt panic("_bus_dmamap_sync: _BUS_DMA_BUFTYPE_RAW");
1142 1.14 thorpej break;
1143 1.14 thorpej
1144 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
1145 1.58 matt panic("_bus_dmamap_sync: _BUS_DMA_BUFTYPE_INVALID");
1146 1.14 thorpej break;
1147 1.14 thorpej
1148 1.14 thorpej default:
1149 1.58 matt panic("_bus_dmamap_sync: map %p: unknown buffer type %d\n",
1150 1.58 matt map, map->_dm_buftype);
1151 1.8 thorpej }
1152 1.1 chris
1153 1.8 thorpej /* Drain the write buffer. */
1154 1.8 thorpej cpu_drain_writebuf();
1155 1.58 matt
1156 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1157 1.58 matt bounce_it:
1158 1.76 matt if (!bouncing || (ops & BUS_DMASYNC_POSTREAD) == 0)
1159 1.58 matt return;
1160 1.58 matt
1161 1.63 matt struct arm32_bus_dma_cookie * const cookie = map->_dm_cookie;
1162 1.58 matt char * const dataptr = (char *)cookie->id_bouncebuf + offset;
1163 1.58 matt STAT_INCR(read_bounces);
1164 1.58 matt /*
1165 1.58 matt * Copy the bounce buffer to the caller's buffer.
1166 1.58 matt */
1167 1.58 matt switch (map->_dm_buftype) {
1168 1.58 matt case _BUS_DMA_BUFTYPE_LINEAR:
1169 1.58 matt memcpy(cookie->id_origlinearbuf + offset, dataptr, len);
1170 1.58 matt break;
1171 1.58 matt
1172 1.58 matt case _BUS_DMA_BUFTYPE_MBUF:
1173 1.58 matt m_copyback(cookie->id_origmbuf, offset, len, dataptr);
1174 1.58 matt break;
1175 1.58 matt
1176 1.58 matt case _BUS_DMA_BUFTYPE_UIO:
1177 1.58 matt _bus_dma_uiomove(dataptr, cookie->id_origuio, len, UIO_READ);
1178 1.58 matt break;
1179 1.58 matt #ifdef DIAGNOSTIC
1180 1.58 matt case _BUS_DMA_BUFTYPE_RAW:
1181 1.58 matt panic("_bus_dmamap_sync(post): _BUS_DMA_BUFTYPE_RAW");
1182 1.58 matt break;
1183 1.58 matt
1184 1.58 matt case _BUS_DMA_BUFTYPE_INVALID:
1185 1.58 matt panic("_bus_dmamap_sync(post): _BUS_DMA_BUFTYPE_INVALID");
1186 1.58 matt break;
1187 1.58 matt
1188 1.58 matt default:
1189 1.58 matt panic("_bus_dmamap_sync(post): map %p: unknown buffer type %d\n",
1190 1.58 matt map, map->_dm_buftype);
1191 1.58 matt break;
1192 1.58 matt #endif
1193 1.58 matt }
1194 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1195 1.1 chris }
1196 1.1 chris
1197 1.1 chris /*
1198 1.1 chris * Common function for DMA-safe memory allocation. May be called
1199 1.1 chris * by bus-specific DMA memory allocation functions.
1200 1.1 chris */
1201 1.1 chris
1202 1.11 thorpej extern paddr_t physical_start;
1203 1.11 thorpej extern paddr_t physical_end;
1204 1.1 chris
1205 1.1 chris int
1206 1.7 thorpej _bus_dmamem_alloc(bus_dma_tag_t t, bus_size_t size, bus_size_t alignment,
1207 1.7 thorpej bus_size_t boundary, bus_dma_segment_t *segs, int nsegs, int *rsegs,
1208 1.7 thorpej int flags)
1209 1.1 chris {
1210 1.15 thorpej struct arm32_dma_range *dr;
1211 1.37 mycroft int error, i;
1212 1.15 thorpej
1213 1.1 chris #ifdef DEBUG_DMA
1214 1.15 thorpej printf("dmamem_alloc t=%p size=%lx align=%lx boundary=%lx "
1215 1.15 thorpej "segs=%p nsegs=%x rsegs=%p flags=%x\n", t, size, alignment,
1216 1.15 thorpej boundary, segs, nsegs, rsegs, flags);
1217 1.15 thorpej #endif
1218 1.15 thorpej
1219 1.15 thorpej if ((dr = t->_ranges) != NULL) {
1220 1.37 mycroft error = ENOMEM;
1221 1.15 thorpej for (i = 0; i < t->_nranges; i++, dr++) {
1222 1.70 matt if (dr->dr_len == 0
1223 1.70 matt || (dr->dr_flags & _BUS_DMAMAP_NOALLOC))
1224 1.15 thorpej continue;
1225 1.15 thorpej error = _bus_dmamem_alloc_range(t, size, alignment,
1226 1.15 thorpej boundary, segs, nsegs, rsegs, flags,
1227 1.15 thorpej trunc_page(dr->dr_sysbase),
1228 1.15 thorpej trunc_page(dr->dr_sysbase + dr->dr_len));
1229 1.15 thorpej if (error == 0)
1230 1.15 thorpej break;
1231 1.15 thorpej }
1232 1.15 thorpej } else {
1233 1.15 thorpej error = _bus_dmamem_alloc_range(t, size, alignment, boundary,
1234 1.15 thorpej segs, nsegs, rsegs, flags, trunc_page(physical_start),
1235 1.15 thorpej trunc_page(physical_end));
1236 1.15 thorpej }
1237 1.15 thorpej
1238 1.1 chris #ifdef DEBUG_DMA
1239 1.1 chris printf("dmamem_alloc: =%d\n", error);
1240 1.15 thorpej #endif
1241 1.15 thorpej
1242 1.1 chris return(error);
1243 1.1 chris }
1244 1.1 chris
1245 1.1 chris /*
1246 1.1 chris * Common function for freeing DMA-safe memory. May be called by
1247 1.1 chris * bus-specific DMA memory free functions.
1248 1.1 chris */
1249 1.1 chris void
1250 1.7 thorpej _bus_dmamem_free(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs)
1251 1.1 chris {
1252 1.1 chris struct vm_page *m;
1253 1.1 chris bus_addr_t addr;
1254 1.1 chris struct pglist mlist;
1255 1.1 chris int curseg;
1256 1.1 chris
1257 1.1 chris #ifdef DEBUG_DMA
1258 1.1 chris printf("dmamem_free: t=%p segs=%p nsegs=%x\n", t, segs, nsegs);
1259 1.1 chris #endif /* DEBUG_DMA */
1260 1.1 chris
1261 1.1 chris /*
1262 1.1 chris * Build a list of pages to free back to the VM system.
1263 1.1 chris */
1264 1.1 chris TAILQ_INIT(&mlist);
1265 1.1 chris for (curseg = 0; curseg < nsegs; curseg++) {
1266 1.1 chris for (addr = segs[curseg].ds_addr;
1267 1.1 chris addr < (segs[curseg].ds_addr + segs[curseg].ds_len);
1268 1.1 chris addr += PAGE_SIZE) {
1269 1.1 chris m = PHYS_TO_VM_PAGE(addr);
1270 1.52 ad TAILQ_INSERT_TAIL(&mlist, m, pageq.queue);
1271 1.1 chris }
1272 1.1 chris }
1273 1.1 chris uvm_pglistfree(&mlist);
1274 1.1 chris }
1275 1.1 chris
1276 1.1 chris /*
1277 1.1 chris * Common function for mapping DMA-safe memory. May be called by
1278 1.1 chris * bus-specific DMA memory map functions.
1279 1.1 chris */
1280 1.1 chris int
1281 1.7 thorpej _bus_dmamem_map(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
1282 1.50 christos size_t size, void **kvap, int flags)
1283 1.1 chris {
1284 1.11 thorpej vaddr_t va;
1285 1.57 matt paddr_t pa;
1286 1.1 chris int curseg;
1287 1.65 matt const uvm_flag_t kmflags = UVM_KMF_VAONLY
1288 1.65 matt | ((flags & BUS_DMA_NOWAIT) != 0 ? UVM_KMF_NOWAIT : 0);
1289 1.65 matt vsize_t align = 0;
1290 1.1 chris
1291 1.1 chris #ifdef DEBUG_DMA
1292 1.3 rearnsha printf("dmamem_map: t=%p segs=%p nsegs=%x size=%lx flags=%x\n", t,
1293 1.3 rearnsha segs, nsegs, (unsigned long)size, flags);
1294 1.1 chris #endif /* DEBUG_DMA */
1295 1.1 chris
1296 1.62 matt #ifdef PMAP_MAP_POOLPAGE
1297 1.62 matt /*
1298 1.62 matt * If all of memory is mapped, and we are mapping a single physically
1299 1.62 matt * contiguous area then this area is already mapped. Let's see if we
1300 1.62 matt * avoid having a separate mapping for it.
1301 1.62 matt */
1302 1.62 matt if (nsegs == 1) {
1303 1.62 matt /*
1304 1.62 matt * If this is a non-COHERENT mapping, then the existing kernel
1305 1.62 matt * mapping is already compatible with it.
1306 1.62 matt */
1307 1.68 matt bool direct_mapable = (flags & BUS_DMA_COHERENT) == 0;
1308 1.68 matt pa = segs[0].ds_addr;
1309 1.68 matt
1310 1.62 matt /*
1311 1.68 matt * This is a COHERENT mapping which, unless this address is in
1312 1.62 matt * a COHERENT dma range, will not be compatible.
1313 1.62 matt */
1314 1.62 matt if (t->_ranges != NULL) {
1315 1.62 matt const struct arm32_dma_range * const dr =
1316 1.68 matt _bus_dma_paddr_inrange(t->_ranges, t->_nranges, pa);
1317 1.71 matt if (dr != NULL
1318 1.71 matt && (dr->dr_flags & _BUS_DMAMAP_COHERENT)) {
1319 1.71 matt direct_mapable = true;
1320 1.68 matt }
1321 1.68 matt }
1322 1.68 matt
1323 1.87 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
1324 1.87 matt /*
1325 1.87 matt * The page can only be direct mapped if was allocated out
1326 1.87 matt * of the arm poolpage vm freelist.
1327 1.87 matt */
1328 1.87 matt int lcv = vm_physseg_find(atop(pa), NULL);
1329 1.87 matt KASSERT(lcv != -1);
1330 1.87 matt if (direct_mapable) {
1331 1.87 matt direct_mapable =
1332 1.87 matt (arm_poolpage_vmfreelist == VM_PHYSMEM_PTR(lcv)->free_list);
1333 1.87 matt }
1334 1.87 matt #endif
1335 1.87 matt
1336 1.68 matt if (direct_mapable) {
1337 1.68 matt *kvap = (void *)PMAP_MAP_POOLPAGE(pa);
1338 1.64 matt #ifdef DEBUG_DMA
1339 1.68 matt printf("dmamem_map: =%p\n", *kvap);
1340 1.64 matt #endif /* DEBUG_DMA */
1341 1.68 matt return 0;
1342 1.62 matt }
1343 1.62 matt }
1344 1.62 matt #endif
1345 1.62 matt
1346 1.1 chris size = round_page(size);
1347 1.65 matt if (__predict_true(size > L2_L_SIZE)) {
1348 1.65 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
1349 1.65 matt if (size >= L1_SS_SIZE)
1350 1.65 matt align = L1_SS_SIZE;
1351 1.65 matt else
1352 1.65 matt #endif
1353 1.65 matt if (size >= L1_S_SIZE)
1354 1.65 matt align = L1_S_SIZE;
1355 1.65 matt else
1356 1.81 matt align = L2_L_SIZE;
1357 1.65 matt }
1358 1.65 matt
1359 1.65 matt va = uvm_km_alloc(kernel_map, size, align, kmflags);
1360 1.65 matt if (__predict_false(va == 0 && align > 0)) {
1361 1.65 matt align = 0;
1362 1.65 matt va = uvm_km_alloc(kernel_map, size, 0, kmflags);
1363 1.65 matt }
1364 1.1 chris
1365 1.1 chris if (va == 0)
1366 1.1 chris return (ENOMEM);
1367 1.1 chris
1368 1.50 christos *kvap = (void *)va;
1369 1.1 chris
1370 1.1 chris for (curseg = 0; curseg < nsegs; curseg++) {
1371 1.57 matt for (pa = segs[curseg].ds_addr;
1372 1.57 matt pa < (segs[curseg].ds_addr + segs[curseg].ds_len);
1373 1.57 matt pa += PAGE_SIZE, va += PAGE_SIZE, size -= PAGE_SIZE) {
1374 1.68 matt bool uncached = (flags & BUS_DMA_COHERENT);
1375 1.1 chris #ifdef DEBUG_DMA
1376 1.57 matt printf("wiring p%lx to v%lx", pa, va);
1377 1.1 chris #endif /* DEBUG_DMA */
1378 1.1 chris if (size == 0)
1379 1.1 chris panic("_bus_dmamem_map: size botch");
1380 1.68 matt
1381 1.68 matt const struct arm32_dma_range * const dr =
1382 1.68 matt _bus_dma_paddr_inrange(t->_ranges, t->_nranges, pa);
1383 1.68 matt /*
1384 1.68 matt * If this dma region is coherent then there is
1385 1.68 matt * no need for an uncached mapping.
1386 1.68 matt */
1387 1.71 matt if (dr != NULL
1388 1.71 matt && (dr->dr_flags & _BUS_DMAMAP_COHERENT)) {
1389 1.71 matt uncached = false;
1390 1.68 matt }
1391 1.71 matt
1392 1.81 matt pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE,
1393 1.81 matt PMAP_WIRED | (uncached ? PMAP_NOCACHE : 0));
1394 1.1 chris }
1395 1.1 chris }
1396 1.2 chris pmap_update(pmap_kernel());
1397 1.1 chris #ifdef DEBUG_DMA
1398 1.1 chris printf("dmamem_map: =%p\n", *kvap);
1399 1.1 chris #endif /* DEBUG_DMA */
1400 1.1 chris return (0);
1401 1.1 chris }
1402 1.1 chris
1403 1.1 chris /*
1404 1.1 chris * Common function for unmapping DMA-safe memory. May be called by
1405 1.1 chris * bus-specific DMA memory unmapping functions.
1406 1.1 chris */
1407 1.1 chris void
1408 1.50 christos _bus_dmamem_unmap(bus_dma_tag_t t, void *kva, size_t size)
1409 1.1 chris {
1410 1.1 chris
1411 1.1 chris #ifdef DEBUG_DMA
1412 1.65 matt printf("dmamem_unmap: t=%p kva=%p size=%zx\n", t, kva, size);
1413 1.1 chris #endif /* DEBUG_DMA */
1414 1.79 matt KASSERTMSG(((uintptr_t)kva & PAGE_MASK) == 0,
1415 1.83 christos "kva %p (%#"PRIxPTR")", kva, ((uintptr_t)kva & PAGE_MASK));
1416 1.1 chris
1417 1.84 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
1418 1.84 matt /*
1419 1.88 snj * Check to see if this used direct mapped memory. Get its physical
1420 1.84 matt * address and try to map it. If the resultant matches the kva, then
1421 1.84 matt * it was and so we can just return since we have notice to free up.
1422 1.84 matt */
1423 1.84 matt paddr_t pa;
1424 1.84 matt vaddr_t va;
1425 1.84 matt (void)pmap_extract(pmap_kernel(), (vaddr_t)kva, &pa);
1426 1.84 matt if (mm_md_direct_mapped_phys(pa, &va) && va == (vaddr_t)kva)
1427 1.84 matt return;
1428 1.84 matt #endif
1429 1.84 matt
1430 1.1 chris size = round_page(size);
1431 1.65 matt pmap_kremove((vaddr_t)kva, size);
1432 1.44 yamt pmap_update(pmap_kernel());
1433 1.44 yamt uvm_km_free(kernel_map, (vaddr_t)kva, size, UVM_KMF_VAONLY);
1434 1.1 chris }
1435 1.1 chris
1436 1.1 chris /*
1437 1.1 chris * Common functin for mmap(2)'ing DMA-safe memory. May be called by
1438 1.1 chris * bus-specific DMA mmap(2)'ing functions.
1439 1.1 chris */
1440 1.1 chris paddr_t
1441 1.7 thorpej _bus_dmamem_mmap(bus_dma_tag_t t, bus_dma_segment_t *segs, int nsegs,
1442 1.7 thorpej off_t off, int prot, int flags)
1443 1.1 chris {
1444 1.73 macallan paddr_t map_flags;
1445 1.1 chris int i;
1446 1.1 chris
1447 1.1 chris for (i = 0; i < nsegs; i++) {
1448 1.79 matt KASSERTMSG((off & PAGE_MASK) == 0,
1449 1.79 matt "off %#qx (%#x)", off, (int)off & PAGE_MASK);
1450 1.79 matt KASSERTMSG((segs[i].ds_addr & PAGE_MASK) == 0,
1451 1.79 matt "ds_addr %#lx (%#x)", segs[i].ds_addr,
1452 1.79 matt (int)segs[i].ds_addr & PAGE_MASK);
1453 1.79 matt KASSERTMSG((segs[i].ds_len & PAGE_MASK) == 0,
1454 1.79 matt "ds_len %#lx (%#x)", segs[i].ds_addr,
1455 1.79 matt (int)segs[i].ds_addr & PAGE_MASK);
1456 1.1 chris if (off >= segs[i].ds_len) {
1457 1.1 chris off -= segs[i].ds_len;
1458 1.1 chris continue;
1459 1.1 chris }
1460 1.1 chris
1461 1.73 macallan map_flags = 0;
1462 1.73 macallan if (flags & BUS_DMA_PREFETCHABLE)
1463 1.73 macallan map_flags |= ARM32_MMAP_WRITECOMBINE;
1464 1.73 macallan
1465 1.73 macallan return (arm_btop((u_long)segs[i].ds_addr + off) | map_flags);
1466 1.73 macallan
1467 1.1 chris }
1468 1.1 chris
1469 1.1 chris /* Page not found. */
1470 1.1 chris return (-1);
1471 1.1 chris }
1472 1.1 chris
1473 1.1 chris /**********************************************************************
1474 1.1 chris * DMA utility functions
1475 1.1 chris **********************************************************************/
1476 1.1 chris
1477 1.1 chris /*
1478 1.1 chris * Utility function to load a linear buffer. lastaddrp holds state
1479 1.1 chris * between invocations (for multiple-buffer loads). segp contains
1480 1.1 chris * the starting segment on entrace, and the ending segment on exit.
1481 1.1 chris * first indicates if this is the first invocation of this function.
1482 1.1 chris */
1483 1.1 chris int
1484 1.7 thorpej _bus_dmamap_load_buffer(bus_dma_tag_t t, bus_dmamap_t map, void *buf,
1485 1.48 yamt bus_size_t buflen, struct vmspace *vm, int flags)
1486 1.1 chris {
1487 1.1 chris bus_size_t sgsize;
1488 1.41 thorpej bus_addr_t curaddr;
1489 1.11 thorpej vaddr_t vaddr = (vaddr_t)buf;
1490 1.41 thorpej int error;
1491 1.1 chris pmap_t pmap;
1492 1.1 chris
1493 1.1 chris #ifdef DEBUG_DMA
1494 1.40 scw printf("_bus_dmamem_load_buffer(buf=%p, len=%lx, flags=%d)\n",
1495 1.40 scw buf, buflen, flags);
1496 1.1 chris #endif /* DEBUG_DMA */
1497 1.1 chris
1498 1.48 yamt pmap = vm_map_pmap(&vm->vm_map);
1499 1.1 chris
1500 1.41 thorpej while (buflen > 0) {
1501 1.1 chris /*
1502 1.1 chris * Get the physical address for this segment.
1503 1.17 thorpej *
1504 1.55 matt * XXX Doesn't support checking for coherent mappings
1505 1.17 thorpej * XXX in user address space.
1506 1.1 chris */
1507 1.61 matt bool coherent;
1508 1.17 thorpej if (__predict_true(pmap == pmap_kernel())) {
1509 1.61 matt pd_entry_t *pde;
1510 1.61 matt pt_entry_t *ptep;
1511 1.29 scw (void) pmap_get_pde_pte(pmap, vaddr, &pde, &ptep);
1512 1.17 thorpej if (__predict_false(pmap_pde_section(pde))) {
1513 1.55 matt paddr_t s_frame = L1_S_FRAME;
1514 1.55 matt paddr_t s_offset = L1_S_OFFSET;
1515 1.56 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
1516 1.55 matt if (__predict_false(pmap_pde_supersection(pde))) {
1517 1.55 matt s_frame = L1_SS_FRAME;
1518 1.60 matt s_offset = L1_SS_OFFSET;
1519 1.60 matt }
1520 1.55 matt #endif
1521 1.55 matt curaddr = (*pde & s_frame) | (vaddr & s_offset);
1522 1.66 skrll coherent = (*pde & L1_S_CACHE_MASK) == 0;
1523 1.17 thorpej } else {
1524 1.61 matt pt_entry_t pte = *ptep;
1525 1.65 matt KDASSERTMSG((pte & L2_TYPE_MASK) != L2_TYPE_INV,
1526 1.65 matt "va=%#"PRIxVADDR" pde=%#x ptep=%p pte=%#x",
1527 1.65 matt vaddr, *pde, ptep, pte);
1528 1.17 thorpej if (__predict_false((pte & L2_TYPE_MASK)
1529 1.17 thorpej == L2_TYPE_L)) {
1530 1.17 thorpej curaddr = (pte & L2_L_FRAME) |
1531 1.17 thorpej (vaddr & L2_L_OFFSET);
1532 1.66 skrll coherent = (pte & L2_L_CACHE_MASK) == 0;
1533 1.17 thorpej } else {
1534 1.86 matt curaddr = (pte & ~PAGE_MASK) |
1535 1.86 matt (vaddr & PAGE_MASK);
1536 1.66 skrll coherent = (pte & L2_S_CACHE_MASK) == 0;
1537 1.17 thorpej }
1538 1.17 thorpej }
1539 1.34 briggs } else {
1540 1.17 thorpej (void) pmap_extract(pmap, vaddr, &curaddr);
1541 1.61 matt coherent = false;
1542 1.34 briggs }
1543 1.86 matt KASSERTMSG((vaddr & PAGE_MASK) == (curaddr & PAGE_MASK),
1544 1.86 matt "va %#lx curaddr %#lx", vaddr, curaddr);
1545 1.1 chris
1546 1.1 chris /*
1547 1.1 chris * Compute the segment size, and adjust counts.
1548 1.1 chris */
1549 1.27 thorpej sgsize = PAGE_SIZE - ((u_long)vaddr & PGOFSET);
1550 1.1 chris if (buflen < sgsize)
1551 1.1 chris sgsize = buflen;
1552 1.1 chris
1553 1.61 matt error = _bus_dmamap_load_paddr(t, map, curaddr, sgsize,
1554 1.61 matt coherent);
1555 1.41 thorpej if (error)
1556 1.41 thorpej return (error);
1557 1.1 chris
1558 1.1 chris vaddr += sgsize;
1559 1.1 chris buflen -= sgsize;
1560 1.1 chris }
1561 1.1 chris
1562 1.1 chris return (0);
1563 1.1 chris }
1564 1.1 chris
1565 1.1 chris /*
1566 1.1 chris * Allocate physical memory from the given physical address range.
1567 1.1 chris * Called by DMA-safe memory allocation methods.
1568 1.1 chris */
1569 1.1 chris int
1570 1.7 thorpej _bus_dmamem_alloc_range(bus_dma_tag_t t, bus_size_t size, bus_size_t alignment,
1571 1.7 thorpej bus_size_t boundary, bus_dma_segment_t *segs, int nsegs, int *rsegs,
1572 1.11 thorpej int flags, paddr_t low, paddr_t high)
1573 1.1 chris {
1574 1.11 thorpej paddr_t curaddr, lastaddr;
1575 1.1 chris struct vm_page *m;
1576 1.1 chris struct pglist mlist;
1577 1.1 chris int curseg, error;
1578 1.1 chris
1579 1.76 matt KASSERTMSG(boundary == 0 || (boundary & (boundary-1)) == 0,
1580 1.76 matt "invalid boundary %#lx", boundary);
1581 1.76 matt
1582 1.1 chris #ifdef DEBUG_DMA
1583 1.1 chris printf("alloc_range: t=%p size=%lx align=%lx boundary=%lx segs=%p nsegs=%x rsegs=%p flags=%x lo=%lx hi=%lx\n",
1584 1.1 chris t, size, alignment, boundary, segs, nsegs, rsegs, flags, low, high);
1585 1.1 chris #endif /* DEBUG_DMA */
1586 1.1 chris
1587 1.1 chris /* Always round the size. */
1588 1.1 chris size = round_page(size);
1589 1.1 chris
1590 1.1 chris /*
1591 1.76 matt * We accept boundaries < size, splitting in multiple segments
1592 1.76 matt * if needed. uvm_pglistalloc does not, so compute an appropriate
1593 1.76 matt * boundary: next power of 2 >= size
1594 1.76 matt */
1595 1.76 matt bus_size_t uboundary = boundary;
1596 1.76 matt if (uboundary <= PAGE_SIZE) {
1597 1.76 matt uboundary = 0;
1598 1.76 matt } else {
1599 1.76 matt while (uboundary < size) {
1600 1.76 matt uboundary <<= 1;
1601 1.76 matt }
1602 1.76 matt }
1603 1.76 matt
1604 1.76 matt /*
1605 1.1 chris * Allocate pages from the VM system.
1606 1.1 chris */
1607 1.78 matt error = uvm_pglistalloc(size, low, high, alignment, uboundary,
1608 1.1 chris &mlist, nsegs, (flags & BUS_DMA_NOWAIT) == 0);
1609 1.1 chris if (error)
1610 1.1 chris return (error);
1611 1.1 chris
1612 1.1 chris /*
1613 1.1 chris * Compute the location, size, and number of segments actually
1614 1.1 chris * returned by the VM code.
1615 1.1 chris */
1616 1.42 chris m = TAILQ_FIRST(&mlist);
1617 1.1 chris curseg = 0;
1618 1.1 chris lastaddr = segs[curseg].ds_addr = VM_PAGE_TO_PHYS(m);
1619 1.1 chris segs[curseg].ds_len = PAGE_SIZE;
1620 1.1 chris #ifdef DEBUG_DMA
1621 1.1 chris printf("alloc: page %lx\n", lastaddr);
1622 1.1 chris #endif /* DEBUG_DMA */
1623 1.52 ad m = TAILQ_NEXT(m, pageq.queue);
1624 1.1 chris
1625 1.52 ad for (; m != NULL; m = TAILQ_NEXT(m, pageq.queue)) {
1626 1.1 chris curaddr = VM_PAGE_TO_PHYS(m);
1627 1.76 matt KASSERTMSG(low <= curaddr && curaddr < high,
1628 1.76 matt "uvm_pglistalloc returned non-sensicaladdress %#lx "
1629 1.76 matt "(low=%#lx, high=%#lx\n", curaddr, low, high);
1630 1.1 chris #ifdef DEBUG_DMA
1631 1.1 chris printf("alloc: page %lx\n", curaddr);
1632 1.1 chris #endif /* DEBUG_DMA */
1633 1.76 matt if (curaddr == lastaddr + PAGE_SIZE
1634 1.76 matt && (lastaddr & boundary) == (curaddr & boundary))
1635 1.1 chris segs[curseg].ds_len += PAGE_SIZE;
1636 1.1 chris else {
1637 1.1 chris curseg++;
1638 1.76 matt if (curseg >= nsegs) {
1639 1.76 matt uvm_pglistfree(&mlist);
1640 1.76 matt return EFBIG;
1641 1.76 matt }
1642 1.1 chris segs[curseg].ds_addr = curaddr;
1643 1.1 chris segs[curseg].ds_len = PAGE_SIZE;
1644 1.1 chris }
1645 1.1 chris lastaddr = curaddr;
1646 1.1 chris }
1647 1.1 chris
1648 1.1 chris *rsegs = curseg + 1;
1649 1.1 chris
1650 1.15 thorpej return (0);
1651 1.15 thorpej }
1652 1.15 thorpej
1653 1.15 thorpej /*
1654 1.15 thorpej * Check if a memory region intersects with a DMA range, and return the
1655 1.15 thorpej * page-rounded intersection if it does.
1656 1.15 thorpej */
1657 1.15 thorpej int
1658 1.15 thorpej arm32_dma_range_intersect(struct arm32_dma_range *ranges, int nranges,
1659 1.15 thorpej paddr_t pa, psize_t size, paddr_t *pap, psize_t *sizep)
1660 1.15 thorpej {
1661 1.15 thorpej struct arm32_dma_range *dr;
1662 1.15 thorpej int i;
1663 1.15 thorpej
1664 1.15 thorpej if (ranges == NULL)
1665 1.15 thorpej return (0);
1666 1.15 thorpej
1667 1.15 thorpej for (i = 0, dr = ranges; i < nranges; i++, dr++) {
1668 1.15 thorpej if (dr->dr_sysbase <= pa &&
1669 1.15 thorpej pa < (dr->dr_sysbase + dr->dr_len)) {
1670 1.15 thorpej /*
1671 1.15 thorpej * Beginning of region intersects with this range.
1672 1.15 thorpej */
1673 1.15 thorpej *pap = trunc_page(pa);
1674 1.15 thorpej *sizep = round_page(min(pa + size,
1675 1.15 thorpej dr->dr_sysbase + dr->dr_len) - pa);
1676 1.15 thorpej return (1);
1677 1.15 thorpej }
1678 1.15 thorpej if (pa < dr->dr_sysbase && dr->dr_sysbase < (pa + size)) {
1679 1.15 thorpej /*
1680 1.15 thorpej * End of region intersects with this range.
1681 1.15 thorpej */
1682 1.15 thorpej *pap = trunc_page(dr->dr_sysbase);
1683 1.15 thorpej *sizep = round_page(min((pa + size) - dr->dr_sysbase,
1684 1.15 thorpej dr->dr_len));
1685 1.15 thorpej return (1);
1686 1.15 thorpej }
1687 1.15 thorpej }
1688 1.15 thorpej
1689 1.15 thorpej /* No intersection found. */
1690 1.1 chris return (0);
1691 1.1 chris }
1692 1.58 matt
1693 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1694 1.58 matt static int
1695 1.58 matt _bus_dma_alloc_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map,
1696 1.58 matt bus_size_t size, int flags)
1697 1.58 matt {
1698 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
1699 1.58 matt int error = 0;
1700 1.58 matt
1701 1.79 matt KASSERT(cookie != NULL);
1702 1.58 matt
1703 1.58 matt cookie->id_bouncebuflen = round_page(size);
1704 1.58 matt error = _bus_dmamem_alloc(t, cookie->id_bouncebuflen,
1705 1.58 matt PAGE_SIZE, map->_dm_boundary, cookie->id_bouncesegs,
1706 1.58 matt map->_dm_segcnt, &cookie->id_nbouncesegs, flags);
1707 1.76 matt if (error == 0) {
1708 1.76 matt error = _bus_dmamem_map(t, cookie->id_bouncesegs,
1709 1.76 matt cookie->id_nbouncesegs, cookie->id_bouncebuflen,
1710 1.76 matt (void **)&cookie->id_bouncebuf, flags);
1711 1.76 matt if (error) {
1712 1.76 matt _bus_dmamem_free(t, cookie->id_bouncesegs,
1713 1.76 matt cookie->id_nbouncesegs);
1714 1.76 matt cookie->id_bouncebuflen = 0;
1715 1.76 matt cookie->id_nbouncesegs = 0;
1716 1.76 matt } else {
1717 1.76 matt cookie->id_flags |= _BUS_DMA_HAS_BOUNCE;
1718 1.76 matt }
1719 1.76 matt } else {
1720 1.58 matt cookie->id_bouncebuflen = 0;
1721 1.58 matt cookie->id_nbouncesegs = 0;
1722 1.58 matt }
1723 1.58 matt
1724 1.58 matt return (error);
1725 1.58 matt }
1726 1.58 matt
1727 1.58 matt static void
1728 1.58 matt _bus_dma_free_bouncebuf(bus_dma_tag_t t, bus_dmamap_t map)
1729 1.58 matt {
1730 1.58 matt struct arm32_bus_dma_cookie *cookie = map->_dm_cookie;
1731 1.58 matt
1732 1.79 matt KASSERT(cookie != NULL);
1733 1.58 matt
1734 1.58 matt _bus_dmamem_unmap(t, cookie->id_bouncebuf, cookie->id_bouncebuflen);
1735 1.79 matt _bus_dmamem_free(t, cookie->id_bouncesegs, cookie->id_nbouncesegs);
1736 1.58 matt cookie->id_bouncebuflen = 0;
1737 1.58 matt cookie->id_nbouncesegs = 0;
1738 1.58 matt cookie->id_flags &= ~_BUS_DMA_HAS_BOUNCE;
1739 1.58 matt }
1740 1.58 matt
1741 1.58 matt /*
1742 1.58 matt * This function does the same as uiomove, but takes an explicit
1743 1.58 matt * direction, and does not update the uio structure.
1744 1.58 matt */
1745 1.58 matt static int
1746 1.58 matt _bus_dma_uiomove(void *buf, struct uio *uio, size_t n, int direction)
1747 1.58 matt {
1748 1.58 matt struct iovec *iov;
1749 1.58 matt int error;
1750 1.58 matt struct vmspace *vm;
1751 1.58 matt char *cp;
1752 1.58 matt size_t resid, cnt;
1753 1.58 matt int i;
1754 1.58 matt
1755 1.58 matt iov = uio->uio_iov;
1756 1.58 matt vm = uio->uio_vmspace;
1757 1.58 matt cp = buf;
1758 1.58 matt resid = n;
1759 1.58 matt
1760 1.58 matt for (i = 0; i < uio->uio_iovcnt && resid > 0; i++) {
1761 1.58 matt iov = &uio->uio_iov[i];
1762 1.58 matt if (iov->iov_len == 0)
1763 1.58 matt continue;
1764 1.58 matt cnt = MIN(resid, iov->iov_len);
1765 1.58 matt
1766 1.58 matt if (!VMSPACE_IS_KERNEL_P(vm) &&
1767 1.58 matt (curlwp->l_cpu->ci_schedstate.spc_flags & SPCF_SHOULDYIELD)
1768 1.58 matt != 0) {
1769 1.58 matt preempt();
1770 1.58 matt }
1771 1.58 matt if (direction == UIO_READ) {
1772 1.58 matt error = copyout_vmspace(vm, cp, iov->iov_base, cnt);
1773 1.58 matt } else {
1774 1.58 matt error = copyin_vmspace(vm, iov->iov_base, cp, cnt);
1775 1.58 matt }
1776 1.58 matt if (error)
1777 1.58 matt return (error);
1778 1.58 matt cp += cnt;
1779 1.58 matt resid -= cnt;
1780 1.58 matt }
1781 1.58 matt return (0);
1782 1.58 matt }
1783 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1784 1.58 matt
1785 1.58 matt int
1786 1.58 matt _bus_dmatag_subregion(bus_dma_tag_t tag, bus_addr_t min_addr,
1787 1.58 matt bus_addr_t max_addr, bus_dma_tag_t *newtag, int flags)
1788 1.58 matt {
1789 1.58 matt
1790 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1791 1.58 matt struct arm32_dma_range *dr;
1792 1.58 matt bool subset = false;
1793 1.58 matt size_t nranges = 0;
1794 1.58 matt size_t i;
1795 1.58 matt for (i = 0, dr = tag->_ranges; i < tag->_nranges; i++, dr++) {
1796 1.58 matt if (dr->dr_sysbase <= min_addr
1797 1.58 matt && max_addr <= dr->dr_sysbase + dr->dr_len - 1) {
1798 1.58 matt subset = true;
1799 1.58 matt }
1800 1.58 matt if (min_addr <= dr->dr_sysbase + dr->dr_len
1801 1.58 matt && max_addr >= dr->dr_sysbase) {
1802 1.58 matt nranges++;
1803 1.58 matt }
1804 1.58 matt }
1805 1.58 matt if (subset) {
1806 1.58 matt *newtag = tag;
1807 1.58 matt /* if the tag must be freed, add a reference */
1808 1.58 matt if (tag->_tag_needs_free)
1809 1.58 matt (tag->_tag_needs_free)++;
1810 1.58 matt return 0;
1811 1.58 matt }
1812 1.58 matt if (nranges == 0) {
1813 1.58 matt nranges = 1;
1814 1.58 matt }
1815 1.58 matt
1816 1.81 matt const size_t tagsize = sizeof(*tag) + nranges * sizeof(*dr);
1817 1.81 matt if ((*newtag = kmem_intr_zalloc(tagsize,
1818 1.81 matt (flags & BUS_DMA_NOWAIT) ? KM_NOSLEEP : KM_SLEEP)) == NULL)
1819 1.58 matt return ENOMEM;
1820 1.58 matt
1821 1.58 matt dr = (void *)(*newtag + 1);
1822 1.58 matt **newtag = *tag;
1823 1.58 matt (*newtag)->_tag_needs_free = 1;
1824 1.58 matt (*newtag)->_ranges = dr;
1825 1.58 matt (*newtag)->_nranges = nranges;
1826 1.58 matt
1827 1.58 matt if (tag->_ranges == NULL) {
1828 1.58 matt dr->dr_sysbase = min_addr;
1829 1.58 matt dr->dr_busbase = min_addr;
1830 1.58 matt dr->dr_len = max_addr + 1 - min_addr;
1831 1.58 matt } else {
1832 1.58 matt for (i = 0; i < nranges; i++) {
1833 1.58 matt if (min_addr > dr->dr_sysbase + dr->dr_len
1834 1.58 matt || max_addr < dr->dr_sysbase)
1835 1.58 matt continue;
1836 1.58 matt dr[0] = tag->_ranges[i];
1837 1.58 matt if (dr->dr_sysbase < min_addr) {
1838 1.58 matt psize_t diff = min_addr - dr->dr_sysbase;
1839 1.58 matt dr->dr_busbase += diff;
1840 1.58 matt dr->dr_len -= diff;
1841 1.58 matt dr->dr_sysbase += diff;
1842 1.58 matt }
1843 1.58 matt if (max_addr != 0xffffffff
1844 1.58 matt && max_addr + 1 < dr->dr_sysbase + dr->dr_len) {
1845 1.58 matt dr->dr_len = max_addr + 1 - dr->dr_sysbase;
1846 1.58 matt }
1847 1.58 matt dr++;
1848 1.58 matt }
1849 1.58 matt }
1850 1.58 matt
1851 1.58 matt return 0;
1852 1.58 matt #else
1853 1.58 matt return EOPNOTSUPP;
1854 1.58 matt #endif /* _ARM32_NEED_BUS_DMA_BOUNCE */
1855 1.58 matt }
1856 1.58 matt
1857 1.58 matt void
1858 1.58 matt _bus_dmatag_destroy(bus_dma_tag_t tag)
1859 1.58 matt {
1860 1.58 matt #ifdef _ARM32_NEED_BUS_DMA_BOUNCE
1861 1.58 matt switch (tag->_tag_needs_free) {
1862 1.58 matt case 0:
1863 1.81 matt break; /* not allocated with kmem */
1864 1.81 matt case 1: {
1865 1.81 matt const size_t tagsize = sizeof(*tag)
1866 1.81 matt + tag->_nranges * sizeof(*tag->_ranges);
1867 1.81 matt kmem_intr_free(tag, tagsize); /* last reference to tag */
1868 1.58 matt break;
1869 1.81 matt }
1870 1.58 matt default:
1871 1.58 matt (tag->_tag_needs_free)--; /* one less reference */
1872 1.58 matt }
1873 1.58 matt #endif
1874 1.58 matt }
1875