cpuswitch.S revision 1.72.2.2 1 /* $NetBSD: cpuswitch.S,v 1.72.2.2 2013/02/25 00:28:24 tls Exp $ */
2
3 /*
4 * Copyright 2003 Wasabi Systems, Inc.
5 * All rights reserved.
6 *
7 * Written by Steve C. Woodford for Wasabi Systems, Inc.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * 3. All advertising materials mentioning features or use of this software
18 * must display the following acknowledgement:
19 * This product includes software developed for the NetBSD Project by
20 * Wasabi Systems, Inc.
21 * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 * or promote products derived from this software without specific prior
23 * written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 * POSSIBILITY OF SUCH DAMAGE.
36 */
37 /*
38 * Copyright (c) 1994-1998 Mark Brinicombe.
39 * Copyright (c) 1994 Brini.
40 * All rights reserved.
41 *
42 * This code is derived from software written for Brini by Mark Brinicombe
43 *
44 * Redistribution and use in source and binary forms, with or without
45 * modification, are permitted provided that the following conditions
46 * are met:
47 * 1. Redistributions of source code must retain the above copyright
48 * notice, this list of conditions and the following disclaimer.
49 * 2. Redistributions in binary form must reproduce the above copyright
50 * notice, this list of conditions and the following disclaimer in the
51 * documentation and/or other materials provided with the distribution.
52 * 3. All advertising materials mentioning features or use of this software
53 * must display the following acknowledgement:
54 * This product includes software developed by Brini.
55 * 4. The name of the company nor the name of the author may be used to
56 * endorse or promote products derived from this software without specific
57 * prior written permission.
58 *
59 * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
60 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
61 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
62 * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
63 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
64 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
65 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
66 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
67 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
68 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
69 * SUCH DAMAGE.
70 *
71 * RiscBSD kernel project
72 *
73 * cpuswitch.S
74 *
75 * cpu switching functions
76 *
77 * Created : 15/10/94
78 */
79
80 #include "opt_armfpe.h"
81 #include "opt_arm32_pmap.h"
82 #include "opt_multiprocessor.h"
83 #include "opt_cpuoptions.h"
84 #include "opt_lockdebug.h"
85
86 #include "assym.h"
87 #include <machine/param.h>
88 #include <machine/frame.h>
89 #include <machine/asm.h>
90 #include <machine/cpu.h>
91
92 RCSID("$NetBSD: cpuswitch.S,v 1.72.2.2 2013/02/25 00:28:24 tls Exp $")
93
94 /* LINTSTUB: include <sys/param.h> */
95
96 #undef IRQdisable
97 #undef IRQenable
98
99 /*
100 * New experimental definitions of IRQdisable and IRQenable
101 * These keep FIQ's enabled since FIQ's are special.
102 */
103
104 #ifdef _ARM_ARCH_6
105 #define IRQdisable cpsid i
106 #define IRQenable cpsie i
107 #else
108 #define IRQdisable \
109 mrs r14, cpsr ; \
110 orr r14, r14, #(I32_bit) ; \
111 msr cpsr_c, r14
112
113 #define IRQenable \
114 mrs r14, cpsr ; \
115 bic r14, r14, #(I32_bit) ; \
116 msr cpsr_c, r14
117
118 #endif
119
120 .text
121 .Lpmap_previous_active_lwp:
122 .word _C_LABEL(pmap_previous_active_lwp)
123
124 /*
125 * struct lwp *
126 * cpu_switchto(struct lwp *current, struct lwp *next)
127 *
128 * Switch to the specified next LWP
129 * Arguments:
130 *
131 * r0 'struct lwp *' of the current LWP (or NULL if exiting)
132 * r1 'struct lwp *' of the LWP to switch to
133 * r2 returning
134 */
135 ENTRY(cpu_switchto)
136 mov ip, sp
137 stmfd sp!, {r4-r7, ip, lr}
138
139 /* move lwps into caller saved registers */
140 mov r6, r1
141 mov r4, r0
142
143 #ifdef TPIDRPRW_IS_CURCPU
144 GET_CURCPU(r3)
145 #elif defined(TPIDRPRW_IS_CURLWP)
146 mcr p15, 0, r0, c13, c0, 4 /* get old lwp (r4 maybe 0) */
147 ldr r3, [r0, #(L_CPU)] /* get cpu from old lwp */
148 #elif !defined(MULTIPROCESSOR)
149 ldr r3, [r6, #L_CPU] /* get cpu from new lwp */
150 #else
151 #error curcpu() method not defined
152 #endif
153
154 /* rem: r3 = curcpu() */
155 /* rem: r4 = old lwp */
156 /* rem: r6 = new lwp */
157
158 #ifndef __HAVE_UNNESTED_INTRS
159 IRQdisable
160 #endif
161
162 #ifdef MULTIPROCESSOR
163 str r3, [r6, #(L_CPU)]
164 #else
165 /* l->l_cpu initialized in fork1() for single-processor */
166 #endif
167
168 #if defined(TPIDRPRW_IS_CURLWP)
169 mcr p15, 0, r6, c13, c0, 4 /* set current lwp */
170 #endif
171 /* We have a new curlwp now so make a note it */
172 str r6, [r3, #(CI_CURLWP)]
173
174 /* Get the new pcb */
175 ldr r7, [r6, #(L_PCB)]
176
177 /* At this point we can allow IRQ's again. */
178 #ifndef __HAVE_UNNESTED_INTRS
179 IRQenable
180 #endif
181
182 /* rem: r3 = curlwp */
183 /* rem: r4 = old lwp */
184 /* rem: r6 = new lwp */
185 /* rem: r7 = new pcb */
186 /* rem: interrupts are enabled */
187
188 /*
189 * If the old lwp on entry to cpu_switchto was zero then the
190 * process that called it was exiting. This means that we do
191 * not need to save the current context. Instead we can jump
192 * straight to restoring the context for the new process.
193 */
194 teq r4, #0
195 beq .Ldo_switch
196
197 /* rem: r3 = curlwp */
198 /* rem: r4 = old lwp */
199 /* rem: r6 = new lwp */
200 /* rem: r7 = new pcb */
201 /* rem: interrupts are enabled */
202
203 /* Save old context */
204
205 /* Get the user structure for the old lwp. */
206 ldr r5, [r4, #(L_PCB)]
207
208 /* Save all the registers in the old lwp's pcb */
209 #if defined(_ARM_ARCH_DWORD_OK)
210 strd r8, [r5, #(PCB_R8)]
211 strd r10, [r5, #(PCB_R10)]
212 strd r12, [r5, #(PCB_R12)]
213 #else
214 add r0, r5, #(PCB_R8)
215 stmia r0, {r8-r13}
216 #endif
217
218 #ifdef _ARM_ARCH_6
219 /*
220 * Save user read/write thread/process id register
221 */
222 mrc p15, 0, r0, c13, c0, 2
223 str r0, [r5, #(PCB_USER_PID_RW)]
224 #endif
225 /*
226 * NOTE: We can now use r8-r13 until it is time to restore
227 * them for the new process.
228 */
229
230 /* rem: r3 = curlwp */
231 /* rem: r4 = old lwp */
232 /* rem: r5 = old pcb */
233 /* rem: r6 = new lwp */
234 /* rem: r7 = new pcb */
235 /* rem: interrupts are enabled */
236
237 /* Restore saved context */
238
239 .Ldo_switch:
240 /* rem: r3 = curlwp */
241 /* rem: r4 = old lwp */
242 /* rem: r6 = new lwp */
243 /* rem: r7 = new pcb */
244 /* rem: interrupts are enabled */
245
246 #ifdef _ARM_ARCH_6
247 /*
248 * Restore user thread/process id registers
249 */
250 ldr r0, [r7, #(PCB_USER_PID_RW)]
251 mcr p15, 0, r0, c13, c0, 2
252 ldr r0, [r6, #(L_PRIVATE)]
253 mcr p15, 0, r0, c13, c0, 3
254 #endif
255
256 #ifdef FPU_VFP
257 /*
258 * If we have a VFP, we need to load FPEXC.
259 */
260 ldr r0, [r3, #(CI_VFP_ID)]
261 cmp r0, #0
262 ldrne r0, [r7, #(PCB_VFP_FPEXC)]
263 mcrne p10, 7, r0, c8, c0, 0
264 #endif
265
266 ldr r5, [r6, #(L_PROC)] /* fetch the proc for below */
267
268 /* Restore all the saved registers */
269 #ifdef __XSCALE__
270 ldr r8, [r7, #(PCB_R8)]
271 ldr r9, [r7, #(PCB_R9)]
272 ldr r10, [r7, #(PCB_R10)]
273 ldr r11, [r7, #(PCB_R11)]
274 ldr r12, [r7, #(PCB_R12)]
275 ldr r13, [r7, #(PCB_KSP)] /* sp */
276 #elif defined(_ARM_ARCH_DWORD_OK)
277 ldrd r8, [r7, #(PCB_R8)]
278 ldrd r10, [r7, #(PCB_R10)]
279 ldrd r12, [r7, #(PCB_R12)] /* sp */
280 #else
281 add r0, r7, #PCB_R8
282 ldmia r0, {r8-r13}
283 #endif
284
285 /* Record the old lwp for pmap_activate()'s benefit */
286 ldr r1, .Lpmap_previous_active_lwp /* XXXSMP */
287 str r4, [r1]
288
289 /* rem: r4 = old lwp */
290 /* rem: r5 = new lwp's proc */
291 /* rem: r6 = new lwp */
292 /* rem: r7 = new pcb */
293
294 /*
295 * Check for restartable atomic sequences (RAS).
296 */
297
298 ldr r2, [r5, #(P_RASLIST)]
299 ldr r1, [r6, #(L_MD_TF)] /* r1 = trapframe (used below) */
300 teq r2, #0 /* p->p_nras == 0? */
301 bne .Lswitch_do_ras /* no, check for one */
302
303 .Lswitch_return:
304 /* cpu_switchto returns the old lwp */
305 mov r0, r4
306 /* lwp_trampoline expects new lwp as it's second argument */
307 mov r1, r6
308
309 #ifdef _ARM_ARCH_7
310 clrex /* cause any subsequent STREX* to fail */
311 #endif
312
313 /*
314 * Pull the registers that got pushed when cpu_switchto() was called,
315 * and return.
316 */
317 ldmfd sp, {r4-r7, sp, pc}
318
319 .Lswitch_do_ras:
320 ldr r1, [r1, #(TF_PC)] /* second ras_lookup() arg */
321 mov r0, r5 /* first ras_lookup() arg */
322 bl _C_LABEL(ras_lookup)
323 cmn r0, #1 /* -1 means "not in a RAS" */
324 ldrne r1, [r6, #(L_MD_TF)]
325 strne r0, [r1, #(TF_PC)]
326 b .Lswitch_return
327
328 ENTRY_NP(lwp_trampoline)
329 /*
330 * cpu_switchto gives us:
331 * arg0(r0) = old lwp
332 * arg1(r1) = new lwp
333 * setup by cpu_lwp_fork:
334 * r4 = func to call
335 * r5 = arg to func
336 * r6 = <unused>
337 * r7 = spsr mode
338 */
339 bl _C_LABEL(lwp_startup)
340
341 mov fp, #0 /* top stack frame */
342 mov r0, r5
343 mov r1, sp
344 #ifdef _ARM_ARCH_5
345 blx r4
346 #else
347 mov lr, pc
348 mov pc, r4
349 #endif
350
351 GET_CPSR(r0)
352 CPSID_I(r0, r0) /* Kill irq's */
353
354 GET_CURCPU(r4) /* for DO_AST */
355 DO_AST_AND_RESTORE_ALIGNMENT_FAULTS
356 PULLFRAME
357
358 movs pc, lr /* Exit */
359
360 AST_ALIGNMENT_FAULT_LOCALS
361
362 #ifdef __HAVE_FAST_SOFTINTS
363 /*
364 * Called at IPL_HIGH
365 * r0 = new lwp
366 * r1 = ipl for softint_dispatch
367 */
368 ENTRY_NP(softint_switch)
369 stmfd sp!, {r4, r6, r7, lr}
370
371 ldr r7, [r0, #L_CPU] /* get curcpu */
372 #if defined(TPIDRPRW_IS_CURLWP)
373 mrc p15, 0, r4, c13, c0, 4 /* get old lwp */
374 #else
375 ldr r4, [r7, #(CI_CURLWP)] /* get old lwp */
376 #endif
377 mrs r6, cpsr /* we need to save this */
378
379 /*
380 * If the soft lwp blocks, it needs to return to softint_tramp
381 */
382 mov r2, sp /* think ip */
383 adr r3, softint_tramp /* think lr */
384 stmfd sp!, {r2-r3}
385 stmfd sp!, {r4-r7}
386
387 mov r5, r0 /* save new lwp */
388
389 ldr r2, [r4, #(L_PCB)] /* get old lwp's pcb */
390
391 /* Save all the registers into the old lwp's pcb */
392 #if defined(__XSCALE__) || defined(_ARM_ARCH_6)
393 strd r8, [r2, #(PCB_R8)]
394 strd r10, [r2, #(PCB_R10)]
395 strd r12, [r2, #(PCB_R12)]
396 #else
397 add r3, r2, #(PCB_R8)
398 stmia r3, {r8-r13}
399 #endif
400
401 /* this is an invariant so load before disabling intrs */
402 ldr r2, [r5, #(L_PCB)] /* get new lwp's pcb */
403
404 #ifndef __HAVE_UNNESTED_INTRS
405 IRQdisable
406 #endif
407 /*
408 * We're switching to a bound LWP so its l_cpu is already correct.
409 */
410 #if defined(TPIDRPRW_IS_CURLWP)
411 mcr p15, 0, r5, c13, c0, 4 /* save new lwp */
412 #endif
413 str r5, [r7, #(CI_CURLWP)] /* save new lwp */
414
415 /*
416 * Normally, we'd get {r8-r13} but since this is a softint lwp
417 * it's existing state doesn't matter. We start the stack just
418 * below the trapframe.
419 */
420 ldr sp, [r5, #(L_MD_TF)] /* get new lwp's stack ptr */
421
422 /* At this point we can allow IRQ's again. */
423 #ifndef __HAVE_UNNESTED_INTRS
424 IRQenable
425 #endif
426
427 /* r1 still has ipl */
428 mov r0, r4 /* r0 has pinned (old) lwp */
429 bl _C_LABEL(softint_dispatch)
430 /*
431 * If we've returned, we need to change everything back and return.
432 */
433 ldr r2, [r4, #(L_PCB)] /* get pinned lwp's pcb */
434
435 #ifndef __HAVE_UNNESTED_INTRS
436 IRQdisable
437 #endif
438 /*
439 * We don't need to restore all the registers since another lwp was
440 * never executed. But we do need the SP from the formerly pinned lwp.
441 */
442
443 #if defined(TPIDRPRW_IS_CURLWP)
444 mcr p15, 0, r4, c13, c0, 4 /* restore pinned lwp */
445 #endif
446 str r4, [r7, #(CI_CURLWP)] /* restore pinned lwp */
447 ldr sp, [r2, #(PCB_KSP)] /* now running on the old stack. */
448
449 /* At this point we can allow IRQ's again. */
450 msr cpsr_c, r6
451
452 /*
453 * Grab the registers that got pushed at the start and return.
454 */
455 ldmfd sp!, {r4-r7, ip, lr} /* eat switch frame */
456 ldmfd sp!, {r4, r6, r7, pc} /* pop stack and return */
457
458 END(softint_switch)
459
460 /*
461 * r0 = previous LWP (the soft lwp)
462 * r4 = original LWP (the current lwp)
463 * r6 = original CPSR
464 * r7 = curcpu()
465 */
466 ENTRY_NP(softint_tramp)
467 ldr r3, [r7, #(CI_MTX_COUNT)] /* readust after mi_switch */
468 add r3, r3, #1
469 str r3, [r7, #(CI_MTX_COUNT)]
470
471 mov r3, #0 /* tell softint_dispatch */
472 str r3, [r0, #(L_CTXSWTCH)] /* the soft lwp blocked */
473
474 msr cpsr_c, r6 /* restore interrupts */
475 ldmfd sp!, {r4, r6, r7, pc} /* pop stack and return */
476 END(softint_tramp)
477 #endif /* __HAVE_FAST_SOFTINTS */
478