Home | History | Annotate | Line # | Download | only in arm32
db_interface.c revision 1.53
      1  1.53     skrll /*	$NetBSD: db_interface.c,v 1.53 2014/10/25 10:58:12 skrll Exp $	*/
      2   1.1      matt 
      3  1.50     skrll /*
      4   1.1      matt  * Copyright (c) 1996 Scott K. Stevens
      5   1.1      matt  *
      6   1.1      matt  * Mach Operating System
      7   1.1      matt  * Copyright (c) 1991,1990 Carnegie Mellon University
      8   1.1      matt  * All Rights Reserved.
      9  1.50     skrll  *
     10   1.1      matt  * Permission to use, copy, modify and distribute this software and its
     11   1.1      matt  * documentation is hereby granted, provided that both the copyright
     12   1.1      matt  * notice and this permission notice appear in all copies of the
     13   1.1      matt  * software, derivative works or modified versions, and any portions
     14   1.1      matt  * thereof, and that both notices appear in supporting documentation.
     15  1.50     skrll  *
     16   1.1      matt  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     17   1.1      matt  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
     18   1.1      matt  * ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     19  1.50     skrll  *
     20   1.1      matt  * Carnegie Mellon requests users of this software to return to
     21  1.50     skrll  *
     22   1.1      matt  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     23   1.1      matt  *  School of Computer Science
     24   1.1      matt  *  Carnegie Mellon University
     25   1.1      matt  *  Pittsburgh PA 15213-3890
     26  1.50     skrll  *
     27   1.1      matt  * any improvements or extensions that they make and grant Carnegie the
     28   1.1      matt  * rights to redistribute these changes.
     29   1.1      matt  *
     30   1.1      matt  *	From: db_interface.c,v 2.4 1991/02/05 17:11:13 mrt (CMU)
     31   1.1      matt  */
     32   1.1      matt 
     33   1.1      matt /*
     34   1.1      matt  * Interface to new debugger.
     35   1.1      matt  */
     36  1.32     lukem 
     37  1.32     lukem #include <sys/cdefs.h>
     38  1.53     skrll __KERNEL_RCSID(0, "$NetBSD: db_interface.c,v 1.53 2014/10/25 10:58:12 skrll Exp $");
     39  1.32     lukem 
     40   1.1      matt #include "opt_ddb.h"
     41  1.24    briggs #include "opt_kgdb.h"
     42   1.1      matt 
     43   1.1      matt #include <sys/param.h>
     44   1.1      matt #include <sys/proc.h>
     45   1.1      matt #include <sys/reboot.h>
     46   1.1      matt #include <sys/systm.h>	/* just for boothowto */
     47   1.1      matt #include <sys/exec.h>
     48  1.51      matt #include <sys/atomic.h>
     49  1.51      matt #include <sys/intr.h>
     50   1.1      matt 
     51   1.1      matt #include <uvm/uvm_extern.h>
     52   1.1      matt 
     53  1.13     chris #include <arm/arm32/db_machdep.h>
     54  1.11   thorpej #include <arm/undefined.h>
     55  1.13     chris #include <ddb/db_access.h>
     56   1.1      matt #include <ddb/db_command.h>
     57   1.1      matt #include <ddb/db_output.h>
     58   1.1      matt #include <ddb/db_variables.h>
     59   1.1      matt #include <ddb/db_sym.h>
     60   1.1      matt #include <ddb/db_extern.h>
     61   1.1      matt #include <ddb/db_interface.h>
     62   1.1      matt #include <dev/cons.h>
     63   1.1      matt 
     64  1.24    briggs #if defined(KGDB) || !defined(DDB)
     65  1.24    briggs #define db_printf	printf
     66  1.24    briggs #endif
     67  1.24    briggs 
     68  1.46       dsl u_int db_fetch_reg(int, db_regs_t *);
     69   1.1      matt 
     70  1.46       dsl int db_trapper(u_int, u_int, trapframe_t *, int);
     71  1.13     chris 
     72   1.1      matt int	db_active = 0;
     73  1.52     skrll db_regs_t ddb_regs;	/* register state */
     74  1.52     skrll db_regs_t *ddb_regp;
     75  1.52     skrll 
     76  1.51      matt #ifdef MULTIPROCESSOR
     77  1.51      matt volatile struct cpu_info *db_onproc;
     78  1.51      matt volatile struct cpu_info *db_newcpu;
     79  1.51      matt #endif
     80  1.51      matt 
     81  1.51      matt 
     82   1.1      matt 
     83   1.1      matt 
     84  1.24    briggs #ifdef DDB
     85   1.1      matt /*
     86   1.1      matt  *  kdb_trap - field a TRACE or BPT trap
     87   1.1      matt  */
     88   1.1      matt int
     89  1.15   thorpej kdb_trap(int type, db_regs_t *regs)
     90   1.1      matt {
     91  1.51      matt 	struct cpu_info * const ci = curcpu();
     92  1.52     skrll 	db_regs_t dbreg;
     93   1.1      matt 	int s;
     94   1.1      matt 
     95   1.1      matt 	switch (type) {
     96   1.1      matt 	case T_BREAKPOINT:	/* breakpoint */
     97   1.1      matt 	case -1:		/* keyboard interrupt */
     98   1.1      matt 		break;
     99  1.51      matt #ifdef MULTIPROCESSOR
    100  1.51      matt 	case -2:
    101  1.51      matt 		/*
    102  1.51      matt 		 * We called to enter ddb from another process but by the time
    103  1.51      matt 		 * we got here, no one was in ddb.  So ignore the request.
    104  1.51      matt 		 */
    105  1.51      matt 		if (db_onproc == NULL)
    106  1.51      matt 			return 1;
    107  1.51      matt 		break;
    108  1.51      matt #endif
    109   1.1      matt 	default:
    110   1.1      matt 		if (db_recover != 0) {
    111  1.31   thorpej 			/* This will longjmp back into db_command_loop() */
    112   1.1      matt 			db_error("Faulted in DDB; continuing...\n");
    113   1.1      matt 			/*NOTREACHED*/
    114   1.1      matt 		}
    115   1.1      matt 	}
    116   1.1      matt 
    117   1.1      matt 	/* Should switch to kdb`s own stack here. */
    118   1.1      matt 
    119  1.51      matt #ifdef MULTIPROCESSOR
    120  1.51      matt 	const bool is_mp_p = ncpu > 1;
    121  1.51      matt 	if (is_mp_p) {
    122  1.51      matt 		/*
    123  1.51      matt 		 * Try to take ownership of DDB.  If we do, tell all other
    124  1.51      matt 		 * CPUs to enter DDB too.
    125  1.51      matt 		 */
    126  1.51      matt 		if (atomic_cas_ptr(&db_onproc, NULL, ci) == NULL) {
    127  1.51      matt 			intr_ipi_send(NULL, IPI_DDB);
    128  1.51      matt 		}
    129  1.51      matt 	}
    130  1.51      matt 	for (;;) {
    131  1.51      matt 		if (is_mp_p) {
    132  1.51      matt 			/*
    133  1.51      matt 			 * While we aren't the master, wait until the master
    134  1.51      matt 			 * gives control to us or exits.  If it exited, we
    135  1.51      matt 			 * just exit to.  Otherwise this cpu will enter DDB.
    136  1.51      matt 			 */
    137  1.51      matt 			membar_consumer();
    138  1.51      matt 			while (db_onproc != ci) {
    139  1.51      matt 				if (db_onproc == NULL)
    140  1.51      matt 					return 1;
    141  1.51      matt #ifdef _ARM_ARCH_6
    142  1.51      matt 				__asm __volatile("wfe");
    143  1.51      matt 				membar_consumer();
    144  1.51      matt #endif
    145  1.51      matt 				if (db_onproc == ci) {
    146  1.51      matt 					printf("%s: switching to %s\n",
    147  1.51      matt 					    __func__, ci->ci_cpuname);
    148  1.51      matt 				}
    149  1.51      matt 			}
    150  1.51      matt 		}
    151  1.51      matt #endif
    152   1.1      matt 
    153  1.51      matt 		s = splhigh();
    154  1.52     skrll 		ci->ci_ddb_regs = &dbreg;
    155  1.52     skrll 		ddb_regp = &dbreg;
    156  1.52     skrll 		ddb_regs = *regs;
    157  1.52     skrll 
    158  1.51      matt 		atomic_inc_32(&db_active);
    159  1.51      matt 		cnpollc(true);
    160  1.51      matt 		db_trap(type, 0/*code*/);
    161  1.51      matt 		cnpollc(false);
    162  1.51      matt 		atomic_dec_32(&db_active);
    163  1.52     skrll 
    164  1.51      matt 		ci->ci_ddb_regs = NULL;
    165  1.52     skrll 		ddb_regp = &dbreg;
    166  1.52     skrll 		*regs = ddb_regs;
    167  1.51      matt 		splx(s);
    168  1.51      matt 
    169  1.51      matt #ifdef MULTIPROCESSOR
    170  1.51      matt 		if (is_mp_p && db_newcpu != NULL) {
    171  1.51      matt 			db_onproc = db_newcpu;
    172  1.51      matt 			db_newcpu = NULL;
    173  1.51      matt #ifdef _ARM_ARCH_6
    174  1.51      matt 			membar_producer();
    175  1.51      matt 			__asm __volatile("sev; sev");
    176  1.51      matt #endif
    177  1.51      matt 			continue;
    178  1.51      matt 		}
    179  1.51      matt 		break;
    180  1.51      matt 	}
    181   1.1      matt 
    182  1.51      matt 	if (is_mp_p) {
    183  1.51      matt 		/*
    184  1.51      matt 		 * We are exiting DDB so there is noone onproc.  Tell
    185  1.51      matt 		 * the other CPUs to exit.
    186  1.51      matt 		 */
    187  1.51      matt 		db_onproc = NULL;
    188  1.51      matt #ifdef _ARM_ARCH_6
    189  1.51      matt 		__asm __volatile("sev; sev");
    190  1.51      matt #endif
    191  1.51      matt 	}
    192  1.51      matt #endif
    193   1.1      matt 
    194   1.1      matt 	return (1);
    195   1.1      matt }
    196  1.24    briggs #endif
    197   1.1      matt 
    198  1.24    briggs int
    199  1.15   thorpej db_validate_address(vaddr_t addr)
    200   1.1      matt {
    201   1.1      matt 	struct proc *p = curproc;
    202  1.14   thorpej 	struct pmap *pmap;
    203   1.1      matt 
    204  1.23       scw 	if (!p || !p->p_vmspace || !p->p_vmspace->vm_map.pmap ||
    205  1.23       scw #ifndef ARM32_NEW_VM_LAYOUT
    206  1.29   thorpej 	    addr >= VM_MAXUSER_ADDRESS
    207  1.23       scw #else
    208  1.29   thorpej 	    addr >= VM_MIN_KERNEL_ADDRESS
    209  1.23       scw #endif
    210  1.29   thorpej 	   )
    211  1.14   thorpej 		pmap = pmap_kernel();
    212   1.1      matt 	else
    213  1.14   thorpej 		pmap = p->p_vmspace->vm_map.pmap;
    214   1.1      matt 
    215  1.42   thorpej 	return (pmap_extract(pmap, addr, NULL) == false);
    216   1.1      matt }
    217   1.1      matt 
    218   1.1      matt /*
    219   1.1      matt  * Read bytes from kernel address space for debugger.
    220   1.1      matt  */
    221   1.1      matt void
    222  1.47       dsl db_read_bytes(vaddr_t addr, size_t size, char *data)
    223   1.1      matt {
    224  1.30       scw 	char	*src = (char *)addr;
    225   1.1      matt 
    226  1.30       scw 	if (db_validate_address((u_int)src)) {
    227  1.30       scw 		db_printf("address %p is invalid\n", src);
    228  1.30       scw 		return;
    229  1.30       scw 	}
    230  1.30       scw 
    231  1.30       scw 	if (size == 4 && (addr & 3) == 0 && ((uintptr_t)data & 3) == 0) {
    232  1.30       scw 		*((int*)data) = *((int*)src);
    233  1.30       scw 		return;
    234  1.30       scw 	}
    235  1.30       scw 
    236  1.30       scw 	if (size == 2 && (addr & 1) == 0 && ((uintptr_t)data & 1) == 0) {
    237  1.30       scw 		*((short*)data) = *((short*)src);
    238  1.30       scw 		return;
    239  1.30       scw 	}
    240  1.14   thorpej 
    241  1.14   thorpej 	while (size-- > 0) {
    242   1.1      matt 		if (db_validate_address((u_int)src)) {
    243   1.1      matt 			db_printf("address %p is invalid\n", src);
    244   1.1      matt 			return;
    245   1.1      matt 		}
    246   1.1      matt 		*data++ = *src++;
    247   1.1      matt 	}
    248   1.1      matt }
    249   1.1      matt 
    250   1.1      matt static void
    251  1.37       uwe db_write_text(vaddr_t addr, size_t size, const char *data)
    252  1.50     skrll {
    253  1.15   thorpej 	struct pmap *pmap = pmap_kernel();
    254  1.15   thorpej 	pd_entry_t *pde, oldpde, tmppde;
    255  1.15   thorpej 	pt_entry_t *pte, oldpte, tmppte;
    256  1.15   thorpej 	vaddr_t pgva;
    257  1.15   thorpej 	size_t limit, savesize;
    258  1.15   thorpej 	char *dst;
    259  1.34     chris 
    260  1.34     chris 	/* XXX: gcc */
    261  1.34     chris 	oldpte = 0;
    262   1.1      matt 
    263  1.15   thorpej 	if ((savesize = size) == 0)
    264  1.15   thorpej 		return;
    265  1.15   thorpej 
    266  1.15   thorpej 	dst = (char *) addr;
    267   1.1      matt 
    268  1.15   thorpej 	do {
    269  1.15   thorpej 		/* Get the PDE of the current VA. */
    270  1.42   thorpej 		if (pmap_get_pde_pte(pmap, (vaddr_t) dst, &pde, &pte) == false)
    271  1.23       scw 			goto no_mapping;
    272  1.18   thorpej 		switch ((oldpde = *pde) & L1_TYPE_MASK) {
    273  1.18   thorpej 		case L1_TYPE_S:
    274  1.18   thorpej 			pgva = (vaddr_t)dst & L1_S_FRAME;
    275  1.18   thorpej 			limit = L1_S_SIZE - ((vaddr_t)dst & L1_S_OFFSET);
    276  1.15   thorpej 
    277  1.48  jmcneill 			tmppde = l1pte_set_writable(oldpde);
    278  1.15   thorpej 			*pde = tmppde;
    279  1.22   thorpej 			PTE_SYNC(pde);
    280  1.15   thorpej 			break;
    281  1.15   thorpej 
    282  1.18   thorpej 		case L1_TYPE_C:
    283  1.18   thorpej 			pgva = (vaddr_t)dst & L2_S_FRAME;
    284  1.18   thorpej 			limit = L2_S_SIZE - ((vaddr_t)dst & L2_S_OFFSET);
    285  1.15   thorpej 
    286  1.23       scw 			if (pte == NULL)
    287  1.23       scw 				goto no_mapping;
    288  1.15   thorpej 			oldpte = *pte;
    289  1.48  jmcneill 			tmppte = l2pte_set_writable(oldpte);
    290  1.15   thorpej 			*pte = tmppte;
    291  1.22   thorpej 			PTE_SYNC(pte);
    292  1.15   thorpej 			break;
    293  1.15   thorpej 
    294  1.15   thorpej 		default:
    295  1.23       scw 		no_mapping:
    296  1.15   thorpej 			printf(" address 0x%08lx not a valid page\n",
    297  1.15   thorpej 			    (vaddr_t) dst);
    298  1.15   thorpej 			return;
    299  1.15   thorpej 		}
    300  1.15   thorpej 		cpu_tlb_flushD_SE(pgva);
    301  1.16   thorpej 		cpu_cpwait();
    302   1.1      matt 
    303  1.15   thorpej 		if (limit > size)
    304  1.15   thorpej 			limit = size;
    305  1.15   thorpej 		size -= limit;
    306   1.1      matt 
    307  1.15   thorpej 		/*
    308  1.15   thorpej 		 * Page is now writable.  Do as much access as we
    309  1.15   thorpej 		 * can in this page.
    310  1.15   thorpej 		 */
    311  1.15   thorpej 		for (; limit > 0; limit--)
    312  1.15   thorpej 			*dst++ = *data++;
    313   1.1      matt 
    314  1.15   thorpej 		/*
    315  1.15   thorpej 		 * Restore old mapping permissions.
    316  1.15   thorpej 		 */
    317  1.18   thorpej 		switch (oldpde & L1_TYPE_MASK) {
    318  1.18   thorpej 		case L1_TYPE_S:
    319  1.15   thorpej 			*pde = oldpde;
    320  1.22   thorpej 			PTE_SYNC(pde);
    321  1.15   thorpej 			break;
    322  1.15   thorpej 
    323  1.18   thorpej 		case L1_TYPE_C:
    324  1.15   thorpej 			*pte = oldpte;
    325  1.22   thorpej 			PTE_SYNC(pte);
    326  1.15   thorpej 			break;
    327  1.15   thorpej 		}
    328  1.15   thorpej 		cpu_tlb_flushD_SE(pgva);
    329  1.16   thorpej 		cpu_cpwait();
    330  1.15   thorpej 	} while (size != 0);
    331   1.1      matt 
    332  1.15   thorpej 	/* Sync the I-cache. */
    333  1.17   thorpej 	cpu_icache_sync_range(addr, savesize);
    334   1.1      matt }
    335   1.1      matt 
    336   1.1      matt /*
    337   1.1      matt  * Write bytes to kernel address space for debugger.
    338   1.1      matt  */
    339   1.1      matt void
    340  1.37       uwe db_write_bytes(vaddr_t addr, size_t size, const char *data)
    341   1.1      matt {
    342  1.27   thorpej 	extern char kernel_text[];
    343  1.15   thorpej 	extern char etext[];
    344  1.15   thorpej 	char *dst;
    345  1.15   thorpej 	size_t loop;
    346  1.15   thorpej 
    347  1.15   thorpej 	/* If any part is in kernel text, use db_write_text() */
    348  1.27   thorpej 	if (addr >= (vaddr_t) kernel_text && addr < (vaddr_t) etext) {
    349  1.15   thorpej 		db_write_text(addr, size, data);
    350  1.15   thorpej 		return;
    351  1.15   thorpej 	}
    352   1.1      matt 
    353   1.1      matt 	dst = (char *)addr;
    354  1.30       scw 	if (db_validate_address((u_int)dst)) {
    355  1.30       scw 		db_printf("address %p is invalid\n", dst);
    356  1.30       scw 		return;
    357  1.30       scw 	}
    358  1.30       scw 
    359  1.30       scw 	if (size == 4 && (addr & 3) == 0 && ((uintptr_t)data & 3) == 0)
    360  1.37       uwe 		*((int*)dst) = *((const int *)data);
    361  1.30       scw 	else
    362  1.30       scw 	if (size == 2 && (addr & 1) == 0 && ((uintptr_t)data & 1) == 0)
    363  1.37       uwe 		*((short*)dst) = *((const short *)data);
    364  1.30       scw 	else {
    365  1.30       scw 		loop = size;
    366  1.30       scw 		while (loop-- > 0) {
    367  1.30       scw 			if (db_validate_address((u_int)dst)) {
    368  1.30       scw 				db_printf("address %p is invalid\n", dst);
    369  1.30       scw 				return;
    370  1.30       scw 			}
    371  1.30       scw 			*dst++ = *data++;
    372   1.1      matt 		}
    373   1.1      matt 	}
    374  1.30       scw 
    375   1.1      matt 	/* make sure the caches and memory are in sync */
    376  1.17   thorpej 	cpu_icache_sync_range(addr, size);
    377   1.1      matt 
    378   1.1      matt 	/* In case the current page tables have been modified ... */
    379   1.1      matt 	cpu_tlb_flushID();
    380  1.16   thorpej 	cpu_cpwait();
    381   1.1      matt }
    382   1.1      matt 
    383  1.28       bsh #ifdef DDB
    384   1.1      matt void
    385  1.15   thorpej cpu_Debugger(void)
    386   1.1      matt {
    387  1.39     perry 	__asm(".word	0xe7ffffff");
    388   1.1      matt }
    389   1.1      matt 
    390   1.1      matt int
    391  1.15   thorpej db_trapper(u_int addr, u_int inst, trapframe_t *frame, int fault_code)
    392   1.1      matt {
    393  1.15   thorpej 
    394   1.1      matt 	if (fault_code == 0) {
    395   1.1      matt 		if ((inst & ~INSN_COND_MASK) == (BKPT_INST & ~INSN_COND_MASK))
    396   1.1      matt 			kdb_trap(T_BREAKPOINT, frame);
    397   1.1      matt 		else
    398   1.1      matt 			kdb_trap(-1, frame);
    399   1.1      matt 	} else
    400   1.1      matt 		return (1);
    401   1.1      matt 	return (0);
    402   1.1      matt }
    403   1.1      matt 
    404   1.1      matt extern u_int esym;
    405   1.1      matt extern u_int end;
    406   1.1      matt 
    407   1.3     bjh21 static struct undefined_handler db_uh;
    408   1.3     bjh21 
    409   1.1      matt void
    410  1.15   thorpej db_machine_init(void)
    411   1.1      matt {
    412   1.1      matt 
    413   1.3     bjh21 	/*
    414   1.3     bjh21 	 * We get called before malloc() is available, so supply a static
    415   1.3     bjh21 	 * struct undefined_handler.
    416   1.3     bjh21 	 */
    417   1.3     bjh21 	db_uh.uh_handler = db_trapper;
    418  1.35  rearnsha 	install_coproc_handler_static(CORE_UNKNOWN_HANDLER, &db_uh);
    419   1.1      matt }
    420  1.24    briggs #endif
    421   1.1      matt 
    422   1.1      matt u_int
    423  1.36        he db_fetch_reg(int reg, db_regs_t *regs)
    424   1.1      matt {
    425   1.1      matt 
    426   1.1      matt 	switch (reg) {
    427   1.1      matt 	case 0:
    428  1.36        he 		return (regs->tf_r0);
    429   1.1      matt 	case 1:
    430  1.36        he 		return (regs->tf_r1);
    431   1.1      matt 	case 2:
    432  1.36        he 		return (regs->tf_r2);
    433   1.1      matt 	case 3:
    434  1.36        he 		return (regs->tf_r3);
    435   1.1      matt 	case 4:
    436  1.36        he 		return (regs->tf_r4);
    437   1.1      matt 	case 5:
    438  1.36        he 		return (regs->tf_r5);
    439   1.1      matt 	case 6:
    440  1.36        he 		return (regs->tf_r6);
    441   1.1      matt 	case 7:
    442  1.36        he 		return (regs->tf_r7);
    443   1.1      matt 	case 8:
    444  1.36        he 		return (regs->tf_r8);
    445   1.1      matt 	case 9:
    446  1.36        he 		return (regs->tf_r9);
    447   1.1      matt 	case 10:
    448  1.36        he 		return (regs->tf_r10);
    449   1.1      matt 	case 11:
    450  1.36        he 		return (regs->tf_r11);
    451   1.1      matt 	case 12:
    452  1.36        he 		return (regs->tf_r12);
    453   1.1      matt 	case 13:
    454  1.36        he 		return (regs->tf_svc_sp);
    455   1.1      matt 	case 14:
    456  1.36        he 		return (regs->tf_svc_lr);
    457   1.1      matt 	case 15:
    458  1.36        he 		return (regs->tf_pc);
    459   1.1      matt 	default:
    460   1.1      matt 		panic("db_fetch_reg: botch");
    461   1.1      matt 	}
    462   1.1      matt }
    463   1.1      matt 
    464   1.1      matt u_int
    465  1.36        he branch_taken(u_int insn, u_int pc, db_regs_t *regs)
    466   1.1      matt {
    467   1.1      matt 	u_int addr, nregs;
    468   1.1      matt 
    469   1.1      matt 	switch ((insn >> 24) & 0xf) {
    470   1.1      matt 	case 0xa:	/* b ... */
    471   1.1      matt 	case 0xb:	/* bl ... */
    472   1.1      matt 		addr = ((insn << 2) & 0x03ffffff);
    473   1.1      matt 		if (addr & 0x02000000)
    474   1.1      matt 			addr |= 0xfc000000;
    475   1.1      matt 		return (pc + 8 + addr);
    476   1.1      matt 	case 0x7:	/* ldr pc, [pc, reg, lsl #2] */
    477  1.36        he 		addr = db_fetch_reg(insn & 0xf, regs);
    478   1.1      matt 		addr = pc + 8 + (addr << 2);
    479   1.1      matt 		db_read_bytes(addr, 4, (char *)&addr);
    480   1.1      matt 		return (addr);
    481  1.41  christos 	case 0x5:	/* ldr pc, [reg] */
    482  1.41  christos 		addr = db_fetch_reg((insn >> 16) & 0xf, regs);
    483  1.41  christos 		db_read_bytes(addr, 4, (char *)&addr);
    484  1.41  christos 		return (addr);
    485   1.1      matt 	case 0x1:	/* mov pc, reg */
    486  1.36        he 		addr = db_fetch_reg(insn & 0xf, regs);
    487   1.1      matt 		return (addr);
    488   1.1      matt 	case 0x8:	/* ldmxx reg, {..., pc} */
    489   1.1      matt 	case 0x9:
    490  1.36        he 		addr = db_fetch_reg((insn >> 16) & 0xf, regs);
    491   1.1      matt 		nregs = (insn  & 0x5555) + ((insn  >> 1) & 0x5555);
    492   1.1      matt 		nregs = (nregs & 0x3333) + ((nregs >> 2) & 0x3333);
    493   1.1      matt 		nregs = (nregs + (nregs >> 4)) & 0x0f0f;
    494   1.1      matt 		nregs = (nregs + (nregs >> 8)) & 0x001f;
    495   1.1      matt 		switch ((insn >> 23) & 0x3) {
    496   1.1      matt 		case 0x0:	/* ldmda */
    497   1.1      matt 			addr = addr - 0;
    498   1.1      matt 			break;
    499   1.1      matt 		case 0x1:	/* ldmia */
    500   1.1      matt 			addr = addr + 0 + ((nregs - 1) << 2);
    501   1.1      matt 			break;
    502   1.1      matt 		case 0x2:	/* ldmdb */
    503   1.1      matt 			addr = addr - 4;
    504   1.1      matt 			break;
    505   1.1      matt 		case 0x3:	/* ldmib */
    506   1.1      matt 			addr = addr + 4 + ((nregs - 1) << 2);
    507   1.1      matt 			break;
    508   1.1      matt 		}
    509   1.1      matt 		db_read_bytes(addr, 4, (char *)&addr);
    510   1.1      matt 		return (addr);
    511   1.1      matt 	default:
    512   1.1      matt 		panic("branch_taken: botch");
    513   1.1      matt 	}
    514   1.1      matt }
    515