Home | History | Annotate | Line # | Download | only in arm32
db_interface.c revision 1.58
      1  1.58       chs /*	$NetBSD: db_interface.c,v 1.58 2018/05/28 21:05:00 chs Exp $	*/
      2   1.1      matt 
      3  1.50     skrll /*
      4   1.1      matt  * Copyright (c) 1996 Scott K. Stevens
      5   1.1      matt  *
      6   1.1      matt  * Mach Operating System
      7   1.1      matt  * Copyright (c) 1991,1990 Carnegie Mellon University
      8   1.1      matt  * All Rights Reserved.
      9  1.50     skrll  *
     10   1.1      matt  * Permission to use, copy, modify and distribute this software and its
     11   1.1      matt  * documentation is hereby granted, provided that both the copyright
     12   1.1      matt  * notice and this permission notice appear in all copies of the
     13   1.1      matt  * software, derivative works or modified versions, and any portions
     14   1.1      matt  * thereof, and that both notices appear in supporting documentation.
     15  1.50     skrll  *
     16   1.1      matt  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     17   1.1      matt  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
     18   1.1      matt  * ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     19  1.50     skrll  *
     20   1.1      matt  * Carnegie Mellon requests users of this software to return to
     21  1.50     skrll  *
     22   1.1      matt  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     23   1.1      matt  *  School of Computer Science
     24   1.1      matt  *  Carnegie Mellon University
     25   1.1      matt  *  Pittsburgh PA 15213-3890
     26  1.50     skrll  *
     27   1.1      matt  * any improvements or extensions that they make and grant Carnegie the
     28   1.1      matt  * rights to redistribute these changes.
     29   1.1      matt  *
     30   1.1      matt  *	From: db_interface.c,v 2.4 1991/02/05 17:11:13 mrt (CMU)
     31   1.1      matt  */
     32   1.1      matt 
     33   1.1      matt /*
     34   1.1      matt  * Interface to new debugger.
     35   1.1      matt  */
     36  1.32     lukem 
     37  1.32     lukem #include <sys/cdefs.h>
     38  1.58       chs __KERNEL_RCSID(0, "$NetBSD: db_interface.c,v 1.58 2018/05/28 21:05:00 chs Exp $");
     39  1.32     lukem 
     40   1.1      matt #include "opt_ddb.h"
     41  1.24    briggs #include "opt_kgdb.h"
     42  1.54     skrll #include "opt_multiprocessor.h"
     43   1.1      matt 
     44   1.1      matt #include <sys/param.h>
     45   1.1      matt #include <sys/proc.h>
     46   1.1      matt #include <sys/reboot.h>
     47   1.1      matt #include <sys/systm.h>	/* just for boothowto */
     48   1.1      matt #include <sys/exec.h>
     49  1.51      matt #include <sys/atomic.h>
     50  1.51      matt #include <sys/intr.h>
     51   1.1      matt 
     52   1.1      matt #include <uvm/uvm_extern.h>
     53   1.1      matt 
     54  1.13     chris #include <arm/arm32/db_machdep.h>
     55  1.11   thorpej #include <arm/undefined.h>
     56  1.13     chris #include <ddb/db_access.h>
     57   1.1      matt #include <ddb/db_command.h>
     58   1.1      matt #include <ddb/db_output.h>
     59   1.1      matt #include <ddb/db_variables.h>
     60   1.1      matt #include <ddb/db_sym.h>
     61   1.1      matt #include <ddb/db_extern.h>
     62   1.1      matt #include <ddb/db_interface.h>
     63   1.1      matt #include <dev/cons.h>
     64   1.1      matt 
     65  1.24    briggs #if defined(KGDB) || !defined(DDB)
     66  1.24    briggs #define db_printf	printf
     67  1.24    briggs #endif
     68  1.24    briggs 
     69  1.46       dsl u_int db_fetch_reg(int, db_regs_t *);
     70   1.1      matt 
     71  1.46       dsl int db_trapper(u_int, u_int, trapframe_t *, int);
     72  1.13     chris 
     73   1.1      matt int	db_active = 0;
     74  1.52     skrll db_regs_t ddb_regs;	/* register state */
     75  1.52     skrll db_regs_t *ddb_regp;
     76  1.52     skrll 
     77  1.51      matt #ifdef MULTIPROCESSOR
     78  1.51      matt volatile struct cpu_info *db_onproc;
     79  1.51      matt volatile struct cpu_info *db_newcpu;
     80  1.51      matt #endif
     81  1.51      matt 
     82  1.51      matt 
     83   1.1      matt 
     84   1.1      matt 
     85  1.24    briggs #ifdef DDB
     86   1.1      matt /*
     87   1.1      matt  *  kdb_trap - field a TRACE or BPT trap
     88   1.1      matt  */
     89   1.1      matt int
     90  1.15   thorpej kdb_trap(int type, db_regs_t *regs)
     91   1.1      matt {
     92  1.51      matt 	struct cpu_info * const ci = curcpu();
     93  1.52     skrll 	db_regs_t dbreg;
     94   1.1      matt 	int s;
     95   1.1      matt 
     96   1.1      matt 	switch (type) {
     97   1.1      matt 	case T_BREAKPOINT:	/* breakpoint */
     98   1.1      matt 	case -1:		/* keyboard interrupt */
     99   1.1      matt 		break;
    100  1.51      matt #ifdef MULTIPROCESSOR
    101  1.51      matt 	case -2:
    102  1.51      matt 		/*
    103  1.51      matt 		 * We called to enter ddb from another process but by the time
    104  1.51      matt 		 * we got here, no one was in ddb.  So ignore the request.
    105  1.51      matt 		 */
    106  1.51      matt 		if (db_onproc == NULL)
    107  1.51      matt 			return 1;
    108  1.51      matt 		break;
    109  1.51      matt #endif
    110   1.1      matt 	default:
    111   1.1      matt 		if (db_recover != 0) {
    112  1.31   thorpej 			/* This will longjmp back into db_command_loop() */
    113   1.1      matt 			db_error("Faulted in DDB; continuing...\n");
    114   1.1      matt 			/*NOTREACHED*/
    115   1.1      matt 		}
    116   1.1      matt 	}
    117   1.1      matt 
    118   1.1      matt 	/* Should switch to kdb`s own stack here. */
    119   1.1      matt 
    120  1.51      matt #ifdef MULTIPROCESSOR
    121  1.51      matt 	const bool is_mp_p = ncpu > 1;
    122  1.51      matt 	if (is_mp_p) {
    123  1.51      matt 		/*
    124  1.51      matt 		 * Try to take ownership of DDB.  If we do, tell all other
    125  1.51      matt 		 * CPUs to enter DDB too.
    126  1.51      matt 		 */
    127  1.51      matt 		if (atomic_cas_ptr(&db_onproc, NULL, ci) == NULL) {
    128  1.51      matt 			intr_ipi_send(NULL, IPI_DDB);
    129  1.51      matt 		}
    130  1.51      matt 	}
    131  1.51      matt 	for (;;) {
    132  1.51      matt 		if (is_mp_p) {
    133  1.51      matt 			/*
    134  1.51      matt 			 * While we aren't the master, wait until the master
    135  1.51      matt 			 * gives control to us or exits.  If it exited, we
    136  1.55     skrll 			 * just exit too.  Otherwise this cpu will enter DDB.
    137  1.51      matt 			 */
    138  1.51      matt 			membar_consumer();
    139  1.51      matt 			while (db_onproc != ci) {
    140  1.51      matt 				if (db_onproc == NULL)
    141  1.51      matt 					return 1;
    142  1.51      matt #ifdef _ARM_ARCH_6
    143  1.51      matt 				__asm __volatile("wfe");
    144  1.51      matt 				membar_consumer();
    145  1.51      matt #endif
    146  1.51      matt 				if (db_onproc == ci) {
    147  1.51      matt 					printf("%s: switching to %s\n",
    148  1.51      matt 					    __func__, ci->ci_cpuname);
    149  1.51      matt 				}
    150  1.51      matt 			}
    151  1.51      matt 		}
    152  1.51      matt #endif
    153   1.1      matt 
    154  1.51      matt 		s = splhigh();
    155  1.52     skrll 		ci->ci_ddb_regs = &dbreg;
    156  1.52     skrll 		ddb_regp = &dbreg;
    157  1.52     skrll 		ddb_regs = *regs;
    158  1.52     skrll 
    159  1.51      matt 		atomic_inc_32(&db_active);
    160  1.51      matt 		cnpollc(true);
    161  1.51      matt 		db_trap(type, 0/*code*/);
    162  1.51      matt 		cnpollc(false);
    163  1.51      matt 		atomic_dec_32(&db_active);
    164  1.52     skrll 
    165  1.51      matt 		ci->ci_ddb_regs = NULL;
    166  1.52     skrll 		ddb_regp = &dbreg;
    167  1.52     skrll 		*regs = ddb_regs;
    168  1.51      matt 		splx(s);
    169  1.51      matt 
    170  1.51      matt #ifdef MULTIPROCESSOR
    171  1.51      matt 		if (is_mp_p && db_newcpu != NULL) {
    172  1.51      matt 			db_onproc = db_newcpu;
    173  1.51      matt 			db_newcpu = NULL;
    174  1.51      matt #ifdef _ARM_ARCH_6
    175  1.51      matt 			membar_producer();
    176  1.51      matt 			__asm __volatile("sev; sev");
    177  1.51      matt #endif
    178  1.51      matt 			continue;
    179  1.51      matt 		}
    180  1.51      matt 		break;
    181  1.51      matt 	}
    182   1.1      matt 
    183  1.51      matt 	if (is_mp_p) {
    184  1.51      matt 		/*
    185  1.51      matt 		 * We are exiting DDB so there is noone onproc.  Tell
    186  1.51      matt 		 * the other CPUs to exit.
    187  1.51      matt 		 */
    188  1.51      matt 		db_onproc = NULL;
    189  1.51      matt #ifdef _ARM_ARCH_6
    190  1.51      matt 		__asm __volatile("sev; sev");
    191  1.51      matt #endif
    192  1.51      matt 	}
    193  1.51      matt #endif
    194   1.1      matt 
    195  1.56     skrll 	return 1;
    196   1.1      matt }
    197  1.24    briggs #endif
    198   1.1      matt 
    199  1.24    briggs int
    200  1.15   thorpej db_validate_address(vaddr_t addr)
    201   1.1      matt {
    202   1.1      matt 	struct proc *p = curproc;
    203  1.14   thorpej 	struct pmap *pmap;
    204   1.1      matt 
    205  1.23       scw 	if (!p || !p->p_vmspace || !p->p_vmspace->vm_map.pmap ||
    206  1.29   thorpej 	    addr >= VM_MIN_KERNEL_ADDRESS
    207  1.29   thorpej 	   )
    208  1.14   thorpej 		pmap = pmap_kernel();
    209   1.1      matt 	else
    210  1.14   thorpej 		pmap = p->p_vmspace->vm_map.pmap;
    211   1.1      matt 
    212  1.42   thorpej 	return (pmap_extract(pmap, addr, NULL) == false);
    213   1.1      matt }
    214   1.1      matt 
    215   1.1      matt /*
    216   1.1      matt  * Read bytes from kernel address space for debugger.
    217   1.1      matt  */
    218   1.1      matt void
    219  1.47       dsl db_read_bytes(vaddr_t addr, size_t size, char *data)
    220   1.1      matt {
    221  1.30       scw 	char	*src = (char *)addr;
    222   1.1      matt 
    223  1.30       scw 	if (db_validate_address((u_int)src)) {
    224  1.30       scw 		db_printf("address %p is invalid\n", src);
    225  1.30       scw 		return;
    226  1.30       scw 	}
    227  1.30       scw 
    228  1.30       scw 	if (size == 4 && (addr & 3) == 0 && ((uintptr_t)data & 3) == 0) {
    229  1.30       scw 		*((int*)data) = *((int*)src);
    230  1.30       scw 		return;
    231  1.30       scw 	}
    232  1.30       scw 
    233  1.30       scw 	if (size == 2 && (addr & 1) == 0 && ((uintptr_t)data & 1) == 0) {
    234  1.30       scw 		*((short*)data) = *((short*)src);
    235  1.30       scw 		return;
    236  1.30       scw 	}
    237  1.14   thorpej 
    238  1.14   thorpej 	while (size-- > 0) {
    239   1.1      matt 		if (db_validate_address((u_int)src)) {
    240   1.1      matt 			db_printf("address %p is invalid\n", src);
    241   1.1      matt 			return;
    242   1.1      matt 		}
    243   1.1      matt 		*data++ = *src++;
    244   1.1      matt 	}
    245   1.1      matt }
    246   1.1      matt 
    247   1.1      matt static void
    248  1.37       uwe db_write_text(vaddr_t addr, size_t size, const char *data)
    249  1.50     skrll {
    250   1.1      matt 
    251  1.58       chs 	ktext_write((void *)addr, data, size);
    252   1.1      matt }
    253   1.1      matt 
    254   1.1      matt /*
    255   1.1      matt  * Write bytes to kernel address space for debugger.
    256   1.1      matt  */
    257   1.1      matt void
    258  1.37       uwe db_write_bytes(vaddr_t addr, size_t size, const char *data)
    259   1.1      matt {
    260  1.27   thorpej 	extern char kernel_text[];
    261  1.15   thorpej 	extern char etext[];
    262  1.15   thorpej 	char *dst;
    263  1.15   thorpej 	size_t loop;
    264  1.15   thorpej 
    265  1.15   thorpej 	/* If any part is in kernel text, use db_write_text() */
    266  1.27   thorpej 	if (addr >= (vaddr_t) kernel_text && addr < (vaddr_t) etext) {
    267  1.15   thorpej 		db_write_text(addr, size, data);
    268  1.15   thorpej 		return;
    269  1.15   thorpej 	}
    270   1.1      matt 
    271   1.1      matt 	dst = (char *)addr;
    272  1.30       scw 	if (db_validate_address((u_int)dst)) {
    273  1.30       scw 		db_printf("address %p is invalid\n", dst);
    274  1.30       scw 		return;
    275  1.30       scw 	}
    276  1.30       scw 
    277  1.30       scw 	if (size == 4 && (addr & 3) == 0 && ((uintptr_t)data & 3) == 0)
    278  1.37       uwe 		*((int*)dst) = *((const int *)data);
    279  1.30       scw 	else
    280  1.30       scw 	if (size == 2 && (addr & 1) == 0 && ((uintptr_t)data & 1) == 0)
    281  1.37       uwe 		*((short*)dst) = *((const short *)data);
    282  1.30       scw 	else {
    283  1.30       scw 		loop = size;
    284  1.30       scw 		while (loop-- > 0) {
    285  1.30       scw 			if (db_validate_address((u_int)dst)) {
    286  1.30       scw 				db_printf("address %p is invalid\n", dst);
    287  1.30       scw 				return;
    288  1.30       scw 			}
    289  1.30       scw 			*dst++ = *data++;
    290   1.1      matt 		}
    291   1.1      matt 	}
    292  1.30       scw 
    293   1.1      matt 	/* make sure the caches and memory are in sync */
    294  1.17   thorpej 	cpu_icache_sync_range(addr, size);
    295   1.1      matt 
    296   1.1      matt 	/* In case the current page tables have been modified ... */
    297   1.1      matt 	cpu_tlb_flushID();
    298  1.16   thorpej 	cpu_cpwait();
    299   1.1      matt }
    300   1.1      matt 
    301  1.28       bsh #ifdef DDB
    302   1.1      matt void
    303  1.15   thorpej cpu_Debugger(void)
    304   1.1      matt {
    305  1.39     perry 	__asm(".word	0xe7ffffff");
    306   1.1      matt }
    307   1.1      matt 
    308   1.1      matt int
    309  1.15   thorpej db_trapper(u_int addr, u_int inst, trapframe_t *frame, int fault_code)
    310   1.1      matt {
    311  1.15   thorpej 
    312   1.1      matt 	if (fault_code == 0) {
    313   1.1      matt 		if ((inst & ~INSN_COND_MASK) == (BKPT_INST & ~INSN_COND_MASK))
    314   1.1      matt 			kdb_trap(T_BREAKPOINT, frame);
    315   1.1      matt 		else
    316   1.1      matt 			kdb_trap(-1, frame);
    317   1.1      matt 	} else
    318  1.56     skrll 		return 1;
    319  1.56     skrll 	return 0;
    320   1.1      matt }
    321   1.1      matt 
    322   1.1      matt extern u_int esym;
    323   1.1      matt extern u_int end;
    324   1.1      matt 
    325   1.3     bjh21 static struct undefined_handler db_uh;
    326   1.3     bjh21 
    327   1.1      matt void
    328  1.15   thorpej db_machine_init(void)
    329   1.1      matt {
    330   1.1      matt 
    331   1.3     bjh21 	/*
    332   1.3     bjh21 	 * We get called before malloc() is available, so supply a static
    333   1.3     bjh21 	 * struct undefined_handler.
    334   1.3     bjh21 	 */
    335   1.3     bjh21 	db_uh.uh_handler = db_trapper;
    336  1.35  rearnsha 	install_coproc_handler_static(CORE_UNKNOWN_HANDLER, &db_uh);
    337   1.1      matt }
    338  1.24    briggs #endif
    339   1.1      matt 
    340   1.1      matt u_int
    341  1.36        he db_fetch_reg(int reg, db_regs_t *regs)
    342   1.1      matt {
    343   1.1      matt 
    344   1.1      matt 	switch (reg) {
    345   1.1      matt 	case 0:
    346  1.56     skrll 		return regs->tf_r0;
    347   1.1      matt 	case 1:
    348  1.56     skrll 		return regs->tf_r1;
    349   1.1      matt 	case 2:
    350  1.56     skrll 		return regs->tf_r2;
    351   1.1      matt 	case 3:
    352  1.56     skrll 		return regs->tf_r3;
    353   1.1      matt 	case 4:
    354  1.56     skrll 		return regs->tf_r4;
    355   1.1      matt 	case 5:
    356  1.56     skrll 		return regs->tf_r5;
    357   1.1      matt 	case 6:
    358  1.56     skrll 		return regs->tf_r6;
    359   1.1      matt 	case 7:
    360  1.56     skrll 		return regs->tf_r7;
    361   1.1      matt 	case 8:
    362  1.56     skrll 		return regs->tf_r8;
    363   1.1      matt 	case 9:
    364  1.56     skrll 		return regs->tf_r9;
    365   1.1      matt 	case 10:
    366  1.56     skrll 		return regs->tf_r10;
    367   1.1      matt 	case 11:
    368  1.56     skrll 		return regs->tf_r11;
    369   1.1      matt 	case 12:
    370  1.56     skrll 		return regs->tf_r12;
    371   1.1      matt 	case 13:
    372  1.56     skrll 		return regs->tf_svc_sp;
    373   1.1      matt 	case 14:
    374  1.56     skrll 		return regs->tf_svc_lr;
    375   1.1      matt 	case 15:
    376  1.56     skrll 		return regs->tf_pc;
    377   1.1      matt 	default:
    378   1.1      matt 		panic("db_fetch_reg: botch");
    379   1.1      matt 	}
    380   1.1      matt }
    381   1.1      matt 
    382   1.1      matt u_int
    383  1.36        he branch_taken(u_int insn, u_int pc, db_regs_t *regs)
    384   1.1      matt {
    385   1.1      matt 	u_int addr, nregs;
    386   1.1      matt 
    387   1.1      matt 	switch ((insn >> 24) & 0xf) {
    388   1.1      matt 	case 0xa:	/* b ... */
    389   1.1      matt 	case 0xb:	/* bl ... */
    390   1.1      matt 		addr = ((insn << 2) & 0x03ffffff);
    391   1.1      matt 		if (addr & 0x02000000)
    392   1.1      matt 			addr |= 0xfc000000;
    393  1.56     skrll 		return pc + 8 + addr;
    394   1.1      matt 	case 0x7:	/* ldr pc, [pc, reg, lsl #2] */
    395  1.36        he 		addr = db_fetch_reg(insn & 0xf, regs);
    396   1.1      matt 		addr = pc + 8 + (addr << 2);
    397   1.1      matt 		db_read_bytes(addr, 4, (char *)&addr);
    398  1.56     skrll 		return addr;
    399  1.41  christos 	case 0x5:	/* ldr pc, [reg] */
    400  1.41  christos 		addr = db_fetch_reg((insn >> 16) & 0xf, regs);
    401  1.41  christos 		db_read_bytes(addr, 4, (char *)&addr);
    402  1.56     skrll 		return addr;
    403   1.1      matt 	case 0x1:	/* mov pc, reg */
    404  1.36        he 		addr = db_fetch_reg(insn & 0xf, regs);
    405  1.56     skrll 		return addr;
    406   1.1      matt 	case 0x8:	/* ldmxx reg, {..., pc} */
    407   1.1      matt 	case 0x9:
    408  1.36        he 		addr = db_fetch_reg((insn >> 16) & 0xf, regs);
    409   1.1      matt 		nregs = (insn  & 0x5555) + ((insn  >> 1) & 0x5555);
    410   1.1      matt 		nregs = (nregs & 0x3333) + ((nregs >> 2) & 0x3333);
    411   1.1      matt 		nregs = (nregs + (nregs >> 4)) & 0x0f0f;
    412   1.1      matt 		nregs = (nregs + (nregs >> 8)) & 0x001f;
    413   1.1      matt 		switch ((insn >> 23) & 0x3) {
    414   1.1      matt 		case 0x0:	/* ldmda */
    415   1.1      matt 			addr = addr - 0;
    416   1.1      matt 			break;
    417   1.1      matt 		case 0x1:	/* ldmia */
    418   1.1      matt 			addr = addr + 0 + ((nregs - 1) << 2);
    419   1.1      matt 			break;
    420   1.1      matt 		case 0x2:	/* ldmdb */
    421   1.1      matt 			addr = addr - 4;
    422   1.1      matt 			break;
    423   1.1      matt 		case 0x3:	/* ldmib */
    424   1.1      matt 			addr = addr + 4 + ((nregs - 1) << 2);
    425   1.1      matt 			break;
    426   1.1      matt 		}
    427   1.1      matt 		db_read_bytes(addr, 4, (char *)&addr);
    428  1.56     skrll 		return addr;
    429   1.1      matt 	default:
    430   1.1      matt 		panic("branch_taken: botch");
    431   1.1      matt 	}
    432   1.1      matt }
    433