db_interface.c revision 1.65 1 1.65 skrll /* $NetBSD: db_interface.c,v 1.65 2023/08/02 14:36:39 skrll Exp $ */
2 1.1 matt
3 1.50 skrll /*
4 1.1 matt * Copyright (c) 1996 Scott K. Stevens
5 1.1 matt *
6 1.1 matt * Mach Operating System
7 1.1 matt * Copyright (c) 1991,1990 Carnegie Mellon University
8 1.1 matt * All Rights Reserved.
9 1.50 skrll *
10 1.1 matt * Permission to use, copy, modify and distribute this software and its
11 1.1 matt * documentation is hereby granted, provided that both the copyright
12 1.1 matt * notice and this permission notice appear in all copies of the
13 1.1 matt * software, derivative works or modified versions, and any portions
14 1.1 matt * thereof, and that both notices appear in supporting documentation.
15 1.50 skrll *
16 1.1 matt * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
17 1.1 matt * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
18 1.1 matt * ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
19 1.50 skrll *
20 1.1 matt * Carnegie Mellon requests users of this software to return to
21 1.50 skrll *
22 1.1 matt * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
23 1.1 matt * School of Computer Science
24 1.1 matt * Carnegie Mellon University
25 1.1 matt * Pittsburgh PA 15213-3890
26 1.50 skrll *
27 1.1 matt * any improvements or extensions that they make and grant Carnegie the
28 1.1 matt * rights to redistribute these changes.
29 1.1 matt *
30 1.1 matt * From: db_interface.c,v 2.4 1991/02/05 17:11:13 mrt (CMU)
31 1.1 matt */
32 1.1 matt
33 1.1 matt /*
34 1.1 matt * Interface to new debugger.
35 1.1 matt */
36 1.32 lukem
37 1.32 lukem #include <sys/cdefs.h>
38 1.65 skrll __KERNEL_RCSID(0, "$NetBSD: db_interface.c,v 1.65 2023/08/02 14:36:39 skrll Exp $");
39 1.32 lukem
40 1.1 matt #include "opt_ddb.h"
41 1.24 briggs #include "opt_kgdb.h"
42 1.54 skrll #include "opt_multiprocessor.h"
43 1.1 matt
44 1.1 matt #include <sys/param.h>
45 1.60 skrll
46 1.60 skrll #include <sys/atomic.h>
47 1.60 skrll #include <sys/exec.h>
48 1.60 skrll #include <sys/intr.h>
49 1.1 matt #include <sys/proc.h>
50 1.1 matt #include <sys/reboot.h>
51 1.1 matt #include <sys/systm.h> /* just for boothowto */
52 1.1 matt
53 1.1 matt #include <uvm/uvm_extern.h>
54 1.1 matt
55 1.13 chris #include <arm/arm32/db_machdep.h>
56 1.11 thorpej #include <arm/undefined.h>
57 1.64 riastrad
58 1.13 chris #include <ddb/db_access.h>
59 1.64 riastrad #include <ddb/db_active.h>
60 1.1 matt #include <ddb/db_command.h>
61 1.1 matt #include <ddb/db_output.h>
62 1.1 matt #include <ddb/db_variables.h>
63 1.1 matt #include <ddb/db_sym.h>
64 1.1 matt #include <ddb/db_extern.h>
65 1.1 matt #include <ddb/db_interface.h>
66 1.64 riastrad
67 1.1 matt #include <dev/cons.h>
68 1.1 matt
69 1.24 briggs #if defined(KGDB) || !defined(DDB)
70 1.24 briggs #define db_printf printf
71 1.24 briggs #endif
72 1.24 briggs
73 1.46 dsl u_int db_fetch_reg(int, db_regs_t *);
74 1.1 matt
75 1.46 dsl int db_trapper(u_int, u_int, trapframe_t *, int);
76 1.13 chris
77 1.1 matt int db_active = 0;
78 1.52 skrll db_regs_t ddb_regs; /* register state */
79 1.52 skrll db_regs_t *ddb_regp;
80 1.52 skrll
81 1.51 matt #ifdef MULTIPROCESSOR
82 1.51 matt volatile struct cpu_info *db_onproc;
83 1.51 matt volatile struct cpu_info *db_newcpu;
84 1.51 matt #endif
85 1.51 matt
86 1.51 matt
87 1.1 matt
88 1.1 matt
89 1.24 briggs #ifdef DDB
90 1.1 matt /*
91 1.1 matt * kdb_trap - field a TRACE or BPT trap
92 1.1 matt */
93 1.1 matt int
94 1.15 thorpej kdb_trap(int type, db_regs_t *regs)
95 1.1 matt {
96 1.51 matt struct cpu_info * const ci = curcpu();
97 1.52 skrll db_regs_t dbreg;
98 1.1 matt int s;
99 1.1 matt
100 1.1 matt switch (type) {
101 1.1 matt case T_BREAKPOINT: /* breakpoint */
102 1.1 matt case -1: /* keyboard interrupt */
103 1.1 matt break;
104 1.51 matt #ifdef MULTIPROCESSOR
105 1.51 matt case -2:
106 1.51 matt /*
107 1.51 matt * We called to enter ddb from another process but by the time
108 1.51 matt * we got here, no one was in ddb. So ignore the request.
109 1.51 matt */
110 1.51 matt if (db_onproc == NULL)
111 1.51 matt return 1;
112 1.51 matt break;
113 1.51 matt #endif
114 1.1 matt default:
115 1.1 matt if (db_recover != 0) {
116 1.31 thorpej /* This will longjmp back into db_command_loop() */
117 1.1 matt db_error("Faulted in DDB; continuing...\n");
118 1.1 matt /*NOTREACHED*/
119 1.1 matt }
120 1.1 matt }
121 1.1 matt
122 1.1 matt /* Should switch to kdb`s own stack here. */
123 1.1 matt
124 1.51 matt #ifdef MULTIPROCESSOR
125 1.51 matt const bool is_mp_p = ncpu > 1;
126 1.51 matt if (is_mp_p) {
127 1.51 matt /*
128 1.51 matt * Try to take ownership of DDB. If we do, tell all other
129 1.51 matt * CPUs to enter DDB too.
130 1.51 matt */
131 1.51 matt if (atomic_cas_ptr(&db_onproc, NULL, ci) == NULL) {
132 1.51 matt intr_ipi_send(NULL, IPI_DDB);
133 1.51 matt }
134 1.51 matt }
135 1.51 matt for (;;) {
136 1.51 matt if (is_mp_p) {
137 1.51 matt /*
138 1.51 matt * While we aren't the master, wait until the master
139 1.51 matt * gives control to us or exits. If it exited, we
140 1.55 skrll * just exit too. Otherwise this cpu will enter DDB.
141 1.51 matt */
142 1.51 matt membar_consumer();
143 1.51 matt while (db_onproc != ci) {
144 1.51 matt if (db_onproc == NULL)
145 1.51 matt return 1;
146 1.51 matt #ifdef _ARM_ARCH_6
147 1.51 matt __asm __volatile("wfe");
148 1.51 matt membar_consumer();
149 1.51 matt #endif
150 1.51 matt if (db_onproc == ci) {
151 1.51 matt printf("%s: switching to %s\n",
152 1.51 matt __func__, ci->ci_cpuname);
153 1.51 matt }
154 1.51 matt }
155 1.51 matt }
156 1.51 matt #endif
157 1.1 matt
158 1.51 matt s = splhigh();
159 1.52 skrll ci->ci_ddb_regs = &dbreg;
160 1.52 skrll ddb_regp = &dbreg;
161 1.52 skrll ddb_regs = *regs;
162 1.52 skrll
163 1.51 matt atomic_inc_32(&db_active);
164 1.51 matt cnpollc(true);
165 1.51 matt db_trap(type, 0/*code*/);
166 1.51 matt cnpollc(false);
167 1.51 matt atomic_dec_32(&db_active);
168 1.52 skrll
169 1.51 matt ci->ci_ddb_regs = NULL;
170 1.52 skrll ddb_regp = &dbreg;
171 1.52 skrll *regs = ddb_regs;
172 1.51 matt splx(s);
173 1.51 matt
174 1.51 matt #ifdef MULTIPROCESSOR
175 1.51 matt if (is_mp_p && db_newcpu != NULL) {
176 1.51 matt db_onproc = db_newcpu;
177 1.51 matt db_newcpu = NULL;
178 1.63 skrll dsb(ishst);
179 1.63 skrll sev();
180 1.51 matt continue;
181 1.51 matt }
182 1.51 matt break;
183 1.51 matt }
184 1.1 matt
185 1.51 matt if (is_mp_p) {
186 1.51 matt /*
187 1.51 matt * We are exiting DDB so there is noone onproc. Tell
188 1.51 matt * the other CPUs to exit.
189 1.51 matt */
190 1.51 matt db_onproc = NULL;
191 1.63 skrll dsb(ishst);
192 1.63 skrll sev();
193 1.51 matt }
194 1.51 matt #endif
195 1.1 matt
196 1.56 skrll return 1;
197 1.1 matt }
198 1.24 briggs #endif
199 1.1 matt
200 1.24 briggs int
201 1.15 thorpej db_validate_address(vaddr_t addr)
202 1.1 matt {
203 1.1 matt struct proc *p = curproc;
204 1.14 thorpej struct pmap *pmap;
205 1.1 matt
206 1.23 scw if (!p || !p->p_vmspace || !p->p_vmspace->vm_map.pmap ||
207 1.29 thorpej addr >= VM_MIN_KERNEL_ADDRESS
208 1.29 thorpej )
209 1.14 thorpej pmap = pmap_kernel();
210 1.1 matt else
211 1.14 thorpej pmap = p->p_vmspace->vm_map.pmap;
212 1.1 matt
213 1.61 skrll return pmap_extract(pmap, addr, NULL) == false;
214 1.1 matt }
215 1.1 matt
216 1.1 matt /*
217 1.1 matt * Read bytes from kernel address space for debugger.
218 1.1 matt */
219 1.1 matt void
220 1.47 dsl db_read_bytes(vaddr_t addr, size_t size, char *data)
221 1.1 matt {
222 1.30 scw char *src = (char *)addr;
223 1.1 matt
224 1.30 scw if (db_validate_address((u_int)src)) {
225 1.30 scw db_printf("address %p is invalid\n", src);
226 1.30 scw return;
227 1.30 scw }
228 1.30 scw
229 1.30 scw if (size == 4 && (addr & 3) == 0 && ((uintptr_t)data & 3) == 0) {
230 1.30 scw *((int*)data) = *((int*)src);
231 1.30 scw return;
232 1.30 scw }
233 1.30 scw
234 1.30 scw if (size == 2 && (addr & 1) == 0 && ((uintptr_t)data & 1) == 0) {
235 1.30 scw *((short*)data) = *((short*)src);
236 1.30 scw return;
237 1.30 scw }
238 1.14 thorpej
239 1.14 thorpej while (size-- > 0) {
240 1.1 matt if (db_validate_address((u_int)src)) {
241 1.1 matt db_printf("address %p is invalid\n", src);
242 1.1 matt return;
243 1.1 matt }
244 1.1 matt *data++ = *src++;
245 1.1 matt }
246 1.1 matt }
247 1.1 matt
248 1.1 matt static void
249 1.37 uwe db_write_text(vaddr_t addr, size_t size, const char *data)
250 1.50 skrll {
251 1.1 matt
252 1.58 chs ktext_write((void *)addr, data, size);
253 1.1 matt }
254 1.1 matt
255 1.1 matt /*
256 1.1 matt * Write bytes to kernel address space for debugger.
257 1.1 matt */
258 1.1 matt void
259 1.37 uwe db_write_bytes(vaddr_t addr, size_t size, const char *data)
260 1.1 matt {
261 1.27 thorpej extern char kernel_text[];
262 1.15 thorpej extern char etext[];
263 1.15 thorpej char *dst;
264 1.15 thorpej size_t loop;
265 1.15 thorpej
266 1.15 thorpej /* If any part is in kernel text, use db_write_text() */
267 1.27 thorpej if (addr >= (vaddr_t) kernel_text && addr < (vaddr_t) etext) {
268 1.15 thorpej db_write_text(addr, size, data);
269 1.15 thorpej return;
270 1.15 thorpej }
271 1.1 matt
272 1.1 matt dst = (char *)addr;
273 1.30 scw if (db_validate_address((u_int)dst)) {
274 1.30 scw db_printf("address %p is invalid\n", dst);
275 1.30 scw return;
276 1.30 scw }
277 1.30 scw
278 1.30 scw if (size == 4 && (addr & 3) == 0 && ((uintptr_t)data & 3) == 0)
279 1.65 skrll *((int *)dst) = *((const int *)data);
280 1.30 scw else
281 1.30 scw if (size == 2 && (addr & 1) == 0 && ((uintptr_t)data & 1) == 0)
282 1.65 skrll *((short *)dst) = *((const short *)data);
283 1.30 scw else {
284 1.30 scw loop = size;
285 1.30 scw while (loop-- > 0) {
286 1.30 scw if (db_validate_address((u_int)dst)) {
287 1.30 scw db_printf("address %p is invalid\n", dst);
288 1.30 scw return;
289 1.30 scw }
290 1.30 scw *dst++ = *data++;
291 1.1 matt }
292 1.1 matt }
293 1.30 scw
294 1.1 matt /* make sure the caches and memory are in sync */
295 1.17 thorpej cpu_icache_sync_range(addr, size);
296 1.1 matt
297 1.1 matt /* In case the current page tables have been modified ... */
298 1.1 matt cpu_tlb_flushID();
299 1.16 thorpej cpu_cpwait();
300 1.1 matt }
301 1.1 matt
302 1.28 bsh #ifdef DDB
303 1.1 matt void
304 1.15 thorpej cpu_Debugger(void)
305 1.1 matt {
306 1.62 rin #ifdef _ARM_ARCH_BE8
307 1.62 rin __asm(".word 0xffffffe7");
308 1.62 rin #else
309 1.39 perry __asm(".word 0xe7ffffff");
310 1.59 rin #endif
311 1.1 matt }
312 1.1 matt
313 1.1 matt int
314 1.15 thorpej db_trapper(u_int addr, u_int inst, trapframe_t *frame, int fault_code)
315 1.1 matt {
316 1.15 thorpej
317 1.1 matt if (fault_code == 0) {
318 1.1 matt if ((inst & ~INSN_COND_MASK) == (BKPT_INST & ~INSN_COND_MASK))
319 1.1 matt kdb_trap(T_BREAKPOINT, frame);
320 1.1 matt else
321 1.1 matt kdb_trap(-1, frame);
322 1.1 matt } else
323 1.56 skrll return 1;
324 1.56 skrll return 0;
325 1.1 matt }
326 1.1 matt
327 1.1 matt extern u_int esym;
328 1.1 matt extern u_int end;
329 1.1 matt
330 1.3 bjh21 static struct undefined_handler db_uh;
331 1.3 bjh21
332 1.1 matt void
333 1.15 thorpej db_machine_init(void)
334 1.1 matt {
335 1.1 matt
336 1.3 bjh21 /*
337 1.3 bjh21 * We get called before malloc() is available, so supply a static
338 1.3 bjh21 * struct undefined_handler.
339 1.3 bjh21 */
340 1.3 bjh21 db_uh.uh_handler = db_trapper;
341 1.35 rearnsha install_coproc_handler_static(CORE_UNKNOWN_HANDLER, &db_uh);
342 1.1 matt }
343 1.24 briggs #endif
344 1.1 matt
345 1.1 matt u_int
346 1.36 he db_fetch_reg(int reg, db_regs_t *regs)
347 1.1 matt {
348 1.1 matt
349 1.1 matt switch (reg) {
350 1.1 matt case 0:
351 1.56 skrll return regs->tf_r0;
352 1.1 matt case 1:
353 1.56 skrll return regs->tf_r1;
354 1.1 matt case 2:
355 1.56 skrll return regs->tf_r2;
356 1.1 matt case 3:
357 1.56 skrll return regs->tf_r3;
358 1.1 matt case 4:
359 1.56 skrll return regs->tf_r4;
360 1.1 matt case 5:
361 1.56 skrll return regs->tf_r5;
362 1.1 matt case 6:
363 1.56 skrll return regs->tf_r6;
364 1.1 matt case 7:
365 1.56 skrll return regs->tf_r7;
366 1.1 matt case 8:
367 1.56 skrll return regs->tf_r8;
368 1.1 matt case 9:
369 1.56 skrll return regs->tf_r9;
370 1.1 matt case 10:
371 1.56 skrll return regs->tf_r10;
372 1.1 matt case 11:
373 1.56 skrll return regs->tf_r11;
374 1.1 matt case 12:
375 1.56 skrll return regs->tf_r12;
376 1.1 matt case 13:
377 1.56 skrll return regs->tf_svc_sp;
378 1.1 matt case 14:
379 1.56 skrll return regs->tf_svc_lr;
380 1.1 matt case 15:
381 1.56 skrll return regs->tf_pc;
382 1.1 matt default:
383 1.1 matt panic("db_fetch_reg: botch");
384 1.1 matt }
385 1.1 matt }
386 1.1 matt
387 1.1 matt u_int
388 1.36 he branch_taken(u_int insn, u_int pc, db_regs_t *regs)
389 1.1 matt {
390 1.1 matt u_int addr, nregs;
391 1.1 matt
392 1.1 matt switch ((insn >> 24) & 0xf) {
393 1.1 matt case 0xa: /* b ... */
394 1.1 matt case 0xb: /* bl ... */
395 1.1 matt addr = ((insn << 2) & 0x03ffffff);
396 1.1 matt if (addr & 0x02000000)
397 1.1 matt addr |= 0xfc000000;
398 1.56 skrll return pc + 8 + addr;
399 1.1 matt case 0x7: /* ldr pc, [pc, reg, lsl #2] */
400 1.36 he addr = db_fetch_reg(insn & 0xf, regs);
401 1.1 matt addr = pc + 8 + (addr << 2);
402 1.1 matt db_read_bytes(addr, 4, (char *)&addr);
403 1.56 skrll return addr;
404 1.41 christos case 0x5: /* ldr pc, [reg] */
405 1.41 christos addr = db_fetch_reg((insn >> 16) & 0xf, regs);
406 1.41 christos db_read_bytes(addr, 4, (char *)&addr);
407 1.56 skrll return addr;
408 1.1 matt case 0x1: /* mov pc, reg */
409 1.36 he addr = db_fetch_reg(insn & 0xf, regs);
410 1.56 skrll return addr;
411 1.1 matt case 0x8: /* ldmxx reg, {..., pc} */
412 1.1 matt case 0x9:
413 1.36 he addr = db_fetch_reg((insn >> 16) & 0xf, regs);
414 1.1 matt nregs = (insn & 0x5555) + ((insn >> 1) & 0x5555);
415 1.1 matt nregs = (nregs & 0x3333) + ((nregs >> 2) & 0x3333);
416 1.1 matt nregs = (nregs + (nregs >> 4)) & 0x0f0f;
417 1.1 matt nregs = (nregs + (nregs >> 8)) & 0x001f;
418 1.1 matt switch ((insn >> 23) & 0x3) {
419 1.1 matt case 0x0: /* ldmda */
420 1.1 matt addr = addr - 0;
421 1.1 matt break;
422 1.1 matt case 0x1: /* ldmia */
423 1.1 matt addr = addr + 0 + ((nregs - 1) << 2);
424 1.1 matt break;
425 1.1 matt case 0x2: /* ldmdb */
426 1.1 matt addr = addr - 4;
427 1.1 matt break;
428 1.1 matt case 0x3: /* ldmib */
429 1.1 matt addr = addr + 4 + ((nregs - 1) << 2);
430 1.1 matt break;
431 1.1 matt }
432 1.1 matt db_read_bytes(addr, 4, (char *)&addr);
433 1.56 skrll return addr;
434 1.1 matt default:
435 1.1 matt panic("branch_taken: botch");
436 1.1 matt }
437 1.1 matt }
438