Home | History | Annotate | Line # | Download | only in arm32
db_machdep.c revision 1.24
      1  1.24     skrll /*	$NetBSD: db_machdep.c,v 1.24 2017/04/25 09:02:34 skrll Exp $	*/
      2   1.1      matt 
      3  1.17     skrll /*
      4   1.1      matt  * Copyright (c) 1996 Mark Brinicombe
      5   1.1      matt  *
      6   1.1      matt  * Mach Operating System
      7   1.1      matt  * Copyright (c) 1991,1990 Carnegie Mellon University
      8   1.1      matt  * All Rights Reserved.
      9  1.17     skrll  *
     10   1.1      matt  * Permission to use, copy, modify and distribute this software and its
     11   1.1      matt  * documentation is hereby granted, provided that both the copyright
     12   1.1      matt  * notice and this permission notice appear in all copies of the
     13   1.1      matt  * software, derivative works or modified versions, and any portions
     14   1.1      matt  * thereof, and that both notices appear in supporting documentation.
     15  1.17     skrll  *
     16   1.1      matt  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     17   1.1      matt  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
     18   1.1      matt  * ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     19  1.17     skrll  *
     20   1.1      matt  * Carnegie Mellon requests users of this software to return to
     21  1.17     skrll  *
     22   1.1      matt  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     23   1.1      matt  *  School of Computer Science
     24   1.1      matt  *  Carnegie Mellon University
     25   1.1      matt  *  Pittsburgh PA 15213-3890
     26  1.17     skrll  *
     27   1.1      matt  * any improvements or extensions that they make and grant Carnegie the
     28   1.1      matt  * rights to redistribute these changes.
     29   1.1      matt  */
     30   1.8     lukem 
     31  1.20     skrll #ifdef _KERNEL_OPT
     32  1.19      matt #include "opt_multiprocessor.h"
     33  1.20     skrll #endif
     34  1.19      matt 
     35   1.8     lukem #include <sys/cdefs.h>
     36  1.24     skrll __KERNEL_RCSID(0, "$NetBSD: db_machdep.c,v 1.24 2017/04/25 09:02:34 skrll Exp $");
     37   1.1      matt 
     38   1.1      matt #include <sys/param.h>
     39  1.19      matt #include <sys/cpu.h>
     40   1.1      matt #include <sys/proc.h>
     41   1.1      matt #include <sys/vnode.h>
     42   1.1      matt #include <sys/systm.h>
     43   1.1      matt 
     44   1.7     chris #include <arm/arm32/db_machdep.h>
     45  1.13  christos #include <arm/cpufunc.h>
     46   1.1      matt 
     47   1.1      matt #include <ddb/db_access.h>
     48   1.1      matt #include <ddb/db_sym.h>
     49   1.1      matt #include <ddb/db_output.h>
     50  1.13  christos #include <ddb/db_variables.h>
     51  1.13  christos #include <ddb/db_command.h>
     52  1.19      matt #include <ddb/db_run.h>
     53   1.1      matt 
     54  1.20     skrll #ifndef _KERNEL
     55  1.20     skrll #include <stddef.h>
     56  1.20     skrll #endif
     57  1.20     skrll 
     58  1.14     skrll #ifdef _KERNEL
     59  1.13  christos static long nil;
     60   1.1      matt 
     61  1.13  christos int db_access_und_sp(const struct db_variable *, db_expr_t *, int);
     62  1.13  christos int db_access_abt_sp(const struct db_variable *, db_expr_t *, int);
     63  1.13  christos int db_access_irq_sp(const struct db_variable *, db_expr_t *, int);
     64  1.14     skrll #endif
     65  1.13  christos 
     66  1.19      matt static int
     67  1.19      matt ddb_reg_var(const struct db_variable *v, db_expr_t *ep, int op)
     68  1.19      matt {
     69  1.21     skrll 	register_t * const rp = (register_t *)DDB_REGS;
     70  1.19      matt 	if (op == DB_VAR_SET) {
     71  1.19      matt 		rp[(uintptr_t)v->valuep] = *ep;
     72  1.19      matt 	} else {
     73  1.19      matt 		*ep = rp[(uintptr_t)v->valuep];
     74  1.19      matt 	}
     75  1.19      matt 	return 0;
     76  1.19      matt }
     77  1.19      matt 
     78  1.19      matt 
     79  1.19      matt #define XO(f) ((long *)(offsetof(db_regs_t, f) / sizeof(register_t)))
     80  1.13  christos const struct db_variable db_regs[] = {
     81  1.19      matt 	{ "spsr", XO(tf_spsr), ddb_reg_var, NULL },
     82  1.19      matt 	{ "r0", XO(tf_r0), ddb_reg_var, NULL },
     83  1.19      matt 	{ "r1", XO(tf_r1), ddb_reg_var, NULL },
     84  1.19      matt 	{ "r2", XO(tf_r2), ddb_reg_var, NULL },
     85  1.19      matt 	{ "r3", XO(tf_r3), ddb_reg_var, NULL },
     86  1.19      matt 	{ "r4", XO(tf_r4), ddb_reg_var, NULL },
     87  1.19      matt 	{ "r5", XO(tf_r5), ddb_reg_var, NULL },
     88  1.19      matt 	{ "r6", XO(tf_r6), ddb_reg_var, NULL },
     89  1.19      matt 	{ "r7", XO(tf_r7), ddb_reg_var, NULL },
     90  1.19      matt 	{ "r8", XO(tf_r8), ddb_reg_var, NULL },
     91  1.19      matt 	{ "r9", XO(tf_r9), ddb_reg_var, NULL },
     92  1.19      matt 	{ "r10", XO(tf_r10), ddb_reg_var, NULL },
     93  1.19      matt 	{ "r11", XO(tf_r11), ddb_reg_var, NULL },
     94  1.19      matt 	{ "r12", XO(tf_r12), ddb_reg_var, NULL },
     95  1.19      matt 	{ "usr_sp", XO(tf_usr_sp), ddb_reg_var, NULL },
     96  1.19      matt 	{ "usr_lr", XO(tf_usr_lr), ddb_reg_var, NULL },
     97  1.19      matt 	{ "svc_sp", XO(tf_svc_sp), ddb_reg_var, NULL },
     98  1.19      matt 	{ "svc_lr", XO(tf_svc_lr), ddb_reg_var, NULL },
     99  1.19      matt 	{ "pc", XO(tf_pc), ddb_reg_var, NULL },
    100  1.14     skrll #ifdef _KERNEL
    101  1.13  christos 	{ "und_sp", &nil, db_access_und_sp, NULL },
    102  1.13  christos 	{ "abt_sp", &nil, db_access_abt_sp, NULL },
    103  1.13  christos 	{ "irq_sp", &nil, db_access_irq_sp, NULL },
    104  1.14     skrll #endif
    105  1.13  christos };
    106  1.19      matt #undef XO
    107  1.13  christos 
    108  1.13  christos const struct db_variable * const db_eregs = db_regs + sizeof(db_regs)/sizeof(db_regs[0]);
    109  1.13  christos 
    110  1.13  christos const struct db_command db_machine_command_table[] = {
    111  1.13  christos 	{ DDB_ADD_CMD("frame",	db_show_frame_cmd,	0,
    112  1.13  christos 			"Displays the contents of a trapframe",
    113  1.13  christos 			"[address]",
    114  1.13  christos 			"   address:\taddress of trapfame to display")},
    115  1.13  christos #ifdef _KERNEL
    116  1.15      matt 	{ DDB_ADD_CMD("fault",	db_show_fault_cmd,	0,
    117  1.15      matt 			"Displays the fault registers",
    118  1.15      matt 		     	NULL,NULL) },
    119  1.13  christos #endif
    120  1.18      matt #if defined(_KERNEL) && (defined(CPU_CORTEXA5) || defined(CPU_CORTEXA7))
    121  1.18      matt 	{ DDB_ADD_CMD("tlb",	db_show_tlb_cmd,	0,
    122  1.18      matt 			"Displays the TLB",
    123  1.18      matt 		     	NULL,NULL) },
    124  1.18      matt #endif
    125  1.19      matt #if defined(_KERNEL) && defined(MULTIPROCESSOR)
    126  1.19      matt 	{ DDB_ADD_CMD("cpu",	db_switch_cpu_cmd,	0,
    127  1.19      matt 			"switch to a different cpu",
    128  1.19      matt 		     	NULL,NULL) },
    129  1.19      matt #endif
    130  1.19      matt 
    131  1.13  christos #ifdef ARM32_DB_COMMANDS
    132  1.13  christos 	ARM32_DB_COMMANDS,
    133  1.13  christos #endif
    134  1.13  christos 	{ DDB_ADD_CMD(NULL,     NULL,           0,NULL,NULL,NULL) }
    135  1.13  christos };
    136  1.13  christos 
    137  1.14     skrll #ifdef _KERNEL
    138  1.13  christos int
    139  1.13  christos db_access_und_sp(const struct db_variable *vp, db_expr_t *valp, int rw)
    140  1.13  christos {
    141  1.13  christos 
    142  1.13  christos 	if (rw == DB_VAR_GET)
    143  1.13  christos 		*valp = get_stackptr(PSR_UND32_MODE);
    144  1.13  christos 	return(0);
    145  1.13  christos }
    146  1.13  christos 
    147  1.13  christos int
    148  1.13  christos db_access_abt_sp(const struct db_variable *vp, db_expr_t *valp, int rw)
    149  1.13  christos {
    150  1.13  christos 
    151  1.13  christos 	if (rw == DB_VAR_GET)
    152  1.13  christos 		*valp = get_stackptr(PSR_ABT32_MODE);
    153  1.13  christos 	return(0);
    154  1.13  christos }
    155  1.13  christos 
    156  1.13  christos int
    157  1.13  christos db_access_irq_sp(const struct db_variable *vp, db_expr_t *valp, int rw)
    158  1.13  christos {
    159  1.13  christos 
    160  1.13  christos 	if (rw == DB_VAR_GET)
    161  1.13  christos 		*valp = get_stackptr(PSR_IRQ32_MODE);
    162  1.13  christos 	return(0);
    163  1.13  christos }
    164  1.13  christos 
    165   1.1      matt void
    166  1.15      matt db_show_fault_cmd(db_expr_t addr, bool have_addr, db_expr_t count, const char *modif)
    167  1.15      matt {
    168  1.18      matt 	db_printf("DFAR=%#x DFSR=%#x IFAR=%#x IFSR=%#x\n",
    169  1.15      matt 	    armreg_dfar_read(), armreg_dfsr_read(),
    170  1.18      matt 	    armreg_ifar_read(), armreg_ifsr_read());
    171  1.18      matt 	db_printf("CONTEXTIDR=%#x TTBCR=%#x TTBR=%#x\n",
    172  1.18      matt 	    armreg_contextidr_read(), armreg_ttbcr_read(),
    173  1.15      matt 	    armreg_ttbr_read());
    174  1.15      matt }
    175  1.18      matt 
    176  1.18      matt #if defined(CPU_CORTEXA5) || defined(CPU_CORTEXA7)
    177  1.18      matt static void
    178  1.18      matt tlb_print_common_header(const char *str)
    179  1.18      matt {
    180  1.18      matt 	db_printf("-W/I-- ----VA---- ----PA---- --SIZE-- D AP XN ASD %s\n", str);
    181  1.18      matt }
    182  1.18      matt 
    183  1.18      matt static void
    184  1.18      matt tlb_print_addr(size_t way, size_t va_index, vaddr_t vpn, paddr_t pfn)
    185  1.18      matt {
    186  1.18      matt 	db_printf("[%1zu:%02zx] 0x%05lx000 0x%05lx000", way, va_index, vpn, pfn);
    187  1.18      matt }
    188  1.18      matt 
    189  1.18      matt static void
    190  1.18      matt tlb_print_size_domain_prot(const char *sizestr, u_int domain, u_int ap,
    191  1.18      matt     bool xn_p)
    192  1.18      matt {
    193  1.18      matt 	db_printf(" %8s %1x %2d %s", sizestr, domain, ap, (xn_p ? "XN" : "--"));
    194  1.18      matt }
    195  1.18      matt 
    196  1.18      matt static void
    197  1.18      matt tlb_print_asid(bool ng_p, tlb_asid_t asid)
    198  1.18      matt {
    199  1.18      matt 	if (ng_p) {
    200  1.18      matt 		db_printf(" %3d", asid);
    201  1.18      matt 	} else {
    202  1.18      matt 		db_printf(" ---");
    203  1.18      matt 	}
    204  1.18      matt }
    205  1.18      matt 
    206  1.18      matt struct db_tlbinfo {
    207  1.18      matt 	vaddr_t (*dti_decode_vpn)(size_t, uint32_t, uint32_t);
    208  1.18      matt 	void (*dti_print_header)(void);
    209  1.18      matt 	void (*dti_print_entry)(size_t, size_t, uint32_t, uint32_t);
    210  1.18      matt 	u_int dti_index;
    211  1.18      matt };
    212  1.18      matt 
    213  1.18      matt #if defined(CPU_CORTEXA5)
    214  1.18      matt static void
    215  1.18      matt tlb_print_cortex_a5_header(void)
    216  1.18      matt {
    217  1.18      matt 	tlb_print_common_header(" S TEX C B");
    218  1.18      matt }
    219  1.18      matt 
    220  1.18      matt static vaddr_t
    221  1.18      matt tlb_decode_cortex_a5_vpn(size_t va_index, uint32_t d0, uint32_t d1)
    222  1.18      matt {
    223  1.18      matt 	const uint64_t d = ((uint64_t)d1 << 32) | d0;
    224  1.18      matt 
    225  1.18      matt 	const u_int size = __SHIFTOUT(d, ARM_A5_TLBDATA_SIZE);
    226  1.18      matt 	return __SHIFTOUT(d, ARM_A5_TLBDATA_VA) * (ARM_A5_TLBDATAOP_INDEX + 1)
    227  1.18      matt 	    + (va_index << (4*size));
    228  1.18      matt }
    229  1.18      matt 
    230  1.18      matt static void
    231  1.18      matt tlb_print_cortex_a5_entry(size_t way, size_t va_index, uint32_t d0, uint32_t d1)
    232  1.18      matt {
    233  1.18      matt 	static const char size_strings[4][8] = {
    234  1.18      matt 	    "  4KB  ", " 64KB  ", "  1MB  ", " 16MB  ",
    235  1.18      matt 	};
    236  1.18      matt 
    237  1.18      matt 	const uint64_t d = ((uint64_t)d1 << 32) | d0;
    238  1.18      matt 
    239  1.18      matt 	const paddr_t pfn = __SHIFTOUT(d, ARM_A5_TLBDATA_PA);
    240  1.18      matt 	const vaddr_t vpn = tlb_decode_cortex_a5_vpn(va_index, d0, d1);
    241  1.18      matt 
    242  1.18      matt 	tlb_print_addr(way, va_index, vpn, pfn);
    243  1.18      matt 
    244  1.18      matt 	const u_int size = __SHIFTOUT(d, ARM_A5_TLBDATA_SIZE);
    245  1.18      matt 	const u_int domain = __SHIFTOUT(d, ARM_A5_TLBDATA_DOM);
    246  1.18      matt 	const u_int ap = __SHIFTOUT(d, ARM_A5_TLBDATA_AP);
    247  1.18      matt 	const bool xn_p = (d & ARM_A5_TLBDATA_XN) != 0;
    248  1.18      matt 
    249  1.18      matt 	tlb_print_size_domain_prot(size_strings[size], domain, ap, xn_p);
    250  1.18      matt 
    251  1.18      matt 	const bool ng_p = (d & ARM_A5_TLBDATA_nG) != 0;
    252  1.18      matt 	const tlb_asid_t asid = __SHIFTOUT(d, ARM_A5_TLBDATA_ASID);
    253  1.18      matt 
    254  1.18      matt 	tlb_print_asid(ng_p, asid);
    255  1.18      matt 
    256  1.18      matt 	const u_int tex = __SHIFTOUT(d, ARM_A5_TLBDATA_TEX);
    257  1.18      matt 	const bool c_p = (d & ARM_A5_TLBDATA_C) != 0;
    258  1.18      matt 	const bool b_p = (d & ARM_A5_TLBDATA_B) != 0;
    259  1.18      matt 	const bool s_p = (d & ARM_A5_TLBDATA_S) != 0;
    260  1.18      matt 
    261  1.18      matt 	db_printf(" %c  %d  %c %c\n", (s_p ? 'S' : '-'), tex,
    262  1.18      matt 	    (c_p ? 'C' : '-'), (b_p ? 'B' : '-'));
    263  1.18      matt }
    264  1.18      matt 
    265  1.18      matt static const struct db_tlbinfo tlb_cortex_a5_info = {
    266  1.18      matt 	.dti_decode_vpn = tlb_decode_cortex_a5_vpn,
    267  1.18      matt 	.dti_print_header = tlb_print_cortex_a5_header,
    268  1.18      matt 	.dti_print_entry = tlb_print_cortex_a5_entry,
    269  1.18      matt 	.dti_index = ARM_A5_TLBDATAOP_INDEX,
    270  1.18      matt };
    271  1.18      matt #endif /* CPU_CORTEXA5 */
    272  1.18      matt 
    273  1.18      matt #if defined(CPU_CORTEXA7)
    274  1.18      matt static const char tlb_cortex_a7_esizes[8][8] = {
    275  1.18      matt     " 4KB(S)", " 4KB(L)", "64KB(S)", "64KB(L)",
    276  1.18      matt     " 1MB(S)", " 2MB(L)", "16MB(S)", " 1GB(L)",
    277  1.18      matt };
    278  1.18      matt 
    279  1.18      matt static void
    280  1.18      matt tlb_print_cortex_a7_header(void)
    281  1.18      matt {
    282  1.18      matt 	tlb_print_common_header("IS --OS- SH");
    283  1.18      matt }
    284  1.18      matt 
    285  1.18      matt static inline vaddr_t
    286  1.18      matt tlb_decode_cortex_a7_vpn(size_t va_index, uint32_t d0, uint32_t d1)
    287  1.18      matt {
    288  1.18      matt 	const u_int size = __SHIFTOUT(d0, ARM_A7_TLBDATA0_SIZE);
    289  1.18      matt 	const u_int shift = (size & 1)
    290  1.18      matt 	    ? ((0x12090400 >> (8*size)) & 0x1f)
    291  1.18      matt 	    : (2 * size);
    292  1.18      matt 
    293  1.18      matt 	return __SHIFTOUT(d0, ARM_A7_TLBDATA0_VA) * (ARM_A7_TLBDATAOP_INDEX + 1)
    294  1.18      matt 	    + (va_index << shift);
    295  1.18      matt }
    296  1.18      matt 
    297  1.18      matt static void
    298  1.18      matt tlb_print_cortex_a7_entry(size_t way, size_t va_index, uint32_t d0, uint32_t d1)
    299  1.18      matt {
    300  1.18      matt 	const uint32_t d2 = armreg_tlbdata2_read();
    301  1.18      matt 	const uint64_t d01 = ((uint64_t)d1 << 32) | d0;
    302  1.18      matt 	const uint64_t d12 = ((uint64_t)d2 << 32) | d1;
    303  1.18      matt 
    304  1.18      matt 	const paddr_t pfn = __SHIFTOUT(d12, ARM_A7_TLBDATA12_PA);
    305  1.18      matt 	const vaddr_t vpn = tlb_decode_cortex_a7_vpn(va_index, d0, d1);
    306  1.18      matt 
    307  1.18      matt 	tlb_print_addr(way, va_index, vpn, pfn);
    308  1.18      matt 
    309  1.18      matt 	const u_int size = __SHIFTOUT(d0, ARM_A7_TLBDATA0_SIZE);
    310  1.18      matt 	const u_int domain = __SHIFTOUT(d2, ARM_A7_TLBDATA2_DOM);
    311  1.18      matt 	const u_int ap = __SHIFTOUT(d1, ARM_A7_TLBDATA1_AP);
    312  1.18      matt 	const bool xn_p = (d2 & ARM_A7_TLBDATA2_XN1) != 0;
    313  1.18      matt 
    314  1.18      matt 	tlb_print_size_domain_prot(tlb_cortex_a7_esizes[size], domain, ap, xn_p);
    315  1.18      matt 
    316  1.18      matt 	const bool ng_p = (d1 & ARM_A7_TLBDATA1_nG) != 0;
    317  1.18      matt 	const tlb_asid_t asid = __SHIFTOUT(d01, ARM_A7_TLBDATA01_ASID);
    318  1.18      matt 
    319  1.18      matt 	tlb_print_asid(ng_p, asid);
    320  1.18      matt 
    321  1.18      matt 	const u_int is = __SHIFTOUT(d2, ARM_A7_TLBDATA2_IS);
    322  1.18      matt 	if (is == ARM_A7_TLBDATA2_IS_DSO) {
    323  1.18      matt 		u_int mt = __SHIFTOUT(d2, ARM_A7_TLBDATA2_SDO_MT);
    324  1.18      matt 		switch (mt) {
    325  1.18      matt 		case ARM_A7_TLBDATA2_SDO_MT_D:
    326  1.18      matt 			db_printf(" DV\n");
    327  1.18      matt 			return;
    328  1.18      matt 		case ARM_A7_TLBDATA2_SDO_MT_SO:
    329  1.18      matt 			db_printf(" SO\n");
    330  1.18      matt 			return;
    331  1.18      matt 		default:
    332  1.18      matt 			db_printf(" %02u\n", mt);
    333  1.18      matt 			return;
    334  1.18      matt 		}
    335  1.18      matt 	}
    336  1.18      matt 	const u_int os = __SHIFTOUT(d2, ARM_A7_TLBDATA2_OS);
    337  1.18      matt 	const u_int sh = __SHIFTOUT(d2, ARM_A7_TLBDATA2_SH);
    338  1.18      matt 	static const char is_types[3][3] = { "NC", "WB", "WT" };
    339  1.18      matt 	static const char os_types[4][6] = { "NC", "WB+WA", "WT", "WB" };
    340  1.22     skrll 	static const char sh_types[4][3] = { "NS", "na", "OS", "IS" };
    341  1.18      matt 	db_printf(" %2s %5s %2s\n", is_types[is], os_types[os], sh_types[sh]);
    342  1.18      matt }
    343  1.18      matt 
    344  1.18      matt static const struct db_tlbinfo tlb_cortex_a7_info = {
    345  1.18      matt 	.dti_decode_vpn = tlb_decode_cortex_a7_vpn,
    346  1.18      matt 	.dti_print_header = tlb_print_cortex_a7_header,
    347  1.18      matt 	.dti_print_entry = tlb_print_cortex_a7_entry,
    348  1.18      matt 	.dti_index = ARM_A7_TLBDATAOP_INDEX,
    349  1.18      matt };
    350  1.18      matt #endif /* CPU_CORTEXA7 */
    351  1.18      matt 
    352  1.18      matt static inline const struct db_tlbinfo *
    353  1.18      matt tlb_lookup_tlbinfo(void)
    354  1.18      matt {
    355  1.18      matt #if defined(CPU_CORTEXA5) && defined(CPU_CORTEXA7)
    356  1.18      matt 	const bool cortex_a5_p = CPU_ID_CORTEX_A5_P(curcpu()->ci_arm_cpuid);
    357  1.18      matt 	const bool cortex_a7_p = CPU_ID_CORTEX_A7_P(curcpu()->ci_arm_cpuid);
    358  1.18      matt #elif defined(CPU_CORTEXA5)
    359  1.18      matt 	const bool cortex_a5_p = true;
    360  1.18      matt #else
    361  1.18      matt 	const bool cortex_a7_p = true;
    362  1.18      matt #endif
    363  1.18      matt #ifdef CPU_CORTEXA5
    364  1.18      matt 	if (cortex_a5_p) {
    365  1.18      matt 		return &tlb_cortex_a5_info;
    366  1.18      matt 	}
    367  1.13  christos #endif
    368  1.18      matt #ifdef CPU_CORTEXA7
    369  1.18      matt 	if (cortex_a7_p) {
    370  1.18      matt 		return &tlb_cortex_a7_info;
    371  1.18      matt 	}
    372  1.18      matt #endif
    373  1.18      matt 	return NULL;
    374  1.18      matt }
    375  1.18      matt 
    376  1.18      matt void
    377  1.18      matt db_show_tlb_cmd(db_expr_t addr, bool have_addr, db_expr_t count, const char *modif)
    378  1.18      matt {
    379  1.18      matt 	const struct db_tlbinfo * const dti = tlb_lookup_tlbinfo();
    380  1.18      matt 
    381  1.18      matt 	if (have_addr) {
    382  1.18      matt 		const vaddr_t vpn = (vaddr_t)addr >> L2_S_SHIFT;
    383  1.18      matt 		const u_int va_index = vpn & dti->dti_index;
    384  1.18      matt 		for (size_t way = 0; way < 2; way++) {
    385  1.18      matt 			armreg_tlbdataop_write(
    386  1.18      matt 			    __SHIFTIN(va_index, dti->dti_index)
    387  1.18      matt 			    | __SHIFTIN(way, ARM_TLBDATAOP_WAY));
    388  1.23     joerg 			arm_isb();
    389  1.18      matt 			const uint32_t d0 = armreg_tlbdata0_read();
    390  1.18      matt 			const uint32_t d1 = armreg_tlbdata1_read();
    391  1.18      matt 			if ((d0 & ARM_TLBDATA_VALID)
    392  1.18      matt 			    && vpn == (*dti->dti_decode_vpn)(va_index, d0, d1)) {
    393  1.18      matt 				(*dti->dti_print_header)();
    394  1.18      matt 				(*dti->dti_print_entry)(way, va_index, d0, d1);
    395  1.18      matt 				return;
    396  1.18      matt 			}
    397  1.18      matt 		}
    398  1.18      matt 		db_printf("VA %#"DDB_EXPR_FMT"x not found in TLB\n", addr);
    399  1.18      matt 		return;
    400  1.18      matt 	}
    401  1.18      matt 
    402  1.18      matt 	bool first = true;
    403  1.18      matt 	size_t n = 0;
    404  1.18      matt 	for (size_t va_index = 0; va_index <= dti->dti_index; va_index++) {
    405  1.18      matt 		for (size_t way = 0; way < 2; way++) {
    406  1.18      matt 			armreg_tlbdataop_write(
    407  1.18      matt 			    __SHIFTIN(way, ARM_TLBDATAOP_WAY)
    408  1.18      matt 			    | __SHIFTIN(va_index, dti->dti_index));
    409  1.23     joerg 			arm_isb();
    410  1.18      matt 			const uint32_t d0 = armreg_tlbdata0_read();
    411  1.18      matt 			const uint32_t d1 = armreg_tlbdata1_read();
    412  1.18      matt 			if (d0 & ARM_TLBDATA_VALID) {
    413  1.18      matt 				if (first) {
    414  1.18      matt 					(*dti->dti_print_header)();
    415  1.18      matt 					first = false;
    416  1.18      matt 				}
    417  1.18      matt 				(*dti->dti_print_entry)(way, va_index, d0, d1);
    418  1.18      matt 				n++;
    419  1.18      matt 			}
    420  1.18      matt 		}
    421  1.18      matt 	}
    422  1.18      matt 	db_printf("%zu TLB valid entries found\n", n);
    423  1.18      matt }
    424  1.18      matt #endif /* CPU_CORTEXA5 || CPU_CORTEXA7 */
    425  1.18      matt #endif /* _KERNEL */
    426   1.1      matt 
    427   1.1      matt 
    428   1.1      matt void
    429  1.12       dsl db_show_frame_cmd(db_expr_t addr, bool have_addr, db_expr_t count, const char *modif)
    430   1.1      matt {
    431   1.1      matt 	struct trapframe *frame;
    432   1.1      matt 
    433   1.1      matt 	if (!have_addr) {
    434   1.1      matt 		db_printf("frame address must be specified\n");
    435   1.1      matt 		return;
    436   1.1      matt 	}
    437   1.1      matt 
    438   1.1      matt 	frame = (struct trapframe *)addr;
    439   1.1      matt 
    440   1.1      matt 	db_printf("frame address = %08x  ", (u_int)frame);
    441   1.1      matt 	db_printf("spsr=%08x\n", frame->tf_spsr);
    442   1.1      matt 	db_printf("r0 =%08x r1 =%08x r2 =%08x r3 =%08x\n",
    443   1.1      matt 	    frame->tf_r0, frame->tf_r1, frame->tf_r2, frame->tf_r3);
    444   1.1      matt 	db_printf("r4 =%08x r5 =%08x r6 =%08x r7 =%08x\n",
    445   1.1      matt 	    frame->tf_r4, frame->tf_r5, frame->tf_r6, frame->tf_r7);
    446   1.1      matt 	db_printf("r8 =%08x r9 =%08x r10=%08x r11=%08x\n",
    447   1.1      matt 	    frame->tf_r8, frame->tf_r9, frame->tf_r10, frame->tf_r11);
    448   1.1      matt 	db_printf("r12=%08x r13=%08x r14=%08x r15=%08x\n",
    449   1.1      matt 	    frame->tf_r12, frame->tf_usr_sp, frame->tf_usr_lr, frame->tf_pc);
    450  1.24     skrll 	db_printf("slr=%08x ssp=%08x\n", frame->tf_svc_lr, frame->tf_svc_sp);
    451   1.1      matt }
    452  1.19      matt 
    453  1.19      matt #if defined(_KERNEL) && defined(MULTIPROCESSOR)
    454  1.19      matt void
    455  1.19      matt db_switch_cpu_cmd(db_expr_t addr, bool have_addr, db_expr_t count, const char *modif)
    456  1.19      matt {
    457  1.19      matt 	if (addr >= maxcpus) {
    458  1.19      matt 		db_printf("cpu %"DDB_EXPR_FMT"d out of range", addr);
    459  1.19      matt 		return;
    460  1.19      matt 	}
    461  1.19      matt 	struct cpu_info *new_ci = cpu_lookup(addr);
    462  1.19      matt 	if (new_ci == NULL) {
    463  1.19      matt 		db_printf("cpu %"DDB_EXPR_FMT"d does not exist", addr);
    464  1.19      matt 		return;
    465  1.19      matt 	}
    466  1.19      matt 	if (DDB_REGS->tf_spsr & PSR_T_bit) {
    467  1.19      matt 		DDB_REGS->tf_pc -= 2; /* XXX */
    468  1.19      matt 	} else {
    469  1.19      matt 		DDB_REGS->tf_pc -= 4;
    470  1.19      matt 	}
    471  1.19      matt 	db_newcpu = new_ci;
    472  1.19      matt 	db_continue_cmd(0, false, 0, "");
    473  1.19      matt }
    474  1.19      matt #endif
    475