Home | History | Annotate | Line # | Download | only in arm32
exception.S revision 1.12
      1  1.12      scw /*	$NetBSD: exception.S,v 1.12 2003/10/30 08:57:24 scw Exp $	*/
      2   1.1    chris 
      3   1.1    chris /*
      4   1.1    chris  * Copyright (c) 1994-1997 Mark Brinicombe.
      5   1.1    chris  * Copyright (c) 1994 Brini.
      6   1.1    chris  * All rights reserved.
      7   1.1    chris  *
      8   1.1    chris  * This code is derived from software written for Brini by Mark Brinicombe
      9   1.1    chris  *
     10   1.1    chris  * Redistribution and use in source and binary forms, with or without
     11   1.1    chris  * modification, are permitted provided that the following conditions
     12   1.1    chris  * are met:
     13   1.1    chris  * 1. Redistributions of source code must retain the above copyright
     14   1.1    chris  *    notice, this list of conditions and the following disclaimer.
     15   1.1    chris  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1    chris  *    notice, this list of conditions and the following disclaimer in the
     17   1.1    chris  *    documentation and/or other materials provided with the distribution.
     18   1.1    chris  * 3. All advertising materials mentioning features or use of this software
     19   1.1    chris  *    must display the following acknowledgement:
     20   1.1    chris  *	This product includes software developed by Brini.
     21   1.1    chris  * 4. The name of the company nor the name of the author may be used to
     22   1.1    chris  *    endorse or promote products derived from this software without specific
     23   1.1    chris  *    prior written permission.
     24   1.1    chris  *
     25   1.1    chris  * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
     26   1.1    chris  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     27   1.1    chris  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     28   1.1    chris  * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     29   1.1    chris  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     30   1.1    chris  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     31   1.1    chris  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32   1.1    chris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33   1.1    chris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34   1.1    chris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35   1.1    chris  * SUCH DAMAGE.
     36   1.1    chris  *
     37   1.1    chris  * RiscBSD kernel project
     38   1.1    chris  *
     39   1.1    chris  * exception.S
     40   1.1    chris  *
     41   1.1    chris  * Low level handlers for exception vectors
     42   1.1    chris  *
     43   1.1    chris  * Created      : 24/09/94
     44   1.1    chris  *
     45   1.1    chris  * Based on kate/display/abort.s
     46   1.1    chris  */
     47   1.1    chris 
     48   1.1    chris #include "opt_ipkdb.h"
     49   1.1    chris #include <machine/asm.h>
     50   1.1    chris #include <machine/cpu.h>
     51   1.1    chris #include <machine/frame.h>
     52   1.1    chris #include "assym.h"
     53   1.1    chris 
     54   1.1    chris 	.text
     55   1.1    chris 	.align	0
     56   1.1    chris 
     57  1.12      scw AST_ALIGNMENT_FAULT_LOCALS
     58   1.1    chris 
     59   1.1    chris /*
     60   1.1    chris  * General exception exit handler
     61   1.1    chris  *
     62   1.1    chris  * It exits straight away if not returning to USR mode.
     63   1.1    chris  * This loops around delivering any pending ASTs.
     64   1.1    chris  * Interrupts are disabled at suitable points to avoid ASTs
     65   1.1    chris  * being posted between testing and exit to user mode.
     66   1.1    chris  *
     67  1.12      scw  * This function uses PULLFRAMEFROMSVCANDEXIT and
     68  1.12      scw  * DO_AST_AND_RESTORE_ALIGNMENT_FAULTS thus should
     69   1.1    chris  * only be called if the exception handler used PUSHFRAMEINSVC
     70  1.12      scw  * followed by ENABLE_ALIGNMENT_FAULTS.
     71   1.1    chris  */
     72   1.1    chris 
     73   1.1    chris exception_exit:
     74  1.12      scw 	DO_AST_AND_RESTORE_ALIGNMENT_FAULTS
     75  1.12      scw 	PULLFRAMEFROMSVCANDEXIT
     76   1.1    chris 
     77   1.3  thorpej /*
     78   1.3  thorpej  * reset_entry:
     79   1.3  thorpej  *
     80   1.3  thorpej  *	Handler for Reset exception.
     81   1.3  thorpej  */
     82   1.3  thorpej ASENTRY_NP(reset_entry)
     83   1.3  thorpej 	adr	r0, Lreset_panicmsg
     84   1.3  thorpej 	mov	r1, lr
     85   1.3  thorpej 	bl	_C_LABEL(panic)
     86   1.3  thorpej 	/* NOTREACHED */
     87   1.3  thorpej Lreset_panicmsg:
     88   1.3  thorpej 	.asciz	"Reset vector called, LR = 0x%08x"
     89   1.3  thorpej 	.balign	4
     90   1.1    chris 
     91   1.3  thorpej /*
     92   1.3  thorpej  * swi_entry
     93   1.3  thorpej  *
     94   1.3  thorpej  *	Handler for the Software Interrupt exception.
     95   1.3  thorpej  */
     96   1.3  thorpej ASENTRY_NP(swi_entry)
     97   1.3  thorpej 	PUSHFRAME
     98   1.9      scw 	ENABLE_ALIGNMENT_FAULTS
     99   1.9      scw 
    100   1.3  thorpej 	mov	r0, sp			/* Pass the frame to any function */
    101   1.5    bjh21 	bl	_C_LABEL(swi_handler)	/* It's a SWI ! */
    102   1.1    chris 
    103  1.12      scw 	DO_AST_AND_RESTORE_ALIGNMENT_FAULTS
    104   1.3  thorpej 	PULLFRAME
    105   1.3  thorpej 	movs	pc, lr			/* Exit */
    106   1.1    chris 
    107   1.3  thorpej /*
    108   1.3  thorpej  * prefetch_abort_entry:
    109   1.3  thorpej  *
    110   1.3  thorpej  *	Handler for the Prefetch Abort exception.
    111   1.3  thorpej  */
    112   1.1    chris ASENTRY_NP(prefetch_abort_entry)
    113   1.1    chris         sub     lr, lr, #0x00000004     /* Adjust the lr */
    114   1.1    chris 
    115   1.1    chris 	PUSHFRAMEINSVC
    116   1.9      scw 	ENABLE_ALIGNMENT_FAULTS
    117   1.9      scw 
    118  1.12      scw 	ldr	r1, Lprefetch_abort_handler_address
    119  1.12      scw 	adr	lr, exception_exit
    120   1.1    chris  	mov	r0, sp			/* pass the stack pointer as r0 */
    121  1.12      scw 	ldr	pc, [r1]
    122   1.1    chris 
    123   1.1    chris Lprefetch_abort_handler_address:
    124   1.1    chris 	.word	_C_LABEL(prefetch_abort_handler_address)
    125   1.1    chris 
    126   1.1    chris 	.data
    127   1.1    chris 	.global	_C_LABEL(prefetch_abort_handler_address)
    128   1.1    chris 
    129   1.1    chris _C_LABEL(prefetch_abort_handler_address):
    130   1.1    chris 	.word	abortprefetch
    131   1.1    chris 
    132   1.1    chris 	.text
    133   1.1    chris abortprefetch:
    134   1.7    bjh21         adr     r0, abortprefetchmsg
    135   1.1    chris 	b	_C_LABEL(panic)
    136   1.1    chris 
    137   1.1    chris abortprefetchmsg:
    138   1.1    chris         .asciz  "abortprefetch"
    139   1.1    chris         .align  0
    140   1.1    chris 
    141   1.1    chris /*
    142   1.3  thorpej  * data_abort_entry:
    143   1.1    chris  *
    144   1.3  thorpej  *	Handler for the Data Abort exception.
    145   1.1    chris  */
    146   1.3  thorpej ASENTRY_NP(data_abort_entry)
    147   1.3  thorpej         sub     lr, lr, #0x00000008     /* Adjust the lr */
    148   1.1    chris 
    149   1.3  thorpej 	PUSHFRAMEINSVC			/* Push trap frame and switch */
    150   1.3  thorpej 					/* to SVC32 mode */
    151   1.9      scw 	ENABLE_ALIGNMENT_FAULTS
    152   1.9      scw 
    153  1.12      scw 	ldr	r1, Ldata_abort_handler_address
    154  1.12      scw 	adr	lr, exception_exit
    155   1.3  thorpej 	mov	r0, sp			/* pass the stack pointer as r0 */
    156   1.3  thorpej 	ldr	pc, [r1]
    157   1.1    chris 
    158   1.3  thorpej Ldata_abort_handler_address:
    159   1.3  thorpej 	.word	_C_LABEL(data_abort_handler_address)
    160   1.1    chris 
    161   1.3  thorpej 	.data
    162   1.3  thorpej 	.global	_C_LABEL(data_abort_handler_address)
    163   1.3  thorpej _C_LABEL(data_abort_handler_address):
    164   1.3  thorpej 	.word	abortdata
    165   1.1    chris 
    166   1.3  thorpej 	.text
    167   1.3  thorpej abortdata:
    168   1.7    bjh21         adr     r0, abortdatamsg
    169   1.3  thorpej 	b	_C_LABEL(panic)
    170   1.1    chris 
    171   1.3  thorpej abortdatamsg:
    172   1.3  thorpej         .asciz  "abortdata"
    173   1.3  thorpej         .align  0
    174   1.1    chris 
    175   1.3  thorpej /*
    176   1.3  thorpej  * address_exception_entry:
    177   1.3  thorpej  *
    178   1.3  thorpej  *	Handler for the Address Exception exception.
    179   1.3  thorpej  *
    180   1.3  thorpej  *	NOTE: This exception isn't really used on arm32.  We
    181   1.3  thorpej  *	print a warning message to the console and then treat
    182   1.3  thorpej  *	it like a Data Abort.
    183   1.3  thorpej  */
    184   1.3  thorpej ASENTRY_NP(address_exception_entry)
    185   1.3  thorpej 	mrs	r1, cpsr_all
    186   1.3  thorpej 	mrs	r2, spsr_all
    187   1.3  thorpej 	mov	r3, lr
    188   1.3  thorpej 	adr	r0, Laddress_exception_msg
    189   1.3  thorpej 	bl	_C_LABEL(printf)	/* XXX CLOBBERS LR!! */
    190   1.3  thorpej 	b	data_abort_entry
    191   1.3  thorpej Laddress_exception_msg:
    192   1.3  thorpej 	.asciz	"Address Exception CPSR=0x%08x SPSR=0x%08x LR=0x%08x\n"
    193   1.3  thorpej 	.balign	4
    194   1.1    chris 
    195   1.1    chris /*
    196   1.3  thorpej  * undefined_entry:
    197   1.3  thorpej  *
    198   1.3  thorpej  *	Handler for the Undefined Instruction exception.
    199   1.3  thorpej  *
    200   1.3  thorpej  *	We indirect the undefined vector via the handler address
    201   1.3  thorpej  *	in the data area.  Entry to the undefined handler must
    202   1.3  thorpej  *	look like direct entry from the vector.
    203   1.1    chris  */
    204   1.1    chris ASENTRY_NP(undefined_entry)
    205   1.1    chris #ifdef IPKDB
    206   1.1    chris /*
    207   1.1    chris  * IPKDB must be hooked in at the earliest possible entry point.
    208   1.1    chris  *
    209   1.1    chris  */
    210   1.1    chris /*
    211   1.1    chris  * Make room for all registers saving real r0-r7 and r15.
    212   1.1    chris  * The remaining registers are updated later.
    213   1.1    chris  */
    214   1.1    chris 	stmfd	sp!, {r0,r1}		/* psr & spsr */
    215   1.1    chris 	stmfd	sp!, {lr}		/* pc */
    216   1.1    chris 	stmfd	sp!, {r0-r14}		/* r0-r7, r8-r14 */
    217   1.1    chris /*
    218   1.1    chris  * Get previous psr.
    219   1.1    chris  */
    220   1.1    chris 	mrs	r7, cpsr_all
    221   1.1    chris 	mrs	r0, spsr_all
    222   1.1    chris 	str	r0, [sp, #(16*4)]
    223   1.1    chris /*
    224   1.1    chris  * Test for user mode.
    225   1.1    chris  */
    226   1.1    chris 	tst	r0, #0xf
    227   1.6   briggs 	bne	.Lprenotuser_push
    228   1.1    chris 	add	r1, sp, #(8*4)
    229   1.1    chris 	stmia	r1,{r8-r14}^		/* store user mode r8-r14*/
    230   1.6   briggs 	b	.Lgoipkdb
    231   1.1    chris /*
    232   1.1    chris  * Switch to previous mode to get r8-r13.
    233   1.1    chris  */
    234   1.6   briggs .Lprenotuser_push:
    235   1.1    chris 	orr	r0, r0, #(I32_bit) /* disable interrupts */
    236   1.1    chris 	msr	cpsr_all, r0
    237   1.1    chris 	mov	r1, r8
    238   1.1    chris 	mov	r2, r9
    239   1.1    chris 	mov	r3, r10
    240   1.1    chris 	mov	r4, r11
    241   1.1    chris 	mov	r5, r12
    242   1.1    chris 	mov	r6, r13
    243   1.1    chris 	msr	cpsr_all, r7		/* back to undefined mode */
    244   1.1    chris 	add	r8, sp, #(8*4)
    245   1.1    chris 	stmia	r8, {r1-r6}		/* r8-r13 */
    246   1.1    chris /*
    247   1.1    chris  * Now back to previous mode to get r14 and spsr.
    248   1.1    chris  */
    249   1.1    chris 	msr	cpsr_all, r0
    250   1.1    chris 	mov	r1, r14
    251   1.1    chris 	mrs	r2, spsr
    252   1.1    chris 	msr	cpsr_all, r7		/* back to undefined mode */
    253   1.1    chris 	str	r1, [sp, #(14*4)]	/* r14 */
    254   1.1    chris 	str	r2, [sp, #(17*4)]	/* spsr */
    255   1.1    chris /*
    256   1.1    chris  * Now to IPKDB.
    257   1.1    chris  */
    258   1.6   briggs .Lgoipkdb:
    259   1.1    chris 	mov	r0, sp
    260   1.1    chris 	bl	_C_LABEL(ipkdb_trap_glue)
    261   1.6   briggs 	ldr	r1, .Lipkdb_trap_return
    262   1.1    chris 	str	r0,[r1]
    263   1.9      scw 
    264   1.1    chris /*
    265   1.1    chris  * Have to load all registers from the stack.
    266   1.1    chris  *
    267   1.1    chris  * Start with spsr and pc.
    268   1.1    chris  */
    269   1.1    chris 	ldr	r0, [sp, #(16*4)]	/* spsr */
    270   1.1    chris 	ldr	r1, [sp, #(15*4)]	/* r15 */
    271   1.1    chris 	msr	spsr_all, r0
    272   1.1    chris 	mov	r14, r1
    273   1.1    chris /*
    274   1.1    chris  * Test for user mode.
    275   1.1    chris  */
    276   1.1    chris 	tst	r0, #0xf
    277   1.6   briggs 	bne	.Lprenotuser_pull
    278   1.1    chris 	add	r1, sp, #(8*4)
    279   1.1    chris 	ldmia	r1, {r8-r14}^		/* load user mode r8-r14 */
    280   1.6   briggs 	b	.Lpull_r0r7
    281   1.6   briggs .Lprenotuser_pull:
    282   1.1    chris /*
    283   1.1    chris  * Now previous mode spsr and r14.
    284   1.1    chris  */
    285   1.1    chris 	ldr	r1, [sp, #(17*4)]		/* spsr */
    286   1.1    chris 	ldr	r2, [sp, #(14*4)]		/* r14 */
    287   1.1    chris 	orr	r0, r0, #(I32_bit)
    288   1.1    chris 	msr	cpsr_all, r0			/* switch to previous mode */
    289   1.1    chris 	msr	spsr_all, r1
    290   1.1    chris 	mov	r14, r2
    291   1.1    chris 	msr	cpsr_all, r7			/* back to undefined mode */
    292   1.1    chris /*
    293   1.1    chris  * Now r8-r13.
    294   1.1    chris  */
    295   1.1    chris 	add	r8, sp, #(8*4)
    296   1.1    chris 	ldmia	r8, {r1-r6}		/* r8-r13 */
    297   1.1    chris 	msr	cpsr_all, r0
    298   1.1    chris 	mov	r8, r1
    299   1.1    chris 	mov	r9, r2
    300   1.1    chris 	mov	r10, r3
    301   1.1    chris 	mov	r11, r4
    302   1.1    chris 	mov	r12, r5
    303   1.1    chris 	mov	r13, r6
    304   1.1    chris 	msr	cpsr_all, r7
    305   1.6   briggs .Lpull_r0r7:
    306   1.1    chris /*
    307   1.1    chris  * Now the rest of the registers.
    308   1.1    chris  */
    309   1.1    chris 	ldr	r1,Lipkdb_trap_return
    310   1.1    chris 	ldr	r0,[r1]
    311   1.1    chris 	tst	r0,r0
    312   1.1    chris 	ldmfd	sp!, {r0-r7}		/* r0-r7 */
    313   1.1    chris 	add	sp, sp, #(10*4)		/* adjust sp */
    314   1.1    chris 
    315   1.1    chris /*
    316   1.1    chris  * Did IPKDB handle it?
    317   1.1    chris  */
    318   1.1    chris 	movnes	pc, lr			/* return */
    319   1.1    chris 
    320   1.1    chris #endif
    321   1.1    chris 	stmfd	sp!, {r0, r1}
    322   1.1    chris 	ldr	r0, Lundefined_handler_indirection
    323   1.1    chris 	ldr	r1, [sp], #0x0004
    324   1.1    chris 	str	r1, [r0, #0x0000]
    325   1.1    chris 	ldr	r1, [sp], #0x0004
    326   1.1    chris 	str	r1, [r0, #0x0004]
    327   1.1    chris 	ldmia	r0, {r0, r1, pc}
    328   1.1    chris 
    329   1.1    chris #ifdef IPKDB
    330   1.1    chris Lipkdb_trap_return:
    331   1.1    chris 	.word	Lipkdb_trap_return_data
    332   1.1    chris #endif
    333   1.1    chris 
    334   1.1    chris Lundefined_handler_indirection:
    335   1.1    chris 	.word	Lundefined_handler_indirection_data
    336   1.1    chris 
    337   1.1    chris /*
    338   1.1    chris  * assembly bounce code for calling the kernel
    339   1.1    chris  * undefined instruction handler. This uses
    340   1.1    chris  * a standard trap frame and is called in SVC mode.
    341   1.1    chris  */
    342   1.1    chris 
    343   1.1    chris ENTRY_NP(undefinedinstruction_bounce)
    344   1.1    chris 	PUSHFRAMEINSVC
    345   1.9      scw 	ENABLE_ALIGNMENT_FAULTS
    346  1.12      scw 
    347   1.1    chris 	mov	r0, sp
    348  1.12      scw 	adr	lr, exception_exit
    349  1.12      scw 	b	_C_LABEL(undefinedinstruction)
    350   1.1    chris 
    351   1.1    chris 	.data
    352   1.1    chris 	.align	0
    353   1.1    chris 
    354   1.1    chris #ifdef IPKDB
    355   1.1    chris Lipkdb_trap_return_data:
    356   1.1    chris 	.word	0
    357   1.1    chris #endif
    358   1.1    chris 
    359   1.1    chris /*
    360   1.1    chris  * Indirection data
    361   1.1    chris  * 2 words use for preserving r0 and r1
    362   1.1    chris  * 3rd word contains the undefined handler address.
    363   1.1    chris  */
    364   1.1    chris 
    365   1.1    chris Lundefined_handler_indirection_data:
    366   1.1    chris 	.word	0
    367   1.1    chris 	.word	0
    368   1.1    chris 
    369   1.1    chris 	.global	_C_LABEL(undefined_handler_address)
    370   1.1    chris _C_LABEL(undefined_handler_address):
    371   1.1    chris 	.word	_C_LABEL(undefinedinstruction_bounce)
    372