fault.c revision 1.60 1 1.59 elad /* $NetBSD: fault.c,v 1.60 2006/05/15 09:11:28 yamt Exp $ */
2 1.1 chris
3 1.1 chris /*
4 1.27 scw * Copyright 2003 Wasabi Systems, Inc.
5 1.27 scw * All rights reserved.
6 1.27 scw *
7 1.27 scw * Written by Steve C. Woodford for Wasabi Systems, Inc.
8 1.27 scw *
9 1.27 scw * Redistribution and use in source and binary forms, with or without
10 1.27 scw * modification, are permitted provided that the following conditions
11 1.27 scw * are met:
12 1.27 scw * 1. Redistributions of source code must retain the above copyright
13 1.27 scw * notice, this list of conditions and the following disclaimer.
14 1.27 scw * 2. Redistributions in binary form must reproduce the above copyright
15 1.27 scw * notice, this list of conditions and the following disclaimer in the
16 1.27 scw * documentation and/or other materials provided with the distribution.
17 1.27 scw * 3. All advertising materials mentioning features or use of this software
18 1.27 scw * must display the following acknowledgement:
19 1.27 scw * This product includes software developed for the NetBSD Project by
20 1.27 scw * Wasabi Systems, Inc.
21 1.27 scw * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.27 scw * or promote products derived from this software without specific prior
23 1.27 scw * written permission.
24 1.27 scw *
25 1.27 scw * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.27 scw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.27 scw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.27 scw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.27 scw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.27 scw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.27 scw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.27 scw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.27 scw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.27 scw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.27 scw * POSSIBILITY OF SUCH DAMAGE.
36 1.27 scw */
37 1.27 scw /*
38 1.1 chris * Copyright (c) 1994-1997 Mark Brinicombe.
39 1.1 chris * Copyright (c) 1994 Brini.
40 1.1 chris * All rights reserved.
41 1.1 chris *
42 1.1 chris * This code is derived from software written for Brini by Mark Brinicombe
43 1.1 chris *
44 1.1 chris * Redistribution and use in source and binary forms, with or without
45 1.1 chris * modification, are permitted provided that the following conditions
46 1.1 chris * are met:
47 1.1 chris * 1. Redistributions of source code must retain the above copyright
48 1.1 chris * notice, this list of conditions and the following disclaimer.
49 1.1 chris * 2. Redistributions in binary form must reproduce the above copyright
50 1.1 chris * notice, this list of conditions and the following disclaimer in the
51 1.1 chris * documentation and/or other materials provided with the distribution.
52 1.1 chris * 3. All advertising materials mentioning features or use of this software
53 1.1 chris * must display the following acknowledgement:
54 1.1 chris * This product includes software developed by Brini.
55 1.1 chris * 4. The name of the company nor the name of the author may be used to
56 1.1 chris * endorse or promote products derived from this software without specific
57 1.1 chris * prior written permission.
58 1.1 chris *
59 1.1 chris * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
60 1.1 chris * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
61 1.1 chris * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
62 1.1 chris * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
63 1.1 chris * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
64 1.1 chris * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
65 1.1 chris * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
66 1.1 chris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
67 1.1 chris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
68 1.1 chris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
69 1.1 chris * SUCH DAMAGE.
70 1.1 chris *
71 1.1 chris * RiscBSD kernel project
72 1.1 chris *
73 1.1 chris * fault.c
74 1.1 chris *
75 1.1 chris * Fault handlers
76 1.1 chris *
77 1.1 chris * Created : 28/11/94
78 1.1 chris */
79 1.1 chris
80 1.1 chris #include "opt_ddb.h"
81 1.28 briggs #include "opt_kgdb.h"
82 1.1 chris
83 1.1 chris #include <sys/types.h>
84 1.59 elad __KERNEL_RCSID(0, "$NetBSD: fault.c,v 1.60 2006/05/15 09:11:28 yamt Exp $");
85 1.21 bjh21
86 1.1 chris #include <sys/param.h>
87 1.1 chris #include <sys/systm.h>
88 1.1 chris #include <sys/proc.h>
89 1.33 agc #include <sys/savar.h>
90 1.1 chris #include <sys/user.h>
91 1.1 chris #include <sys/kernel.h>
92 1.60 yamt #include <sys/kauth.h>
93 1.1 chris
94 1.1 chris #include <uvm/uvm_extern.h>
95 1.50 rearnsha #include <uvm/uvm_stat.h>
96 1.50 rearnsha #ifdef UVMHIST
97 1.50 rearnsha #include <uvm/uvm.h>
98 1.50 rearnsha #endif
99 1.18 thorpej
100 1.18 thorpej #include <arm/cpuconf.h>
101 1.1 chris
102 1.1 chris #include <machine/frame.h>
103 1.5 thorpej #include <arm/arm32/katelib.h>
104 1.1 chris #include <machine/cpu.h>
105 1.2 matt #include <machine/intr.h>
106 1.28 briggs #if defined(DDB) || defined(KGDB)
107 1.1 chris #include <machine/db_machdep.h>
108 1.28 briggs #ifdef KGDB
109 1.28 briggs #include <sys/kgdb.h>
110 1.28 briggs #endif
111 1.28 briggs #if !defined(DDB)
112 1.28 briggs #define kdb_trap kgdb_trap
113 1.28 briggs #endif
114 1.1 chris #endif
115 1.1 chris
116 1.1 chris #include <arch/arm/arm/disassem.h>
117 1.7 chris #include <arm/arm32/machdep.h>
118 1.7 chris
119 1.1 chris extern char fusubailout[];
120 1.1 chris
121 1.27 scw #ifdef DEBUG
122 1.27 scw int last_fault_code; /* For the benefit of pmap_fault_fixup() */
123 1.27 scw #endif
124 1.27 scw
125 1.39 scw #if defined(CPU_ARM3) || defined(CPU_ARM6) || \
126 1.39 scw defined(CPU_ARM7) || defined(CPU_ARM7TDMI)
127 1.39 scw /* These CPUs may need data/prefetch abort fixups */
128 1.39 scw #define CPU_ABORT_FIXUP_REQUIRED
129 1.39 scw #endif
130 1.7 chris
131 1.39 scw struct data_abort {
132 1.39 scw int (*func)(trapframe_t *, u_int, u_int, struct lwp *, ksiginfo_t *);
133 1.39 scw const char *desc;
134 1.39 scw };
135 1.1 chris
136 1.39 scw static int dab_fatal(trapframe_t *, u_int, u_int, struct lwp *, ksiginfo_t *);
137 1.39 scw static int dab_align(trapframe_t *, u_int, u_int, struct lwp *, ksiginfo_t *);
138 1.39 scw static int dab_buserr(trapframe_t *, u_int, u_int, struct lwp *, ksiginfo_t *);
139 1.39 scw
140 1.39 scw static const struct data_abort data_aborts[] = {
141 1.39 scw {dab_fatal, "Vector Exception"},
142 1.39 scw {dab_align, "Alignment Fault 1"},
143 1.39 scw {dab_fatal, "Terminal Exception"},
144 1.39 scw {dab_align, "Alignment Fault 3"},
145 1.39 scw {dab_buserr, "External Linefetch Abort (S)"},
146 1.39 scw {NULL, "Translation Fault (S)"},
147 1.39 scw {dab_buserr, "External Linefetch Abort (P)"},
148 1.39 scw {NULL, "Translation Fault (P)"},
149 1.39 scw {dab_buserr, "External Non-Linefetch Abort (S)"},
150 1.39 scw {NULL, "Domain Fault (S)"},
151 1.39 scw {dab_buserr, "External Non-Linefetch Abort (P)"},
152 1.39 scw {NULL, "Domain Fault (P)"},
153 1.39 scw {dab_buserr, "External Translation Abort (L1)"},
154 1.39 scw {NULL, "Permission Fault (S)"},
155 1.39 scw {dab_buserr, "External Translation Abort (L2)"},
156 1.39 scw {NULL, "Permission Fault (P)"}
157 1.39 scw };
158 1.1 chris
159 1.39 scw /* Determine if a fault came from user mode */
160 1.39 scw #define TRAP_USERMODE(tf) ((tf->tf_spsr & PSR_MODE) == PSR_USR32_MODE)
161 1.39 scw
162 1.39 scw /* Determine if 'x' is a permission fault */
163 1.39 scw #define IS_PERMISSION_FAULT(x) \
164 1.39 scw (((1 << ((x) & FAULT_TYPE_MASK)) & \
165 1.39 scw ((1 << FAULT_PERM_P) | (1 << FAULT_PERM_S))) != 0)
166 1.1 chris
167 1.39 scw #if 0
168 1.39 scw /* maybe one day we'll do emulations */
169 1.39 scw #define TRAPSIGNAL(l,k) (*(l)->l_proc->p_emul->e_trapsignal)((l), (k))
170 1.39 scw #else
171 1.39 scw #define TRAPSIGNAL(l,k) trapsignal((l), (k))
172 1.1 chris #endif
173 1.3 thorpej
174 1.56 perry static inline void
175 1.39 scw call_trapsignal(struct lwp *l, ksiginfo_t *ksi)
176 1.3 thorpej {
177 1.3 thorpej
178 1.52 skrll KERNEL_PROC_LOCK(l);
179 1.39 scw TRAPSIGNAL(l, ksi);
180 1.52 skrll KERNEL_PROC_UNLOCK(l);
181 1.39 scw }
182 1.3 thorpej
183 1.56 perry static inline int
184 1.39 scw data_abort_fixup(trapframe_t *tf, u_int fsr, u_int far, struct lwp *l)
185 1.39 scw {
186 1.39 scw #ifdef CPU_ABORT_FIXUP_REQUIRED
187 1.39 scw int error;
188 1.3 thorpej
189 1.48 wiz /* Call the CPU specific data abort fixup routine */
190 1.39 scw error = cpu_dataabt_fixup(tf);
191 1.39 scw if (__predict_true(error != ABORT_FIXUP_FAILED))
192 1.39 scw return (error);
193 1.3 thorpej
194 1.39 scw /*
195 1.39 scw * Oops, couldn't fix up the instruction
196 1.39 scw */
197 1.39 scw printf("data_abort_fixup: fixup for %s mode data abort failed.\n",
198 1.39 scw TRAP_USERMODE(tf) ? "user" : "kernel");
199 1.51 rearnsha #ifdef THUMB_CODE
200 1.51 rearnsha if (tf->tf_spsr & PSR_T_bit) {
201 1.51 rearnsha printf("pc = 0x%08x, opcode 0x%04x, 0x%04x, insn = ",
202 1.51 rearnsha tf->tf_pc, *((u_int16 *)(tf->tf_pc & ~1),
203 1.51 rearnsha *((u_int16 *)((tf->tf_pc + 2) & ~1));
204 1.51 rearnsha }
205 1.51 rearnsha else
206 1.51 rearnsha #endif
207 1.51 rearnsha {
208 1.51 rearnsha printf("pc = 0x%08x, opcode 0x%08x, insn = ", tf->tf_pc,
209 1.51 rearnsha *((u_int *)tf->tf_pc));
210 1.51 rearnsha }
211 1.39 scw disassemble(tf->tf_pc);
212 1.39 scw
213 1.39 scw /* Die now if this happened in kernel mode */
214 1.39 scw if (!TRAP_USERMODE(tf))
215 1.39 scw dab_fatal(tf, fsr, far, l, NULL);
216 1.3 thorpej
217 1.39 scw return (error);
218 1.39 scw #else
219 1.39 scw return (ABORT_FIXUP_OK);
220 1.39 scw #endif /* CPU_ABORT_FIXUP_REQUIRED */
221 1.3 thorpej }
222 1.3 thorpej
223 1.1 chris void
224 1.39 scw data_abort_handler(trapframe_t *tf)
225 1.1 chris {
226 1.39 scw struct vm_map *map;
227 1.39 scw struct pcb *pcb;
228 1.26 thorpej struct lwp *l;
229 1.39 scw u_int user, far, fsr;
230 1.39 scw vm_prot_t ftype;
231 1.1 chris void *onfault;
232 1.27 scw vaddr_t va;
233 1.39 scw int error;
234 1.34 matt ksiginfo_t ksi;
235 1.3 thorpej
236 1.50 rearnsha UVMHIST_FUNC("data_abort_handler");
237 1.50 rearnsha
238 1.39 scw /* Grab FAR/FSR before enabling interrupts */
239 1.39 scw far = cpu_faultaddress();
240 1.39 scw fsr = cpu_faultstatus();
241 1.1 chris
242 1.50 rearnsha UVMHIST_CALLED(maphist);
243 1.39 scw /* Update vmmeter statistics */
244 1.39 scw uvmexp.traps++;
245 1.1 chris
246 1.39 scw /* Re-enable interrupts if they were enabled previously */
247 1.41 scw if (__predict_true((tf->tf_spsr & I32_bit) == 0))
248 1.1 chris enable_interrupts(I32_bit);
249 1.1 chris
250 1.39 scw /* Get the current lwp structure or lwp0 if there is none */
251 1.39 scw l = (curlwp != NULL) ? curlwp : &lwp0;
252 1.1 chris
253 1.50 rearnsha UVMHIST_LOG(maphist, " (pc=0x%x, l=0x%x, far=0x%x, fsr=0x%x)",
254 1.50 rearnsha tf->tf_pc, l, far, fsr);
255 1.50 rearnsha
256 1.39 scw /* Data abort came from user mode? */
257 1.39 scw user = TRAP_USERMODE(tf);
258 1.1 chris
259 1.39 scw /* Grab the current pcb */
260 1.39 scw pcb = &l->l_addr->u_pcb;
261 1.1 chris
262 1.39 scw /* Invoke the appropriate handler, if necessary */
263 1.39 scw if (__predict_false(data_aborts[fsr & FAULT_TYPE_MASK].func != NULL)) {
264 1.39 scw if ((data_aborts[fsr & FAULT_TYPE_MASK].func)(tf, fsr, far,
265 1.39 scw l, &ksi))
266 1.39 scw goto do_trapsignal;
267 1.39 scw goto out;
268 1.39 scw }
269 1.1 chris
270 1.1 chris /*
271 1.39 scw * At this point, we're dealing with one of the following data aborts:
272 1.39 scw *
273 1.39 scw * FAULT_TRANS_S - Translation -- Section
274 1.39 scw * FAULT_TRANS_P - Translation -- Page
275 1.39 scw * FAULT_DOMAIN_S - Domain -- Section
276 1.39 scw * FAULT_DOMAIN_P - Domain -- Page
277 1.39 scw * FAULT_PERM_S - Permission -- Section
278 1.39 scw * FAULT_PERM_P - Permission -- Page
279 1.39 scw *
280 1.39 scw * These are the main virtual memory-related faults signalled by
281 1.39 scw * the MMU.
282 1.1 chris */
283 1.1 chris
284 1.1 chris /* fusubailout is used by [fs]uswintr to avoid page faulting */
285 1.39 scw if (__predict_false(pcb->pcb_onfault == fusubailout)) {
286 1.39 scw tf->tf_r0 = EFAULT;
287 1.39 scw tf->tf_pc = (register_t)(intptr_t) pcb->pcb_onfault;
288 1.1 chris return;
289 1.1 chris }
290 1.1 chris
291 1.39 scw if (user)
292 1.39 scw l->l_addr->u_pcb.pcb_tf = tf;
293 1.1 chris
294 1.40 scw /*
295 1.40 scw * Make sure the Program Counter is sane. We could fall foul of
296 1.40 scw * someone executing Thumb code, in which case the PC might not
297 1.40 scw * be word-aligned. This would cause a kernel alignment fault
298 1.40 scw * further down if we have to decode the current instruction.
299 1.40 scw */
300 1.51 rearnsha #ifdef THUMB_CODE
301 1.51 rearnsha /*
302 1.51 rearnsha * XXX: It would be nice to be able to support Thumb in the kernel
303 1.51 rearnsha * at some point.
304 1.51 rearnsha */
305 1.51 rearnsha if (__predict_false(!user && (tf->tf_pc & 3) != 0)) {
306 1.51 rearnsha printf("\ndata_abort_fault: Misaligned Kernel-mode "
307 1.51 rearnsha "Program Counter\n");
308 1.51 rearnsha dab_fatal(tf, fsr, far, l, NULL);
309 1.51 rearnsha }
310 1.51 rearnsha #else
311 1.40 scw if (__predict_false((tf->tf_pc & 3) != 0)) {
312 1.40 scw if (user) {
313 1.40 scw /*
314 1.40 scw * Give the user an illegal instruction signal.
315 1.40 scw */
316 1.40 scw /* Deliver a SIGILL to the process */
317 1.40 scw KSI_INIT_TRAP(&ksi);
318 1.40 scw ksi.ksi_signo = SIGILL;
319 1.40 scw ksi.ksi_code = ILL_ILLOPC;
320 1.40 scw ksi.ksi_addr = (u_int32_t *)(intptr_t) far;
321 1.40 scw ksi.ksi_trap = fsr;
322 1.40 scw goto do_trapsignal;
323 1.40 scw }
324 1.40 scw
325 1.40 scw /*
326 1.40 scw * The kernel never executes Thumb code.
327 1.40 scw */
328 1.40 scw printf("\ndata_abort_fault: Misaligned Kernel-mode "
329 1.40 scw "Program Counter\n");
330 1.40 scw dab_fatal(tf, fsr, far, l, NULL);
331 1.27 scw }
332 1.51 rearnsha #endif
333 1.27 scw
334 1.48 wiz /* See if the CPU state needs to be fixed up */
335 1.41 scw switch (data_abort_fixup(tf, fsr, far, l)) {
336 1.41 scw case ABORT_FIXUP_RETURN:
337 1.41 scw return;
338 1.41 scw case ABORT_FIXUP_FAILED:
339 1.41 scw /* Deliver a SIGILL to the process */
340 1.41 scw KSI_INIT_TRAP(&ksi);
341 1.41 scw ksi.ksi_signo = SIGILL;
342 1.41 scw ksi.ksi_code = ILL_ILLOPC;
343 1.41 scw ksi.ksi_addr = (u_int32_t *)(intptr_t) far;
344 1.41 scw ksi.ksi_trap = fsr;
345 1.41 scw goto do_trapsignal;
346 1.41 scw default:
347 1.41 scw break;
348 1.41 scw }
349 1.41 scw
350 1.39 scw va = trunc_page((vaddr_t)far);
351 1.1 chris
352 1.27 scw /*
353 1.27 scw * It is only a kernel address space fault iff:
354 1.27 scw * 1. user == 0 and
355 1.27 scw * 2. pcb_onfault not set or
356 1.41 scw * 3. pcb_onfault set and not LDRT/LDRBT/STRT/STRBT instruction.
357 1.27 scw */
358 1.39 scw if (user == 0 && (va >= VM_MIN_KERNEL_ADDRESS ||
359 1.41 scw (va < VM_MIN_ADDRESS && vector_page == ARM_VECTORS_LOW)) &&
360 1.41 scw __predict_true((pcb->pcb_onfault == NULL ||
361 1.41 scw (ReadWord(tf->tf_pc) & 0x05200000) != 0x04200000))) {
362 1.39 scw map = kernel_map;
363 1.39 scw
364 1.27 scw /* Was the fault due to the FPE/IPKDB ? */
365 1.39 scw if (__predict_false((tf->tf_spsr & PSR_MODE)==PSR_UND32_MODE)) {
366 1.35 thorpej KSI_INIT_TRAP(&ksi);
367 1.34 matt ksi.ksi_signo = SIGSEGV;
368 1.39 scw ksi.ksi_code = SEGV_ACCERR;
369 1.39 scw ksi.ksi_addr = (u_int32_t *)(intptr_t) far;
370 1.39 scw ksi.ksi_trap = fsr;
371 1.27 scw
372 1.27 scw /*
373 1.27 scw * Force exit via userret()
374 1.39 scw * This is necessary as the FPE is an extension to
375 1.39 scw * userland that actually runs in a priveledged mode
376 1.39 scw * but uses USR mode permissions for its accesses.
377 1.27 scw */
378 1.39 scw user = 1;
379 1.39 scw goto do_trapsignal;
380 1.27 scw }
381 1.32 cl } else {
382 1.39 scw map = &l->l_proc->p_vmspace->vm_map;
383 1.32 cl if (l->l_flag & L_SA) {
384 1.49 cl l->l_savp->savp_faultaddr = (vaddr_t)far;
385 1.32 cl l->l_flag |= L_SA_PAGEFAULT;
386 1.32 cl }
387 1.32 cl }
388 1.1 chris
389 1.27 scw /*
390 1.27 scw * We need to know whether the page should be mapped
391 1.27 scw * as R or R/W. The MMU does not give us the info as
392 1.27 scw * to whether the fault was caused by a read or a write.
393 1.39 scw *
394 1.39 scw * However, we know that a permission fault can only be
395 1.39 scw * the result of a write to a read-only location, so
396 1.39 scw * we can deal with those quickly.
397 1.39 scw *
398 1.39 scw * Otherwise we need to disassemble the instruction
399 1.39 scw * responsible to determine if it was a write.
400 1.27 scw */
401 1.39 scw if (IS_PERMISSION_FAULT(fsr))
402 1.27 scw ftype = VM_PROT_WRITE;
403 1.39 scw else {
404 1.51 rearnsha #ifdef THUMB_CODE
405 1.51 rearnsha /* Fast track the ARM case. */
406 1.51 rearnsha if (__predict_false(tf->tf_spsr & PSR_T_bit)) {
407 1.51 rearnsha u_int insn = fusword((void *)(tf->tf_pc & ~1));
408 1.51 rearnsha u_int insn_f8 = insn & 0xf800;
409 1.51 rearnsha u_int insn_fe = insn & 0xfe00;
410 1.51 rearnsha
411 1.51 rearnsha if (insn_f8 == 0x6000 || /* STR(1) */
412 1.51 rearnsha insn_f8 == 0x7000 || /* STRB(1) */
413 1.51 rearnsha insn_f8 == 0x8000 || /* STRH(1) */
414 1.51 rearnsha insn_f8 == 0x9000 || /* STR(3) */
415 1.51 rearnsha insn_f8 == 0xc000 || /* STM */
416 1.51 rearnsha insn_fe == 0x5000 || /* STR(2) */
417 1.51 rearnsha insn_fe == 0x5200 || /* STRH(2) */
418 1.51 rearnsha insn_fe == 0x5400) /* STRB(2) */
419 1.51 rearnsha ftype = VM_PROT_WRITE;
420 1.51 rearnsha else
421 1.51 rearnsha ftype = VM_PROT_READ;
422 1.51 rearnsha }
423 1.51 rearnsha else
424 1.51 rearnsha #endif
425 1.51 rearnsha {
426 1.51 rearnsha u_int insn = ReadWord(tf->tf_pc);
427 1.39 scw
428 1.51 rearnsha if (((insn & 0x0c100000) == 0x04000000) || /* STR[B] */
429 1.51 rearnsha ((insn & 0x0e1000b0) == 0x000000b0) || /* STR[HD]*/
430 1.51 rearnsha ((insn & 0x0a100000) == 0x08000000)) /* STM/CDT*/
431 1.51 rearnsha ftype = VM_PROT_WRITE;
432 1.51 rearnsha else if ((insn & 0x0fb00ff0) == 0x01000090)/* SWP */
433 1.51 rearnsha ftype = VM_PROT_READ | VM_PROT_WRITE;
434 1.51 rearnsha else
435 1.51 rearnsha ftype = VM_PROT_READ;
436 1.51 rearnsha }
437 1.39 scw }
438 1.39 scw
439 1.39 scw /*
440 1.39 scw * See if the fault is as a result of ref/mod emulation,
441 1.39 scw * or domain mismatch.
442 1.39 scw */
443 1.39 scw #ifdef DEBUG
444 1.39 scw last_fault_code = fsr;
445 1.1 chris #endif
446 1.42 briggs if (pmap_fault_fixup(map->pmap, va, ftype, user)) {
447 1.42 briggs if (map != kernel_map)
448 1.42 briggs l->l_flag &= ~L_SA_PAGEFAULT;
449 1.50 rearnsha UVMHIST_LOG(maphist, " <- ref/mod emul", 0, 0, 0, 0);
450 1.27 scw goto out;
451 1.42 briggs }
452 1.1 chris
453 1.39 scw if (__predict_false(current_intr_depth > 0)) {
454 1.45 scw if (pcb->pcb_onfault) {
455 1.45 scw tf->tf_r0 = EINVAL;
456 1.45 scw tf->tf_pc = (register_t)(intptr_t) pcb->pcb_onfault;
457 1.45 scw return;
458 1.45 scw }
459 1.39 scw printf("\nNon-emulated page fault with intr_depth > 0\n");
460 1.39 scw dab_fatal(tf, fsr, far, l, NULL);
461 1.27 scw }
462 1.1 chris
463 1.27 scw onfault = pcb->pcb_onfault;
464 1.27 scw pcb->pcb_onfault = NULL;
465 1.57 he error = uvm_fault(map, va, ftype);
466 1.27 scw pcb->pcb_onfault = onfault;
467 1.39 scw
468 1.32 cl if (map != kernel_map)
469 1.32 cl l->l_flag &= ~L_SA_PAGEFAULT;
470 1.39 scw
471 1.39 scw if (__predict_true(error == 0)) {
472 1.39 scw if (user)
473 1.39 scw uvm_grow(l->l_proc, va); /* Record any stack growth */
474 1.50 rearnsha UVMHIST_LOG(maphist, " <- uvm", 0, 0, 0, 0);
475 1.27 scw goto out;
476 1.27 scw }
477 1.39 scw
478 1.27 scw if (user == 0) {
479 1.27 scw if (pcb->pcb_onfault) {
480 1.39 scw tf->tf_r0 = error;
481 1.39 scw tf->tf_pc = (register_t)(intptr_t) pcb->pcb_onfault;
482 1.39 scw return;
483 1.1 chris }
484 1.39 scw
485 1.58 drochner printf("\nuvm_fault(%p, %lx, %x) -> %x\n", map, va, ftype,
486 1.39 scw error);
487 1.39 scw dab_fatal(tf, fsr, far, l, NULL);
488 1.27 scw }
489 1.1 chris
490 1.43 scw KSI_INIT_TRAP(&ksi);
491 1.43 scw
492 1.39 scw if (error == ENOMEM) {
493 1.39 scw printf("UVM: pid %d (%s), uid %d killed: "
494 1.39 scw "out of swap\n", l->l_proc->p_pid, l->l_proc->p_comm,
495 1.59 elad l->l_proc->p_cred ? kauth_cred_geteuid(l->l_proc->p_cred) : -1);
496 1.43 scw ksi.ksi_signo = SIGKILL;
497 1.43 scw } else
498 1.43 scw ksi.ksi_signo = SIGSEGV;
499 1.34 matt
500 1.39 scw ksi.ksi_code = (error == EACCES) ? SEGV_ACCERR : SEGV_MAPERR;
501 1.39 scw ksi.ksi_addr = (u_int32_t *)(intptr_t) far;
502 1.39 scw ksi.ksi_trap = fsr;
503 1.50 rearnsha UVMHIST_LOG(maphist, " <- erorr (%d)", error, 0, 0, 0);
504 1.39 scw
505 1.39 scw do_trapsignal:
506 1.39 scw call_trapsignal(l, &ksi);
507 1.39 scw out:
508 1.39 scw /* If returning to user mode, make sure to invoke userret() */
509 1.39 scw if (user)
510 1.39 scw userret(l);
511 1.39 scw }
512 1.39 scw
513 1.39 scw /*
514 1.39 scw * dab_fatal() handles the following data aborts:
515 1.39 scw *
516 1.39 scw * FAULT_WRTBUF_0 - Vector Exception
517 1.39 scw * FAULT_WRTBUF_1 - Terminal Exception
518 1.39 scw *
519 1.39 scw * We should never see these on a properly functioning system.
520 1.39 scw *
521 1.39 scw * This function is also called by the other handlers if they
522 1.39 scw * detect a fatal problem.
523 1.39 scw *
524 1.39 scw * Note: If 'l' is NULL, we assume we're dealing with a prefetch abort.
525 1.39 scw */
526 1.39 scw static int
527 1.39 scw dab_fatal(trapframe_t *tf, u_int fsr, u_int far, struct lwp *l, ksiginfo_t *ksi)
528 1.39 scw {
529 1.39 scw const char *mode;
530 1.39 scw
531 1.39 scw mode = TRAP_USERMODE(tf) ? "user" : "kernel";
532 1.39 scw
533 1.39 scw if (l != NULL) {
534 1.39 scw printf("Fatal %s mode data abort: '%s'\n", mode,
535 1.39 scw data_aborts[fsr & FAULT_TYPE_MASK].desc);
536 1.44 scw printf("trapframe: %p\nFSR=%08x, FAR=", tf, fsr);
537 1.39 scw if ((fsr & FAULT_IMPRECISE) == 0)
538 1.44 scw printf("%08x, ", far);
539 1.39 scw else
540 1.44 scw printf("Invalid, ");
541 1.44 scw printf("spsr=%08x\n", tf->tf_spsr);
542 1.39 scw } else {
543 1.44 scw printf("Fatal %s mode prefetch abort at 0x%08x\n",
544 1.44 scw mode, tf->tf_pc);
545 1.44 scw printf("trapframe: %p, spsr=%08x\n", tf, tf->tf_spsr);
546 1.44 scw }
547 1.44 scw
548 1.44 scw printf("r0 =%08x, r1 =%08x, r2 =%08x, r3 =%08x\n",
549 1.44 scw tf->tf_r0, tf->tf_r1, tf->tf_r2, tf->tf_r3);
550 1.44 scw printf("r4 =%08x, r5 =%08x, r6 =%08x, r7 =%08x\n",
551 1.44 scw tf->tf_r4, tf->tf_r5, tf->tf_r6, tf->tf_r7);
552 1.44 scw printf("r8 =%08x, r9 =%08x, r10=%08x, r11=%08x\n",
553 1.44 scw tf->tf_r8, tf->tf_r9, tf->tf_r10, tf->tf_r11);
554 1.44 scw printf("r12=%08x, ", tf->tf_r12);
555 1.44 scw
556 1.44 scw if (TRAP_USERMODE(tf))
557 1.44 scw printf("usp=%08x, ulr=%08x",
558 1.44 scw tf->tf_usr_sp, tf->tf_usr_lr);
559 1.44 scw else
560 1.44 scw printf("ssp=%08x, slr=%08x",
561 1.44 scw tf->tf_svc_sp, tf->tf_svc_lr);
562 1.44 scw printf(", pc =%08x\n\n", tf->tf_pc);
563 1.34 matt
564 1.39 scw #if defined(DDB) || defined(KGDB)
565 1.39 scw kdb_trap(T_FAULT, tf);
566 1.34 matt #endif
567 1.39 scw panic("Fatal abort");
568 1.39 scw /*NOTREACHED*/
569 1.39 scw }
570 1.39 scw
571 1.39 scw /*
572 1.39 scw * dab_align() handles the following data aborts:
573 1.39 scw *
574 1.39 scw * FAULT_ALIGN_0 - Alignment fault
575 1.39 scw * FAULT_ALIGN_0 - Alignment fault
576 1.39 scw *
577 1.39 scw * These faults are fatal if they happen in kernel mode. Otherwise, we
578 1.39 scw * deliver a bus error to the process.
579 1.39 scw */
580 1.39 scw static int
581 1.39 scw dab_align(trapframe_t *tf, u_int fsr, u_int far, struct lwp *l, ksiginfo_t *ksi)
582 1.39 scw {
583 1.39 scw
584 1.39 scw /* Alignment faults are always fatal if they occur in kernel mode */
585 1.39 scw if (!TRAP_USERMODE(tf))
586 1.39 scw dab_fatal(tf, fsr, far, l, NULL);
587 1.39 scw
588 1.39 scw /* pcb_onfault *must* be NULL at this point */
589 1.39 scw KDASSERT(l->l_addr->u_pcb.pcb_onfault == NULL);
590 1.39 scw
591 1.48 wiz /* See if the CPU state needs to be fixed up */
592 1.39 scw (void) data_abort_fixup(tf, fsr, far, l);
593 1.39 scw
594 1.39 scw /* Deliver a bus error signal to the process */
595 1.39 scw KSI_INIT_TRAP(ksi);
596 1.39 scw ksi->ksi_signo = SIGBUS;
597 1.39 scw ksi->ksi_code = BUS_ADRALN;
598 1.39 scw ksi->ksi_addr = (u_int32_t *)(intptr_t)far;
599 1.39 scw ksi->ksi_trap = fsr;
600 1.39 scw
601 1.39 scw l->l_addr->u_pcb.pcb_tf = tf;
602 1.39 scw
603 1.39 scw return (1);
604 1.39 scw }
605 1.39 scw
606 1.39 scw /*
607 1.39 scw * dab_buserr() handles the following data aborts:
608 1.39 scw *
609 1.39 scw * FAULT_BUSERR_0 - External Abort on Linefetch -- Section
610 1.39 scw * FAULT_BUSERR_1 - External Abort on Linefetch -- Page
611 1.39 scw * FAULT_BUSERR_2 - External Abort on Non-linefetch -- Section
612 1.39 scw * FAULT_BUSERR_3 - External Abort on Non-linefetch -- Page
613 1.39 scw * FAULT_BUSTRNL1 - External abort on Translation -- Level 1
614 1.39 scw * FAULT_BUSTRNL2 - External abort on Translation -- Level 2
615 1.39 scw *
616 1.39 scw * If pcb_onfault is set, flag the fault and return to the handler.
617 1.39 scw * If the fault occurred in user mode, give the process a SIGBUS.
618 1.39 scw *
619 1.39 scw * Note: On XScale, FAULT_BUSERR_0, FAULT_BUSERR_1, and FAULT_BUSERR_2
620 1.39 scw * can be flagged as imprecise in the FSR. This causes a real headache
621 1.39 scw * since some of the machine state is lost. In this case, tf->tf_pc
622 1.39 scw * may not actually point to the offending instruction. In fact, if
623 1.39 scw * we've taken a double abort fault, it generally points somewhere near
624 1.39 scw * the top of "data_abort_entry" in exception.S.
625 1.39 scw *
626 1.39 scw * In all other cases, these data aborts are considered fatal.
627 1.39 scw */
628 1.39 scw static int
629 1.39 scw dab_buserr(trapframe_t *tf, u_int fsr, u_int far, struct lwp *l,
630 1.39 scw ksiginfo_t *ksi)
631 1.39 scw {
632 1.39 scw struct pcb *pcb = &l->l_addr->u_pcb;
633 1.39 scw
634 1.39 scw #ifdef __XSCALE__
635 1.39 scw if ((fsr & FAULT_IMPRECISE) != 0 &&
636 1.39 scw (tf->tf_spsr & PSR_MODE) == PSR_ABT32_MODE) {
637 1.39 scw /*
638 1.39 scw * Oops, an imprecise, double abort fault. We've lost the
639 1.39 scw * r14_abt/spsr_abt values corresponding to the original
640 1.39 scw * abort, and the spsr saved in the trapframe indicates
641 1.39 scw * ABT mode.
642 1.39 scw */
643 1.39 scw tf->tf_spsr &= ~PSR_MODE;
644 1.39 scw
645 1.39 scw /*
646 1.39 scw * We use a simple heuristic to determine if the double abort
647 1.39 scw * happened as a result of a kernel or user mode access.
648 1.39 scw * If the current trapframe is at the top of the kernel stack,
649 1.39 scw * the fault _must_ have come from user mode.
650 1.39 scw */
651 1.39 scw if (tf != ((trapframe_t *)pcb->pcb_un.un_32.pcb32_sp) - 1) {
652 1.39 scw /*
653 1.39 scw * Kernel mode. We're either about to die a
654 1.39 scw * spectacular death, or pcb_onfault will come
655 1.39 scw * to our rescue. Either way, the current value
656 1.39 scw * of tf->tf_pc is irrelevant.
657 1.39 scw */
658 1.39 scw tf->tf_spsr |= PSR_SVC32_MODE;
659 1.39 scw if (pcb->pcb_onfault == NULL)
660 1.39 scw printf("\nKernel mode double abort!\n");
661 1.39 scw } else {
662 1.39 scw /*
663 1.39 scw * User mode. We've lost the program counter at the
664 1.39 scw * time of the fault (not that it was accurate anyway;
665 1.39 scw * it's not called an imprecise fault for nothing).
666 1.39 scw * About all we can do is copy r14_usr to tf_pc and
667 1.39 scw * hope for the best. The process is about to get a
668 1.39 scw * SIGBUS, so it's probably history anyway.
669 1.39 scw */
670 1.39 scw tf->tf_spsr |= PSR_USR32_MODE;
671 1.39 scw tf->tf_pc = tf->tf_usr_lr;
672 1.51 rearnsha #ifdef THUMB_CODE
673 1.51 rearnsha tf->tf_spsr &= ~PSR_T_bit;
674 1.51 rearnsha if (tf->tf_usr_lr & 1)
675 1.51 rearnsha tf->tf_spsr |= PSR_T_bit;
676 1.51 rearnsha #endif
677 1.39 scw }
678 1.39 scw }
679 1.39 scw
680 1.39 scw /* FAR is invalid for imprecise exceptions */
681 1.39 scw if ((fsr & FAULT_IMPRECISE) != 0)
682 1.39 scw far = 0;
683 1.39 scw #endif /* __XSCALE__ */
684 1.39 scw
685 1.39 scw if (pcb->pcb_onfault) {
686 1.39 scw KDASSERT(TRAP_USERMODE(tf) == 0);
687 1.39 scw tf->tf_r0 = EFAULT;
688 1.39 scw tf->tf_pc = (register_t)(intptr_t) pcb->pcb_onfault;
689 1.39 scw return (0);
690 1.39 scw }
691 1.39 scw
692 1.48 wiz /* See if the CPU state needs to be fixed up */
693 1.39 scw (void) data_abort_fixup(tf, fsr, far, l);
694 1.39 scw
695 1.39 scw /*
696 1.39 scw * At this point, if the fault happened in kernel mode, we're toast
697 1.39 scw */
698 1.39 scw if (!TRAP_USERMODE(tf))
699 1.39 scw dab_fatal(tf, fsr, far, l, NULL);
700 1.39 scw
701 1.39 scw /* Deliver a bus error signal to the process */
702 1.39 scw KSI_INIT_TRAP(ksi);
703 1.39 scw ksi->ksi_signo = SIGBUS;
704 1.39 scw ksi->ksi_code = BUS_ADRERR;
705 1.39 scw ksi->ksi_addr = (u_int32_t *)(intptr_t)far;
706 1.39 scw ksi->ksi_trap = fsr;
707 1.39 scw
708 1.39 scw l->l_addr->u_pcb.pcb_tf = tf;
709 1.27 scw
710 1.39 scw return (1);
711 1.1 chris }
712 1.1 chris
713 1.56 perry static inline int
714 1.39 scw prefetch_abort_fixup(trapframe_t *tf)
715 1.39 scw {
716 1.39 scw #ifdef CPU_ABORT_FIXUP_REQUIRED
717 1.39 scw int error;
718 1.39 scw
719 1.48 wiz /* Call the CPU specific prefetch abort fixup routine */
720 1.39 scw error = cpu_prefetchabt_fixup(tf);
721 1.39 scw if (__predict_true(error != ABORT_FIXUP_FAILED))
722 1.39 scw return (error);
723 1.39 scw
724 1.39 scw /*
725 1.39 scw * Oops, couldn't fix up the instruction
726 1.39 scw */
727 1.39 scw printf(
728 1.39 scw "prefetch_abort_fixup: fixup for %s mode prefetch abort failed.\n",
729 1.39 scw TRAP_USERMODE(tf) ? "user" : "kernel");
730 1.51 rearnsha #ifdef THUMB_CODE
731 1.51 rearnsha if (tf->tf_spsr & PSR_T_bit) {
732 1.51 rearnsha printf("pc = 0x%08x, opcode 0x%04x, 0x%04x, insn = ",
733 1.51 rearnsha tf->tf_pc, *((u_int16 *)(tf->tf_pc & ~1),
734 1.51 rearnsha *((u_int16 *)((tf->tf_pc + 2) & ~1));
735 1.51 rearnsha }
736 1.51 rearnsha else
737 1.51 rearnsha #endif
738 1.51 rearnsha {
739 1.51 rearnsha printf("pc = 0x%08x, opcode 0x%08x, insn = ", tf->tf_pc,
740 1.51 rearnsha *((u_int *)tf->tf_pc));
741 1.51 rearnsha }
742 1.39 scw disassemble(tf->tf_pc);
743 1.39 scw
744 1.39 scw /* Die now if this happened in kernel mode */
745 1.39 scw if (!TRAP_USERMODE(tf))
746 1.39 scw dab_fatal(tf, 0, tf->tf_pc, NULL, NULL);
747 1.39 scw
748 1.39 scw return (error);
749 1.39 scw #else
750 1.39 scw return (ABORT_FIXUP_OK);
751 1.39 scw #endif /* CPU_ABORT_FIXUP_REQUIRED */
752 1.39 scw }
753 1.1 chris
754 1.1 chris /*
755 1.39 scw * void prefetch_abort_handler(trapframe_t *tf)
756 1.1 chris *
757 1.1 chris * Abort handler called when instruction execution occurs at
758 1.1 chris * a non existent or restricted (access permissions) memory page.
759 1.1 chris * If the address is invalid and we were in SVC mode then panic as
760 1.1 chris * the kernel should never prefetch abort.
761 1.1 chris * If the address is invalid and the page is mapped then the user process
762 1.1 chris * does no have read permission so send it a signal.
763 1.1 chris * Otherwise fault the page in and try again.
764 1.1 chris */
765 1.1 chris void
766 1.39 scw prefetch_abort_handler(trapframe_t *tf)
767 1.1 chris {
768 1.26 thorpej struct lwp *l;
769 1.14 thorpej struct vm_map *map;
770 1.14 thorpej vaddr_t fault_pc, va;
771 1.39 scw ksiginfo_t ksi;
772 1.1 chris int error;
773 1.39 scw
774 1.50 rearnsha UVMHIST_FUNC("prefetch_abort_handler"); UVMHIST_CALLED(maphist);
775 1.50 rearnsha
776 1.39 scw /* Update vmmeter statistics */
777 1.39 scw uvmexp.traps++;
778 1.1 chris
779 1.1 chris /*
780 1.1 chris * Enable IRQ's (disabled by the abort) This always comes
781 1.1 chris * from user mode so we know interrupts were not disabled.
782 1.1 chris * But we check anyway.
783 1.1 chris */
784 1.41 scw if (__predict_true((tf->tf_spsr & I32_bit) == 0))
785 1.1 chris enable_interrupts(I32_bit);
786 1.1 chris
787 1.48 wiz /* See if the CPU state needs to be fixed up */
788 1.39 scw switch (prefetch_abort_fixup(tf)) {
789 1.39 scw case ABORT_FIXUP_RETURN:
790 1.1 chris return;
791 1.39 scw case ABORT_FIXUP_FAILED:
792 1.39 scw /* Deliver a SIGILL to the process */
793 1.39 scw KSI_INIT_TRAP(&ksi);
794 1.39 scw ksi.ksi_signo = SIGILL;
795 1.39 scw ksi.ksi_code = ILL_ILLOPC;
796 1.39 scw ksi.ksi_addr = (u_int32_t *)(intptr_t) tf->tf_pc;
797 1.39 scw l = curlwp;
798 1.39 scw l->l_addr->u_pcb.pcb_tf = tf;
799 1.39 scw goto do_trapsignal;
800 1.39 scw default:
801 1.39 scw break;
802 1.1 chris }
803 1.1 chris
804 1.39 scw /* Prefetch aborts cannot happen in kernel mode */
805 1.39 scw if (__predict_false(!TRAP_USERMODE(tf)))
806 1.39 scw dab_fatal(tf, 0, tf->tf_pc, NULL, NULL);
807 1.1 chris
808 1.4 thorpej /* Get fault address */
809 1.39 scw fault_pc = tf->tf_pc;
810 1.39 scw l = curlwp;
811 1.39 scw l->l_addr->u_pcb.pcb_tf = tf;
812 1.50 rearnsha UVMHIST_LOG(maphist, " (pc=0x%x, l=0x%x, tf=0x%x)", fault_pc, l, tf,
813 1.50 rearnsha 0);
814 1.14 thorpej
815 1.1 chris /* Ok validate the address, can only execute in USER space */
816 1.39 scw if (__predict_false(fault_pc >= VM_MAXUSER_ADDRESS ||
817 1.39 scw (fault_pc < VM_MIN_ADDRESS && vector_page == ARM_VECTORS_LOW))) {
818 1.35 thorpej KSI_INIT_TRAP(&ksi);
819 1.34 matt ksi.ksi_signo = SIGSEGV;
820 1.34 matt ksi.ksi_code = SEGV_ACCERR;
821 1.39 scw ksi.ksi_addr = (u_int32_t *)(intptr_t) fault_pc;
822 1.34 matt ksi.ksi_trap = fault_pc;
823 1.39 scw goto do_trapsignal;
824 1.39 scw }
825 1.34 matt
826 1.39 scw map = &l->l_proc->p_vmspace->vm_map;
827 1.39 scw va = trunc_page(fault_pc);
828 1.1 chris
829 1.27 scw /*
830 1.27 scw * See if the pmap can handle this fault on its own...
831 1.27 scw */
832 1.39 scw #ifdef DEBUG
833 1.39 scw last_fault_code = -1;
834 1.39 scw #endif
835 1.50 rearnsha if (pmap_fault_fixup(map->pmap, va, VM_PROT_READ, 1)) {
836 1.50 rearnsha UVMHIST_LOG (maphist, " <- emulated", 0, 0, 0, 0);
837 1.39 scw goto out;
838 1.50 rearnsha }
839 1.27 scw
840 1.39 scw #ifdef DIAGNOSTIC
841 1.39 scw if (__predict_false(current_intr_depth > 0)) {
842 1.39 scw printf("\nNon-emulated prefetch abort with intr_depth > 0\n");
843 1.39 scw dab_fatal(tf, 0, tf->tf_pc, NULL, NULL);
844 1.39 scw }
845 1.1 chris #endif
846 1.53 joff if (map != kernel_map && l->l_flag & L_SA) {
847 1.53 joff l->l_savp->savp_faultaddr = fault_pc;
848 1.53 joff l->l_flag |= L_SA_PAGEFAULT;
849 1.53 joff }
850 1.39 scw
851 1.57 he error = uvm_fault(map, va, VM_PROT_READ);
852 1.53 joff
853 1.54 skrll if (map != kernel_map)
854 1.54 skrll l->l_flag &= ~L_SA_PAGEFAULT;
855 1.53 joff
856 1.50 rearnsha if (__predict_true(error == 0)) {
857 1.50 rearnsha UVMHIST_LOG (maphist, " <- uvm", 0, 0, 0, 0);
858 1.39 scw goto out;
859 1.50 rearnsha }
860 1.43 scw KSI_INIT_TRAP(&ksi);
861 1.43 scw
862 1.50 rearnsha UVMHIST_LOG (maphist, " <- fatal (%d)", error, 0, 0, 0);
863 1.39 scw if (error == ENOMEM) {
864 1.39 scw printf("UVM: pid %d (%s), uid %d killed: "
865 1.39 scw "out of swap\n", l->l_proc->p_pid, l->l_proc->p_comm,
866 1.59 elad l->l_proc->p_cred ? kauth_cred_geteuid(l->l_proc->p_cred) : -1);
867 1.43 scw ksi.ksi_signo = SIGKILL;
868 1.43 scw } else
869 1.43 scw ksi.ksi_signo = SIGSEGV;
870 1.1 chris
871 1.39 scw ksi.ksi_code = SEGV_MAPERR;
872 1.39 scw ksi.ksi_addr = (u_int32_t *)(intptr_t) fault_pc;
873 1.39 scw ksi.ksi_trap = fault_pc;
874 1.39 scw
875 1.39 scw do_trapsignal:
876 1.39 scw call_trapsignal(l, &ksi);
877 1.39 scw
878 1.39 scw out:
879 1.39 scw userret(l);
880 1.39 scw }
881 1.39 scw
882 1.39 scw /*
883 1.39 scw * Tentatively read an 8, 16, or 32-bit value from 'addr'.
884 1.39 scw * If the read succeeds, the value is written to 'rptr' and zero is returned.
885 1.39 scw * Else, return EFAULT.
886 1.39 scw */
887 1.39 scw int
888 1.39 scw badaddr_read(void *addr, size_t size, void *rptr)
889 1.39 scw {
890 1.39 scw extern int badaddr_read_1(const uint8_t *, uint8_t *);
891 1.39 scw extern int badaddr_read_2(const uint16_t *, uint16_t *);
892 1.39 scw extern int badaddr_read_4(const uint32_t *, uint32_t *);
893 1.39 scw union {
894 1.39 scw uint8_t v1;
895 1.39 scw uint16_t v2;
896 1.39 scw uint32_t v4;
897 1.39 scw } u;
898 1.47 scw struct pcb *curpcb_save;
899 1.47 scw int rv, s;
900 1.39 scw
901 1.39 scw cpu_drain_writebuf();
902 1.39 scw
903 1.47 scw /*
904 1.47 scw * We might be called at interrupt time, so arrange to steal
905 1.47 scw * lwp0's PCB temporarily, if required, so that pcb_onfault
906 1.47 scw * handling works correctly.
907 1.47 scw */
908 1.47 scw s = splhigh();
909 1.47 scw if ((curpcb_save = curpcb) == NULL)
910 1.47 scw curpcb = &lwp0.l_addr->u_pcb;
911 1.47 scw
912 1.39 scw /* Read from the test address. */
913 1.39 scw switch (size) {
914 1.39 scw case sizeof(uint8_t):
915 1.39 scw rv = badaddr_read_1(addr, &u.v1);
916 1.39 scw if (rv == 0 && rptr)
917 1.39 scw *(uint8_t *) rptr = u.v1;
918 1.39 scw break;
919 1.39 scw
920 1.39 scw case sizeof(uint16_t):
921 1.39 scw rv = badaddr_read_2(addr, &u.v2);
922 1.39 scw if (rv == 0 && rptr)
923 1.39 scw *(uint16_t *) rptr = u.v2;
924 1.39 scw break;
925 1.39 scw
926 1.39 scw case sizeof(uint32_t):
927 1.39 scw rv = badaddr_read_4(addr, &u.v4);
928 1.39 scw if (rv == 0 && rptr)
929 1.39 scw *(uint32_t *) rptr = u.v4;
930 1.39 scw break;
931 1.39 scw
932 1.39 scw default:
933 1.47 scw curpcb = curpcb_save;
934 1.39 scw panic("badaddr: invalid size (%lu)", (u_long) size);
935 1.34 matt }
936 1.39 scw
937 1.47 scw /* Restore curpcb */
938 1.47 scw curpcb = curpcb_save;
939 1.47 scw splx(s);
940 1.47 scw
941 1.39 scw /* Return EFAULT if the address was invalid, else zero */
942 1.39 scw return (rv);
943 1.1 chris }
944