pmap.c revision 1.186 1 1.186 matt /* $NetBSD: pmap.c,v 1.186 2008/08/14 14:54:32 matt Exp $ */
2 1.12 chris
3 1.12 chris /*
4 1.134 thorpej * Copyright 2003 Wasabi Systems, Inc.
5 1.134 thorpej * All rights reserved.
6 1.134 thorpej *
7 1.134 thorpej * Written by Steve C. Woodford for Wasabi Systems, Inc.
8 1.134 thorpej *
9 1.134 thorpej * Redistribution and use in source and binary forms, with or without
10 1.134 thorpej * modification, are permitted provided that the following conditions
11 1.134 thorpej * are met:
12 1.134 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.134 thorpej * notice, this list of conditions and the following disclaimer.
14 1.134 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.134 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.134 thorpej * documentation and/or other materials provided with the distribution.
17 1.134 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.134 thorpej * must display the following acknowledgement:
19 1.134 thorpej * This product includes software developed for the NetBSD Project by
20 1.134 thorpej * Wasabi Systems, Inc.
21 1.134 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.134 thorpej * or promote products derived from this software without specific prior
23 1.134 thorpej * written permission.
24 1.134 thorpej *
25 1.134 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.134 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.134 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.134 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.134 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.134 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.134 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.134 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.134 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.134 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.134 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.134 thorpej */
37 1.134 thorpej
38 1.134 thorpej /*
39 1.134 thorpej * Copyright (c) 2002-2003 Wasabi Systems, Inc.
40 1.12 chris * Copyright (c) 2001 Richard Earnshaw
41 1.119 chris * Copyright (c) 2001-2002 Christopher Gilbert
42 1.12 chris * All rights reserved.
43 1.12 chris *
44 1.12 chris * 1. Redistributions of source code must retain the above copyright
45 1.12 chris * notice, this list of conditions and the following disclaimer.
46 1.12 chris * 2. Redistributions in binary form must reproduce the above copyright
47 1.12 chris * notice, this list of conditions and the following disclaimer in the
48 1.12 chris * documentation and/or other materials provided with the distribution.
49 1.12 chris * 3. The name of the company nor the name of the author may be used to
50 1.12 chris * endorse or promote products derived from this software without specific
51 1.12 chris * prior written permission.
52 1.12 chris *
53 1.12 chris * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
54 1.12 chris * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
55 1.12 chris * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
56 1.12 chris * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
57 1.12 chris * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
58 1.12 chris * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
59 1.12 chris * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.12 chris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.12 chris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.12 chris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.12 chris * SUCH DAMAGE.
64 1.12 chris */
65 1.1 matt
66 1.1 matt /*-
67 1.1 matt * Copyright (c) 1999 The NetBSD Foundation, Inc.
68 1.1 matt * All rights reserved.
69 1.1 matt *
70 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
71 1.1 matt * by Charles M. Hannum.
72 1.1 matt *
73 1.1 matt * Redistribution and use in source and binary forms, with or without
74 1.1 matt * modification, are permitted provided that the following conditions
75 1.1 matt * are met:
76 1.1 matt * 1. Redistributions of source code must retain the above copyright
77 1.1 matt * notice, this list of conditions and the following disclaimer.
78 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
79 1.1 matt * notice, this list of conditions and the following disclaimer in the
80 1.1 matt * documentation and/or other materials provided with the distribution.
81 1.1 matt *
82 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
83 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
84 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
85 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
86 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
87 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
88 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
89 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
90 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
91 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
92 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
93 1.1 matt */
94 1.1 matt
95 1.1 matt /*
96 1.1 matt * Copyright (c) 1994-1998 Mark Brinicombe.
97 1.1 matt * Copyright (c) 1994 Brini.
98 1.1 matt * All rights reserved.
99 1.1 matt *
100 1.1 matt * This code is derived from software written for Brini by Mark Brinicombe
101 1.1 matt *
102 1.1 matt * Redistribution and use in source and binary forms, with or without
103 1.1 matt * modification, are permitted provided that the following conditions
104 1.1 matt * are met:
105 1.1 matt * 1. Redistributions of source code must retain the above copyright
106 1.1 matt * notice, this list of conditions and the following disclaimer.
107 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
108 1.1 matt * notice, this list of conditions and the following disclaimer in the
109 1.1 matt * documentation and/or other materials provided with the distribution.
110 1.1 matt * 3. All advertising materials mentioning features or use of this software
111 1.1 matt * must display the following acknowledgement:
112 1.1 matt * This product includes software developed by Mark Brinicombe.
113 1.1 matt * 4. The name of the author may not be used to endorse or promote products
114 1.1 matt * derived from this software without specific prior written permission.
115 1.1 matt *
116 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
117 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
118 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
119 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
120 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
121 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
122 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
123 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
124 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
125 1.1 matt *
126 1.1 matt * RiscBSD kernel project
127 1.1 matt *
128 1.1 matt * pmap.c
129 1.1 matt *
130 1.1 matt * Machine dependant vm stuff
131 1.1 matt *
132 1.1 matt * Created : 20/09/94
133 1.1 matt */
134 1.1 matt
135 1.1 matt /*
136 1.174 matt * armv6 and VIPT cache support by 3am Software Foundry,
137 1.174 matt * Copyright (c) 2007 Microsoft
138 1.174 matt */
139 1.174 matt
140 1.174 matt /*
141 1.1 matt * Performance improvements, UVM changes, overhauls and part-rewrites
142 1.1 matt * were contributed by Neil A. Carson <neil (at) causality.com>.
143 1.1 matt */
144 1.1 matt
145 1.1 matt /*
146 1.134 thorpej * Overhauled again to speedup the pmap, use MMU Domains so that L1 tables
147 1.134 thorpej * can be shared, and re-work the KVM layout, by Steve Woodford of Wasabi
148 1.134 thorpej * Systems, Inc.
149 1.134 thorpej *
150 1.134 thorpej * There are still a few things outstanding at this time:
151 1.134 thorpej *
152 1.134 thorpej * - There are some unresolved issues for MP systems:
153 1.134 thorpej *
154 1.134 thorpej * o The L1 metadata needs a lock, or more specifically, some places
155 1.134 thorpej * need to acquire an exclusive lock when modifying L1 translation
156 1.134 thorpej * table entries.
157 1.134 thorpej *
158 1.134 thorpej * o When one cpu modifies an L1 entry, and that L1 table is also
159 1.134 thorpej * being used by another cpu, then the latter will need to be told
160 1.134 thorpej * that a tlb invalidation may be necessary. (But only if the old
161 1.134 thorpej * domain number in the L1 entry being over-written is currently
162 1.134 thorpej * the active domain on that cpu). I guess there are lots more tlb
163 1.134 thorpej * shootdown issues too...
164 1.134 thorpej *
165 1.134 thorpej * o If the vector_page is at 0x00000000 instead of 0xffff0000, then
166 1.134 thorpej * MP systems will lose big-time because of the MMU domain hack.
167 1.134 thorpej * The only way this can be solved (apart from moving the vector
168 1.134 thorpej * page to 0xffff0000) is to reserve the first 1MB of user address
169 1.134 thorpej * space for kernel use only. This would require re-linking all
170 1.134 thorpej * applications so that the text section starts above this 1MB
171 1.134 thorpej * boundary.
172 1.134 thorpej *
173 1.134 thorpej * o Tracking which VM space is resident in the cache/tlb has not yet
174 1.134 thorpej * been implemented for MP systems.
175 1.134 thorpej *
176 1.134 thorpej * o Finally, there is a pathological condition where two cpus running
177 1.134 thorpej * two separate processes (not lwps) which happen to share an L1
178 1.134 thorpej * can get into a fight over one or more L1 entries. This will result
179 1.134 thorpej * in a significant slow-down if both processes are in tight loops.
180 1.1 matt */
181 1.1 matt
182 1.1 matt /*
183 1.1 matt * Special compilation symbols
184 1.1 matt * PMAP_DEBUG - Build in pmap_debug_level code
185 1.1 matt */
186 1.134 thorpej
187 1.1 matt /* Include header files */
188 1.1 matt
189 1.134 thorpej #include "opt_cpuoptions.h"
190 1.1 matt #include "opt_pmap_debug.h"
191 1.1 matt #include "opt_ddb.h"
192 1.137 martin #include "opt_lockdebug.h"
193 1.137 martin #include "opt_multiprocessor.h"
194 1.1 matt
195 1.171 matt #include <sys/param.h>
196 1.1 matt #include <sys/types.h>
197 1.1 matt #include <sys/kernel.h>
198 1.1 matt #include <sys/systm.h>
199 1.1 matt #include <sys/proc.h>
200 1.1 matt #include <sys/malloc.h>
201 1.1 matt #include <sys/user.h>
202 1.10 chris #include <sys/pool.h>
203 1.16 chris #include <sys/cdefs.h>
204 1.171 matt #include <sys/cpu.h>
205 1.186 matt #include <sys/sysctl.h>
206 1.16 chris
207 1.1 matt #include <uvm/uvm.h>
208 1.1 matt
209 1.1 matt #include <machine/bus.h>
210 1.1 matt #include <machine/pmap.h>
211 1.1 matt #include <machine/pcb.h>
212 1.1 matt #include <machine/param.h>
213 1.32 thorpej #include <arm/arm32/katelib.h>
214 1.16 chris
215 1.186 matt __KERNEL_RCSID(0, "$NetBSD: pmap.c,v 1.186 2008/08/14 14:54:32 matt Exp $");
216 1.116 jdolecek
217 1.1 matt #ifdef PMAP_DEBUG
218 1.140 matt
219 1.140 matt /* XXX need to get rid of all refs to this */
220 1.134 thorpej int pmap_debug_level = 0;
221 1.17 chris
222 1.17 chris /*
223 1.17 chris * for switching to potentially finer grained debugging
224 1.17 chris */
225 1.17 chris #define PDB_FOLLOW 0x0001
226 1.17 chris #define PDB_INIT 0x0002
227 1.17 chris #define PDB_ENTER 0x0004
228 1.17 chris #define PDB_REMOVE 0x0008
229 1.17 chris #define PDB_CREATE 0x0010
230 1.17 chris #define PDB_PTPAGE 0x0020
231 1.48 chris #define PDB_GROWKERN 0x0040
232 1.17 chris #define PDB_BITS 0x0080
233 1.17 chris #define PDB_COLLECT 0x0100
234 1.17 chris #define PDB_PROTECT 0x0200
235 1.48 chris #define PDB_MAP_L1 0x0400
236 1.17 chris #define PDB_BOOTSTRAP 0x1000
237 1.17 chris #define PDB_PARANOIA 0x2000
238 1.17 chris #define PDB_WIRING 0x4000
239 1.17 chris #define PDB_PVDUMP 0x8000
240 1.134 thorpej #define PDB_VAC 0x10000
241 1.134 thorpej #define PDB_KENTER 0x20000
242 1.134 thorpej #define PDB_KREMOVE 0x40000
243 1.174 matt #define PDB_EXEC 0x80000
244 1.17 chris
245 1.134 thorpej int debugmap = 1;
246 1.134 thorpej int pmapdebug = 0;
247 1.17 chris #define NPDEBUG(_lev_,_stat_) \
248 1.17 chris if (pmapdebug & (_lev_)) \
249 1.17 chris ((_stat_))
250 1.17 chris
251 1.1 matt #else /* PMAP_DEBUG */
252 1.48 chris #define NPDEBUG(_lev_,_stat_) /* Nothing */
253 1.1 matt #endif /* PMAP_DEBUG */
254 1.1 matt
255 1.134 thorpej /*
256 1.134 thorpej * pmap_kernel() points here
257 1.134 thorpej */
258 1.1 matt struct pmap kernel_pmap_store;
259 1.1 matt
260 1.10 chris /*
261 1.134 thorpej * Which pmap is currently 'live' in the cache
262 1.134 thorpej *
263 1.134 thorpej * XXXSCW: Fix for SMP ...
264 1.48 chris */
265 1.165 scw static pmap_t pmap_recent_user;
266 1.48 chris
267 1.134 thorpej /*
268 1.173 scw * Pointer to last active lwp, or NULL if it exited.
269 1.173 scw */
270 1.173 scw struct lwp *pmap_previous_active_lwp;
271 1.173 scw
272 1.173 scw /*
273 1.134 thorpej * Pool and cache that pmap structures are allocated from.
274 1.134 thorpej * We use a cache to avoid clearing the pm_l2[] array (1KB)
275 1.134 thorpej * in pmap_create().
276 1.134 thorpej */
277 1.168 ad static struct pool_cache pmap_cache;
278 1.134 thorpej static LIST_HEAD(, pmap) pmap_pmaps;
279 1.48 chris
280 1.48 chris /*
281 1.134 thorpej * Pool of PV structures
282 1.10 chris */
283 1.134 thorpej static struct pool pmap_pv_pool;
284 1.134 thorpej static void *pmap_bootstrap_pv_page_alloc(struct pool *, int);
285 1.134 thorpej static void pmap_bootstrap_pv_page_free(struct pool *, void *);
286 1.134 thorpej static struct pool_allocator pmap_bootstrap_pv_allocator = {
287 1.134 thorpej pmap_bootstrap_pv_page_alloc, pmap_bootstrap_pv_page_free
288 1.134 thorpej };
289 1.10 chris
290 1.134 thorpej /*
291 1.134 thorpej * Pool and cache of l2_dtable structures.
292 1.134 thorpej * We use a cache to avoid clearing the structures when they're
293 1.134 thorpej * allocated. (196 bytes)
294 1.134 thorpej */
295 1.134 thorpej static struct pool_cache pmap_l2dtable_cache;
296 1.134 thorpej static vaddr_t pmap_kernel_l2dtable_kva;
297 1.10 chris
298 1.111 thorpej /*
299 1.134 thorpej * Pool and cache of L2 page descriptors.
300 1.134 thorpej * We use a cache to avoid clearing the descriptor table
301 1.134 thorpej * when they're allocated. (1KB)
302 1.111 thorpej */
303 1.134 thorpej static struct pool_cache pmap_l2ptp_cache;
304 1.134 thorpej static vaddr_t pmap_kernel_l2ptp_kva;
305 1.134 thorpej static paddr_t pmap_kernel_l2ptp_phys;
306 1.111 thorpej
307 1.183 matt #ifdef PMAPCOUNTERS
308 1.174 matt #define PMAP_EVCNT_INITIALIZER(name) \
309 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap", name)
310 1.174 matt
311 1.174 matt #ifdef PMAP_CACHE_VIPT
312 1.174 matt static struct evcnt pmap_ev_vac_color_new =
313 1.174 matt PMAP_EVCNT_INITIALIZER("new page color");
314 1.174 matt static struct evcnt pmap_ev_vac_color_reuse =
315 1.174 matt PMAP_EVCNT_INITIALIZER("ok first page color");
316 1.174 matt static struct evcnt pmap_ev_vac_color_ok =
317 1.174 matt PMAP_EVCNT_INITIALIZER("ok page color");
318 1.182 matt static struct evcnt pmap_ev_vac_color_blind =
319 1.182 matt PMAP_EVCNT_INITIALIZER("blind page color");
320 1.174 matt static struct evcnt pmap_ev_vac_color_change =
321 1.174 matt PMAP_EVCNT_INITIALIZER("change page color");
322 1.174 matt static struct evcnt pmap_ev_vac_color_erase =
323 1.174 matt PMAP_EVCNT_INITIALIZER("erase page color");
324 1.174 matt static struct evcnt pmap_ev_vac_color_none =
325 1.174 matt PMAP_EVCNT_INITIALIZER("no page color");
326 1.174 matt static struct evcnt pmap_ev_vac_color_restore =
327 1.174 matt PMAP_EVCNT_INITIALIZER("restore page color");
328 1.174 matt
329 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_new);
330 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_reuse);
331 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_ok);
332 1.182 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_blind);
333 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_change);
334 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_erase);
335 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_none);
336 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_restore);
337 1.174 matt #endif
338 1.174 matt
339 1.174 matt static struct evcnt pmap_ev_mappings =
340 1.174 matt PMAP_EVCNT_INITIALIZER("pages mapped");
341 1.174 matt static struct evcnt pmap_ev_unmappings =
342 1.174 matt PMAP_EVCNT_INITIALIZER("pages unmapped");
343 1.174 matt static struct evcnt pmap_ev_remappings =
344 1.174 matt PMAP_EVCNT_INITIALIZER("pages remapped");
345 1.174 matt
346 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_mappings);
347 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_unmappings);
348 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_remappings);
349 1.174 matt
350 1.174 matt static struct evcnt pmap_ev_kernel_mappings =
351 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages mapped");
352 1.174 matt static struct evcnt pmap_ev_kernel_unmappings =
353 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages unmapped");
354 1.174 matt static struct evcnt pmap_ev_kernel_remappings =
355 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages remapped");
356 1.174 matt
357 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_mappings);
358 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_unmappings);
359 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_remappings);
360 1.174 matt
361 1.174 matt static struct evcnt pmap_ev_kenter_mappings =
362 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages mapped");
363 1.174 matt static struct evcnt pmap_ev_kenter_unmappings =
364 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages unmapped");
365 1.174 matt static struct evcnt pmap_ev_kenter_remappings =
366 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages remapped");
367 1.174 matt static struct evcnt pmap_ev_pt_mappings =
368 1.174 matt PMAP_EVCNT_INITIALIZER("page table pages mapped");
369 1.174 matt
370 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_mappings);
371 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_unmappings);
372 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_remappings);
373 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_pt_mappings);
374 1.174 matt
375 1.174 matt #ifdef PMAP_CACHE_VIPT
376 1.174 matt static struct evcnt pmap_ev_exec_mappings =
377 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages mapped");
378 1.174 matt static struct evcnt pmap_ev_exec_cached =
379 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages cached");
380 1.174 matt
381 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_mappings);
382 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_cached);
383 1.174 matt
384 1.174 matt static struct evcnt pmap_ev_exec_synced =
385 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced");
386 1.174 matt static struct evcnt pmap_ev_exec_synced_map =
387 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (MP)");
388 1.174 matt static struct evcnt pmap_ev_exec_synced_unmap =
389 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (UM)");
390 1.174 matt static struct evcnt pmap_ev_exec_synced_remap =
391 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (RM)");
392 1.174 matt static struct evcnt pmap_ev_exec_synced_clearbit =
393 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (DG)");
394 1.174 matt static struct evcnt pmap_ev_exec_synced_kremove =
395 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (KU)");
396 1.174 matt
397 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced);
398 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_map);
399 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_unmap);
400 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_remap);
401 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_clearbit);
402 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_kremove);
403 1.174 matt
404 1.174 matt static struct evcnt pmap_ev_exec_discarded_unmap =
405 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (UM)");
406 1.174 matt static struct evcnt pmap_ev_exec_discarded_zero =
407 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (ZP)");
408 1.174 matt static struct evcnt pmap_ev_exec_discarded_copy =
409 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (CP)");
410 1.174 matt static struct evcnt pmap_ev_exec_discarded_page_protect =
411 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (PP)");
412 1.174 matt static struct evcnt pmap_ev_exec_discarded_clearbit =
413 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (DG)");
414 1.174 matt static struct evcnt pmap_ev_exec_discarded_kremove =
415 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (KU)");
416 1.174 matt
417 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_unmap);
418 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_zero);
419 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_copy);
420 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_page_protect);
421 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_clearbit);
422 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_kremove);
423 1.174 matt #endif /* PMAP_CACHE_VIPT */
424 1.174 matt
425 1.174 matt static struct evcnt pmap_ev_updates = PMAP_EVCNT_INITIALIZER("updates");
426 1.174 matt static struct evcnt pmap_ev_collects = PMAP_EVCNT_INITIALIZER("collects");
427 1.174 matt static struct evcnt pmap_ev_activations = PMAP_EVCNT_INITIALIZER("activations");
428 1.174 matt
429 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_updates);
430 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_collects);
431 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_activations);
432 1.174 matt
433 1.174 matt #define PMAPCOUNT(x) ((void)(pmap_ev_##x.ev_count++))
434 1.174 matt #else
435 1.174 matt #define PMAPCOUNT(x) ((void)0)
436 1.174 matt #endif
437 1.174 matt
438 1.134 thorpej /*
439 1.134 thorpej * pmap copy/zero page, and mem(5) hook point
440 1.134 thorpej */
441 1.54 thorpej static pt_entry_t *csrc_pte, *cdst_pte;
442 1.54 thorpej static vaddr_t csrcp, cdstp;
443 1.183 matt vaddr_t memhook; /* used by mem.c */
444 1.161 christos extern void *msgbufaddr;
445 1.186 matt int pmap_kmpages;
446 1.17 chris /*
447 1.134 thorpej * Flag to indicate if pmap_init() has done its thing
448 1.134 thorpej */
449 1.159 thorpej bool pmap_initialized;
450 1.134 thorpej
451 1.134 thorpej /*
452 1.134 thorpej * Misc. locking data structures
453 1.17 chris */
454 1.1 matt
455 1.166 ad #if 0 /* defined(MULTIPROCESSOR) || defined(LOCKDEBUG) */
456 1.17 chris static struct lock pmap_main_lock;
457 1.134 thorpej
458 1.17 chris #define PMAP_MAP_TO_HEAD_LOCK() \
459 1.17 chris (void) spinlockmgr(&pmap_main_lock, LK_SHARED, NULL)
460 1.17 chris #define PMAP_MAP_TO_HEAD_UNLOCK() \
461 1.17 chris (void) spinlockmgr(&pmap_main_lock, LK_RELEASE, NULL)
462 1.17 chris #define PMAP_HEAD_TO_MAP_LOCK() \
463 1.17 chris (void) spinlockmgr(&pmap_main_lock, LK_EXCLUSIVE, NULL)
464 1.17 chris #define PMAP_HEAD_TO_MAP_UNLOCK() \
465 1.134 thorpej spinlockmgr(&pmap_main_lock, LK_RELEASE, (void *) 0)
466 1.17 chris #else
467 1.134 thorpej #define PMAP_MAP_TO_HEAD_LOCK() /* null */
468 1.134 thorpej #define PMAP_MAP_TO_HEAD_UNLOCK() /* null */
469 1.134 thorpej #define PMAP_HEAD_TO_MAP_LOCK() /* null */
470 1.134 thorpej #define PMAP_HEAD_TO_MAP_UNLOCK() /* null */
471 1.134 thorpej #endif
472 1.134 thorpej
473 1.134 thorpej #define pmap_acquire_pmap_lock(pm) \
474 1.134 thorpej do { \
475 1.134 thorpej if ((pm) != pmap_kernel()) \
476 1.172 chris mutex_enter(&(pm)->pm_lock); \
477 1.134 thorpej } while (/*CONSTCOND*/0)
478 1.134 thorpej
479 1.134 thorpej #define pmap_release_pmap_lock(pm) \
480 1.134 thorpej do { \
481 1.134 thorpej if ((pm) != pmap_kernel()) \
482 1.172 chris mutex_exit(&(pm)->pm_lock); \
483 1.134 thorpej } while (/*CONSTCOND*/0)
484 1.1 matt
485 1.33 chris
486 1.69 thorpej /*
487 1.134 thorpej * Metadata for L1 translation tables.
488 1.69 thorpej */
489 1.134 thorpej struct l1_ttable {
490 1.134 thorpej /* Entry on the L1 Table list */
491 1.134 thorpej SLIST_ENTRY(l1_ttable) l1_link;
492 1.1 matt
493 1.134 thorpej /* Entry on the L1 Least Recently Used list */
494 1.134 thorpej TAILQ_ENTRY(l1_ttable) l1_lru;
495 1.1 matt
496 1.134 thorpej /* Track how many domains are allocated from this L1 */
497 1.134 thorpej volatile u_int l1_domain_use_count;
498 1.1 matt
499 1.134 thorpej /*
500 1.134 thorpej * A free-list of domain numbers for this L1.
501 1.134 thorpej * We avoid using ffs() and a bitmap to track domains since ffs()
502 1.134 thorpej * is slow on ARM.
503 1.134 thorpej */
504 1.134 thorpej u_int8_t l1_domain_first;
505 1.134 thorpej u_int8_t l1_domain_free[PMAP_DOMAINS];
506 1.1 matt
507 1.134 thorpej /* Physical address of this L1 page table */
508 1.134 thorpej paddr_t l1_physaddr;
509 1.1 matt
510 1.134 thorpej /* KVA of this L1 page table */
511 1.134 thorpej pd_entry_t *l1_kva;
512 1.134 thorpej };
513 1.1 matt
514 1.134 thorpej /*
515 1.134 thorpej * Convert a virtual address into its L1 table index. That is, the
516 1.134 thorpej * index used to locate the L2 descriptor table pointer in an L1 table.
517 1.134 thorpej * This is basically used to index l1->l1_kva[].
518 1.134 thorpej *
519 1.134 thorpej * Each L2 descriptor table represents 1MB of VA space.
520 1.134 thorpej */
521 1.134 thorpej #define L1_IDX(va) (((vaddr_t)(va)) >> L1_S_SHIFT)
522 1.11 chris
523 1.17 chris /*
524 1.134 thorpej * L1 Page Tables are tracked using a Least Recently Used list.
525 1.134 thorpej * - New L1s are allocated from the HEAD.
526 1.134 thorpej * - Freed L1s are added to the TAIl.
527 1.134 thorpej * - Recently accessed L1s (where an 'access' is some change to one of
528 1.134 thorpej * the userland pmaps which owns this L1) are moved to the TAIL.
529 1.17 chris */
530 1.134 thorpej static TAILQ_HEAD(, l1_ttable) l1_lru_list;
531 1.134 thorpej static struct simplelock l1_lru_lock;
532 1.17 chris
533 1.134 thorpej /*
534 1.134 thorpej * A list of all L1 tables
535 1.134 thorpej */
536 1.134 thorpej static SLIST_HEAD(, l1_ttable) l1_list;
537 1.17 chris
538 1.17 chris /*
539 1.134 thorpej * The l2_dtable tracks L2_BUCKET_SIZE worth of L1 slots.
540 1.134 thorpej *
541 1.134 thorpej * This is normally 16MB worth L2 page descriptors for any given pmap.
542 1.134 thorpej * Reference counts are maintained for L2 descriptors so they can be
543 1.134 thorpej * freed when empty.
544 1.17 chris */
545 1.134 thorpej struct l2_dtable {
546 1.134 thorpej /* The number of L2 page descriptors allocated to this l2_dtable */
547 1.134 thorpej u_int l2_occupancy;
548 1.17 chris
549 1.134 thorpej /* List of L2 page descriptors */
550 1.134 thorpej struct l2_bucket {
551 1.134 thorpej pt_entry_t *l2b_kva; /* KVA of L2 Descriptor Table */
552 1.134 thorpej paddr_t l2b_phys; /* Physical address of same */
553 1.134 thorpej u_short l2b_l1idx; /* This L2 table's L1 index */
554 1.134 thorpej u_short l2b_occupancy; /* How many active descriptors */
555 1.134 thorpej } l2_bucket[L2_BUCKET_SIZE];
556 1.17 chris };
557 1.17 chris
558 1.17 chris /*
559 1.134 thorpej * Given an L1 table index, calculate the corresponding l2_dtable index
560 1.134 thorpej * and bucket index within the l2_dtable.
561 1.17 chris */
562 1.134 thorpej #define L2_IDX(l1idx) (((l1idx) >> L2_BUCKET_LOG2) & \
563 1.134 thorpej (L2_SIZE - 1))
564 1.134 thorpej #define L2_BUCKET(l1idx) ((l1idx) & (L2_BUCKET_SIZE - 1))
565 1.17 chris
566 1.134 thorpej /*
567 1.134 thorpej * Given a virtual address, this macro returns the
568 1.134 thorpej * virtual address required to drop into the next L2 bucket.
569 1.134 thorpej */
570 1.134 thorpej #define L2_NEXT_BUCKET(va) (((va) & L1_S_FRAME) + L1_S_SIZE)
571 1.17 chris
572 1.17 chris /*
573 1.134 thorpej * L2 allocation.
574 1.17 chris */
575 1.134 thorpej #define pmap_alloc_l2_dtable() \
576 1.134 thorpej pool_cache_get(&pmap_l2dtable_cache, PR_NOWAIT)
577 1.134 thorpej #define pmap_free_l2_dtable(l2) \
578 1.134 thorpej pool_cache_put(&pmap_l2dtable_cache, (l2))
579 1.134 thorpej #define pmap_alloc_l2_ptp(pap) \
580 1.134 thorpej ((pt_entry_t *)pool_cache_get_paddr(&pmap_l2ptp_cache,\
581 1.134 thorpej PR_NOWAIT, (pap)))
582 1.1 matt
583 1.1 matt /*
584 1.134 thorpej * We try to map the page tables write-through, if possible. However, not
585 1.134 thorpej * all CPUs have a write-through cache mode, so on those we have to sync
586 1.134 thorpej * the cache when we frob page tables.
587 1.113 thorpej *
588 1.134 thorpej * We try to evaluate this at compile time, if possible. However, it's
589 1.134 thorpej * not always possible to do that, hence this run-time var.
590 1.134 thorpej */
591 1.134 thorpej int pmap_needs_pte_sync;
592 1.113 thorpej
593 1.113 thorpej /*
594 1.134 thorpej * Real definition of pv_entry.
595 1.113 thorpej */
596 1.134 thorpej struct pv_entry {
597 1.183 matt SLIST_ENTRY(pv_entry) pv_link; /* next pv_entry */
598 1.134 thorpej pmap_t pv_pmap; /* pmap where mapping lies */
599 1.134 thorpej vaddr_t pv_va; /* virtual address for mapping */
600 1.134 thorpej u_int pv_flags; /* flags */
601 1.134 thorpej };
602 1.113 thorpej
603 1.113 thorpej /*
604 1.134 thorpej * Macro to determine if a mapping might be resident in the
605 1.134 thorpej * instruction cache and/or TLB
606 1.17 chris */
607 1.134 thorpej #define PV_BEEN_EXECD(f) (((f) & (PVF_REF | PVF_EXEC)) == (PVF_REF | PVF_EXEC))
608 1.174 matt #define PV_IS_EXEC_P(f) (((f) & PVF_EXEC) != 0)
609 1.17 chris
610 1.17 chris /*
611 1.134 thorpej * Macro to determine if a mapping might be resident in the
612 1.134 thorpej * data cache and/or TLB
613 1.1 matt */
614 1.134 thorpej #define PV_BEEN_REFD(f) (((f) & PVF_REF) != 0)
615 1.1 matt
616 1.1 matt /*
617 1.134 thorpej * Local prototypes
618 1.1 matt */
619 1.134 thorpej static int pmap_set_pt_cache_mode(pd_entry_t *, vaddr_t);
620 1.134 thorpej static void pmap_alloc_specials(vaddr_t *, int, vaddr_t *,
621 1.134 thorpej pt_entry_t **);
622 1.159 thorpej static bool pmap_is_current(pmap_t);
623 1.159 thorpej static bool pmap_is_cached(pmap_t);
624 1.134 thorpej static void pmap_enter_pv(struct vm_page *, struct pv_entry *,
625 1.134 thorpej pmap_t, vaddr_t, u_int);
626 1.134 thorpej static struct pv_entry *pmap_find_pv(struct vm_page *, pmap_t, vaddr_t);
627 1.156 scw static struct pv_entry *pmap_remove_pv(struct vm_page *, pmap_t, vaddr_t, int);
628 1.134 thorpej static u_int pmap_modify_pv(struct vm_page *, pmap_t, vaddr_t,
629 1.134 thorpej u_int, u_int);
630 1.17 chris
631 1.134 thorpej static void pmap_pinit(pmap_t);
632 1.134 thorpej static int pmap_pmap_ctor(void *, void *, int);
633 1.17 chris
634 1.134 thorpej static void pmap_alloc_l1(pmap_t);
635 1.134 thorpej static void pmap_free_l1(pmap_t);
636 1.134 thorpej static void pmap_use_l1(pmap_t);
637 1.17 chris
638 1.134 thorpej static struct l2_bucket *pmap_get_l2_bucket(pmap_t, vaddr_t);
639 1.134 thorpej static struct l2_bucket *pmap_alloc_l2_bucket(pmap_t, vaddr_t);
640 1.134 thorpej static void pmap_free_l2_bucket(pmap_t, struct l2_bucket *, u_int);
641 1.134 thorpej static int pmap_l2ptp_ctor(void *, void *, int);
642 1.134 thorpej static int pmap_l2dtable_ctor(void *, void *, int);
643 1.51 chris
644 1.134 thorpej static void pmap_vac_me_harder(struct vm_page *, pmap_t, vaddr_t);
645 1.174 matt #ifdef PMAP_CACHE_VIVT
646 1.134 thorpej static void pmap_vac_me_kpmap(struct vm_page *, pmap_t, vaddr_t);
647 1.134 thorpej static void pmap_vac_me_user(struct vm_page *, pmap_t, vaddr_t);
648 1.174 matt #endif
649 1.17 chris
650 1.134 thorpej static void pmap_clearbit(struct vm_page *, u_int);
651 1.174 matt #ifdef PMAP_CACHE_VIVT
652 1.159 thorpej static int pmap_clean_page(struct pv_entry *, bool);
653 1.174 matt #endif
654 1.174 matt #ifdef PMAP_CACHE_VIPT
655 1.174 matt static void pmap_syncicache_page(struct vm_page *);
656 1.183 matt static void pmap_flush_page(struct vm_page *, bool);
657 1.174 matt #endif
658 1.134 thorpej static void pmap_page_remove(struct vm_page *);
659 1.17 chris
660 1.134 thorpej static void pmap_init_l1(struct l1_ttable *, pd_entry_t *);
661 1.134 thorpej static vaddr_t kernel_pt_lookup(paddr_t);
662 1.17 chris
663 1.17 chris
664 1.17 chris /*
665 1.134 thorpej * External function prototypes
666 1.17 chris */
667 1.134 thorpej extern void bzero_page(vaddr_t);
668 1.134 thorpej extern void bcopy_page(vaddr_t, vaddr_t);
669 1.17 chris
670 1.134 thorpej /*
671 1.134 thorpej * Misc variables
672 1.134 thorpej */
673 1.134 thorpej vaddr_t virtual_avail;
674 1.134 thorpej vaddr_t virtual_end;
675 1.134 thorpej vaddr_t pmap_curmaxkvaddr;
676 1.17 chris
677 1.134 thorpej vaddr_t avail_start;
678 1.134 thorpej vaddr_t avail_end;
679 1.17 chris
680 1.174 matt pv_addrqh_t pmap_boot_freeq = SLIST_HEAD_INITIALIZER(&pmap_boot_freeq);
681 1.174 matt pv_addr_t kernelpages;
682 1.174 matt pv_addr_t kernel_l1pt;
683 1.174 matt pv_addr_t systempage;
684 1.17 chris
685 1.134 thorpej /* Function to set the debug level of the pmap code */
686 1.17 chris
687 1.134 thorpej #ifdef PMAP_DEBUG
688 1.134 thorpej void
689 1.134 thorpej pmap_debug(int level)
690 1.134 thorpej {
691 1.134 thorpej pmap_debug_level = level;
692 1.134 thorpej printf("pmap_debug: level=%d\n", pmap_debug_level);
693 1.1 matt }
694 1.134 thorpej #endif /* PMAP_DEBUG */
695 1.1 matt
696 1.1 matt /*
697 1.134 thorpej * A bunch of routines to conditionally flush the caches/TLB depending
698 1.134 thorpej * on whether the specified pmap actually needs to be flushed at any
699 1.134 thorpej * given time.
700 1.1 matt */
701 1.157 perry static inline void
702 1.134 thorpej pmap_tlb_flushID_SE(pmap_t pm, vaddr_t va)
703 1.134 thorpej {
704 1.134 thorpej
705 1.134 thorpej if (pm->pm_cstate.cs_tlb_id)
706 1.134 thorpej cpu_tlb_flushID_SE(va);
707 1.134 thorpej }
708 1.1 matt
709 1.157 perry static inline void
710 1.134 thorpej pmap_tlb_flushD_SE(pmap_t pm, vaddr_t va)
711 1.1 matt {
712 1.1 matt
713 1.134 thorpej if (pm->pm_cstate.cs_tlb_d)
714 1.134 thorpej cpu_tlb_flushD_SE(va);
715 1.1 matt }
716 1.1 matt
717 1.157 perry static inline void
718 1.134 thorpej pmap_tlb_flushID(pmap_t pm)
719 1.1 matt {
720 1.1 matt
721 1.134 thorpej if (pm->pm_cstate.cs_tlb_id) {
722 1.134 thorpej cpu_tlb_flushID();
723 1.134 thorpej pm->pm_cstate.cs_tlb = 0;
724 1.1 matt }
725 1.134 thorpej }
726 1.1 matt
727 1.157 perry static inline void
728 1.134 thorpej pmap_tlb_flushD(pmap_t pm)
729 1.134 thorpej {
730 1.1 matt
731 1.134 thorpej if (pm->pm_cstate.cs_tlb_d) {
732 1.134 thorpej cpu_tlb_flushD();
733 1.134 thorpej pm->pm_cstate.cs_tlb_d = 0;
734 1.1 matt }
735 1.1 matt }
736 1.1 matt
737 1.174 matt #ifdef PMAP_CACHE_VIVT
738 1.157 perry static inline void
739 1.134 thorpej pmap_idcache_wbinv_range(pmap_t pm, vaddr_t va, vsize_t len)
740 1.1 matt {
741 1.174 matt if (pm->pm_cstate.cs_cache_id) {
742 1.134 thorpej cpu_idcache_wbinv_range(va, len);
743 1.174 matt }
744 1.17 chris }
745 1.1 matt
746 1.157 perry static inline void
747 1.134 thorpej pmap_dcache_wb_range(pmap_t pm, vaddr_t va, vsize_t len,
748 1.159 thorpej bool do_inv, bool rd_only)
749 1.17 chris {
750 1.1 matt
751 1.134 thorpej if (pm->pm_cstate.cs_cache_d) {
752 1.134 thorpej if (do_inv) {
753 1.134 thorpej if (rd_only)
754 1.134 thorpej cpu_dcache_inv_range(va, len);
755 1.134 thorpej else
756 1.134 thorpej cpu_dcache_wbinv_range(va, len);
757 1.134 thorpej } else
758 1.134 thorpej if (!rd_only)
759 1.134 thorpej cpu_dcache_wb_range(va, len);
760 1.1 matt }
761 1.134 thorpej }
762 1.1 matt
763 1.157 perry static inline void
764 1.134 thorpej pmap_idcache_wbinv_all(pmap_t pm)
765 1.134 thorpej {
766 1.134 thorpej if (pm->pm_cstate.cs_cache_id) {
767 1.134 thorpej cpu_idcache_wbinv_all();
768 1.134 thorpej pm->pm_cstate.cs_cache = 0;
769 1.134 thorpej }
770 1.1 matt }
771 1.1 matt
772 1.157 perry static inline void
773 1.134 thorpej pmap_dcache_wbinv_all(pmap_t pm)
774 1.134 thorpej {
775 1.134 thorpej if (pm->pm_cstate.cs_cache_d) {
776 1.134 thorpej cpu_dcache_wbinv_all();
777 1.134 thorpej pm->pm_cstate.cs_cache_d = 0;
778 1.134 thorpej }
779 1.134 thorpej }
780 1.174 matt #endif /* PMAP_CACHE_VIVT */
781 1.1 matt
782 1.159 thorpej static inline bool
783 1.134 thorpej pmap_is_current(pmap_t pm)
784 1.1 matt {
785 1.17 chris
786 1.182 matt if (pm == pmap_kernel() || curproc->p_vmspace->vm_map.pmap == pm)
787 1.174 matt return true;
788 1.1 matt
789 1.174 matt return false;
790 1.134 thorpej }
791 1.1 matt
792 1.159 thorpej static inline bool
793 1.134 thorpej pmap_is_cached(pmap_t pm)
794 1.134 thorpej {
795 1.17 chris
796 1.165 scw if (pm == pmap_kernel() || pmap_recent_user == NULL ||
797 1.165 scw pmap_recent_user == pm)
798 1.160 thorpej return (true);
799 1.17 chris
800 1.174 matt return false;
801 1.134 thorpej }
802 1.1 matt
803 1.134 thorpej /*
804 1.134 thorpej * PTE_SYNC_CURRENT:
805 1.134 thorpej *
806 1.134 thorpej * Make sure the pte is written out to RAM.
807 1.134 thorpej * We need to do this for one of two cases:
808 1.134 thorpej * - We're dealing with the kernel pmap
809 1.134 thorpej * - There is no pmap active in the cache/tlb.
810 1.134 thorpej * - The specified pmap is 'active' in the cache/tlb.
811 1.134 thorpej */
812 1.134 thorpej #ifdef PMAP_INCLUDE_PTE_SYNC
813 1.134 thorpej #define PTE_SYNC_CURRENT(pm, ptep) \
814 1.134 thorpej do { \
815 1.134 thorpej if (PMAP_NEEDS_PTE_SYNC && \
816 1.134 thorpej pmap_is_cached(pm)) \
817 1.134 thorpej PTE_SYNC(ptep); \
818 1.134 thorpej } while (/*CONSTCOND*/0)
819 1.134 thorpej #else
820 1.134 thorpej #define PTE_SYNC_CURRENT(pm, ptep) /* nothing */
821 1.134 thorpej #endif
822 1.1 matt
823 1.1 matt /*
824 1.17 chris * main pv_entry manipulation functions:
825 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page list
826 1.49 thorpej * pmap_remove_pv: remove a mappiing from a vm_page list
827 1.17 chris *
828 1.17 chris * NOTE: pmap_enter_pv expects to lock the pvh itself
829 1.17 chris * pmap_remove_pv expects te caller to lock the pvh before calling
830 1.17 chris */
831 1.17 chris
832 1.17 chris /*
833 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page lst
834 1.17 chris *
835 1.17 chris * => caller should hold the proper lock on pmap_main_lock
836 1.17 chris * => caller should have pmap locked
837 1.49 thorpej * => we will gain the lock on the vm_page and allocate the new pv_entry
838 1.17 chris * => caller should adjust ptp's wire_count before calling
839 1.17 chris * => caller should not adjust pmap's wire_count
840 1.17 chris */
841 1.134 thorpej static void
842 1.134 thorpej pmap_enter_pv(struct vm_page *pg, struct pv_entry *pve, pmap_t pm,
843 1.134 thorpej vaddr_t va, u_int flags)
844 1.134 thorpej {
845 1.182 matt struct pv_entry **pvp;
846 1.17 chris
847 1.134 thorpej NPDEBUG(PDB_PVDUMP,
848 1.134 thorpej printf("pmap_enter_pv: pm %p, pg %p, flags 0x%x\n", pm, pg, flags));
849 1.134 thorpej
850 1.134 thorpej pve->pv_pmap = pm;
851 1.17 chris pve->pv_va = va;
852 1.17 chris pve->pv_flags = flags;
853 1.134 thorpej
854 1.49 thorpej simple_lock(&pg->mdpage.pvh_slock); /* lock vm_page */
855 1.183 matt pvp = &SLIST_FIRST(&pg->mdpage.pvh_list);
856 1.182 matt #ifdef PMAP_CACHE_VIPT
857 1.182 matt /*
858 1.185 matt * Insert unmanaged entries, writeable first, at the head of
859 1.185 matt * the pv list.
860 1.182 matt */
861 1.182 matt if (__predict_true((flags & PVF_KENTRY) == 0)) {
862 1.182 matt while (*pvp != NULL && (*pvp)->pv_flags & PVF_KENTRY)
863 1.183 matt pvp = &SLIST_NEXT(*pvp, pv_link);
864 1.185 matt } else if ((flags & PVF_WRITE) == 0) {
865 1.185 matt while (*pvp != NULL && (*pvp)->pv_flags & PVF_WRITE)
866 1.185 matt pvp = &SLIST_NEXT(*pvp, pv_link);
867 1.182 matt }
868 1.182 matt #endif
869 1.183 matt SLIST_NEXT(pve, pv_link) = *pvp; /* add to ... */
870 1.182 matt *pvp = pve; /* ... locked list */
871 1.185 matt pg->mdpage.pvh_attrs |= flags & (PVF_REF | PVF_MOD);
872 1.183 matt #ifdef PMAP_CACHE_VIPT
873 1.185 matt if ((pve->pv_flags & PVF_KWRITE) == PVF_KWRITE)
874 1.185 matt pg->mdpage.pvh_attrs |= PVF_KMOD;
875 1.185 matt if ((pg->mdpage.pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
876 1.183 matt pg->mdpage.pvh_attrs |= PVF_DIRTY;
877 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
878 1.183 matt #endif
879 1.134 thorpej if (pm == pmap_kernel()) {
880 1.174 matt PMAPCOUNT(kernel_mappings);
881 1.134 thorpej if (flags & PVF_WRITE)
882 1.134 thorpej pg->mdpage.krw_mappings++;
883 1.134 thorpej else
884 1.134 thorpej pg->mdpage.kro_mappings++;
885 1.134 thorpej } else
886 1.134 thorpej if (flags & PVF_WRITE)
887 1.134 thorpej pg->mdpage.urw_mappings++;
888 1.134 thorpej else
889 1.134 thorpej pg->mdpage.uro_mappings++;
890 1.174 matt
891 1.174 matt #ifdef PMAP_CACHE_VIPT
892 1.174 matt /*
893 1.174 matt * If this is an exec mapping and its the first exec mapping
894 1.174 matt * for this page, make sure to sync the I-cache.
895 1.174 matt */
896 1.174 matt if (PV_IS_EXEC_P(flags)) {
897 1.174 matt if (!PV_IS_EXEC_P(pg->mdpage.pvh_attrs)) {
898 1.174 matt pmap_syncicache_page(pg);
899 1.174 matt PMAPCOUNT(exec_synced_map);
900 1.174 matt }
901 1.174 matt PMAPCOUNT(exec_mappings);
902 1.174 matt }
903 1.174 matt #endif
904 1.174 matt
905 1.174 matt PMAPCOUNT(mappings);
906 1.49 thorpej simple_unlock(&pg->mdpage.pvh_slock); /* unlock, done! */
907 1.134 thorpej
908 1.78 thorpej if (pve->pv_flags & PVF_WIRED)
909 1.134 thorpej ++pm->pm_stats.wired_count;
910 1.17 chris }
911 1.17 chris
912 1.17 chris /*
913 1.134 thorpej *
914 1.134 thorpej * pmap_find_pv: Find a pv entry
915 1.134 thorpej *
916 1.134 thorpej * => caller should hold lock on vm_page
917 1.134 thorpej */
918 1.157 perry static inline struct pv_entry *
919 1.134 thorpej pmap_find_pv(struct vm_page *pg, pmap_t pm, vaddr_t va)
920 1.134 thorpej {
921 1.134 thorpej struct pv_entry *pv;
922 1.134 thorpej
923 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link) {
924 1.134 thorpej if (pm == pv->pv_pmap && va == pv->pv_va)
925 1.134 thorpej break;
926 1.134 thorpej }
927 1.134 thorpej
928 1.134 thorpej return (pv);
929 1.134 thorpej }
930 1.134 thorpej
931 1.134 thorpej /*
932 1.134 thorpej * pmap_remove_pv: try to remove a mapping from a pv_list
933 1.17 chris *
934 1.17 chris * => caller should hold proper lock on pmap_main_lock
935 1.17 chris * => pmap should be locked
936 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
937 1.17 chris * => caller should adjust ptp's wire_count and free PTP if needed
938 1.17 chris * => caller should NOT adjust pmap's wire_count
939 1.17 chris * => we return the removed pve
940 1.17 chris */
941 1.134 thorpej static struct pv_entry *
942 1.156 scw pmap_remove_pv(struct vm_page *pg, pmap_t pm, vaddr_t va, int skip_wired)
943 1.17 chris {
944 1.17 chris struct pv_entry *pve, **prevptr;
945 1.17 chris
946 1.134 thorpej NPDEBUG(PDB_PVDUMP,
947 1.134 thorpej printf("pmap_remove_pv: pm %p, pg %p, va 0x%08lx\n", pm, pg, va));
948 1.134 thorpej
949 1.183 matt prevptr = &SLIST_FIRST(&pg->mdpage.pvh_list); /* prev pv_entry ptr */
950 1.17 chris pve = *prevptr;
951 1.134 thorpej
952 1.17 chris while (pve) {
953 1.134 thorpej if (pve->pv_pmap == pm && pve->pv_va == va) { /* match? */
954 1.156 scw NPDEBUG(PDB_PVDUMP, printf("pmap_remove_pv: pm %p, pg "
955 1.156 scw "%p, flags 0x%x\n", pm, pg, pve->pv_flags));
956 1.156 scw if (pve->pv_flags & PVF_WIRED) {
957 1.156 scw if (skip_wired)
958 1.156 scw return (NULL);
959 1.156 scw --pm->pm_stats.wired_count;
960 1.156 scw }
961 1.183 matt *prevptr = SLIST_NEXT(pve, pv_link); /* remove it! */
962 1.134 thorpej if (pm == pmap_kernel()) {
963 1.174 matt PMAPCOUNT(kernel_unmappings);
964 1.134 thorpej if (pve->pv_flags & PVF_WRITE)
965 1.134 thorpej pg->mdpage.krw_mappings--;
966 1.134 thorpej else
967 1.134 thorpej pg->mdpage.kro_mappings--;
968 1.134 thorpej } else
969 1.134 thorpej if (pve->pv_flags & PVF_WRITE)
970 1.134 thorpej pg->mdpage.urw_mappings--;
971 1.134 thorpej else
972 1.134 thorpej pg->mdpage.uro_mappings--;
973 1.174 matt
974 1.174 matt PMAPCOUNT(unmappings);
975 1.174 matt #ifdef PMAP_CACHE_VIPT
976 1.174 matt if (!(pve->pv_flags & PVF_WRITE))
977 1.174 matt break;
978 1.174 matt /*
979 1.174 matt * If this page has had an exec mapping, then if
980 1.174 matt * this was the last mapping, discard the contents,
981 1.174 matt * otherwise sync the i-cache for this page.
982 1.174 matt */
983 1.174 matt if (PV_IS_EXEC_P(pg->mdpage.pvh_attrs)) {
984 1.183 matt if (SLIST_EMPTY(&pg->mdpage.pvh_list)) {
985 1.174 matt pg->mdpage.pvh_attrs &= ~PVF_EXEC;
986 1.174 matt PMAPCOUNT(exec_discarded_unmap);
987 1.174 matt } else {
988 1.174 matt pmap_syncicache_page(pg);
989 1.174 matt PMAPCOUNT(exec_synced_unmap);
990 1.174 matt }
991 1.174 matt }
992 1.174 matt #endif /* PMAP_CACHE_VIPT */
993 1.17 chris break;
994 1.17 chris }
995 1.183 matt prevptr = &SLIST_NEXT(pve, pv_link); /* previous pointer */
996 1.183 matt pve = *prevptr; /* advance */
997 1.17 chris }
998 1.134 thorpej
999 1.182 matt #ifdef PMAP_CACHE_VIPT
1000 1.182 matt /*
1001 1.185 matt * If we no longer have a WRITEABLE KENTRY at the head of list,
1002 1.185 matt * clear the KMOD attribute from the page.
1003 1.185 matt */
1004 1.185 matt if (SLIST_FIRST(&pg->mdpage.pvh_list) == NULL
1005 1.185 matt || (SLIST_FIRST(&pg->mdpage.pvh_list)->pv_flags & PVF_KWRITE) == PVF_KWRITE)
1006 1.185 matt pg->mdpage.pvh_attrs &= ~PVF_KMOD;
1007 1.185 matt
1008 1.185 matt /*
1009 1.182 matt * If this was a writeable page and there are no more writeable
1010 1.183 matt * mappings (ignoring KMPAGE), clear the WRITE flag and writeback
1011 1.183 matt * the contents to memory.
1012 1.182 matt */
1013 1.185 matt if (pg->mdpage.krw_mappings + pg->mdpage.urw_mappings == 0)
1014 1.182 matt pg->mdpage.pvh_attrs &= ~PVF_WRITE;
1015 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1016 1.182 matt #endif /* PMAP_CACHE_VIPT */
1017 1.182 matt
1018 1.17 chris return(pve); /* return removed pve */
1019 1.17 chris }
1020 1.17 chris
1021 1.17 chris /*
1022 1.17 chris *
1023 1.17 chris * pmap_modify_pv: Update pv flags
1024 1.17 chris *
1025 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
1026 1.17 chris * => caller should NOT adjust pmap's wire_count
1027 1.29 rearnsha * => caller must call pmap_vac_me_harder() if writable status of a page
1028 1.29 rearnsha * may have changed.
1029 1.17 chris * => we return the old flags
1030 1.17 chris *
1031 1.1 matt * Modify a physical-virtual mapping in the pv table
1032 1.1 matt */
1033 1.134 thorpej static u_int
1034 1.134 thorpej pmap_modify_pv(struct vm_page *pg, pmap_t pm, vaddr_t va,
1035 1.134 thorpej u_int clr_mask, u_int set_mask)
1036 1.1 matt {
1037 1.1 matt struct pv_entry *npv;
1038 1.1 matt u_int flags, oflags;
1039 1.1 matt
1040 1.185 matt KASSERT((clr_mask & PVF_KENTRY) == 0);
1041 1.185 matt KASSERT((set_mask & PVF_KENTRY) == 0);
1042 1.185 matt
1043 1.134 thorpej if ((npv = pmap_find_pv(pg, pm, va)) == NULL)
1044 1.134 thorpej return (0);
1045 1.134 thorpej
1046 1.134 thorpej NPDEBUG(PDB_PVDUMP,
1047 1.134 thorpej printf("pmap_modify_pv: pm %p, pg %p, clr 0x%x, set 0x%x, flags 0x%x\n", pm, pg, clr_mask, set_mask, npv->pv_flags));
1048 1.134 thorpej
1049 1.1 matt /*
1050 1.1 matt * There is at least one VA mapping this page.
1051 1.1 matt */
1052 1.1 matt
1053 1.183 matt if (clr_mask & (PVF_REF | PVF_MOD)) {
1054 1.134 thorpej pg->mdpage.pvh_attrs |= set_mask & (PVF_REF | PVF_MOD);
1055 1.183 matt #ifdef PMAP_CACHE_VIPT
1056 1.185 matt if ((pg->mdpage.pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
1057 1.183 matt pg->mdpage.pvh_attrs |= PVF_DIRTY;
1058 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1059 1.183 matt #endif
1060 1.183 matt }
1061 1.134 thorpej
1062 1.134 thorpej oflags = npv->pv_flags;
1063 1.134 thorpej npv->pv_flags = flags = (oflags & ~clr_mask) | set_mask;
1064 1.134 thorpej
1065 1.134 thorpej if ((flags ^ oflags) & PVF_WIRED) {
1066 1.134 thorpej if (flags & PVF_WIRED)
1067 1.134 thorpej ++pm->pm_stats.wired_count;
1068 1.134 thorpej else
1069 1.134 thorpej --pm->pm_stats.wired_count;
1070 1.134 thorpej }
1071 1.134 thorpej
1072 1.134 thorpej if ((flags ^ oflags) & PVF_WRITE) {
1073 1.134 thorpej if (pm == pmap_kernel()) {
1074 1.134 thorpej if (flags & PVF_WRITE) {
1075 1.134 thorpej pg->mdpage.krw_mappings++;
1076 1.134 thorpej pg->mdpage.kro_mappings--;
1077 1.134 thorpej } else {
1078 1.134 thorpej pg->mdpage.kro_mappings++;
1079 1.134 thorpej pg->mdpage.krw_mappings--;
1080 1.1 matt }
1081 1.134 thorpej } else
1082 1.134 thorpej if (flags & PVF_WRITE) {
1083 1.134 thorpej pg->mdpage.urw_mappings++;
1084 1.134 thorpej pg->mdpage.uro_mappings--;
1085 1.134 thorpej } else {
1086 1.134 thorpej pg->mdpage.uro_mappings++;
1087 1.134 thorpej pg->mdpage.urw_mappings--;
1088 1.1 matt }
1089 1.1 matt }
1090 1.174 matt #ifdef PMAP_CACHE_VIPT
1091 1.182 matt if (pg->mdpage.urw_mappings + pg->mdpage.krw_mappings == 0)
1092 1.182 matt pg->mdpage.pvh_attrs &= ~PVF_WRITE;
1093 1.174 matt /*
1094 1.174 matt * We have two cases here: the first is from enter_pv (new exec
1095 1.174 matt * page), the second is a combined pmap_remove_pv/pmap_enter_pv.
1096 1.174 matt * Since in latter, pmap_enter_pv won't do anything, we just have
1097 1.174 matt * to do what pmap_remove_pv would do.
1098 1.174 matt */
1099 1.174 matt if ((PV_IS_EXEC_P(flags) && !PV_IS_EXEC_P(pg->mdpage.pvh_attrs))
1100 1.174 matt || (PV_IS_EXEC_P(pg->mdpage.pvh_attrs)
1101 1.174 matt || (!(flags & PVF_WRITE) && (oflags & PVF_WRITE)))) {
1102 1.174 matt pmap_syncicache_page(pg);
1103 1.174 matt PMAPCOUNT(exec_synced_remap);
1104 1.174 matt }
1105 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1106 1.174 matt #endif
1107 1.174 matt
1108 1.174 matt PMAPCOUNT(remappings);
1109 1.134 thorpej
1110 1.134 thorpej return (oflags);
1111 1.1 matt }
1112 1.1 matt
1113 1.134 thorpej /*
1114 1.134 thorpej * Allocate an L1 translation table for the specified pmap.
1115 1.134 thorpej * This is called at pmap creation time.
1116 1.134 thorpej */
1117 1.134 thorpej static void
1118 1.134 thorpej pmap_alloc_l1(pmap_t pm)
1119 1.1 matt {
1120 1.134 thorpej struct l1_ttable *l1;
1121 1.134 thorpej u_int8_t domain;
1122 1.134 thorpej
1123 1.134 thorpej /*
1124 1.134 thorpej * Remove the L1 at the head of the LRU list
1125 1.134 thorpej */
1126 1.134 thorpej simple_lock(&l1_lru_lock);
1127 1.134 thorpej l1 = TAILQ_FIRST(&l1_lru_list);
1128 1.134 thorpej KDASSERT(l1 != NULL);
1129 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1130 1.1 matt
1131 1.134 thorpej /*
1132 1.134 thorpej * Pick the first available domain number, and update
1133 1.134 thorpej * the link to the next number.
1134 1.134 thorpej */
1135 1.134 thorpej domain = l1->l1_domain_first;
1136 1.134 thorpej l1->l1_domain_first = l1->l1_domain_free[domain];
1137 1.115 thorpej
1138 1.134 thorpej /*
1139 1.134 thorpej * If there are still free domain numbers in this L1,
1140 1.134 thorpej * put it back on the TAIL of the LRU list.
1141 1.134 thorpej */
1142 1.134 thorpej if (++l1->l1_domain_use_count < PMAP_DOMAINS)
1143 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1144 1.1 matt
1145 1.134 thorpej simple_unlock(&l1_lru_lock);
1146 1.1 matt
1147 1.134 thorpej /*
1148 1.134 thorpej * Fix up the relevant bits in the pmap structure
1149 1.134 thorpej */
1150 1.134 thorpej pm->pm_l1 = l1;
1151 1.134 thorpej pm->pm_domain = domain;
1152 1.1 matt }
1153 1.1 matt
1154 1.1 matt /*
1155 1.134 thorpej * Free an L1 translation table.
1156 1.134 thorpej * This is called at pmap destruction time.
1157 1.1 matt */
1158 1.134 thorpej static void
1159 1.134 thorpej pmap_free_l1(pmap_t pm)
1160 1.1 matt {
1161 1.134 thorpej struct l1_ttable *l1 = pm->pm_l1;
1162 1.1 matt
1163 1.134 thorpej simple_lock(&l1_lru_lock);
1164 1.1 matt
1165 1.134 thorpej /*
1166 1.134 thorpej * If this L1 is currently on the LRU list, remove it.
1167 1.134 thorpej */
1168 1.134 thorpej if (l1->l1_domain_use_count < PMAP_DOMAINS)
1169 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1170 1.1 matt
1171 1.1 matt /*
1172 1.134 thorpej * Free up the domain number which was allocated to the pmap
1173 1.1 matt */
1174 1.134 thorpej l1->l1_domain_free[pm->pm_domain] = l1->l1_domain_first;
1175 1.134 thorpej l1->l1_domain_first = pm->pm_domain;
1176 1.134 thorpej l1->l1_domain_use_count--;
1177 1.1 matt
1178 1.134 thorpej /*
1179 1.134 thorpej * The L1 now must have at least 1 free domain, so add
1180 1.134 thorpej * it back to the LRU list. If the use count is zero,
1181 1.134 thorpej * put it at the head of the list, otherwise it goes
1182 1.134 thorpej * to the tail.
1183 1.134 thorpej */
1184 1.134 thorpej if (l1->l1_domain_use_count == 0)
1185 1.134 thorpej TAILQ_INSERT_HEAD(&l1_lru_list, l1, l1_lru);
1186 1.134 thorpej else
1187 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1188 1.54 thorpej
1189 1.134 thorpej simple_unlock(&l1_lru_lock);
1190 1.134 thorpej }
1191 1.54 thorpej
1192 1.157 perry static inline void
1193 1.134 thorpej pmap_use_l1(pmap_t pm)
1194 1.134 thorpej {
1195 1.134 thorpej struct l1_ttable *l1;
1196 1.54 thorpej
1197 1.134 thorpej /*
1198 1.134 thorpej * Do nothing if we're in interrupt context.
1199 1.134 thorpej * Access to an L1 by the kernel pmap must not affect
1200 1.134 thorpej * the LRU list.
1201 1.134 thorpej */
1202 1.171 matt if (cpu_intr_p() || pm == pmap_kernel())
1203 1.134 thorpej return;
1204 1.54 thorpej
1205 1.134 thorpej l1 = pm->pm_l1;
1206 1.1 matt
1207 1.17 chris /*
1208 1.134 thorpej * If the L1 is not currently on the LRU list, just return
1209 1.17 chris */
1210 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS)
1211 1.134 thorpej return;
1212 1.134 thorpej
1213 1.134 thorpej simple_lock(&l1_lru_lock);
1214 1.1 matt
1215 1.10 chris /*
1216 1.134 thorpej * Check the use count again, now that we've acquired the lock
1217 1.10 chris */
1218 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS) {
1219 1.134 thorpej simple_unlock(&l1_lru_lock);
1220 1.134 thorpej return;
1221 1.134 thorpej }
1222 1.111 thorpej
1223 1.111 thorpej /*
1224 1.134 thorpej * Move the L1 to the back of the LRU list
1225 1.111 thorpej */
1226 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1227 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1228 1.111 thorpej
1229 1.134 thorpej simple_unlock(&l1_lru_lock);
1230 1.1 matt }
1231 1.1 matt
1232 1.1 matt /*
1233 1.134 thorpej * void pmap_free_l2_ptp(pt_entry_t *, paddr_t *)
1234 1.1 matt *
1235 1.134 thorpej * Free an L2 descriptor table.
1236 1.1 matt */
1237 1.157 perry static inline void
1238 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1239 1.134 thorpej pmap_free_l2_ptp(pt_entry_t *l2, paddr_t pa)
1240 1.134 thorpej #else
1241 1.159 thorpej pmap_free_l2_ptp(bool need_sync, pt_entry_t *l2, paddr_t pa)
1242 1.134 thorpej #endif
1243 1.1 matt {
1244 1.134 thorpej #ifdef PMAP_INCLUDE_PTE_SYNC
1245 1.174 matt #ifdef PMAP_CACHE_VIVT
1246 1.1 matt /*
1247 1.134 thorpej * Note: With a write-back cache, we may need to sync this
1248 1.134 thorpej * L2 table before re-using it.
1249 1.134 thorpej * This is because it may have belonged to a non-current
1250 1.134 thorpej * pmap, in which case the cache syncs would have been
1251 1.174 matt * skipped for the pages that were being unmapped. If the
1252 1.134 thorpej * L2 table were then to be immediately re-allocated to
1253 1.134 thorpej * the *current* pmap, it may well contain stale mappings
1254 1.134 thorpej * which have not yet been cleared by a cache write-back
1255 1.134 thorpej * and so would still be visible to the mmu.
1256 1.1 matt */
1257 1.134 thorpej if (need_sync)
1258 1.134 thorpej PTE_SYNC_RANGE(l2, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1259 1.174 matt #endif /* PMAP_CACHE_VIVT */
1260 1.174 matt #endif /* PMAP_INCLUDE_PTE_SYNC */
1261 1.134 thorpej pool_cache_put_paddr(&pmap_l2ptp_cache, (void *)l2, pa);
1262 1.1 matt }
1263 1.1 matt
1264 1.1 matt /*
1265 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1266 1.134 thorpej * and VA, or NULL if no L2 bucket exists for the address.
1267 1.1 matt */
1268 1.157 perry static inline struct l2_bucket *
1269 1.134 thorpej pmap_get_l2_bucket(pmap_t pm, vaddr_t va)
1270 1.134 thorpej {
1271 1.134 thorpej struct l2_dtable *l2;
1272 1.134 thorpej struct l2_bucket *l2b;
1273 1.134 thorpej u_short l1idx;
1274 1.1 matt
1275 1.134 thorpej l1idx = L1_IDX(va);
1276 1.1 matt
1277 1.134 thorpej if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL ||
1278 1.134 thorpej (l2b = &l2->l2_bucket[L2_BUCKET(l1idx)])->l2b_kva == NULL)
1279 1.134 thorpej return (NULL);
1280 1.1 matt
1281 1.134 thorpej return (l2b);
1282 1.1 matt }
1283 1.1 matt
1284 1.1 matt /*
1285 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1286 1.134 thorpej * and VA.
1287 1.1 matt *
1288 1.134 thorpej * If no L2 bucket exists, perform the necessary allocations to put an L2
1289 1.134 thorpej * bucket/page table in place.
1290 1.1 matt *
1291 1.134 thorpej * Note that if a new L2 bucket/page was allocated, the caller *must*
1292 1.134 thorpej * increment the bucket occupancy counter appropriately *before*
1293 1.134 thorpej * releasing the pmap's lock to ensure no other thread or cpu deallocates
1294 1.134 thorpej * the bucket/page in the meantime.
1295 1.1 matt */
1296 1.134 thorpej static struct l2_bucket *
1297 1.134 thorpej pmap_alloc_l2_bucket(pmap_t pm, vaddr_t va)
1298 1.134 thorpej {
1299 1.134 thorpej struct l2_dtable *l2;
1300 1.134 thorpej struct l2_bucket *l2b;
1301 1.134 thorpej u_short l1idx;
1302 1.134 thorpej
1303 1.134 thorpej l1idx = L1_IDX(va);
1304 1.134 thorpej
1305 1.134 thorpej if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
1306 1.134 thorpej /*
1307 1.134 thorpej * No mapping at this address, as there is
1308 1.134 thorpej * no entry in the L1 table.
1309 1.134 thorpej * Need to allocate a new l2_dtable.
1310 1.134 thorpej */
1311 1.134 thorpej if ((l2 = pmap_alloc_l2_dtable()) == NULL)
1312 1.134 thorpej return (NULL);
1313 1.134 thorpej
1314 1.134 thorpej /*
1315 1.134 thorpej * Link it into the parent pmap
1316 1.134 thorpej */
1317 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = l2;
1318 1.134 thorpej }
1319 1.1 matt
1320 1.134 thorpej l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
1321 1.1 matt
1322 1.10 chris /*
1323 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
1324 1.10 chris */
1325 1.134 thorpej if (l2b->l2b_kva == NULL) {
1326 1.134 thorpej pt_entry_t *ptep;
1327 1.134 thorpej
1328 1.134 thorpej /*
1329 1.134 thorpej * No L2 page table has been allocated. Chances are, this
1330 1.134 thorpej * is because we just allocated the l2_dtable, above.
1331 1.134 thorpej */
1332 1.134 thorpej if ((ptep = pmap_alloc_l2_ptp(&l2b->l2b_phys)) == NULL) {
1333 1.134 thorpej /*
1334 1.134 thorpej * Oops, no more L2 page tables available at this
1335 1.134 thorpej * time. We may need to deallocate the l2_dtable
1336 1.134 thorpej * if we allocated a new one above.
1337 1.134 thorpej */
1338 1.134 thorpej if (l2->l2_occupancy == 0) {
1339 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = NULL;
1340 1.134 thorpej pmap_free_l2_dtable(l2);
1341 1.134 thorpej }
1342 1.134 thorpej return (NULL);
1343 1.134 thorpej }
1344 1.1 matt
1345 1.134 thorpej l2->l2_occupancy++;
1346 1.134 thorpej l2b->l2b_kva = ptep;
1347 1.134 thorpej l2b->l2b_l1idx = l1idx;
1348 1.134 thorpej }
1349 1.16 chris
1350 1.134 thorpej return (l2b);
1351 1.1 matt }
1352 1.1 matt
1353 1.1 matt /*
1354 1.134 thorpej * One or more mappings in the specified L2 descriptor table have just been
1355 1.134 thorpej * invalidated.
1356 1.1 matt *
1357 1.134 thorpej * Garbage collect the metadata and descriptor table itself if necessary.
1358 1.1 matt *
1359 1.134 thorpej * The pmap lock must be acquired when this is called (not necessary
1360 1.134 thorpej * for the kernel pmap).
1361 1.1 matt */
1362 1.134 thorpej static void
1363 1.134 thorpej pmap_free_l2_bucket(pmap_t pm, struct l2_bucket *l2b, u_int count)
1364 1.1 matt {
1365 1.134 thorpej struct l2_dtable *l2;
1366 1.134 thorpej pd_entry_t *pl1pd, l1pd;
1367 1.134 thorpej pt_entry_t *ptep;
1368 1.134 thorpej u_short l1idx;
1369 1.1 matt
1370 1.134 thorpej KDASSERT(count <= l2b->l2b_occupancy);
1371 1.1 matt
1372 1.134 thorpej /*
1373 1.134 thorpej * Update the bucket's reference count according to how many
1374 1.134 thorpej * PTEs the caller has just invalidated.
1375 1.134 thorpej */
1376 1.134 thorpej l2b->l2b_occupancy -= count;
1377 1.1 matt
1378 1.1 matt /*
1379 1.134 thorpej * Note:
1380 1.134 thorpej *
1381 1.134 thorpej * Level 2 page tables allocated to the kernel pmap are never freed
1382 1.134 thorpej * as that would require checking all Level 1 page tables and
1383 1.134 thorpej * removing any references to the Level 2 page table. See also the
1384 1.134 thorpej * comment elsewhere about never freeing bootstrap L2 descriptors.
1385 1.134 thorpej *
1386 1.134 thorpej * We make do with just invalidating the mapping in the L2 table.
1387 1.134 thorpej *
1388 1.134 thorpej * This isn't really a big deal in practice and, in fact, leads
1389 1.134 thorpej * to a performance win over time as we don't need to continually
1390 1.134 thorpej * alloc/free.
1391 1.1 matt */
1392 1.134 thorpej if (l2b->l2b_occupancy > 0 || pm == pmap_kernel())
1393 1.134 thorpej return;
1394 1.1 matt
1395 1.134 thorpej /*
1396 1.134 thorpej * There are no more valid mappings in this level 2 page table.
1397 1.134 thorpej * Go ahead and NULL-out the pointer in the bucket, then
1398 1.134 thorpej * free the page table.
1399 1.134 thorpej */
1400 1.134 thorpej l1idx = l2b->l2b_l1idx;
1401 1.134 thorpej ptep = l2b->l2b_kva;
1402 1.134 thorpej l2b->l2b_kva = NULL;
1403 1.1 matt
1404 1.134 thorpej pl1pd = &pm->pm_l1->l1_kva[l1idx];
1405 1.1 matt
1406 1.134 thorpej /*
1407 1.134 thorpej * If the L1 slot matches the pmap's domain
1408 1.134 thorpej * number, then invalidate it.
1409 1.134 thorpej */
1410 1.134 thorpej l1pd = *pl1pd & (L1_TYPE_MASK | L1_C_DOM_MASK);
1411 1.134 thorpej if (l1pd == (L1_C_DOM(pm->pm_domain) | L1_TYPE_C)) {
1412 1.134 thorpej *pl1pd = 0;
1413 1.134 thorpej PTE_SYNC(pl1pd);
1414 1.1 matt }
1415 1.1 matt
1416 1.134 thorpej /*
1417 1.134 thorpej * Release the L2 descriptor table back to the pool cache.
1418 1.134 thorpej */
1419 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1420 1.134 thorpej pmap_free_l2_ptp(ptep, l2b->l2b_phys);
1421 1.134 thorpej #else
1422 1.134 thorpej pmap_free_l2_ptp(!pmap_is_cached(pm), ptep, l2b->l2b_phys);
1423 1.134 thorpej #endif
1424 1.134 thorpej
1425 1.134 thorpej /*
1426 1.134 thorpej * Update the reference count in the associated l2_dtable
1427 1.134 thorpej */
1428 1.134 thorpej l2 = pm->pm_l2[L2_IDX(l1idx)];
1429 1.134 thorpej if (--l2->l2_occupancy > 0)
1430 1.134 thorpej return;
1431 1.1 matt
1432 1.134 thorpej /*
1433 1.134 thorpej * There are no more valid mappings in any of the Level 1
1434 1.134 thorpej * slots managed by this l2_dtable. Go ahead and NULL-out
1435 1.134 thorpej * the pointer in the parent pmap and free the l2_dtable.
1436 1.134 thorpej */
1437 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = NULL;
1438 1.134 thorpej pmap_free_l2_dtable(l2);
1439 1.1 matt }
1440 1.1 matt
1441 1.1 matt /*
1442 1.134 thorpej * Pool cache constructors for L2 descriptor tables, metadata and pmap
1443 1.134 thorpej * structures.
1444 1.1 matt */
1445 1.134 thorpej static int
1446 1.134 thorpej pmap_l2ptp_ctor(void *arg, void *v, int flags)
1447 1.1 matt {
1448 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1449 1.134 thorpej struct l2_bucket *l2b;
1450 1.134 thorpej pt_entry_t *ptep, pte;
1451 1.134 thorpej vaddr_t va = (vaddr_t)v & ~PGOFSET;
1452 1.134 thorpej
1453 1.134 thorpej /*
1454 1.134 thorpej * The mappings for these page tables were initially made using
1455 1.134 thorpej * pmap_kenter_pa() by the pool subsystem. Therefore, the cache-
1456 1.134 thorpej * mode will not be right for page table mappings. To avoid
1457 1.134 thorpej * polluting the pmap_kenter_pa() code with a special case for
1458 1.134 thorpej * page tables, we simply fix up the cache-mode here if it's not
1459 1.134 thorpej * correct.
1460 1.134 thorpej */
1461 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
1462 1.134 thorpej KDASSERT(l2b != NULL);
1463 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
1464 1.134 thorpej pte = *ptep;
1465 1.1 matt
1466 1.134 thorpej if ((pte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
1467 1.134 thorpej /*
1468 1.134 thorpej * Page tables must have the cache-mode set to Write-Thru.
1469 1.134 thorpej */
1470 1.134 thorpej *ptep = (pte & ~L2_S_CACHE_MASK) | pte_l2_s_cache_mode_pt;
1471 1.134 thorpej PTE_SYNC(ptep);
1472 1.134 thorpej cpu_tlb_flushD_SE(va);
1473 1.134 thorpej cpu_cpwait();
1474 1.134 thorpej }
1475 1.134 thorpej #endif
1476 1.1 matt
1477 1.134 thorpej memset(v, 0, L2_TABLE_SIZE_REAL);
1478 1.134 thorpej PTE_SYNC_RANGE(v, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1479 1.134 thorpej return (0);
1480 1.1 matt }
1481 1.1 matt
1482 1.134 thorpej static int
1483 1.134 thorpej pmap_l2dtable_ctor(void *arg, void *v, int flags)
1484 1.93 thorpej {
1485 1.93 thorpej
1486 1.134 thorpej memset(v, 0, sizeof(struct l2_dtable));
1487 1.134 thorpej return (0);
1488 1.134 thorpej }
1489 1.93 thorpej
1490 1.134 thorpej static int
1491 1.134 thorpej pmap_pmap_ctor(void *arg, void *v, int flags)
1492 1.134 thorpej {
1493 1.93 thorpej
1494 1.134 thorpej memset(v, 0, sizeof(struct pmap));
1495 1.134 thorpej return (0);
1496 1.93 thorpej }
1497 1.93 thorpej
1498 1.165 scw static void
1499 1.165 scw pmap_pinit(pmap_t pm)
1500 1.165 scw {
1501 1.165 scw struct l2_bucket *l2b;
1502 1.165 scw
1503 1.165 scw if (vector_page < KERNEL_BASE) {
1504 1.165 scw /*
1505 1.165 scw * Map the vector page.
1506 1.165 scw */
1507 1.165 scw pmap_enter(pm, vector_page, systempage.pv_pa,
1508 1.165 scw VM_PROT_READ, VM_PROT_READ | PMAP_WIRED);
1509 1.165 scw pmap_update(pm);
1510 1.165 scw
1511 1.165 scw pm->pm_pl1vec = &pm->pm_l1->l1_kva[L1_IDX(vector_page)];
1512 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
1513 1.165 scw pm->pm_l1vec = l2b->l2b_phys | L1_C_PROTO |
1514 1.165 scw L1_C_DOM(pm->pm_domain);
1515 1.165 scw } else
1516 1.165 scw pm->pm_pl1vec = NULL;
1517 1.165 scw }
1518 1.165 scw
1519 1.174 matt #ifdef PMAP_CACHE_VIVT
1520 1.93 thorpej /*
1521 1.134 thorpej * Since we have a virtually indexed cache, we may need to inhibit caching if
1522 1.134 thorpej * there is more than one mapping and at least one of them is writable.
1523 1.134 thorpej * Since we purge the cache on every context switch, we only need to check for
1524 1.134 thorpej * other mappings within the same pmap, or kernel_pmap.
1525 1.134 thorpej * This function is also called when a page is unmapped, to possibly reenable
1526 1.134 thorpej * caching on any remaining mappings.
1527 1.134 thorpej *
1528 1.134 thorpej * The code implements the following logic, where:
1529 1.134 thorpej *
1530 1.134 thorpej * KW = # of kernel read/write pages
1531 1.134 thorpej * KR = # of kernel read only pages
1532 1.134 thorpej * UW = # of user read/write pages
1533 1.134 thorpej * UR = # of user read only pages
1534 1.134 thorpej *
1535 1.134 thorpej * KC = kernel mapping is cacheable
1536 1.134 thorpej * UC = user mapping is cacheable
1537 1.93 thorpej *
1538 1.134 thorpej * KW=0,KR=0 KW=0,KR>0 KW=1,KR=0 KW>1,KR>=0
1539 1.134 thorpej * +---------------------------------------------
1540 1.134 thorpej * UW=0,UR=0 | --- KC=1 KC=1 KC=0
1541 1.134 thorpej * UW=0,UR>0 | UC=1 KC=1,UC=1 KC=0,UC=0 KC=0,UC=0
1542 1.134 thorpej * UW=1,UR=0 | UC=1 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1543 1.134 thorpej * UW>1,UR>=0 | UC=0 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1544 1.93 thorpej */
1545 1.111 thorpej
1546 1.134 thorpej static const int pmap_vac_flags[4][4] = {
1547 1.134 thorpej {-1, 0, 0, PVF_KNC},
1548 1.134 thorpej {0, 0, PVF_NC, PVF_NC},
1549 1.134 thorpej {0, PVF_NC, PVF_NC, PVF_NC},
1550 1.134 thorpej {PVF_UNC, PVF_NC, PVF_NC, PVF_NC}
1551 1.134 thorpej };
1552 1.93 thorpej
1553 1.157 perry static inline int
1554 1.134 thorpej pmap_get_vac_flags(const struct vm_page *pg)
1555 1.134 thorpej {
1556 1.134 thorpej int kidx, uidx;
1557 1.93 thorpej
1558 1.134 thorpej kidx = 0;
1559 1.134 thorpej if (pg->mdpage.kro_mappings || pg->mdpage.krw_mappings > 1)
1560 1.134 thorpej kidx |= 1;
1561 1.134 thorpej if (pg->mdpage.krw_mappings)
1562 1.134 thorpej kidx |= 2;
1563 1.134 thorpej
1564 1.134 thorpej uidx = 0;
1565 1.134 thorpej if (pg->mdpage.uro_mappings || pg->mdpage.urw_mappings > 1)
1566 1.134 thorpej uidx |= 1;
1567 1.134 thorpej if (pg->mdpage.urw_mappings)
1568 1.134 thorpej uidx |= 2;
1569 1.111 thorpej
1570 1.134 thorpej return (pmap_vac_flags[uidx][kidx]);
1571 1.111 thorpej }
1572 1.111 thorpej
1573 1.157 perry static inline void
1574 1.134 thorpej pmap_vac_me_harder(struct vm_page *pg, pmap_t pm, vaddr_t va)
1575 1.111 thorpej {
1576 1.134 thorpej int nattr;
1577 1.134 thorpej
1578 1.134 thorpej nattr = pmap_get_vac_flags(pg);
1579 1.111 thorpej
1580 1.134 thorpej if (nattr < 0) {
1581 1.134 thorpej pg->mdpage.pvh_attrs &= ~PVF_NC;
1582 1.134 thorpej return;
1583 1.134 thorpej }
1584 1.93 thorpej
1585 1.134 thorpej if (nattr == 0 && (pg->mdpage.pvh_attrs & PVF_NC) == 0)
1586 1.134 thorpej return;
1587 1.111 thorpej
1588 1.134 thorpej if (pm == pmap_kernel())
1589 1.134 thorpej pmap_vac_me_kpmap(pg, pm, va);
1590 1.134 thorpej else
1591 1.134 thorpej pmap_vac_me_user(pg, pm, va);
1592 1.134 thorpej
1593 1.134 thorpej pg->mdpage.pvh_attrs = (pg->mdpage.pvh_attrs & ~PVF_NC) | nattr;
1594 1.93 thorpej }
1595 1.93 thorpej
1596 1.134 thorpej static void
1597 1.134 thorpej pmap_vac_me_kpmap(struct vm_page *pg, pmap_t pm, vaddr_t va)
1598 1.1 matt {
1599 1.134 thorpej u_int u_cacheable, u_entries;
1600 1.134 thorpej struct pv_entry *pv;
1601 1.134 thorpej pmap_t last_pmap = pm;
1602 1.134 thorpej
1603 1.134 thorpej /*
1604 1.134 thorpej * Pass one, see if there are both kernel and user pmaps for
1605 1.134 thorpej * this page. Calculate whether there are user-writable or
1606 1.134 thorpej * kernel-writable pages.
1607 1.134 thorpej */
1608 1.134 thorpej u_cacheable = 0;
1609 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link) {
1610 1.134 thorpej if (pv->pv_pmap != pm && (pv->pv_flags & PVF_NC) == 0)
1611 1.134 thorpej u_cacheable++;
1612 1.1 matt }
1613 1.1 matt
1614 1.134 thorpej u_entries = pg->mdpage.urw_mappings + pg->mdpage.uro_mappings;
1615 1.1 matt
1616 1.134 thorpej /*
1617 1.134 thorpej * We know we have just been updating a kernel entry, so if
1618 1.134 thorpej * all user pages are already cacheable, then there is nothing
1619 1.134 thorpej * further to do.
1620 1.134 thorpej */
1621 1.134 thorpej if (pg->mdpage.k_mappings == 0 && u_cacheable == u_entries)
1622 1.134 thorpej return;
1623 1.1 matt
1624 1.134 thorpej if (u_entries) {
1625 1.134 thorpej /*
1626 1.134 thorpej * Scan over the list again, for each entry, if it
1627 1.134 thorpej * might not be set correctly, call pmap_vac_me_user
1628 1.134 thorpej * to recalculate the settings.
1629 1.134 thorpej */
1630 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link) {
1631 1.134 thorpej /*
1632 1.134 thorpej * We know kernel mappings will get set
1633 1.134 thorpej * correctly in other calls. We also know
1634 1.134 thorpej * that if the pmap is the same as last_pmap
1635 1.134 thorpej * then we've just handled this entry.
1636 1.134 thorpej */
1637 1.134 thorpej if (pv->pv_pmap == pm || pv->pv_pmap == last_pmap)
1638 1.134 thorpej continue;
1639 1.1 matt
1640 1.134 thorpej /*
1641 1.134 thorpej * If there are kernel entries and this page
1642 1.134 thorpej * is writable but non-cacheable, then we can
1643 1.134 thorpej * skip this entry also.
1644 1.134 thorpej */
1645 1.134 thorpej if (pg->mdpage.k_mappings &&
1646 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) ==
1647 1.134 thorpej (PVF_NC | PVF_WRITE))
1648 1.134 thorpej continue;
1649 1.111 thorpej
1650 1.134 thorpej /*
1651 1.134 thorpej * Similarly if there are no kernel-writable
1652 1.134 thorpej * entries and the page is already
1653 1.134 thorpej * read-only/cacheable.
1654 1.134 thorpej */
1655 1.134 thorpej if (pg->mdpage.krw_mappings == 0 &&
1656 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) == 0)
1657 1.134 thorpej continue;
1658 1.5 toshii
1659 1.134 thorpej /*
1660 1.134 thorpej * For some of the remaining cases, we know
1661 1.134 thorpej * that we must recalculate, but for others we
1662 1.134 thorpej * can't tell if they are correct or not, so
1663 1.134 thorpej * we recalculate anyway.
1664 1.134 thorpej */
1665 1.134 thorpej pmap_vac_me_user(pg, (last_pmap = pv->pv_pmap), 0);
1666 1.134 thorpej }
1667 1.48 chris
1668 1.134 thorpej if (pg->mdpage.k_mappings == 0)
1669 1.134 thorpej return;
1670 1.111 thorpej }
1671 1.111 thorpej
1672 1.134 thorpej pmap_vac_me_user(pg, pm, va);
1673 1.134 thorpej }
1674 1.111 thorpej
1675 1.134 thorpej static void
1676 1.134 thorpej pmap_vac_me_user(struct vm_page *pg, pmap_t pm, vaddr_t va)
1677 1.134 thorpej {
1678 1.134 thorpej pmap_t kpmap = pmap_kernel();
1679 1.184 dogcow struct pv_entry *pv, *npv = NULL;
1680 1.134 thorpej struct l2_bucket *l2b;
1681 1.134 thorpej pt_entry_t *ptep, pte;
1682 1.134 thorpej u_int entries = 0;
1683 1.134 thorpej u_int writable = 0;
1684 1.134 thorpej u_int cacheable_entries = 0;
1685 1.134 thorpej u_int kern_cacheable = 0;
1686 1.134 thorpej u_int other_writable = 0;
1687 1.48 chris
1688 1.134 thorpej /*
1689 1.134 thorpej * Count mappings and writable mappings in this pmap.
1690 1.134 thorpej * Include kernel mappings as part of our own.
1691 1.134 thorpej * Keep a pointer to the first one.
1692 1.134 thorpej */
1693 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link) {
1694 1.134 thorpej /* Count mappings in the same pmap */
1695 1.134 thorpej if (pm == pv->pv_pmap || kpmap == pv->pv_pmap) {
1696 1.134 thorpej if (entries++ == 0)
1697 1.134 thorpej npv = pv;
1698 1.1 matt
1699 1.134 thorpej /* Cacheable mappings */
1700 1.134 thorpej if ((pv->pv_flags & PVF_NC) == 0) {
1701 1.134 thorpej cacheable_entries++;
1702 1.134 thorpej if (kpmap == pv->pv_pmap)
1703 1.134 thorpej kern_cacheable++;
1704 1.134 thorpej }
1705 1.110 thorpej
1706 1.134 thorpej /* Writable mappings */
1707 1.134 thorpej if (pv->pv_flags & PVF_WRITE)
1708 1.134 thorpej ++writable;
1709 1.134 thorpej } else
1710 1.134 thorpej if (pv->pv_flags & PVF_WRITE)
1711 1.134 thorpej other_writable = 1;
1712 1.134 thorpej }
1713 1.1 matt
1714 1.134 thorpej /*
1715 1.134 thorpej * Enable or disable caching as necessary.
1716 1.134 thorpej * Note: the first entry might be part of the kernel pmap,
1717 1.134 thorpej * so we can't assume this is indicative of the state of the
1718 1.134 thorpej * other (maybe non-kpmap) entries.
1719 1.134 thorpej */
1720 1.134 thorpej if ((entries > 1 && writable) ||
1721 1.134 thorpej (entries > 0 && pm == kpmap && other_writable)) {
1722 1.134 thorpej if (cacheable_entries == 0)
1723 1.134 thorpej return;
1724 1.1 matt
1725 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1726 1.134 thorpej if ((pm != pv->pv_pmap && kpmap != pv->pv_pmap) ||
1727 1.134 thorpej (pv->pv_flags & PVF_NC))
1728 1.134 thorpej continue;
1729 1.1 matt
1730 1.134 thorpej pv->pv_flags |= PVF_NC;
1731 1.26 rearnsha
1732 1.134 thorpej l2b = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
1733 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
1734 1.134 thorpej pte = *ptep & ~L2_S_CACHE_MASK;
1735 1.134 thorpej
1736 1.134 thorpej if ((va != pv->pv_va || pm != pv->pv_pmap) &&
1737 1.134 thorpej l2pte_valid(pte)) {
1738 1.134 thorpej if (PV_BEEN_EXECD(pv->pv_flags)) {
1739 1.174 matt #ifdef PMAP_CACHE_VIVT
1740 1.134 thorpej pmap_idcache_wbinv_range(pv->pv_pmap,
1741 1.134 thorpej pv->pv_va, PAGE_SIZE);
1742 1.174 matt #endif
1743 1.134 thorpej pmap_tlb_flushID_SE(pv->pv_pmap,
1744 1.134 thorpej pv->pv_va);
1745 1.134 thorpej } else
1746 1.134 thorpej if (PV_BEEN_REFD(pv->pv_flags)) {
1747 1.174 matt #ifdef PMAP_CACHE_VIVT
1748 1.134 thorpej pmap_dcache_wb_range(pv->pv_pmap,
1749 1.160 thorpej pv->pv_va, PAGE_SIZE, true,
1750 1.134 thorpej (pv->pv_flags & PVF_WRITE) == 0);
1751 1.174 matt #endif
1752 1.134 thorpej pmap_tlb_flushD_SE(pv->pv_pmap,
1753 1.134 thorpej pv->pv_va);
1754 1.134 thorpej }
1755 1.134 thorpej }
1756 1.1 matt
1757 1.134 thorpej *ptep = pte;
1758 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
1759 1.134 thorpej }
1760 1.134 thorpej cpu_cpwait();
1761 1.134 thorpej } else
1762 1.134 thorpej if (entries > cacheable_entries) {
1763 1.1 matt /*
1764 1.134 thorpej * Turn cacheing back on for some pages. If it is a kernel
1765 1.134 thorpej * page, only do so if there are no other writable pages.
1766 1.1 matt */
1767 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1768 1.134 thorpej if (!(pv->pv_flags & PVF_NC) || (pm != pv->pv_pmap &&
1769 1.134 thorpej (kpmap != pv->pv_pmap || other_writable)))
1770 1.134 thorpej continue;
1771 1.134 thorpej
1772 1.134 thorpej pv->pv_flags &= ~PVF_NC;
1773 1.1 matt
1774 1.134 thorpej l2b = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
1775 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
1776 1.134 thorpej pte = (*ptep & ~L2_S_CACHE_MASK) | pte_l2_s_cache_mode;
1777 1.134 thorpej
1778 1.134 thorpej if (l2pte_valid(pte)) {
1779 1.134 thorpej if (PV_BEEN_EXECD(pv->pv_flags)) {
1780 1.134 thorpej pmap_tlb_flushID_SE(pv->pv_pmap,
1781 1.134 thorpej pv->pv_va);
1782 1.134 thorpej } else
1783 1.134 thorpej if (PV_BEEN_REFD(pv->pv_flags)) {
1784 1.134 thorpej pmap_tlb_flushD_SE(pv->pv_pmap,
1785 1.134 thorpej pv->pv_va);
1786 1.134 thorpej }
1787 1.134 thorpej }
1788 1.1 matt
1789 1.134 thorpej *ptep = pte;
1790 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
1791 1.134 thorpej }
1792 1.111 thorpej }
1793 1.1 matt }
1794 1.174 matt #endif
1795 1.174 matt
1796 1.174 matt #ifdef PMAP_CACHE_VIPT
1797 1.174 matt /*
1798 1.174 matt * For virtually indexed / physically tagged caches, what we have to worry
1799 1.174 matt * about is illegal cache aliases. To prevent this, we must ensure that
1800 1.174 matt * virtual addresses that map the physical page use the same bits for those
1801 1.174 matt * bits masked by "arm_cache_prefer_mask" (bits 12+). If there is a conflict,
1802 1.174 matt * all mappings of the page must be non-cached.
1803 1.174 matt */
1804 1.174 matt #if 0
1805 1.174 matt static inline vaddr_t
1806 1.174 matt pmap_check_sets(paddr_t pa)
1807 1.174 matt {
1808 1.174 matt extern int arm_dcache_l2_nsets;
1809 1.174 matt int set, way;
1810 1.174 matt vaddr_t mask = 0;
1811 1.174 matt int v;
1812 1.174 matt pa |= 1;
1813 1.174 matt for (set = 0; set < (1 << arm_dcache_l2_nsets); set++) {
1814 1.174 matt for (way = 0; way < 4; way++) {
1815 1.174 matt v = (way << 30) | (set << 5);
1816 1.174 matt asm("mcr p15, 3, %0, c15, c2, 0" :: "r"(v));
1817 1.174 matt asm("mrc p15, 3, %0, c15, c0, 0" : "=r"(v));
1818 1.174 matt
1819 1.174 matt if ((v & (1 | ~(PAGE_SIZE-1))) == pa) {
1820 1.174 matt mask |= 1 << (set >> 7);
1821 1.174 matt }
1822 1.174 matt }
1823 1.174 matt }
1824 1.174 matt return mask;
1825 1.174 matt }
1826 1.174 matt #endif
1827 1.174 matt static void
1828 1.174 matt pmap_vac_me_harder(struct vm_page *pg, pmap_t pm, vaddr_t va)
1829 1.174 matt {
1830 1.182 matt struct pv_entry *pv;
1831 1.174 matt vaddr_t tst_mask;
1832 1.174 matt bool bad_alias;
1833 1.174 matt struct l2_bucket *l2b;
1834 1.174 matt pt_entry_t *ptep, pte, opte;
1835 1.183 matt const u_int
1836 1.183 matt rw_mappings = pg->mdpage.urw_mappings + pg->mdpage.krw_mappings,
1837 1.183 matt ro_mappings = pg->mdpage.uro_mappings + pg->mdpage.kro_mappings;
1838 1.174 matt
1839 1.174 matt /* do we need to do anything? */
1840 1.174 matt if (arm_cache_prefer_mask == 0)
1841 1.174 matt return;
1842 1.174 matt
1843 1.174 matt NPDEBUG(PDB_VAC, printf("pmap_vac_me_harder: pg=%p, pmap=%p va=%08lx\n",
1844 1.174 matt pg, pm, va));
1845 1.174 matt
1846 1.174 matt #define popc4(x) \
1847 1.174 matt (((0x94 >> ((x & 3) << 1)) & 3) + ((0x94 >> ((x & 12) >> 1)) & 3))
1848 1.174 matt #if 0
1849 1.174 matt tst_mask = pmap_check_sets(pg->phys_addr);
1850 1.174 matt KASSERT(popc4(tst_mask) < 2);
1851 1.174 matt #endif
1852 1.174 matt
1853 1.182 matt KASSERT(!va || pm);
1854 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1855 1.174 matt
1856 1.174 matt /* Already a conflict? */
1857 1.174 matt if (__predict_false(pg->mdpage.pvh_attrs & PVF_NC)) {
1858 1.174 matt /* just an add, things are already non-cached */
1859 1.183 matt KASSERT(!(pg->mdpage.pvh_attrs & PVF_DIRTY));
1860 1.174 matt bad_alias = false;
1861 1.174 matt if (va) {
1862 1.174 matt PMAPCOUNT(vac_color_none);
1863 1.174 matt bad_alias = true;
1864 1.183 matt KASSERT((rw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
1865 1.174 matt goto fixup;
1866 1.174 matt }
1867 1.183 matt pv = SLIST_FIRST(&pg->mdpage.pvh_list);
1868 1.174 matt /* the list can't be empty because it would be cachable */
1869 1.182 matt if (pg->mdpage.pvh_attrs & PVF_KMPAGE) {
1870 1.174 matt tst_mask = pg->mdpage.pvh_attrs;
1871 1.174 matt } else {
1872 1.174 matt KASSERT(pv);
1873 1.174 matt tst_mask = pv->pv_va;
1874 1.183 matt pv = SLIST_NEXT(pv, pv_link);
1875 1.174 matt }
1876 1.179 matt /*
1877 1.179 matt * Only check for a bad alias if we have writable mappings.
1878 1.179 matt */
1879 1.183 matt tst_mask &= arm_cache_prefer_mask;
1880 1.183 matt if (rw_mappings > 0 && arm_cache_prefer_mask) {
1881 1.183 matt for (; pv && !bad_alias; pv = SLIST_NEXT(pv, pv_link)) {
1882 1.179 matt /* if there's a bad alias, stop checking. */
1883 1.179 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask))
1884 1.179 matt bad_alias = true;
1885 1.179 matt }
1886 1.182 matt pg->mdpage.pvh_attrs |= PVF_WRITE;
1887 1.183 matt if (!bad_alias)
1888 1.183 matt pg->mdpage.pvh_attrs |= PVF_DIRTY;
1889 1.183 matt } else {
1890 1.183 matt pg->mdpage.pvh_attrs &= ~PVF_WRITE;
1891 1.174 matt }
1892 1.174 matt /* If no conflicting colors, set everything back to cached */
1893 1.174 matt if (!bad_alias) {
1894 1.183 matt #ifdef DEBUG
1895 1.183 matt if ((pg->mdpage.pvh_attrs & PVF_WRITE)
1896 1.183 matt || ro_mappings < 2) {
1897 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link)
1898 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
1899 1.183 matt }
1900 1.183 matt
1901 1.183 matt #endif
1902 1.182 matt pg->mdpage.pvh_attrs &= (PAGE_SIZE - 1) & ~PVF_NC;
1903 1.182 matt pg->mdpage.pvh_attrs |= tst_mask | PVF_COLORED;
1904 1.185 matt /*
1905 1.185 matt * Restore DIRTY bit if page is modified
1906 1.185 matt */
1907 1.185 matt if (pg->mdpage.pvh_attrs & PVF_DMOD)
1908 1.185 matt pg->mdpage.pvh_attrs |= PVF_DIRTY;
1909 1.183 matt PMAPCOUNT(vac_color_restore);
1910 1.174 matt } else {
1911 1.183 matt KASSERT(SLIST_FIRST(&pg->mdpage.pvh_list) != NULL);
1912 1.183 matt KASSERT(SLIST_NEXT(SLIST_FIRST(&pg->mdpage.pvh_list), pv_link) != NULL);
1913 1.174 matt }
1914 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1915 1.183 matt KASSERT((rw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
1916 1.174 matt } else if (!va) {
1917 1.174 matt KASSERT(pmap_is_page_colored_p(pg));
1918 1.183 matt KASSERT(!(pg->mdpage.pvh_attrs & PVF_WRITE)
1919 1.183 matt || (pg->mdpage.pvh_attrs & PVF_DIRTY));
1920 1.183 matt if (rw_mappings == 0)
1921 1.182 matt pg->mdpage.pvh_attrs &= ~PVF_WRITE;
1922 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1923 1.183 matt KASSERT((rw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
1924 1.174 matt return;
1925 1.174 matt } else if (!pmap_is_page_colored_p(pg)) {
1926 1.174 matt /* not colored so we just use its color */
1927 1.183 matt KASSERT(pg->mdpage.pvh_attrs & (PVF_WRITE|PVF_DIRTY));
1928 1.174 matt PMAPCOUNT(vac_color_new);
1929 1.174 matt pg->mdpage.pvh_attrs &= PAGE_SIZE - 1;
1930 1.182 matt pg->mdpage.pvh_attrs |= PVF_COLORED
1931 1.183 matt | (va & arm_cache_prefer_mask)
1932 1.183 matt | (rw_mappings > 0 ? PVF_WRITE : 0);
1933 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1934 1.183 matt KASSERT((rw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
1935 1.174 matt return;
1936 1.182 matt } else if (((pg->mdpage.pvh_attrs ^ va) & arm_cache_prefer_mask) == 0) {
1937 1.182 matt bad_alias = false;
1938 1.183 matt if (rw_mappings > 0) {
1939 1.182 matt /*
1940 1.182 matt * We now have writeable mappings and more than one
1941 1.182 matt * readonly mapping, verify the colors don't clash
1942 1.182 matt * and mark the page as writeable.
1943 1.182 matt */
1944 1.183 matt if (ro_mappings > 1
1945 1.183 matt && (pg->mdpage.pvh_attrs & PVF_WRITE) == 0
1946 1.183 matt && arm_cache_prefer_mask) {
1947 1.182 matt tst_mask = pg->mdpage.pvh_attrs & arm_cache_prefer_mask;
1948 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link) {
1949 1.182 matt /* if there's a bad alias, stop checking. */
1950 1.183 matt if (((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0) {
1951 1.182 matt bad_alias = true;
1952 1.183 matt break;
1953 1.183 matt }
1954 1.182 matt }
1955 1.182 matt }
1956 1.182 matt pg->mdpage.pvh_attrs |= PVF_WRITE;
1957 1.182 matt }
1958 1.182 matt /* If no conflicting colors, set everything back to cached */
1959 1.182 matt if (!bad_alias) {
1960 1.183 matt #ifdef DEBUG
1961 1.183 matt if (rw_mappings > 0
1962 1.183 matt || (pg->mdpage.pvh_attrs & PMAP_KMPAGE)) {
1963 1.183 matt tst_mask = pg->mdpage.pvh_attrs & arm_cache_prefer_mask;
1964 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link)
1965 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
1966 1.183 matt }
1967 1.183 matt #endif
1968 1.183 matt if (SLIST_EMPTY(&pg->mdpage.pvh_list))
1969 1.182 matt PMAPCOUNT(vac_color_reuse);
1970 1.182 matt else
1971 1.182 matt PMAPCOUNT(vac_color_ok);
1972 1.183 matt
1973 1.182 matt /* matching color, just return */
1974 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1975 1.183 matt KASSERT((rw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
1976 1.182 matt return;
1977 1.182 matt }
1978 1.183 matt KASSERT(SLIST_FIRST(&pg->mdpage.pvh_list) != NULL);
1979 1.183 matt KASSERT(SLIST_NEXT(SLIST_FIRST(&pg->mdpage.pvh_list), pv_link) != NULL);
1980 1.182 matt
1981 1.182 matt /* color conflict. evict from cache. */
1982 1.182 matt
1983 1.183 matt pmap_flush_page(pg, true);
1984 1.182 matt pg->mdpage.pvh_attrs &= ~PVF_COLORED;
1985 1.182 matt pg->mdpage.pvh_attrs |= PVF_NC;
1986 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
1987 1.183 matt PMAPCOUNT(vac_color_erase);
1988 1.183 matt } else if (rw_mappings == 0
1989 1.182 matt && (pg->mdpage.pvh_attrs & PVF_KMPAGE) == 0) {
1990 1.182 matt KASSERT((pg->mdpage.pvh_attrs & PVF_WRITE) == 0);
1991 1.183 matt
1992 1.183 matt /*
1993 1.183 matt * If the page has dirty cache lines, clean it.
1994 1.183 matt */
1995 1.183 matt if (pg->mdpage.pvh_attrs & PVF_DIRTY)
1996 1.183 matt pmap_flush_page(pg, false);
1997 1.183 matt
1998 1.179 matt /*
1999 1.183 matt * If this is the first remapping (we know that there are no
2000 1.183 matt * writeable mappings), then this is a simple color change.
2001 1.183 matt * Otherwise this is a seconary r/o mapping, which means
2002 1.183 matt * we don't have to do anything.
2003 1.179 matt */
2004 1.183 matt if (ro_mappings == 1) {
2005 1.183 matt KASSERT(((pg->mdpage.pvh_attrs ^ va) & arm_cache_prefer_mask) != 0);
2006 1.183 matt pg->mdpage.pvh_attrs &= PAGE_SIZE - 1;
2007 1.183 matt pg->mdpage.pvh_attrs |= (va & arm_cache_prefer_mask);
2008 1.183 matt PMAPCOUNT(vac_color_change);
2009 1.183 matt } else {
2010 1.183 matt PMAPCOUNT(vac_color_blind);
2011 1.183 matt }
2012 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
2013 1.183 matt KASSERT((rw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
2014 1.174 matt return;
2015 1.174 matt } else {
2016 1.183 matt if (rw_mappings > 0)
2017 1.182 matt pg->mdpage.pvh_attrs |= PVF_WRITE;
2018 1.182 matt
2019 1.174 matt /* color conflict. evict from cache. */
2020 1.183 matt pmap_flush_page(pg, true);
2021 1.174 matt
2022 1.174 matt /* the list can't be empty because this was a enter/modify */
2023 1.183 matt pv = SLIST_FIRST(&pg->mdpage.pvh_list);
2024 1.183 matt if ((pg->mdpage.pvh_attrs & PVF_KMPAGE) == 0) {
2025 1.183 matt KASSERT(pv);
2026 1.183 matt /*
2027 1.183 matt * If there's only one mapped page, change color to the
2028 1.185 matt * page's new color and return. Restore the DIRTY bit
2029 1.185 matt * that was erased by pmap_flush_page.
2030 1.183 matt */
2031 1.183 matt if (SLIST_NEXT(pv, pv_link) == NULL) {
2032 1.183 matt pg->mdpage.pvh_attrs &= PAGE_SIZE - 1;
2033 1.183 matt pg->mdpage.pvh_attrs |= (va & arm_cache_prefer_mask);
2034 1.185 matt if (pg->mdpage.pvh_attrs & PVF_DMOD)
2035 1.185 matt pg->mdpage.pvh_attrs |= PVF_DIRTY;
2036 1.183 matt PMAPCOUNT(vac_color_change);
2037 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
2038 1.183 matt KASSERT((rw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
2039 1.183 matt return;
2040 1.183 matt }
2041 1.174 matt }
2042 1.174 matt bad_alias = true;
2043 1.174 matt pg->mdpage.pvh_attrs &= ~PVF_COLORED;
2044 1.174 matt pg->mdpage.pvh_attrs |= PVF_NC;
2045 1.174 matt PMAPCOUNT(vac_color_erase);
2046 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
2047 1.174 matt }
2048 1.174 matt
2049 1.174 matt fixup:
2050 1.183 matt KASSERT((rw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
2051 1.174 matt
2052 1.174 matt /*
2053 1.174 matt * Turn cacheing on/off for all pages.
2054 1.174 matt */
2055 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link) {
2056 1.174 matt l2b = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
2057 1.174 matt ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2058 1.174 matt opte = *ptep;
2059 1.174 matt pte = opte & ~L2_S_CACHE_MASK;
2060 1.174 matt if (bad_alias) {
2061 1.174 matt pv->pv_flags |= PVF_NC;
2062 1.174 matt } else {
2063 1.174 matt pv->pv_flags &= ~PVF_NC;
2064 1.174 matt pte |= pte_l2_s_cache_mode;
2065 1.174 matt }
2066 1.183 matt
2067 1.174 matt if (opte == pte) /* only update is there's a change */
2068 1.174 matt continue;
2069 1.174 matt
2070 1.174 matt if (l2pte_valid(pte)) {
2071 1.174 matt if (PV_BEEN_EXECD(pv->pv_flags)) {
2072 1.174 matt pmap_tlb_flushID_SE(pv->pv_pmap, pv->pv_va);
2073 1.174 matt } else if (PV_BEEN_REFD(pv->pv_flags)) {
2074 1.174 matt pmap_tlb_flushD_SE(pv->pv_pmap, pv->pv_va);
2075 1.174 matt }
2076 1.174 matt }
2077 1.174 matt
2078 1.174 matt *ptep = pte;
2079 1.174 matt PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
2080 1.174 matt }
2081 1.174 matt }
2082 1.174 matt #endif /* PMAP_CACHE_VIPT */
2083 1.174 matt
2084 1.1 matt
2085 1.1 matt /*
2086 1.134 thorpej * Modify pte bits for all ptes corresponding to the given physical address.
2087 1.134 thorpej * We use `maskbits' rather than `clearbits' because we're always passing
2088 1.134 thorpej * constants and the latter would require an extra inversion at run-time.
2089 1.1 matt */
2090 1.134 thorpej static void
2091 1.134 thorpej pmap_clearbit(struct vm_page *pg, u_int maskbits)
2092 1.1 matt {
2093 1.134 thorpej struct l2_bucket *l2b;
2094 1.134 thorpej struct pv_entry *pv;
2095 1.134 thorpej pt_entry_t *ptep, npte, opte;
2096 1.134 thorpej pmap_t pm;
2097 1.134 thorpej vaddr_t va;
2098 1.134 thorpej u_int oflags;
2099 1.174 matt #ifdef PMAP_CACHE_VIPT
2100 1.174 matt const bool want_syncicache = PV_IS_EXEC_P(pg->mdpage.pvh_attrs);
2101 1.174 matt bool need_syncicache = false;
2102 1.174 matt bool did_syncicache = false;
2103 1.183 matt bool need_vac_me_harder = false;
2104 1.174 matt #endif
2105 1.1 matt
2106 1.134 thorpej NPDEBUG(PDB_BITS,
2107 1.134 thorpej printf("pmap_clearbit: pg %p (0x%08lx) mask 0x%x\n",
2108 1.155 yamt pg, VM_PAGE_TO_PHYS(pg), maskbits));
2109 1.1 matt
2110 1.134 thorpej PMAP_HEAD_TO_MAP_LOCK();
2111 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
2112 1.17 chris
2113 1.174 matt #ifdef PMAP_CACHE_VIPT
2114 1.174 matt /*
2115 1.174 matt * If we might want to sync the I-cache and we've modified it,
2116 1.174 matt * then we know we definitely need to sync or discard it.
2117 1.174 matt */
2118 1.174 matt if (want_syncicache)
2119 1.174 matt need_syncicache = pg->mdpage.pvh_attrs & PVF_MOD;
2120 1.174 matt #endif
2121 1.17 chris /*
2122 1.134 thorpej * Clear saved attributes (modify, reference)
2123 1.17 chris */
2124 1.134 thorpej pg->mdpage.pvh_attrs &= ~(maskbits & (PVF_MOD | PVF_REF));
2125 1.134 thorpej
2126 1.183 matt if (SLIST_EMPTY(&pg->mdpage.pvh_list)) {
2127 1.174 matt #ifdef PMAP_CACHE_VIPT
2128 1.174 matt if (need_syncicache) {
2129 1.174 matt /*
2130 1.174 matt * No one has it mapped, so just discard it. The next
2131 1.174 matt * exec remapping will cause it to be synced.
2132 1.174 matt */
2133 1.174 matt pg->mdpage.pvh_attrs &= ~PVF_EXEC;
2134 1.174 matt PMAPCOUNT(exec_discarded_clearbit);
2135 1.174 matt }
2136 1.174 matt #endif
2137 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
2138 1.134 thorpej PMAP_HEAD_TO_MAP_UNLOCK();
2139 1.17 chris return;
2140 1.1 matt }
2141 1.1 matt
2142 1.17 chris /*
2143 1.134 thorpej * Loop over all current mappings setting/clearing as appropos
2144 1.17 chris */
2145 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link) {
2146 1.134 thorpej va = pv->pv_va;
2147 1.134 thorpej pm = pv->pv_pmap;
2148 1.134 thorpej oflags = pv->pv_flags;
2149 1.185 matt /*
2150 1.185 matt * Kernel entries are unmanaged and as such not to be changed.
2151 1.185 matt */
2152 1.185 matt if (oflags & PVF_KENTRY)
2153 1.185 matt continue;
2154 1.134 thorpej pv->pv_flags &= ~maskbits;
2155 1.48 chris
2156 1.134 thorpej pmap_acquire_pmap_lock(pm);
2157 1.48 chris
2158 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
2159 1.134 thorpej KDASSERT(l2b != NULL);
2160 1.1 matt
2161 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
2162 1.134 thorpej npte = opte = *ptep;
2163 1.114 thorpej
2164 1.134 thorpej NPDEBUG(PDB_BITS,
2165 1.134 thorpej printf(
2166 1.134 thorpej "pmap_clearbit: pv %p, pm %p, va 0x%08lx, flag 0x%x\n",
2167 1.134 thorpej pv, pv->pv_pmap, pv->pv_va, oflags));
2168 1.114 thorpej
2169 1.134 thorpej if (maskbits & (PVF_WRITE|PVF_MOD)) {
2170 1.174 matt #ifdef PMAP_CACHE_VIVT
2171 1.134 thorpej if ((pv->pv_flags & PVF_NC)) {
2172 1.134 thorpej /*
2173 1.134 thorpej * Entry is not cacheable:
2174 1.134 thorpej *
2175 1.134 thorpej * Don't turn caching on again if this is a
2176 1.134 thorpej * modified emulation. This would be
2177 1.134 thorpej * inconsitent with the settings created by
2178 1.134 thorpej * pmap_vac_me_harder(). Otherwise, it's safe
2179 1.134 thorpej * to re-enable cacheing.
2180 1.134 thorpej *
2181 1.134 thorpej * There's no need to call pmap_vac_me_harder()
2182 1.134 thorpej * here: all pages are losing their write
2183 1.134 thorpej * permission.
2184 1.134 thorpej */
2185 1.134 thorpej if (maskbits & PVF_WRITE) {
2186 1.134 thorpej npte |= pte_l2_s_cache_mode;
2187 1.134 thorpej pv->pv_flags &= ~PVF_NC;
2188 1.134 thorpej }
2189 1.134 thorpej } else
2190 1.134 thorpej if (opte & L2_S_PROT_W) {
2191 1.134 thorpej /*
2192 1.134 thorpej * Entry is writable/cacheable: check if pmap
2193 1.134 thorpej * is current if it is flush it, otherwise it
2194 1.134 thorpej * won't be in the cache
2195 1.134 thorpej */
2196 1.134 thorpej if (PV_BEEN_EXECD(oflags))
2197 1.134 thorpej pmap_idcache_wbinv_range(pm, pv->pv_va,
2198 1.134 thorpej PAGE_SIZE);
2199 1.134 thorpej else
2200 1.134 thorpej if (PV_BEEN_REFD(oflags))
2201 1.134 thorpej pmap_dcache_wb_range(pm, pv->pv_va,
2202 1.134 thorpej PAGE_SIZE,
2203 1.174 matt (maskbits & PVF_REF) != 0, false);
2204 1.134 thorpej }
2205 1.174 matt #endif
2206 1.111 thorpej
2207 1.134 thorpej /* make the pte read only */
2208 1.134 thorpej npte &= ~L2_S_PROT_W;
2209 1.111 thorpej
2210 1.174 matt if (maskbits & oflags & PVF_WRITE) {
2211 1.134 thorpej /*
2212 1.134 thorpej * Keep alias accounting up to date
2213 1.134 thorpej */
2214 1.134 thorpej if (pv->pv_pmap == pmap_kernel()) {
2215 1.174 matt pg->mdpage.krw_mappings--;
2216 1.174 matt pg->mdpage.kro_mappings++;
2217 1.174 matt } else {
2218 1.134 thorpej pg->mdpage.urw_mappings--;
2219 1.134 thorpej pg->mdpage.uro_mappings++;
2220 1.134 thorpej }
2221 1.174 matt #ifdef PMAP_CACHE_VIPT
2222 1.182 matt if (pg->mdpage.urw_mappings + pg->mdpage.krw_mappings == 0)
2223 1.182 matt pg->mdpage.pvh_attrs &= ~PVF_WRITE;
2224 1.174 matt if (want_syncicache)
2225 1.174 matt need_syncicache = true;
2226 1.183 matt need_vac_me_harder = true;
2227 1.174 matt #endif
2228 1.134 thorpej }
2229 1.134 thorpej }
2230 1.1 matt
2231 1.134 thorpej if (maskbits & PVF_REF) {
2232 1.134 thorpej if ((pv->pv_flags & PVF_NC) == 0 &&
2233 1.174 matt (maskbits & (PVF_WRITE|PVF_MOD)) == 0 &&
2234 1.174 matt l2pte_valid(npte)) {
2235 1.183 matt #ifdef PMAP_CACHE_VIVT
2236 1.134 thorpej /*
2237 1.134 thorpej * Check npte here; we may have already
2238 1.134 thorpej * done the wbinv above, and the validity
2239 1.134 thorpej * of the PTE is the same for opte and
2240 1.134 thorpej * npte.
2241 1.134 thorpej */
2242 1.174 matt /* XXXJRT need idcache_inv_range */
2243 1.174 matt if (PV_BEEN_EXECD(oflags))
2244 1.174 matt pmap_idcache_wbinv_range(pm,
2245 1.174 matt pv->pv_va, PAGE_SIZE);
2246 1.174 matt else
2247 1.174 matt if (PV_BEEN_REFD(oflags))
2248 1.174 matt pmap_dcache_wb_range(pm,
2249 1.174 matt pv->pv_va, PAGE_SIZE,
2250 1.174 matt true, true);
2251 1.183 matt #endif
2252 1.134 thorpej }
2253 1.1 matt
2254 1.134 thorpej /*
2255 1.134 thorpej * Make the PTE invalid so that we will take a
2256 1.134 thorpej * page fault the next time the mapping is
2257 1.134 thorpej * referenced.
2258 1.134 thorpej */
2259 1.134 thorpej npte &= ~L2_TYPE_MASK;
2260 1.134 thorpej npte |= L2_TYPE_INV;
2261 1.134 thorpej }
2262 1.1 matt
2263 1.134 thorpej if (npte != opte) {
2264 1.134 thorpej *ptep = npte;
2265 1.134 thorpej PTE_SYNC(ptep);
2266 1.134 thorpej /* Flush the TLB entry if a current pmap. */
2267 1.134 thorpej if (PV_BEEN_EXECD(oflags))
2268 1.134 thorpej pmap_tlb_flushID_SE(pm, pv->pv_va);
2269 1.134 thorpej else
2270 1.134 thorpej if (PV_BEEN_REFD(oflags))
2271 1.134 thorpej pmap_tlb_flushD_SE(pm, pv->pv_va);
2272 1.134 thorpej }
2273 1.1 matt
2274 1.134 thorpej pmap_release_pmap_lock(pm);
2275 1.133 thorpej
2276 1.134 thorpej NPDEBUG(PDB_BITS,
2277 1.134 thorpej printf("pmap_clearbit: pm %p va 0x%lx opte 0x%08x npte 0x%08x\n",
2278 1.134 thorpej pm, va, opte, npte));
2279 1.134 thorpej }
2280 1.133 thorpej
2281 1.174 matt #ifdef PMAP_CACHE_VIPT
2282 1.174 matt /*
2283 1.174 matt * If we need to sync the I-cache and we haven't done it yet, do it.
2284 1.174 matt */
2285 1.174 matt if (need_syncicache && !did_syncicache) {
2286 1.174 matt pmap_syncicache_page(pg);
2287 1.174 matt PMAPCOUNT(exec_synced_clearbit);
2288 1.174 matt }
2289 1.183 matt /*
2290 1.183 matt * If we are changing this to read-only, we ned to call vac_me_harder
2291 1.183 matt * so we can change all the read-only pages to cacheable. We pretend
2292 1.183 matt * this as a page deletion.
2293 1.183 matt */
2294 1.183 matt if (need_vac_me_harder) {
2295 1.183 matt if (pg->mdpage.pvh_attrs & PVF_NC)
2296 1.183 matt pmap_vac_me_harder(pg, NULL, 0);
2297 1.183 matt }
2298 1.174 matt #endif
2299 1.174 matt
2300 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
2301 1.134 thorpej PMAP_HEAD_TO_MAP_UNLOCK();
2302 1.1 matt }
2303 1.1 matt
2304 1.1 matt /*
2305 1.134 thorpej * pmap_clean_page()
2306 1.134 thorpej *
2307 1.134 thorpej * This is a local function used to work out the best strategy to clean
2308 1.134 thorpej * a single page referenced by its entry in the PV table. It's used by
2309 1.134 thorpej * pmap_copy_page, pmap_zero page and maybe some others later on.
2310 1.134 thorpej *
2311 1.134 thorpej * Its policy is effectively:
2312 1.134 thorpej * o If there are no mappings, we don't bother doing anything with the cache.
2313 1.134 thorpej * o If there is one mapping, we clean just that page.
2314 1.134 thorpej * o If there are multiple mappings, we clean the entire cache.
2315 1.134 thorpej *
2316 1.134 thorpej * So that some functions can be further optimised, it returns 0 if it didn't
2317 1.134 thorpej * clean the entire cache, or 1 if it did.
2318 1.134 thorpej *
2319 1.134 thorpej * XXX One bug in this routine is that if the pv_entry has a single page
2320 1.134 thorpej * mapped at 0x00000000 a whole cache clean will be performed rather than
2321 1.134 thorpej * just the 1 page. Since this should not occur in everyday use and if it does
2322 1.134 thorpej * it will just result in not the most efficient clean for the page.
2323 1.1 matt */
2324 1.174 matt #ifdef PMAP_CACHE_VIVT
2325 1.134 thorpej static int
2326 1.159 thorpej pmap_clean_page(struct pv_entry *pv, bool is_src)
2327 1.1 matt {
2328 1.134 thorpej pmap_t pm, pm_to_clean = NULL;
2329 1.134 thorpej struct pv_entry *npv;
2330 1.134 thorpej u_int cache_needs_cleaning = 0;
2331 1.134 thorpej u_int flags = 0;
2332 1.134 thorpej vaddr_t page_to_clean = 0;
2333 1.1 matt
2334 1.134 thorpej if (pv == NULL) {
2335 1.134 thorpej /* nothing mapped in so nothing to flush */
2336 1.17 chris return (0);
2337 1.108 thorpej }
2338 1.17 chris
2339 1.108 thorpej /*
2340 1.134 thorpej * Since we flush the cache each time we change to a different
2341 1.134 thorpej * user vmspace, we only need to flush the page if it is in the
2342 1.134 thorpej * current pmap.
2343 1.17 chris */
2344 1.182 matt pm = curproc->p_vmspace->vm_map.pmap;
2345 1.17 chris
2346 1.183 matt for (npv = pv; npv; npv = SLIST_NEXT(npv, pv_link)) {
2347 1.134 thorpej if (npv->pv_pmap == pmap_kernel() || npv->pv_pmap == pm) {
2348 1.134 thorpej flags |= npv->pv_flags;
2349 1.108 thorpej /*
2350 1.108 thorpej * The page is mapped non-cacheable in
2351 1.17 chris * this map. No need to flush the cache.
2352 1.17 chris */
2353 1.78 thorpej if (npv->pv_flags & PVF_NC) {
2354 1.17 chris #ifdef DIAGNOSTIC
2355 1.17 chris if (cache_needs_cleaning)
2356 1.17 chris panic("pmap_clean_page: "
2357 1.108 thorpej "cache inconsistency");
2358 1.17 chris #endif
2359 1.17 chris break;
2360 1.108 thorpej } else if (is_src && (npv->pv_flags & PVF_WRITE) == 0)
2361 1.17 chris continue;
2362 1.108 thorpej if (cache_needs_cleaning) {
2363 1.17 chris page_to_clean = 0;
2364 1.17 chris break;
2365 1.134 thorpej } else {
2366 1.17 chris page_to_clean = npv->pv_va;
2367 1.134 thorpej pm_to_clean = npv->pv_pmap;
2368 1.134 thorpej }
2369 1.134 thorpej cache_needs_cleaning = 1;
2370 1.17 chris }
2371 1.1 matt }
2372 1.1 matt
2373 1.108 thorpej if (page_to_clean) {
2374 1.134 thorpej if (PV_BEEN_EXECD(flags))
2375 1.134 thorpej pmap_idcache_wbinv_range(pm_to_clean, page_to_clean,
2376 1.134 thorpej PAGE_SIZE);
2377 1.134 thorpej else
2378 1.134 thorpej pmap_dcache_wb_range(pm_to_clean, page_to_clean,
2379 1.134 thorpej PAGE_SIZE, !is_src, (flags & PVF_WRITE) == 0);
2380 1.108 thorpej } else if (cache_needs_cleaning) {
2381 1.134 thorpej if (PV_BEEN_EXECD(flags))
2382 1.134 thorpej pmap_idcache_wbinv_all(pm);
2383 1.134 thorpej else
2384 1.134 thorpej pmap_dcache_wbinv_all(pm);
2385 1.1 matt return (1);
2386 1.1 matt }
2387 1.1 matt return (0);
2388 1.1 matt }
2389 1.174 matt #endif
2390 1.174 matt
2391 1.174 matt #ifdef PMAP_CACHE_VIPT
2392 1.174 matt /*
2393 1.174 matt * Sync a page with the I-cache. Since this is a VIPT, we must pick the
2394 1.174 matt * right cache alias to make sure we flush the right stuff.
2395 1.174 matt */
2396 1.174 matt void
2397 1.174 matt pmap_syncicache_page(struct vm_page *pg)
2398 1.174 matt {
2399 1.174 matt const vsize_t va_offset = pg->mdpage.pvh_attrs & arm_cache_prefer_mask;
2400 1.174 matt pt_entry_t * const ptep = &cdst_pte[va_offset >> PGSHIFT];
2401 1.174 matt
2402 1.174 matt NPDEBUG(PDB_EXEC, printf("pmap_syncicache_page: pg=%p (attrs=%#x)\n",
2403 1.174 matt pg, pg->mdpage.pvh_attrs));
2404 1.174 matt /*
2405 1.174 matt * No need to clean the page if it's non-cached.
2406 1.174 matt */
2407 1.174 matt if (pg->mdpage.pvh_attrs & PVF_NC)
2408 1.174 matt return;
2409 1.174 matt KASSERT(pg->mdpage.pvh_attrs & PVF_COLORED);
2410 1.174 matt
2411 1.174 matt pmap_tlb_flushID_SE(pmap_kernel(), cdstp + va_offset);
2412 1.174 matt /*
2413 1.174 matt * Set up a PTE with the right coloring to flush existing cache lines.
2414 1.174 matt */
2415 1.174 matt *ptep = L2_S_PROTO |
2416 1.174 matt VM_PAGE_TO_PHYS(pg)
2417 1.174 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
2418 1.174 matt | pte_l2_s_cache_mode;
2419 1.174 matt PTE_SYNC(ptep);
2420 1.174 matt
2421 1.174 matt /*
2422 1.174 matt * Flush it.
2423 1.174 matt */
2424 1.174 matt cpu_icache_sync_range(cdstp + va_offset, PAGE_SIZE);
2425 1.174 matt /*
2426 1.174 matt * Unmap the page.
2427 1.174 matt */
2428 1.174 matt *ptep = 0;
2429 1.174 matt PTE_SYNC(ptep);
2430 1.174 matt pmap_tlb_flushID_SE(pmap_kernel(), cdstp + va_offset);
2431 1.174 matt
2432 1.174 matt pg->mdpage.pvh_attrs |= PVF_EXEC;
2433 1.174 matt PMAPCOUNT(exec_synced);
2434 1.174 matt }
2435 1.174 matt
2436 1.174 matt void
2437 1.183 matt pmap_flush_page(struct vm_page *pg, bool flush)
2438 1.174 matt {
2439 1.174 matt const vsize_t va_offset = pg->mdpage.pvh_attrs & arm_cache_prefer_mask;
2440 1.174 matt const size_t pte_offset = va_offset >> PGSHIFT;
2441 1.174 matt pt_entry_t * const ptep = &cdst_pte[pte_offset];
2442 1.174 matt const pt_entry_t oldpte = *ptep;
2443 1.174 matt #if 0
2444 1.174 matt vaddr_t mask;
2445 1.174 matt #endif
2446 1.174 matt
2447 1.174 matt KASSERT(!(pg->mdpage.pvh_attrs & PVF_NC));
2448 1.174 matt #if 0
2449 1.174 matt mask = pmap_check_sets(pg->phys_addr);
2450 1.174 matt KASSERT(popc4(mask) < 2);
2451 1.174 matt #endif
2452 1.174 matt
2453 1.174 matt NPDEBUG(PDB_VAC, printf("pmap_flush_page: pg=%p (attrs=%#x)\n",
2454 1.174 matt pg, pg->mdpage.pvh_attrs));
2455 1.174 matt pmap_tlb_flushID_SE(pmap_kernel(), cdstp + va_offset);
2456 1.174 matt /*
2457 1.174 matt * Set up a PTE with the right coloring to flush existing cache entries.
2458 1.174 matt */
2459 1.174 matt *ptep = L2_S_PROTO
2460 1.174 matt | VM_PAGE_TO_PHYS(pg)
2461 1.174 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
2462 1.174 matt | pte_l2_s_cache_mode;
2463 1.174 matt PTE_SYNC(ptep);
2464 1.174 matt
2465 1.174 matt /*
2466 1.174 matt * Flush it.
2467 1.174 matt */
2468 1.185 matt if (flush) {
2469 1.183 matt cpu_idcache_wbinv_range(cdstp + va_offset, PAGE_SIZE);
2470 1.185 matt pg->mdpage.pvh_attrs &= ~PVF_DIRTY;
2471 1.185 matt } else {
2472 1.183 matt cpu_dcache_wb_range(cdstp + va_offset, PAGE_SIZE);
2473 1.185 matt /*
2474 1.185 matt * Mark that the page is no longer dirty.
2475 1.185 matt */
2476 1.185 matt if ((pg->mdpage.pvh_attrs & PVF_DMOD) == 0)
2477 1.185 matt pg->mdpage.pvh_attrs &= ~PVF_DIRTY;
2478 1.185 matt }
2479 1.174 matt
2480 1.174 matt /*
2481 1.174 matt * Restore the page table entry since we might have interrupted
2482 1.174 matt * pmap_zero_page or pmap_copy_page which was already using this pte.
2483 1.174 matt */
2484 1.174 matt *ptep = oldpte;
2485 1.174 matt PTE_SYNC(ptep);
2486 1.174 matt pmap_tlb_flushID_SE(pmap_kernel(), cdstp + va_offset);
2487 1.174 matt #if 0
2488 1.174 matt mask = pmap_check_sets(pg->phys_addr);
2489 1.174 matt KASSERT(mask == 0);
2490 1.174 matt #endif
2491 1.174 matt }
2492 1.174 matt #endif /* PMAP_CACHE_VIPT */
2493 1.1 matt
2494 1.1 matt /*
2495 1.134 thorpej * Routine: pmap_page_remove
2496 1.134 thorpej * Function:
2497 1.134 thorpej * Removes this physical page from
2498 1.134 thorpej * all physical maps in which it resides.
2499 1.134 thorpej * Reflects back modify bits to the pager.
2500 1.1 matt */
2501 1.134 thorpej static void
2502 1.134 thorpej pmap_page_remove(struct vm_page *pg)
2503 1.1 matt {
2504 1.134 thorpej struct l2_bucket *l2b;
2505 1.182 matt struct pv_entry *pv, *npv, **pvp;
2506 1.134 thorpej pmap_t pm, curpm;
2507 1.134 thorpej pt_entry_t *ptep, pte;
2508 1.159 thorpej bool flush;
2509 1.134 thorpej u_int flags;
2510 1.134 thorpej
2511 1.134 thorpej NPDEBUG(PDB_FOLLOW,
2512 1.155 yamt printf("pmap_page_remove: pg %p (0x%08lx)\n", pg,
2513 1.155 yamt VM_PAGE_TO_PHYS(pg)));
2514 1.71 thorpej
2515 1.134 thorpej PMAP_HEAD_TO_MAP_LOCK();
2516 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
2517 1.1 matt
2518 1.183 matt pv = SLIST_FIRST(&pg->mdpage.pvh_list);
2519 1.134 thorpej if (pv == NULL) {
2520 1.174 matt #ifdef PMAP_CACHE_VIPT
2521 1.174 matt /*
2522 1.174 matt * We *know* the page contents are about to be replaced.
2523 1.174 matt * Discard the exec contents
2524 1.174 matt */
2525 1.174 matt if (PV_IS_EXEC_P(pg->mdpage.pvh_attrs))
2526 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2527 1.174 matt pg->mdpage.pvh_attrs &= ~PVF_EXEC;
2528 1.182 matt KASSERT((pg->mdpage.urw_mappings + pg->mdpage.krw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
2529 1.174 matt #endif
2530 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
2531 1.134 thorpej PMAP_HEAD_TO_MAP_UNLOCK();
2532 1.134 thorpej return;
2533 1.134 thorpej }
2534 1.174 matt #ifdef PMAP_CACHE_VIPT
2535 1.174 matt KASSERT(pmap_is_page_colored_p(pg));
2536 1.174 matt #endif
2537 1.79 thorpej
2538 1.1 matt /*
2539 1.134 thorpej * Clear alias counts
2540 1.1 matt */
2541 1.182 matt #ifdef PMAP_CACHE_VIVT
2542 1.134 thorpej pg->mdpage.k_mappings = 0;
2543 1.182 matt #endif
2544 1.134 thorpej pg->mdpage.urw_mappings = pg->mdpage.uro_mappings = 0;
2545 1.134 thorpej
2546 1.160 thorpej flush = false;
2547 1.134 thorpej flags = 0;
2548 1.182 matt curpm = curproc->p_vmspace->vm_map.pmap;
2549 1.134 thorpej
2550 1.174 matt #ifdef PMAP_CACHE_VIVT
2551 1.160 thorpej pmap_clean_page(pv, false);
2552 1.174 matt #endif
2553 1.134 thorpej
2554 1.183 matt pvp = &SLIST_FIRST(&pg->mdpage.pvh_list);
2555 1.134 thorpej while (pv) {
2556 1.134 thorpej pm = pv->pv_pmap;
2557 1.183 matt npv = SLIST_NEXT(pv, pv_link);
2558 1.160 thorpej if (flush == false && (pm == curpm || pm == pmap_kernel()))
2559 1.160 thorpej flush = true;
2560 1.134 thorpej
2561 1.182 matt if (pm == pmap_kernel()) {
2562 1.182 matt #ifdef PMAP_CACHE_VIPT
2563 1.182 matt /*
2564 1.182 matt * If this was unmanaged mapping, it must be preserved.
2565 1.182 matt * Move it back on the list and advance the end-of-list
2566 1.182 matt * pointer.
2567 1.182 matt */
2568 1.182 matt if (pv->pv_flags & PVF_KENTRY) {
2569 1.182 matt *pvp = pv;
2570 1.183 matt pvp = &SLIST_NEXT(pv, pv_link);
2571 1.182 matt pv = npv;
2572 1.182 matt continue;
2573 1.182 matt }
2574 1.182 matt if (pv->pv_flags & PVF_WRITE)
2575 1.182 matt pg->mdpage.krw_mappings--;
2576 1.182 matt else
2577 1.182 matt pg->mdpage.kro_mappings--;
2578 1.182 matt #endif
2579 1.174 matt PMAPCOUNT(kernel_unmappings);
2580 1.182 matt }
2581 1.174 matt PMAPCOUNT(unmappings);
2582 1.174 matt
2583 1.134 thorpej pmap_acquire_pmap_lock(pm);
2584 1.134 thorpej
2585 1.134 thorpej l2b = pmap_get_l2_bucket(pm, pv->pv_va);
2586 1.134 thorpej KDASSERT(l2b != NULL);
2587 1.134 thorpej
2588 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2589 1.134 thorpej pte = *ptep;
2590 1.134 thorpej
2591 1.134 thorpej /*
2592 1.134 thorpej * Update statistics
2593 1.134 thorpej */
2594 1.134 thorpej --pm->pm_stats.resident_count;
2595 1.134 thorpej
2596 1.134 thorpej /* Wired bit */
2597 1.134 thorpej if (pv->pv_flags & PVF_WIRED)
2598 1.134 thorpej --pm->pm_stats.wired_count;
2599 1.88 thorpej
2600 1.134 thorpej flags |= pv->pv_flags;
2601 1.88 thorpej
2602 1.134 thorpej /*
2603 1.134 thorpej * Invalidate the PTEs.
2604 1.134 thorpej */
2605 1.134 thorpej *ptep = 0;
2606 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
2607 1.134 thorpej pmap_free_l2_bucket(pm, l2b, 1);
2608 1.88 thorpej
2609 1.134 thorpej pool_put(&pmap_pv_pool, pv);
2610 1.134 thorpej pv = npv;
2611 1.182 matt /*
2612 1.182 matt * if we reach the end of the list and there are still
2613 1.182 matt * mappings, they might be able to be cached now.
2614 1.182 matt */
2615 1.174 matt if (pv == NULL) {
2616 1.182 matt *pvp = NULL;
2617 1.183 matt if (!SLIST_EMPTY(&pg->mdpage.pvh_list))
2618 1.174 matt pmap_vac_me_harder(pg, pm, 0);
2619 1.174 matt }
2620 1.134 thorpej pmap_release_pmap_lock(pm);
2621 1.134 thorpej }
2622 1.174 matt #ifdef PMAP_CACHE_VIPT
2623 1.174 matt /*
2624 1.182 matt * Its EXEC cache is now gone.
2625 1.174 matt */
2626 1.174 matt if (PV_IS_EXEC_P(pg->mdpage.pvh_attrs))
2627 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2628 1.182 matt pg->mdpage.pvh_attrs &= ~PVF_EXEC;
2629 1.183 matt KASSERT(pg->mdpage.urw_mappings == 0);
2630 1.183 matt KASSERT(pg->mdpage.uro_mappings == 0);
2631 1.183 matt if (pg->mdpage.krw_mappings == 0)
2632 1.182 matt pg->mdpage.pvh_attrs &= ~PVF_WRITE;
2633 1.182 matt KASSERT((pg->mdpage.urw_mappings + pg->mdpage.krw_mappings == 0) == !(pg->mdpage.pvh_attrs & PVF_WRITE));
2634 1.174 matt #endif
2635 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
2636 1.134 thorpej PMAP_HEAD_TO_MAP_UNLOCK();
2637 1.88 thorpej
2638 1.134 thorpej if (flush) {
2639 1.152 scw /*
2640 1.152 scw * Note: We can't use pmap_tlb_flush{I,}D() here since that
2641 1.152 scw * would need a subsequent call to pmap_update() to ensure
2642 1.152 scw * curpm->pm_cstate.cs_all is reset. Our callers are not
2643 1.152 scw * required to do that (see pmap(9)), so we can't modify
2644 1.152 scw * the current pmap's state.
2645 1.152 scw */
2646 1.134 thorpej if (PV_BEEN_EXECD(flags))
2647 1.152 scw cpu_tlb_flushID();
2648 1.134 thorpej else
2649 1.152 scw cpu_tlb_flushD();
2650 1.134 thorpej }
2651 1.88 thorpej cpu_cpwait();
2652 1.88 thorpej }
2653 1.1 matt
2654 1.134 thorpej /*
2655 1.134 thorpej * pmap_t pmap_create(void)
2656 1.134 thorpej *
2657 1.134 thorpej * Create a new pmap structure from scratch.
2658 1.17 chris */
2659 1.134 thorpej pmap_t
2660 1.134 thorpej pmap_create(void)
2661 1.17 chris {
2662 1.134 thorpej pmap_t pm;
2663 1.134 thorpej
2664 1.168 ad pm = pool_cache_get(&pmap_cache, PR_WAITOK);
2665 1.79 thorpej
2666 1.172 chris UVM_OBJ_INIT(&pm->pm_obj, NULL, 1);
2667 1.134 thorpej pm->pm_stats.wired_count = 0;
2668 1.134 thorpej pm->pm_stats.resident_count = 1;
2669 1.134 thorpej pm->pm_cstate.cs_all = 0;
2670 1.134 thorpej pmap_alloc_l1(pm);
2671 1.79 thorpej
2672 1.17 chris /*
2673 1.134 thorpej * Note: The pool cache ensures that the pm_l2[] array is already
2674 1.134 thorpej * initialised to zero.
2675 1.17 chris */
2676 1.32 thorpej
2677 1.134 thorpej pmap_pinit(pm);
2678 1.134 thorpej
2679 1.134 thorpej LIST_INSERT_HEAD(&pmap_pmaps, pm, pm_list);
2680 1.17 chris
2681 1.134 thorpej return (pm);
2682 1.17 chris }
2683 1.134 thorpej
2684 1.1 matt /*
2685 1.134 thorpej * void pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot,
2686 1.134 thorpej * int flags)
2687 1.134 thorpej *
2688 1.134 thorpej * Insert the given physical page (p) at
2689 1.134 thorpej * the specified virtual address (v) in the
2690 1.134 thorpej * target physical map with the protection requested.
2691 1.1 matt *
2692 1.134 thorpej * NB: This is the only routine which MAY NOT lazy-evaluate
2693 1.134 thorpej * or lose information. That is, this routine must actually
2694 1.134 thorpej * insert this page into the given map NOW.
2695 1.1 matt */
2696 1.134 thorpej int
2697 1.134 thorpej pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot, int flags)
2698 1.1 matt {
2699 1.134 thorpej struct l2_bucket *l2b;
2700 1.134 thorpej struct vm_page *pg, *opg;
2701 1.134 thorpej struct pv_entry *pve;
2702 1.134 thorpej pt_entry_t *ptep, npte, opte;
2703 1.134 thorpej u_int nflags;
2704 1.134 thorpej u_int oflags;
2705 1.71 thorpej
2706 1.134 thorpej NPDEBUG(PDB_ENTER, printf("pmap_enter: pm %p va 0x%lx pa 0x%lx prot %x flag %x\n", pm, va, pa, prot, flags));
2707 1.71 thorpej
2708 1.134 thorpej KDASSERT((flags & PMAP_WIRED) == 0 || (flags & VM_PROT_ALL) != 0);
2709 1.134 thorpej KDASSERT(((va | pa) & PGOFSET) == 0);
2710 1.79 thorpej
2711 1.71 thorpej /*
2712 1.134 thorpej * Get a pointer to the page. Later on in this function, we
2713 1.134 thorpej * test for a managed page by checking pg != NULL.
2714 1.71 thorpej */
2715 1.134 thorpej pg = pmap_initialized ? PHYS_TO_VM_PAGE(pa) : NULL;
2716 1.134 thorpej
2717 1.134 thorpej nflags = 0;
2718 1.134 thorpej if (prot & VM_PROT_WRITE)
2719 1.134 thorpej nflags |= PVF_WRITE;
2720 1.134 thorpej if (prot & VM_PROT_EXECUTE)
2721 1.134 thorpej nflags |= PVF_EXEC;
2722 1.134 thorpej if (flags & PMAP_WIRED)
2723 1.134 thorpej nflags |= PVF_WIRED;
2724 1.134 thorpej
2725 1.134 thorpej PMAP_MAP_TO_HEAD_LOCK();
2726 1.134 thorpej pmap_acquire_pmap_lock(pm);
2727 1.1 matt
2728 1.1 matt /*
2729 1.134 thorpej * Fetch the L2 bucket which maps this page, allocating one if
2730 1.134 thorpej * necessary for user pmaps.
2731 1.1 matt */
2732 1.134 thorpej if (pm == pmap_kernel())
2733 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
2734 1.134 thorpej else
2735 1.134 thorpej l2b = pmap_alloc_l2_bucket(pm, va);
2736 1.134 thorpej if (l2b == NULL) {
2737 1.134 thorpej if (flags & PMAP_CANFAIL) {
2738 1.134 thorpej pmap_release_pmap_lock(pm);
2739 1.134 thorpej PMAP_MAP_TO_HEAD_UNLOCK();
2740 1.134 thorpej return (ENOMEM);
2741 1.134 thorpej }
2742 1.134 thorpej panic("pmap_enter: failed to allocate L2 bucket");
2743 1.134 thorpej }
2744 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
2745 1.134 thorpej opte = *ptep;
2746 1.134 thorpej npte = pa;
2747 1.134 thorpej oflags = 0;
2748 1.88 thorpej
2749 1.134 thorpej if (opte) {
2750 1.134 thorpej /*
2751 1.134 thorpej * There is already a mapping at this address.
2752 1.134 thorpej * If the physical address is different, lookup the
2753 1.134 thorpej * vm_page.
2754 1.134 thorpej */
2755 1.134 thorpej if (l2pte_pa(opte) != pa)
2756 1.134 thorpej opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
2757 1.134 thorpej else
2758 1.134 thorpej opg = pg;
2759 1.134 thorpej } else
2760 1.134 thorpej opg = NULL;
2761 1.88 thorpej
2762 1.134 thorpej if (pg) {
2763 1.134 thorpej /*
2764 1.134 thorpej * This is to be a managed mapping.
2765 1.134 thorpej */
2766 1.134 thorpej if ((flags & VM_PROT_ALL) ||
2767 1.134 thorpej (pg->mdpage.pvh_attrs & PVF_REF)) {
2768 1.134 thorpej /*
2769 1.134 thorpej * - The access type indicates that we don't need
2770 1.134 thorpej * to do referenced emulation.
2771 1.134 thorpej * OR
2772 1.134 thorpej * - The physical page has already been referenced
2773 1.134 thorpej * so no need to re-do referenced emulation here.
2774 1.134 thorpej */
2775 1.134 thorpej npte |= L2_S_PROTO;
2776 1.88 thorpej
2777 1.134 thorpej nflags |= PVF_REF;
2778 1.88 thorpej
2779 1.134 thorpej if ((prot & VM_PROT_WRITE) != 0 &&
2780 1.134 thorpej ((flags & VM_PROT_WRITE) != 0 ||
2781 1.134 thorpej (pg->mdpage.pvh_attrs & PVF_MOD) != 0)) {
2782 1.134 thorpej /*
2783 1.134 thorpej * This is a writable mapping, and the
2784 1.134 thorpej * page's mod state indicates it has
2785 1.134 thorpej * already been modified. Make it
2786 1.134 thorpej * writable from the outset.
2787 1.134 thorpej */
2788 1.134 thorpej npte |= L2_S_PROT_W;
2789 1.134 thorpej nflags |= PVF_MOD;
2790 1.134 thorpej }
2791 1.134 thorpej } else {
2792 1.134 thorpej /*
2793 1.134 thorpej * Need to do page referenced emulation.
2794 1.134 thorpej */
2795 1.134 thorpej npte |= L2_TYPE_INV;
2796 1.134 thorpej }
2797 1.88 thorpej
2798 1.134 thorpej npte |= pte_l2_s_cache_mode;
2799 1.1 matt
2800 1.134 thorpej if (pg == opg) {
2801 1.134 thorpej /*
2802 1.134 thorpej * We're changing the attrs of an existing mapping.
2803 1.134 thorpej */
2804 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
2805 1.134 thorpej oflags = pmap_modify_pv(pg, pm, va,
2806 1.134 thorpej PVF_WRITE | PVF_EXEC | PVF_WIRED |
2807 1.134 thorpej PVF_MOD | PVF_REF, nflags);
2808 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
2809 1.1 matt
2810 1.174 matt #ifdef PMAP_CACHE_VIVT
2811 1.134 thorpej /*
2812 1.134 thorpej * We may need to flush the cache if we're
2813 1.134 thorpej * doing rw-ro...
2814 1.134 thorpej */
2815 1.134 thorpej if (pm->pm_cstate.cs_cache_d &&
2816 1.134 thorpej (oflags & PVF_NC) == 0 &&
2817 1.134 thorpej (opte & L2_S_PROT_W) != 0 &&
2818 1.134 thorpej (prot & VM_PROT_WRITE) == 0)
2819 1.134 thorpej cpu_dcache_wb_range(va, PAGE_SIZE);
2820 1.174 matt #endif
2821 1.134 thorpej } else {
2822 1.134 thorpej /*
2823 1.134 thorpej * New mapping, or changing the backing page
2824 1.134 thorpej * of an existing mapping.
2825 1.134 thorpej */
2826 1.134 thorpej if (opg) {
2827 1.134 thorpej /*
2828 1.134 thorpej * Replacing an existing mapping with a new one.
2829 1.134 thorpej * It is part of our managed memory so we
2830 1.134 thorpej * must remove it from the PV list
2831 1.134 thorpej */
2832 1.134 thorpej simple_lock(&opg->mdpage.pvh_slock);
2833 1.156 scw pve = pmap_remove_pv(opg, pm, va, 0);
2834 1.134 thorpej pmap_vac_me_harder(opg, pm, 0);
2835 1.134 thorpej simple_unlock(&opg->mdpage.pvh_slock);
2836 1.134 thorpej oflags = pve->pv_flags;
2837 1.1 matt
2838 1.174 matt #ifdef PMAP_CACHE_VIVT
2839 1.134 thorpej /*
2840 1.134 thorpej * If the old mapping was valid (ref/mod
2841 1.134 thorpej * emulation creates 'invalid' mappings
2842 1.134 thorpej * initially) then make sure to frob
2843 1.134 thorpej * the cache.
2844 1.134 thorpej */
2845 1.134 thorpej if ((oflags & PVF_NC) == 0 &&
2846 1.134 thorpej l2pte_valid(opte)) {
2847 1.134 thorpej if (PV_BEEN_EXECD(oflags)) {
2848 1.134 thorpej pmap_idcache_wbinv_range(pm, va,
2849 1.134 thorpej PAGE_SIZE);
2850 1.134 thorpej } else
2851 1.134 thorpej if (PV_BEEN_REFD(oflags)) {
2852 1.134 thorpej pmap_dcache_wb_range(pm, va,
2853 1.160 thorpej PAGE_SIZE, true,
2854 1.134 thorpej (oflags & PVF_WRITE) == 0);
2855 1.134 thorpej }
2856 1.134 thorpej }
2857 1.174 matt #endif
2858 1.134 thorpej } else
2859 1.134 thorpej if ((pve = pool_get(&pmap_pv_pool, PR_NOWAIT)) == NULL){
2860 1.134 thorpej if ((flags & PMAP_CANFAIL) == 0)
2861 1.134 thorpej panic("pmap_enter: no pv entries");
2862 1.134 thorpej
2863 1.134 thorpej if (pm != pmap_kernel())
2864 1.134 thorpej pmap_free_l2_bucket(pm, l2b, 0);
2865 1.134 thorpej pmap_release_pmap_lock(pm);
2866 1.134 thorpej PMAP_MAP_TO_HEAD_UNLOCK();
2867 1.134 thorpej NPDEBUG(PDB_ENTER,
2868 1.134 thorpej printf("pmap_enter: ENOMEM\n"));
2869 1.134 thorpej return (ENOMEM);
2870 1.134 thorpej }
2871 1.25 rearnsha
2872 1.134 thorpej pmap_enter_pv(pg, pve, pm, va, nflags);
2873 1.25 rearnsha }
2874 1.134 thorpej } else {
2875 1.134 thorpej /*
2876 1.134 thorpej * We're mapping an unmanaged page.
2877 1.134 thorpej * These are always readable, and possibly writable, from
2878 1.134 thorpej * the get go as we don't need to track ref/mod status.
2879 1.134 thorpej */
2880 1.134 thorpej npte |= L2_S_PROTO;
2881 1.134 thorpej if (prot & VM_PROT_WRITE)
2882 1.134 thorpej npte |= L2_S_PROT_W;
2883 1.25 rearnsha
2884 1.134 thorpej /*
2885 1.134 thorpej * Make sure the vector table is mapped cacheable
2886 1.134 thorpej */
2887 1.134 thorpej if (pm != pmap_kernel() && va == vector_page)
2888 1.134 thorpej npte |= pte_l2_s_cache_mode;
2889 1.25 rearnsha
2890 1.134 thorpej if (opg) {
2891 1.134 thorpej /*
2892 1.134 thorpej * Looks like there's an existing 'managed' mapping
2893 1.134 thorpej * at this address.
2894 1.25 rearnsha */
2895 1.134 thorpej simple_lock(&opg->mdpage.pvh_slock);
2896 1.156 scw pve = pmap_remove_pv(opg, pm, va, 0);
2897 1.134 thorpej pmap_vac_me_harder(opg, pm, 0);
2898 1.134 thorpej simple_unlock(&opg->mdpage.pvh_slock);
2899 1.134 thorpej oflags = pve->pv_flags;
2900 1.134 thorpej
2901 1.174 matt #ifdef PMAP_CACHE_VIVT
2902 1.134 thorpej if ((oflags & PVF_NC) == 0 && l2pte_valid(opte)) {
2903 1.134 thorpej if (PV_BEEN_EXECD(oflags))
2904 1.134 thorpej pmap_idcache_wbinv_range(pm, va,
2905 1.134 thorpej PAGE_SIZE);
2906 1.134 thorpej else
2907 1.134 thorpej if (PV_BEEN_REFD(oflags))
2908 1.134 thorpej pmap_dcache_wb_range(pm, va, PAGE_SIZE,
2909 1.160 thorpej true, (oflags & PVF_WRITE) == 0);
2910 1.134 thorpej }
2911 1.174 matt #endif
2912 1.134 thorpej pool_put(&pmap_pv_pool, pve);
2913 1.25 rearnsha }
2914 1.25 rearnsha }
2915 1.25 rearnsha
2916 1.134 thorpej /*
2917 1.134 thorpej * Make sure userland mappings get the right permissions
2918 1.134 thorpej */
2919 1.134 thorpej if (pm != pmap_kernel() && va != vector_page)
2920 1.134 thorpej npte |= L2_S_PROT_U;
2921 1.25 rearnsha
2922 1.134 thorpej /*
2923 1.134 thorpej * Keep the stats up to date
2924 1.134 thorpej */
2925 1.134 thorpej if (opte == 0) {
2926 1.134 thorpej l2b->l2b_occupancy++;
2927 1.134 thorpej pm->pm_stats.resident_count++;
2928 1.134 thorpej }
2929 1.1 matt
2930 1.134 thorpej NPDEBUG(PDB_ENTER,
2931 1.134 thorpej printf("pmap_enter: opte 0x%08x npte 0x%08x\n", opte, npte));
2932 1.1 matt
2933 1.1 matt /*
2934 1.134 thorpej * If this is just a wiring change, the two PTEs will be
2935 1.134 thorpej * identical, so there's no need to update the page table.
2936 1.1 matt */
2937 1.134 thorpej if (npte != opte) {
2938 1.159 thorpej bool is_cached = pmap_is_cached(pm);
2939 1.1 matt
2940 1.134 thorpej *ptep = npte;
2941 1.134 thorpej if (is_cached) {
2942 1.134 thorpej /*
2943 1.134 thorpej * We only need to frob the cache/tlb if this pmap
2944 1.134 thorpej * is current
2945 1.134 thorpej */
2946 1.134 thorpej PTE_SYNC(ptep);
2947 1.134 thorpej if (va != vector_page && l2pte_valid(npte)) {
2948 1.25 rearnsha /*
2949 1.134 thorpej * This mapping is likely to be accessed as
2950 1.134 thorpej * soon as we return to userland. Fix up the
2951 1.134 thorpej * L1 entry to avoid taking another
2952 1.134 thorpej * page/domain fault.
2953 1.25 rearnsha */
2954 1.134 thorpej pd_entry_t *pl1pd, l1pd;
2955 1.134 thorpej
2956 1.134 thorpej pl1pd = &pm->pm_l1->l1_kva[L1_IDX(va)];
2957 1.134 thorpej l1pd = l2b->l2b_phys | L1_C_DOM(pm->pm_domain) |
2958 1.134 thorpej L1_C_PROTO;
2959 1.134 thorpej if (*pl1pd != l1pd) {
2960 1.134 thorpej *pl1pd = l1pd;
2961 1.134 thorpej PTE_SYNC(pl1pd);
2962 1.12 chris }
2963 1.1 matt }
2964 1.1 matt }
2965 1.134 thorpej
2966 1.134 thorpej if (PV_BEEN_EXECD(oflags))
2967 1.134 thorpej pmap_tlb_flushID_SE(pm, va);
2968 1.134 thorpej else
2969 1.134 thorpej if (PV_BEEN_REFD(oflags))
2970 1.134 thorpej pmap_tlb_flushD_SE(pm, va);
2971 1.134 thorpej
2972 1.134 thorpej NPDEBUG(PDB_ENTER,
2973 1.134 thorpej printf("pmap_enter: is_cached %d cs 0x%08x\n",
2974 1.134 thorpej is_cached, pm->pm_cstate.cs_all));
2975 1.134 thorpej
2976 1.134 thorpej if (pg != NULL) {
2977 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
2978 1.134 thorpej pmap_vac_me_harder(pg, pm, va);
2979 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
2980 1.1 matt }
2981 1.1 matt }
2982 1.185 matt #if defined(PMAP_CACHE_VIPT) && defined(DIAGNOSTIC)
2983 1.185 matt simple_lock(&pg->mdpage.pvh_slock);
2984 1.185 matt KASSERT((pg->mdpage.pvh_attrs & PVF_DMOD) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
2985 1.183 matt KASSERT(((pg->mdpage.pvh_attrs & PVF_WRITE) == 0) == (pg->mdpage.urw_mappings + pg->mdpage.krw_mappings == 0));
2986 1.185 matt simple_unlock(&pg->mdpage.pvh_slock);
2987 1.183 matt #endif
2988 1.134 thorpej
2989 1.134 thorpej pmap_release_pmap_lock(pm);
2990 1.134 thorpej PMAP_MAP_TO_HEAD_UNLOCK();
2991 1.134 thorpej
2992 1.134 thorpej return (0);
2993 1.1 matt }
2994 1.1 matt
2995 1.1 matt /*
2996 1.1 matt * pmap_remove()
2997 1.1 matt *
2998 1.1 matt * pmap_remove is responsible for nuking a number of mappings for a range
2999 1.1 matt * of virtual address space in the current pmap. To do this efficiently
3000 1.1 matt * is interesting, because in a number of cases a wide virtual address
3001 1.1 matt * range may be supplied that contains few actual mappings. So, the
3002 1.1 matt * optimisations are:
3003 1.134 thorpej * 1. Skip over hunks of address space for which no L1 or L2 entry exists.
3004 1.1 matt * 2. Build up a list of pages we've hit, up to a maximum, so we can
3005 1.1 matt * maybe do just a partial cache clean. This path of execution is
3006 1.1 matt * complicated by the fact that the cache must be flushed _before_
3007 1.1 matt * the PTE is nuked, being a VAC :-)
3008 1.134 thorpej * 3. If we're called after UVM calls pmap_remove_all(), we can defer
3009 1.134 thorpej * all invalidations until pmap_update(), since pmap_remove_all() has
3010 1.134 thorpej * already flushed the cache.
3011 1.134 thorpej * 4. Maybe later fast-case a single page, but I don't think this is
3012 1.1 matt * going to make _that_ much difference overall.
3013 1.1 matt */
3014 1.1 matt
3015 1.134 thorpej #define PMAP_REMOVE_CLEAN_LIST_SIZE 3
3016 1.1 matt
3017 1.1 matt void
3018 1.156 scw pmap_do_remove(pmap_t pm, vaddr_t sva, vaddr_t eva, int skip_wired)
3019 1.1 matt {
3020 1.134 thorpej struct l2_bucket *l2b;
3021 1.134 thorpej vaddr_t next_bucket;
3022 1.134 thorpej pt_entry_t *ptep;
3023 1.134 thorpej u_int cleanlist_idx, total, cnt;
3024 1.134 thorpej struct {
3025 1.1 matt vaddr_t va;
3026 1.174 matt pt_entry_t *ptep;
3027 1.1 matt } cleanlist[PMAP_REMOVE_CLEAN_LIST_SIZE];
3028 1.134 thorpej u_int mappings, is_exec, is_refd;
3029 1.1 matt
3030 1.156 scw NPDEBUG(PDB_REMOVE, printf("pmap_do_remove: pmap=%p sva=%08lx "
3031 1.156 scw "eva=%08lx\n", pm, sva, eva));
3032 1.1 matt
3033 1.17 chris /*
3034 1.134 thorpej * we lock in the pmap => pv_head direction
3035 1.17 chris */
3036 1.17 chris PMAP_MAP_TO_HEAD_LOCK();
3037 1.134 thorpej pmap_acquire_pmap_lock(pm);
3038 1.134 thorpej
3039 1.134 thorpej if (pm->pm_remove_all || !pmap_is_cached(pm)) {
3040 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3041 1.134 thorpej if (pm->pm_cstate.cs_tlb == 0)
3042 1.160 thorpej pm->pm_remove_all = true;
3043 1.134 thorpej } else
3044 1.134 thorpej cleanlist_idx = 0;
3045 1.134 thorpej
3046 1.134 thorpej total = 0;
3047 1.134 thorpej
3048 1.1 matt while (sva < eva) {
3049 1.134 thorpej /*
3050 1.134 thorpej * Do one L2 bucket's worth at a time.
3051 1.134 thorpej */
3052 1.134 thorpej next_bucket = L2_NEXT_BUCKET(sva);
3053 1.134 thorpej if (next_bucket > eva)
3054 1.134 thorpej next_bucket = eva;
3055 1.134 thorpej
3056 1.134 thorpej l2b = pmap_get_l2_bucket(pm, sva);
3057 1.134 thorpej if (l2b == NULL) {
3058 1.134 thorpej sva = next_bucket;
3059 1.134 thorpej continue;
3060 1.134 thorpej }
3061 1.134 thorpej
3062 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(sva)];
3063 1.134 thorpej
3064 1.156 scw for (mappings = 0; sva < next_bucket; sva += PAGE_SIZE, ptep++){
3065 1.134 thorpej struct vm_page *pg;
3066 1.134 thorpej pt_entry_t pte;
3067 1.134 thorpej paddr_t pa;
3068 1.134 thorpej
3069 1.134 thorpej pte = *ptep;
3070 1.1 matt
3071 1.134 thorpej if (pte == 0) {
3072 1.156 scw /* Nothing here, move along */
3073 1.1 matt continue;
3074 1.1 matt }
3075 1.1 matt
3076 1.134 thorpej pa = l2pte_pa(pte);
3077 1.134 thorpej is_exec = 0;
3078 1.134 thorpej is_refd = 1;
3079 1.1 matt
3080 1.1 matt /*
3081 1.134 thorpej * Update flags. In a number of circumstances,
3082 1.134 thorpej * we could cluster a lot of these and do a
3083 1.134 thorpej * number of sequential pages in one go.
3084 1.1 matt */
3085 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) != NULL) {
3086 1.134 thorpej struct pv_entry *pve;
3087 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
3088 1.156 scw pve = pmap_remove_pv(pg, pm, sva, skip_wired);
3089 1.134 thorpej pmap_vac_me_harder(pg, pm, 0);
3090 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
3091 1.134 thorpej if (pve != NULL) {
3092 1.160 thorpej if (pm->pm_remove_all == false) {
3093 1.134 thorpej is_exec =
3094 1.134 thorpej PV_BEEN_EXECD(pve->pv_flags);
3095 1.134 thorpej is_refd =
3096 1.134 thorpej PV_BEEN_REFD(pve->pv_flags);
3097 1.134 thorpej }
3098 1.134 thorpej pool_put(&pmap_pv_pool, pve);
3099 1.156 scw } else
3100 1.156 scw if (skip_wired) {
3101 1.156 scw /* The mapping is wired. Skip it */
3102 1.156 scw continue;
3103 1.134 thorpej }
3104 1.156 scw } else
3105 1.156 scw if (skip_wired) {
3106 1.156 scw /* Unmanaged pages are always wired. */
3107 1.156 scw continue;
3108 1.134 thorpej }
3109 1.134 thorpej
3110 1.156 scw mappings++;
3111 1.156 scw
3112 1.134 thorpej if (!l2pte_valid(pte)) {
3113 1.156 scw /*
3114 1.156 scw * Ref/Mod emulation is still active for this
3115 1.156 scw * mapping, therefore it is has not yet been
3116 1.156 scw * accessed. No need to frob the cache/tlb.
3117 1.156 scw */
3118 1.134 thorpej *ptep = 0;
3119 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
3120 1.134 thorpej continue;
3121 1.134 thorpej }
3122 1.1 matt
3123 1.1 matt if (cleanlist_idx < PMAP_REMOVE_CLEAN_LIST_SIZE) {
3124 1.1 matt /* Add to the clean list. */
3125 1.174 matt cleanlist[cleanlist_idx].ptep = ptep;
3126 1.134 thorpej cleanlist[cleanlist_idx].va =
3127 1.134 thorpej sva | (is_exec & 1);
3128 1.1 matt cleanlist_idx++;
3129 1.134 thorpej } else
3130 1.134 thorpej if (cleanlist_idx == PMAP_REMOVE_CLEAN_LIST_SIZE) {
3131 1.1 matt /* Nuke everything if needed. */
3132 1.174 matt #ifdef PMAP_CACHE_VIVT
3133 1.134 thorpej pmap_idcache_wbinv_all(pm);
3134 1.174 matt #endif
3135 1.134 thorpej pmap_tlb_flushID(pm);
3136 1.1 matt
3137 1.1 matt /*
3138 1.1 matt * Roll back the previous PTE list,
3139 1.1 matt * and zero out the current PTE.
3140 1.1 matt */
3141 1.113 thorpej for (cnt = 0;
3142 1.134 thorpej cnt < PMAP_REMOVE_CLEAN_LIST_SIZE; cnt++) {
3143 1.174 matt *cleanlist[cnt].ptep = 0;
3144 1.181 scw PTE_SYNC(cleanlist[cnt].ptep);
3145 1.1 matt }
3146 1.134 thorpej *ptep = 0;
3147 1.134 thorpej PTE_SYNC(ptep);
3148 1.1 matt cleanlist_idx++;
3149 1.160 thorpej pm->pm_remove_all = true;
3150 1.1 matt } else {
3151 1.134 thorpej *ptep = 0;
3152 1.134 thorpej PTE_SYNC(ptep);
3153 1.160 thorpej if (pm->pm_remove_all == false) {
3154 1.134 thorpej if (is_exec)
3155 1.134 thorpej pmap_tlb_flushID_SE(pm, sva);
3156 1.134 thorpej else
3157 1.134 thorpej if (is_refd)
3158 1.134 thorpej pmap_tlb_flushD_SE(pm, sva);
3159 1.134 thorpej }
3160 1.134 thorpej }
3161 1.134 thorpej }
3162 1.134 thorpej
3163 1.134 thorpej /*
3164 1.134 thorpej * Deal with any left overs
3165 1.134 thorpej */
3166 1.134 thorpej if (cleanlist_idx <= PMAP_REMOVE_CLEAN_LIST_SIZE) {
3167 1.134 thorpej total += cleanlist_idx;
3168 1.134 thorpej for (cnt = 0; cnt < cleanlist_idx; cnt++) {
3169 1.134 thorpej if (pm->pm_cstate.cs_all != 0) {
3170 1.134 thorpej vaddr_t clva = cleanlist[cnt].va & ~1;
3171 1.134 thorpej if (cleanlist[cnt].va & 1) {
3172 1.174 matt #ifdef PMAP_CACHE_VIVT
3173 1.134 thorpej pmap_idcache_wbinv_range(pm,
3174 1.134 thorpej clva, PAGE_SIZE);
3175 1.174 matt #endif
3176 1.134 thorpej pmap_tlb_flushID_SE(pm, clva);
3177 1.134 thorpej } else {
3178 1.174 matt #ifdef PMAP_CACHE_VIVT
3179 1.134 thorpej pmap_dcache_wb_range(pm,
3180 1.160 thorpej clva, PAGE_SIZE, true,
3181 1.160 thorpej false);
3182 1.174 matt #endif
3183 1.134 thorpej pmap_tlb_flushD_SE(pm, clva);
3184 1.134 thorpej }
3185 1.134 thorpej }
3186 1.174 matt *cleanlist[cnt].ptep = 0;
3187 1.174 matt PTE_SYNC_CURRENT(pm, cleanlist[cnt].ptep);
3188 1.1 matt }
3189 1.1 matt
3190 1.1 matt /*
3191 1.134 thorpej * If it looks like we're removing a whole bunch
3192 1.134 thorpej * of mappings, it's faster to just write-back
3193 1.134 thorpej * the whole cache now and defer TLB flushes until
3194 1.134 thorpej * pmap_update() is called.
3195 1.1 matt */
3196 1.134 thorpej if (total <= PMAP_REMOVE_CLEAN_LIST_SIZE)
3197 1.134 thorpej cleanlist_idx = 0;
3198 1.134 thorpej else {
3199 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3200 1.174 matt #ifdef PMAP_CACHE_VIVT
3201 1.134 thorpej pmap_idcache_wbinv_all(pm);
3202 1.174 matt #endif
3203 1.160 thorpej pm->pm_remove_all = true;
3204 1.134 thorpej }
3205 1.134 thorpej }
3206 1.134 thorpej
3207 1.134 thorpej pmap_free_l2_bucket(pm, l2b, mappings);
3208 1.156 scw pm->pm_stats.resident_count -= mappings;
3209 1.134 thorpej }
3210 1.134 thorpej
3211 1.134 thorpej pmap_release_pmap_lock(pm);
3212 1.134 thorpej PMAP_MAP_TO_HEAD_UNLOCK();
3213 1.134 thorpej }
3214 1.134 thorpej
3215 1.182 matt #ifdef PMAP_CACHE_VIPT
3216 1.182 matt static struct pv_entry *
3217 1.182 matt pmap_kremove_pg(struct vm_page *pg, vaddr_t va)
3218 1.182 matt {
3219 1.182 matt struct pv_entry *pv;
3220 1.182 matt
3221 1.182 matt simple_lock(&pg->mdpage.pvh_slock);
3222 1.182 matt KASSERT(pg->mdpage.pvh_attrs & (PVF_COLORED|PVF_NC));
3223 1.182 matt KASSERT((pg->mdpage.pvh_attrs & PVF_KMPAGE) == 0);
3224 1.182 matt
3225 1.182 matt pv = pmap_remove_pv(pg, pmap_kernel(), va, false);
3226 1.182 matt KASSERT(pv);
3227 1.182 matt KASSERT(pv->pv_flags & PVF_KENTRY);
3228 1.182 matt
3229 1.182 matt /*
3230 1.182 matt * If we are removing a writeable mapping to a cached exec page,
3231 1.182 matt * if it's the last mapping then clear it execness other sync
3232 1.182 matt * the page to the icache.
3233 1.182 matt */
3234 1.182 matt if ((pg->mdpage.pvh_attrs & (PVF_NC|PVF_EXEC)) == PVF_EXEC
3235 1.182 matt && (pv->pv_flags & PVF_WRITE) != 0) {
3236 1.183 matt if (SLIST_EMPTY(&pg->mdpage.pvh_list)) {
3237 1.182 matt pg->mdpage.pvh_attrs &= ~PVF_EXEC;
3238 1.182 matt PMAPCOUNT(exec_discarded_kremove);
3239 1.182 matt } else {
3240 1.182 matt pmap_syncicache_page(pg);
3241 1.182 matt PMAPCOUNT(exec_synced_kremove);
3242 1.182 matt }
3243 1.182 matt }
3244 1.182 matt pmap_vac_me_harder(pg, pmap_kernel(), 0);
3245 1.182 matt simple_unlock(&pg->mdpage.pvh_slock);
3246 1.182 matt
3247 1.182 matt return pv;
3248 1.182 matt }
3249 1.182 matt #endif /* PMAP_CACHE_VIPT */
3250 1.182 matt
3251 1.134 thorpej /*
3252 1.134 thorpej * pmap_kenter_pa: enter an unmanaged, wired kernel mapping
3253 1.134 thorpej *
3254 1.134 thorpej * We assume there is already sufficient KVM space available
3255 1.134 thorpej * to do this, as we can't allocate L2 descriptor tables/metadata
3256 1.134 thorpej * from here.
3257 1.134 thorpej */
3258 1.134 thorpej void
3259 1.134 thorpej pmap_kenter_pa(vaddr_t va, paddr_t pa, vm_prot_t prot)
3260 1.134 thorpej {
3261 1.134 thorpej struct l2_bucket *l2b;
3262 1.134 thorpej pt_entry_t *ptep, opte;
3263 1.186 matt #ifdef PMAP_CACHE_VIVT
3264 1.186 matt struct vm_page *pg = (prot & PMAP_KMPAGE) ? PHYS_TO_VM_PAGE(pa) : NULL;
3265 1.186 matt #endif
3266 1.174 matt #ifdef PMAP_CACHE_VIPT
3267 1.174 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
3268 1.174 matt struct vm_page *opg;
3269 1.182 matt struct pv_entry *pv = NULL;
3270 1.174 matt #endif
3271 1.174 matt
3272 1.134 thorpej NPDEBUG(PDB_KENTER,
3273 1.134 thorpej printf("pmap_kenter_pa: va 0x%08lx, pa 0x%08lx, prot 0x%x\n",
3274 1.134 thorpej va, pa, prot));
3275 1.134 thorpej
3276 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
3277 1.134 thorpej KDASSERT(l2b != NULL);
3278 1.134 thorpej
3279 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
3280 1.134 thorpej opte = *ptep;
3281 1.134 thorpej
3282 1.174 matt if (opte == 0) {
3283 1.174 matt PMAPCOUNT(kenter_mappings);
3284 1.134 thorpej l2b->l2b_occupancy++;
3285 1.174 matt } else {
3286 1.174 matt PMAPCOUNT(kenter_remappings);
3287 1.174 matt #ifdef PMAP_CACHE_VIPT
3288 1.174 matt opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3289 1.174 matt if (opg) {
3290 1.174 matt KASSERT(opg != pg);
3291 1.182 matt KASSERT((opg->mdpage.pvh_attrs & PVF_KMPAGE) == 0);
3292 1.182 matt KASSERT((prot & PMAP_KMPAGE) == 0);
3293 1.174 matt simple_lock(&opg->mdpage.pvh_slock);
3294 1.182 matt pv = pmap_kremove_pg(opg, va);
3295 1.174 matt simple_unlock(&opg->mdpage.pvh_slock);
3296 1.174 matt }
3297 1.174 matt #endif
3298 1.174 matt if (l2pte_valid(opte)) {
3299 1.174 matt #ifdef PMAP_CACHE_VIVT
3300 1.174 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
3301 1.174 matt #endif
3302 1.174 matt cpu_tlb_flushD_SE(va);
3303 1.174 matt cpu_cpwait();
3304 1.174 matt }
3305 1.174 matt }
3306 1.134 thorpej
3307 1.134 thorpej *ptep = L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) |
3308 1.134 thorpej pte_l2_s_cache_mode;
3309 1.134 thorpej PTE_SYNC(ptep);
3310 1.174 matt
3311 1.174 matt if (pg) {
3312 1.182 matt if (prot & PMAP_KMPAGE) {
3313 1.182 matt simple_lock(&pg->mdpage.pvh_slock);
3314 1.182 matt KASSERT(pg->mdpage.urw_mappings == 0);
3315 1.182 matt KASSERT(pg->mdpage.uro_mappings == 0);
3316 1.182 matt KASSERT(pg->mdpage.krw_mappings == 0);
3317 1.179 matt KASSERT(pg->mdpage.kro_mappings == 0);
3318 1.186 matt #ifdef PMAP_CACHE_VIPT
3319 1.186 matt KASSERT(pv == NULL);
3320 1.186 matt KASSERT((va & PVF_COLORED) == 0);
3321 1.182 matt KASSERT((pg->mdpage.pvh_attrs & PVF_NC) == 0);
3322 1.182 matt /* if there is a color conflict, evict from cache. */
3323 1.182 matt if (pmap_is_page_colored_p(pg)
3324 1.183 matt && ((va ^ pg->mdpage.pvh_attrs) & arm_cache_prefer_mask)) {
3325 1.183 matt PMAPCOUNT(vac_color_change);
3326 1.183 matt pmap_flush_page(pg, true);
3327 1.183 matt }
3328 1.182 matt pg->mdpage.pvh_attrs &= PAGE_SIZE - 1;
3329 1.182 matt pg->mdpage.pvh_attrs |= PVF_KMPAGE
3330 1.183 matt | PVF_COLORED | PVF_DIRTY
3331 1.183 matt | (va & arm_cache_prefer_mask);
3332 1.186 matt #endif
3333 1.186 matt #ifdef PMAP_CACHE_VIVT
3334 1.186 matt pg->mdpage.pvh_attrs |= PVF_KMPAGE;
3335 1.186 matt #endif
3336 1.186 matt pmap_kmpages++;
3337 1.182 matt simple_unlock(&pg->mdpage.pvh_slock);
3338 1.186 matt #ifdef PMAP_CACHE_VIPT
3339 1.179 matt } else {
3340 1.182 matt if (pv == NULL) {
3341 1.182 matt pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
3342 1.182 matt KASSERT(pv != NULL);
3343 1.182 matt }
3344 1.182 matt pmap_enter_pv(pg, pv, pmap_kernel(), va,
3345 1.182 matt PVF_WIRED | PVF_KENTRY
3346 1.183 matt | (prot & VM_PROT_WRITE ? PVF_WRITE : 0));
3347 1.183 matt if ((prot & VM_PROT_WRITE)
3348 1.183 matt && !(pg->mdpage.pvh_attrs & PVF_NC))
3349 1.183 matt pg->mdpage.pvh_attrs |= PVF_DIRTY;
3350 1.183 matt KASSERT((prot & VM_PROT_WRITE) == 0 || (pg->mdpage.pvh_attrs & (PVF_DIRTY|PVF_NC)));
3351 1.182 matt simple_lock(&pg->mdpage.pvh_slock);
3352 1.182 matt pmap_vac_me_harder(pg, pmap_kernel(), va);
3353 1.182 matt simple_unlock(&pg->mdpage.pvh_slock);
3354 1.186 matt #endif
3355 1.179 matt }
3356 1.186 matt #ifdef PMAP_CACHE_VIPT
3357 1.182 matt } else {
3358 1.182 matt if (pv != NULL)
3359 1.182 matt pool_put(&pmap_pv_pool, pv);
3360 1.186 matt #endif
3361 1.174 matt }
3362 1.134 thorpej }
3363 1.134 thorpej
3364 1.134 thorpej void
3365 1.134 thorpej pmap_kremove(vaddr_t va, vsize_t len)
3366 1.134 thorpej {
3367 1.134 thorpej struct l2_bucket *l2b;
3368 1.134 thorpej pt_entry_t *ptep, *sptep, opte;
3369 1.134 thorpej vaddr_t next_bucket, eva;
3370 1.134 thorpej u_int mappings;
3371 1.174 matt struct vm_page *opg;
3372 1.174 matt
3373 1.174 matt PMAPCOUNT(kenter_unmappings);
3374 1.134 thorpej
3375 1.134 thorpej NPDEBUG(PDB_KREMOVE, printf("pmap_kremove: va 0x%08lx, len 0x%08lx\n",
3376 1.134 thorpej va, len));
3377 1.134 thorpej
3378 1.134 thorpej eva = va + len;
3379 1.134 thorpej
3380 1.134 thorpej while (va < eva) {
3381 1.134 thorpej next_bucket = L2_NEXT_BUCKET(va);
3382 1.134 thorpej if (next_bucket > eva)
3383 1.134 thorpej next_bucket = eva;
3384 1.134 thorpej
3385 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
3386 1.134 thorpej KDASSERT(l2b != NULL);
3387 1.134 thorpej
3388 1.134 thorpej sptep = ptep = &l2b->l2b_kva[l2pte_index(va)];
3389 1.134 thorpej mappings = 0;
3390 1.134 thorpej
3391 1.134 thorpej while (va < next_bucket) {
3392 1.134 thorpej opte = *ptep;
3393 1.174 matt opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3394 1.174 matt if (opg) {
3395 1.182 matt if (opg->mdpage.pvh_attrs & PVF_KMPAGE) {
3396 1.182 matt simple_lock(&opg->mdpage.pvh_slock);
3397 1.182 matt KASSERT(opg->mdpage.urw_mappings == 0);
3398 1.182 matt KASSERT(opg->mdpage.uro_mappings == 0);
3399 1.182 matt KASSERT(opg->mdpage.krw_mappings == 0);
3400 1.182 matt KASSERT(opg->mdpage.kro_mappings == 0);
3401 1.186 matt opg->mdpage.pvh_attrs &= ~PVF_KMPAGE;
3402 1.186 matt #ifdef PMAP_CACHE_VIPT
3403 1.186 matt opg->mdpage.pvh_attrs &= ~PVF_WRITE;
3404 1.186 matt #endif
3405 1.186 matt pmap_kmpages--;
3406 1.182 matt simple_unlock(&opg->mdpage.pvh_slock);
3407 1.186 matt #ifdef PMAP_CACHE_VIPT
3408 1.179 matt } else {
3409 1.182 matt pool_put(&pmap_pv_pool,
3410 1.182 matt pmap_kremove_pg(opg, va));
3411 1.186 matt #endif
3412 1.179 matt }
3413 1.174 matt }
3414 1.134 thorpej if (l2pte_valid(opte)) {
3415 1.174 matt #ifdef PMAP_CACHE_VIVT
3416 1.134 thorpej cpu_dcache_wbinv_range(va, PAGE_SIZE);
3417 1.174 matt #endif
3418 1.134 thorpej cpu_tlb_flushD_SE(va);
3419 1.134 thorpej }
3420 1.134 thorpej if (opte) {
3421 1.134 thorpej *ptep = 0;
3422 1.134 thorpej mappings++;
3423 1.134 thorpej }
3424 1.134 thorpej va += PAGE_SIZE;
3425 1.134 thorpej ptep++;
3426 1.134 thorpej }
3427 1.134 thorpej KDASSERT(mappings <= l2b->l2b_occupancy);
3428 1.134 thorpej l2b->l2b_occupancy -= mappings;
3429 1.134 thorpej PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
3430 1.134 thorpej }
3431 1.134 thorpej cpu_cpwait();
3432 1.134 thorpej }
3433 1.134 thorpej
3434 1.159 thorpej bool
3435 1.134 thorpej pmap_extract(pmap_t pm, vaddr_t va, paddr_t *pap)
3436 1.134 thorpej {
3437 1.134 thorpej struct l2_dtable *l2;
3438 1.134 thorpej pd_entry_t *pl1pd, l1pd;
3439 1.134 thorpej pt_entry_t *ptep, pte;
3440 1.134 thorpej paddr_t pa;
3441 1.134 thorpej u_int l1idx;
3442 1.134 thorpej
3443 1.134 thorpej pmap_acquire_pmap_lock(pm);
3444 1.134 thorpej
3445 1.134 thorpej l1idx = L1_IDX(va);
3446 1.134 thorpej pl1pd = &pm->pm_l1->l1_kva[l1idx];
3447 1.134 thorpej l1pd = *pl1pd;
3448 1.134 thorpej
3449 1.134 thorpej if (l1pte_section_p(l1pd)) {
3450 1.134 thorpej /*
3451 1.134 thorpej * These should only happen for pmap_kernel()
3452 1.134 thorpej */
3453 1.134 thorpej KDASSERT(pm == pmap_kernel());
3454 1.134 thorpej pmap_release_pmap_lock(pm);
3455 1.134 thorpej pa = (l1pd & L1_S_FRAME) | (va & L1_S_OFFSET);
3456 1.134 thorpej } else {
3457 1.134 thorpej /*
3458 1.134 thorpej * Note that we can't rely on the validity of the L1
3459 1.134 thorpej * descriptor as an indication that a mapping exists.
3460 1.134 thorpej * We have to look it up in the L2 dtable.
3461 1.134 thorpej */
3462 1.134 thorpej l2 = pm->pm_l2[L2_IDX(l1idx)];
3463 1.134 thorpej
3464 1.134 thorpej if (l2 == NULL ||
3465 1.134 thorpej (ptep = l2->l2_bucket[L2_BUCKET(l1idx)].l2b_kva) == NULL) {
3466 1.134 thorpej pmap_release_pmap_lock(pm);
3467 1.174 matt return false;
3468 1.134 thorpej }
3469 1.134 thorpej
3470 1.134 thorpej ptep = &ptep[l2pte_index(va)];
3471 1.134 thorpej pte = *ptep;
3472 1.134 thorpej pmap_release_pmap_lock(pm);
3473 1.134 thorpej
3474 1.134 thorpej if (pte == 0)
3475 1.174 matt return false;
3476 1.134 thorpej
3477 1.134 thorpej switch (pte & L2_TYPE_MASK) {
3478 1.134 thorpej case L2_TYPE_L:
3479 1.134 thorpej pa = (pte & L2_L_FRAME) | (va & L2_L_OFFSET);
3480 1.134 thorpej break;
3481 1.134 thorpej
3482 1.134 thorpej default:
3483 1.134 thorpej pa = (pte & L2_S_FRAME) | (va & L2_S_OFFSET);
3484 1.134 thorpej break;
3485 1.134 thorpej }
3486 1.134 thorpej }
3487 1.134 thorpej
3488 1.134 thorpej if (pap != NULL)
3489 1.134 thorpej *pap = pa;
3490 1.134 thorpej
3491 1.174 matt return true;
3492 1.134 thorpej }
3493 1.134 thorpej
3494 1.134 thorpej void
3495 1.134 thorpej pmap_protect(pmap_t pm, vaddr_t sva, vaddr_t eva, vm_prot_t prot)
3496 1.134 thorpej {
3497 1.134 thorpej struct l2_bucket *l2b;
3498 1.134 thorpej pt_entry_t *ptep, pte;
3499 1.134 thorpej vaddr_t next_bucket;
3500 1.134 thorpej u_int flags;
3501 1.174 matt u_int clr_mask;
3502 1.134 thorpej int flush;
3503 1.134 thorpej
3504 1.134 thorpej NPDEBUG(PDB_PROTECT,
3505 1.134 thorpej printf("pmap_protect: pm %p sva 0x%lx eva 0x%lx prot 0x%x\n",
3506 1.134 thorpej pm, sva, eva, prot));
3507 1.134 thorpej
3508 1.134 thorpej if ((prot & VM_PROT_READ) == 0) {
3509 1.134 thorpej pmap_remove(pm, sva, eva);
3510 1.134 thorpej return;
3511 1.134 thorpej }
3512 1.134 thorpej
3513 1.134 thorpej if (prot & VM_PROT_WRITE) {
3514 1.134 thorpej /*
3515 1.134 thorpej * If this is a read->write transition, just ignore it and let
3516 1.134 thorpej * uvm_fault() take care of it later.
3517 1.134 thorpej */
3518 1.134 thorpej return;
3519 1.134 thorpej }
3520 1.134 thorpej
3521 1.134 thorpej PMAP_MAP_TO_HEAD_LOCK();
3522 1.134 thorpej pmap_acquire_pmap_lock(pm);
3523 1.134 thorpej
3524 1.134 thorpej flush = ((eva - sva) >= (PAGE_SIZE * 4)) ? 0 : -1;
3525 1.134 thorpej flags = 0;
3526 1.174 matt clr_mask = PVF_WRITE | ((prot & VM_PROT_EXECUTE) ? 0 : PVF_EXEC);
3527 1.134 thorpej
3528 1.134 thorpej while (sva < eva) {
3529 1.134 thorpej next_bucket = L2_NEXT_BUCKET(sva);
3530 1.134 thorpej if (next_bucket > eva)
3531 1.134 thorpej next_bucket = eva;
3532 1.134 thorpej
3533 1.134 thorpej l2b = pmap_get_l2_bucket(pm, sva);
3534 1.134 thorpej if (l2b == NULL) {
3535 1.134 thorpej sva = next_bucket;
3536 1.134 thorpej continue;
3537 1.134 thorpej }
3538 1.134 thorpej
3539 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(sva)];
3540 1.134 thorpej
3541 1.134 thorpej while (sva < next_bucket) {
3542 1.174 matt pte = *ptep;
3543 1.174 matt if (l2pte_valid(pte) != 0 && (pte & L2_S_PROT_W) != 0) {
3544 1.134 thorpej struct vm_page *pg;
3545 1.134 thorpej u_int f;
3546 1.134 thorpej
3547 1.174 matt #ifdef PMAP_CACHE_VIVT
3548 1.174 matt /*
3549 1.174 matt * OK, at this point, we know we're doing
3550 1.174 matt * write-protect operation. If the pmap is
3551 1.174 matt * active, write-back the page.
3552 1.174 matt */
3553 1.174 matt pmap_dcache_wb_range(pm, sva, PAGE_SIZE,
3554 1.174 matt false, false);
3555 1.174 matt #endif
3556 1.174 matt
3557 1.134 thorpej pg = PHYS_TO_VM_PAGE(l2pte_pa(pte));
3558 1.134 thorpej pte &= ~L2_S_PROT_W;
3559 1.134 thorpej *ptep = pte;
3560 1.134 thorpej PTE_SYNC(ptep);
3561 1.134 thorpej
3562 1.134 thorpej if (pg != NULL) {
3563 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
3564 1.134 thorpej f = pmap_modify_pv(pg, pm, sva,
3565 1.174 matt clr_mask, 0);
3566 1.134 thorpej pmap_vac_me_harder(pg, pm, sva);
3567 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
3568 1.134 thorpej } else
3569 1.134 thorpej f = PVF_REF | PVF_EXEC;
3570 1.134 thorpej
3571 1.134 thorpej if (flush >= 0) {
3572 1.134 thorpej flush++;
3573 1.134 thorpej flags |= f;
3574 1.134 thorpej } else
3575 1.134 thorpej if (PV_BEEN_EXECD(f))
3576 1.134 thorpej pmap_tlb_flushID_SE(pm, sva);
3577 1.134 thorpej else
3578 1.134 thorpej if (PV_BEEN_REFD(f))
3579 1.134 thorpej pmap_tlb_flushD_SE(pm, sva);
3580 1.1 matt }
3581 1.134 thorpej
3582 1.134 thorpej sva += PAGE_SIZE;
3583 1.134 thorpej ptep++;
3584 1.134 thorpej }
3585 1.1 matt }
3586 1.1 matt
3587 1.134 thorpej pmap_release_pmap_lock(pm);
3588 1.134 thorpej PMAP_MAP_TO_HEAD_UNLOCK();
3589 1.134 thorpej
3590 1.134 thorpej if (flush) {
3591 1.134 thorpej if (PV_BEEN_EXECD(flags))
3592 1.134 thorpej pmap_tlb_flushID(pm);
3593 1.134 thorpej else
3594 1.134 thorpej if (PV_BEEN_REFD(flags))
3595 1.134 thorpej pmap_tlb_flushD(pm);
3596 1.134 thorpej }
3597 1.134 thorpej }
3598 1.134 thorpej
3599 1.134 thorpej void
3600 1.174 matt pmap_icache_sync_range(pmap_t pm, vaddr_t sva, vaddr_t eva)
3601 1.174 matt {
3602 1.174 matt struct l2_bucket *l2b;
3603 1.174 matt pt_entry_t *ptep;
3604 1.174 matt vaddr_t next_bucket;
3605 1.174 matt vsize_t page_size = trunc_page(sva) + PAGE_SIZE - sva;
3606 1.174 matt
3607 1.174 matt NPDEBUG(PDB_EXEC,
3608 1.174 matt printf("pmap_icache_sync_range: pm %p sva 0x%lx eva 0x%lx\n",
3609 1.174 matt pm, sva, eva));
3610 1.174 matt
3611 1.174 matt PMAP_MAP_TO_HEAD_LOCK();
3612 1.174 matt pmap_acquire_pmap_lock(pm);
3613 1.174 matt
3614 1.174 matt while (sva < eva) {
3615 1.174 matt next_bucket = L2_NEXT_BUCKET(sva);
3616 1.174 matt if (next_bucket > eva)
3617 1.174 matt next_bucket = eva;
3618 1.174 matt
3619 1.174 matt l2b = pmap_get_l2_bucket(pm, sva);
3620 1.174 matt if (l2b == NULL) {
3621 1.174 matt sva = next_bucket;
3622 1.174 matt continue;
3623 1.174 matt }
3624 1.174 matt
3625 1.174 matt for (ptep = &l2b->l2b_kva[l2pte_index(sva)];
3626 1.174 matt sva < next_bucket;
3627 1.174 matt sva += page_size, ptep++, page_size = PAGE_SIZE) {
3628 1.174 matt if (l2pte_valid(*ptep)) {
3629 1.174 matt cpu_icache_sync_range(sva,
3630 1.174 matt min(page_size, eva - sva));
3631 1.174 matt }
3632 1.174 matt }
3633 1.174 matt }
3634 1.174 matt
3635 1.174 matt pmap_release_pmap_lock(pm);
3636 1.174 matt PMAP_MAP_TO_HEAD_UNLOCK();
3637 1.174 matt }
3638 1.174 matt
3639 1.174 matt void
3640 1.134 thorpej pmap_page_protect(struct vm_page *pg, vm_prot_t prot)
3641 1.134 thorpej {
3642 1.134 thorpej
3643 1.134 thorpej NPDEBUG(PDB_PROTECT,
3644 1.134 thorpej printf("pmap_page_protect: pg %p (0x%08lx), prot 0x%x\n",
3645 1.155 yamt pg, VM_PAGE_TO_PHYS(pg), prot));
3646 1.134 thorpej
3647 1.134 thorpej switch(prot) {
3648 1.174 matt return;
3649 1.174 matt case VM_PROT_READ|VM_PROT_WRITE:
3650 1.174 matt #if defined(PMAP_CHECK_VIPT) && defined(PMAP_APX)
3651 1.174 matt pmap_clearbit(pg, PVF_EXEC);
3652 1.174 matt break;
3653 1.174 matt #endif
3654 1.134 thorpej case VM_PROT_READ|VM_PROT_WRITE|VM_PROT_EXECUTE:
3655 1.174 matt break;
3656 1.134 thorpej
3657 1.134 thorpej case VM_PROT_READ:
3658 1.174 matt #if defined(PMAP_CHECK_VIPT) && defined(PMAP_APX)
3659 1.174 matt pmap_clearbit(pg, PVF_WRITE|PVF_EXEC);
3660 1.174 matt break;
3661 1.174 matt #endif
3662 1.134 thorpej case VM_PROT_READ|VM_PROT_EXECUTE:
3663 1.134 thorpej pmap_clearbit(pg, PVF_WRITE);
3664 1.134 thorpej break;
3665 1.134 thorpej
3666 1.134 thorpej default:
3667 1.134 thorpej pmap_page_remove(pg);
3668 1.134 thorpej break;
3669 1.134 thorpej }
3670 1.134 thorpej }
3671 1.134 thorpej
3672 1.134 thorpej /*
3673 1.134 thorpej * pmap_clear_modify:
3674 1.134 thorpej *
3675 1.134 thorpej * Clear the "modified" attribute for a page.
3676 1.134 thorpej */
3677 1.159 thorpej bool
3678 1.134 thorpej pmap_clear_modify(struct vm_page *pg)
3679 1.134 thorpej {
3680 1.159 thorpej bool rv;
3681 1.134 thorpej
3682 1.134 thorpej if (pg->mdpage.pvh_attrs & PVF_MOD) {
3683 1.160 thorpej rv = true;
3684 1.134 thorpej pmap_clearbit(pg, PVF_MOD);
3685 1.134 thorpej } else
3686 1.160 thorpej rv = false;
3687 1.134 thorpej
3688 1.134 thorpej return (rv);
3689 1.134 thorpej }
3690 1.134 thorpej
3691 1.134 thorpej /*
3692 1.134 thorpej * pmap_clear_reference:
3693 1.134 thorpej *
3694 1.134 thorpej * Clear the "referenced" attribute for a page.
3695 1.134 thorpej */
3696 1.159 thorpej bool
3697 1.134 thorpej pmap_clear_reference(struct vm_page *pg)
3698 1.134 thorpej {
3699 1.159 thorpej bool rv;
3700 1.134 thorpej
3701 1.134 thorpej if (pg->mdpage.pvh_attrs & PVF_REF) {
3702 1.160 thorpej rv = true;
3703 1.134 thorpej pmap_clearbit(pg, PVF_REF);
3704 1.134 thorpej } else
3705 1.160 thorpej rv = false;
3706 1.134 thorpej
3707 1.134 thorpej return (rv);
3708 1.134 thorpej }
3709 1.134 thorpej
3710 1.134 thorpej /*
3711 1.134 thorpej * pmap_is_modified:
3712 1.134 thorpej *
3713 1.134 thorpej * Test if a page has the "modified" attribute.
3714 1.134 thorpej */
3715 1.134 thorpej /* See <arm/arm32/pmap.h> */
3716 1.134 thorpej
3717 1.134 thorpej /*
3718 1.134 thorpej * pmap_is_referenced:
3719 1.134 thorpej *
3720 1.134 thorpej * Test if a page has the "referenced" attribute.
3721 1.134 thorpej */
3722 1.134 thorpej /* See <arm/arm32/pmap.h> */
3723 1.134 thorpej
3724 1.134 thorpej int
3725 1.134 thorpej pmap_fault_fixup(pmap_t pm, vaddr_t va, vm_prot_t ftype, int user)
3726 1.134 thorpej {
3727 1.134 thorpej struct l2_dtable *l2;
3728 1.134 thorpej struct l2_bucket *l2b;
3729 1.134 thorpej pd_entry_t *pl1pd, l1pd;
3730 1.134 thorpej pt_entry_t *ptep, pte;
3731 1.134 thorpej paddr_t pa;
3732 1.134 thorpej u_int l1idx;
3733 1.134 thorpej int rv = 0;
3734 1.134 thorpej
3735 1.134 thorpej PMAP_MAP_TO_HEAD_LOCK();
3736 1.134 thorpej pmap_acquire_pmap_lock(pm);
3737 1.134 thorpej
3738 1.134 thorpej l1idx = L1_IDX(va);
3739 1.134 thorpej
3740 1.134 thorpej /*
3741 1.134 thorpej * If there is no l2_dtable for this address, then the process
3742 1.134 thorpej * has no business accessing it.
3743 1.134 thorpej *
3744 1.134 thorpej * Note: This will catch userland processes trying to access
3745 1.134 thorpej * kernel addresses.
3746 1.134 thorpej */
3747 1.134 thorpej l2 = pm->pm_l2[L2_IDX(l1idx)];
3748 1.134 thorpej if (l2 == NULL)
3749 1.134 thorpej goto out;
3750 1.134 thorpej
3751 1.1 matt /*
3752 1.134 thorpej * Likewise if there is no L2 descriptor table
3753 1.1 matt */
3754 1.134 thorpej l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
3755 1.134 thorpej if (l2b->l2b_kva == NULL)
3756 1.134 thorpej goto out;
3757 1.134 thorpej
3758 1.134 thorpej /*
3759 1.134 thorpej * Check the PTE itself.
3760 1.134 thorpej */
3761 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
3762 1.134 thorpej pte = *ptep;
3763 1.134 thorpej if (pte == 0)
3764 1.134 thorpej goto out;
3765 1.134 thorpej
3766 1.134 thorpej /*
3767 1.134 thorpej * Catch a userland access to the vector page mapped at 0x0
3768 1.134 thorpej */
3769 1.134 thorpej if (user && (pte & L2_S_PROT_U) == 0)
3770 1.134 thorpej goto out;
3771 1.134 thorpej
3772 1.134 thorpej pa = l2pte_pa(pte);
3773 1.134 thorpej
3774 1.134 thorpej if ((ftype & VM_PROT_WRITE) && (pte & L2_S_PROT_W) == 0) {
3775 1.134 thorpej /*
3776 1.134 thorpej * This looks like a good candidate for "page modified"
3777 1.134 thorpej * emulation...
3778 1.134 thorpej */
3779 1.134 thorpej struct pv_entry *pv;
3780 1.134 thorpej struct vm_page *pg;
3781 1.134 thorpej
3782 1.134 thorpej /* Extract the physical address of the page */
3783 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL)
3784 1.134 thorpej goto out;
3785 1.134 thorpej
3786 1.134 thorpej /* Get the current flags for this page. */
3787 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
3788 1.134 thorpej
3789 1.134 thorpej pv = pmap_find_pv(pg, pm, va);
3790 1.134 thorpej if (pv == NULL) {
3791 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
3792 1.134 thorpej goto out;
3793 1.134 thorpej }
3794 1.134 thorpej
3795 1.134 thorpej /*
3796 1.134 thorpej * Do the flags say this page is writable? If not then it
3797 1.134 thorpej * is a genuine write fault. If yes then the write fault is
3798 1.134 thorpej * our fault as we did not reflect the write access in the
3799 1.134 thorpej * PTE. Now we know a write has occurred we can correct this
3800 1.134 thorpej * and also set the modified bit
3801 1.134 thorpej */
3802 1.134 thorpej if ((pv->pv_flags & PVF_WRITE) == 0) {
3803 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
3804 1.134 thorpej goto out;
3805 1.134 thorpej }
3806 1.134 thorpej
3807 1.134 thorpej NPDEBUG(PDB_FOLLOW,
3808 1.134 thorpej printf("pmap_fault_fixup: mod emul. pm %p, va 0x%08lx, pa 0x%08lx\n",
3809 1.155 yamt pm, va, VM_PAGE_TO_PHYS(pg)));
3810 1.134 thorpej
3811 1.185 matt pg->mdpage.pvh_attrs |= PVF_REF | PVF_MOD;
3812 1.134 thorpej pv->pv_flags |= PVF_REF | PVF_MOD;
3813 1.185 matt #ifdef PMAP_CACHE_VIPT
3814 1.185 matt /*
3815 1.185 matt * If there are cacheable mappings for this page, mark it dirty.
3816 1.185 matt */
3817 1.185 matt if ((pg->mdpage.pvh_attrs & PVF_NC) == 0)
3818 1.185 matt pg->mdpage.pvh_attrs |= PVF_DIRTY;
3819 1.185 matt #endif
3820 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
3821 1.134 thorpej
3822 1.134 thorpej /*
3823 1.134 thorpej * Re-enable write permissions for the page. No need to call
3824 1.134 thorpej * pmap_vac_me_harder(), since this is just a
3825 1.134 thorpej * modified-emulation fault, and the PVF_WRITE bit isn't
3826 1.134 thorpej * changing. We've already set the cacheable bits based on
3827 1.134 thorpej * the assumption that we can write to this page.
3828 1.134 thorpej */
3829 1.134 thorpej *ptep = (pte & ~L2_TYPE_MASK) | L2_S_PROTO | L2_S_PROT_W;
3830 1.134 thorpej PTE_SYNC(ptep);
3831 1.134 thorpej rv = 1;
3832 1.134 thorpej } else
3833 1.134 thorpej if ((pte & L2_TYPE_MASK) == L2_TYPE_INV) {
3834 1.134 thorpej /*
3835 1.134 thorpej * This looks like a good candidate for "page referenced"
3836 1.134 thorpej * emulation.
3837 1.134 thorpej */
3838 1.134 thorpej struct pv_entry *pv;
3839 1.134 thorpej struct vm_page *pg;
3840 1.134 thorpej
3841 1.134 thorpej /* Extract the physical address of the page */
3842 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL)
3843 1.134 thorpej goto out;
3844 1.134 thorpej
3845 1.134 thorpej /* Get the current flags for this page. */
3846 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
3847 1.134 thorpej
3848 1.134 thorpej pv = pmap_find_pv(pg, pm, va);
3849 1.134 thorpej if (pv == NULL) {
3850 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
3851 1.134 thorpej goto out;
3852 1.134 thorpej }
3853 1.134 thorpej
3854 1.134 thorpej pg->mdpage.pvh_attrs |= PVF_REF;
3855 1.134 thorpej pv->pv_flags |= PVF_REF;
3856 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
3857 1.1 matt
3858 1.134 thorpej NPDEBUG(PDB_FOLLOW,
3859 1.134 thorpej printf("pmap_fault_fixup: ref emul. pm %p, va 0x%08lx, pa 0x%08lx\n",
3860 1.155 yamt pm, va, VM_PAGE_TO_PHYS(pg)));
3861 1.134 thorpej
3862 1.134 thorpej *ptep = (pte & ~L2_TYPE_MASK) | L2_S_PROTO;
3863 1.134 thorpej PTE_SYNC(ptep);
3864 1.134 thorpej rv = 1;
3865 1.134 thorpej }
3866 1.134 thorpej
3867 1.134 thorpej /*
3868 1.134 thorpej * We know there is a valid mapping here, so simply
3869 1.134 thorpej * fix up the L1 if necessary.
3870 1.134 thorpej */
3871 1.134 thorpej pl1pd = &pm->pm_l1->l1_kva[l1idx];
3872 1.134 thorpej l1pd = l2b->l2b_phys | L1_C_DOM(pm->pm_domain) | L1_C_PROTO;
3873 1.134 thorpej if (*pl1pd != l1pd) {
3874 1.134 thorpej *pl1pd = l1pd;
3875 1.134 thorpej PTE_SYNC(pl1pd);
3876 1.134 thorpej rv = 1;
3877 1.134 thorpej }
3878 1.134 thorpej
3879 1.134 thorpej #ifdef CPU_SA110
3880 1.134 thorpej /*
3881 1.134 thorpej * There are bugs in the rev K SA110. This is a check for one
3882 1.134 thorpej * of them.
3883 1.134 thorpej */
3884 1.134 thorpej if (rv == 0 && curcpu()->ci_arm_cputype == CPU_ID_SA110 &&
3885 1.134 thorpej curcpu()->ci_arm_cpurev < 3) {
3886 1.134 thorpej /* Always current pmap */
3887 1.134 thorpej if (l2pte_valid(pte)) {
3888 1.134 thorpej extern int kernel_debug;
3889 1.134 thorpej if (kernel_debug & 1) {
3890 1.134 thorpej struct proc *p = curlwp->l_proc;
3891 1.134 thorpej printf("prefetch_abort: page is already "
3892 1.134 thorpej "mapped - pte=%p *pte=%08x\n", ptep, pte);
3893 1.134 thorpej printf("prefetch_abort: pc=%08lx proc=%p "
3894 1.134 thorpej "process=%s\n", va, p, p->p_comm);
3895 1.134 thorpej printf("prefetch_abort: far=%08x fs=%x\n",
3896 1.134 thorpej cpu_faultaddress(), cpu_faultstatus());
3897 1.113 thorpej }
3898 1.134 thorpej #ifdef DDB
3899 1.134 thorpej if (kernel_debug & 2)
3900 1.134 thorpej Debugger();
3901 1.134 thorpej #endif
3902 1.134 thorpej rv = 1;
3903 1.1 matt }
3904 1.1 matt }
3905 1.134 thorpej #endif /* CPU_SA110 */
3906 1.104 thorpej
3907 1.134 thorpej #ifdef DEBUG
3908 1.134 thorpej /*
3909 1.134 thorpej * If 'rv == 0' at this point, it generally indicates that there is a
3910 1.134 thorpej * stale TLB entry for the faulting address. This happens when two or
3911 1.134 thorpej * more processes are sharing an L1. Since we don't flush the TLB on
3912 1.134 thorpej * a context switch between such processes, we can take domain faults
3913 1.134 thorpej * for mappings which exist at the same VA in both processes. EVEN IF
3914 1.134 thorpej * WE'VE RECENTLY FIXED UP THE CORRESPONDING L1 in pmap_enter(), for
3915 1.134 thorpej * example.
3916 1.134 thorpej *
3917 1.134 thorpej * This is extremely likely to happen if pmap_enter() updated the L1
3918 1.134 thorpej * entry for a recently entered mapping. In this case, the TLB is
3919 1.134 thorpej * flushed for the new mapping, but there may still be TLB entries for
3920 1.134 thorpej * other mappings belonging to other processes in the 1MB range
3921 1.134 thorpej * covered by the L1 entry.
3922 1.134 thorpej *
3923 1.134 thorpej * Since 'rv == 0', we know that the L1 already contains the correct
3924 1.134 thorpej * value, so the fault must be due to a stale TLB entry.
3925 1.134 thorpej *
3926 1.134 thorpej * Since we always need to flush the TLB anyway in the case where we
3927 1.134 thorpej * fixed up the L1, or frobbed the L2 PTE, we effectively deal with
3928 1.134 thorpej * stale TLB entries dynamically.
3929 1.134 thorpej *
3930 1.134 thorpej * However, the above condition can ONLY happen if the current L1 is
3931 1.134 thorpej * being shared. If it happens when the L1 is unshared, it indicates
3932 1.134 thorpej * that other parts of the pmap are not doing their job WRT managing
3933 1.134 thorpej * the TLB.
3934 1.134 thorpej */
3935 1.134 thorpej if (rv == 0 && pm->pm_l1->l1_domain_use_count == 1) {
3936 1.134 thorpej extern int last_fault_code;
3937 1.134 thorpej printf("fixup: pm %p, va 0x%lx, ftype %d - nothing to do!\n",
3938 1.134 thorpej pm, va, ftype);
3939 1.134 thorpej printf("fixup: l2 %p, l2b %p, ptep %p, pl1pd %p\n",
3940 1.134 thorpej l2, l2b, ptep, pl1pd);
3941 1.134 thorpej printf("fixup: pte 0x%x, l1pd 0x%x, last code 0x%x\n",
3942 1.134 thorpej pte, l1pd, last_fault_code);
3943 1.134 thorpej #ifdef DDB
3944 1.134 thorpej Debugger();
3945 1.134 thorpej #endif
3946 1.134 thorpej }
3947 1.134 thorpej #endif
3948 1.134 thorpej
3949 1.134 thorpej cpu_tlb_flushID_SE(va);
3950 1.134 thorpej cpu_cpwait();
3951 1.134 thorpej
3952 1.134 thorpej rv = 1;
3953 1.104 thorpej
3954 1.134 thorpej out:
3955 1.134 thorpej pmap_release_pmap_lock(pm);
3956 1.17 chris PMAP_MAP_TO_HEAD_UNLOCK();
3957 1.134 thorpej
3958 1.134 thorpej return (rv);
3959 1.134 thorpej }
3960 1.134 thorpej
3961 1.134 thorpej /*
3962 1.134 thorpej * pmap_collect: free resources held by a pmap
3963 1.134 thorpej *
3964 1.134 thorpej * => optional function.
3965 1.134 thorpej * => called when a process is swapped out to free memory.
3966 1.134 thorpej */
3967 1.134 thorpej void
3968 1.134 thorpej pmap_collect(pmap_t pm)
3969 1.134 thorpej {
3970 1.156 scw
3971 1.174 matt #ifdef PMAP_CACHE_VIVT
3972 1.156 scw pmap_idcache_wbinv_all(pm);
3973 1.174 matt #endif
3974 1.160 thorpej pm->pm_remove_all = true;
3975 1.156 scw pmap_do_remove(pm, VM_MIN_ADDRESS, VM_MAX_ADDRESS, 1);
3976 1.156 scw pmap_update(pm);
3977 1.174 matt PMAPCOUNT(collects);
3978 1.1 matt }
3979 1.1 matt
3980 1.1 matt /*
3981 1.134 thorpej * Routine: pmap_procwr
3982 1.134 thorpej *
3983 1.1 matt * Function:
3984 1.134 thorpej * Synchronize caches corresponding to [addr, addr+len) in p.
3985 1.134 thorpej *
3986 1.134 thorpej */
3987 1.134 thorpej void
3988 1.134 thorpej pmap_procwr(struct proc *p, vaddr_t va, int len)
3989 1.134 thorpej {
3990 1.134 thorpej /* We only need to do anything if it is the current process. */
3991 1.134 thorpej if (p == curproc)
3992 1.134 thorpej cpu_icache_sync_range(va, len);
3993 1.134 thorpej }
3994 1.134 thorpej
3995 1.134 thorpej /*
3996 1.134 thorpej * Routine: pmap_unwire
3997 1.134 thorpej * Function: Clear the wired attribute for a map/virtual-address pair.
3998 1.134 thorpej *
3999 1.134 thorpej * In/out conditions:
4000 1.134 thorpej * The mapping must already exist in the pmap.
4001 1.1 matt */
4002 1.134 thorpej void
4003 1.134 thorpej pmap_unwire(pmap_t pm, vaddr_t va)
4004 1.134 thorpej {
4005 1.134 thorpej struct l2_bucket *l2b;
4006 1.134 thorpej pt_entry_t *ptep, pte;
4007 1.134 thorpej struct vm_page *pg;
4008 1.134 thorpej paddr_t pa;
4009 1.134 thorpej
4010 1.134 thorpej NPDEBUG(PDB_WIRING, printf("pmap_unwire: pm %p, va 0x%08lx\n", pm, va));
4011 1.134 thorpej
4012 1.134 thorpej PMAP_MAP_TO_HEAD_LOCK();
4013 1.134 thorpej pmap_acquire_pmap_lock(pm);
4014 1.134 thorpej
4015 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
4016 1.134 thorpej KDASSERT(l2b != NULL);
4017 1.134 thorpej
4018 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
4019 1.134 thorpej pte = *ptep;
4020 1.134 thorpej
4021 1.134 thorpej /* Extract the physical address of the page */
4022 1.134 thorpej pa = l2pte_pa(pte);
4023 1.1 matt
4024 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) != NULL) {
4025 1.134 thorpej /* Update the wired bit in the pv entry for this page. */
4026 1.134 thorpej simple_lock(&pg->mdpage.pvh_slock);
4027 1.134 thorpej (void) pmap_modify_pv(pg, pm, va, PVF_WIRED, 0);
4028 1.134 thorpej simple_unlock(&pg->mdpage.pvh_slock);
4029 1.134 thorpej }
4030 1.134 thorpej
4031 1.134 thorpej pmap_release_pmap_lock(pm);
4032 1.134 thorpej PMAP_MAP_TO_HEAD_UNLOCK();
4033 1.134 thorpej }
4034 1.134 thorpej
4035 1.134 thorpej void
4036 1.173 scw pmap_activate(struct lwp *l)
4037 1.1 matt {
4038 1.165 scw extern int block_userspace_access;
4039 1.165 scw pmap_t opm, npm, rpm;
4040 1.165 scw uint32_t odacr, ndacr;
4041 1.165 scw int oldirqstate;
4042 1.165 scw
4043 1.173 scw /*
4044 1.173 scw * If activating a non-current lwp or the current lwp is
4045 1.173 scw * already active, just return.
4046 1.173 scw */
4047 1.173 scw if (l != curlwp ||
4048 1.173 scw l->l_proc->p_vmspace->vm_map.pmap->pm_activated == true)
4049 1.173 scw return;
4050 1.173 scw
4051 1.173 scw npm = l->l_proc->p_vmspace->vm_map.pmap;
4052 1.165 scw ndacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2)) |
4053 1.165 scw (DOMAIN_CLIENT << (npm->pm_domain * 2));
4054 1.134 thorpej
4055 1.165 scw /*
4056 1.165 scw * If TTB and DACR are unchanged, short-circuit all the
4057 1.165 scw * TLB/cache management stuff.
4058 1.165 scw */
4059 1.173 scw if (pmap_previous_active_lwp != NULL) {
4060 1.173 scw opm = pmap_previous_active_lwp->l_proc->p_vmspace->vm_map.pmap;
4061 1.165 scw odacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2)) |
4062 1.165 scw (DOMAIN_CLIENT << (opm->pm_domain * 2));
4063 1.134 thorpej
4064 1.165 scw if (opm->pm_l1 == npm->pm_l1 && odacr == ndacr)
4065 1.165 scw goto all_done;
4066 1.165 scw } else
4067 1.165 scw opm = NULL;
4068 1.134 thorpej
4069 1.174 matt PMAPCOUNT(activations);
4070 1.165 scw block_userspace_access = 1;
4071 1.134 thorpej
4072 1.165 scw /*
4073 1.165 scw * If switching to a user vmspace which is different to the
4074 1.165 scw * most recent one, and the most recent one is potentially
4075 1.165 scw * live in the cache, we must write-back and invalidate the
4076 1.165 scw * entire cache.
4077 1.165 scw */
4078 1.165 scw rpm = pmap_recent_user;
4079 1.165 scw if (npm != pmap_kernel() && rpm && npm != rpm &&
4080 1.165 scw rpm->pm_cstate.cs_cache) {
4081 1.165 scw rpm->pm_cstate.cs_cache = 0;
4082 1.174 matt #ifdef PMAP_CACHE_VIVT
4083 1.165 scw cpu_idcache_wbinv_all();
4084 1.174 matt #endif
4085 1.165 scw }
4086 1.134 thorpej
4087 1.165 scw /* No interrupts while we frob the TTB/DACR */
4088 1.183 matt oldirqstate = disable_interrupts(IF32_bits);
4089 1.1 matt
4090 1.165 scw /*
4091 1.165 scw * For ARM_VECTORS_LOW, we MUST, I repeat, MUST fix up the L1
4092 1.165 scw * entry corresponding to 'vector_page' in the incoming L1 table
4093 1.165 scw * before switching to it otherwise subsequent interrupts/exceptions
4094 1.165 scw * (including domain faults!) will jump into hyperspace.
4095 1.165 scw */
4096 1.165 scw if (npm->pm_pl1vec != NULL) {
4097 1.165 scw cpu_tlb_flushID_SE((u_int)vector_page);
4098 1.165 scw cpu_cpwait();
4099 1.165 scw *npm->pm_pl1vec = npm->pm_l1vec;
4100 1.165 scw PTE_SYNC(npm->pm_pl1vec);
4101 1.165 scw }
4102 1.1 matt
4103 1.165 scw cpu_domains(ndacr);
4104 1.1 matt
4105 1.165 scw if (npm == pmap_kernel() || npm == rpm) {
4106 1.134 thorpej /*
4107 1.165 scw * Switching to a kernel thread, or back to the
4108 1.165 scw * same user vmspace as before... Simply update
4109 1.165 scw * the TTB (no TLB flush required)
4110 1.134 thorpej */
4111 1.165 scw __asm volatile("mcr p15, 0, %0, c2, c0, 0" ::
4112 1.165 scw "r"(npm->pm_l1->l1_physaddr));
4113 1.165 scw cpu_cpwait();
4114 1.165 scw } else {
4115 1.165 scw /*
4116 1.165 scw * Otherwise, update TTB and flush TLB
4117 1.165 scw */
4118 1.165 scw cpu_context_switch(npm->pm_l1->l1_physaddr);
4119 1.165 scw if (rpm != NULL)
4120 1.165 scw rpm->pm_cstate.cs_tlb = 0;
4121 1.165 scw }
4122 1.165 scw
4123 1.165 scw restore_interrupts(oldirqstate);
4124 1.165 scw
4125 1.165 scw block_userspace_access = 0;
4126 1.165 scw
4127 1.165 scw all_done:
4128 1.165 scw /*
4129 1.165 scw * The new pmap is resident. Make sure it's marked
4130 1.165 scw * as resident in the cache/TLB.
4131 1.165 scw */
4132 1.165 scw npm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
4133 1.165 scw if (npm != pmap_kernel())
4134 1.165 scw pmap_recent_user = npm;
4135 1.1 matt
4136 1.165 scw /* The old pmap is not longer active */
4137 1.165 scw if (opm != NULL)
4138 1.165 scw opm->pm_activated = false;
4139 1.1 matt
4140 1.165 scw /* But the new one is */
4141 1.165 scw npm->pm_activated = true;
4142 1.165 scw }
4143 1.1 matt
4144 1.165 scw void
4145 1.134 thorpej pmap_deactivate(struct lwp *l)
4146 1.134 thorpej {
4147 1.165 scw
4148 1.178 scw /*
4149 1.178 scw * If the process is exiting, make sure pmap_activate() does
4150 1.178 scw * a full MMU context-switch and cache flush, which we might
4151 1.178 scw * otherwise skip. See PR port-arm/38950.
4152 1.178 scw */
4153 1.178 scw if (l->l_proc->p_sflag & PS_WEXIT)
4154 1.178 scw pmap_previous_active_lwp = NULL;
4155 1.178 scw
4156 1.165 scw l->l_proc->p_vmspace->vm_map.pmap->pm_activated = false;
4157 1.1 matt }
4158 1.1 matt
4159 1.1 matt void
4160 1.134 thorpej pmap_update(pmap_t pm)
4161 1.1 matt {
4162 1.1 matt
4163 1.134 thorpej if (pm->pm_remove_all) {
4164 1.134 thorpej /*
4165 1.134 thorpej * Finish up the pmap_remove_all() optimisation by flushing
4166 1.134 thorpej * the TLB.
4167 1.134 thorpej */
4168 1.134 thorpej pmap_tlb_flushID(pm);
4169 1.160 thorpej pm->pm_remove_all = false;
4170 1.134 thorpej }
4171 1.1 matt
4172 1.134 thorpej if (pmap_is_current(pm)) {
4173 1.107 thorpej /*
4174 1.134 thorpej * If we're dealing with a current userland pmap, move its L1
4175 1.134 thorpej * to the end of the LRU.
4176 1.107 thorpej */
4177 1.134 thorpej if (pm != pmap_kernel())
4178 1.134 thorpej pmap_use_l1(pm);
4179 1.134 thorpej
4180 1.1 matt /*
4181 1.134 thorpej * We can assume we're done with frobbing the cache/tlb for
4182 1.134 thorpej * now. Make sure any future pmap ops don't skip cache/tlb
4183 1.134 thorpej * flushes.
4184 1.1 matt */
4185 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
4186 1.1 matt }
4187 1.1 matt
4188 1.174 matt PMAPCOUNT(updates);
4189 1.174 matt
4190 1.96 thorpej /*
4191 1.134 thorpej * make sure TLB/cache operations have completed.
4192 1.96 thorpej */
4193 1.134 thorpej cpu_cpwait();
4194 1.134 thorpej }
4195 1.134 thorpej
4196 1.134 thorpej void
4197 1.134 thorpej pmap_remove_all(pmap_t pm)
4198 1.134 thorpej {
4199 1.96 thorpej
4200 1.1 matt /*
4201 1.134 thorpej * The vmspace described by this pmap is about to be torn down.
4202 1.134 thorpej * Until pmap_update() is called, UVM will only make calls
4203 1.134 thorpej * to pmap_remove(). We can make life much simpler by flushing
4204 1.134 thorpej * the cache now, and deferring TLB invalidation to pmap_update().
4205 1.1 matt */
4206 1.174 matt #ifdef PMAP_CACHE_VIVT
4207 1.134 thorpej pmap_idcache_wbinv_all(pm);
4208 1.174 matt #endif
4209 1.160 thorpej pm->pm_remove_all = true;
4210 1.1 matt }
4211 1.1 matt
4212 1.1 matt /*
4213 1.134 thorpej * Retire the given physical map from service.
4214 1.134 thorpej * Should only be called if the map contains no valid mappings.
4215 1.1 matt */
4216 1.134 thorpej void
4217 1.134 thorpej pmap_destroy(pmap_t pm)
4218 1.1 matt {
4219 1.134 thorpej u_int count;
4220 1.1 matt
4221 1.134 thorpej if (pm == NULL)
4222 1.134 thorpej return;
4223 1.1 matt
4224 1.134 thorpej if (pm->pm_remove_all) {
4225 1.134 thorpej pmap_tlb_flushID(pm);
4226 1.160 thorpej pm->pm_remove_all = false;
4227 1.1 matt }
4228 1.79 thorpej
4229 1.49 thorpej /*
4230 1.134 thorpej * Drop reference count
4231 1.49 thorpej */
4232 1.172 chris mutex_enter(&pm->pm_lock);
4233 1.134 thorpej count = --pm->pm_obj.uo_refs;
4234 1.172 chris mutex_exit(&pm->pm_lock);
4235 1.134 thorpej if (count > 0) {
4236 1.134 thorpej if (pmap_is_current(pm)) {
4237 1.134 thorpej if (pm != pmap_kernel())
4238 1.134 thorpej pmap_use_l1(pm);
4239 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
4240 1.134 thorpej }
4241 1.134 thorpej return;
4242 1.134 thorpej }
4243 1.66 thorpej
4244 1.1 matt /*
4245 1.134 thorpej * reference count is zero, free pmap resources and then free pmap.
4246 1.1 matt */
4247 1.134 thorpej
4248 1.134 thorpej if (vector_page < KERNEL_BASE) {
4249 1.165 scw KDASSERT(!pmap_is_current(pm));
4250 1.147 scw
4251 1.134 thorpej /* Remove the vector page mapping */
4252 1.134 thorpej pmap_remove(pm, vector_page, vector_page + PAGE_SIZE);
4253 1.134 thorpej pmap_update(pm);
4254 1.1 matt }
4255 1.1 matt
4256 1.134 thorpej LIST_REMOVE(pm, pm_list);
4257 1.134 thorpej
4258 1.134 thorpej pmap_free_l1(pm);
4259 1.134 thorpej
4260 1.165 scw if (pmap_recent_user == pm)
4261 1.165 scw pmap_recent_user = NULL;
4262 1.165 scw
4263 1.172 chris UVM_OBJ_DESTROY(&pm->pm_obj);
4264 1.172 chris
4265 1.134 thorpej /* return the pmap to the pool */
4266 1.168 ad pool_cache_put(&pmap_cache, pm);
4267 1.134 thorpej }
4268 1.134 thorpej
4269 1.134 thorpej
4270 1.134 thorpej /*
4271 1.134 thorpej * void pmap_reference(pmap_t pm)
4272 1.134 thorpej *
4273 1.134 thorpej * Add a reference to the specified pmap.
4274 1.134 thorpej */
4275 1.134 thorpej void
4276 1.134 thorpej pmap_reference(pmap_t pm)
4277 1.134 thorpej {
4278 1.1 matt
4279 1.134 thorpej if (pm == NULL)
4280 1.134 thorpej return;
4281 1.1 matt
4282 1.134 thorpej pmap_use_l1(pm);
4283 1.104 thorpej
4284 1.172 chris mutex_enter(&pm->pm_lock);
4285 1.134 thorpej pm->pm_obj.uo_refs++;
4286 1.172 chris mutex_exit(&pm->pm_lock);
4287 1.134 thorpej }
4288 1.49 thorpej
4289 1.174 matt #if ARM_MMU_V6 > 0
4290 1.174 matt
4291 1.174 matt static struct evcnt pmap_prefer_nochange_ev =
4292 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "nochange");
4293 1.174 matt static struct evcnt pmap_prefer_change_ev =
4294 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "change");
4295 1.174 matt
4296 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_change_ev);
4297 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_nochange_ev);
4298 1.174 matt
4299 1.174 matt void
4300 1.174 matt pmap_prefer(vaddr_t hint, vaddr_t *vap, int td)
4301 1.174 matt {
4302 1.174 matt vsize_t mask = arm_cache_prefer_mask | (PAGE_SIZE - 1);
4303 1.174 matt vaddr_t va = *vap;
4304 1.174 matt vaddr_t diff = (hint - va) & mask;
4305 1.174 matt if (diff == 0) {
4306 1.174 matt pmap_prefer_nochange_ev.ev_count++;
4307 1.174 matt } else {
4308 1.174 matt pmap_prefer_change_ev.ev_count++;
4309 1.174 matt if (__predict_false(td))
4310 1.174 matt va -= mask + 1;
4311 1.174 matt *vap = va + diff;
4312 1.174 matt }
4313 1.174 matt }
4314 1.174 matt #endif /* ARM_MMU_V6 */
4315 1.174 matt
4316 1.134 thorpej /*
4317 1.134 thorpej * pmap_zero_page()
4318 1.134 thorpej *
4319 1.134 thorpej * Zero a given physical page by mapping it at a page hook point.
4320 1.134 thorpej * In doing the zero page op, the page we zero is mapped cachable, as with
4321 1.134 thorpej * StrongARM accesses to non-cached pages are non-burst making writing
4322 1.134 thorpej * _any_ bulk data very slow.
4323 1.134 thorpej */
4324 1.174 matt #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0
4325 1.134 thorpej void
4326 1.134 thorpej pmap_zero_page_generic(paddr_t phys)
4327 1.134 thorpej {
4328 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
4329 1.134 thorpej struct vm_page *pg = PHYS_TO_VM_PAGE(phys);
4330 1.174 matt #endif
4331 1.174 matt #ifdef PMAP_CACHE_VIPT
4332 1.174 matt /* Choose the last page color it had, if any */
4333 1.174 matt const vsize_t va_offset = pg->mdpage.pvh_attrs & arm_cache_prefer_mask;
4334 1.174 matt #else
4335 1.174 matt const vsize_t va_offset = 0;
4336 1.174 matt #endif
4337 1.174 matt pt_entry_t * const ptep = &cdst_pte[va_offset >> PGSHIFT];
4338 1.1 matt
4339 1.174 matt #ifdef DEBUG
4340 1.183 matt if (!SLIST_EMPTY(&pg->mdpage.pvh_list))
4341 1.134 thorpej panic("pmap_zero_page: page has mappings");
4342 1.134 thorpej #endif
4343 1.1 matt
4344 1.134 thorpej KDASSERT((phys & PGOFSET) == 0);
4345 1.120 chris
4346 1.134 thorpej /*
4347 1.134 thorpej * Hook in the page, zero it, and purge the cache for that
4348 1.134 thorpej * zeroed page. Invalidate the TLB as needed.
4349 1.134 thorpej */
4350 1.174 matt *ptep = L2_S_PROTO | phys |
4351 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
4352 1.174 matt PTE_SYNC(ptep);
4353 1.174 matt cpu_tlb_flushD_SE(cdstp + va_offset);
4354 1.134 thorpej cpu_cpwait();
4355 1.174 matt bzero_page(cdstp + va_offset);
4356 1.174 matt /*
4357 1.174 matt * Unmap the page.
4358 1.174 matt */
4359 1.174 matt *ptep = 0;
4360 1.174 matt PTE_SYNC(ptep);
4361 1.174 matt cpu_tlb_flushD_SE(cdstp + va_offset);
4362 1.174 matt #ifdef PMAP_CACHE_VIVT
4363 1.174 matt cpu_dcache_wbinv_range(cdstp + va_offset, PAGE_SIZE);
4364 1.174 matt #endif
4365 1.174 matt #ifdef PMAP_CACHE_VIPT
4366 1.174 matt /*
4367 1.174 matt * This page is now cache resident so it now has a page color.
4368 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
4369 1.174 matt */
4370 1.174 matt if (!pmap_is_page_colored_p(pg)) {
4371 1.174 matt PMAPCOUNT(vac_color_new);
4372 1.174 matt pg->mdpage.pvh_attrs |= PVF_COLORED;
4373 1.174 matt }
4374 1.174 matt if (PV_IS_EXEC_P(pg->mdpage.pvh_attrs)) {
4375 1.174 matt pg->mdpage.pvh_attrs &= ~PVF_EXEC;
4376 1.174 matt PMAPCOUNT(exec_discarded_zero);
4377 1.174 matt }
4378 1.183 matt pg->mdpage.pvh_attrs |= PVF_DIRTY;
4379 1.174 matt #endif
4380 1.134 thorpej }
4381 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
4382 1.1 matt
4383 1.134 thorpej #if ARM_MMU_XSCALE == 1
4384 1.134 thorpej void
4385 1.134 thorpej pmap_zero_page_xscale(paddr_t phys)
4386 1.134 thorpej {
4387 1.134 thorpej #ifdef DEBUG
4388 1.134 thorpej struct vm_page *pg = PHYS_TO_VM_PAGE(phys);
4389 1.1 matt
4390 1.183 matt if (!SLIST_EMPTY(&pg->mdpage.pvh_list))
4391 1.134 thorpej panic("pmap_zero_page: page has mappings");
4392 1.134 thorpej #endif
4393 1.1 matt
4394 1.134 thorpej KDASSERT((phys & PGOFSET) == 0);
4395 1.1 matt
4396 1.134 thorpej /*
4397 1.134 thorpej * Hook in the page, zero it, and purge the cache for that
4398 1.134 thorpej * zeroed page. Invalidate the TLB as needed.
4399 1.134 thorpej */
4400 1.134 thorpej *cdst_pte = L2_S_PROTO | phys |
4401 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
4402 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
4403 1.134 thorpej PTE_SYNC(cdst_pte);
4404 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
4405 1.134 thorpej cpu_cpwait();
4406 1.134 thorpej bzero_page(cdstp);
4407 1.134 thorpej xscale_cache_clean_minidata();
4408 1.134 thorpej }
4409 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
4410 1.1 matt
4411 1.134 thorpej /* pmap_pageidlezero()
4412 1.134 thorpej *
4413 1.134 thorpej * The same as above, except that we assume that the page is not
4414 1.134 thorpej * mapped. This means we never have to flush the cache first. Called
4415 1.134 thorpej * from the idle loop.
4416 1.134 thorpej */
4417 1.159 thorpej bool
4418 1.134 thorpej pmap_pageidlezero(paddr_t phys)
4419 1.134 thorpej {
4420 1.134 thorpej unsigned int i;
4421 1.134 thorpej int *ptr;
4422 1.160 thorpej bool rv = true;
4423 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
4424 1.174 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(phys);
4425 1.174 matt #endif
4426 1.174 matt #ifdef PMAP_CACHE_VIPT
4427 1.174 matt /* Choose the last page color it had, if any */
4428 1.174 matt const vsize_t va_offset = pg->mdpage.pvh_attrs & arm_cache_prefer_mask;
4429 1.174 matt #else
4430 1.174 matt const vsize_t va_offset = 0;
4431 1.174 matt #endif
4432 1.174 matt pt_entry_t * const ptep = &csrc_pte[va_offset >> PGSHIFT];
4433 1.174 matt
4434 1.174 matt
4435 1.134 thorpej #ifdef DEBUG
4436 1.183 matt if (!SLIST_EMPTY(&pg->mdpage.pvh_list))
4437 1.134 thorpej panic("pmap_pageidlezero: page has mappings");
4438 1.1 matt #endif
4439 1.1 matt
4440 1.134 thorpej KDASSERT((phys & PGOFSET) == 0);
4441 1.134 thorpej
4442 1.109 thorpej /*
4443 1.134 thorpej * Hook in the page, zero it, and purge the cache for that
4444 1.134 thorpej * zeroed page. Invalidate the TLB as needed.
4445 1.109 thorpej */
4446 1.174 matt *ptep = L2_S_PROTO | phys |
4447 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
4448 1.174 matt PTE_SYNC(ptep);
4449 1.174 matt cpu_tlb_flushD_SE(cdstp + va_offset);
4450 1.134 thorpej cpu_cpwait();
4451 1.1 matt
4452 1.174 matt for (i = 0, ptr = (int *)(cdstp + va_offset);
4453 1.134 thorpej i < (PAGE_SIZE / sizeof(int)); i++) {
4454 1.174 matt if (sched_curcpu_runnable_p() != 0) {
4455 1.134 thorpej /*
4456 1.134 thorpej * A process has become ready. Abort now,
4457 1.134 thorpej * so we don't keep it waiting while we
4458 1.134 thorpej * do slow memory access to finish this
4459 1.134 thorpej * page.
4460 1.134 thorpej */
4461 1.160 thorpej rv = false;
4462 1.134 thorpej break;
4463 1.134 thorpej }
4464 1.134 thorpej *ptr++ = 0;
4465 1.11 chris }
4466 1.1 matt
4467 1.174 matt #ifdef PMAP_CACHE_VIVT
4468 1.134 thorpej if (rv)
4469 1.134 thorpej /*
4470 1.134 thorpej * if we aborted we'll rezero this page again later so don't
4471 1.134 thorpej * purge it unless we finished it
4472 1.134 thorpej */
4473 1.134 thorpej cpu_dcache_wbinv_range(cdstp, PAGE_SIZE);
4474 1.174 matt #elif defined(PMAP_CACHE_VIPT)
4475 1.174 matt /*
4476 1.174 matt * This page is now cache resident so it now has a page color.
4477 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
4478 1.174 matt */
4479 1.174 matt if (!pmap_is_page_colored_p(pg)) {
4480 1.174 matt PMAPCOUNT(vac_color_new);
4481 1.174 matt pg->mdpage.pvh_attrs |= PVF_COLORED;
4482 1.174 matt }
4483 1.174 matt if (PV_IS_EXEC_P(pg->mdpage.pvh_attrs)) {
4484 1.174 matt pg->mdpage.pvh_attrs &= ~PVF_EXEC;
4485 1.174 matt PMAPCOUNT(exec_discarded_zero);
4486 1.174 matt }
4487 1.174 matt #endif
4488 1.174 matt /*
4489 1.174 matt * Unmap the page.
4490 1.174 matt */
4491 1.174 matt *ptep = 0;
4492 1.174 matt PTE_SYNC(ptep);
4493 1.174 matt cpu_tlb_flushD_SE(cdstp + va_offset);
4494 1.1 matt
4495 1.134 thorpej return (rv);
4496 1.1 matt }
4497 1.134 thorpej
4498 1.48 chris /*
4499 1.134 thorpej * pmap_copy_page()
4500 1.48 chris *
4501 1.134 thorpej * Copy one physical page into another, by mapping the pages into
4502 1.134 thorpej * hook points. The same comment regarding cachability as in
4503 1.134 thorpej * pmap_zero_page also applies here.
4504 1.48 chris */
4505 1.174 matt #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0
4506 1.1 matt void
4507 1.134 thorpej pmap_copy_page_generic(paddr_t src, paddr_t dst)
4508 1.1 matt {
4509 1.174 matt struct vm_page * const src_pg = PHYS_TO_VM_PAGE(src);
4510 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
4511 1.174 matt struct vm_page * const dst_pg = PHYS_TO_VM_PAGE(dst);
4512 1.174 matt #endif
4513 1.174 matt #ifdef PMAP_CACHE_VIPT
4514 1.174 matt const vsize_t src_va_offset = src_pg->mdpage.pvh_attrs & arm_cache_prefer_mask;
4515 1.174 matt const vsize_t dst_va_offset = dst_pg->mdpage.pvh_attrs & arm_cache_prefer_mask;
4516 1.174 matt #else
4517 1.174 matt const vsize_t src_va_offset = 0;
4518 1.174 matt const vsize_t dst_va_offset = 0;
4519 1.174 matt #endif
4520 1.174 matt pt_entry_t * const src_ptep = &csrc_pte[src_va_offset >> PGSHIFT];
4521 1.174 matt pt_entry_t * const dst_ptep = &cdst_pte[dst_va_offset >> PGSHIFT];
4522 1.174 matt
4523 1.134 thorpej #ifdef DEBUG
4524 1.183 matt if (!SLIST_EMPTY(&dst_pg->mdpage.pvh_list))
4525 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
4526 1.134 thorpej #endif
4527 1.83 thorpej
4528 1.174 matt #ifdef PMAP_CACHE_VIPT
4529 1.174 matt KASSERT(src_pg->mdpage.pvh_attrs & (PVF_COLORED|PVF_NC));
4530 1.174 matt #endif
4531 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
4532 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
4533 1.105 thorpej
4534 1.134 thorpej /*
4535 1.134 thorpej * Clean the source page. Hold the source page's lock for
4536 1.134 thorpej * the duration of the copy so that no other mappings can
4537 1.134 thorpej * be created while we have a potentially aliased mapping.
4538 1.134 thorpej */
4539 1.134 thorpej simple_lock(&src_pg->mdpage.pvh_slock);
4540 1.174 matt #ifdef PMAP_CACHE_VIVT
4541 1.183 matt (void) pmap_clean_page(SLIST_FIRST(&src_pg->mdpage.pvh_list), true);
4542 1.174 matt #endif
4543 1.105 thorpej
4544 1.134 thorpej /*
4545 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
4546 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
4547 1.134 thorpej * as required.
4548 1.134 thorpej */
4549 1.174 matt *src_ptep = L2_S_PROTO
4550 1.174 matt | src
4551 1.174 matt #ifdef PMAP_CACHE_VIPT
4552 1.174 matt | ((src_pg->mdpage.pvh_attrs & PVF_NC) ? 0 : pte_l2_s_cache_mode)
4553 1.174 matt #endif
4554 1.174 matt #ifdef PMAP_CACHE_VIVT
4555 1.174 matt | pte_l2_s_cache_mode
4556 1.174 matt #endif
4557 1.174 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ);
4558 1.174 matt *dst_ptep = L2_S_PROTO | dst |
4559 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
4560 1.174 matt PTE_SYNC(src_ptep);
4561 1.174 matt PTE_SYNC(dst_ptep);
4562 1.174 matt cpu_tlb_flushD_SE(csrcp + src_va_offset);
4563 1.174 matt cpu_tlb_flushD_SE(cdstp + dst_va_offset);
4564 1.134 thorpej cpu_cpwait();
4565 1.174 matt bcopy_page(csrcp + src_va_offset, cdstp + dst_va_offset);
4566 1.174 matt #ifdef PMAP_CACHE_VIVT
4567 1.174 matt cpu_dcache_inv_range(csrcp + src_va_offset, PAGE_SIZE);
4568 1.174 matt #endif
4569 1.134 thorpej simple_unlock(&src_pg->mdpage.pvh_slock); /* cache is safe again */
4570 1.174 matt #ifdef PMAP_CACHE_VIVT
4571 1.174 matt cpu_dcache_wbinv_range(cdstp + dst_va_offset, PAGE_SIZE);
4572 1.174 matt #endif
4573 1.174 matt /*
4574 1.174 matt * Unmap the pages.
4575 1.174 matt */
4576 1.174 matt *src_ptep = 0;
4577 1.174 matt *dst_ptep = 0;
4578 1.174 matt PTE_SYNC(src_ptep);
4579 1.174 matt PTE_SYNC(dst_ptep);
4580 1.174 matt cpu_tlb_flushD_SE(csrcp + src_va_offset);
4581 1.174 matt cpu_tlb_flushD_SE(cdstp + dst_va_offset);
4582 1.174 matt #ifdef PMAP_CACHE_VIPT
4583 1.174 matt /*
4584 1.174 matt * Now that the destination page is in the cache, mark it as colored.
4585 1.174 matt * If this was an exec page, discard it.
4586 1.174 matt */
4587 1.174 matt if (!pmap_is_page_colored_p(dst_pg)) {
4588 1.174 matt PMAPCOUNT(vac_color_new);
4589 1.174 matt dst_pg->mdpage.pvh_attrs |= PVF_COLORED;
4590 1.174 matt }
4591 1.174 matt if (PV_IS_EXEC_P(dst_pg->mdpage.pvh_attrs)) {
4592 1.174 matt dst_pg->mdpage.pvh_attrs &= ~PVF_EXEC;
4593 1.174 matt PMAPCOUNT(exec_discarded_copy);
4594 1.174 matt }
4595 1.183 matt dst_pg->mdpage.pvh_attrs |= PVF_DIRTY;
4596 1.174 matt #endif
4597 1.1 matt }
4598 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
4599 1.1 matt
4600 1.134 thorpej #if ARM_MMU_XSCALE == 1
4601 1.1 matt void
4602 1.134 thorpej pmap_copy_page_xscale(paddr_t src, paddr_t dst)
4603 1.1 matt {
4604 1.134 thorpej struct vm_page *src_pg = PHYS_TO_VM_PAGE(src);
4605 1.134 thorpej #ifdef DEBUG
4606 1.134 thorpej struct vm_page *dst_pg = PHYS_TO_VM_PAGE(dst);
4607 1.14 chs
4608 1.183 matt if (!SLIST_EMPTY(&dst_pg->mdpage.pvh_list))
4609 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
4610 1.134 thorpej #endif
4611 1.13 chris
4612 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
4613 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
4614 1.14 chs
4615 1.134 thorpej /*
4616 1.134 thorpej * Clean the source page. Hold the source page's lock for
4617 1.134 thorpej * the duration of the copy so that no other mappings can
4618 1.134 thorpej * be created while we have a potentially aliased mapping.
4619 1.134 thorpej */
4620 1.134 thorpej simple_lock(&src_pg->mdpage.pvh_slock);
4621 1.174 matt #ifdef PMAP_CACHE_VIVT
4622 1.183 matt (void) pmap_clean_page(SLIST_FIRST(&src_pg->mdpage.pvh_list), true);
4623 1.174 matt #endif
4624 1.105 thorpej
4625 1.134 thorpej /*
4626 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
4627 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
4628 1.134 thorpej * as required.
4629 1.134 thorpej */
4630 1.134 thorpej *csrc_pte = L2_S_PROTO | src |
4631 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_READ) |
4632 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
4633 1.134 thorpej PTE_SYNC(csrc_pte);
4634 1.134 thorpej *cdst_pte = L2_S_PROTO | dst |
4635 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
4636 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
4637 1.134 thorpej PTE_SYNC(cdst_pte);
4638 1.134 thorpej cpu_tlb_flushD_SE(csrcp);
4639 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
4640 1.134 thorpej cpu_cpwait();
4641 1.134 thorpej bcopy_page(csrcp, cdstp);
4642 1.134 thorpej simple_unlock(&src_pg->mdpage.pvh_slock); /* cache is safe again */
4643 1.134 thorpej xscale_cache_clean_minidata();
4644 1.1 matt }
4645 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
4646 1.1 matt
4647 1.1 matt /*
4648 1.134 thorpej * void pmap_virtual_space(vaddr_t *start, vaddr_t *end)
4649 1.1 matt *
4650 1.134 thorpej * Return the start and end addresses of the kernel's virtual space.
4651 1.134 thorpej * These values are setup in pmap_bootstrap and are updated as pages
4652 1.134 thorpej * are allocated.
4653 1.1 matt */
4654 1.1 matt void
4655 1.134 thorpej pmap_virtual_space(vaddr_t *start, vaddr_t *end)
4656 1.1 matt {
4657 1.134 thorpej *start = virtual_avail;
4658 1.134 thorpej *end = virtual_end;
4659 1.1 matt }
4660 1.1 matt
4661 1.1 matt /*
4662 1.134 thorpej * Helper function for pmap_grow_l2_bucket()
4663 1.1 matt */
4664 1.157 perry static inline int
4665 1.134 thorpej pmap_grow_map(vaddr_t va, pt_entry_t cache_mode, paddr_t *pap)
4666 1.1 matt {
4667 1.134 thorpej struct l2_bucket *l2b;
4668 1.134 thorpej pt_entry_t *ptep;
4669 1.2 matt paddr_t pa;
4670 1.1 matt
4671 1.160 thorpej if (uvm.page_init_done == false) {
4672 1.174 matt #ifdef PMAP_STEAL_MEMORY
4673 1.174 matt pv_addr_t pv;
4674 1.174 matt pmap_boot_pagealloc(PAGE_SIZE,
4675 1.174 matt #ifdef PMAP_CACHE_VIPT
4676 1.174 matt arm_cache_prefer_mask,
4677 1.174 matt va & arm_cache_prefer_mask,
4678 1.174 matt #else
4679 1.174 matt 0, 0,
4680 1.174 matt #endif
4681 1.174 matt &pv);
4682 1.174 matt pa = pv.pv_pa;
4683 1.174 matt #else
4684 1.160 thorpej if (uvm_page_physget(&pa) == false)
4685 1.134 thorpej return (1);
4686 1.174 matt #endif /* PMAP_STEAL_MEMORY */
4687 1.134 thorpej } else {
4688 1.134 thorpej struct vm_page *pg;
4689 1.134 thorpej pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_USERESERVE);
4690 1.134 thorpej if (pg == NULL)
4691 1.134 thorpej return (1);
4692 1.134 thorpej pa = VM_PAGE_TO_PHYS(pg);
4693 1.174 matt #ifdef PMAP_CACHE_VIPT
4694 1.174 matt /*
4695 1.182 matt * This new page must not have any mappings. Enter it via
4696 1.182 matt * pmap_kenter_pa and let that routine do the hard work.
4697 1.174 matt */
4698 1.183 matt KASSERT(SLIST_EMPTY(&pg->mdpage.pvh_list));
4699 1.182 matt pmap_kenter_pa(va, pa, VM_PROT_READ|VM_PROT_WRITE|PMAP_KMPAGE);
4700 1.174 matt #endif
4701 1.134 thorpej }
4702 1.1 matt
4703 1.134 thorpej if (pap)
4704 1.134 thorpej *pap = pa;
4705 1.1 matt
4706 1.174 matt PMAPCOUNT(pt_mappings);
4707 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
4708 1.134 thorpej KDASSERT(l2b != NULL);
4709 1.1 matt
4710 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
4711 1.134 thorpej *ptep = L2_S_PROTO | pa | cache_mode |
4712 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_READ | VM_PROT_WRITE);
4713 1.134 thorpej PTE_SYNC(ptep);
4714 1.134 thorpej memset((void *)va, 0, PAGE_SIZE);
4715 1.134 thorpej return (0);
4716 1.1 matt }
4717 1.1 matt
4718 1.1 matt /*
4719 1.134 thorpej * This is the same as pmap_alloc_l2_bucket(), except that it is only
4720 1.134 thorpej * used by pmap_growkernel().
4721 1.1 matt */
4722 1.157 perry static inline struct l2_bucket *
4723 1.134 thorpej pmap_grow_l2_bucket(pmap_t pm, vaddr_t va)
4724 1.1 matt {
4725 1.134 thorpej struct l2_dtable *l2;
4726 1.134 thorpej struct l2_bucket *l2b;
4727 1.134 thorpej u_short l1idx;
4728 1.134 thorpej vaddr_t nva;
4729 1.134 thorpej
4730 1.134 thorpej l1idx = L1_IDX(va);
4731 1.134 thorpej
4732 1.134 thorpej if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
4733 1.134 thorpej /*
4734 1.134 thorpej * No mapping at this address, as there is
4735 1.134 thorpej * no entry in the L1 table.
4736 1.134 thorpej * Need to allocate a new l2_dtable.
4737 1.134 thorpej */
4738 1.134 thorpej nva = pmap_kernel_l2dtable_kva;
4739 1.134 thorpej if ((nva & PGOFSET) == 0) {
4740 1.134 thorpej /*
4741 1.134 thorpej * Need to allocate a backing page
4742 1.134 thorpej */
4743 1.134 thorpej if (pmap_grow_map(nva, pte_l2_s_cache_mode, NULL))
4744 1.134 thorpej return (NULL);
4745 1.134 thorpej }
4746 1.1 matt
4747 1.134 thorpej l2 = (struct l2_dtable *)nva;
4748 1.134 thorpej nva += sizeof(struct l2_dtable);
4749 1.82 thorpej
4750 1.134 thorpej if ((nva & PGOFSET) < (pmap_kernel_l2dtable_kva & PGOFSET)) {
4751 1.134 thorpej /*
4752 1.134 thorpej * The new l2_dtable straddles a page boundary.
4753 1.134 thorpej * Map in another page to cover it.
4754 1.134 thorpej */
4755 1.134 thorpej if (pmap_grow_map(nva, pte_l2_s_cache_mode, NULL))
4756 1.134 thorpej return (NULL);
4757 1.134 thorpej }
4758 1.1 matt
4759 1.134 thorpej pmap_kernel_l2dtable_kva = nva;
4760 1.1 matt
4761 1.134 thorpej /*
4762 1.134 thorpej * Link it into the parent pmap
4763 1.134 thorpej */
4764 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = l2;
4765 1.82 thorpej }
4766 1.75 reinoud
4767 1.134 thorpej l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
4768 1.134 thorpej
4769 1.134 thorpej /*
4770 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
4771 1.134 thorpej */
4772 1.134 thorpej if (l2b->l2b_kva == NULL) {
4773 1.134 thorpej pt_entry_t *ptep;
4774 1.134 thorpej
4775 1.134 thorpej /*
4776 1.134 thorpej * No L2 page table has been allocated. Chances are, this
4777 1.134 thorpej * is because we just allocated the l2_dtable, above.
4778 1.134 thorpej */
4779 1.134 thorpej nva = pmap_kernel_l2ptp_kva;
4780 1.134 thorpej ptep = (pt_entry_t *)nva;
4781 1.134 thorpej if ((nva & PGOFSET) == 0) {
4782 1.134 thorpej /*
4783 1.134 thorpej * Need to allocate a backing page
4784 1.134 thorpej */
4785 1.134 thorpej if (pmap_grow_map(nva, pte_l2_s_cache_mode_pt,
4786 1.134 thorpej &pmap_kernel_l2ptp_phys))
4787 1.134 thorpej return (NULL);
4788 1.134 thorpej PTE_SYNC_RANGE(ptep, PAGE_SIZE / sizeof(pt_entry_t));
4789 1.134 thorpej }
4790 1.134 thorpej
4791 1.134 thorpej l2->l2_occupancy++;
4792 1.134 thorpej l2b->l2b_kva = ptep;
4793 1.134 thorpej l2b->l2b_l1idx = l1idx;
4794 1.134 thorpej l2b->l2b_phys = pmap_kernel_l2ptp_phys;
4795 1.134 thorpej
4796 1.134 thorpej pmap_kernel_l2ptp_kva += L2_TABLE_SIZE_REAL;
4797 1.134 thorpej pmap_kernel_l2ptp_phys += L2_TABLE_SIZE_REAL;
4798 1.82 thorpej }
4799 1.1 matt
4800 1.134 thorpej return (l2b);
4801 1.134 thorpej }
4802 1.134 thorpej
4803 1.134 thorpej vaddr_t
4804 1.134 thorpej pmap_growkernel(vaddr_t maxkvaddr)
4805 1.134 thorpej {
4806 1.134 thorpej pmap_t kpm = pmap_kernel();
4807 1.134 thorpej struct l1_ttable *l1;
4808 1.134 thorpej struct l2_bucket *l2b;
4809 1.134 thorpej pd_entry_t *pl1pd;
4810 1.134 thorpej int s;
4811 1.134 thorpej
4812 1.134 thorpej if (maxkvaddr <= pmap_curmaxkvaddr)
4813 1.134 thorpej goto out; /* we are OK */
4814 1.1 matt
4815 1.134 thorpej NPDEBUG(PDB_GROWKERN,
4816 1.134 thorpej printf("pmap_growkernel: growing kernel from 0x%lx to 0x%lx\n",
4817 1.134 thorpej pmap_curmaxkvaddr, maxkvaddr));
4818 1.1 matt
4819 1.134 thorpej KDASSERT(maxkvaddr <= virtual_end);
4820 1.34 thorpej
4821 1.134 thorpej /*
4822 1.134 thorpej * whoops! we need to add kernel PTPs
4823 1.134 thorpej */
4824 1.1 matt
4825 1.134 thorpej s = splhigh(); /* to be safe */
4826 1.172 chris mutex_enter(&kpm->pm_lock);
4827 1.1 matt
4828 1.134 thorpej /* Map 1MB at a time */
4829 1.134 thorpej for (; pmap_curmaxkvaddr < maxkvaddr; pmap_curmaxkvaddr += L1_S_SIZE) {
4830 1.1 matt
4831 1.134 thorpej l2b = pmap_grow_l2_bucket(kpm, pmap_curmaxkvaddr);
4832 1.134 thorpej KDASSERT(l2b != NULL);
4833 1.1 matt
4834 1.134 thorpej /* Distribute new L1 entry to all other L1s */
4835 1.134 thorpej SLIST_FOREACH(l1, &l1_list, l1_link) {
4836 1.134 thorpej pl1pd = &l1->l1_kva[L1_IDX(pmap_curmaxkvaddr)];
4837 1.134 thorpej *pl1pd = l2b->l2b_phys | L1_C_DOM(PMAP_DOMAIN_KERNEL) |
4838 1.134 thorpej L1_C_PROTO;
4839 1.134 thorpej PTE_SYNC(pl1pd);
4840 1.134 thorpej }
4841 1.1 matt }
4842 1.1 matt
4843 1.134 thorpej /*
4844 1.134 thorpej * flush out the cache, expensive but growkernel will happen so
4845 1.134 thorpej * rarely
4846 1.134 thorpej */
4847 1.134 thorpej cpu_dcache_wbinv_all();
4848 1.134 thorpej cpu_tlb_flushD();
4849 1.134 thorpej cpu_cpwait();
4850 1.134 thorpej
4851 1.172 chris mutex_exit(&kpm->pm_lock);
4852 1.134 thorpej splx(s);
4853 1.1 matt
4854 1.134 thorpej out:
4855 1.134 thorpej return (pmap_curmaxkvaddr);
4856 1.1 matt }
4857 1.1 matt
4858 1.134 thorpej /************************ Utility routines ****************************/
4859 1.1 matt
4860 1.134 thorpej /*
4861 1.134 thorpej * vector_page_setprot:
4862 1.134 thorpej *
4863 1.134 thorpej * Manipulate the protection of the vector page.
4864 1.134 thorpej */
4865 1.134 thorpej void
4866 1.134 thorpej vector_page_setprot(int prot)
4867 1.11 chris {
4868 1.134 thorpej struct l2_bucket *l2b;
4869 1.134 thorpej pt_entry_t *ptep;
4870 1.134 thorpej
4871 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), vector_page);
4872 1.134 thorpej KDASSERT(l2b != NULL);
4873 1.17 chris
4874 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(vector_page)];
4875 1.72 thorpej
4876 1.134 thorpej *ptep = (*ptep & ~L1_S_PROT_MASK) | L2_S_PROT(PTE_KERNEL, prot);
4877 1.134 thorpej PTE_SYNC(ptep);
4878 1.134 thorpej cpu_tlb_flushD_SE(vector_page);
4879 1.32 thorpej cpu_cpwait();
4880 1.17 chris }
4881 1.17 chris
4882 1.17 chris /*
4883 1.134 thorpej * Fetch pointers to the PDE/PTE for the given pmap/VA pair.
4884 1.160 thorpej * Returns true if the mapping exists, else false.
4885 1.134 thorpej *
4886 1.134 thorpej * NOTE: This function is only used by a couple of arm-specific modules.
4887 1.134 thorpej * It is not safe to take any pmap locks here, since we could be right
4888 1.134 thorpej * in the middle of debugging the pmap anyway...
4889 1.134 thorpej *
4890 1.160 thorpej * It is possible for this routine to return false even though a valid
4891 1.134 thorpej * mapping does exist. This is because we don't lock, so the metadata
4892 1.134 thorpej * state may be inconsistent.
4893 1.134 thorpej *
4894 1.134 thorpej * NOTE: We can return a NULL *ptp in the case where the L1 pde is
4895 1.134 thorpej * a "section" mapping.
4896 1.1 matt */
4897 1.159 thorpej bool
4898 1.134 thorpej pmap_get_pde_pte(pmap_t pm, vaddr_t va, pd_entry_t **pdp, pt_entry_t **ptp)
4899 1.1 matt {
4900 1.134 thorpej struct l2_dtable *l2;
4901 1.134 thorpej pd_entry_t *pl1pd, l1pd;
4902 1.134 thorpej pt_entry_t *ptep;
4903 1.134 thorpej u_short l1idx;
4904 1.134 thorpej
4905 1.134 thorpej if (pm->pm_l1 == NULL)
4906 1.174 matt return false;
4907 1.134 thorpej
4908 1.134 thorpej l1idx = L1_IDX(va);
4909 1.134 thorpej *pdp = pl1pd = &pm->pm_l1->l1_kva[l1idx];
4910 1.134 thorpej l1pd = *pl1pd;
4911 1.1 matt
4912 1.134 thorpej if (l1pte_section_p(l1pd)) {
4913 1.134 thorpej *ptp = NULL;
4914 1.174 matt return true;
4915 1.1 matt }
4916 1.1 matt
4917 1.134 thorpej if (pm->pm_l2 == NULL)
4918 1.174 matt return false;
4919 1.21 chris
4920 1.134 thorpej l2 = pm->pm_l2[L2_IDX(l1idx)];
4921 1.104 thorpej
4922 1.134 thorpej if (l2 == NULL ||
4923 1.134 thorpej (ptep = l2->l2_bucket[L2_BUCKET(l1idx)].l2b_kva) == NULL) {
4924 1.174 matt return false;
4925 1.29 rearnsha }
4926 1.21 chris
4927 1.134 thorpej *ptp = &ptep[l2pte_index(va)];
4928 1.174 matt return true;
4929 1.1 matt }
4930 1.1 matt
4931 1.159 thorpej bool
4932 1.134 thorpej pmap_get_pde(pmap_t pm, vaddr_t va, pd_entry_t **pdp)
4933 1.1 matt {
4934 1.134 thorpej u_short l1idx;
4935 1.1 matt
4936 1.134 thorpej if (pm->pm_l1 == NULL)
4937 1.174 matt return false;
4938 1.50 thorpej
4939 1.134 thorpej l1idx = L1_IDX(va);
4940 1.134 thorpej *pdp = &pm->pm_l1->l1_kva[l1idx];
4941 1.50 thorpej
4942 1.174 matt return true;
4943 1.1 matt }
4944 1.1 matt
4945 1.134 thorpej /************************ Bootstrapping routines ****************************/
4946 1.134 thorpej
4947 1.134 thorpej static void
4948 1.134 thorpej pmap_init_l1(struct l1_ttable *l1, pd_entry_t *l1pt)
4949 1.1 matt {
4950 1.134 thorpej int i;
4951 1.134 thorpej
4952 1.134 thorpej l1->l1_kva = l1pt;
4953 1.134 thorpej l1->l1_domain_use_count = 0;
4954 1.134 thorpej l1->l1_domain_first = 0;
4955 1.134 thorpej
4956 1.134 thorpej for (i = 0; i < PMAP_DOMAINS; i++)
4957 1.134 thorpej l1->l1_domain_free[i] = i + 1;
4958 1.1 matt
4959 1.134 thorpej /*
4960 1.134 thorpej * Copy the kernel's L1 entries to each new L1.
4961 1.134 thorpej */
4962 1.134 thorpej if (pmap_initialized)
4963 1.134 thorpej memcpy(l1pt, pmap_kernel()->pm_l1->l1_kva, L1_TABLE_SIZE);
4964 1.50 thorpej
4965 1.134 thorpej if (pmap_extract(pmap_kernel(), (vaddr_t)l1pt,
4966 1.160 thorpej &l1->l1_physaddr) == false)
4967 1.134 thorpej panic("pmap_init_l1: can't get PA of L1 at %p", l1pt);
4968 1.50 thorpej
4969 1.134 thorpej SLIST_INSERT_HEAD(&l1_list, l1, l1_link);
4970 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
4971 1.1 matt }
4972 1.1 matt
4973 1.50 thorpej /*
4974 1.134 thorpej * pmap_bootstrap() is called from the board-specific initarm() routine
4975 1.134 thorpej * once the kernel L1/L2 descriptors tables have been set up.
4976 1.134 thorpej *
4977 1.134 thorpej * This is a somewhat convoluted process since pmap bootstrap is, effectively,
4978 1.134 thorpej * spread over a number of disparate files/functions.
4979 1.50 thorpej *
4980 1.134 thorpej * We are passed the following parameters
4981 1.134 thorpej * - kernel_l1pt
4982 1.134 thorpej * This is a pointer to the base of the kernel's L1 translation table.
4983 1.134 thorpej * - vstart
4984 1.134 thorpej * 1MB-aligned start of managed kernel virtual memory.
4985 1.134 thorpej * - vend
4986 1.134 thorpej * 1MB-aligned end of managed kernel virtual memory.
4987 1.50 thorpej *
4988 1.134 thorpej * We use the first parameter to build the metadata (struct l1_ttable and
4989 1.134 thorpej * struct l2_dtable) necessary to track kernel mappings.
4990 1.50 thorpej */
4991 1.134 thorpej #define PMAP_STATIC_L2_SIZE 16
4992 1.134 thorpej void
4993 1.174 matt pmap_bootstrap(vaddr_t vstart, vaddr_t vend)
4994 1.1 matt {
4995 1.134 thorpej static struct l1_ttable static_l1;
4996 1.134 thorpej static struct l2_dtable static_l2[PMAP_STATIC_L2_SIZE];
4997 1.134 thorpej struct l1_ttable *l1 = &static_l1;
4998 1.134 thorpej struct l2_dtable *l2;
4999 1.134 thorpej struct l2_bucket *l2b;
5000 1.174 matt pd_entry_t *l1pt = (pd_entry_t *) kernel_l1pt.pv_va;
5001 1.134 thorpej pmap_t pm = pmap_kernel();
5002 1.134 thorpej pd_entry_t pde;
5003 1.134 thorpej pt_entry_t *ptep;
5004 1.2 matt paddr_t pa;
5005 1.134 thorpej vaddr_t va;
5006 1.134 thorpej vsize_t size;
5007 1.174 matt int nptes, l1idx, l2idx, l2next = 0;
5008 1.134 thorpej
5009 1.134 thorpej /*
5010 1.134 thorpej * Initialise the kernel pmap object
5011 1.134 thorpej */
5012 1.134 thorpej pm->pm_l1 = l1;
5013 1.134 thorpej pm->pm_domain = PMAP_DOMAIN_KERNEL;
5014 1.165 scw pm->pm_activated = true;
5015 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5016 1.172 chris UVM_OBJ_INIT(&pm->pm_obj, NULL, 1);
5017 1.134 thorpej
5018 1.134 thorpej /*
5019 1.134 thorpej * Scan the L1 translation table created by initarm() and create
5020 1.134 thorpej * the required metadata for all valid mappings found in it.
5021 1.134 thorpej */
5022 1.134 thorpej for (l1idx = 0; l1idx < (L1_TABLE_SIZE / sizeof(pd_entry_t)); l1idx++) {
5023 1.174 matt pde = l1pt[l1idx];
5024 1.134 thorpej
5025 1.134 thorpej /*
5026 1.134 thorpej * We're only interested in Coarse mappings.
5027 1.134 thorpej * pmap_extract() can deal with section mappings without
5028 1.134 thorpej * recourse to checking L2 metadata.
5029 1.134 thorpej */
5030 1.134 thorpej if ((pde & L1_TYPE_MASK) != L1_TYPE_C)
5031 1.134 thorpej continue;
5032 1.134 thorpej
5033 1.134 thorpej /*
5034 1.134 thorpej * Lookup the KVA of this L2 descriptor table
5035 1.134 thorpej */
5036 1.134 thorpej pa = (paddr_t)(pde & L1_C_ADDR_MASK);
5037 1.134 thorpej ptep = (pt_entry_t *)kernel_pt_lookup(pa);
5038 1.134 thorpej if (ptep == NULL) {
5039 1.134 thorpej panic("pmap_bootstrap: No L2 for va 0x%x, pa 0x%lx",
5040 1.134 thorpej (u_int)l1idx << L1_S_SHIFT, pa);
5041 1.134 thorpej }
5042 1.134 thorpej
5043 1.134 thorpej /*
5044 1.134 thorpej * Fetch the associated L2 metadata structure.
5045 1.134 thorpej * Allocate a new one if necessary.
5046 1.134 thorpej */
5047 1.134 thorpej if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
5048 1.134 thorpej if (l2next == PMAP_STATIC_L2_SIZE)
5049 1.134 thorpej panic("pmap_bootstrap: out of static L2s");
5050 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = l2 = &static_l2[l2next++];
5051 1.134 thorpej }
5052 1.134 thorpej
5053 1.134 thorpej /*
5054 1.134 thorpej * One more L1 slot tracked...
5055 1.134 thorpej */
5056 1.134 thorpej l2->l2_occupancy++;
5057 1.134 thorpej
5058 1.134 thorpej /*
5059 1.134 thorpej * Fill in the details of the L2 descriptor in the
5060 1.134 thorpej * appropriate bucket.
5061 1.134 thorpej */
5062 1.134 thorpej l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
5063 1.134 thorpej l2b->l2b_kva = ptep;
5064 1.134 thorpej l2b->l2b_phys = pa;
5065 1.134 thorpej l2b->l2b_l1idx = l1idx;
5066 1.1 matt
5067 1.134 thorpej /*
5068 1.134 thorpej * Establish an initial occupancy count for this descriptor
5069 1.134 thorpej */
5070 1.134 thorpej for (l2idx = 0;
5071 1.134 thorpej l2idx < (L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
5072 1.134 thorpej l2idx++) {
5073 1.134 thorpej if ((ptep[l2idx] & L2_TYPE_MASK) != L2_TYPE_INV) {
5074 1.134 thorpej l2b->l2b_occupancy++;
5075 1.134 thorpej }
5076 1.134 thorpej }
5077 1.1 matt
5078 1.134 thorpej /*
5079 1.134 thorpej * Make sure the descriptor itself has the correct cache mode.
5080 1.146 jdolecek * If not, fix it, but whine about the problem. Port-meisters
5081 1.134 thorpej * should consider this a clue to fix up their initarm()
5082 1.134 thorpej * function. :)
5083 1.134 thorpej */
5084 1.174 matt if (pmap_set_pt_cache_mode(l1pt, (vaddr_t)ptep)) {
5085 1.134 thorpej printf("pmap_bootstrap: WARNING! wrong cache mode for "
5086 1.134 thorpej "L2 pte @ %p\n", ptep);
5087 1.134 thorpej }
5088 1.134 thorpej }
5089 1.61 thorpej
5090 1.134 thorpej /*
5091 1.134 thorpej * Ensure the primary (kernel) L1 has the correct cache mode for
5092 1.134 thorpej * a page table. Bitch if it is not correctly set.
5093 1.134 thorpej */
5094 1.174 matt for (va = (vaddr_t)l1pt;
5095 1.174 matt va < ((vaddr_t)l1pt + L1_TABLE_SIZE); va += PAGE_SIZE) {
5096 1.174 matt if (pmap_set_pt_cache_mode(l1pt, va))
5097 1.134 thorpej printf("pmap_bootstrap: WARNING! wrong cache mode for "
5098 1.134 thorpej "primary L1 @ 0x%lx\n", va);
5099 1.1 matt }
5100 1.1 matt
5101 1.134 thorpej cpu_dcache_wbinv_all();
5102 1.134 thorpej cpu_tlb_flushID();
5103 1.134 thorpej cpu_cpwait();
5104 1.1 matt
5105 1.113 thorpej /*
5106 1.134 thorpej * now we allocate the "special" VAs which are used for tmp mappings
5107 1.134 thorpej * by the pmap (and other modules). we allocate the VAs by advancing
5108 1.134 thorpej * virtual_avail (note that there are no pages mapped at these VAs).
5109 1.134 thorpej *
5110 1.134 thorpej * Managed KVM space start from wherever initarm() tells us.
5111 1.113 thorpej */
5112 1.134 thorpej virtual_avail = vstart;
5113 1.134 thorpej virtual_end = vend;
5114 1.113 thorpej
5115 1.174 matt #ifdef PMAP_CACHE_VIPT
5116 1.174 matt /*
5117 1.174 matt * If we have a VIPT cache, we need one page/pte per possible alias
5118 1.174 matt * page so we won't violate cache aliasing rules.
5119 1.174 matt */
5120 1.174 matt virtual_avail = (virtual_avail + arm_cache_prefer_mask) & ~arm_cache_prefer_mask;
5121 1.174 matt nptes = (arm_cache_prefer_mask >> PGSHIFT) + 1;
5122 1.174 matt #else
5123 1.174 matt nptes = 1;
5124 1.174 matt #endif
5125 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &csrcp, &csrc_pte);
5126 1.174 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)csrc_pte);
5127 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &cdstp, &cdst_pte);
5128 1.174 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)cdst_pte);
5129 1.183 matt pmap_alloc_specials(&virtual_avail, nptes, &memhook, NULL);
5130 1.134 thorpej pmap_alloc_specials(&virtual_avail, round_page(MSGBUFSIZE) / PAGE_SIZE,
5131 1.139 matt (void *)&msgbufaddr, NULL);
5132 1.134 thorpej
5133 1.134 thorpej /*
5134 1.134 thorpej * Allocate a range of kernel virtual address space to be used
5135 1.134 thorpej * for L2 descriptor tables and metadata allocation in
5136 1.134 thorpej * pmap_growkernel().
5137 1.134 thorpej */
5138 1.134 thorpej size = ((virtual_end - pmap_curmaxkvaddr) + L1_S_OFFSET) / L1_S_SIZE;
5139 1.134 thorpej pmap_alloc_specials(&virtual_avail,
5140 1.134 thorpej round_page(size * L2_TABLE_SIZE_REAL) / PAGE_SIZE,
5141 1.134 thorpej &pmap_kernel_l2ptp_kva, NULL);
5142 1.1 matt
5143 1.134 thorpej size = (size + (L2_BUCKET_SIZE - 1)) / L2_BUCKET_SIZE;
5144 1.134 thorpej pmap_alloc_specials(&virtual_avail,
5145 1.134 thorpej round_page(size * sizeof(struct l2_dtable)) / PAGE_SIZE,
5146 1.134 thorpej &pmap_kernel_l2dtable_kva, NULL);
5147 1.1 matt
5148 1.134 thorpej /*
5149 1.134 thorpej * init the static-global locks and global pmap list.
5150 1.134 thorpej */
5151 1.166 ad /* spinlockinit(&pmap_main_lock, "pmaplk", 0); */
5152 1.1 matt
5153 1.134 thorpej /*
5154 1.134 thorpej * We can now initialise the first L1's metadata.
5155 1.134 thorpej */
5156 1.134 thorpej SLIST_INIT(&l1_list);
5157 1.134 thorpej TAILQ_INIT(&l1_lru_list);
5158 1.134 thorpej simple_lock_init(&l1_lru_lock);
5159 1.174 matt pmap_init_l1(l1, l1pt);
5160 1.1 matt
5161 1.165 scw /* Set up vector page L1 details, if necessary */
5162 1.165 scw if (vector_page < KERNEL_BASE) {
5163 1.165 scw pm->pm_pl1vec = &pm->pm_l1->l1_kva[L1_IDX(vector_page)];
5164 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
5165 1.165 scw pm->pm_l1vec = l2b->l2b_phys | L1_C_PROTO |
5166 1.165 scw L1_C_DOM(pm->pm_domain);
5167 1.165 scw } else
5168 1.165 scw pm->pm_pl1vec = NULL;
5169 1.165 scw
5170 1.1 matt /*
5171 1.168 ad * Initialize the pmap cache
5172 1.1 matt */
5173 1.168 ad pool_cache_bootstrap(&pmap_cache, sizeof(struct pmap), 0, 0, 0,
5174 1.168 ad "pmappl", NULL, IPL_NONE, pmap_pmap_ctor, NULL, NULL);
5175 1.134 thorpej LIST_INIT(&pmap_pmaps);
5176 1.134 thorpej LIST_INSERT_HEAD(&pmap_pmaps, pm, pm_list);
5177 1.1 matt
5178 1.134 thorpej /*
5179 1.134 thorpej * Initialize the pv pool.
5180 1.134 thorpej */
5181 1.134 thorpej pool_init(&pmap_pv_pool, sizeof(struct pv_entry), 0, 0, 0, "pvepl",
5182 1.162 ad &pmap_bootstrap_pv_allocator, IPL_NONE);
5183 1.29 rearnsha
5184 1.134 thorpej /*
5185 1.134 thorpej * Initialize the L2 dtable pool and cache.
5186 1.134 thorpej */
5187 1.168 ad pool_cache_bootstrap(&pmap_l2dtable_cache, sizeof(struct l2_dtable), 0,
5188 1.168 ad 0, 0, "l2dtblpl", NULL, IPL_NONE, pmap_l2dtable_ctor, NULL, NULL);
5189 1.1 matt
5190 1.134 thorpej /*
5191 1.134 thorpej * Initialise the L2 descriptor table pool and cache
5192 1.134 thorpej */
5193 1.168 ad pool_cache_bootstrap(&pmap_l2ptp_cache, L2_TABLE_SIZE_REAL, 0,
5194 1.168 ad L2_TABLE_SIZE_REAL, 0, "l2ptppl", NULL, IPL_NONE,
5195 1.134 thorpej pmap_l2ptp_ctor, NULL, NULL);
5196 1.61 thorpej
5197 1.134 thorpej cpu_dcache_wbinv_all();
5198 1.1 matt }
5199 1.1 matt
5200 1.134 thorpej static int
5201 1.134 thorpej pmap_set_pt_cache_mode(pd_entry_t *kl1, vaddr_t va)
5202 1.1 matt {
5203 1.134 thorpej pd_entry_t *pdep, pde;
5204 1.134 thorpej pt_entry_t *ptep, pte;
5205 1.134 thorpej vaddr_t pa;
5206 1.134 thorpej int rv = 0;
5207 1.134 thorpej
5208 1.134 thorpej /*
5209 1.134 thorpej * Make sure the descriptor itself has the correct cache mode
5210 1.134 thorpej */
5211 1.134 thorpej pdep = &kl1[L1_IDX(va)];
5212 1.134 thorpej pde = *pdep;
5213 1.134 thorpej
5214 1.134 thorpej if (l1pte_section_p(pde)) {
5215 1.134 thorpej if ((pde & L1_S_CACHE_MASK) != pte_l1_s_cache_mode_pt) {
5216 1.134 thorpej *pdep = (pde & ~L1_S_CACHE_MASK) |
5217 1.134 thorpej pte_l1_s_cache_mode_pt;
5218 1.134 thorpej PTE_SYNC(pdep);
5219 1.134 thorpej cpu_dcache_wbinv_range((vaddr_t)pdep, sizeof(*pdep));
5220 1.134 thorpej rv = 1;
5221 1.134 thorpej }
5222 1.134 thorpej } else {
5223 1.134 thorpej pa = (paddr_t)(pde & L1_C_ADDR_MASK);
5224 1.134 thorpej ptep = (pt_entry_t *)kernel_pt_lookup(pa);
5225 1.134 thorpej if (ptep == NULL)
5226 1.134 thorpej panic("pmap_bootstrap: No L2 for L2 @ va %p\n", ptep);
5227 1.134 thorpej
5228 1.134 thorpej ptep = &ptep[l2pte_index(va)];
5229 1.134 thorpej pte = *ptep;
5230 1.134 thorpej if ((pte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
5231 1.134 thorpej *ptep = (pte & ~L2_S_CACHE_MASK) |
5232 1.134 thorpej pte_l2_s_cache_mode_pt;
5233 1.134 thorpej PTE_SYNC(ptep);
5234 1.134 thorpej cpu_dcache_wbinv_range((vaddr_t)ptep, sizeof(*ptep));
5235 1.134 thorpej rv = 1;
5236 1.134 thorpej }
5237 1.134 thorpej }
5238 1.134 thorpej
5239 1.134 thorpej return (rv);
5240 1.134 thorpej }
5241 1.1 matt
5242 1.134 thorpej static void
5243 1.134 thorpej pmap_alloc_specials(vaddr_t *availp, int pages, vaddr_t *vap, pt_entry_t **ptep)
5244 1.134 thorpej {
5245 1.134 thorpej vaddr_t va = *availp;
5246 1.134 thorpej struct l2_bucket *l2b;
5247 1.1 matt
5248 1.134 thorpej if (ptep) {
5249 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
5250 1.134 thorpej if (l2b == NULL)
5251 1.134 thorpej panic("pmap_alloc_specials: no l2b for 0x%lx", va);
5252 1.62 thorpej
5253 1.134 thorpej if (ptep)
5254 1.134 thorpej *ptep = &l2b->l2b_kva[l2pte_index(va)];
5255 1.1 matt }
5256 1.1 matt
5257 1.134 thorpej *vap = va;
5258 1.134 thorpej *availp = va + (PAGE_SIZE * pages);
5259 1.134 thorpej }
5260 1.134 thorpej
5261 1.134 thorpej void
5262 1.134 thorpej pmap_init(void)
5263 1.134 thorpej {
5264 1.134 thorpej extern int physmem;
5265 1.1 matt
5266 1.113 thorpej /*
5267 1.134 thorpej * Set the available memory vars - These do not map to real memory
5268 1.134 thorpej * addresses and cannot as the physical memory is fragmented.
5269 1.134 thorpej * They are used by ps for %mem calculations.
5270 1.134 thorpej * One could argue whether this should be the entire memory or just
5271 1.134 thorpej * the memory that is useable in a user process.
5272 1.113 thorpej */
5273 1.134 thorpej avail_start = 0;
5274 1.134 thorpej avail_end = physmem * PAGE_SIZE;
5275 1.63 thorpej
5276 1.1 matt /*
5277 1.134 thorpej * Now we need to free enough pv_entry structures to allow us to get
5278 1.134 thorpej * the kmem_map/kmem_object allocated and inited (done after this
5279 1.134 thorpej * function is finished). to do this we allocate one bootstrap page out
5280 1.134 thorpej * of kernel_map and use it to provide an initial pool of pv_entry
5281 1.134 thorpej * structures. we never free this page.
5282 1.1 matt */
5283 1.134 thorpej pool_setlowat(&pmap_pv_pool,
5284 1.134 thorpej (PAGE_SIZE / sizeof(struct pv_entry)) * 2);
5285 1.62 thorpej
5286 1.160 thorpej pmap_initialized = true;
5287 1.1 matt }
5288 1.17 chris
5289 1.134 thorpej static vaddr_t last_bootstrap_page = 0;
5290 1.134 thorpej static void *free_bootstrap_pages = NULL;
5291 1.1 matt
5292 1.134 thorpej static void *
5293 1.134 thorpej pmap_bootstrap_pv_page_alloc(struct pool *pp, int flags)
5294 1.1 matt {
5295 1.134 thorpej extern void *pool_page_alloc(struct pool *, int);
5296 1.134 thorpej vaddr_t new_page;
5297 1.134 thorpej void *rv;
5298 1.134 thorpej
5299 1.134 thorpej if (pmap_initialized)
5300 1.134 thorpej return (pool_page_alloc(pp, flags));
5301 1.134 thorpej
5302 1.134 thorpej if (free_bootstrap_pages) {
5303 1.134 thorpej rv = free_bootstrap_pages;
5304 1.134 thorpej free_bootstrap_pages = *((void **)rv);
5305 1.134 thorpej return (rv);
5306 1.134 thorpej }
5307 1.134 thorpej
5308 1.151 yamt new_page = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
5309 1.151 yamt UVM_KMF_WIRED | ((flags & PR_WAITOK) ? 0 : UVM_KMF_NOWAIT));
5310 1.1 matt
5311 1.134 thorpej KASSERT(new_page > last_bootstrap_page);
5312 1.134 thorpej last_bootstrap_page = new_page;
5313 1.134 thorpej return ((void *)new_page);
5314 1.17 chris }
5315 1.17 chris
5316 1.134 thorpej static void
5317 1.134 thorpej pmap_bootstrap_pv_page_free(struct pool *pp, void *v)
5318 1.17 chris {
5319 1.134 thorpej extern void pool_page_free(struct pool *, void *);
5320 1.17 chris
5321 1.150 joff if ((vaddr_t)v <= last_bootstrap_page) {
5322 1.150 joff *((void **)v) = free_bootstrap_pages;
5323 1.150 joff free_bootstrap_pages = v;
5324 1.134 thorpej return;
5325 1.134 thorpej }
5326 1.114 thorpej
5327 1.150 joff if (pmap_initialized) {
5328 1.150 joff pool_page_free(pp, v);
5329 1.134 thorpej return;
5330 1.57 thorpej }
5331 1.17 chris }
5332 1.17 chris
5333 1.17 chris /*
5334 1.134 thorpej * pmap_postinit()
5335 1.17 chris *
5336 1.134 thorpej * This routine is called after the vm and kmem subsystems have been
5337 1.134 thorpej * initialised. This allows the pmap code to perform any initialisation
5338 1.134 thorpej * that can only be done one the memory allocation is in place.
5339 1.17 chris */
5340 1.134 thorpej void
5341 1.134 thorpej pmap_postinit(void)
5342 1.17 chris {
5343 1.134 thorpej extern paddr_t physical_start, physical_end;
5344 1.134 thorpej struct l2_bucket *l2b;
5345 1.134 thorpej struct l1_ttable *l1;
5346 1.134 thorpej struct pglist plist;
5347 1.134 thorpej struct vm_page *m;
5348 1.134 thorpej pd_entry_t *pl1pt;
5349 1.134 thorpej pt_entry_t *ptep, pte;
5350 1.134 thorpej vaddr_t va, eva;
5351 1.134 thorpej u_int loop, needed;
5352 1.134 thorpej int error;
5353 1.114 thorpej
5354 1.169 matt pool_cache_setlowat(&pmap_l2ptp_cache,
5355 1.134 thorpej (PAGE_SIZE / L2_TABLE_SIZE_REAL) * 4);
5356 1.169 matt pool_cache_setlowat(&pmap_l2dtable_cache,
5357 1.134 thorpej (PAGE_SIZE / sizeof(struct l2_dtable)) * 2);
5358 1.17 chris
5359 1.134 thorpej needed = (maxproc / PMAP_DOMAINS) + ((maxproc % PMAP_DOMAINS) ? 1 : 0);
5360 1.134 thorpej needed -= 1;
5361 1.48 chris
5362 1.134 thorpej l1 = malloc(sizeof(*l1) * needed, M_VMPMAP, M_WAITOK);
5363 1.48 chris
5364 1.134 thorpej for (loop = 0; loop < needed; loop++, l1++) {
5365 1.134 thorpej /* Allocate a L1 page table */
5366 1.151 yamt va = uvm_km_alloc(kernel_map, L1_TABLE_SIZE, 0, UVM_KMF_VAONLY);
5367 1.134 thorpej if (va == 0)
5368 1.134 thorpej panic("Cannot allocate L1 KVM");
5369 1.134 thorpej
5370 1.134 thorpej error = uvm_pglistalloc(L1_TABLE_SIZE, physical_start,
5371 1.134 thorpej physical_end, L1_TABLE_SIZE, 0, &plist, 1, M_WAITOK);
5372 1.134 thorpej if (error)
5373 1.134 thorpej panic("Cannot allocate L1 physical pages");
5374 1.134 thorpej
5375 1.134 thorpej m = TAILQ_FIRST(&plist);
5376 1.134 thorpej eva = va + L1_TABLE_SIZE;
5377 1.134 thorpej pl1pt = (pd_entry_t *)va;
5378 1.48 chris
5379 1.134 thorpej while (m && va < eva) {
5380 1.134 thorpej paddr_t pa = VM_PAGE_TO_PHYS(m);
5381 1.48 chris
5382 1.182 matt pmap_kenter_pa(va, pa,
5383 1.182 matt VM_PROT_READ|VM_PROT_WRITE|PMAP_KMPAGE);
5384 1.48 chris
5385 1.48 chris /*
5386 1.134 thorpej * Make sure the L1 descriptor table is mapped
5387 1.134 thorpej * with the cache-mode set to write-through.
5388 1.48 chris */
5389 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
5390 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
5391 1.134 thorpej pte = *ptep;
5392 1.134 thorpej pte = (pte & ~L2_S_CACHE_MASK) | pte_l2_s_cache_mode_pt;
5393 1.134 thorpej *ptep = pte;
5394 1.134 thorpej PTE_SYNC(ptep);
5395 1.134 thorpej cpu_tlb_flushD_SE(va);
5396 1.48 chris
5397 1.134 thorpej va += PAGE_SIZE;
5398 1.176 ad m = TAILQ_NEXT(m, pageq.queue);
5399 1.48 chris }
5400 1.48 chris
5401 1.134 thorpej #ifdef DIAGNOSTIC
5402 1.134 thorpej if (m)
5403 1.134 thorpej panic("pmap_alloc_l1pt: pglist not empty");
5404 1.134 thorpej #endif /* DIAGNOSTIC */
5405 1.48 chris
5406 1.134 thorpej pmap_init_l1(l1, pl1pt);
5407 1.48 chris }
5408 1.48 chris
5409 1.134 thorpej #ifdef DEBUG
5410 1.134 thorpej printf("pmap_postinit: Allocated %d static L1 descriptor tables\n",
5411 1.134 thorpej needed);
5412 1.134 thorpej #endif
5413 1.48 chris }
5414 1.48 chris
5415 1.76 thorpej /*
5416 1.134 thorpej * Note that the following routines are used by board-specific initialisation
5417 1.134 thorpej * code to configure the initial kernel page tables.
5418 1.134 thorpej *
5419 1.134 thorpej * If ARM32_NEW_VM_LAYOUT is *not* defined, they operate on the assumption that
5420 1.134 thorpej * L2 page-table pages are 4KB in size and use 4 L1 slots. This mimics the
5421 1.134 thorpej * behaviour of the old pmap, and provides an easy migration path for
5422 1.134 thorpej * initial bring-up of the new pmap on existing ports. Fortunately,
5423 1.134 thorpej * pmap_bootstrap() compensates for this hackery. This is only a stop-gap and
5424 1.134 thorpej * will be deprecated.
5425 1.76 thorpej *
5426 1.134 thorpej * If ARM32_NEW_VM_LAYOUT *is* defined, these functions deal with 1KB L2 page
5427 1.134 thorpej * tables.
5428 1.76 thorpej */
5429 1.40 thorpej
5430 1.40 thorpej /*
5431 1.46 thorpej * This list exists for the benefit of pmap_map_chunk(). It keeps track
5432 1.46 thorpej * of the kernel L2 tables during bootstrap, so that pmap_map_chunk() can
5433 1.46 thorpej * find them as necessary.
5434 1.46 thorpej *
5435 1.134 thorpej * Note that the data on this list MUST remain valid after initarm() returns,
5436 1.134 thorpej * as pmap_bootstrap() uses it to contruct L2 table metadata.
5437 1.46 thorpej */
5438 1.46 thorpej SLIST_HEAD(, pv_addr) kernel_pt_list = SLIST_HEAD_INITIALIZER(kernel_pt_list);
5439 1.46 thorpej
5440 1.46 thorpej static vaddr_t
5441 1.46 thorpej kernel_pt_lookup(paddr_t pa)
5442 1.46 thorpej {
5443 1.46 thorpej pv_addr_t *pv;
5444 1.46 thorpej
5445 1.46 thorpej SLIST_FOREACH(pv, &kernel_pt_list, pv_list) {
5446 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5447 1.134 thorpej if (pv->pv_pa == (pa & ~PGOFSET))
5448 1.134 thorpej return (pv->pv_va | (pa & PGOFSET));
5449 1.134 thorpej #else
5450 1.46 thorpej if (pv->pv_pa == pa)
5451 1.46 thorpej return (pv->pv_va);
5452 1.134 thorpej #endif
5453 1.46 thorpej }
5454 1.46 thorpej return (0);
5455 1.46 thorpej }
5456 1.46 thorpej
5457 1.46 thorpej /*
5458 1.40 thorpej * pmap_map_section:
5459 1.40 thorpej *
5460 1.40 thorpej * Create a single section mapping.
5461 1.40 thorpej */
5462 1.40 thorpej void
5463 1.40 thorpej pmap_map_section(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
5464 1.40 thorpej {
5465 1.40 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
5466 1.134 thorpej pd_entry_t fl;
5467 1.40 thorpej
5468 1.81 thorpej KASSERT(((va | pa) & L1_S_OFFSET) == 0);
5469 1.40 thorpej
5470 1.134 thorpej switch (cache) {
5471 1.134 thorpej case PTE_NOCACHE:
5472 1.134 thorpej default:
5473 1.134 thorpej fl = 0;
5474 1.134 thorpej break;
5475 1.134 thorpej
5476 1.134 thorpej case PTE_CACHE:
5477 1.134 thorpej fl = pte_l1_s_cache_mode;
5478 1.134 thorpej break;
5479 1.134 thorpej
5480 1.134 thorpej case PTE_PAGETABLE:
5481 1.134 thorpej fl = pte_l1_s_cache_mode_pt;
5482 1.134 thorpej break;
5483 1.134 thorpej }
5484 1.134 thorpej
5485 1.83 thorpej pde[va >> L1_S_SHIFT] = L1_S_PROTO | pa |
5486 1.134 thorpej L1_S_PROT(PTE_KERNEL, prot) | fl | L1_S_DOM(PMAP_DOMAIN_KERNEL);
5487 1.134 thorpej PTE_SYNC(&pde[va >> L1_S_SHIFT]);
5488 1.41 thorpej }
5489 1.41 thorpej
5490 1.41 thorpej /*
5491 1.41 thorpej * pmap_map_entry:
5492 1.41 thorpej *
5493 1.41 thorpej * Create a single page mapping.
5494 1.41 thorpej */
5495 1.41 thorpej void
5496 1.47 thorpej pmap_map_entry(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
5497 1.41 thorpej {
5498 1.47 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
5499 1.134 thorpej pt_entry_t fl;
5500 1.47 thorpej pt_entry_t *pte;
5501 1.41 thorpej
5502 1.41 thorpej KASSERT(((va | pa) & PGOFSET) == 0);
5503 1.41 thorpej
5504 1.134 thorpej switch (cache) {
5505 1.134 thorpej case PTE_NOCACHE:
5506 1.134 thorpej default:
5507 1.134 thorpej fl = 0;
5508 1.134 thorpej break;
5509 1.134 thorpej
5510 1.134 thorpej case PTE_CACHE:
5511 1.134 thorpej fl = pte_l2_s_cache_mode;
5512 1.134 thorpej break;
5513 1.134 thorpej
5514 1.134 thorpej case PTE_PAGETABLE:
5515 1.134 thorpej fl = pte_l2_s_cache_mode_pt;
5516 1.134 thorpej break;
5517 1.134 thorpej }
5518 1.134 thorpej
5519 1.81 thorpej if ((pde[va >> L1_S_SHIFT] & L1_TYPE_MASK) != L1_TYPE_C)
5520 1.47 thorpej panic("pmap_map_entry: no L2 table for VA 0x%08lx", va);
5521 1.47 thorpej
5522 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5523 1.47 thorpej pte = (pt_entry_t *)
5524 1.81 thorpej kernel_pt_lookup(pde[va >> L1_S_SHIFT] & L2_S_FRAME);
5525 1.134 thorpej #else
5526 1.134 thorpej pte = (pt_entry_t *) kernel_pt_lookup(pde[L1_IDX(va)] & L1_C_ADDR_MASK);
5527 1.134 thorpej #endif
5528 1.47 thorpej if (pte == NULL)
5529 1.47 thorpej panic("pmap_map_entry: can't find L2 table for VA 0x%08lx", va);
5530 1.47 thorpej
5531 1.174 matt fl |= L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot);
5532 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5533 1.174 matt pte += (va >> PGSHIFT) & 0x3ff;
5534 1.134 thorpej #else
5535 1.174 matt pte += l2pte_index(va);
5536 1.134 thorpej L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) | fl;
5537 1.134 thorpej #endif
5538 1.174 matt *pte = fl;
5539 1.174 matt PTE_SYNC(pte);
5540 1.42 thorpej }
5541 1.42 thorpej
5542 1.42 thorpej /*
5543 1.42 thorpej * pmap_link_l2pt:
5544 1.42 thorpej *
5545 1.134 thorpej * Link the L2 page table specified by "l2pv" into the L1
5546 1.42 thorpej * page table at the slot for "va".
5547 1.42 thorpej */
5548 1.42 thorpej void
5549 1.46 thorpej pmap_link_l2pt(vaddr_t l1pt, vaddr_t va, pv_addr_t *l2pv)
5550 1.42 thorpej {
5551 1.134 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt, proto;
5552 1.81 thorpej u_int slot = va >> L1_S_SHIFT;
5553 1.42 thorpej
5554 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5555 1.134 thorpej KASSERT((va & ((L1_S_SIZE * 4) - 1)) == 0);
5556 1.46 thorpej KASSERT((l2pv->pv_pa & PGOFSET) == 0);
5557 1.134 thorpej #endif
5558 1.46 thorpej
5559 1.134 thorpej proto = L1_S_DOM(PMAP_DOMAIN_KERNEL) | L1_C_PROTO;
5560 1.134 thorpej
5561 1.134 thorpej pde[slot + 0] = proto | (l2pv->pv_pa + 0x000);
5562 1.134 thorpej #ifdef ARM32_NEW_VM_LAYOUT
5563 1.134 thorpej PTE_SYNC(&pde[slot]);
5564 1.134 thorpej #else
5565 1.134 thorpej pde[slot + 1] = proto | (l2pv->pv_pa + 0x400);
5566 1.134 thorpej pde[slot + 2] = proto | (l2pv->pv_pa + 0x800);
5567 1.134 thorpej pde[slot + 3] = proto | (l2pv->pv_pa + 0xc00);
5568 1.134 thorpej PTE_SYNC_RANGE(&pde[slot + 0], 4);
5569 1.134 thorpej #endif
5570 1.42 thorpej
5571 1.46 thorpej SLIST_INSERT_HEAD(&kernel_pt_list, l2pv, pv_list);
5572 1.43 thorpej }
5573 1.43 thorpej
5574 1.43 thorpej /*
5575 1.43 thorpej * pmap_map_chunk:
5576 1.43 thorpej *
5577 1.43 thorpej * Map a chunk of memory using the most efficient mappings
5578 1.43 thorpej * possible (section, large page, small page) into the
5579 1.43 thorpej * provided L1 and L2 tables at the specified virtual address.
5580 1.43 thorpej */
5581 1.43 thorpej vsize_t
5582 1.46 thorpej pmap_map_chunk(vaddr_t l1pt, vaddr_t va, paddr_t pa, vsize_t size,
5583 1.46 thorpej int prot, int cache)
5584 1.43 thorpej {
5585 1.43 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
5586 1.134 thorpej pt_entry_t *pte, f1, f2s, f2l;
5587 1.43 thorpej vsize_t resid;
5588 1.134 thorpej int i;
5589 1.43 thorpej
5590 1.130 thorpej resid = (size + (PAGE_SIZE - 1)) & ~(PAGE_SIZE - 1);
5591 1.43 thorpej
5592 1.44 thorpej if (l1pt == 0)
5593 1.44 thorpej panic("pmap_map_chunk: no L1 table provided");
5594 1.44 thorpej
5595 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5596 1.43 thorpej printf("pmap_map_chunk: pa=0x%lx va=0x%lx size=0x%lx resid=0x%lx "
5597 1.43 thorpej "prot=0x%x cache=%d\n", pa, va, size, resid, prot, cache);
5598 1.43 thorpej #endif
5599 1.43 thorpej
5600 1.134 thorpej switch (cache) {
5601 1.134 thorpej case PTE_NOCACHE:
5602 1.134 thorpej default:
5603 1.134 thorpej f1 = 0;
5604 1.134 thorpej f2l = 0;
5605 1.134 thorpej f2s = 0;
5606 1.134 thorpej break;
5607 1.134 thorpej
5608 1.134 thorpej case PTE_CACHE:
5609 1.134 thorpej f1 = pte_l1_s_cache_mode;
5610 1.134 thorpej f2l = pte_l2_l_cache_mode;
5611 1.134 thorpej f2s = pte_l2_s_cache_mode;
5612 1.134 thorpej break;
5613 1.134 thorpej
5614 1.134 thorpej case PTE_PAGETABLE:
5615 1.134 thorpej f1 = pte_l1_s_cache_mode_pt;
5616 1.134 thorpej f2l = pte_l2_l_cache_mode_pt;
5617 1.134 thorpej f2s = pte_l2_s_cache_mode_pt;
5618 1.134 thorpej break;
5619 1.134 thorpej }
5620 1.134 thorpej
5621 1.43 thorpej size = resid;
5622 1.43 thorpej
5623 1.43 thorpej while (resid > 0) {
5624 1.43 thorpej /* See if we can use a section mapping. */
5625 1.134 thorpej if (L1_S_MAPPABLE_P(va, pa, resid)) {
5626 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5627 1.43 thorpej printf("S");
5628 1.43 thorpej #endif
5629 1.83 thorpej pde[va >> L1_S_SHIFT] = L1_S_PROTO | pa |
5630 1.134 thorpej L1_S_PROT(PTE_KERNEL, prot) | f1 |
5631 1.134 thorpej L1_S_DOM(PMAP_DOMAIN_KERNEL);
5632 1.134 thorpej PTE_SYNC(&pde[va >> L1_S_SHIFT]);
5633 1.81 thorpej va += L1_S_SIZE;
5634 1.81 thorpej pa += L1_S_SIZE;
5635 1.81 thorpej resid -= L1_S_SIZE;
5636 1.43 thorpej continue;
5637 1.43 thorpej }
5638 1.45 thorpej
5639 1.45 thorpej /*
5640 1.45 thorpej * Ok, we're going to use an L2 table. Make sure
5641 1.45 thorpej * one is actually in the corresponding L1 slot
5642 1.45 thorpej * for the current VA.
5643 1.45 thorpej */
5644 1.81 thorpej if ((pde[va >> L1_S_SHIFT] & L1_TYPE_MASK) != L1_TYPE_C)
5645 1.46 thorpej panic("pmap_map_chunk: no L2 table for VA 0x%08lx", va);
5646 1.46 thorpej
5647 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5648 1.46 thorpej pte = (pt_entry_t *)
5649 1.81 thorpej kernel_pt_lookup(pde[va >> L1_S_SHIFT] & L2_S_FRAME);
5650 1.134 thorpej #else
5651 1.134 thorpej pte = (pt_entry_t *) kernel_pt_lookup(
5652 1.134 thorpej pde[L1_IDX(va)] & L1_C_ADDR_MASK);
5653 1.134 thorpej #endif
5654 1.46 thorpej if (pte == NULL)
5655 1.46 thorpej panic("pmap_map_chunk: can't find L2 table for VA"
5656 1.46 thorpej "0x%08lx", va);
5657 1.43 thorpej
5658 1.43 thorpej /* See if we can use a L2 large page mapping. */
5659 1.134 thorpej if (L2_L_MAPPABLE_P(va, pa, resid)) {
5660 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5661 1.43 thorpej printf("L");
5662 1.43 thorpej #endif
5663 1.43 thorpej for (i = 0; i < 16; i++) {
5664 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5665 1.43 thorpej pte[((va >> PGSHIFT) & 0x3f0) + i] =
5666 1.83 thorpej L2_L_PROTO | pa |
5667 1.134 thorpej L2_L_PROT(PTE_KERNEL, prot) | f2l;
5668 1.134 thorpej PTE_SYNC(&pte[((va >> PGSHIFT) & 0x3f0) + i]);
5669 1.134 thorpej #else
5670 1.134 thorpej pte[l2pte_index(va) + i] =
5671 1.134 thorpej L2_L_PROTO | pa |
5672 1.134 thorpej L2_L_PROT(PTE_KERNEL, prot) | f2l;
5673 1.134 thorpej PTE_SYNC(&pte[l2pte_index(va) + i]);
5674 1.134 thorpej #endif
5675 1.43 thorpej }
5676 1.81 thorpej va += L2_L_SIZE;
5677 1.81 thorpej pa += L2_L_SIZE;
5678 1.81 thorpej resid -= L2_L_SIZE;
5679 1.43 thorpej continue;
5680 1.43 thorpej }
5681 1.43 thorpej
5682 1.43 thorpej /* Use a small page mapping. */
5683 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5684 1.43 thorpej printf("P");
5685 1.43 thorpej #endif
5686 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5687 1.134 thorpej pte[(va >> PGSHIFT) & 0x3ff] =
5688 1.134 thorpej L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) | f2s;
5689 1.134 thorpej PTE_SYNC(&pte[(va >> PGSHIFT) & 0x3ff]);
5690 1.134 thorpej #else
5691 1.134 thorpej pte[l2pte_index(va)] =
5692 1.134 thorpej L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) | f2s;
5693 1.134 thorpej PTE_SYNC(&pte[l2pte_index(va)]);
5694 1.134 thorpej #endif
5695 1.130 thorpej va += PAGE_SIZE;
5696 1.130 thorpej pa += PAGE_SIZE;
5697 1.130 thorpej resid -= PAGE_SIZE;
5698 1.43 thorpej }
5699 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5700 1.43 thorpej printf("\n");
5701 1.43 thorpej #endif
5702 1.43 thorpej return (size);
5703 1.135 thorpej }
5704 1.135 thorpej
5705 1.135 thorpej /********************** Static device map routines ***************************/
5706 1.135 thorpej
5707 1.135 thorpej static const struct pmap_devmap *pmap_devmap_table;
5708 1.135 thorpej
5709 1.135 thorpej /*
5710 1.136 thorpej * Register the devmap table. This is provided in case early console
5711 1.136 thorpej * initialization needs to register mappings created by bootstrap code
5712 1.136 thorpej * before pmap_devmap_bootstrap() is called.
5713 1.136 thorpej */
5714 1.136 thorpej void
5715 1.136 thorpej pmap_devmap_register(const struct pmap_devmap *table)
5716 1.136 thorpej {
5717 1.136 thorpej
5718 1.136 thorpej pmap_devmap_table = table;
5719 1.136 thorpej }
5720 1.136 thorpej
5721 1.136 thorpej /*
5722 1.135 thorpej * Map all of the static regions in the devmap table, and remember
5723 1.135 thorpej * the devmap table so other parts of the kernel can look up entries
5724 1.135 thorpej * later.
5725 1.135 thorpej */
5726 1.135 thorpej void
5727 1.135 thorpej pmap_devmap_bootstrap(vaddr_t l1pt, const struct pmap_devmap *table)
5728 1.135 thorpej {
5729 1.135 thorpej int i;
5730 1.135 thorpej
5731 1.135 thorpej pmap_devmap_table = table;
5732 1.135 thorpej
5733 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
5734 1.135 thorpej #ifdef VERBOSE_INIT_ARM
5735 1.135 thorpej printf("devmap: %08lx -> %08lx @ %08lx\n",
5736 1.135 thorpej pmap_devmap_table[i].pd_pa,
5737 1.135 thorpej pmap_devmap_table[i].pd_pa +
5738 1.135 thorpej pmap_devmap_table[i].pd_size - 1,
5739 1.135 thorpej pmap_devmap_table[i].pd_va);
5740 1.135 thorpej #endif
5741 1.135 thorpej pmap_map_chunk(l1pt, pmap_devmap_table[i].pd_va,
5742 1.135 thorpej pmap_devmap_table[i].pd_pa,
5743 1.135 thorpej pmap_devmap_table[i].pd_size,
5744 1.135 thorpej pmap_devmap_table[i].pd_prot,
5745 1.135 thorpej pmap_devmap_table[i].pd_cache);
5746 1.135 thorpej }
5747 1.135 thorpej }
5748 1.135 thorpej
5749 1.135 thorpej const struct pmap_devmap *
5750 1.135 thorpej pmap_devmap_find_pa(paddr_t pa, psize_t size)
5751 1.135 thorpej {
5752 1.153 scw uint64_t endpa;
5753 1.135 thorpej int i;
5754 1.135 thorpej
5755 1.135 thorpej if (pmap_devmap_table == NULL)
5756 1.135 thorpej return (NULL);
5757 1.135 thorpej
5758 1.158 christos endpa = (uint64_t)pa + (uint64_t)(size - 1);
5759 1.153 scw
5760 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
5761 1.135 thorpej if (pa >= pmap_devmap_table[i].pd_pa &&
5762 1.153 scw endpa <= (uint64_t)pmap_devmap_table[i].pd_pa +
5763 1.158 christos (uint64_t)(pmap_devmap_table[i].pd_size - 1))
5764 1.135 thorpej return (&pmap_devmap_table[i]);
5765 1.135 thorpej }
5766 1.135 thorpej
5767 1.135 thorpej return (NULL);
5768 1.135 thorpej }
5769 1.135 thorpej
5770 1.135 thorpej const struct pmap_devmap *
5771 1.135 thorpej pmap_devmap_find_va(vaddr_t va, vsize_t size)
5772 1.135 thorpej {
5773 1.135 thorpej int i;
5774 1.135 thorpej
5775 1.135 thorpej if (pmap_devmap_table == NULL)
5776 1.135 thorpej return (NULL);
5777 1.135 thorpej
5778 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
5779 1.135 thorpej if (va >= pmap_devmap_table[i].pd_va &&
5780 1.158 christos va + size - 1 <= pmap_devmap_table[i].pd_va +
5781 1.158 christos pmap_devmap_table[i].pd_size - 1)
5782 1.135 thorpej return (&pmap_devmap_table[i]);
5783 1.135 thorpej }
5784 1.135 thorpej
5785 1.135 thorpej return (NULL);
5786 1.40 thorpej }
5787 1.85 thorpej
5788 1.85 thorpej /********************** PTE initialization routines **************************/
5789 1.85 thorpej
5790 1.85 thorpej /*
5791 1.85 thorpej * These routines are called when the CPU type is identified to set up
5792 1.85 thorpej * the PTE prototypes, cache modes, etc.
5793 1.85 thorpej *
5794 1.85 thorpej * The variables are always here, just in case LKMs need to reference
5795 1.85 thorpej * them (though, they shouldn't).
5796 1.85 thorpej */
5797 1.85 thorpej
5798 1.86 thorpej pt_entry_t pte_l1_s_cache_mode;
5799 1.134 thorpej pt_entry_t pte_l1_s_cache_mode_pt;
5800 1.86 thorpej pt_entry_t pte_l1_s_cache_mask;
5801 1.86 thorpej
5802 1.86 thorpej pt_entry_t pte_l2_l_cache_mode;
5803 1.134 thorpej pt_entry_t pte_l2_l_cache_mode_pt;
5804 1.86 thorpej pt_entry_t pte_l2_l_cache_mask;
5805 1.86 thorpej
5806 1.86 thorpej pt_entry_t pte_l2_s_cache_mode;
5807 1.134 thorpej pt_entry_t pte_l2_s_cache_mode_pt;
5808 1.86 thorpej pt_entry_t pte_l2_s_cache_mask;
5809 1.85 thorpej
5810 1.85 thorpej pt_entry_t pte_l2_s_prot_u;
5811 1.85 thorpej pt_entry_t pte_l2_s_prot_w;
5812 1.85 thorpej pt_entry_t pte_l2_s_prot_mask;
5813 1.85 thorpej
5814 1.85 thorpej pt_entry_t pte_l1_s_proto;
5815 1.85 thorpej pt_entry_t pte_l1_c_proto;
5816 1.85 thorpej pt_entry_t pte_l2_s_proto;
5817 1.85 thorpej
5818 1.88 thorpej void (*pmap_copy_page_func)(paddr_t, paddr_t);
5819 1.88 thorpej void (*pmap_zero_page_func)(paddr_t);
5820 1.88 thorpej
5821 1.174 matt #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0
5822 1.85 thorpej void
5823 1.85 thorpej pmap_pte_init_generic(void)
5824 1.85 thorpej {
5825 1.85 thorpej
5826 1.86 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
5827 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_generic;
5828 1.86 thorpej
5829 1.86 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
5830 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_generic;
5831 1.86 thorpej
5832 1.86 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
5833 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_generic;
5834 1.85 thorpej
5835 1.134 thorpej /*
5836 1.134 thorpej * If we have a write-through cache, set B and C. If
5837 1.134 thorpej * we have a write-back cache, then we assume setting
5838 1.134 thorpej * only C will make those pages write-through.
5839 1.134 thorpej */
5840 1.134 thorpej if (cpufuncs.cf_dcache_wb_range == (void *) cpufunc_nullop) {
5841 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
5842 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
5843 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
5844 1.134 thorpej } else {
5845 1.174 matt #if ARM_MMU_V6 > 1
5846 1.174 matt pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C; /* arm116 errata 399234 */
5847 1.174 matt pte_l2_l_cache_mode_pt = L2_B|L2_C; /* arm116 errata 399234 */
5848 1.174 matt pte_l2_s_cache_mode_pt = L2_B|L2_C; /* arm116 errata 399234 */
5849 1.174 matt #else
5850 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
5851 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
5852 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
5853 1.174 matt #endif
5854 1.134 thorpej }
5855 1.134 thorpej
5856 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_generic;
5857 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_generic;
5858 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
5859 1.85 thorpej
5860 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_generic;
5861 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_generic;
5862 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_generic;
5863 1.88 thorpej
5864 1.88 thorpej pmap_copy_page_func = pmap_copy_page_generic;
5865 1.88 thorpej pmap_zero_page_func = pmap_zero_page_generic;
5866 1.85 thorpej }
5867 1.85 thorpej
5868 1.131 thorpej #if defined(CPU_ARM8)
5869 1.131 thorpej void
5870 1.131 thorpej pmap_pte_init_arm8(void)
5871 1.131 thorpej {
5872 1.131 thorpej
5873 1.134 thorpej /*
5874 1.134 thorpej * ARM8 is compatible with generic, but we need to use
5875 1.134 thorpej * the page tables uncached.
5876 1.134 thorpej */
5877 1.131 thorpej pmap_pte_init_generic();
5878 1.134 thorpej
5879 1.134 thorpej pte_l1_s_cache_mode_pt = 0;
5880 1.134 thorpej pte_l2_l_cache_mode_pt = 0;
5881 1.134 thorpej pte_l2_s_cache_mode_pt = 0;
5882 1.131 thorpej }
5883 1.131 thorpej #endif /* CPU_ARM8 */
5884 1.131 thorpej
5885 1.148 bsh #if defined(CPU_ARM9) && defined(ARM9_CACHE_WRITE_THROUGH)
5886 1.85 thorpej void
5887 1.85 thorpej pmap_pte_init_arm9(void)
5888 1.85 thorpej {
5889 1.85 thorpej
5890 1.85 thorpej /*
5891 1.85 thorpej * ARM9 is compatible with generic, but we want to use
5892 1.85 thorpej * write-through caching for now.
5893 1.85 thorpej */
5894 1.85 thorpej pmap_pte_init_generic();
5895 1.86 thorpej
5896 1.86 thorpej pte_l1_s_cache_mode = L1_S_C;
5897 1.86 thorpej pte_l2_l_cache_mode = L2_C;
5898 1.86 thorpej pte_l2_s_cache_mode = L2_C;
5899 1.134 thorpej
5900 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
5901 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
5902 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
5903 1.85 thorpej }
5904 1.85 thorpej #endif /* CPU_ARM9 */
5905 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
5906 1.138 rearnsha
5907 1.138 rearnsha #if defined(CPU_ARM10)
5908 1.138 rearnsha void
5909 1.138 rearnsha pmap_pte_init_arm10(void)
5910 1.138 rearnsha {
5911 1.138 rearnsha
5912 1.138 rearnsha /*
5913 1.138 rearnsha * ARM10 is compatible with generic, but we want to use
5914 1.138 rearnsha * write-through caching for now.
5915 1.138 rearnsha */
5916 1.138 rearnsha pmap_pte_init_generic();
5917 1.138 rearnsha
5918 1.138 rearnsha pte_l1_s_cache_mode = L1_S_B | L1_S_C;
5919 1.138 rearnsha pte_l2_l_cache_mode = L2_B | L2_C;
5920 1.138 rearnsha pte_l2_s_cache_mode = L2_B | L2_C;
5921 1.138 rearnsha
5922 1.138 rearnsha pte_l1_s_cache_mode_pt = L1_S_C;
5923 1.138 rearnsha pte_l2_l_cache_mode_pt = L2_C;
5924 1.138 rearnsha pte_l2_s_cache_mode_pt = L2_C;
5925 1.138 rearnsha
5926 1.138 rearnsha }
5927 1.138 rearnsha #endif /* CPU_ARM10 */
5928 1.131 thorpej
5929 1.131 thorpej #if ARM_MMU_SA1 == 1
5930 1.131 thorpej void
5931 1.131 thorpej pmap_pte_init_sa1(void)
5932 1.131 thorpej {
5933 1.131 thorpej
5934 1.134 thorpej /*
5935 1.134 thorpej * The StrongARM SA-1 cache does not have a write-through
5936 1.134 thorpej * mode. So, do the generic initialization, then reset
5937 1.134 thorpej * the page table cache mode to B=1,C=1, and note that
5938 1.134 thorpej * the PTEs need to be sync'd.
5939 1.134 thorpej */
5940 1.131 thorpej pmap_pte_init_generic();
5941 1.134 thorpej
5942 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
5943 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
5944 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
5945 1.134 thorpej
5946 1.134 thorpej pmap_needs_pte_sync = 1;
5947 1.131 thorpej }
5948 1.134 thorpej #endif /* ARM_MMU_SA1 == 1*/
5949 1.85 thorpej
5950 1.85 thorpej #if ARM_MMU_XSCALE == 1
5951 1.141 scw #if (ARM_NMMUS > 1)
5952 1.141 scw static u_int xscale_use_minidata;
5953 1.141 scw #endif
5954 1.141 scw
5955 1.85 thorpej void
5956 1.85 thorpej pmap_pte_init_xscale(void)
5957 1.85 thorpej {
5958 1.96 thorpej uint32_t auxctl;
5959 1.134 thorpej int write_through = 0;
5960 1.85 thorpej
5961 1.96 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
5962 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_xscale;
5963 1.86 thorpej
5964 1.96 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
5965 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_xscale;
5966 1.86 thorpej
5967 1.96 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
5968 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_xscale;
5969 1.106 thorpej
5970 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
5971 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
5972 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
5973 1.134 thorpej
5974 1.106 thorpej #ifdef XSCALE_CACHE_READ_WRITE_ALLOCATE
5975 1.106 thorpej /*
5976 1.106 thorpej * The XScale core has an enhanced mode where writes that
5977 1.106 thorpej * miss the cache cause a cache line to be allocated. This
5978 1.106 thorpej * is significantly faster than the traditional, write-through
5979 1.106 thorpej * behavior of this case.
5980 1.106 thorpej */
5981 1.174 matt pte_l1_s_cache_mode |= L1_S_XS_TEX(TEX_XSCALE_X);
5982 1.174 matt pte_l2_l_cache_mode |= L2_XS_L_TEX(TEX_XSCALE_X);
5983 1.174 matt pte_l2_s_cache_mode |= L2_XS_T_TEX(TEX_XSCALE_X);
5984 1.106 thorpej #endif /* XSCALE_CACHE_READ_WRITE_ALLOCATE */
5985 1.85 thorpej
5986 1.95 thorpej #ifdef XSCALE_CACHE_WRITE_THROUGH
5987 1.95 thorpej /*
5988 1.95 thorpej * Some versions of the XScale core have various bugs in
5989 1.95 thorpej * their cache units, the work-around for which is to run
5990 1.95 thorpej * the cache in write-through mode. Unfortunately, this
5991 1.95 thorpej * has a major (negative) impact on performance. So, we
5992 1.95 thorpej * go ahead and run fast-and-loose, in the hopes that we
5993 1.95 thorpej * don't line up the planets in a way that will trip the
5994 1.95 thorpej * bugs.
5995 1.95 thorpej *
5996 1.95 thorpej * However, we give you the option to be slow-but-correct.
5997 1.95 thorpej */
5998 1.129 bsh write_through = 1;
5999 1.129 bsh #elif defined(XSCALE_CACHE_WRITE_BACK)
6000 1.134 thorpej /* force write back cache mode */
6001 1.129 bsh write_through = 0;
6002 1.154 bsh #elif defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
6003 1.129 bsh /*
6004 1.129 bsh * Intel PXA2[15]0 processors are known to have a bug in
6005 1.129 bsh * write-back cache on revision 4 and earlier (stepping
6006 1.129 bsh * A[01] and B[012]). Fixed for C0 and later.
6007 1.129 bsh */
6008 1.129 bsh {
6009 1.134 thorpej uint32_t id, type;
6010 1.129 bsh
6011 1.129 bsh id = cpufunc_id();
6012 1.129 bsh type = id & ~(CPU_ID_XSCALE_COREREV_MASK|CPU_ID_REVISION_MASK);
6013 1.129 bsh
6014 1.129 bsh if (type == CPU_ID_PXA250 || type == CPU_ID_PXA210) {
6015 1.129 bsh if ((id & CPU_ID_REVISION_MASK) < 5) {
6016 1.129 bsh /* write through for stepping A0-1 and B0-2 */
6017 1.129 bsh write_through = 1;
6018 1.129 bsh }
6019 1.129 bsh }
6020 1.129 bsh }
6021 1.95 thorpej #endif /* XSCALE_CACHE_WRITE_THROUGH */
6022 1.129 bsh
6023 1.129 bsh if (write_through) {
6024 1.129 bsh pte_l1_s_cache_mode = L1_S_C;
6025 1.129 bsh pte_l2_l_cache_mode = L2_C;
6026 1.129 bsh pte_l2_s_cache_mode = L2_C;
6027 1.129 bsh }
6028 1.95 thorpej
6029 1.141 scw #if (ARM_NMMUS > 1)
6030 1.141 scw xscale_use_minidata = 1;
6031 1.141 scw #endif
6032 1.141 scw
6033 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_xscale;
6034 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_xscale;
6035 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_xscale;
6036 1.85 thorpej
6037 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_xscale;
6038 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_xscale;
6039 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_xscale;
6040 1.88 thorpej
6041 1.88 thorpej pmap_copy_page_func = pmap_copy_page_xscale;
6042 1.88 thorpej pmap_zero_page_func = pmap_zero_page_xscale;
6043 1.96 thorpej
6044 1.96 thorpej /*
6045 1.96 thorpej * Disable ECC protection of page table access, for now.
6046 1.96 thorpej */
6047 1.157 perry __asm volatile("mrc p15, 0, %0, c1, c0, 1" : "=r" (auxctl));
6048 1.96 thorpej auxctl &= ~XSCALE_AUXCTL_P;
6049 1.157 perry __asm volatile("mcr p15, 0, %0, c1, c0, 1" : : "r" (auxctl));
6050 1.85 thorpej }
6051 1.87 thorpej
6052 1.87 thorpej /*
6053 1.87 thorpej * xscale_setup_minidata:
6054 1.87 thorpej *
6055 1.87 thorpej * Set up the mini-data cache clean area. We require the
6056 1.87 thorpej * caller to allocate the right amount of physically and
6057 1.87 thorpej * virtually contiguous space.
6058 1.87 thorpej */
6059 1.87 thorpej void
6060 1.87 thorpej xscale_setup_minidata(vaddr_t l1pt, vaddr_t va, paddr_t pa)
6061 1.87 thorpej {
6062 1.87 thorpej extern vaddr_t xscale_minidata_clean_addr;
6063 1.87 thorpej extern vsize_t xscale_minidata_clean_size; /* already initialized */
6064 1.87 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
6065 1.87 thorpej pt_entry_t *pte;
6066 1.87 thorpej vsize_t size;
6067 1.96 thorpej uint32_t auxctl;
6068 1.87 thorpej
6069 1.87 thorpej xscale_minidata_clean_addr = va;
6070 1.87 thorpej
6071 1.87 thorpej /* Round it to page size. */
6072 1.87 thorpej size = (xscale_minidata_clean_size + L2_S_OFFSET) & L2_S_FRAME;
6073 1.87 thorpej
6074 1.87 thorpej for (; size != 0;
6075 1.87 thorpej va += L2_S_SIZE, pa += L2_S_SIZE, size -= L2_S_SIZE) {
6076 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
6077 1.87 thorpej pte = (pt_entry_t *)
6078 1.87 thorpej kernel_pt_lookup(pde[va >> L1_S_SHIFT] & L2_S_FRAME);
6079 1.134 thorpej #else
6080 1.134 thorpej pte = (pt_entry_t *) kernel_pt_lookup(
6081 1.134 thorpej pde[L1_IDX(va)] & L1_C_ADDR_MASK);
6082 1.134 thorpej #endif
6083 1.87 thorpej if (pte == NULL)
6084 1.87 thorpej panic("xscale_setup_minidata: can't find L2 table for "
6085 1.87 thorpej "VA 0x%08lx", va);
6086 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
6087 1.134 thorpej pte[(va >> PGSHIFT) & 0x3ff] =
6088 1.134 thorpej #else
6089 1.134 thorpej pte[l2pte_index(va)] =
6090 1.134 thorpej #endif
6091 1.134 thorpej L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, VM_PROT_READ) |
6092 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X);
6093 1.87 thorpej }
6094 1.96 thorpej
6095 1.96 thorpej /*
6096 1.96 thorpej * Configure the mini-data cache for write-back with
6097 1.96 thorpej * read/write-allocate.
6098 1.96 thorpej *
6099 1.96 thorpej * NOTE: In order to reconfigure the mini-data cache, we must
6100 1.96 thorpej * make sure it contains no valid data! In order to do that,
6101 1.96 thorpej * we must issue a global data cache invalidate command!
6102 1.96 thorpej *
6103 1.96 thorpej * WE ASSUME WE ARE RUNNING UN-CACHED WHEN THIS ROUTINE IS CALLED!
6104 1.96 thorpej * THIS IS VERY IMPORTANT!
6105 1.96 thorpej */
6106 1.134 thorpej
6107 1.96 thorpej /* Invalidate data and mini-data. */
6108 1.157 perry __asm volatile("mcr p15, 0, %0, c7, c6, 0" : : "r" (0));
6109 1.157 perry __asm volatile("mrc p15, 0, %0, c1, c0, 1" : "=r" (auxctl));
6110 1.96 thorpej auxctl = (auxctl & ~XSCALE_AUXCTL_MD_MASK) | XSCALE_AUXCTL_MD_WB_RWA;
6111 1.157 perry __asm volatile("mcr p15, 0, %0, c1, c0, 1" : : "r" (auxctl));
6112 1.87 thorpej }
6113 1.141 scw
6114 1.141 scw /*
6115 1.141 scw * Change the PTEs for the specified kernel mappings such that they
6116 1.141 scw * will use the mini data cache instead of the main data cache.
6117 1.141 scw */
6118 1.141 scw void
6119 1.141 scw pmap_uarea(vaddr_t va)
6120 1.141 scw {
6121 1.141 scw struct l2_bucket *l2b;
6122 1.141 scw pt_entry_t *ptep, *sptep, pte;
6123 1.141 scw vaddr_t next_bucket, eva;
6124 1.141 scw
6125 1.141 scw #if (ARM_NMMUS > 1)
6126 1.141 scw if (xscale_use_minidata == 0)
6127 1.141 scw return;
6128 1.141 scw #endif
6129 1.141 scw
6130 1.141 scw eva = va + USPACE;
6131 1.141 scw
6132 1.141 scw while (va < eva) {
6133 1.141 scw next_bucket = L2_NEXT_BUCKET(va);
6134 1.141 scw if (next_bucket > eva)
6135 1.141 scw next_bucket = eva;
6136 1.141 scw
6137 1.141 scw l2b = pmap_get_l2_bucket(pmap_kernel(), va);
6138 1.141 scw KDASSERT(l2b != NULL);
6139 1.141 scw
6140 1.141 scw sptep = ptep = &l2b->l2b_kva[l2pte_index(va)];
6141 1.141 scw
6142 1.141 scw while (va < next_bucket) {
6143 1.141 scw pte = *ptep;
6144 1.141 scw if (!l2pte_minidata(pte)) {
6145 1.141 scw cpu_dcache_wbinv_range(va, PAGE_SIZE);
6146 1.141 scw cpu_tlb_flushD_SE(va);
6147 1.141 scw *ptep = pte & ~L2_B;
6148 1.141 scw }
6149 1.141 scw ptep++;
6150 1.141 scw va += PAGE_SIZE;
6151 1.141 scw }
6152 1.141 scw PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
6153 1.141 scw }
6154 1.141 scw cpu_cpwait();
6155 1.141 scw }
6156 1.85 thorpej #endif /* ARM_MMU_XSCALE == 1 */
6157 1.134 thorpej
6158 1.170 chris /*
6159 1.170 chris * return the PA of the current L1 table, for use when handling a crash dump
6160 1.170 chris */
6161 1.170 chris uint32_t pmap_kernel_L1_addr()
6162 1.170 chris {
6163 1.170 chris return pmap_kernel()->pm_l1->l1_physaddr;
6164 1.170 chris }
6165 1.170 chris
6166 1.134 thorpej #if defined(DDB)
6167 1.134 thorpej /*
6168 1.134 thorpej * A couple of ddb-callable functions for dumping pmaps
6169 1.134 thorpej */
6170 1.134 thorpej void pmap_dump_all(void);
6171 1.134 thorpej void pmap_dump(pmap_t);
6172 1.134 thorpej
6173 1.134 thorpej void
6174 1.134 thorpej pmap_dump_all(void)
6175 1.134 thorpej {
6176 1.134 thorpej pmap_t pm;
6177 1.134 thorpej
6178 1.134 thorpej LIST_FOREACH(pm, &pmap_pmaps, pm_list) {
6179 1.134 thorpej if (pm == pmap_kernel())
6180 1.134 thorpej continue;
6181 1.134 thorpej pmap_dump(pm);
6182 1.134 thorpej printf("\n");
6183 1.134 thorpej }
6184 1.134 thorpej }
6185 1.134 thorpej
6186 1.134 thorpej static pt_entry_t ncptes[64];
6187 1.134 thorpej static void pmap_dump_ncpg(pmap_t);
6188 1.134 thorpej
6189 1.134 thorpej void
6190 1.134 thorpej pmap_dump(pmap_t pm)
6191 1.134 thorpej {
6192 1.134 thorpej struct l2_dtable *l2;
6193 1.134 thorpej struct l2_bucket *l2b;
6194 1.134 thorpej pt_entry_t *ptep, pte;
6195 1.134 thorpej vaddr_t l2_va, l2b_va, va;
6196 1.134 thorpej int i, j, k, occ, rows = 0;
6197 1.134 thorpej
6198 1.134 thorpej if (pm == pmap_kernel())
6199 1.134 thorpej printf("pmap_kernel (%p): ", pm);
6200 1.134 thorpej else
6201 1.134 thorpej printf("user pmap (%p): ", pm);
6202 1.134 thorpej
6203 1.134 thorpej printf("domain %d, l1 at %p\n", pm->pm_domain, pm->pm_l1->l1_kva);
6204 1.134 thorpej
6205 1.134 thorpej l2_va = 0;
6206 1.134 thorpej for (i = 0; i < L2_SIZE; i++, l2_va += 0x01000000) {
6207 1.134 thorpej l2 = pm->pm_l2[i];
6208 1.134 thorpej
6209 1.134 thorpej if (l2 == NULL || l2->l2_occupancy == 0)
6210 1.134 thorpej continue;
6211 1.134 thorpej
6212 1.134 thorpej l2b_va = l2_va;
6213 1.134 thorpej for (j = 0; j < L2_BUCKET_SIZE; j++, l2b_va += 0x00100000) {
6214 1.134 thorpej l2b = &l2->l2_bucket[j];
6215 1.134 thorpej
6216 1.134 thorpej if (l2b->l2b_occupancy == 0 || l2b->l2b_kva == NULL)
6217 1.134 thorpej continue;
6218 1.134 thorpej
6219 1.134 thorpej ptep = l2b->l2b_kva;
6220 1.134 thorpej
6221 1.134 thorpej for (k = 0; k < 256 && ptep[k] == 0; k++)
6222 1.134 thorpej ;
6223 1.134 thorpej
6224 1.134 thorpej k &= ~63;
6225 1.134 thorpej occ = l2b->l2b_occupancy;
6226 1.134 thorpej va = l2b_va + (k * 4096);
6227 1.134 thorpej for (; k < 256; k++, va += 0x1000) {
6228 1.142 chris char ch = ' ';
6229 1.134 thorpej if ((k % 64) == 0) {
6230 1.134 thorpej if ((rows % 8) == 0) {
6231 1.134 thorpej printf(
6232 1.134 thorpej " |0000 |8000 |10000 |18000 |20000 |28000 |30000 |38000\n");
6233 1.134 thorpej }
6234 1.134 thorpej printf("%08lx: ", va);
6235 1.134 thorpej }
6236 1.134 thorpej
6237 1.134 thorpej ncptes[k & 63] = 0;
6238 1.134 thorpej pte = ptep[k];
6239 1.134 thorpej if (pte == 0) {
6240 1.134 thorpej ch = '.';
6241 1.134 thorpej } else {
6242 1.134 thorpej occ--;
6243 1.134 thorpej switch (pte & 0x0c) {
6244 1.134 thorpej case 0x00:
6245 1.134 thorpej ch = 'D'; /* No cache No buff */
6246 1.134 thorpej break;
6247 1.134 thorpej case 0x04:
6248 1.134 thorpej ch = 'B'; /* No cache buff */
6249 1.134 thorpej break;
6250 1.134 thorpej case 0x08:
6251 1.141 scw if (pte & 0x40)
6252 1.141 scw ch = 'm';
6253 1.141 scw else
6254 1.141 scw ch = 'C'; /* Cache No buff */
6255 1.134 thorpej break;
6256 1.134 thorpej case 0x0c:
6257 1.134 thorpej ch = 'F'; /* Cache Buff */
6258 1.134 thorpej break;
6259 1.134 thorpej }
6260 1.134 thorpej
6261 1.134 thorpej if ((pte & L2_S_PROT_U) == L2_S_PROT_U)
6262 1.134 thorpej ch += 0x20;
6263 1.134 thorpej
6264 1.134 thorpej if ((pte & 0xc) == 0)
6265 1.134 thorpej ncptes[k & 63] = pte;
6266 1.134 thorpej }
6267 1.134 thorpej
6268 1.134 thorpej if ((k % 64) == 63) {
6269 1.134 thorpej rows++;
6270 1.134 thorpej printf("%c\n", ch);
6271 1.134 thorpej pmap_dump_ncpg(pm);
6272 1.134 thorpej if (occ == 0)
6273 1.134 thorpej break;
6274 1.134 thorpej } else
6275 1.134 thorpej printf("%c", ch);
6276 1.134 thorpej }
6277 1.134 thorpej }
6278 1.134 thorpej }
6279 1.134 thorpej }
6280 1.134 thorpej
6281 1.134 thorpej static void
6282 1.134 thorpej pmap_dump_ncpg(pmap_t pm)
6283 1.134 thorpej {
6284 1.134 thorpej struct vm_page *pg;
6285 1.134 thorpej struct pv_entry *pv;
6286 1.134 thorpej int i;
6287 1.134 thorpej
6288 1.134 thorpej for (i = 0; i < 63; i++) {
6289 1.134 thorpej if (ncptes[i] == 0)
6290 1.134 thorpej continue;
6291 1.134 thorpej
6292 1.134 thorpej pg = PHYS_TO_VM_PAGE(l2pte_pa(ncptes[i]));
6293 1.134 thorpej if (pg == NULL)
6294 1.134 thorpej continue;
6295 1.134 thorpej
6296 1.134 thorpej printf(" pa 0x%08lx: krw %d kro %d urw %d uro %d\n",
6297 1.155 yamt VM_PAGE_TO_PHYS(pg),
6298 1.134 thorpej pg->mdpage.krw_mappings, pg->mdpage.kro_mappings,
6299 1.134 thorpej pg->mdpage.urw_mappings, pg->mdpage.uro_mappings);
6300 1.134 thorpej
6301 1.183 matt SLIST_FOREACH(pv, &pg->mdpage.pvh_list, pv_link) {
6302 1.134 thorpej printf(" %c va 0x%08lx, flags 0x%x\n",
6303 1.134 thorpej (pm == pv->pv_pmap) ? '*' : ' ',
6304 1.134 thorpej pv->pv_va, pv->pv_flags);
6305 1.134 thorpej }
6306 1.134 thorpej }
6307 1.134 thorpej }
6308 1.134 thorpej #endif
6309 1.174 matt
6310 1.174 matt #ifdef PMAP_STEAL_MEMORY
6311 1.174 matt void
6312 1.174 matt pmap_boot_pageadd(pv_addr_t *newpv)
6313 1.174 matt {
6314 1.174 matt pv_addr_t *pv, *npv;
6315 1.174 matt
6316 1.174 matt if ((pv = SLIST_FIRST(&pmap_boot_freeq)) != NULL) {
6317 1.174 matt if (newpv->pv_pa < pv->pv_va) {
6318 1.174 matt KASSERT(newpv->pv_pa + newpv->pv_size <= pv->pv_pa);
6319 1.174 matt if (newpv->pv_pa + newpv->pv_size == pv->pv_pa) {
6320 1.174 matt newpv->pv_size += pv->pv_size;
6321 1.174 matt SLIST_REMOVE_HEAD(&pmap_boot_freeq, pv_list);
6322 1.174 matt }
6323 1.174 matt pv = NULL;
6324 1.174 matt } else {
6325 1.174 matt for (; (npv = SLIST_NEXT(pv, pv_list)) != NULL;
6326 1.174 matt pv = npv) {
6327 1.174 matt KASSERT(pv->pv_pa + pv->pv_size < npv->pv_pa);
6328 1.174 matt KASSERT(pv->pv_pa < newpv->pv_pa);
6329 1.174 matt if (newpv->pv_pa > npv->pv_pa)
6330 1.174 matt continue;
6331 1.174 matt if (pv->pv_pa + pv->pv_size == newpv->pv_pa) {
6332 1.174 matt pv->pv_size += newpv->pv_size;
6333 1.174 matt return;
6334 1.174 matt }
6335 1.174 matt if (newpv->pv_pa + newpv->pv_size < npv->pv_pa)
6336 1.174 matt break;
6337 1.174 matt newpv->pv_size += npv->pv_size;
6338 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
6339 1.174 matt SLIST_REMOVE_AFTER(newpv, pv_list);
6340 1.174 matt return;
6341 1.174 matt }
6342 1.174 matt }
6343 1.174 matt }
6344 1.174 matt
6345 1.174 matt if (pv) {
6346 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
6347 1.174 matt } else {
6348 1.174 matt SLIST_INSERT_HEAD(&pmap_boot_freeq, newpv, pv_list);
6349 1.174 matt }
6350 1.174 matt }
6351 1.174 matt
6352 1.174 matt void
6353 1.174 matt pmap_boot_pagealloc(psize_t amount, psize_t mask, psize_t match,
6354 1.174 matt pv_addr_t *rpv)
6355 1.174 matt {
6356 1.174 matt pv_addr_t *pv, **pvp;
6357 1.174 matt struct vm_physseg *ps;
6358 1.174 matt size_t i;
6359 1.174 matt
6360 1.174 matt KASSERT(amount & PGOFSET);
6361 1.174 matt KASSERT((mask & PGOFSET) == 0);
6362 1.174 matt KASSERT((match & PGOFSET) == 0);
6363 1.174 matt KASSERT(amount != 0);
6364 1.174 matt
6365 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
6366 1.174 matt (pv = *pvp) != NULL;
6367 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
6368 1.174 matt pv_addr_t *newpv;
6369 1.174 matt psize_t off;
6370 1.174 matt /*
6371 1.174 matt * If this entry is too small to satify the request...
6372 1.174 matt */
6373 1.174 matt KASSERT(pv->pv_size > 0);
6374 1.174 matt if (pv->pv_size < amount)
6375 1.174 matt continue;
6376 1.174 matt
6377 1.174 matt for (off = 0; off <= mask; off += PAGE_SIZE) {
6378 1.174 matt if (((pv->pv_pa + off) & mask) == match
6379 1.174 matt && off + amount <= pv->pv_size)
6380 1.174 matt break;
6381 1.174 matt }
6382 1.174 matt if (off > mask)
6383 1.174 matt continue;
6384 1.174 matt
6385 1.174 matt rpv->pv_va = pv->pv_va + off;
6386 1.174 matt rpv->pv_pa = pv->pv_pa + off;
6387 1.174 matt rpv->pv_size = amount;
6388 1.174 matt pv->pv_size -= amount;
6389 1.174 matt if (pv->pv_size == 0) {
6390 1.174 matt KASSERT(off == 0);
6391 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
6392 1.174 matt *pvp = SLIST_NEXT(pv, pv_list);
6393 1.174 matt } else if (off == 0) {
6394 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
6395 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
6396 1.174 matt *newpv = *pv;
6397 1.174 matt newpv->pv_pa += amount;
6398 1.174 matt newpv->pv_va += amount;
6399 1.174 matt *pvp = newpv;
6400 1.174 matt } else if (off < pv->pv_size) {
6401 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
6402 1.174 matt *newpv = *pv;
6403 1.174 matt newpv->pv_size -= off;
6404 1.174 matt newpv->pv_pa += off + amount;
6405 1.174 matt newpv->pv_va += off + amount;
6406 1.174 matt
6407 1.174 matt SLIST_NEXT(pv, pv_list) = newpv;
6408 1.174 matt pv->pv_size = off;
6409 1.174 matt } else {
6410 1.174 matt KASSERT((vaddr_t) pv != rpv->pv_va);
6411 1.174 matt }
6412 1.174 matt memset((void *)rpv->pv_va, 0, amount);
6413 1.174 matt return;
6414 1.174 matt }
6415 1.174 matt
6416 1.174 matt if (vm_nphysseg == 0)
6417 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
6418 1.174 matt
6419 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
6420 1.174 matt (pv = *pvp) != NULL;
6421 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
6422 1.174 matt if (SLIST_NEXT(pv, pv_list) == NULL)
6423 1.174 matt break;
6424 1.174 matt }
6425 1.174 matt KASSERT(mask == 0);
6426 1.174 matt for (ps = vm_physmem, i = 0; i < vm_nphysseg; ps++, i++) {
6427 1.174 matt if (ps->avail_start == atop(pv->pv_pa + pv->pv_size)
6428 1.174 matt && pv->pv_va + pv->pv_size <= ptoa(ps->avail_end)) {
6429 1.174 matt rpv->pv_va = pv->pv_va;
6430 1.174 matt rpv->pv_pa = pv->pv_pa;
6431 1.174 matt rpv->pv_size = amount;
6432 1.174 matt *pvp = NULL;
6433 1.174 matt pmap_map_chunk(kernel_l1pt.pv_va,
6434 1.174 matt ptoa(ps->avail_start) + (pv->pv_va - pv->pv_pa),
6435 1.174 matt ptoa(ps->avail_start),
6436 1.174 matt amount - pv->pv_size,
6437 1.174 matt VM_PROT_READ|VM_PROT_WRITE,
6438 1.174 matt PTE_CACHE);
6439 1.174 matt ps->avail_start += atop(amount - pv->pv_size);
6440 1.174 matt /*
6441 1.174 matt * If we consumed the entire physseg, remove it.
6442 1.174 matt */
6443 1.174 matt if (ps->avail_start == ps->avail_end) {
6444 1.174 matt for (--vm_nphysseg; i < vm_nphysseg; i++, ps++)
6445 1.174 matt ps[0] = ps[1];
6446 1.174 matt }
6447 1.174 matt memset((void *)rpv->pv_va, 0, rpv->pv_size);
6448 1.174 matt return;
6449 1.174 matt }
6450 1.174 matt }
6451 1.174 matt
6452 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
6453 1.174 matt }
6454 1.174 matt
6455 1.174 matt vaddr_t
6456 1.174 matt pmap_steal_memory(vsize_t size, vaddr_t *vstartp, vaddr_t *vendp)
6457 1.174 matt {
6458 1.174 matt pv_addr_t pv;
6459 1.174 matt
6460 1.174 matt pmap_boot_pagealloc(size, 0, 0, &pv);
6461 1.174 matt
6462 1.174 matt return pv.pv_va;
6463 1.174 matt }
6464 1.174 matt #endif /* PMAP_STEAL_MEMORY */
6465 1.186 matt
6466 1.186 matt SYSCTL_SETUP(sysctl_machdep_pmap_setup, "sysctl machdep.kmpages setup")
6467 1.186 matt {
6468 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
6469 1.186 matt CTLFLAG_PERMANENT,
6470 1.186 matt CTLTYPE_NODE, "machdep", NULL,
6471 1.186 matt NULL, 0, NULL, 0,
6472 1.186 matt CTL_MACHDEP, CTL_EOL);
6473 1.186 matt
6474 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
6475 1.186 matt CTLFLAG_PERMANENT,
6476 1.186 matt CTLTYPE_INT, "kmpages",
6477 1.186 matt SYSCTL_DESCR("count of pages allocated to kernel memory allocators"),
6478 1.186 matt NULL, 0, &pmap_kmpages, 0,
6479 1.186 matt CTL_MACHDEP, CTL_CREATE, CTL_EOL);
6480 1.186 matt }
6481