Home | History | Annotate | Line # | Download | only in arm32
pmap.c revision 1.211.2.15
      1   1.211.2.1  uebayasi /*	$NetBSD: pmap.c,v 1.211.2.15 2010/08/17 06:44:02 uebayasi Exp $	*/
      2        1.12     chris 
      3        1.12     chris /*
      4       1.134   thorpej  * Copyright 2003 Wasabi Systems, Inc.
      5       1.134   thorpej  * All rights reserved.
      6       1.134   thorpej  *
      7       1.134   thorpej  * Written by Steve C. Woodford for Wasabi Systems, Inc.
      8       1.134   thorpej  *
      9       1.134   thorpej  * Redistribution and use in source and binary forms, with or without
     10       1.134   thorpej  * modification, are permitted provided that the following conditions
     11       1.134   thorpej  * are met:
     12       1.134   thorpej  * 1. Redistributions of source code must retain the above copyright
     13       1.134   thorpej  *    notice, this list of conditions and the following disclaimer.
     14       1.134   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.134   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16       1.134   thorpej  *    documentation and/or other materials provided with the distribution.
     17       1.134   thorpej  * 3. All advertising materials mentioning features or use of this software
     18       1.134   thorpej  *    must display the following acknowledgement:
     19       1.134   thorpej  *      This product includes software developed for the NetBSD Project by
     20       1.134   thorpej  *      Wasabi Systems, Inc.
     21       1.134   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22       1.134   thorpej  *    or promote products derived from this software without specific prior
     23       1.134   thorpej  *    written permission.
     24       1.134   thorpej  *
     25       1.134   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26       1.134   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27       1.134   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28       1.134   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29       1.134   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30       1.134   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31       1.134   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32       1.134   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33       1.134   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34       1.134   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35       1.134   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36       1.134   thorpej  */
     37       1.134   thorpej 
     38       1.134   thorpej /*
     39       1.134   thorpej  * Copyright (c) 2002-2003 Wasabi Systems, Inc.
     40        1.12     chris  * Copyright (c) 2001 Richard Earnshaw
     41       1.119     chris  * Copyright (c) 2001-2002 Christopher Gilbert
     42        1.12     chris  * All rights reserved.
     43        1.12     chris  *
     44        1.12     chris  * 1. Redistributions of source code must retain the above copyright
     45        1.12     chris  *    notice, this list of conditions and the following disclaimer.
     46        1.12     chris  * 2. Redistributions in binary form must reproduce the above copyright
     47        1.12     chris  *    notice, this list of conditions and the following disclaimer in the
     48        1.12     chris  *    documentation and/or other materials provided with the distribution.
     49        1.12     chris  * 3. The name of the company nor the name of the author may be used to
     50        1.12     chris  *    endorse or promote products derived from this software without specific
     51        1.12     chris  *    prior written permission.
     52        1.12     chris  *
     53        1.12     chris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     54        1.12     chris  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     55        1.12     chris  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     56        1.12     chris  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     57        1.12     chris  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     58        1.12     chris  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     59        1.12     chris  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     60        1.12     chris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     61        1.12     chris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     62        1.12     chris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     63        1.12     chris  * SUCH DAMAGE.
     64        1.12     chris  */
     65         1.1      matt 
     66         1.1      matt /*-
     67         1.1      matt  * Copyright (c) 1999 The NetBSD Foundation, Inc.
     68         1.1      matt  * All rights reserved.
     69         1.1      matt  *
     70         1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
     71         1.1      matt  * by Charles M. Hannum.
     72         1.1      matt  *
     73         1.1      matt  * Redistribution and use in source and binary forms, with or without
     74         1.1      matt  * modification, are permitted provided that the following conditions
     75         1.1      matt  * are met:
     76         1.1      matt  * 1. Redistributions of source code must retain the above copyright
     77         1.1      matt  *    notice, this list of conditions and the following disclaimer.
     78         1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     79         1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     80         1.1      matt  *    documentation and/or other materials provided with the distribution.
     81         1.1      matt  *
     82         1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     83         1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     84         1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     85         1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     86         1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     87         1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     88         1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     89         1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     90         1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     91         1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     92         1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     93         1.1      matt  */
     94         1.1      matt 
     95         1.1      matt /*
     96         1.1      matt  * Copyright (c) 1994-1998 Mark Brinicombe.
     97         1.1      matt  * Copyright (c) 1994 Brini.
     98         1.1      matt  * All rights reserved.
     99         1.1      matt  *
    100         1.1      matt  * This code is derived from software written for Brini by Mark Brinicombe
    101         1.1      matt  *
    102         1.1      matt  * Redistribution and use in source and binary forms, with or without
    103         1.1      matt  * modification, are permitted provided that the following conditions
    104         1.1      matt  * are met:
    105         1.1      matt  * 1. Redistributions of source code must retain the above copyright
    106         1.1      matt  *    notice, this list of conditions and the following disclaimer.
    107         1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
    108         1.1      matt  *    notice, this list of conditions and the following disclaimer in the
    109         1.1      matt  *    documentation and/or other materials provided with the distribution.
    110         1.1      matt  * 3. All advertising materials mentioning features or use of this software
    111         1.1      matt  *    must display the following acknowledgement:
    112         1.1      matt  *	This product includes software developed by Mark Brinicombe.
    113         1.1      matt  * 4. The name of the author may not be used to endorse or promote products
    114         1.1      matt  *    derived from this software without specific prior written permission.
    115         1.1      matt  *
    116         1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
    117         1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
    118         1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
    119         1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
    120         1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
    121         1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
    122         1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
    123         1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
    124         1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
    125         1.1      matt  *
    126         1.1      matt  * RiscBSD kernel project
    127         1.1      matt  *
    128         1.1      matt  * pmap.c
    129         1.1      matt  *
    130         1.1      matt  * Machine dependant vm stuff
    131         1.1      matt  *
    132         1.1      matt  * Created      : 20/09/94
    133         1.1      matt  */
    134         1.1      matt 
    135         1.1      matt /*
    136       1.174      matt  * armv6 and VIPT cache support by 3am Software Foundry,
    137       1.174      matt  * Copyright (c) 2007 Microsoft
    138       1.174      matt  */
    139       1.174      matt 
    140       1.174      matt /*
    141         1.1      matt  * Performance improvements, UVM changes, overhauls and part-rewrites
    142         1.1      matt  * were contributed by Neil A. Carson <neil (at) causality.com>.
    143         1.1      matt  */
    144         1.1      matt 
    145         1.1      matt /*
    146       1.134   thorpej  * Overhauled again to speedup the pmap, use MMU Domains so that L1 tables
    147       1.134   thorpej  * can be shared, and re-work the KVM layout, by Steve Woodford of Wasabi
    148       1.134   thorpej  * Systems, Inc.
    149       1.134   thorpej  *
    150       1.134   thorpej  * There are still a few things outstanding at this time:
    151       1.134   thorpej  *
    152       1.134   thorpej  *   - There are some unresolved issues for MP systems:
    153       1.134   thorpej  *
    154       1.134   thorpej  *     o The L1 metadata needs a lock, or more specifically, some places
    155       1.134   thorpej  *       need to acquire an exclusive lock when modifying L1 translation
    156       1.134   thorpej  *       table entries.
    157       1.134   thorpej  *
    158       1.134   thorpej  *     o When one cpu modifies an L1 entry, and that L1 table is also
    159       1.134   thorpej  *       being used by another cpu, then the latter will need to be told
    160       1.134   thorpej  *       that a tlb invalidation may be necessary. (But only if the old
    161       1.134   thorpej  *       domain number in the L1 entry being over-written is currently
    162       1.134   thorpej  *       the active domain on that cpu). I guess there are lots more tlb
    163       1.134   thorpej  *       shootdown issues too...
    164       1.134   thorpej  *
    165       1.134   thorpej  *     o If the vector_page is at 0x00000000 instead of 0xffff0000, then
    166       1.134   thorpej  *       MP systems will lose big-time because of the MMU domain hack.
    167       1.134   thorpej  *       The only way this can be solved (apart from moving the vector
    168       1.134   thorpej  *       page to 0xffff0000) is to reserve the first 1MB of user address
    169       1.134   thorpej  *       space for kernel use only. This would require re-linking all
    170       1.134   thorpej  *       applications so that the text section starts above this 1MB
    171       1.134   thorpej  *       boundary.
    172       1.134   thorpej  *
    173       1.134   thorpej  *     o Tracking which VM space is resident in the cache/tlb has not yet
    174       1.134   thorpej  *       been implemented for MP systems.
    175       1.134   thorpej  *
    176       1.134   thorpej  *     o Finally, there is a pathological condition where two cpus running
    177       1.134   thorpej  *       two separate processes (not lwps) which happen to share an L1
    178       1.134   thorpej  *       can get into a fight over one or more L1 entries. This will result
    179       1.134   thorpej  *       in a significant slow-down if both processes are in tight loops.
    180         1.1      matt  */
    181         1.1      matt 
    182         1.1      matt /*
    183         1.1      matt  * Special compilation symbols
    184         1.1      matt  * PMAP_DEBUG		- Build in pmap_debug_level code
    185         1.1      matt  */
    186       1.134   thorpej 
    187         1.1      matt /* Include header files */
    188         1.1      matt 
    189       1.134   thorpej #include "opt_cpuoptions.h"
    190         1.1      matt #include "opt_pmap_debug.h"
    191         1.1      matt #include "opt_ddb.h"
    192       1.137    martin #include "opt_lockdebug.h"
    193       1.137    martin #include "opt_multiprocessor.h"
    194   1.211.2.9  uebayasi #include "opt_xip.h"
    195         1.1      matt 
    196       1.171      matt #include <sys/param.h>
    197         1.1      matt #include <sys/types.h>
    198         1.1      matt #include <sys/kernel.h>
    199         1.1      matt #include <sys/systm.h>
    200         1.1      matt #include <sys/proc.h>
    201         1.1      matt #include <sys/malloc.h>
    202        1.10     chris #include <sys/pool.h>
    203        1.16     chris #include <sys/cdefs.h>
    204       1.171      matt #include <sys/cpu.h>
    205       1.186      matt #include <sys/sysctl.h>
    206        1.16     chris 
    207         1.1      matt #include <uvm/uvm.h>
    208         1.1      matt 
    209         1.1      matt #include <machine/bus.h>
    210         1.1      matt #include <machine/pmap.h>
    211         1.1      matt #include <machine/pcb.h>
    212         1.1      matt #include <machine/param.h>
    213        1.32   thorpej #include <arm/arm32/katelib.h>
    214        1.16     chris 
    215   1.211.2.1  uebayasi __KERNEL_RCSID(0, "$NetBSD: pmap.c,v 1.211.2.15 2010/08/17 06:44:02 uebayasi Exp $");
    216       1.116  jdolecek 
    217         1.1      matt #ifdef PMAP_DEBUG
    218       1.140      matt 
    219       1.140      matt /* XXX need to get rid of all refs to this */
    220       1.134   thorpej int pmap_debug_level = 0;
    221        1.17     chris 
    222        1.17     chris /*
    223        1.17     chris  * for switching to potentially finer grained debugging
    224        1.17     chris  */
    225        1.17     chris #define	PDB_FOLLOW	0x0001
    226        1.17     chris #define	PDB_INIT	0x0002
    227        1.17     chris #define	PDB_ENTER	0x0004
    228        1.17     chris #define	PDB_REMOVE	0x0008
    229        1.17     chris #define	PDB_CREATE	0x0010
    230        1.17     chris #define	PDB_PTPAGE	0x0020
    231        1.48     chris #define	PDB_GROWKERN	0x0040
    232        1.17     chris #define	PDB_BITS	0x0080
    233        1.17     chris #define	PDB_COLLECT	0x0100
    234        1.17     chris #define	PDB_PROTECT	0x0200
    235        1.48     chris #define	PDB_MAP_L1	0x0400
    236        1.17     chris #define	PDB_BOOTSTRAP	0x1000
    237        1.17     chris #define	PDB_PARANOIA	0x2000
    238        1.17     chris #define	PDB_WIRING	0x4000
    239        1.17     chris #define	PDB_PVDUMP	0x8000
    240       1.134   thorpej #define	PDB_VAC		0x10000
    241       1.134   thorpej #define	PDB_KENTER	0x20000
    242       1.134   thorpej #define	PDB_KREMOVE	0x40000
    243       1.174      matt #define	PDB_EXEC	0x80000
    244        1.17     chris 
    245       1.134   thorpej int debugmap = 1;
    246       1.134   thorpej int pmapdebug = 0;
    247        1.17     chris #define	NPDEBUG(_lev_,_stat_) \
    248        1.17     chris 	if (pmapdebug & (_lev_)) \
    249        1.17     chris         	((_stat_))
    250        1.17     chris 
    251         1.1      matt #else	/* PMAP_DEBUG */
    252        1.48     chris #define NPDEBUG(_lev_,_stat_) /* Nothing */
    253         1.1      matt #endif	/* PMAP_DEBUG */
    254         1.1      matt 
    255       1.134   thorpej /*
    256       1.134   thorpej  * pmap_kernel() points here
    257       1.134   thorpej  */
    258       1.192     pooka static struct pmap	kernel_pmap_store;
    259       1.193     pooka struct pmap		*const kernel_pmap_ptr = &kernel_pmap_store;
    260         1.1      matt 
    261        1.10     chris /*
    262       1.134   thorpej  * Which pmap is currently 'live' in the cache
    263       1.134   thorpej  *
    264       1.134   thorpej  * XXXSCW: Fix for SMP ...
    265        1.48     chris  */
    266       1.165       scw static pmap_t pmap_recent_user;
    267        1.48     chris 
    268       1.134   thorpej /*
    269       1.173       scw  * Pointer to last active lwp, or NULL if it exited.
    270       1.173       scw  */
    271       1.173       scw struct lwp *pmap_previous_active_lwp;
    272       1.173       scw 
    273       1.173       scw /*
    274       1.134   thorpej  * Pool and cache that pmap structures are allocated from.
    275       1.134   thorpej  * We use a cache to avoid clearing the pm_l2[] array (1KB)
    276       1.134   thorpej  * in pmap_create().
    277       1.134   thorpej  */
    278       1.168        ad static struct pool_cache pmap_cache;
    279       1.134   thorpej static LIST_HEAD(, pmap) pmap_pmaps;
    280        1.48     chris 
    281        1.48     chris /*
    282       1.134   thorpej  * Pool of PV structures
    283        1.10     chris  */
    284       1.134   thorpej static struct pool pmap_pv_pool;
    285       1.134   thorpej static void *pmap_bootstrap_pv_page_alloc(struct pool *, int);
    286       1.134   thorpej static void pmap_bootstrap_pv_page_free(struct pool *, void *);
    287       1.134   thorpej static struct pool_allocator pmap_bootstrap_pv_allocator = {
    288       1.134   thorpej 	pmap_bootstrap_pv_page_alloc, pmap_bootstrap_pv_page_free
    289       1.134   thorpej };
    290        1.10     chris 
    291       1.134   thorpej /*
    292       1.134   thorpej  * Pool and cache of l2_dtable structures.
    293       1.134   thorpej  * We use a cache to avoid clearing the structures when they're
    294       1.134   thorpej  * allocated. (196 bytes)
    295       1.134   thorpej  */
    296       1.134   thorpej static struct pool_cache pmap_l2dtable_cache;
    297       1.134   thorpej static vaddr_t pmap_kernel_l2dtable_kva;
    298        1.10     chris 
    299       1.111   thorpej /*
    300       1.134   thorpej  * Pool and cache of L2 page descriptors.
    301       1.134   thorpej  * We use a cache to avoid clearing the descriptor table
    302       1.134   thorpej  * when they're allocated. (1KB)
    303       1.111   thorpej  */
    304       1.134   thorpej static struct pool_cache pmap_l2ptp_cache;
    305       1.134   thorpej static vaddr_t pmap_kernel_l2ptp_kva;
    306       1.134   thorpej static paddr_t pmap_kernel_l2ptp_phys;
    307       1.111   thorpej 
    308       1.183      matt #ifdef PMAPCOUNTERS
    309       1.174      matt #define	PMAP_EVCNT_INITIALIZER(name) \
    310       1.174      matt 	EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap", name)
    311       1.174      matt 
    312       1.174      matt #ifdef PMAP_CACHE_VIPT
    313       1.194      matt static struct evcnt pmap_ev_vac_clean_one =
    314       1.194      matt    PMAP_EVCNT_INITIALIZER("clean page (1 color)");
    315       1.194      matt static struct evcnt pmap_ev_vac_flush_one =
    316       1.194      matt    PMAP_EVCNT_INITIALIZER("flush page (1 color)");
    317       1.194      matt static struct evcnt pmap_ev_vac_flush_lots =
    318       1.194      matt    PMAP_EVCNT_INITIALIZER("flush page (2+ colors)");
    319       1.195      matt static struct evcnt pmap_ev_vac_flush_lots2 =
    320       1.195      matt    PMAP_EVCNT_INITIALIZER("flush page (2+ colors, kmpage)");
    321       1.194      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_clean_one);
    322       1.194      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_one);
    323       1.194      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots);
    324       1.195      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots2);
    325       1.194      matt 
    326       1.174      matt static struct evcnt pmap_ev_vac_color_new =
    327       1.174      matt    PMAP_EVCNT_INITIALIZER("new page color");
    328       1.174      matt static struct evcnt pmap_ev_vac_color_reuse =
    329       1.174      matt    PMAP_EVCNT_INITIALIZER("ok first page color");
    330       1.174      matt static struct evcnt pmap_ev_vac_color_ok =
    331       1.174      matt    PMAP_EVCNT_INITIALIZER("ok page color");
    332       1.182      matt static struct evcnt pmap_ev_vac_color_blind =
    333       1.182      matt    PMAP_EVCNT_INITIALIZER("blind page color");
    334       1.174      matt static struct evcnt pmap_ev_vac_color_change =
    335       1.174      matt    PMAP_EVCNT_INITIALIZER("change page color");
    336       1.174      matt static struct evcnt pmap_ev_vac_color_erase =
    337       1.174      matt    PMAP_EVCNT_INITIALIZER("erase page color");
    338       1.174      matt static struct evcnt pmap_ev_vac_color_none =
    339       1.174      matt    PMAP_EVCNT_INITIALIZER("no page color");
    340       1.174      matt static struct evcnt pmap_ev_vac_color_restore =
    341       1.174      matt    PMAP_EVCNT_INITIALIZER("restore page color");
    342       1.174      matt 
    343       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_new);
    344       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_reuse);
    345       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_ok);
    346       1.182      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_blind);
    347       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_change);
    348       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_erase);
    349       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_none);
    350       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_restore);
    351       1.174      matt #endif
    352       1.174      matt 
    353       1.174      matt static struct evcnt pmap_ev_mappings =
    354       1.174      matt    PMAP_EVCNT_INITIALIZER("pages mapped");
    355       1.174      matt static struct evcnt pmap_ev_unmappings =
    356       1.174      matt    PMAP_EVCNT_INITIALIZER("pages unmapped");
    357       1.174      matt static struct evcnt pmap_ev_remappings =
    358       1.174      matt    PMAP_EVCNT_INITIALIZER("pages remapped");
    359       1.174      matt 
    360       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_mappings);
    361       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_unmappings);
    362       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_remappings);
    363       1.174      matt 
    364       1.174      matt static struct evcnt pmap_ev_kernel_mappings =
    365       1.174      matt    PMAP_EVCNT_INITIALIZER("kernel pages mapped");
    366       1.174      matt static struct evcnt pmap_ev_kernel_unmappings =
    367       1.174      matt    PMAP_EVCNT_INITIALIZER("kernel pages unmapped");
    368       1.174      matt static struct evcnt pmap_ev_kernel_remappings =
    369       1.174      matt    PMAP_EVCNT_INITIALIZER("kernel pages remapped");
    370       1.174      matt 
    371       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_mappings);
    372       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_unmappings);
    373       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_remappings);
    374       1.174      matt 
    375       1.174      matt static struct evcnt pmap_ev_kenter_mappings =
    376       1.174      matt    PMAP_EVCNT_INITIALIZER("kenter pages mapped");
    377       1.174      matt static struct evcnt pmap_ev_kenter_unmappings =
    378       1.174      matt    PMAP_EVCNT_INITIALIZER("kenter pages unmapped");
    379       1.174      matt static struct evcnt pmap_ev_kenter_remappings =
    380       1.174      matt    PMAP_EVCNT_INITIALIZER("kenter pages remapped");
    381       1.174      matt static struct evcnt pmap_ev_pt_mappings =
    382       1.174      matt    PMAP_EVCNT_INITIALIZER("page table pages mapped");
    383       1.174      matt 
    384       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_mappings);
    385       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_unmappings);
    386       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_remappings);
    387       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_pt_mappings);
    388       1.174      matt 
    389       1.174      matt #ifdef PMAP_CACHE_VIPT
    390       1.174      matt static struct evcnt pmap_ev_exec_mappings =
    391       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages mapped");
    392       1.174      matt static struct evcnt pmap_ev_exec_cached =
    393       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages cached");
    394       1.174      matt 
    395       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_mappings);
    396       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_cached);
    397       1.174      matt 
    398       1.174      matt static struct evcnt pmap_ev_exec_synced =
    399       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages synced");
    400       1.174      matt static struct evcnt pmap_ev_exec_synced_map =
    401       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages synced (MP)");
    402       1.174      matt static struct evcnt pmap_ev_exec_synced_unmap =
    403       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages synced (UM)");
    404       1.174      matt static struct evcnt pmap_ev_exec_synced_remap =
    405       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages synced (RM)");
    406       1.174      matt static struct evcnt pmap_ev_exec_synced_clearbit =
    407       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages synced (DG)");
    408       1.174      matt static struct evcnt pmap_ev_exec_synced_kremove =
    409       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages synced (KU)");
    410       1.174      matt 
    411       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced);
    412       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_map);
    413       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_unmap);
    414       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_remap);
    415       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_clearbit);
    416       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_kremove);
    417       1.174      matt 
    418       1.174      matt static struct evcnt pmap_ev_exec_discarded_unmap =
    419       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages discarded (UM)");
    420       1.174      matt static struct evcnt pmap_ev_exec_discarded_zero =
    421       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages discarded (ZP)");
    422       1.174      matt static struct evcnt pmap_ev_exec_discarded_copy =
    423       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages discarded (CP)");
    424       1.174      matt static struct evcnt pmap_ev_exec_discarded_page_protect =
    425       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages discarded (PP)");
    426       1.174      matt static struct evcnt pmap_ev_exec_discarded_clearbit =
    427       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages discarded (DG)");
    428       1.174      matt static struct evcnt pmap_ev_exec_discarded_kremove =
    429       1.174      matt    PMAP_EVCNT_INITIALIZER("exec pages discarded (KU)");
    430       1.174      matt 
    431       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_unmap);
    432       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_zero);
    433       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_copy);
    434       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_page_protect);
    435       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_clearbit);
    436       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_kremove);
    437       1.174      matt #endif /* PMAP_CACHE_VIPT */
    438       1.174      matt 
    439       1.174      matt static struct evcnt pmap_ev_updates = PMAP_EVCNT_INITIALIZER("updates");
    440       1.174      matt static struct evcnt pmap_ev_collects = PMAP_EVCNT_INITIALIZER("collects");
    441       1.174      matt static struct evcnt pmap_ev_activations = PMAP_EVCNT_INITIALIZER("activations");
    442       1.174      matt 
    443       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_updates);
    444       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_collects);
    445       1.174      matt EVCNT_ATTACH_STATIC(pmap_ev_activations);
    446       1.174      matt 
    447       1.174      matt #define	PMAPCOUNT(x)	((void)(pmap_ev_##x.ev_count++))
    448       1.174      matt #else
    449       1.174      matt #define	PMAPCOUNT(x)	((void)0)
    450       1.174      matt #endif
    451       1.174      matt 
    452       1.134   thorpej /*
    453       1.134   thorpej  * pmap copy/zero page, and mem(5) hook point
    454       1.134   thorpej  */
    455        1.54   thorpej static pt_entry_t *csrc_pte, *cdst_pte;
    456        1.54   thorpej static vaddr_t csrcp, cdstp;
    457       1.183      matt vaddr_t memhook;			/* used by mem.c */
    458       1.189      matt kmutex_t memlock;			/* used by mem.c */
    459       1.191      matt void *zeropage;				/* used by mem.c */
    460       1.161  christos extern void *msgbufaddr;
    461       1.186      matt int pmap_kmpages;
    462        1.17     chris /*
    463       1.134   thorpej  * Flag to indicate if pmap_init() has done its thing
    464       1.134   thorpej  */
    465       1.159   thorpej bool pmap_initialized;
    466       1.134   thorpej 
    467       1.134   thorpej /*
    468       1.134   thorpej  * Misc. locking data structures
    469        1.17     chris  */
    470         1.1      matt 
    471       1.166        ad #if 0 /* defined(MULTIPROCESSOR) || defined(LOCKDEBUG) */
    472        1.17     chris static struct lock pmap_main_lock;
    473       1.134   thorpej 
    474        1.17     chris #define PMAP_MAP_TO_HEAD_LOCK() \
    475        1.17     chris      (void) spinlockmgr(&pmap_main_lock, LK_SHARED, NULL)
    476        1.17     chris #define PMAP_MAP_TO_HEAD_UNLOCK() \
    477        1.17     chris      (void) spinlockmgr(&pmap_main_lock, LK_RELEASE, NULL)
    478        1.17     chris #define PMAP_HEAD_TO_MAP_LOCK() \
    479        1.17     chris      (void) spinlockmgr(&pmap_main_lock, LK_EXCLUSIVE, NULL)
    480        1.17     chris #define PMAP_HEAD_TO_MAP_UNLOCK() \
    481       1.134   thorpej      spinlockmgr(&pmap_main_lock, LK_RELEASE, (void *) 0)
    482        1.17     chris #else
    483       1.134   thorpej #define PMAP_MAP_TO_HEAD_LOCK()		/* null */
    484       1.134   thorpej #define PMAP_MAP_TO_HEAD_UNLOCK()	/* null */
    485       1.134   thorpej #define PMAP_HEAD_TO_MAP_LOCK()		/* null */
    486       1.134   thorpej #define PMAP_HEAD_TO_MAP_UNLOCK()	/* null */
    487       1.134   thorpej #endif
    488       1.134   thorpej 
    489       1.134   thorpej #define	pmap_acquire_pmap_lock(pm)			\
    490       1.134   thorpej 	do {						\
    491       1.134   thorpej 		if ((pm) != pmap_kernel())		\
    492       1.172     chris 			mutex_enter(&(pm)->pm_lock);	\
    493       1.134   thorpej 	} while (/*CONSTCOND*/0)
    494       1.134   thorpej 
    495       1.134   thorpej #define	pmap_release_pmap_lock(pm)			\
    496       1.134   thorpej 	do {						\
    497       1.134   thorpej 		if ((pm) != pmap_kernel())		\
    498       1.172     chris 			mutex_exit(&(pm)->pm_lock);	\
    499       1.134   thorpej 	} while (/*CONSTCOND*/0)
    500         1.1      matt 
    501        1.33     chris 
    502        1.69   thorpej /*
    503       1.134   thorpej  * Metadata for L1 translation tables.
    504        1.69   thorpej  */
    505       1.134   thorpej struct l1_ttable {
    506       1.134   thorpej 	/* Entry on the L1 Table list */
    507       1.134   thorpej 	SLIST_ENTRY(l1_ttable) l1_link;
    508         1.1      matt 
    509       1.134   thorpej 	/* Entry on the L1 Least Recently Used list */
    510       1.134   thorpej 	TAILQ_ENTRY(l1_ttable) l1_lru;
    511         1.1      matt 
    512       1.134   thorpej 	/* Track how many domains are allocated from this L1 */
    513       1.134   thorpej 	volatile u_int l1_domain_use_count;
    514         1.1      matt 
    515       1.134   thorpej 	/*
    516       1.134   thorpej 	 * A free-list of domain numbers for this L1.
    517       1.134   thorpej 	 * We avoid using ffs() and a bitmap to track domains since ffs()
    518       1.134   thorpej 	 * is slow on ARM.
    519       1.134   thorpej 	 */
    520       1.134   thorpej 	u_int8_t l1_domain_first;
    521       1.134   thorpej 	u_int8_t l1_domain_free[PMAP_DOMAINS];
    522         1.1      matt 
    523       1.134   thorpej 	/* Physical address of this L1 page table */
    524       1.134   thorpej 	paddr_t l1_physaddr;
    525         1.1      matt 
    526       1.134   thorpej 	/* KVA of this L1 page table */
    527       1.134   thorpej 	pd_entry_t *l1_kva;
    528       1.134   thorpej };
    529         1.1      matt 
    530       1.134   thorpej /*
    531       1.134   thorpej  * Convert a virtual address into its L1 table index. That is, the
    532       1.134   thorpej  * index used to locate the L2 descriptor table pointer in an L1 table.
    533       1.134   thorpej  * This is basically used to index l1->l1_kva[].
    534       1.134   thorpej  *
    535       1.134   thorpej  * Each L2 descriptor table represents 1MB of VA space.
    536       1.134   thorpej  */
    537       1.134   thorpej #define	L1_IDX(va)		(((vaddr_t)(va)) >> L1_S_SHIFT)
    538        1.11     chris 
    539        1.17     chris /*
    540       1.134   thorpej  * L1 Page Tables are tracked using a Least Recently Used list.
    541       1.134   thorpej  *  - New L1s are allocated from the HEAD.
    542       1.134   thorpej  *  - Freed L1s are added to the TAIl.
    543       1.134   thorpej  *  - Recently accessed L1s (where an 'access' is some change to one of
    544       1.134   thorpej  *    the userland pmaps which owns this L1) are moved to the TAIL.
    545        1.17     chris  */
    546       1.134   thorpej static TAILQ_HEAD(, l1_ttable) l1_lru_list;
    547       1.134   thorpej static struct simplelock l1_lru_lock;
    548        1.17     chris 
    549       1.134   thorpej /*
    550       1.134   thorpej  * A list of all L1 tables
    551       1.134   thorpej  */
    552       1.134   thorpej static SLIST_HEAD(, l1_ttable) l1_list;
    553        1.17     chris 
    554        1.17     chris /*
    555       1.134   thorpej  * The l2_dtable tracks L2_BUCKET_SIZE worth of L1 slots.
    556       1.134   thorpej  *
    557       1.134   thorpej  * This is normally 16MB worth L2 page descriptors for any given pmap.
    558       1.134   thorpej  * Reference counts are maintained for L2 descriptors so they can be
    559       1.134   thorpej  * freed when empty.
    560        1.17     chris  */
    561       1.134   thorpej struct l2_dtable {
    562       1.134   thorpej 	/* The number of L2 page descriptors allocated to this l2_dtable */
    563       1.134   thorpej 	u_int l2_occupancy;
    564        1.17     chris 
    565       1.134   thorpej 	/* List of L2 page descriptors */
    566       1.134   thorpej 	struct l2_bucket {
    567       1.134   thorpej 		pt_entry_t *l2b_kva;	/* KVA of L2 Descriptor Table */
    568       1.134   thorpej 		paddr_t l2b_phys;	/* Physical address of same */
    569       1.134   thorpej 		u_short l2b_l1idx;	/* This L2 table's L1 index */
    570       1.134   thorpej 		u_short l2b_occupancy;	/* How many active descriptors */
    571       1.134   thorpej 	} l2_bucket[L2_BUCKET_SIZE];
    572        1.17     chris };
    573        1.17     chris 
    574        1.17     chris /*
    575       1.134   thorpej  * Given an L1 table index, calculate the corresponding l2_dtable index
    576       1.134   thorpej  * and bucket index within the l2_dtable.
    577        1.17     chris  */
    578       1.134   thorpej #define	L2_IDX(l1idx)		(((l1idx) >> L2_BUCKET_LOG2) & \
    579       1.134   thorpej 				 (L2_SIZE - 1))
    580       1.134   thorpej #define	L2_BUCKET(l1idx)	((l1idx) & (L2_BUCKET_SIZE - 1))
    581        1.17     chris 
    582       1.134   thorpej /*
    583       1.134   thorpej  * Given a virtual address, this macro returns the
    584       1.134   thorpej  * virtual address required to drop into the next L2 bucket.
    585       1.134   thorpej  */
    586       1.134   thorpej #define	L2_NEXT_BUCKET(va)	(((va) & L1_S_FRAME) + L1_S_SIZE)
    587        1.17     chris 
    588        1.17     chris /*
    589       1.134   thorpej  * L2 allocation.
    590        1.17     chris  */
    591       1.134   thorpej #define	pmap_alloc_l2_dtable()		\
    592       1.134   thorpej 	    pool_cache_get(&pmap_l2dtable_cache, PR_NOWAIT)
    593       1.134   thorpej #define	pmap_free_l2_dtable(l2)		\
    594       1.134   thorpej 	    pool_cache_put(&pmap_l2dtable_cache, (l2))
    595       1.134   thorpej #define pmap_alloc_l2_ptp(pap)		\
    596       1.134   thorpej 	    ((pt_entry_t *)pool_cache_get_paddr(&pmap_l2ptp_cache,\
    597       1.134   thorpej 	    PR_NOWAIT, (pap)))
    598         1.1      matt 
    599         1.1      matt /*
    600       1.134   thorpej  * We try to map the page tables write-through, if possible.  However, not
    601       1.134   thorpej  * all CPUs have a write-through cache mode, so on those we have to sync
    602       1.134   thorpej  * the cache when we frob page tables.
    603       1.113   thorpej  *
    604       1.134   thorpej  * We try to evaluate this at compile time, if possible.  However, it's
    605       1.134   thorpej  * not always possible to do that, hence this run-time var.
    606       1.134   thorpej  */
    607       1.134   thorpej int	pmap_needs_pte_sync;
    608       1.113   thorpej 
    609       1.113   thorpej /*
    610       1.134   thorpej  * Real definition of pv_entry.
    611       1.113   thorpej  */
    612       1.134   thorpej struct pv_entry {
    613       1.183      matt 	SLIST_ENTRY(pv_entry) pv_link;	/* next pv_entry */
    614       1.134   thorpej 	pmap_t		pv_pmap;        /* pmap where mapping lies */
    615       1.134   thorpej 	vaddr_t		pv_va;          /* virtual address for mapping */
    616       1.134   thorpej 	u_int		pv_flags;       /* flags */
    617       1.134   thorpej };
    618       1.113   thorpej 
    619       1.113   thorpej /*
    620       1.134   thorpej  * Macro to determine if a mapping might be resident in the
    621       1.134   thorpej  * instruction cache and/or TLB
    622        1.17     chris  */
    623       1.134   thorpej #define	PV_BEEN_EXECD(f)  (((f) & (PVF_REF | PVF_EXEC)) == (PVF_REF | PVF_EXEC))
    624       1.174      matt #define	PV_IS_EXEC_P(f)   (((f) & PVF_EXEC) != 0)
    625        1.17     chris 
    626        1.17     chris /*
    627       1.134   thorpej  * Macro to determine if a mapping might be resident in the
    628       1.134   thorpej  * data cache and/or TLB
    629         1.1      matt  */
    630       1.134   thorpej #define	PV_BEEN_REFD(f)   (((f) & PVF_REF) != 0)
    631         1.1      matt 
    632         1.1      matt /*
    633       1.134   thorpej  * Local prototypes
    634         1.1      matt  */
    635       1.134   thorpej static int		pmap_set_pt_cache_mode(pd_entry_t *, vaddr_t);
    636       1.134   thorpej static void		pmap_alloc_specials(vaddr_t *, int, vaddr_t *,
    637       1.134   thorpej 			    pt_entry_t **);
    638       1.159   thorpej static bool		pmap_is_current(pmap_t);
    639       1.159   thorpej static bool		pmap_is_cached(pmap_t);
    640   1.211.2.3  uebayasi static void		pmap_enter_pv(struct vm_page_md *, paddr_t, struct pv_entry *,
    641       1.134   thorpej 			    pmap_t, vaddr_t, u_int);
    642   1.211.2.1  uebayasi static struct pv_entry *pmap_find_pv(struct vm_page_md *, pmap_t, vaddr_t);
    643   1.211.2.2  uebayasi static struct pv_entry *pmap_remove_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
    644   1.211.2.2  uebayasi static u_int		pmap_modify_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t,
    645       1.134   thorpej 			    u_int, u_int);
    646        1.17     chris 
    647       1.134   thorpej static void		pmap_pinit(pmap_t);
    648       1.134   thorpej static int		pmap_pmap_ctor(void *, void *, int);
    649        1.17     chris 
    650       1.134   thorpej static void		pmap_alloc_l1(pmap_t);
    651       1.134   thorpej static void		pmap_free_l1(pmap_t);
    652       1.134   thorpej static void		pmap_use_l1(pmap_t);
    653        1.17     chris 
    654       1.134   thorpej static struct l2_bucket *pmap_get_l2_bucket(pmap_t, vaddr_t);
    655       1.134   thorpej static struct l2_bucket *pmap_alloc_l2_bucket(pmap_t, vaddr_t);
    656       1.134   thorpej static void		pmap_free_l2_bucket(pmap_t, struct l2_bucket *, u_int);
    657       1.134   thorpej static int		pmap_l2ptp_ctor(void *, void *, int);
    658       1.134   thorpej static int		pmap_l2dtable_ctor(void *, void *, int);
    659        1.51     chris 
    660   1.211.2.4  uebayasi static void		pmap_vac_me_harder(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
    661       1.174      matt #ifdef PMAP_CACHE_VIVT
    662   1.211.2.4  uebayasi static void		pmap_vac_me_kpmap(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
    663   1.211.2.4  uebayasi static void		pmap_vac_me_user(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
    664       1.174      matt #endif
    665        1.17     chris 
    666       1.134   thorpej static void		pmap_clearbit(struct vm_page *, u_int);
    667       1.174      matt #ifdef PMAP_CACHE_VIVT
    668       1.159   thorpej static int		pmap_clean_page(struct pv_entry *, bool);
    669       1.174      matt #endif
    670       1.174      matt #ifdef PMAP_CACHE_VIPT
    671   1.211.2.1  uebayasi static void		pmap_syncicache_page(struct vm_page_md *, paddr_t);
    672       1.194      matt enum pmap_flush_op {
    673       1.194      matt 	PMAP_FLUSH_PRIMARY,
    674       1.194      matt 	PMAP_FLUSH_SECONDARY,
    675       1.194      matt 	PMAP_CLEAN_PRIMARY
    676       1.194      matt };
    677   1.211.2.4  uebayasi static void		pmap_flush_page(struct vm_page_md *, paddr_t, enum pmap_flush_op);
    678       1.174      matt #endif
    679       1.134   thorpej static void		pmap_page_remove(struct vm_page *);
    680        1.17     chris 
    681       1.134   thorpej static void		pmap_init_l1(struct l1_ttable *, pd_entry_t *);
    682       1.134   thorpej static vaddr_t		kernel_pt_lookup(paddr_t);
    683        1.17     chris 
    684        1.17     chris 
    685        1.17     chris /*
    686       1.134   thorpej  * External function prototypes
    687        1.17     chris  */
    688       1.134   thorpej extern void bzero_page(vaddr_t);
    689       1.134   thorpej extern void bcopy_page(vaddr_t, vaddr_t);
    690        1.17     chris 
    691       1.134   thorpej /*
    692       1.134   thorpej  * Misc variables
    693       1.134   thorpej  */
    694       1.134   thorpej vaddr_t virtual_avail;
    695       1.134   thorpej vaddr_t virtual_end;
    696       1.134   thorpej vaddr_t pmap_curmaxkvaddr;
    697        1.17     chris 
    698       1.196    nonaka paddr_t avail_start;
    699       1.196    nonaka paddr_t avail_end;
    700        1.17     chris 
    701       1.174      matt pv_addrqh_t pmap_boot_freeq = SLIST_HEAD_INITIALIZER(&pmap_boot_freeq);
    702       1.174      matt pv_addr_t kernelpages;
    703       1.174      matt pv_addr_t kernel_l1pt;
    704       1.174      matt pv_addr_t systempage;
    705        1.17     chris 
    706       1.134   thorpej /* Function to set the debug level of the pmap code */
    707        1.17     chris 
    708       1.134   thorpej #ifdef PMAP_DEBUG
    709       1.134   thorpej void
    710       1.134   thorpej pmap_debug(int level)
    711       1.134   thorpej {
    712       1.134   thorpej 	pmap_debug_level = level;
    713       1.134   thorpej 	printf("pmap_debug: level=%d\n", pmap_debug_level);
    714         1.1      matt }
    715       1.134   thorpej #endif	/* PMAP_DEBUG */
    716         1.1      matt 
    717         1.1      matt /*
    718       1.134   thorpej  * A bunch of routines to conditionally flush the caches/TLB depending
    719       1.134   thorpej  * on whether the specified pmap actually needs to be flushed at any
    720       1.134   thorpej  * given time.
    721         1.1      matt  */
    722       1.157     perry static inline void
    723       1.134   thorpej pmap_tlb_flushID_SE(pmap_t pm, vaddr_t va)
    724       1.134   thorpej {
    725       1.134   thorpej 
    726       1.134   thorpej 	if (pm->pm_cstate.cs_tlb_id)
    727       1.134   thorpej 		cpu_tlb_flushID_SE(va);
    728       1.134   thorpej }
    729         1.1      matt 
    730       1.157     perry static inline void
    731       1.134   thorpej pmap_tlb_flushD_SE(pmap_t pm, vaddr_t va)
    732         1.1      matt {
    733         1.1      matt 
    734       1.134   thorpej 	if (pm->pm_cstate.cs_tlb_d)
    735       1.134   thorpej 		cpu_tlb_flushD_SE(va);
    736         1.1      matt }
    737         1.1      matt 
    738       1.157     perry static inline void
    739       1.134   thorpej pmap_tlb_flushID(pmap_t pm)
    740         1.1      matt {
    741         1.1      matt 
    742       1.134   thorpej 	if (pm->pm_cstate.cs_tlb_id) {
    743       1.134   thorpej 		cpu_tlb_flushID();
    744       1.134   thorpej 		pm->pm_cstate.cs_tlb = 0;
    745         1.1      matt 	}
    746       1.134   thorpej }
    747         1.1      matt 
    748       1.157     perry static inline void
    749       1.134   thorpej pmap_tlb_flushD(pmap_t pm)
    750       1.134   thorpej {
    751         1.1      matt 
    752       1.134   thorpej 	if (pm->pm_cstate.cs_tlb_d) {
    753       1.134   thorpej 		cpu_tlb_flushD();
    754       1.134   thorpej 		pm->pm_cstate.cs_tlb_d = 0;
    755         1.1      matt 	}
    756         1.1      matt }
    757         1.1      matt 
    758       1.174      matt #ifdef PMAP_CACHE_VIVT
    759       1.157     perry static inline void
    760       1.134   thorpej pmap_idcache_wbinv_range(pmap_t pm, vaddr_t va, vsize_t len)
    761         1.1      matt {
    762       1.174      matt 	if (pm->pm_cstate.cs_cache_id) {
    763       1.134   thorpej 		cpu_idcache_wbinv_range(va, len);
    764       1.174      matt 	}
    765        1.17     chris }
    766         1.1      matt 
    767       1.157     perry static inline void
    768       1.134   thorpej pmap_dcache_wb_range(pmap_t pm, vaddr_t va, vsize_t len,
    769       1.159   thorpej     bool do_inv, bool rd_only)
    770        1.17     chris {
    771         1.1      matt 
    772       1.134   thorpej 	if (pm->pm_cstate.cs_cache_d) {
    773       1.134   thorpej 		if (do_inv) {
    774       1.134   thorpej 			if (rd_only)
    775       1.134   thorpej 				cpu_dcache_inv_range(va, len);
    776       1.134   thorpej 			else
    777       1.134   thorpej 				cpu_dcache_wbinv_range(va, len);
    778       1.134   thorpej 		} else
    779       1.134   thorpej 		if (!rd_only)
    780       1.134   thorpej 			cpu_dcache_wb_range(va, len);
    781         1.1      matt 	}
    782       1.134   thorpej }
    783         1.1      matt 
    784       1.157     perry static inline void
    785       1.134   thorpej pmap_idcache_wbinv_all(pmap_t pm)
    786       1.134   thorpej {
    787       1.134   thorpej 	if (pm->pm_cstate.cs_cache_id) {
    788       1.134   thorpej 		cpu_idcache_wbinv_all();
    789       1.134   thorpej 		pm->pm_cstate.cs_cache = 0;
    790       1.134   thorpej 	}
    791         1.1      matt }
    792         1.1      matt 
    793       1.157     perry static inline void
    794       1.134   thorpej pmap_dcache_wbinv_all(pmap_t pm)
    795       1.134   thorpej {
    796       1.134   thorpej 	if (pm->pm_cstate.cs_cache_d) {
    797       1.134   thorpej 		cpu_dcache_wbinv_all();
    798       1.134   thorpej 		pm->pm_cstate.cs_cache_d = 0;
    799       1.134   thorpej 	}
    800       1.134   thorpej }
    801       1.174      matt #endif /* PMAP_CACHE_VIVT */
    802         1.1      matt 
    803       1.159   thorpej static inline bool
    804       1.134   thorpej pmap_is_current(pmap_t pm)
    805         1.1      matt {
    806        1.17     chris 
    807       1.182      matt 	if (pm == pmap_kernel() || curproc->p_vmspace->vm_map.pmap == pm)
    808       1.174      matt 		return true;
    809         1.1      matt 
    810       1.174      matt 	return false;
    811       1.134   thorpej }
    812         1.1      matt 
    813       1.159   thorpej static inline bool
    814       1.134   thorpej pmap_is_cached(pmap_t pm)
    815       1.134   thorpej {
    816        1.17     chris 
    817       1.165       scw 	if (pm == pmap_kernel() || pmap_recent_user == NULL ||
    818       1.165       scw 	    pmap_recent_user == pm)
    819       1.160   thorpej 		return (true);
    820        1.17     chris 
    821       1.174      matt 	return false;
    822       1.134   thorpej }
    823         1.1      matt 
    824       1.134   thorpej /*
    825       1.134   thorpej  * PTE_SYNC_CURRENT:
    826       1.134   thorpej  *
    827       1.134   thorpej  *     Make sure the pte is written out to RAM.
    828       1.134   thorpej  *     We need to do this for one of two cases:
    829       1.134   thorpej  *       - We're dealing with the kernel pmap
    830       1.134   thorpej  *       - There is no pmap active in the cache/tlb.
    831       1.134   thorpej  *       - The specified pmap is 'active' in the cache/tlb.
    832       1.134   thorpej  */
    833       1.134   thorpej #ifdef PMAP_INCLUDE_PTE_SYNC
    834       1.134   thorpej #define	PTE_SYNC_CURRENT(pm, ptep)	\
    835       1.134   thorpej do {					\
    836       1.134   thorpej 	if (PMAP_NEEDS_PTE_SYNC && 	\
    837       1.134   thorpej 	    pmap_is_cached(pm))		\
    838       1.134   thorpej 		PTE_SYNC(ptep);		\
    839       1.134   thorpej } while (/*CONSTCOND*/0)
    840       1.134   thorpej #else
    841       1.134   thorpej #define	PTE_SYNC_CURRENT(pm, ptep)	/* nothing */
    842       1.134   thorpej #endif
    843         1.1      matt 
    844         1.1      matt /*
    845        1.17     chris  * main pv_entry manipulation functions:
    846        1.49   thorpej  *   pmap_enter_pv: enter a mapping onto a vm_page list
    847        1.49   thorpej  *   pmap_remove_pv: remove a mappiing from a vm_page list
    848        1.17     chris  *
    849        1.17     chris  * NOTE: pmap_enter_pv expects to lock the pvh itself
    850        1.17     chris  *       pmap_remove_pv expects te caller to lock the pvh before calling
    851        1.17     chris  */
    852        1.17     chris 
    853        1.17     chris /*
    854        1.49   thorpej  * pmap_enter_pv: enter a mapping onto a vm_page lst
    855        1.17     chris  *
    856        1.17     chris  * => caller should hold the proper lock on pmap_main_lock
    857        1.17     chris  * => caller should have pmap locked
    858        1.49   thorpej  * => we will gain the lock on the vm_page and allocate the new pv_entry
    859        1.17     chris  * => caller should adjust ptp's wire_count before calling
    860        1.17     chris  * => caller should not adjust pmap's wire_count
    861        1.17     chris  */
    862       1.134   thorpej static void
    863   1.211.2.3  uebayasi pmap_enter_pv(struct vm_page_md *md, paddr_t pa, struct pv_entry *pv, pmap_t pm,
    864       1.134   thorpej     vaddr_t va, u_int flags)
    865       1.134   thorpej {
    866       1.182      matt 	struct pv_entry **pvp;
    867        1.17     chris 
    868       1.134   thorpej 	NPDEBUG(PDB_PVDUMP,
    869   1.211.2.3  uebayasi 	    printf("pmap_enter_pv: pm %p, md %p, flags 0x%x\n", pm, md, flags));
    870       1.134   thorpej 
    871       1.205  uebayasi 	pv->pv_pmap = pm;
    872       1.205  uebayasi 	pv->pv_va = va;
    873       1.205  uebayasi 	pv->pv_flags = flags;
    874       1.134   thorpej 
    875   1.211.2.3  uebayasi 	simple_lock(&md->pvh_slock);	/* lock vm_page */
    876   1.211.2.3  uebayasi 	pvp = &SLIST_FIRST(&md->pvh_list);
    877       1.182      matt #ifdef PMAP_CACHE_VIPT
    878       1.182      matt 	/*
    879       1.185      matt 	 * Insert unmanaged entries, writeable first, at the head of
    880       1.185      matt 	 * the pv list.
    881       1.182      matt 	 */
    882       1.182      matt 	if (__predict_true((flags & PVF_KENTRY) == 0)) {
    883       1.182      matt 		while (*pvp != NULL && (*pvp)->pv_flags & PVF_KENTRY)
    884       1.183      matt 			pvp = &SLIST_NEXT(*pvp, pv_link);
    885       1.185      matt 	} else if ((flags & PVF_WRITE) == 0) {
    886       1.185      matt 		while (*pvp != NULL && (*pvp)->pv_flags & PVF_WRITE)
    887       1.185      matt 			pvp = &SLIST_NEXT(*pvp, pv_link);
    888       1.182      matt 	}
    889       1.182      matt #endif
    890       1.205  uebayasi 	SLIST_NEXT(pv, pv_link) = *pvp;		/* add to ... */
    891       1.205  uebayasi 	*pvp = pv;				/* ... locked list */
    892   1.211.2.3  uebayasi 	md->pvh_attrs |= flags & (PVF_REF | PVF_MOD);
    893       1.183      matt #ifdef PMAP_CACHE_VIPT
    894       1.205  uebayasi 	if ((pv->pv_flags & PVF_KWRITE) == PVF_KWRITE)
    895   1.211.2.3  uebayasi 		md->pvh_attrs |= PVF_KMOD;
    896   1.211.2.3  uebayasi 	if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
    897   1.211.2.3  uebayasi 		md->pvh_attrs |= PVF_DIRTY;
    898   1.211.2.3  uebayasi 	KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
    899       1.183      matt #endif
    900       1.134   thorpej 	if (pm == pmap_kernel()) {
    901       1.174      matt 		PMAPCOUNT(kernel_mappings);
    902       1.134   thorpej 		if (flags & PVF_WRITE)
    903   1.211.2.3  uebayasi 			md->krw_mappings++;
    904       1.134   thorpej 		else
    905   1.211.2.3  uebayasi 			md->kro_mappings++;
    906       1.206  uebayasi 	} else {
    907       1.206  uebayasi 		if (flags & PVF_WRITE)
    908   1.211.2.3  uebayasi 			md->urw_mappings++;
    909       1.206  uebayasi 		else
    910   1.211.2.3  uebayasi 			md->uro_mappings++;
    911       1.206  uebayasi 	}
    912       1.174      matt 
    913       1.174      matt #ifdef PMAP_CACHE_VIPT
    914       1.174      matt 	/*
    915       1.174      matt 	 * If this is an exec mapping and its the first exec mapping
    916       1.174      matt 	 * for this page, make sure to sync the I-cache.
    917       1.174      matt 	 */
    918       1.174      matt 	if (PV_IS_EXEC_P(flags)) {
    919   1.211.2.3  uebayasi 		if (!PV_IS_EXEC_P(md->pvh_attrs)) {
    920   1.211.2.3  uebayasi 			pmap_syncicache_page(md, pa);
    921       1.174      matt 			PMAPCOUNT(exec_synced_map);
    922       1.174      matt 		}
    923       1.174      matt 		PMAPCOUNT(exec_mappings);
    924       1.174      matt 	}
    925       1.174      matt #endif
    926       1.174      matt 
    927       1.174      matt 	PMAPCOUNT(mappings);
    928   1.211.2.3  uebayasi 	simple_unlock(&md->pvh_slock);	/* unlock, done! */
    929       1.134   thorpej 
    930       1.205  uebayasi 	if (pv->pv_flags & PVF_WIRED)
    931       1.134   thorpej 		++pm->pm_stats.wired_count;
    932        1.17     chris }
    933        1.17     chris 
    934        1.17     chris /*
    935       1.134   thorpej  *
    936       1.134   thorpej  * pmap_find_pv: Find a pv entry
    937       1.134   thorpej  *
    938       1.134   thorpej  * => caller should hold lock on vm_page
    939       1.134   thorpej  */
    940       1.157     perry static inline struct pv_entry *
    941   1.211.2.1  uebayasi pmap_find_pv(struct vm_page_md *md, pmap_t pm, vaddr_t va)
    942       1.134   thorpej {
    943       1.134   thorpej 	struct pv_entry *pv;
    944       1.134   thorpej 
    945   1.211.2.1  uebayasi 	SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
    946       1.134   thorpej 		if (pm == pv->pv_pmap && va == pv->pv_va)
    947       1.134   thorpej 			break;
    948       1.134   thorpej 	}
    949       1.134   thorpej 
    950       1.134   thorpej 	return (pv);
    951       1.134   thorpej }
    952       1.134   thorpej 
    953       1.134   thorpej /*
    954       1.134   thorpej  * pmap_remove_pv: try to remove a mapping from a pv_list
    955        1.17     chris  *
    956        1.17     chris  * => caller should hold proper lock on pmap_main_lock
    957        1.17     chris  * => pmap should be locked
    958        1.49   thorpej  * => caller should hold lock on vm_page [so that attrs can be adjusted]
    959        1.17     chris  * => caller should adjust ptp's wire_count and free PTP if needed
    960        1.17     chris  * => caller should NOT adjust pmap's wire_count
    961       1.205  uebayasi  * => we return the removed pv
    962        1.17     chris  */
    963       1.134   thorpej static struct pv_entry *
    964   1.211.2.2  uebayasi pmap_remove_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
    965        1.17     chris {
    966       1.205  uebayasi 	struct pv_entry *pv, **prevptr;
    967        1.17     chris 
    968       1.134   thorpej 	NPDEBUG(PDB_PVDUMP,
    969   1.211.2.2  uebayasi 	    printf("pmap_remove_pv: pm %p, md %p, va 0x%08lx\n", pm, md, va));
    970       1.134   thorpej 
    971   1.211.2.2  uebayasi 	prevptr = &SLIST_FIRST(&md->pvh_list); /* prev pv_entry ptr */
    972       1.205  uebayasi 	pv = *prevptr;
    973       1.134   thorpej 
    974       1.205  uebayasi 	while (pv) {
    975       1.205  uebayasi 		if (pv->pv_pmap == pm && pv->pv_va == va) {	/* match? */
    976   1.211.2.2  uebayasi 			NPDEBUG(PDB_PVDUMP, printf("pmap_remove_pv: pm %p, md "
    977   1.211.2.2  uebayasi 			    "%p\n", pm, md));
    978       1.205  uebayasi 			if (pv->pv_flags & PVF_WIRED) {
    979       1.156       scw 				--pm->pm_stats.wired_count;
    980       1.156       scw 			}
    981       1.205  uebayasi 			*prevptr = SLIST_NEXT(pv, pv_link);	/* remove it! */
    982       1.134   thorpej 			if (pm == pmap_kernel()) {
    983       1.174      matt 				PMAPCOUNT(kernel_unmappings);
    984       1.205  uebayasi 				if (pv->pv_flags & PVF_WRITE)
    985   1.211.2.2  uebayasi 					md->krw_mappings--;
    986       1.134   thorpej 				else
    987   1.211.2.2  uebayasi 					md->kro_mappings--;
    988       1.206  uebayasi 			} else {
    989       1.206  uebayasi 				if (pv->pv_flags & PVF_WRITE)
    990   1.211.2.2  uebayasi 					md->urw_mappings--;
    991       1.206  uebayasi 				else
    992   1.211.2.2  uebayasi 					md->uro_mappings--;
    993       1.206  uebayasi 			}
    994       1.174      matt 
    995       1.174      matt 			PMAPCOUNT(unmappings);
    996       1.174      matt #ifdef PMAP_CACHE_VIPT
    997       1.205  uebayasi 			if (!(pv->pv_flags & PVF_WRITE))
    998       1.174      matt 				break;
    999       1.174      matt 			/*
   1000       1.174      matt 			 * If this page has had an exec mapping, then if
   1001       1.174      matt 			 * this was the last mapping, discard the contents,
   1002       1.174      matt 			 * otherwise sync the i-cache for this page.
   1003       1.174      matt 			 */
   1004   1.211.2.2  uebayasi 			if (PV_IS_EXEC_P(md->pvh_attrs)) {
   1005   1.211.2.2  uebayasi 				if (SLIST_EMPTY(&md->pvh_list)) {
   1006   1.211.2.2  uebayasi 					md->pvh_attrs &= ~PVF_EXEC;
   1007       1.174      matt 					PMAPCOUNT(exec_discarded_unmap);
   1008       1.174      matt 				} else {
   1009   1.211.2.2  uebayasi 					pmap_syncicache_page(md, pa);
   1010       1.174      matt 					PMAPCOUNT(exec_synced_unmap);
   1011       1.174      matt 				}
   1012       1.174      matt 			}
   1013       1.174      matt #endif /* PMAP_CACHE_VIPT */
   1014        1.17     chris 			break;
   1015        1.17     chris 		}
   1016       1.205  uebayasi 		prevptr = &SLIST_NEXT(pv, pv_link);	/* previous pointer */
   1017       1.205  uebayasi 		pv = *prevptr;				/* advance */
   1018        1.17     chris 	}
   1019       1.134   thorpej 
   1020       1.182      matt #ifdef PMAP_CACHE_VIPT
   1021       1.182      matt 	/*
   1022       1.185      matt 	 * If we no longer have a WRITEABLE KENTRY at the head of list,
   1023       1.185      matt 	 * clear the KMOD attribute from the page.
   1024       1.185      matt 	 */
   1025   1.211.2.2  uebayasi 	if (SLIST_FIRST(&md->pvh_list) == NULL
   1026   1.211.2.2  uebayasi 	    || (SLIST_FIRST(&md->pvh_list)->pv_flags & PVF_KWRITE) != PVF_KWRITE)
   1027   1.211.2.2  uebayasi 		md->pvh_attrs &= ~PVF_KMOD;
   1028       1.185      matt 
   1029       1.185      matt 	/*
   1030       1.182      matt 	 * If this was a writeable page and there are no more writeable
   1031       1.183      matt 	 * mappings (ignoring KMPAGE), clear the WRITE flag and writeback
   1032       1.183      matt 	 * the contents to memory.
   1033       1.182      matt 	 */
   1034   1.211.2.2  uebayasi 	if (md->krw_mappings + md->urw_mappings == 0)
   1035   1.211.2.2  uebayasi 		md->pvh_attrs &= ~PVF_WRITE;
   1036   1.211.2.2  uebayasi 	KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   1037       1.182      matt #endif /* PMAP_CACHE_VIPT */
   1038       1.182      matt 
   1039       1.205  uebayasi 	return(pv);				/* return removed pv */
   1040        1.17     chris }
   1041        1.17     chris 
   1042        1.17     chris /*
   1043        1.17     chris  *
   1044        1.17     chris  * pmap_modify_pv: Update pv flags
   1045        1.17     chris  *
   1046        1.49   thorpej  * => caller should hold lock on vm_page [so that attrs can be adjusted]
   1047        1.17     chris  * => caller should NOT adjust pmap's wire_count
   1048        1.29  rearnsha  * => caller must call pmap_vac_me_harder() if writable status of a page
   1049        1.29  rearnsha  *    may have changed.
   1050        1.17     chris  * => we return the old flags
   1051        1.17     chris  *
   1052         1.1      matt  * Modify a physical-virtual mapping in the pv table
   1053         1.1      matt  */
   1054       1.134   thorpej static u_int
   1055   1.211.2.2  uebayasi pmap_modify_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va,
   1056       1.134   thorpej     u_int clr_mask, u_int set_mask)
   1057         1.1      matt {
   1058         1.1      matt 	struct pv_entry *npv;
   1059         1.1      matt 	u_int flags, oflags;
   1060         1.1      matt 
   1061       1.185      matt 	KASSERT((clr_mask & PVF_KENTRY) == 0);
   1062       1.185      matt 	KASSERT((set_mask & PVF_KENTRY) == 0);
   1063       1.185      matt 
   1064   1.211.2.2  uebayasi 	if ((npv = pmap_find_pv(md, pm, va)) == NULL)
   1065       1.134   thorpej 		return (0);
   1066       1.134   thorpej 
   1067       1.134   thorpej 	NPDEBUG(PDB_PVDUMP,
   1068   1.211.2.2  uebayasi 	    printf("pmap_modify_pv: pm %p, md %p, clr 0x%x, set 0x%x, flags 0x%x\n", pm, md, clr_mask, set_mask, npv->pv_flags));
   1069       1.134   thorpej 
   1070         1.1      matt 	/*
   1071         1.1      matt 	 * There is at least one VA mapping this page.
   1072         1.1      matt 	 */
   1073         1.1      matt 
   1074       1.183      matt 	if (clr_mask & (PVF_REF | PVF_MOD)) {
   1075   1.211.2.2  uebayasi 		md->pvh_attrs |= set_mask & (PVF_REF | PVF_MOD);
   1076       1.183      matt #ifdef PMAP_CACHE_VIPT
   1077   1.211.2.2  uebayasi 		if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
   1078   1.211.2.2  uebayasi 			md->pvh_attrs |= PVF_DIRTY;
   1079   1.211.2.2  uebayasi 		KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   1080       1.183      matt #endif
   1081       1.183      matt 	}
   1082       1.134   thorpej 
   1083       1.134   thorpej 	oflags = npv->pv_flags;
   1084       1.134   thorpej 	npv->pv_flags = flags = (oflags & ~clr_mask) | set_mask;
   1085       1.134   thorpej 
   1086       1.134   thorpej 	if ((flags ^ oflags) & PVF_WIRED) {
   1087       1.134   thorpej 		if (flags & PVF_WIRED)
   1088       1.134   thorpej 			++pm->pm_stats.wired_count;
   1089       1.134   thorpej 		else
   1090       1.134   thorpej 			--pm->pm_stats.wired_count;
   1091       1.134   thorpej 	}
   1092       1.134   thorpej 
   1093       1.134   thorpej 	if ((flags ^ oflags) & PVF_WRITE) {
   1094       1.134   thorpej 		if (pm == pmap_kernel()) {
   1095       1.134   thorpej 			if (flags & PVF_WRITE) {
   1096   1.211.2.2  uebayasi 				md->krw_mappings++;
   1097   1.211.2.2  uebayasi 				md->kro_mappings--;
   1098       1.134   thorpej 			} else {
   1099   1.211.2.2  uebayasi 				md->kro_mappings++;
   1100   1.211.2.2  uebayasi 				md->krw_mappings--;
   1101         1.1      matt 			}
   1102       1.134   thorpej 		} else {
   1103       1.206  uebayasi 			if (flags & PVF_WRITE) {
   1104   1.211.2.2  uebayasi 				md->urw_mappings++;
   1105   1.211.2.2  uebayasi 				md->uro_mappings--;
   1106       1.206  uebayasi 			} else {
   1107   1.211.2.2  uebayasi 				md->uro_mappings++;
   1108   1.211.2.2  uebayasi 				md->urw_mappings--;
   1109       1.206  uebayasi 			}
   1110         1.1      matt 		}
   1111         1.1      matt 	}
   1112       1.174      matt #ifdef PMAP_CACHE_VIPT
   1113   1.211.2.2  uebayasi 	if (md->urw_mappings + md->krw_mappings == 0)
   1114   1.211.2.2  uebayasi 		md->pvh_attrs &= ~PVF_WRITE;
   1115       1.174      matt 	/*
   1116       1.174      matt 	 * We have two cases here: the first is from enter_pv (new exec
   1117       1.174      matt 	 * page), the second is a combined pmap_remove_pv/pmap_enter_pv.
   1118       1.174      matt 	 * Since in latter, pmap_enter_pv won't do anything, we just have
   1119       1.174      matt 	 * to do what pmap_remove_pv would do.
   1120       1.174      matt 	 */
   1121   1.211.2.2  uebayasi 	if ((PV_IS_EXEC_P(flags) && !PV_IS_EXEC_P(md->pvh_attrs))
   1122   1.211.2.2  uebayasi 	    || (PV_IS_EXEC_P(md->pvh_attrs)
   1123       1.174      matt 		|| (!(flags & PVF_WRITE) && (oflags & PVF_WRITE)))) {
   1124   1.211.2.2  uebayasi 		pmap_syncicache_page(md, pa);
   1125       1.174      matt 		PMAPCOUNT(exec_synced_remap);
   1126       1.174      matt 	}
   1127   1.211.2.2  uebayasi 	KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   1128       1.174      matt #endif
   1129       1.174      matt 
   1130       1.174      matt 	PMAPCOUNT(remappings);
   1131       1.134   thorpej 
   1132       1.134   thorpej 	return (oflags);
   1133         1.1      matt }
   1134         1.1      matt 
   1135       1.134   thorpej /*
   1136       1.134   thorpej  * Allocate an L1 translation table for the specified pmap.
   1137       1.134   thorpej  * This is called at pmap creation time.
   1138       1.134   thorpej  */
   1139       1.134   thorpej static void
   1140       1.134   thorpej pmap_alloc_l1(pmap_t pm)
   1141         1.1      matt {
   1142       1.134   thorpej 	struct l1_ttable *l1;
   1143       1.134   thorpej 	u_int8_t domain;
   1144       1.134   thorpej 
   1145       1.134   thorpej 	/*
   1146       1.134   thorpej 	 * Remove the L1 at the head of the LRU list
   1147       1.134   thorpej 	 */
   1148       1.134   thorpej 	simple_lock(&l1_lru_lock);
   1149       1.134   thorpej 	l1 = TAILQ_FIRST(&l1_lru_list);
   1150       1.134   thorpej 	KDASSERT(l1 != NULL);
   1151       1.134   thorpej 	TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
   1152         1.1      matt 
   1153       1.134   thorpej 	/*
   1154       1.134   thorpej 	 * Pick the first available domain number, and update
   1155       1.134   thorpej 	 * the link to the next number.
   1156       1.134   thorpej 	 */
   1157       1.134   thorpej 	domain = l1->l1_domain_first;
   1158       1.134   thorpej 	l1->l1_domain_first = l1->l1_domain_free[domain];
   1159       1.115   thorpej 
   1160       1.134   thorpej 	/*
   1161       1.134   thorpej 	 * If there are still free domain numbers in this L1,
   1162       1.134   thorpej 	 * put it back on the TAIL of the LRU list.
   1163       1.134   thorpej 	 */
   1164       1.134   thorpej 	if (++l1->l1_domain_use_count < PMAP_DOMAINS)
   1165       1.134   thorpej 		TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
   1166         1.1      matt 
   1167       1.134   thorpej 	simple_unlock(&l1_lru_lock);
   1168         1.1      matt 
   1169       1.134   thorpej 	/*
   1170       1.134   thorpej 	 * Fix up the relevant bits in the pmap structure
   1171       1.134   thorpej 	 */
   1172       1.134   thorpej 	pm->pm_l1 = l1;
   1173       1.134   thorpej 	pm->pm_domain = domain;
   1174         1.1      matt }
   1175         1.1      matt 
   1176         1.1      matt /*
   1177       1.134   thorpej  * Free an L1 translation table.
   1178       1.134   thorpej  * This is called at pmap destruction time.
   1179         1.1      matt  */
   1180       1.134   thorpej static void
   1181       1.134   thorpej pmap_free_l1(pmap_t pm)
   1182         1.1      matt {
   1183       1.134   thorpej 	struct l1_ttable *l1 = pm->pm_l1;
   1184         1.1      matt 
   1185       1.134   thorpej 	simple_lock(&l1_lru_lock);
   1186         1.1      matt 
   1187       1.134   thorpej 	/*
   1188       1.134   thorpej 	 * If this L1 is currently on the LRU list, remove it.
   1189       1.134   thorpej 	 */
   1190       1.134   thorpej 	if (l1->l1_domain_use_count < PMAP_DOMAINS)
   1191       1.134   thorpej 		TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
   1192         1.1      matt 
   1193         1.1      matt 	/*
   1194       1.134   thorpej 	 * Free up the domain number which was allocated to the pmap
   1195         1.1      matt 	 */
   1196       1.134   thorpej 	l1->l1_domain_free[pm->pm_domain] = l1->l1_domain_first;
   1197       1.134   thorpej 	l1->l1_domain_first = pm->pm_domain;
   1198       1.134   thorpej 	l1->l1_domain_use_count--;
   1199         1.1      matt 
   1200       1.134   thorpej 	/*
   1201       1.134   thorpej 	 * The L1 now must have at least 1 free domain, so add
   1202       1.134   thorpej 	 * it back to the LRU list. If the use count is zero,
   1203       1.134   thorpej 	 * put it at the head of the list, otherwise it goes
   1204       1.134   thorpej 	 * to the tail.
   1205       1.134   thorpej 	 */
   1206       1.134   thorpej 	if (l1->l1_domain_use_count == 0)
   1207       1.134   thorpej 		TAILQ_INSERT_HEAD(&l1_lru_list, l1, l1_lru);
   1208       1.134   thorpej 	else
   1209       1.134   thorpej 		TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
   1210        1.54   thorpej 
   1211       1.134   thorpej 	simple_unlock(&l1_lru_lock);
   1212       1.134   thorpej }
   1213        1.54   thorpej 
   1214       1.157     perry static inline void
   1215       1.134   thorpej pmap_use_l1(pmap_t pm)
   1216       1.134   thorpej {
   1217       1.134   thorpej 	struct l1_ttable *l1;
   1218        1.54   thorpej 
   1219       1.134   thorpej 	/*
   1220       1.134   thorpej 	 * Do nothing if we're in interrupt context.
   1221       1.134   thorpej 	 * Access to an L1 by the kernel pmap must not affect
   1222       1.134   thorpej 	 * the LRU list.
   1223       1.134   thorpej 	 */
   1224       1.171      matt 	if (cpu_intr_p() || pm == pmap_kernel())
   1225       1.134   thorpej 		return;
   1226        1.54   thorpej 
   1227       1.134   thorpej 	l1 = pm->pm_l1;
   1228         1.1      matt 
   1229        1.17     chris 	/*
   1230       1.134   thorpej 	 * If the L1 is not currently on the LRU list, just return
   1231        1.17     chris 	 */
   1232       1.134   thorpej 	if (l1->l1_domain_use_count == PMAP_DOMAINS)
   1233       1.134   thorpej 		return;
   1234       1.134   thorpej 
   1235       1.134   thorpej 	simple_lock(&l1_lru_lock);
   1236         1.1      matt 
   1237        1.10     chris 	/*
   1238       1.134   thorpej 	 * Check the use count again, now that we've acquired the lock
   1239        1.10     chris 	 */
   1240       1.134   thorpej 	if (l1->l1_domain_use_count == PMAP_DOMAINS) {
   1241       1.134   thorpej 		simple_unlock(&l1_lru_lock);
   1242       1.134   thorpej 		return;
   1243       1.134   thorpej 	}
   1244       1.111   thorpej 
   1245       1.111   thorpej 	/*
   1246       1.134   thorpej 	 * Move the L1 to the back of the LRU list
   1247       1.111   thorpej 	 */
   1248       1.134   thorpej 	TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
   1249       1.134   thorpej 	TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
   1250       1.111   thorpej 
   1251       1.134   thorpej 	simple_unlock(&l1_lru_lock);
   1252         1.1      matt }
   1253         1.1      matt 
   1254         1.1      matt /*
   1255       1.134   thorpej  * void pmap_free_l2_ptp(pt_entry_t *, paddr_t *)
   1256         1.1      matt  *
   1257       1.134   thorpej  * Free an L2 descriptor table.
   1258         1.1      matt  */
   1259       1.157     perry static inline void
   1260       1.134   thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
   1261       1.134   thorpej pmap_free_l2_ptp(pt_entry_t *l2, paddr_t pa)
   1262       1.134   thorpej #else
   1263       1.159   thorpej pmap_free_l2_ptp(bool need_sync, pt_entry_t *l2, paddr_t pa)
   1264       1.134   thorpej #endif
   1265         1.1      matt {
   1266       1.134   thorpej #ifdef PMAP_INCLUDE_PTE_SYNC
   1267       1.174      matt #ifdef PMAP_CACHE_VIVT
   1268         1.1      matt 	/*
   1269       1.134   thorpej 	 * Note: With a write-back cache, we may need to sync this
   1270       1.134   thorpej 	 * L2 table before re-using it.
   1271       1.134   thorpej 	 * This is because it may have belonged to a non-current
   1272       1.134   thorpej 	 * pmap, in which case the cache syncs would have been
   1273       1.174      matt 	 * skipped for the pages that were being unmapped. If the
   1274       1.134   thorpej 	 * L2 table were then to be immediately re-allocated to
   1275       1.134   thorpej 	 * the *current* pmap, it may well contain stale mappings
   1276       1.134   thorpej 	 * which have not yet been cleared by a cache write-back
   1277       1.134   thorpej 	 * and so would still be visible to the mmu.
   1278         1.1      matt 	 */
   1279       1.134   thorpej 	if (need_sync)
   1280       1.134   thorpej 		PTE_SYNC_RANGE(l2, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
   1281       1.174      matt #endif /* PMAP_CACHE_VIVT */
   1282       1.174      matt #endif /* PMAP_INCLUDE_PTE_SYNC */
   1283       1.134   thorpej 	pool_cache_put_paddr(&pmap_l2ptp_cache, (void *)l2, pa);
   1284         1.1      matt }
   1285         1.1      matt 
   1286         1.1      matt /*
   1287       1.134   thorpej  * Returns a pointer to the L2 bucket associated with the specified pmap
   1288       1.134   thorpej  * and VA, or NULL if no L2 bucket exists for the address.
   1289         1.1      matt  */
   1290       1.157     perry static inline struct l2_bucket *
   1291       1.134   thorpej pmap_get_l2_bucket(pmap_t pm, vaddr_t va)
   1292       1.134   thorpej {
   1293       1.134   thorpej 	struct l2_dtable *l2;
   1294       1.134   thorpej 	struct l2_bucket *l2b;
   1295       1.134   thorpej 	u_short l1idx;
   1296         1.1      matt 
   1297       1.134   thorpej 	l1idx = L1_IDX(va);
   1298         1.1      matt 
   1299       1.134   thorpej 	if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL ||
   1300       1.134   thorpej 	    (l2b = &l2->l2_bucket[L2_BUCKET(l1idx)])->l2b_kva == NULL)
   1301       1.134   thorpej 		return (NULL);
   1302         1.1      matt 
   1303       1.134   thorpej 	return (l2b);
   1304         1.1      matt }
   1305         1.1      matt 
   1306         1.1      matt /*
   1307       1.134   thorpej  * Returns a pointer to the L2 bucket associated with the specified pmap
   1308       1.134   thorpej  * and VA.
   1309         1.1      matt  *
   1310       1.134   thorpej  * If no L2 bucket exists, perform the necessary allocations to put an L2
   1311       1.134   thorpej  * bucket/page table in place.
   1312         1.1      matt  *
   1313       1.134   thorpej  * Note that if a new L2 bucket/page was allocated, the caller *must*
   1314       1.134   thorpej  * increment the bucket occupancy counter appropriately *before*
   1315       1.134   thorpej  * releasing the pmap's lock to ensure no other thread or cpu deallocates
   1316       1.134   thorpej  * the bucket/page in the meantime.
   1317         1.1      matt  */
   1318       1.134   thorpej static struct l2_bucket *
   1319       1.134   thorpej pmap_alloc_l2_bucket(pmap_t pm, vaddr_t va)
   1320       1.134   thorpej {
   1321       1.134   thorpej 	struct l2_dtable *l2;
   1322       1.134   thorpej 	struct l2_bucket *l2b;
   1323       1.134   thorpej 	u_short l1idx;
   1324       1.134   thorpej 
   1325       1.134   thorpej 	l1idx = L1_IDX(va);
   1326       1.134   thorpej 
   1327       1.134   thorpej 	if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
   1328       1.134   thorpej 		/*
   1329       1.134   thorpej 		 * No mapping at this address, as there is
   1330       1.134   thorpej 		 * no entry in the L1 table.
   1331       1.134   thorpej 		 * Need to allocate a new l2_dtable.
   1332       1.134   thorpej 		 */
   1333       1.134   thorpej 		if ((l2 = pmap_alloc_l2_dtable()) == NULL)
   1334       1.134   thorpej 			return (NULL);
   1335       1.134   thorpej 
   1336       1.134   thorpej 		/*
   1337       1.134   thorpej 		 * Link it into the parent pmap
   1338       1.134   thorpej 		 */
   1339       1.134   thorpej 		pm->pm_l2[L2_IDX(l1idx)] = l2;
   1340       1.134   thorpej 	}
   1341         1.1      matt 
   1342       1.134   thorpej 	l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
   1343         1.1      matt 
   1344        1.10     chris 	/*
   1345       1.134   thorpej 	 * Fetch pointer to the L2 page table associated with the address.
   1346        1.10     chris 	 */
   1347       1.134   thorpej 	if (l2b->l2b_kva == NULL) {
   1348       1.134   thorpej 		pt_entry_t *ptep;
   1349       1.134   thorpej 
   1350       1.134   thorpej 		/*
   1351       1.134   thorpej 		 * No L2 page table has been allocated. Chances are, this
   1352       1.134   thorpej 		 * is because we just allocated the l2_dtable, above.
   1353       1.134   thorpej 		 */
   1354       1.134   thorpej 		if ((ptep = pmap_alloc_l2_ptp(&l2b->l2b_phys)) == NULL) {
   1355       1.134   thorpej 			/*
   1356       1.134   thorpej 			 * Oops, no more L2 page tables available at this
   1357       1.134   thorpej 			 * time. We may need to deallocate the l2_dtable
   1358       1.134   thorpej 			 * if we allocated a new one above.
   1359       1.134   thorpej 			 */
   1360       1.134   thorpej 			if (l2->l2_occupancy == 0) {
   1361       1.134   thorpej 				pm->pm_l2[L2_IDX(l1idx)] = NULL;
   1362       1.134   thorpej 				pmap_free_l2_dtable(l2);
   1363       1.134   thorpej 			}
   1364       1.134   thorpej 			return (NULL);
   1365       1.134   thorpej 		}
   1366         1.1      matt 
   1367       1.134   thorpej 		l2->l2_occupancy++;
   1368       1.134   thorpej 		l2b->l2b_kva = ptep;
   1369       1.134   thorpej 		l2b->l2b_l1idx = l1idx;
   1370       1.134   thorpej 	}
   1371        1.16     chris 
   1372       1.134   thorpej 	return (l2b);
   1373         1.1      matt }
   1374         1.1      matt 
   1375         1.1      matt /*
   1376       1.134   thorpej  * One or more mappings in the specified L2 descriptor table have just been
   1377       1.134   thorpej  * invalidated.
   1378         1.1      matt  *
   1379       1.134   thorpej  * Garbage collect the metadata and descriptor table itself if necessary.
   1380         1.1      matt  *
   1381       1.134   thorpej  * The pmap lock must be acquired when this is called (not necessary
   1382       1.134   thorpej  * for the kernel pmap).
   1383         1.1      matt  */
   1384       1.134   thorpej static void
   1385       1.134   thorpej pmap_free_l2_bucket(pmap_t pm, struct l2_bucket *l2b, u_int count)
   1386         1.1      matt {
   1387       1.134   thorpej 	struct l2_dtable *l2;
   1388       1.134   thorpej 	pd_entry_t *pl1pd, l1pd;
   1389       1.134   thorpej 	pt_entry_t *ptep;
   1390       1.134   thorpej 	u_short l1idx;
   1391         1.1      matt 
   1392       1.134   thorpej 	KDASSERT(count <= l2b->l2b_occupancy);
   1393         1.1      matt 
   1394       1.134   thorpej 	/*
   1395       1.134   thorpej 	 * Update the bucket's reference count according to how many
   1396       1.134   thorpej 	 * PTEs the caller has just invalidated.
   1397       1.134   thorpej 	 */
   1398       1.134   thorpej 	l2b->l2b_occupancy -= count;
   1399         1.1      matt 
   1400         1.1      matt 	/*
   1401       1.134   thorpej 	 * Note:
   1402       1.134   thorpej 	 *
   1403       1.134   thorpej 	 * Level 2 page tables allocated to the kernel pmap are never freed
   1404       1.134   thorpej 	 * as that would require checking all Level 1 page tables and
   1405       1.134   thorpej 	 * removing any references to the Level 2 page table. See also the
   1406       1.134   thorpej 	 * comment elsewhere about never freeing bootstrap L2 descriptors.
   1407       1.134   thorpej 	 *
   1408       1.134   thorpej 	 * We make do with just invalidating the mapping in the L2 table.
   1409       1.134   thorpej 	 *
   1410       1.134   thorpej 	 * This isn't really a big deal in practice and, in fact, leads
   1411       1.134   thorpej 	 * to a performance win over time as we don't need to continually
   1412       1.134   thorpej 	 * alloc/free.
   1413         1.1      matt 	 */
   1414       1.134   thorpej 	if (l2b->l2b_occupancy > 0 || pm == pmap_kernel())
   1415       1.134   thorpej 		return;
   1416         1.1      matt 
   1417       1.134   thorpej 	/*
   1418       1.134   thorpej 	 * There are no more valid mappings in this level 2 page table.
   1419       1.134   thorpej 	 * Go ahead and NULL-out the pointer in the bucket, then
   1420       1.134   thorpej 	 * free the page table.
   1421       1.134   thorpej 	 */
   1422       1.134   thorpej 	l1idx = l2b->l2b_l1idx;
   1423       1.134   thorpej 	ptep = l2b->l2b_kva;
   1424       1.134   thorpej 	l2b->l2b_kva = NULL;
   1425         1.1      matt 
   1426       1.134   thorpej 	pl1pd = &pm->pm_l1->l1_kva[l1idx];
   1427         1.1      matt 
   1428       1.134   thorpej 	/*
   1429       1.134   thorpej 	 * If the L1 slot matches the pmap's domain
   1430       1.134   thorpej 	 * number, then invalidate it.
   1431       1.134   thorpej 	 */
   1432       1.134   thorpej 	l1pd = *pl1pd & (L1_TYPE_MASK | L1_C_DOM_MASK);
   1433       1.134   thorpej 	if (l1pd == (L1_C_DOM(pm->pm_domain) | L1_TYPE_C)) {
   1434       1.134   thorpej 		*pl1pd = 0;
   1435       1.134   thorpej 		PTE_SYNC(pl1pd);
   1436         1.1      matt 	}
   1437         1.1      matt 
   1438       1.134   thorpej 	/*
   1439       1.134   thorpej 	 * Release the L2 descriptor table back to the pool cache.
   1440       1.134   thorpej 	 */
   1441       1.134   thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
   1442       1.134   thorpej 	pmap_free_l2_ptp(ptep, l2b->l2b_phys);
   1443       1.134   thorpej #else
   1444       1.134   thorpej 	pmap_free_l2_ptp(!pmap_is_cached(pm), ptep, l2b->l2b_phys);
   1445       1.134   thorpej #endif
   1446       1.134   thorpej 
   1447       1.134   thorpej 	/*
   1448       1.134   thorpej 	 * Update the reference count in the associated l2_dtable
   1449       1.134   thorpej 	 */
   1450       1.134   thorpej 	l2 = pm->pm_l2[L2_IDX(l1idx)];
   1451       1.134   thorpej 	if (--l2->l2_occupancy > 0)
   1452       1.134   thorpej 		return;
   1453         1.1      matt 
   1454       1.134   thorpej 	/*
   1455       1.134   thorpej 	 * There are no more valid mappings in any of the Level 1
   1456       1.134   thorpej 	 * slots managed by this l2_dtable. Go ahead and NULL-out
   1457       1.134   thorpej 	 * the pointer in the parent pmap and free the l2_dtable.
   1458       1.134   thorpej 	 */
   1459       1.134   thorpej 	pm->pm_l2[L2_IDX(l1idx)] = NULL;
   1460       1.134   thorpej 	pmap_free_l2_dtable(l2);
   1461         1.1      matt }
   1462         1.1      matt 
   1463         1.1      matt /*
   1464       1.134   thorpej  * Pool cache constructors for L2 descriptor tables, metadata and pmap
   1465       1.134   thorpej  * structures.
   1466         1.1      matt  */
   1467       1.134   thorpej static int
   1468       1.134   thorpej pmap_l2ptp_ctor(void *arg, void *v, int flags)
   1469         1.1      matt {
   1470       1.134   thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
   1471       1.134   thorpej 	struct l2_bucket *l2b;
   1472       1.134   thorpej 	pt_entry_t *ptep, pte;
   1473       1.134   thorpej 	vaddr_t va = (vaddr_t)v & ~PGOFSET;
   1474       1.134   thorpej 
   1475       1.134   thorpej 	/*
   1476       1.134   thorpej 	 * The mappings for these page tables were initially made using
   1477       1.134   thorpej 	 * pmap_kenter_pa() by the pool subsystem. Therefore, the cache-
   1478       1.134   thorpej 	 * mode will not be right for page table mappings. To avoid
   1479       1.134   thorpej 	 * polluting the pmap_kenter_pa() code with a special case for
   1480       1.134   thorpej 	 * page tables, we simply fix up the cache-mode here if it's not
   1481       1.134   thorpej 	 * correct.
   1482       1.134   thorpej 	 */
   1483       1.134   thorpej 	l2b = pmap_get_l2_bucket(pmap_kernel(), va);
   1484       1.134   thorpej 	KDASSERT(l2b != NULL);
   1485       1.134   thorpej 	ptep = &l2b->l2b_kva[l2pte_index(va)];
   1486       1.134   thorpej 	pte = *ptep;
   1487         1.1      matt 
   1488       1.134   thorpej 	if ((pte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
   1489       1.134   thorpej 		/*
   1490       1.134   thorpej 		 * Page tables must have the cache-mode set to Write-Thru.
   1491       1.134   thorpej 		 */
   1492       1.134   thorpej 		*ptep = (pte & ~L2_S_CACHE_MASK) | pte_l2_s_cache_mode_pt;
   1493       1.134   thorpej 		PTE_SYNC(ptep);
   1494       1.134   thorpej 		cpu_tlb_flushD_SE(va);
   1495       1.134   thorpej 		cpu_cpwait();
   1496       1.134   thorpej 	}
   1497       1.134   thorpej #endif
   1498         1.1      matt 
   1499       1.134   thorpej 	memset(v, 0, L2_TABLE_SIZE_REAL);
   1500       1.134   thorpej 	PTE_SYNC_RANGE(v, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
   1501       1.134   thorpej 	return (0);
   1502         1.1      matt }
   1503         1.1      matt 
   1504       1.134   thorpej static int
   1505       1.134   thorpej pmap_l2dtable_ctor(void *arg, void *v, int flags)
   1506        1.93   thorpej {
   1507        1.93   thorpej 
   1508       1.134   thorpej 	memset(v, 0, sizeof(struct l2_dtable));
   1509       1.134   thorpej 	return (0);
   1510       1.134   thorpej }
   1511        1.93   thorpej 
   1512       1.134   thorpej static int
   1513       1.134   thorpej pmap_pmap_ctor(void *arg, void *v, int flags)
   1514       1.134   thorpej {
   1515        1.93   thorpej 
   1516       1.134   thorpej 	memset(v, 0, sizeof(struct pmap));
   1517       1.134   thorpej 	return (0);
   1518        1.93   thorpej }
   1519        1.93   thorpej 
   1520       1.165       scw static void
   1521       1.165       scw pmap_pinit(pmap_t pm)
   1522       1.165       scw {
   1523       1.165       scw 	struct l2_bucket *l2b;
   1524       1.165       scw 
   1525       1.165       scw 	if (vector_page < KERNEL_BASE) {
   1526       1.165       scw 		/*
   1527       1.165       scw 		 * Map the vector page.
   1528       1.165       scw 		 */
   1529       1.165       scw 		pmap_enter(pm, vector_page, systempage.pv_pa,
   1530       1.165       scw 		    VM_PROT_READ, VM_PROT_READ | PMAP_WIRED);
   1531       1.165       scw 		pmap_update(pm);
   1532       1.165       scw 
   1533       1.165       scw 		pm->pm_pl1vec = &pm->pm_l1->l1_kva[L1_IDX(vector_page)];
   1534       1.165       scw 		l2b = pmap_get_l2_bucket(pm, vector_page);
   1535       1.210  uebayasi 		KDASSERT(l2b != NULL);
   1536       1.165       scw 		pm->pm_l1vec = l2b->l2b_phys | L1_C_PROTO |
   1537       1.165       scw 		    L1_C_DOM(pm->pm_domain);
   1538       1.165       scw 	} else
   1539       1.165       scw 		pm->pm_pl1vec = NULL;
   1540       1.165       scw }
   1541       1.165       scw 
   1542       1.174      matt #ifdef PMAP_CACHE_VIVT
   1543        1.93   thorpej /*
   1544       1.134   thorpej  * Since we have a virtually indexed cache, we may need to inhibit caching if
   1545       1.134   thorpej  * there is more than one mapping and at least one of them is writable.
   1546       1.134   thorpej  * Since we purge the cache on every context switch, we only need to check for
   1547       1.134   thorpej  * other mappings within the same pmap, or kernel_pmap.
   1548       1.134   thorpej  * This function is also called when a page is unmapped, to possibly reenable
   1549       1.134   thorpej  * caching on any remaining mappings.
   1550       1.134   thorpej  *
   1551       1.134   thorpej  * The code implements the following logic, where:
   1552       1.134   thorpej  *
   1553       1.134   thorpej  * KW = # of kernel read/write pages
   1554       1.134   thorpej  * KR = # of kernel read only pages
   1555       1.134   thorpej  * UW = # of user read/write pages
   1556       1.134   thorpej  * UR = # of user read only pages
   1557       1.134   thorpej  *
   1558       1.134   thorpej  * KC = kernel mapping is cacheable
   1559       1.134   thorpej  * UC = user mapping is cacheable
   1560        1.93   thorpej  *
   1561       1.134   thorpej  *               KW=0,KR=0  KW=0,KR>0  KW=1,KR=0  KW>1,KR>=0
   1562       1.134   thorpej  *             +---------------------------------------------
   1563       1.134   thorpej  * UW=0,UR=0   | ---        KC=1       KC=1       KC=0
   1564       1.134   thorpej  * UW=0,UR>0   | UC=1       KC=1,UC=1  KC=0,UC=0  KC=0,UC=0
   1565       1.134   thorpej  * UW=1,UR=0   | UC=1       KC=0,UC=0  KC=0,UC=0  KC=0,UC=0
   1566       1.134   thorpej  * UW>1,UR>=0  | UC=0       KC=0,UC=0  KC=0,UC=0  KC=0,UC=0
   1567        1.93   thorpej  */
   1568       1.111   thorpej 
   1569       1.134   thorpej static const int pmap_vac_flags[4][4] = {
   1570       1.134   thorpej 	{-1,		0,		0,		PVF_KNC},
   1571       1.134   thorpej 	{0,		0,		PVF_NC,		PVF_NC},
   1572       1.134   thorpej 	{0,		PVF_NC,		PVF_NC,		PVF_NC},
   1573       1.134   thorpej 	{PVF_UNC,	PVF_NC,		PVF_NC,		PVF_NC}
   1574       1.134   thorpej };
   1575        1.93   thorpej 
   1576       1.157     perry static inline int
   1577   1.211.2.4  uebayasi pmap_get_vac_flags(const struct vm_page_md *md)
   1578       1.134   thorpej {
   1579       1.134   thorpej 	int kidx, uidx;
   1580        1.93   thorpej 
   1581       1.134   thorpej 	kidx = 0;
   1582   1.211.2.4  uebayasi 	if (md->kro_mappings || md->krw_mappings > 1)
   1583       1.134   thorpej 		kidx |= 1;
   1584   1.211.2.4  uebayasi 	if (md->krw_mappings)
   1585       1.134   thorpej 		kidx |= 2;
   1586       1.134   thorpej 
   1587       1.134   thorpej 	uidx = 0;
   1588   1.211.2.4  uebayasi 	if (md->uro_mappings || md->urw_mappings > 1)
   1589       1.134   thorpej 		uidx |= 1;
   1590   1.211.2.4  uebayasi 	if (md->urw_mappings)
   1591       1.134   thorpej 		uidx |= 2;
   1592       1.111   thorpej 
   1593       1.134   thorpej 	return (pmap_vac_flags[uidx][kidx]);
   1594       1.111   thorpej }
   1595       1.111   thorpej 
   1596       1.157     perry static inline void
   1597   1.211.2.4  uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
   1598       1.111   thorpej {
   1599       1.134   thorpej 	int nattr;
   1600       1.134   thorpej 
   1601   1.211.2.4  uebayasi 	nattr = pmap_get_vac_flags(md);
   1602       1.111   thorpej 
   1603       1.134   thorpej 	if (nattr < 0) {
   1604   1.211.2.4  uebayasi 		md->pvh_attrs &= ~PVF_NC;
   1605       1.134   thorpej 		return;
   1606       1.134   thorpej 	}
   1607        1.93   thorpej 
   1608   1.211.2.4  uebayasi 	if (nattr == 0 && (md->pvh_attrs & PVF_NC) == 0)
   1609       1.134   thorpej 		return;
   1610       1.111   thorpej 
   1611       1.134   thorpej 	if (pm == pmap_kernel())
   1612   1.211.2.4  uebayasi 		pmap_vac_me_kpmap(md, pa, pm, va);
   1613       1.134   thorpej 	else
   1614   1.211.2.4  uebayasi 		pmap_vac_me_user(md, pa, pm, va);
   1615       1.134   thorpej 
   1616   1.211.2.4  uebayasi 	md->pvh_attrs = (md->pvh_attrs & ~PVF_NC) | nattr;
   1617        1.93   thorpej }
   1618        1.93   thorpej 
   1619       1.134   thorpej static void
   1620   1.211.2.4  uebayasi pmap_vac_me_kpmap(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
   1621         1.1      matt {
   1622       1.134   thorpej 	u_int u_cacheable, u_entries;
   1623       1.134   thorpej 	struct pv_entry *pv;
   1624       1.134   thorpej 	pmap_t last_pmap = pm;
   1625       1.134   thorpej 
   1626       1.134   thorpej 	/*
   1627       1.134   thorpej 	 * Pass one, see if there are both kernel and user pmaps for
   1628       1.134   thorpej 	 * this page.  Calculate whether there are user-writable or
   1629       1.134   thorpej 	 * kernel-writable pages.
   1630       1.134   thorpej 	 */
   1631       1.134   thorpej 	u_cacheable = 0;
   1632   1.211.2.4  uebayasi 	SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
   1633       1.134   thorpej 		if (pv->pv_pmap != pm && (pv->pv_flags & PVF_NC) == 0)
   1634       1.134   thorpej 			u_cacheable++;
   1635         1.1      matt 	}
   1636         1.1      matt 
   1637   1.211.2.4  uebayasi 	u_entries = md->urw_mappings + md->uro_mappings;
   1638         1.1      matt 
   1639       1.134   thorpej 	/*
   1640       1.134   thorpej 	 * We know we have just been updating a kernel entry, so if
   1641       1.134   thorpej 	 * all user pages are already cacheable, then there is nothing
   1642       1.134   thorpej 	 * further to do.
   1643       1.134   thorpej 	 */
   1644   1.211.2.4  uebayasi 	if (md->k_mappings == 0 && u_cacheable == u_entries)
   1645       1.134   thorpej 		return;
   1646         1.1      matt 
   1647       1.134   thorpej 	if (u_entries) {
   1648       1.134   thorpej 		/*
   1649       1.134   thorpej 		 * Scan over the list again, for each entry, if it
   1650       1.134   thorpej 		 * might not be set correctly, call pmap_vac_me_user
   1651       1.134   thorpej 		 * to recalculate the settings.
   1652       1.134   thorpej 		 */
   1653   1.211.2.4  uebayasi 		SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
   1654       1.134   thorpej 			/*
   1655       1.134   thorpej 			 * We know kernel mappings will get set
   1656       1.134   thorpej 			 * correctly in other calls.  We also know
   1657       1.134   thorpej 			 * that if the pmap is the same as last_pmap
   1658       1.134   thorpej 			 * then we've just handled this entry.
   1659       1.134   thorpej 			 */
   1660       1.134   thorpej 			if (pv->pv_pmap == pm || pv->pv_pmap == last_pmap)
   1661       1.134   thorpej 				continue;
   1662         1.1      matt 
   1663       1.134   thorpej 			/*
   1664       1.134   thorpej 			 * If there are kernel entries and this page
   1665       1.134   thorpej 			 * is writable but non-cacheable, then we can
   1666       1.134   thorpej 			 * skip this entry also.
   1667       1.134   thorpej 			 */
   1668   1.211.2.4  uebayasi 			if (md->k_mappings &&
   1669       1.134   thorpej 			    (pv->pv_flags & (PVF_NC | PVF_WRITE)) ==
   1670       1.134   thorpej 			    (PVF_NC | PVF_WRITE))
   1671       1.134   thorpej 				continue;
   1672       1.111   thorpej 
   1673       1.134   thorpej 			/*
   1674       1.134   thorpej 			 * Similarly if there are no kernel-writable
   1675       1.134   thorpej 			 * entries and the page is already
   1676       1.134   thorpej 			 * read-only/cacheable.
   1677       1.134   thorpej 			 */
   1678   1.211.2.4  uebayasi 			if (md->krw_mappings == 0 &&
   1679       1.134   thorpej 			    (pv->pv_flags & (PVF_NC | PVF_WRITE)) == 0)
   1680       1.134   thorpej 				continue;
   1681         1.5    toshii 
   1682       1.134   thorpej 			/*
   1683       1.134   thorpej 			 * For some of the remaining cases, we know
   1684       1.134   thorpej 			 * that we must recalculate, but for others we
   1685       1.134   thorpej 			 * can't tell if they are correct or not, so
   1686       1.134   thorpej 			 * we recalculate anyway.
   1687       1.134   thorpej 			 */
   1688   1.211.2.4  uebayasi 			pmap_vac_me_user(md, pa, (last_pmap = pv->pv_pmap), 0);
   1689       1.134   thorpej 		}
   1690        1.48     chris 
   1691   1.211.2.4  uebayasi 		if (md->k_mappings == 0)
   1692       1.134   thorpej 			return;
   1693       1.111   thorpej 	}
   1694       1.111   thorpej 
   1695   1.211.2.4  uebayasi 	pmap_vac_me_user(md, pa, pm, va);
   1696       1.134   thorpej }
   1697       1.111   thorpej 
   1698       1.134   thorpej static void
   1699   1.211.2.4  uebayasi pmap_vac_me_user(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
   1700       1.134   thorpej {
   1701       1.134   thorpej 	pmap_t kpmap = pmap_kernel();
   1702       1.184    dogcow 	struct pv_entry *pv, *npv = NULL;
   1703       1.134   thorpej 	struct l2_bucket *l2b;
   1704       1.134   thorpej 	pt_entry_t *ptep, pte;
   1705       1.134   thorpej 	u_int entries = 0;
   1706       1.134   thorpej 	u_int writable = 0;
   1707       1.134   thorpej 	u_int cacheable_entries = 0;
   1708       1.134   thorpej 	u_int kern_cacheable = 0;
   1709       1.134   thorpej 	u_int other_writable = 0;
   1710        1.48     chris 
   1711       1.134   thorpej 	/*
   1712       1.134   thorpej 	 * Count mappings and writable mappings in this pmap.
   1713       1.134   thorpej 	 * Include kernel mappings as part of our own.
   1714       1.134   thorpej 	 * Keep a pointer to the first one.
   1715       1.134   thorpej 	 */
   1716       1.188      matt 	npv = NULL;
   1717   1.211.2.4  uebayasi 	SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
   1718       1.134   thorpej 		/* Count mappings in the same pmap */
   1719       1.134   thorpej 		if (pm == pv->pv_pmap || kpmap == pv->pv_pmap) {
   1720       1.134   thorpej 			if (entries++ == 0)
   1721       1.134   thorpej 				npv = pv;
   1722         1.1      matt 
   1723       1.134   thorpej 			/* Cacheable mappings */
   1724       1.134   thorpej 			if ((pv->pv_flags & PVF_NC) == 0) {
   1725       1.134   thorpej 				cacheable_entries++;
   1726       1.134   thorpej 				if (kpmap == pv->pv_pmap)
   1727       1.134   thorpej 					kern_cacheable++;
   1728       1.134   thorpej 			}
   1729       1.110   thorpej 
   1730       1.134   thorpej 			/* Writable mappings */
   1731       1.134   thorpej 			if (pv->pv_flags & PVF_WRITE)
   1732       1.134   thorpej 				++writable;
   1733       1.134   thorpej 		} else
   1734       1.134   thorpej 		if (pv->pv_flags & PVF_WRITE)
   1735       1.134   thorpej 			other_writable = 1;
   1736       1.134   thorpej 	}
   1737         1.1      matt 
   1738       1.134   thorpej 	/*
   1739       1.134   thorpej 	 * Enable or disable caching as necessary.
   1740       1.134   thorpej 	 * Note: the first entry might be part of the kernel pmap,
   1741       1.134   thorpej 	 * so we can't assume this is indicative of the state of the
   1742       1.134   thorpej 	 * other (maybe non-kpmap) entries.
   1743       1.134   thorpej 	 */
   1744       1.134   thorpej 	if ((entries > 1 && writable) ||
   1745       1.134   thorpej 	    (entries > 0 && pm == kpmap && other_writable)) {
   1746       1.134   thorpej 		if (cacheable_entries == 0)
   1747       1.134   thorpej 			return;
   1748         1.1      matt 
   1749       1.183      matt 		for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
   1750       1.134   thorpej 			if ((pm != pv->pv_pmap && kpmap != pv->pv_pmap) ||
   1751       1.134   thorpej 			    (pv->pv_flags & PVF_NC))
   1752       1.134   thorpej 				continue;
   1753         1.1      matt 
   1754       1.134   thorpej 			pv->pv_flags |= PVF_NC;
   1755        1.26  rearnsha 
   1756       1.134   thorpej 			l2b = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
   1757       1.210  uebayasi 			KDASSERT(l2b != NULL);
   1758       1.134   thorpej 			ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
   1759       1.134   thorpej 			pte = *ptep & ~L2_S_CACHE_MASK;
   1760       1.134   thorpej 
   1761       1.134   thorpej 			if ((va != pv->pv_va || pm != pv->pv_pmap) &&
   1762       1.134   thorpej 			    l2pte_valid(pte)) {
   1763       1.134   thorpej 				if (PV_BEEN_EXECD(pv->pv_flags)) {
   1764       1.174      matt #ifdef PMAP_CACHE_VIVT
   1765       1.134   thorpej 					pmap_idcache_wbinv_range(pv->pv_pmap,
   1766       1.134   thorpej 					    pv->pv_va, PAGE_SIZE);
   1767       1.174      matt #endif
   1768       1.134   thorpej 					pmap_tlb_flushID_SE(pv->pv_pmap,
   1769       1.134   thorpej 					    pv->pv_va);
   1770       1.134   thorpej 				} else
   1771       1.134   thorpej 				if (PV_BEEN_REFD(pv->pv_flags)) {
   1772       1.174      matt #ifdef PMAP_CACHE_VIVT
   1773       1.134   thorpej 					pmap_dcache_wb_range(pv->pv_pmap,
   1774       1.160   thorpej 					    pv->pv_va, PAGE_SIZE, true,
   1775       1.134   thorpej 					    (pv->pv_flags & PVF_WRITE) == 0);
   1776       1.174      matt #endif
   1777       1.134   thorpej 					pmap_tlb_flushD_SE(pv->pv_pmap,
   1778       1.134   thorpej 					    pv->pv_va);
   1779       1.134   thorpej 				}
   1780       1.134   thorpej 			}
   1781         1.1      matt 
   1782       1.134   thorpej 			*ptep = pte;
   1783       1.134   thorpej 			PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
   1784       1.134   thorpej 		}
   1785       1.134   thorpej 		cpu_cpwait();
   1786       1.134   thorpej 	} else
   1787       1.134   thorpej 	if (entries > cacheable_entries) {
   1788         1.1      matt 		/*
   1789       1.134   thorpej 		 * Turn cacheing back on for some pages.  If it is a kernel
   1790       1.134   thorpej 		 * page, only do so if there are no other writable pages.
   1791         1.1      matt 		 */
   1792       1.183      matt 		for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
   1793       1.134   thorpej 			if (!(pv->pv_flags & PVF_NC) || (pm != pv->pv_pmap &&
   1794       1.134   thorpej 			    (kpmap != pv->pv_pmap || other_writable)))
   1795       1.134   thorpej 				continue;
   1796       1.134   thorpej 
   1797       1.134   thorpej 			pv->pv_flags &= ~PVF_NC;
   1798         1.1      matt 
   1799       1.134   thorpej 			l2b = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
   1800       1.210  uebayasi 			KDASSERT(l2b != NULL);
   1801       1.134   thorpej 			ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
   1802       1.134   thorpej 			pte = (*ptep & ~L2_S_CACHE_MASK) | pte_l2_s_cache_mode;
   1803       1.134   thorpej 
   1804       1.134   thorpej 			if (l2pte_valid(pte)) {
   1805       1.134   thorpej 				if (PV_BEEN_EXECD(pv->pv_flags)) {
   1806       1.134   thorpej 					pmap_tlb_flushID_SE(pv->pv_pmap,
   1807       1.134   thorpej 					    pv->pv_va);
   1808       1.134   thorpej 				} else
   1809       1.134   thorpej 				if (PV_BEEN_REFD(pv->pv_flags)) {
   1810       1.134   thorpej 					pmap_tlb_flushD_SE(pv->pv_pmap,
   1811       1.134   thorpej 					    pv->pv_va);
   1812       1.134   thorpej 				}
   1813       1.134   thorpej 			}
   1814         1.1      matt 
   1815       1.134   thorpej 			*ptep = pte;
   1816       1.134   thorpej 			PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
   1817       1.134   thorpej 		}
   1818       1.111   thorpej 	}
   1819         1.1      matt }
   1820       1.174      matt #endif
   1821       1.174      matt 
   1822       1.174      matt #ifdef PMAP_CACHE_VIPT
   1823       1.174      matt static void
   1824   1.211.2.4  uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
   1825       1.174      matt {
   1826       1.182      matt 	struct pv_entry *pv;
   1827       1.174      matt 	vaddr_t tst_mask;
   1828       1.174      matt 	bool bad_alias;
   1829       1.174      matt 	struct l2_bucket *l2b;
   1830       1.174      matt 	pt_entry_t *ptep, pte, opte;
   1831       1.183      matt 	const u_int
   1832   1.211.2.4  uebayasi 	    rw_mappings = md->urw_mappings + md->krw_mappings,
   1833   1.211.2.4  uebayasi 	    ro_mappings = md->uro_mappings + md->kro_mappings;
   1834       1.174      matt 
   1835       1.174      matt 	/* do we need to do anything? */
   1836       1.174      matt 	if (arm_cache_prefer_mask == 0)
   1837       1.174      matt 		return;
   1838       1.174      matt 
   1839   1.211.2.4  uebayasi 	NPDEBUG(PDB_VAC, printf("pmap_vac_me_harder: md=%p, pmap=%p va=%08lx\n",
   1840   1.211.2.4  uebayasi 	    md, pm, va));
   1841       1.174      matt 
   1842       1.182      matt 	KASSERT(!va || pm);
   1843   1.211.2.4  uebayasi 	KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   1844       1.174      matt 
   1845       1.174      matt 	/* Already a conflict? */
   1846   1.211.2.4  uebayasi 	if (__predict_false(md->pvh_attrs & PVF_NC)) {
   1847       1.174      matt 		/* just an add, things are already non-cached */
   1848   1.211.2.4  uebayasi 		KASSERT(!(md->pvh_attrs & PVF_DIRTY));
   1849   1.211.2.4  uebayasi 		KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
   1850       1.174      matt 		bad_alias = false;
   1851       1.174      matt 		if (va) {
   1852       1.174      matt 			PMAPCOUNT(vac_color_none);
   1853       1.174      matt 			bad_alias = true;
   1854   1.211.2.4  uebayasi 			KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   1855       1.174      matt 			goto fixup;
   1856       1.174      matt 		}
   1857   1.211.2.4  uebayasi 		pv = SLIST_FIRST(&md->pvh_list);
   1858       1.174      matt 		/* the list can't be empty because it would be cachable */
   1859   1.211.2.4  uebayasi 		if (md->pvh_attrs & PVF_KMPAGE) {
   1860   1.211.2.4  uebayasi 			tst_mask = md->pvh_attrs;
   1861       1.174      matt 		} else {
   1862       1.174      matt 			KASSERT(pv);
   1863       1.174      matt 			tst_mask = pv->pv_va;
   1864       1.183      matt 			pv = SLIST_NEXT(pv, pv_link);
   1865       1.174      matt 		}
   1866       1.179      matt 		/*
   1867       1.179      matt 		 * Only check for a bad alias if we have writable mappings.
   1868       1.179      matt 		 */
   1869       1.183      matt 		tst_mask &= arm_cache_prefer_mask;
   1870       1.183      matt 		if (rw_mappings > 0 && arm_cache_prefer_mask) {
   1871       1.183      matt 			for (; pv && !bad_alias; pv = SLIST_NEXT(pv, pv_link)) {
   1872       1.179      matt 				/* if there's a bad alias, stop checking. */
   1873       1.179      matt 				if (tst_mask != (pv->pv_va & arm_cache_prefer_mask))
   1874       1.179      matt 					bad_alias = true;
   1875       1.179      matt 			}
   1876   1.211.2.4  uebayasi 			md->pvh_attrs |= PVF_WRITE;
   1877       1.183      matt 			if (!bad_alias)
   1878   1.211.2.4  uebayasi 				md->pvh_attrs |= PVF_DIRTY;
   1879       1.183      matt 		} else {
   1880       1.194      matt 			/*
   1881       1.194      matt 			 * We have only read-only mappings.  Let's see if there
   1882       1.194      matt 			 * are multiple colors in use or if we mapped a KMPAGE.
   1883       1.194      matt 			 * If the latter, we have a bad alias.  If the former,
   1884       1.194      matt 			 * we need to remember that.
   1885       1.194      matt 			 */
   1886       1.194      matt 			for (; pv; pv = SLIST_NEXT(pv, pv_link)) {
   1887       1.194      matt 				if (tst_mask != (pv->pv_va & arm_cache_prefer_mask)) {
   1888   1.211.2.4  uebayasi 					if (md->pvh_attrs & PVF_KMPAGE)
   1889       1.194      matt 						bad_alias = true;
   1890       1.194      matt 					break;
   1891       1.194      matt 				}
   1892       1.194      matt 			}
   1893   1.211.2.4  uebayasi 			md->pvh_attrs &= ~PVF_WRITE;
   1894       1.194      matt 			/*
   1895       1.194      matt 			 * No KMPAGE and we exited early, so we must have
   1896       1.194      matt 			 * multiple color mappings.
   1897       1.194      matt 			 */
   1898       1.194      matt 			if (!bad_alias && pv != NULL)
   1899   1.211.2.4  uebayasi 				md->pvh_attrs |= PVF_MULTCLR;
   1900       1.174      matt 		}
   1901       1.194      matt 
   1902       1.174      matt 		/* If no conflicting colors, set everything back to cached */
   1903       1.174      matt 		if (!bad_alias) {
   1904       1.183      matt #ifdef DEBUG
   1905   1.211.2.4  uebayasi 			if ((md->pvh_attrs & PVF_WRITE)
   1906       1.183      matt 			    || ro_mappings < 2) {
   1907   1.211.2.4  uebayasi 				SLIST_FOREACH(pv, &md->pvh_list, pv_link)
   1908       1.183      matt 					KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
   1909       1.183      matt 			}
   1910       1.183      matt #endif
   1911   1.211.2.4  uebayasi 			md->pvh_attrs &= (PAGE_SIZE - 1) & ~PVF_NC;
   1912   1.211.2.4  uebayasi 			md->pvh_attrs |= tst_mask | PVF_COLORED;
   1913       1.185      matt 			/*
   1914       1.185      matt 			 * Restore DIRTY bit if page is modified
   1915       1.185      matt 			 */
   1916   1.211.2.4  uebayasi 			if (md->pvh_attrs & PVF_DMOD)
   1917   1.211.2.4  uebayasi 				md->pvh_attrs |= PVF_DIRTY;
   1918       1.183      matt 			PMAPCOUNT(vac_color_restore);
   1919       1.174      matt 		} else {
   1920   1.211.2.4  uebayasi 			KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
   1921   1.211.2.4  uebayasi 			KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
   1922       1.174      matt 		}
   1923   1.211.2.4  uebayasi 		KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   1924   1.211.2.4  uebayasi 		KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   1925       1.174      matt 	} else if (!va) {
   1926   1.211.2.4  uebayasi 		KASSERT(arm_cache_prefer_mask == 0 || pmap_is_page_colored_p(md));
   1927   1.211.2.4  uebayasi 		KASSERT(!(md->pvh_attrs & PVF_WRITE)
   1928   1.211.2.4  uebayasi 		    || (md->pvh_attrs & PVF_DIRTY));
   1929       1.194      matt 		if (rw_mappings == 0) {
   1930   1.211.2.4  uebayasi 			md->pvh_attrs &= ~PVF_WRITE;
   1931       1.194      matt 			if (ro_mappings == 1
   1932   1.211.2.4  uebayasi 			    && (md->pvh_attrs & PVF_MULTCLR)) {
   1933       1.194      matt 				/*
   1934       1.194      matt 				 * If this is the last readonly mapping
   1935       1.194      matt 				 * but it doesn't match the current color
   1936       1.194      matt 				 * for the page, change the current color
   1937       1.194      matt 				 * to match this last readonly mapping.
   1938       1.194      matt 				 */
   1939   1.211.2.4  uebayasi 				pv = SLIST_FIRST(&md->pvh_list);
   1940   1.211.2.4  uebayasi 				tst_mask = (md->pvh_attrs ^ pv->pv_va)
   1941       1.194      matt 				    & arm_cache_prefer_mask;
   1942       1.194      matt 				if (tst_mask) {
   1943   1.211.2.4  uebayasi 					md->pvh_attrs ^= tst_mask;
   1944       1.194      matt 					PMAPCOUNT(vac_color_change);
   1945       1.194      matt 				}
   1946       1.194      matt 			}
   1947       1.194      matt 		}
   1948   1.211.2.4  uebayasi 		KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   1949   1.211.2.4  uebayasi 		KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   1950       1.174      matt 		return;
   1951   1.211.2.4  uebayasi 	} else if (!pmap_is_page_colored_p(md)) {
   1952       1.174      matt 		/* not colored so we just use its color */
   1953   1.211.2.4  uebayasi 		KASSERT(md->pvh_attrs & (PVF_WRITE|PVF_DIRTY));
   1954   1.211.2.4  uebayasi 		KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
   1955       1.174      matt 		PMAPCOUNT(vac_color_new);
   1956   1.211.2.4  uebayasi 		md->pvh_attrs &= PAGE_SIZE - 1;
   1957   1.211.2.4  uebayasi 		md->pvh_attrs |= PVF_COLORED
   1958       1.183      matt 		    | (va & arm_cache_prefer_mask)
   1959       1.183      matt 		    | (rw_mappings > 0 ? PVF_WRITE : 0);
   1960   1.211.2.4  uebayasi 		KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   1961   1.211.2.4  uebayasi 		KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   1962       1.174      matt 		return;
   1963   1.211.2.4  uebayasi 	} else if (((md->pvh_attrs ^ va) & arm_cache_prefer_mask) == 0) {
   1964       1.182      matt 		bad_alias = false;
   1965       1.183      matt 		if (rw_mappings > 0) {
   1966       1.182      matt 			/*
   1967       1.194      matt 			 * We now have writeable mappings and if we have
   1968       1.194      matt 			 * readonly mappings in more than once color, we have
   1969       1.194      matt 			 * an aliasing problem.  Regardless mark the page as
   1970       1.194      matt 			 * writeable.
   1971       1.182      matt 			 */
   1972   1.211.2.4  uebayasi 			if (md->pvh_attrs & PVF_MULTCLR) {
   1973       1.194      matt 				if (ro_mappings < 2) {
   1974       1.194      matt 					/*
   1975       1.194      matt 					 * If we only have less than two
   1976       1.194      matt 					 * read-only mappings, just flush the
   1977       1.194      matt 					 * non-primary colors from the cache.
   1978       1.194      matt 					 */
   1979   1.211.2.4  uebayasi 					pmap_flush_page(md, pa,
   1980       1.194      matt 					    PMAP_FLUSH_SECONDARY);
   1981       1.194      matt 				} else {
   1982       1.194      matt 					bad_alias = true;
   1983       1.182      matt 				}
   1984       1.182      matt 			}
   1985   1.211.2.4  uebayasi 			md->pvh_attrs |= PVF_WRITE;
   1986       1.182      matt 		}
   1987       1.182      matt 		/* If no conflicting colors, set everything back to cached */
   1988       1.182      matt 		if (!bad_alias) {
   1989       1.183      matt #ifdef DEBUG
   1990       1.183      matt 			if (rw_mappings > 0
   1991   1.211.2.4  uebayasi 			    || (md->pvh_attrs & PMAP_KMPAGE)) {
   1992   1.211.2.4  uebayasi 				tst_mask = md->pvh_attrs & arm_cache_prefer_mask;
   1993   1.211.2.4  uebayasi 				SLIST_FOREACH(pv, &md->pvh_list, pv_link)
   1994       1.183      matt 					KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
   1995       1.183      matt 			}
   1996       1.183      matt #endif
   1997   1.211.2.4  uebayasi 			if (SLIST_EMPTY(&md->pvh_list))
   1998       1.182      matt 				PMAPCOUNT(vac_color_reuse);
   1999       1.182      matt 			else
   2000       1.182      matt 				PMAPCOUNT(vac_color_ok);
   2001       1.183      matt 
   2002       1.182      matt 			/* matching color, just return */
   2003   1.211.2.4  uebayasi 			KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   2004   1.211.2.4  uebayasi 			KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   2005       1.182      matt 			return;
   2006       1.182      matt 		}
   2007   1.211.2.4  uebayasi 		KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
   2008   1.211.2.4  uebayasi 		KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
   2009       1.182      matt 
   2010       1.182      matt 		/* color conflict.  evict from cache. */
   2011       1.182      matt 
   2012   1.211.2.4  uebayasi 		pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
   2013   1.211.2.4  uebayasi 		md->pvh_attrs &= ~PVF_COLORED;
   2014   1.211.2.4  uebayasi 		md->pvh_attrs |= PVF_NC;
   2015   1.211.2.4  uebayasi 		KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   2016   1.211.2.4  uebayasi 		KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
   2017       1.183      matt 		PMAPCOUNT(vac_color_erase);
   2018       1.183      matt 	} else if (rw_mappings == 0
   2019   1.211.2.4  uebayasi 		   && (md->pvh_attrs & PVF_KMPAGE) == 0) {
   2020   1.211.2.4  uebayasi 		KASSERT((md->pvh_attrs & PVF_WRITE) == 0);
   2021       1.183      matt 
   2022       1.183      matt 		/*
   2023       1.183      matt 		 * If the page has dirty cache lines, clean it.
   2024       1.183      matt 		 */
   2025   1.211.2.4  uebayasi 		if (md->pvh_attrs & PVF_DIRTY)
   2026   1.211.2.4  uebayasi 			pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
   2027       1.183      matt 
   2028       1.179      matt 		/*
   2029       1.183      matt 		 * If this is the first remapping (we know that there are no
   2030       1.183      matt 		 * writeable mappings), then this is a simple color change.
   2031       1.183      matt 		 * Otherwise this is a seconary r/o mapping, which means
   2032       1.183      matt 		 * we don't have to do anything.
   2033       1.179      matt 		 */
   2034       1.183      matt 		if (ro_mappings == 1) {
   2035   1.211.2.4  uebayasi 			KASSERT(((md->pvh_attrs ^ va) & arm_cache_prefer_mask) != 0);
   2036   1.211.2.4  uebayasi 			md->pvh_attrs &= PAGE_SIZE - 1;
   2037   1.211.2.4  uebayasi 			md->pvh_attrs |= (va & arm_cache_prefer_mask);
   2038       1.183      matt 			PMAPCOUNT(vac_color_change);
   2039       1.183      matt 		} else {
   2040       1.183      matt 			PMAPCOUNT(vac_color_blind);
   2041       1.183      matt 		}
   2042   1.211.2.4  uebayasi 		md->pvh_attrs |= PVF_MULTCLR;
   2043   1.211.2.4  uebayasi 		KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   2044   1.211.2.4  uebayasi 		KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   2045       1.174      matt 		return;
   2046       1.174      matt 	} else {
   2047       1.183      matt 		if (rw_mappings > 0)
   2048   1.211.2.4  uebayasi 			md->pvh_attrs |= PVF_WRITE;
   2049       1.182      matt 
   2050       1.174      matt 		/* color conflict.  evict from cache. */
   2051   1.211.2.4  uebayasi 		pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
   2052       1.174      matt 
   2053       1.174      matt 		/* the list can't be empty because this was a enter/modify */
   2054   1.211.2.4  uebayasi 		pv = SLIST_FIRST(&md->pvh_list);
   2055   1.211.2.4  uebayasi 		if ((md->pvh_attrs & PVF_KMPAGE) == 0) {
   2056       1.183      matt 			KASSERT(pv);
   2057       1.183      matt 			/*
   2058       1.183      matt 			 * If there's only one mapped page, change color to the
   2059       1.185      matt 			 * page's new color and return.  Restore the DIRTY bit
   2060       1.185      matt 			 * that was erased by pmap_flush_page.
   2061       1.183      matt 			 */
   2062       1.183      matt 			if (SLIST_NEXT(pv, pv_link) == NULL) {
   2063   1.211.2.4  uebayasi 				md->pvh_attrs &= PAGE_SIZE - 1;
   2064   1.211.2.4  uebayasi 				md->pvh_attrs |= (va & arm_cache_prefer_mask);
   2065   1.211.2.4  uebayasi 				if (md->pvh_attrs & PVF_DMOD)
   2066   1.211.2.4  uebayasi 					md->pvh_attrs |= PVF_DIRTY;
   2067       1.183      matt 				PMAPCOUNT(vac_color_change);
   2068   1.211.2.4  uebayasi 				KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   2069   1.211.2.4  uebayasi 				KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   2070   1.211.2.4  uebayasi 				KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
   2071       1.183      matt 				return;
   2072       1.183      matt 			}
   2073       1.174      matt 		}
   2074       1.174      matt 		bad_alias = true;
   2075   1.211.2.4  uebayasi 		md->pvh_attrs &= ~PVF_COLORED;
   2076   1.211.2.4  uebayasi 		md->pvh_attrs |= PVF_NC;
   2077       1.174      matt 		PMAPCOUNT(vac_color_erase);
   2078   1.211.2.4  uebayasi 		KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   2079       1.174      matt 	}
   2080       1.174      matt 
   2081       1.174      matt   fixup:
   2082   1.211.2.4  uebayasi 	KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   2083       1.174      matt 
   2084       1.174      matt 	/*
   2085       1.174      matt 	 * Turn cacheing on/off for all pages.
   2086       1.174      matt 	 */
   2087   1.211.2.4  uebayasi 	SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
   2088       1.174      matt 		l2b = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
   2089       1.210  uebayasi 		KDASSERT(l2b != NULL);
   2090       1.174      matt 		ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
   2091       1.174      matt 		opte = *ptep;
   2092       1.174      matt 		pte = opte & ~L2_S_CACHE_MASK;
   2093       1.174      matt 		if (bad_alias) {
   2094       1.174      matt 			pv->pv_flags |= PVF_NC;
   2095       1.174      matt 		} else {
   2096       1.174      matt 			pv->pv_flags &= ~PVF_NC;
   2097       1.174      matt 			pte |= pte_l2_s_cache_mode;
   2098       1.174      matt 		}
   2099       1.183      matt 
   2100       1.174      matt 		if (opte == pte)	/* only update is there's a change */
   2101       1.174      matt 			continue;
   2102       1.174      matt 
   2103       1.174      matt 		if (l2pte_valid(pte)) {
   2104       1.174      matt 			if (PV_BEEN_EXECD(pv->pv_flags)) {
   2105       1.174      matt 				pmap_tlb_flushID_SE(pv->pv_pmap, pv->pv_va);
   2106       1.174      matt 			} else if (PV_BEEN_REFD(pv->pv_flags)) {
   2107       1.174      matt 				pmap_tlb_flushD_SE(pv->pv_pmap, pv->pv_va);
   2108       1.174      matt 			}
   2109       1.174      matt 		}
   2110       1.174      matt 
   2111       1.174      matt 		*ptep = pte;
   2112       1.174      matt 		PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
   2113       1.174      matt 	}
   2114       1.174      matt }
   2115       1.174      matt #endif	/* PMAP_CACHE_VIPT */
   2116       1.174      matt 
   2117         1.1      matt 
   2118         1.1      matt /*
   2119       1.134   thorpej  * Modify pte bits for all ptes corresponding to the given physical address.
   2120       1.134   thorpej  * We use `maskbits' rather than `clearbits' because we're always passing
   2121       1.134   thorpej  * constants and the latter would require an extra inversion at run-time.
   2122         1.1      matt  */
   2123       1.134   thorpej static void
   2124       1.134   thorpej pmap_clearbit(struct vm_page *pg, u_int maskbits)
   2125         1.1      matt {
   2126   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   2127       1.134   thorpej 	struct l2_bucket *l2b;
   2128       1.134   thorpej 	struct pv_entry *pv;
   2129       1.134   thorpej 	pt_entry_t *ptep, npte, opte;
   2130       1.134   thorpej 	pmap_t pm;
   2131       1.134   thorpej 	vaddr_t va;
   2132       1.134   thorpej 	u_int oflags;
   2133       1.174      matt #ifdef PMAP_CACHE_VIPT
   2134   1.211.2.6  uebayasi 	const bool want_syncicache = PV_IS_EXEC_P(md->pvh_attrs);
   2135       1.174      matt 	bool need_syncicache = false;
   2136       1.174      matt 	bool did_syncicache = false;
   2137       1.183      matt 	bool need_vac_me_harder = false;
   2138       1.174      matt #endif
   2139         1.1      matt 
   2140       1.134   thorpej 	NPDEBUG(PDB_BITS,
   2141       1.134   thorpej 	    printf("pmap_clearbit: pg %p (0x%08lx) mask 0x%x\n",
   2142       1.155      yamt 	    pg, VM_PAGE_TO_PHYS(pg), maskbits));
   2143         1.1      matt 
   2144       1.134   thorpej 	PMAP_HEAD_TO_MAP_LOCK();
   2145   1.211.2.6  uebayasi 	simple_lock(&md->pvh_slock);
   2146        1.17     chris 
   2147       1.174      matt #ifdef PMAP_CACHE_VIPT
   2148       1.174      matt 	/*
   2149       1.174      matt 	 * If we might want to sync the I-cache and we've modified it,
   2150       1.174      matt 	 * then we know we definitely need to sync or discard it.
   2151       1.174      matt 	 */
   2152       1.174      matt 	if (want_syncicache)
   2153   1.211.2.6  uebayasi 		need_syncicache = md->pvh_attrs & PVF_MOD;
   2154       1.174      matt #endif
   2155        1.17     chris 	/*
   2156       1.134   thorpej 	 * Clear saved attributes (modify, reference)
   2157        1.17     chris 	 */
   2158   1.211.2.6  uebayasi 	md->pvh_attrs &= ~(maskbits & (PVF_MOD | PVF_REF));
   2159       1.134   thorpej 
   2160   1.211.2.6  uebayasi 	if (SLIST_EMPTY(&md->pvh_list)) {
   2161       1.174      matt #ifdef PMAP_CACHE_VIPT
   2162       1.174      matt 		if (need_syncicache) {
   2163       1.174      matt 			/*
   2164       1.174      matt 			 * No one has it mapped, so just discard it.  The next
   2165       1.174      matt 			 * exec remapping will cause it to be synced.
   2166       1.174      matt 			 */
   2167   1.211.2.6  uebayasi 			md->pvh_attrs &= ~PVF_EXEC;
   2168       1.174      matt 			PMAPCOUNT(exec_discarded_clearbit);
   2169       1.174      matt 		}
   2170       1.174      matt #endif
   2171   1.211.2.6  uebayasi 		simple_unlock(&md->pvh_slock);
   2172       1.134   thorpej 		PMAP_HEAD_TO_MAP_UNLOCK();
   2173        1.17     chris 		return;
   2174         1.1      matt 	}
   2175         1.1      matt 
   2176        1.17     chris 	/*
   2177       1.134   thorpej 	 * Loop over all current mappings setting/clearing as appropos
   2178        1.17     chris 	 */
   2179   1.211.2.6  uebayasi 	SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
   2180       1.134   thorpej 		va = pv->pv_va;
   2181       1.134   thorpej 		pm = pv->pv_pmap;
   2182       1.134   thorpej 		oflags = pv->pv_flags;
   2183       1.185      matt 		/*
   2184       1.185      matt 		 * Kernel entries are unmanaged and as such not to be changed.
   2185       1.185      matt 		 */
   2186       1.185      matt 		if (oflags & PVF_KENTRY)
   2187       1.185      matt 			continue;
   2188       1.134   thorpej 		pv->pv_flags &= ~maskbits;
   2189        1.48     chris 
   2190       1.134   thorpej 		pmap_acquire_pmap_lock(pm);
   2191        1.48     chris 
   2192       1.134   thorpej 		l2b = pmap_get_l2_bucket(pm, va);
   2193       1.134   thorpej 		KDASSERT(l2b != NULL);
   2194         1.1      matt 
   2195       1.134   thorpej 		ptep = &l2b->l2b_kva[l2pte_index(va)];
   2196       1.134   thorpej 		npte = opte = *ptep;
   2197       1.114   thorpej 
   2198       1.134   thorpej 		NPDEBUG(PDB_BITS,
   2199       1.134   thorpej 		    printf(
   2200       1.134   thorpej 		    "pmap_clearbit: pv %p, pm %p, va 0x%08lx, flag 0x%x\n",
   2201       1.134   thorpej 		    pv, pv->pv_pmap, pv->pv_va, oflags));
   2202       1.114   thorpej 
   2203       1.134   thorpej 		if (maskbits & (PVF_WRITE|PVF_MOD)) {
   2204       1.174      matt #ifdef PMAP_CACHE_VIVT
   2205       1.134   thorpej 			if ((pv->pv_flags & PVF_NC)) {
   2206       1.134   thorpej 				/*
   2207       1.134   thorpej 				 * Entry is not cacheable:
   2208       1.134   thorpej 				 *
   2209       1.134   thorpej 				 * Don't turn caching on again if this is a
   2210       1.134   thorpej 				 * modified emulation. This would be
   2211       1.134   thorpej 				 * inconsitent with the settings created by
   2212       1.134   thorpej 				 * pmap_vac_me_harder(). Otherwise, it's safe
   2213       1.134   thorpej 				 * to re-enable cacheing.
   2214       1.134   thorpej 				 *
   2215       1.134   thorpej 				 * There's no need to call pmap_vac_me_harder()
   2216       1.134   thorpej 				 * here: all pages are losing their write
   2217       1.134   thorpej 				 * permission.
   2218       1.134   thorpej 				 */
   2219       1.134   thorpej 				if (maskbits & PVF_WRITE) {
   2220       1.134   thorpej 					npte |= pte_l2_s_cache_mode;
   2221       1.134   thorpej 					pv->pv_flags &= ~PVF_NC;
   2222       1.134   thorpej 				}
   2223       1.134   thorpej 			} else
   2224  1.211.2.15  uebayasi 			if (l2pte_writable_p(opte)) {
   2225       1.134   thorpej 				/*
   2226       1.134   thorpej 				 * Entry is writable/cacheable: check if pmap
   2227       1.134   thorpej 				 * is current if it is flush it, otherwise it
   2228       1.134   thorpej 				 * won't be in the cache
   2229       1.134   thorpej 				 */
   2230       1.134   thorpej 				if (PV_BEEN_EXECD(oflags))
   2231       1.134   thorpej 					pmap_idcache_wbinv_range(pm, pv->pv_va,
   2232       1.134   thorpej 					    PAGE_SIZE);
   2233       1.134   thorpej 				else
   2234       1.134   thorpej 				if (PV_BEEN_REFD(oflags))
   2235       1.134   thorpej 					pmap_dcache_wb_range(pm, pv->pv_va,
   2236       1.134   thorpej 					    PAGE_SIZE,
   2237       1.174      matt 					    (maskbits & PVF_REF) != 0, false);
   2238       1.134   thorpej 			}
   2239       1.174      matt #endif
   2240       1.111   thorpej 
   2241       1.134   thorpej 			/* make the pte read only */
   2242  1.211.2.15  uebayasi 			npte = l2pte_set_readonly(npte);
   2243       1.111   thorpej 
   2244       1.174      matt 			if (maskbits & oflags & PVF_WRITE) {
   2245       1.134   thorpej 				/*
   2246       1.134   thorpej 				 * Keep alias accounting up to date
   2247       1.134   thorpej 				 */
   2248       1.134   thorpej 				if (pv->pv_pmap == pmap_kernel()) {
   2249   1.211.2.6  uebayasi 					md->krw_mappings--;
   2250   1.211.2.6  uebayasi 					md->kro_mappings++;
   2251       1.174      matt 				} else {
   2252   1.211.2.6  uebayasi 					md->urw_mappings--;
   2253   1.211.2.6  uebayasi 					md->uro_mappings++;
   2254       1.134   thorpej 				}
   2255       1.174      matt #ifdef PMAP_CACHE_VIPT
   2256   1.211.2.6  uebayasi 				if (md->urw_mappings + md->krw_mappings == 0)
   2257   1.211.2.6  uebayasi 					md->pvh_attrs &= ~PVF_WRITE;
   2258       1.174      matt 				if (want_syncicache)
   2259       1.174      matt 					need_syncicache = true;
   2260       1.183      matt 				need_vac_me_harder = true;
   2261       1.174      matt #endif
   2262       1.134   thorpej 			}
   2263       1.134   thorpej 		}
   2264         1.1      matt 
   2265       1.134   thorpej 		if (maskbits & PVF_REF) {
   2266       1.134   thorpej 			if ((pv->pv_flags & PVF_NC) == 0 &&
   2267       1.174      matt 			    (maskbits & (PVF_WRITE|PVF_MOD)) == 0 &&
   2268       1.174      matt 			    l2pte_valid(npte)) {
   2269       1.183      matt #ifdef PMAP_CACHE_VIVT
   2270       1.134   thorpej 				/*
   2271       1.134   thorpej 				 * Check npte here; we may have already
   2272       1.134   thorpej 				 * done the wbinv above, and the validity
   2273       1.134   thorpej 				 * of the PTE is the same for opte and
   2274       1.134   thorpej 				 * npte.
   2275       1.134   thorpej 				 */
   2276       1.174      matt 				/* XXXJRT need idcache_inv_range */
   2277       1.174      matt 				if (PV_BEEN_EXECD(oflags))
   2278       1.174      matt 					pmap_idcache_wbinv_range(pm,
   2279       1.174      matt 					    pv->pv_va, PAGE_SIZE);
   2280       1.174      matt 				else
   2281       1.174      matt 				if (PV_BEEN_REFD(oflags))
   2282       1.174      matt 					pmap_dcache_wb_range(pm,
   2283       1.174      matt 					    pv->pv_va, PAGE_SIZE,
   2284       1.174      matt 					    true, true);
   2285       1.183      matt #endif
   2286       1.134   thorpej 			}
   2287         1.1      matt 
   2288       1.134   thorpej 			/*
   2289       1.134   thorpej 			 * Make the PTE invalid so that we will take a
   2290       1.134   thorpej 			 * page fault the next time the mapping is
   2291       1.134   thorpej 			 * referenced.
   2292       1.134   thorpej 			 */
   2293       1.134   thorpej 			npte &= ~L2_TYPE_MASK;
   2294       1.134   thorpej 			npte |= L2_TYPE_INV;
   2295       1.134   thorpej 		}
   2296         1.1      matt 
   2297       1.134   thorpej 		if (npte != opte) {
   2298       1.134   thorpej 			*ptep = npte;
   2299       1.134   thorpej 			PTE_SYNC(ptep);
   2300       1.134   thorpej 			/* Flush the TLB entry if a current pmap. */
   2301       1.134   thorpej 			if (PV_BEEN_EXECD(oflags))
   2302       1.134   thorpej 				pmap_tlb_flushID_SE(pm, pv->pv_va);
   2303       1.134   thorpej 			else
   2304       1.134   thorpej 			if (PV_BEEN_REFD(oflags))
   2305       1.134   thorpej 				pmap_tlb_flushD_SE(pm, pv->pv_va);
   2306       1.134   thorpej 		}
   2307         1.1      matt 
   2308       1.134   thorpej 		pmap_release_pmap_lock(pm);
   2309       1.133   thorpej 
   2310       1.134   thorpej 		NPDEBUG(PDB_BITS,
   2311       1.134   thorpej 		    printf("pmap_clearbit: pm %p va 0x%lx opte 0x%08x npte 0x%08x\n",
   2312       1.134   thorpej 		    pm, va, opte, npte));
   2313       1.134   thorpej 	}
   2314       1.133   thorpej 
   2315       1.174      matt #ifdef PMAP_CACHE_VIPT
   2316       1.174      matt 	/*
   2317       1.174      matt 	 * If we need to sync the I-cache and we haven't done it yet, do it.
   2318       1.174      matt 	 */
   2319       1.174      matt 	if (need_syncicache && !did_syncicache) {
   2320   1.211.2.6  uebayasi 		pmap_syncicache_page(md, VM_PAGE_TO_PHYS(pg));
   2321       1.174      matt 		PMAPCOUNT(exec_synced_clearbit);
   2322       1.174      matt 	}
   2323       1.183      matt 	/*
   2324       1.187     skrll 	 * If we are changing this to read-only, we need to call vac_me_harder
   2325       1.183      matt 	 * so we can change all the read-only pages to cacheable.  We pretend
   2326       1.183      matt 	 * this as a page deletion.
   2327       1.183      matt 	 */
   2328       1.183      matt 	if (need_vac_me_harder) {
   2329   1.211.2.6  uebayasi 		if (md->pvh_attrs & PVF_NC)
   2330   1.211.2.6  uebayasi 			pmap_vac_me_harder(md, VM_PAGE_TO_PHYS(pg), NULL, 0);
   2331       1.183      matt 	}
   2332       1.174      matt #endif
   2333       1.174      matt 
   2334   1.211.2.6  uebayasi 	simple_unlock(&md->pvh_slock);
   2335       1.134   thorpej 	PMAP_HEAD_TO_MAP_UNLOCK();
   2336         1.1      matt }
   2337         1.1      matt 
   2338         1.1      matt /*
   2339       1.134   thorpej  * pmap_clean_page()
   2340       1.134   thorpej  *
   2341       1.134   thorpej  * This is a local function used to work out the best strategy to clean
   2342       1.134   thorpej  * a single page referenced by its entry in the PV table. It's used by
   2343       1.134   thorpej  * pmap_copy_page, pmap_zero page and maybe some others later on.
   2344       1.134   thorpej  *
   2345       1.134   thorpej  * Its policy is effectively:
   2346       1.134   thorpej  *  o If there are no mappings, we don't bother doing anything with the cache.
   2347       1.134   thorpej  *  o If there is one mapping, we clean just that page.
   2348       1.134   thorpej  *  o If there are multiple mappings, we clean the entire cache.
   2349       1.134   thorpej  *
   2350       1.134   thorpej  * So that some functions can be further optimised, it returns 0 if it didn't
   2351       1.134   thorpej  * clean the entire cache, or 1 if it did.
   2352       1.134   thorpej  *
   2353       1.134   thorpej  * XXX One bug in this routine is that if the pv_entry has a single page
   2354       1.134   thorpej  * mapped at 0x00000000 a whole cache clean will be performed rather than
   2355       1.134   thorpej  * just the 1 page. Since this should not occur in everyday use and if it does
   2356       1.134   thorpej  * it will just result in not the most efficient clean for the page.
   2357         1.1      matt  */
   2358       1.174      matt #ifdef PMAP_CACHE_VIVT
   2359       1.134   thorpej static int
   2360       1.159   thorpej pmap_clean_page(struct pv_entry *pv, bool is_src)
   2361         1.1      matt {
   2362       1.211        he 	pmap_t pm_to_clean = NULL;
   2363       1.134   thorpej 	struct pv_entry *npv;
   2364       1.134   thorpej 	u_int cache_needs_cleaning = 0;
   2365       1.134   thorpej 	u_int flags = 0;
   2366       1.134   thorpej 	vaddr_t page_to_clean = 0;
   2367         1.1      matt 
   2368       1.134   thorpej 	if (pv == NULL) {
   2369       1.134   thorpej 		/* nothing mapped in so nothing to flush */
   2370        1.17     chris 		return (0);
   2371       1.108   thorpej 	}
   2372        1.17     chris 
   2373       1.108   thorpej 	/*
   2374       1.134   thorpej 	 * Since we flush the cache each time we change to a different
   2375       1.134   thorpej 	 * user vmspace, we only need to flush the page if it is in the
   2376       1.134   thorpej 	 * current pmap.
   2377        1.17     chris 	 */
   2378        1.17     chris 
   2379       1.183      matt 	for (npv = pv; npv; npv = SLIST_NEXT(npv, pv_link)) {
   2380       1.209  uebayasi 		if (pmap_is_current(npv->pv_pmap)) {
   2381       1.134   thorpej 			flags |= npv->pv_flags;
   2382       1.108   thorpej 			/*
   2383       1.108   thorpej 			 * The page is mapped non-cacheable in
   2384        1.17     chris 			 * this map.  No need to flush the cache.
   2385        1.17     chris 			 */
   2386        1.78   thorpej 			if (npv->pv_flags & PVF_NC) {
   2387        1.17     chris #ifdef DIAGNOSTIC
   2388        1.17     chris 				if (cache_needs_cleaning)
   2389        1.17     chris 					panic("pmap_clean_page: "
   2390       1.108   thorpej 					    "cache inconsistency");
   2391        1.17     chris #endif
   2392        1.17     chris 				break;
   2393       1.108   thorpej 			} else if (is_src && (npv->pv_flags & PVF_WRITE) == 0)
   2394        1.17     chris 				continue;
   2395       1.108   thorpej 			if (cache_needs_cleaning) {
   2396        1.17     chris 				page_to_clean = 0;
   2397        1.17     chris 				break;
   2398       1.134   thorpej 			} else {
   2399        1.17     chris 				page_to_clean = npv->pv_va;
   2400       1.134   thorpej 				pm_to_clean = npv->pv_pmap;
   2401       1.134   thorpej 			}
   2402       1.134   thorpej 			cache_needs_cleaning = 1;
   2403        1.17     chris 		}
   2404         1.1      matt 	}
   2405         1.1      matt 
   2406       1.108   thorpej 	if (page_to_clean) {
   2407       1.134   thorpej 		if (PV_BEEN_EXECD(flags))
   2408       1.134   thorpej 			pmap_idcache_wbinv_range(pm_to_clean, page_to_clean,
   2409       1.134   thorpej 			    PAGE_SIZE);
   2410       1.134   thorpej 		else
   2411       1.134   thorpej 			pmap_dcache_wb_range(pm_to_clean, page_to_clean,
   2412       1.134   thorpej 			    PAGE_SIZE, !is_src, (flags & PVF_WRITE) == 0);
   2413       1.108   thorpej 	} else if (cache_needs_cleaning) {
   2414       1.209  uebayasi 		pmap_t const pm = curproc->p_vmspace->vm_map.pmap;
   2415       1.209  uebayasi 
   2416       1.134   thorpej 		if (PV_BEEN_EXECD(flags))
   2417       1.134   thorpej 			pmap_idcache_wbinv_all(pm);
   2418       1.134   thorpej 		else
   2419       1.134   thorpej 			pmap_dcache_wbinv_all(pm);
   2420         1.1      matt 		return (1);
   2421         1.1      matt 	}
   2422         1.1      matt 	return (0);
   2423         1.1      matt }
   2424       1.174      matt #endif
   2425       1.174      matt 
   2426       1.174      matt #ifdef PMAP_CACHE_VIPT
   2427       1.174      matt /*
   2428       1.174      matt  * Sync a page with the I-cache.  Since this is a VIPT, we must pick the
   2429       1.174      matt  * right cache alias to make sure we flush the right stuff.
   2430       1.174      matt  */
   2431       1.174      matt void
   2432   1.211.2.1  uebayasi pmap_syncicache_page(struct vm_page_md *md, paddr_t pa)
   2433       1.174      matt {
   2434   1.211.2.1  uebayasi 	const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
   2435       1.174      matt 	pt_entry_t * const ptep = &cdst_pte[va_offset >> PGSHIFT];
   2436       1.174      matt 
   2437   1.211.2.1  uebayasi 	NPDEBUG(PDB_EXEC, printf("pmap_syncicache_page: md=%p (attrs=%#x)\n",
   2438   1.211.2.1  uebayasi 	    md, md->pvh_attrs));
   2439       1.174      matt 	/*
   2440       1.174      matt 	 * No need to clean the page if it's non-cached.
   2441       1.174      matt 	 */
   2442   1.211.2.1  uebayasi 	if (md->pvh_attrs & PVF_NC)
   2443       1.174      matt 		return;
   2444   1.211.2.1  uebayasi 	KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & PVF_COLORED);
   2445       1.174      matt 
   2446       1.174      matt 	pmap_tlb_flushID_SE(pmap_kernel(), cdstp + va_offset);
   2447       1.174      matt 	/*
   2448       1.174      matt 	 * Set up a PTE with the right coloring to flush existing cache lines.
   2449       1.174      matt 	 */
   2450       1.174      matt 	*ptep = L2_S_PROTO |
   2451   1.211.2.1  uebayasi 	    pa
   2452       1.174      matt 	    | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
   2453       1.174      matt 	    | pte_l2_s_cache_mode;
   2454       1.174      matt 	PTE_SYNC(ptep);
   2455       1.174      matt 
   2456       1.174      matt 	/*
   2457       1.174      matt 	 * Flush it.
   2458       1.174      matt 	 */
   2459       1.174      matt 	cpu_icache_sync_range(cdstp + va_offset, PAGE_SIZE);
   2460       1.174      matt 	/*
   2461       1.174      matt 	 * Unmap the page.
   2462       1.174      matt 	 */
   2463       1.174      matt 	*ptep = 0;
   2464       1.174      matt 	PTE_SYNC(ptep);
   2465       1.174      matt 	pmap_tlb_flushID_SE(pmap_kernel(), cdstp + va_offset);
   2466       1.174      matt 
   2467   1.211.2.1  uebayasi 	md->pvh_attrs |= PVF_EXEC;
   2468       1.174      matt 	PMAPCOUNT(exec_synced);
   2469       1.174      matt }
   2470       1.174      matt 
   2471       1.174      matt void
   2472   1.211.2.4  uebayasi pmap_flush_page(struct vm_page_md *md, paddr_t pa, enum pmap_flush_op flush)
   2473       1.174      matt {
   2474       1.194      matt 	vsize_t va_offset, end_va;
   2475       1.194      matt 	void (*cf)(vaddr_t, vsize_t);
   2476       1.174      matt 
   2477       1.194      matt 	if (arm_cache_prefer_mask == 0)
   2478       1.194      matt 		return;
   2479       1.174      matt 
   2480       1.194      matt 	switch (flush) {
   2481       1.194      matt 	case PMAP_FLUSH_PRIMARY:
   2482   1.211.2.4  uebayasi 		if (md->pvh_attrs & PVF_MULTCLR) {
   2483       1.194      matt 			va_offset = 0;
   2484       1.194      matt 			end_va = arm_cache_prefer_mask;
   2485   1.211.2.4  uebayasi 			md->pvh_attrs &= ~PVF_MULTCLR;
   2486       1.194      matt 			PMAPCOUNT(vac_flush_lots);
   2487       1.194      matt 		} else {
   2488   1.211.2.4  uebayasi 			va_offset = md->pvh_attrs & arm_cache_prefer_mask;
   2489       1.194      matt 			end_va = va_offset;
   2490       1.194      matt 			PMAPCOUNT(vac_flush_one);
   2491       1.194      matt 		}
   2492       1.194      matt 		/*
   2493       1.194      matt 		 * Mark that the page is no longer dirty.
   2494       1.194      matt 		 */
   2495   1.211.2.4  uebayasi 		md->pvh_attrs &= ~PVF_DIRTY;
   2496       1.194      matt 		cf = cpufuncs.cf_idcache_wbinv_range;
   2497       1.194      matt 		break;
   2498       1.194      matt 	case PMAP_FLUSH_SECONDARY:
   2499       1.194      matt 		va_offset = 0;
   2500       1.194      matt 		end_va = arm_cache_prefer_mask;
   2501       1.194      matt 		cf = cpufuncs.cf_idcache_wbinv_range;
   2502   1.211.2.4  uebayasi 		md->pvh_attrs &= ~PVF_MULTCLR;
   2503       1.194      matt 		PMAPCOUNT(vac_flush_lots);
   2504       1.194      matt 		break;
   2505       1.194      matt 	case PMAP_CLEAN_PRIMARY:
   2506   1.211.2.4  uebayasi 		va_offset = md->pvh_attrs & arm_cache_prefer_mask;
   2507       1.194      matt 		end_va = va_offset;
   2508       1.194      matt 		cf = cpufuncs.cf_dcache_wb_range;
   2509       1.185      matt 		/*
   2510       1.185      matt 		 * Mark that the page is no longer dirty.
   2511       1.185      matt 		 */
   2512   1.211.2.4  uebayasi 		if ((md->pvh_attrs & PVF_DMOD) == 0)
   2513   1.211.2.4  uebayasi 			md->pvh_attrs &= ~PVF_DIRTY;
   2514       1.194      matt 		PMAPCOUNT(vac_clean_one);
   2515       1.194      matt 		break;
   2516       1.194      matt 	default:
   2517       1.194      matt 		return;
   2518       1.185      matt 	}
   2519       1.174      matt 
   2520   1.211.2.4  uebayasi 	KASSERT(!(md->pvh_attrs & PVF_NC));
   2521       1.194      matt 
   2522   1.211.2.4  uebayasi 	NPDEBUG(PDB_VAC, printf("pmap_flush_page: md=%p (attrs=%#x)\n",
   2523   1.211.2.4  uebayasi 	    md, md->pvh_attrs));
   2524       1.194      matt 
   2525       1.194      matt 	for (; va_offset <= end_va; va_offset += PAGE_SIZE) {
   2526       1.194      matt 		const size_t pte_offset = va_offset >> PGSHIFT;
   2527       1.194      matt 		pt_entry_t * const ptep = &cdst_pte[pte_offset];
   2528       1.194      matt 		const pt_entry_t oldpte = *ptep;
   2529       1.194      matt 
   2530       1.194      matt 		if (flush == PMAP_FLUSH_SECONDARY
   2531   1.211.2.4  uebayasi 		    && va_offset == (md->pvh_attrs & arm_cache_prefer_mask))
   2532       1.194      matt 			continue;
   2533       1.194      matt 
   2534       1.194      matt 		pmap_tlb_flushID_SE(pmap_kernel(), cdstp + va_offset);
   2535       1.194      matt 		/*
   2536       1.194      matt 		 * Set up a PTE with the right coloring to flush
   2537       1.194      matt 		 * existing cache entries.
   2538       1.194      matt 		 */
   2539       1.194      matt 		*ptep = L2_S_PROTO
   2540   1.211.2.4  uebayasi 		    | pa
   2541       1.194      matt 		    | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
   2542       1.194      matt 		    | pte_l2_s_cache_mode;
   2543       1.194      matt 		PTE_SYNC(ptep);
   2544       1.194      matt 
   2545       1.194      matt 		/*
   2546       1.194      matt 		 * Flush it.
   2547       1.194      matt 		 */
   2548       1.194      matt 		(*cf)(cdstp + va_offset, PAGE_SIZE);
   2549       1.194      matt 
   2550       1.194      matt 		/*
   2551       1.194      matt 		 * Restore the page table entry since we might have interrupted
   2552       1.194      matt 		 * pmap_zero_page or pmap_copy_page which was already using
   2553       1.194      matt 		 * this pte.
   2554       1.194      matt 		 */
   2555       1.194      matt 		*ptep = oldpte;
   2556       1.194      matt 		PTE_SYNC(ptep);
   2557       1.194      matt 		pmap_tlb_flushID_SE(pmap_kernel(), cdstp + va_offset);
   2558       1.194      matt 	}
   2559       1.174      matt }
   2560       1.174      matt #endif /* PMAP_CACHE_VIPT */
   2561         1.1      matt 
   2562         1.1      matt /*
   2563       1.134   thorpej  * Routine:	pmap_page_remove
   2564       1.134   thorpej  * Function:
   2565       1.134   thorpej  *		Removes this physical page from
   2566       1.134   thorpej  *		all physical maps in which it resides.
   2567       1.134   thorpej  *		Reflects back modify bits to the pager.
   2568         1.1      matt  */
   2569       1.134   thorpej static void
   2570       1.134   thorpej pmap_page_remove(struct vm_page *pg)
   2571         1.1      matt {
   2572   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   2573   1.211.2.7  uebayasi 	paddr_t pa = VM_PAGE_TO_PHYS(pg);
   2574       1.134   thorpej 	struct l2_bucket *l2b;
   2575       1.182      matt 	struct pv_entry *pv, *npv, **pvp;
   2576       1.209  uebayasi 	pmap_t pm;
   2577       1.208  uebayasi 	pt_entry_t *ptep;
   2578       1.159   thorpej 	bool flush;
   2579       1.134   thorpej 	u_int flags;
   2580       1.134   thorpej 
   2581       1.134   thorpej 	NPDEBUG(PDB_FOLLOW,
   2582       1.155      yamt 	    printf("pmap_page_remove: pg %p (0x%08lx)\n", pg,
   2583   1.211.2.7  uebayasi 	    pa));
   2584        1.71   thorpej 
   2585       1.134   thorpej 	PMAP_HEAD_TO_MAP_LOCK();
   2586   1.211.2.6  uebayasi 	simple_lock(&md->pvh_slock);
   2587         1.1      matt 
   2588   1.211.2.6  uebayasi 	pv = SLIST_FIRST(&md->pvh_list);
   2589       1.134   thorpej 	if (pv == NULL) {
   2590       1.174      matt #ifdef PMAP_CACHE_VIPT
   2591       1.174      matt 		/*
   2592       1.174      matt 		 * We *know* the page contents are about to be replaced.
   2593       1.174      matt 		 * Discard the exec contents
   2594       1.174      matt 		 */
   2595   1.211.2.6  uebayasi 		if (PV_IS_EXEC_P(md->pvh_attrs))
   2596       1.174      matt 			PMAPCOUNT(exec_discarded_page_protect);
   2597   1.211.2.6  uebayasi 		md->pvh_attrs &= ~PVF_EXEC;
   2598   1.211.2.6  uebayasi 		KASSERT((md->urw_mappings + md->krw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   2599       1.174      matt #endif
   2600   1.211.2.6  uebayasi 		simple_unlock(&md->pvh_slock);
   2601       1.134   thorpej 		PMAP_HEAD_TO_MAP_UNLOCK();
   2602       1.134   thorpej 		return;
   2603       1.134   thorpej 	}
   2604       1.174      matt #ifdef PMAP_CACHE_VIPT
   2605   1.211.2.6  uebayasi 	KASSERT(arm_cache_prefer_mask == 0 || pmap_is_page_colored_p(md));
   2606       1.174      matt #endif
   2607        1.79   thorpej 
   2608         1.1      matt 	/*
   2609       1.134   thorpej 	 * Clear alias counts
   2610         1.1      matt 	 */
   2611       1.182      matt #ifdef PMAP_CACHE_VIVT
   2612   1.211.2.6  uebayasi 	md->k_mappings = 0;
   2613       1.182      matt #endif
   2614   1.211.2.6  uebayasi 	md->urw_mappings = md->uro_mappings = 0;
   2615       1.134   thorpej 
   2616       1.160   thorpej 	flush = false;
   2617       1.134   thorpej 	flags = 0;
   2618       1.134   thorpej 
   2619       1.174      matt #ifdef PMAP_CACHE_VIVT
   2620       1.160   thorpej 	pmap_clean_page(pv, false);
   2621       1.174      matt #endif
   2622       1.134   thorpej 
   2623   1.211.2.6  uebayasi 	pvp = &SLIST_FIRST(&md->pvh_list);
   2624       1.134   thorpej 	while (pv) {
   2625       1.134   thorpej 		pm = pv->pv_pmap;
   2626       1.183      matt 		npv = SLIST_NEXT(pv, pv_link);
   2627       1.209  uebayasi 		if (flush == false && pmap_is_current(pm))
   2628       1.160   thorpej 			flush = true;
   2629       1.134   thorpej 
   2630       1.182      matt 		if (pm == pmap_kernel()) {
   2631       1.182      matt #ifdef PMAP_CACHE_VIPT
   2632       1.182      matt 			/*
   2633       1.182      matt 			 * If this was unmanaged mapping, it must be preserved.
   2634       1.182      matt 			 * Move it back on the list and advance the end-of-list
   2635       1.182      matt 			 * pointer.
   2636       1.182      matt 			 */
   2637       1.182      matt 			if (pv->pv_flags & PVF_KENTRY) {
   2638       1.182      matt 				*pvp = pv;
   2639       1.183      matt 				pvp = &SLIST_NEXT(pv, pv_link);
   2640       1.182      matt 				pv = npv;
   2641       1.182      matt 				continue;
   2642       1.182      matt 			}
   2643       1.182      matt 			if (pv->pv_flags & PVF_WRITE)
   2644   1.211.2.6  uebayasi 				md->krw_mappings--;
   2645       1.182      matt 			else
   2646   1.211.2.6  uebayasi 				md->kro_mappings--;
   2647       1.182      matt #endif
   2648       1.174      matt 			PMAPCOUNT(kernel_unmappings);
   2649       1.182      matt 		}
   2650       1.174      matt 		PMAPCOUNT(unmappings);
   2651       1.174      matt 
   2652       1.134   thorpej 		pmap_acquire_pmap_lock(pm);
   2653       1.134   thorpej 
   2654       1.134   thorpej 		l2b = pmap_get_l2_bucket(pm, pv->pv_va);
   2655       1.134   thorpej 		KDASSERT(l2b != NULL);
   2656       1.134   thorpej 
   2657       1.134   thorpej 		ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
   2658       1.134   thorpej 
   2659       1.134   thorpej 		/*
   2660       1.134   thorpej 		 * Update statistics
   2661       1.134   thorpej 		 */
   2662       1.134   thorpej 		--pm->pm_stats.resident_count;
   2663       1.134   thorpej 
   2664       1.134   thorpej 		/* Wired bit */
   2665       1.134   thorpej 		if (pv->pv_flags & PVF_WIRED)
   2666       1.134   thorpej 			--pm->pm_stats.wired_count;
   2667        1.88   thorpej 
   2668       1.134   thorpej 		flags |= pv->pv_flags;
   2669        1.88   thorpej 
   2670       1.134   thorpej 		/*
   2671       1.134   thorpej 		 * Invalidate the PTEs.
   2672       1.134   thorpej 		 */
   2673       1.134   thorpej 		*ptep = 0;
   2674       1.134   thorpej 		PTE_SYNC_CURRENT(pm, ptep);
   2675       1.134   thorpej 		pmap_free_l2_bucket(pm, l2b, 1);
   2676        1.88   thorpej 
   2677       1.134   thorpej 		pool_put(&pmap_pv_pool, pv);
   2678       1.134   thorpej 		pv = npv;
   2679       1.182      matt 		/*
   2680       1.182      matt 		 * if we reach the end of the list and there are still
   2681       1.182      matt 		 * mappings, they might be able to be cached now.
   2682       1.182      matt 		 */
   2683       1.174      matt 		if (pv == NULL) {
   2684       1.182      matt 			*pvp = NULL;
   2685   1.211.2.6  uebayasi 			if (!SLIST_EMPTY(&md->pvh_list))
   2686   1.211.2.7  uebayasi 				pmap_vac_me_harder(md, pa, pm, 0);
   2687       1.174      matt 		}
   2688       1.134   thorpej 		pmap_release_pmap_lock(pm);
   2689       1.134   thorpej 	}
   2690       1.174      matt #ifdef PMAP_CACHE_VIPT
   2691       1.174      matt 	/*
   2692       1.182      matt 	 * Its EXEC cache is now gone.
   2693       1.174      matt 	 */
   2694   1.211.2.6  uebayasi 	if (PV_IS_EXEC_P(md->pvh_attrs))
   2695       1.174      matt 		PMAPCOUNT(exec_discarded_page_protect);
   2696   1.211.2.6  uebayasi 	md->pvh_attrs &= ~PVF_EXEC;
   2697   1.211.2.6  uebayasi 	KASSERT(md->urw_mappings == 0);
   2698   1.211.2.6  uebayasi 	KASSERT(md->uro_mappings == 0);
   2699   1.211.2.6  uebayasi 	if (md->krw_mappings == 0)
   2700   1.211.2.6  uebayasi 		md->pvh_attrs &= ~PVF_WRITE;
   2701   1.211.2.6  uebayasi 	KASSERT((md->urw_mappings + md->krw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
   2702       1.174      matt #endif
   2703   1.211.2.6  uebayasi 	simple_unlock(&md->pvh_slock);
   2704       1.134   thorpej 	PMAP_HEAD_TO_MAP_UNLOCK();
   2705        1.88   thorpej 
   2706       1.134   thorpej 	if (flush) {
   2707       1.152       scw 		/*
   2708  1.211.2.12  uebayasi 		 * Note: We can't use pmap_tlb_flush{I,D}() here since that
   2709       1.152       scw 		 * would need a subsequent call to pmap_update() to ensure
   2710       1.152       scw 		 * curpm->pm_cstate.cs_all is reset. Our callers are not
   2711       1.152       scw 		 * required to do that (see pmap(9)), so we can't modify
   2712       1.152       scw 		 * the current pmap's state.
   2713       1.152       scw 		 */
   2714       1.134   thorpej 		if (PV_BEEN_EXECD(flags))
   2715       1.152       scw 			cpu_tlb_flushID();
   2716       1.134   thorpej 		else
   2717       1.152       scw 			cpu_tlb_flushD();
   2718       1.134   thorpej 	}
   2719        1.88   thorpej 	cpu_cpwait();
   2720        1.88   thorpej }
   2721         1.1      matt 
   2722       1.134   thorpej /*
   2723       1.134   thorpej  * pmap_t pmap_create(void)
   2724       1.134   thorpej  *
   2725       1.134   thorpej  *      Create a new pmap structure from scratch.
   2726        1.17     chris  */
   2727       1.134   thorpej pmap_t
   2728       1.134   thorpej pmap_create(void)
   2729        1.17     chris {
   2730       1.134   thorpej 	pmap_t pm;
   2731       1.134   thorpej 
   2732       1.168        ad 	pm = pool_cache_get(&pmap_cache, PR_WAITOK);
   2733        1.79   thorpej 
   2734       1.172     chris 	UVM_OBJ_INIT(&pm->pm_obj, NULL, 1);
   2735       1.134   thorpej 	pm->pm_stats.wired_count = 0;
   2736       1.134   thorpej 	pm->pm_stats.resident_count = 1;
   2737       1.134   thorpej 	pm->pm_cstate.cs_all = 0;
   2738       1.134   thorpej 	pmap_alloc_l1(pm);
   2739        1.79   thorpej 
   2740        1.17     chris 	/*
   2741       1.134   thorpej 	 * Note: The pool cache ensures that the pm_l2[] array is already
   2742       1.134   thorpej 	 * initialised to zero.
   2743        1.17     chris 	 */
   2744        1.32   thorpej 
   2745       1.134   thorpej 	pmap_pinit(pm);
   2746       1.134   thorpej 
   2747       1.134   thorpej 	LIST_INSERT_HEAD(&pmap_pmaps, pm, pm_list);
   2748        1.17     chris 
   2749       1.134   thorpej 	return (pm);
   2750        1.17     chris }
   2751       1.134   thorpej 
   2752         1.1      matt /*
   2753       1.198    cegger  * int pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot,
   2754       1.198    cegger  *      u_int flags)
   2755       1.134   thorpej  *
   2756       1.134   thorpej  *      Insert the given physical page (p) at
   2757       1.134   thorpej  *      the specified virtual address (v) in the
   2758       1.134   thorpej  *      target physical map with the protection requested.
   2759         1.1      matt  *
   2760       1.134   thorpej  *      NB:  This is the only routine which MAY NOT lazy-evaluate
   2761       1.134   thorpej  *      or lose information.  That is, this routine must actually
   2762       1.134   thorpej  *      insert this page into the given map NOW.
   2763         1.1      matt  */
   2764       1.134   thorpej int
   2765       1.198    cegger pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
   2766         1.1      matt {
   2767       1.134   thorpej 	struct l2_bucket *l2b;
   2768       1.134   thorpej 	struct vm_page *pg, *opg;
   2769       1.205  uebayasi 	struct pv_entry *pv;
   2770       1.134   thorpej 	pt_entry_t *ptep, npte, opte;
   2771       1.134   thorpej 	u_int nflags;
   2772       1.134   thorpej 	u_int oflags;
   2773        1.71   thorpej 
   2774       1.134   thorpej 	NPDEBUG(PDB_ENTER, printf("pmap_enter: pm %p va 0x%lx pa 0x%lx prot %x flag %x\n", pm, va, pa, prot, flags));
   2775        1.71   thorpej 
   2776       1.134   thorpej 	KDASSERT((flags & PMAP_WIRED) == 0 || (flags & VM_PROT_ALL) != 0);
   2777       1.134   thorpej 	KDASSERT(((va | pa) & PGOFSET) == 0);
   2778        1.79   thorpej 
   2779        1.71   thorpej 	/*
   2780       1.134   thorpej 	 * Get a pointer to the page.  Later on in this function, we
   2781       1.134   thorpej 	 * test for a managed page by checking pg != NULL.
   2782        1.71   thorpej 	 */
   2783  1.211.2.10  uebayasi 	pg = (pmap_initialized && ((flags & PMAP_UNMANAGED) == 0)) ?
   2784  1.211.2.10  uebayasi 	    PHYS_TO_VM_PAGE(pa) : NULL;
   2785       1.134   thorpej 
   2786       1.134   thorpej 	nflags = 0;
   2787       1.134   thorpej 	if (prot & VM_PROT_WRITE)
   2788       1.134   thorpej 		nflags |= PVF_WRITE;
   2789       1.134   thorpej 	if (prot & VM_PROT_EXECUTE)
   2790       1.134   thorpej 		nflags |= PVF_EXEC;
   2791       1.134   thorpej 	if (flags & PMAP_WIRED)
   2792       1.134   thorpej 		nflags |= PVF_WIRED;
   2793       1.134   thorpej 
   2794       1.134   thorpej 	PMAP_MAP_TO_HEAD_LOCK();
   2795       1.134   thorpej 	pmap_acquire_pmap_lock(pm);
   2796         1.1      matt 
   2797         1.1      matt 	/*
   2798       1.134   thorpej 	 * Fetch the L2 bucket which maps this page, allocating one if
   2799       1.134   thorpej 	 * necessary for user pmaps.
   2800         1.1      matt 	 */
   2801       1.134   thorpej 	if (pm == pmap_kernel())
   2802       1.134   thorpej 		l2b = pmap_get_l2_bucket(pm, va);
   2803       1.134   thorpej 	else
   2804       1.134   thorpej 		l2b = pmap_alloc_l2_bucket(pm, va);
   2805       1.134   thorpej 	if (l2b == NULL) {
   2806       1.134   thorpej 		if (flags & PMAP_CANFAIL) {
   2807       1.134   thorpej 			pmap_release_pmap_lock(pm);
   2808       1.134   thorpej 			PMAP_MAP_TO_HEAD_UNLOCK();
   2809       1.134   thorpej 			return (ENOMEM);
   2810       1.134   thorpej 		}
   2811       1.134   thorpej 		panic("pmap_enter: failed to allocate L2 bucket");
   2812       1.134   thorpej 	}
   2813       1.134   thorpej 	ptep = &l2b->l2b_kva[l2pte_index(va)];
   2814       1.134   thorpej 	opte = *ptep;
   2815       1.134   thorpej 	npte = pa;
   2816       1.134   thorpej 	oflags = 0;
   2817        1.88   thorpej 
   2818       1.134   thorpej 	if (opte) {
   2819       1.134   thorpej 		/*
   2820       1.134   thorpej 		 * There is already a mapping at this address.
   2821       1.134   thorpej 		 * If the physical address is different, lookup the
   2822       1.134   thorpej 		 * vm_page.
   2823       1.134   thorpej 		 */
   2824       1.134   thorpej 		if (l2pte_pa(opte) != pa)
   2825       1.134   thorpej 			opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
   2826       1.134   thorpej 		else
   2827       1.134   thorpej 			opg = pg;
   2828       1.134   thorpej 	} else
   2829       1.134   thorpej 		opg = NULL;
   2830        1.88   thorpej 
   2831       1.134   thorpej 	if (pg) {
   2832   1.211.2.5  uebayasi 		struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   2833   1.211.2.4  uebayasi 
   2834       1.134   thorpej 		/*
   2835       1.134   thorpej 		 * This is to be a managed mapping.
   2836       1.134   thorpej 		 */
   2837       1.134   thorpej 		if ((flags & VM_PROT_ALL) ||
   2838   1.211.2.4  uebayasi 		    (md->pvh_attrs & PVF_REF)) {
   2839       1.134   thorpej 			/*
   2840       1.134   thorpej 			 * - The access type indicates that we don't need
   2841       1.134   thorpej 			 *   to do referenced emulation.
   2842       1.134   thorpej 			 * OR
   2843       1.134   thorpej 			 * - The physical page has already been referenced
   2844       1.134   thorpej 			 *   so no need to re-do referenced emulation here.
   2845       1.134   thorpej 			 */
   2846  1.211.2.15  uebayasi 			npte |= l2pte_set_readonly(L2_S_PROTO);
   2847        1.88   thorpej 
   2848       1.134   thorpej 			nflags |= PVF_REF;
   2849        1.88   thorpej 
   2850       1.134   thorpej 			if ((prot & VM_PROT_WRITE) != 0 &&
   2851       1.134   thorpej 			    ((flags & VM_PROT_WRITE) != 0 ||
   2852   1.211.2.4  uebayasi 			     (md->pvh_attrs & PVF_MOD) != 0)) {
   2853       1.134   thorpej 				/*
   2854       1.134   thorpej 				 * This is a writable mapping, and the
   2855       1.134   thorpej 				 * page's mod state indicates it has
   2856       1.134   thorpej 				 * already been modified. Make it
   2857       1.134   thorpej 				 * writable from the outset.
   2858       1.134   thorpej 				 */
   2859  1.211.2.15  uebayasi 				npte = l2pte_set_writable(npte);
   2860       1.134   thorpej 				nflags |= PVF_MOD;
   2861       1.134   thorpej 			}
   2862       1.134   thorpej 		} else {
   2863       1.134   thorpej 			/*
   2864       1.134   thorpej 			 * Need to do page referenced emulation.
   2865       1.134   thorpej 			 */
   2866       1.134   thorpej 			npte |= L2_TYPE_INV;
   2867       1.134   thorpej 		}
   2868        1.88   thorpej 
   2869       1.134   thorpej 		npte |= pte_l2_s_cache_mode;
   2870         1.1      matt 
   2871       1.134   thorpej 		if (pg == opg) {
   2872       1.134   thorpej 			/*
   2873       1.134   thorpej 			 * We're changing the attrs of an existing mapping.
   2874       1.134   thorpej 			 */
   2875   1.211.2.4  uebayasi 			simple_lock(&md->pvh_slock);
   2876   1.211.2.4  uebayasi 			oflags = pmap_modify_pv(md, pa, pm, va,
   2877       1.134   thorpej 			    PVF_WRITE | PVF_EXEC | PVF_WIRED |
   2878       1.134   thorpej 			    PVF_MOD | PVF_REF, nflags);
   2879   1.211.2.4  uebayasi 			simple_unlock(&md->pvh_slock);
   2880         1.1      matt 
   2881       1.174      matt #ifdef PMAP_CACHE_VIVT
   2882       1.134   thorpej 			/*
   2883       1.134   thorpej 			 * We may need to flush the cache if we're
   2884       1.134   thorpej 			 * doing rw-ro...
   2885       1.134   thorpej 			 */
   2886       1.134   thorpej 			if (pm->pm_cstate.cs_cache_d &&
   2887       1.134   thorpej 			    (oflags & PVF_NC) == 0 &&
   2888  1.211.2.15  uebayasi 			    l2pte_writable_p(opte) &&
   2889       1.134   thorpej 			    (prot & VM_PROT_WRITE) == 0)
   2890       1.134   thorpej 				cpu_dcache_wb_range(va, PAGE_SIZE);
   2891       1.174      matt #endif
   2892       1.134   thorpej 		} else {
   2893       1.134   thorpej 			/*
   2894       1.134   thorpej 			 * New mapping, or changing the backing page
   2895       1.134   thorpej 			 * of an existing mapping.
   2896       1.134   thorpej 			 */
   2897       1.134   thorpej 			if (opg) {
   2898   1.211.2.5  uebayasi 				struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
   2899   1.211.2.4  uebayasi 				paddr_t opa;
   2900   1.211.2.4  uebayasi 
   2901   1.211.2.4  uebayasi 				opa = VM_PAGE_TO_PHYS(opg);
   2902   1.211.2.4  uebayasi 
   2903       1.134   thorpej 				/*
   2904       1.134   thorpej 				 * Replacing an existing mapping with a new one.
   2905       1.134   thorpej 				 * It is part of our managed memory so we
   2906       1.134   thorpej 				 * must remove it from the PV list
   2907       1.134   thorpej 				 */
   2908   1.211.2.4  uebayasi 				simple_lock(&omd->pvh_slock);
   2909   1.211.2.4  uebayasi 				pv = pmap_remove_pv(omd, opa, pm, va);
   2910   1.211.2.4  uebayasi 				pmap_vac_me_harder(omd, opa, pm, 0);
   2911   1.211.2.4  uebayasi 				simple_unlock(&omd->pvh_slock);
   2912       1.205  uebayasi 				oflags = pv->pv_flags;
   2913         1.1      matt 
   2914       1.174      matt #ifdef PMAP_CACHE_VIVT
   2915       1.134   thorpej 				/*
   2916       1.134   thorpej 				 * If the old mapping was valid (ref/mod
   2917       1.134   thorpej 				 * emulation creates 'invalid' mappings
   2918       1.134   thorpej 				 * initially) then make sure to frob
   2919       1.134   thorpej 				 * the cache.
   2920       1.134   thorpej 				 */
   2921       1.134   thorpej 				if ((oflags & PVF_NC) == 0 &&
   2922       1.134   thorpej 				    l2pte_valid(opte)) {
   2923       1.134   thorpej 					if (PV_BEEN_EXECD(oflags)) {
   2924       1.134   thorpej 						pmap_idcache_wbinv_range(pm, va,
   2925       1.134   thorpej 						    PAGE_SIZE);
   2926       1.134   thorpej 					} else
   2927       1.134   thorpej 					if (PV_BEEN_REFD(oflags)) {
   2928       1.134   thorpej 						pmap_dcache_wb_range(pm, va,
   2929       1.160   thorpej 						    PAGE_SIZE, true,
   2930       1.134   thorpej 						    (oflags & PVF_WRITE) == 0);
   2931       1.134   thorpej 					}
   2932       1.134   thorpej 				}
   2933       1.174      matt #endif
   2934       1.134   thorpej 			} else
   2935       1.205  uebayasi 			if ((pv = pool_get(&pmap_pv_pool, PR_NOWAIT)) == NULL){
   2936       1.134   thorpej 				if ((flags & PMAP_CANFAIL) == 0)
   2937       1.134   thorpej 					panic("pmap_enter: no pv entries");
   2938       1.134   thorpej 
   2939       1.134   thorpej 				if (pm != pmap_kernel())
   2940       1.134   thorpej 					pmap_free_l2_bucket(pm, l2b, 0);
   2941       1.134   thorpej 				pmap_release_pmap_lock(pm);
   2942       1.134   thorpej 				PMAP_MAP_TO_HEAD_UNLOCK();
   2943       1.134   thorpej 				NPDEBUG(PDB_ENTER,
   2944       1.134   thorpej 				    printf("pmap_enter: ENOMEM\n"));
   2945       1.134   thorpej 				return (ENOMEM);
   2946       1.134   thorpej 			}
   2947        1.25  rearnsha 
   2948   1.211.2.6  uebayasi 			pmap_enter_pv(md, VM_PAGE_TO_PHYS(pg), pv, pm, va, nflags);
   2949        1.25  rearnsha 		}
   2950       1.134   thorpej 	} else {
   2951       1.134   thorpej 		/*
   2952       1.134   thorpej 		 * We're mapping an unmanaged page.
   2953       1.134   thorpej 		 * These are always readable, and possibly writable, from
   2954       1.134   thorpej 		 * the get go as we don't need to track ref/mod status.
   2955       1.134   thorpej 		 */
   2956  1.211.2.15  uebayasi 		npte |= l2pte_set_readonly(L2_S_PROTO);
   2957       1.134   thorpej 		if (prot & VM_PROT_WRITE)
   2958  1.211.2.15  uebayasi 			npte = l2pte_set_writable(npte);
   2959        1.25  rearnsha 
   2960       1.134   thorpej 		/*
   2961       1.134   thorpej 		 * Make sure the vector table is mapped cacheable
   2962       1.134   thorpej 		 */
   2963       1.134   thorpej 		if (pm != pmap_kernel() && va == vector_page)
   2964       1.134   thorpej 			npte |= pte_l2_s_cache_mode;
   2965        1.25  rearnsha 
   2966       1.134   thorpej 		if (opg) {
   2967       1.134   thorpej 			/*
   2968       1.134   thorpej 			 * Looks like there's an existing 'managed' mapping
   2969       1.134   thorpej 			 * at this address.
   2970        1.25  rearnsha 			 */
   2971   1.211.2.6  uebayasi 			struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
   2972   1.211.2.6  uebayasi 			simple_lock(&omd->pvh_slock);
   2973   1.211.2.6  uebayasi 			pv = pmap_remove_pv(omd, VM_PAGE_TO_PHYS(opg), pm, va);
   2974   1.211.2.6  uebayasi 			pmap_vac_me_harder(omd, VM_PAGE_TO_PHYS(opg), pm, 0);
   2975   1.211.2.6  uebayasi 			simple_unlock(&omd->pvh_slock);
   2976       1.205  uebayasi 			oflags = pv->pv_flags;
   2977       1.134   thorpej 
   2978       1.174      matt #ifdef PMAP_CACHE_VIVT
   2979       1.134   thorpej 			if ((oflags & PVF_NC) == 0 && l2pte_valid(opte)) {
   2980       1.134   thorpej 				if (PV_BEEN_EXECD(oflags))
   2981       1.134   thorpej 					pmap_idcache_wbinv_range(pm, va,
   2982       1.134   thorpej 					    PAGE_SIZE);
   2983       1.134   thorpej 				else
   2984       1.134   thorpej 				if (PV_BEEN_REFD(oflags))
   2985       1.134   thorpej 					pmap_dcache_wb_range(pm, va, PAGE_SIZE,
   2986       1.160   thorpej 					    true, (oflags & PVF_WRITE) == 0);
   2987       1.134   thorpej 			}
   2988       1.174      matt #endif
   2989       1.205  uebayasi 			pool_put(&pmap_pv_pool, pv);
   2990        1.25  rearnsha 		}
   2991        1.25  rearnsha 	}
   2992        1.25  rearnsha 
   2993       1.134   thorpej 	/*
   2994       1.134   thorpej 	 * Make sure userland mappings get the right permissions
   2995       1.134   thorpej 	 */
   2996       1.134   thorpej 	if (pm != pmap_kernel() && va != vector_page)
   2997       1.134   thorpej 		npte |= L2_S_PROT_U;
   2998        1.25  rearnsha 
   2999       1.134   thorpej 	/*
   3000       1.134   thorpej 	 * Keep the stats up to date
   3001       1.134   thorpej 	 */
   3002       1.134   thorpej 	if (opte == 0) {
   3003       1.134   thorpej 		l2b->l2b_occupancy++;
   3004       1.134   thorpej 		pm->pm_stats.resident_count++;
   3005       1.134   thorpej 	}
   3006         1.1      matt 
   3007       1.134   thorpej 	NPDEBUG(PDB_ENTER,
   3008       1.134   thorpej 	    printf("pmap_enter: opte 0x%08x npte 0x%08x\n", opte, npte));
   3009         1.1      matt 
   3010         1.1      matt 	/*
   3011       1.134   thorpej 	 * If this is just a wiring change, the two PTEs will be
   3012       1.134   thorpej 	 * identical, so there's no need to update the page table.
   3013         1.1      matt 	 */
   3014       1.134   thorpej 	if (npte != opte) {
   3015       1.159   thorpej 		bool is_cached = pmap_is_cached(pm);
   3016         1.1      matt 
   3017       1.134   thorpej 		*ptep = npte;
   3018       1.134   thorpej 		if (is_cached) {
   3019       1.134   thorpej 			/*
   3020       1.134   thorpej 			 * We only need to frob the cache/tlb if this pmap
   3021       1.134   thorpej 			 * is current
   3022       1.134   thorpej 			 */
   3023       1.134   thorpej 			PTE_SYNC(ptep);
   3024       1.134   thorpej 			if (va != vector_page && l2pte_valid(npte)) {
   3025        1.25  rearnsha 				/*
   3026       1.134   thorpej 				 * This mapping is likely to be accessed as
   3027       1.134   thorpej 				 * soon as we return to userland. Fix up the
   3028       1.134   thorpej 				 * L1 entry to avoid taking another
   3029       1.134   thorpej 				 * page/domain fault.
   3030        1.25  rearnsha 				 */
   3031       1.134   thorpej 				pd_entry_t *pl1pd, l1pd;
   3032       1.134   thorpej 
   3033       1.134   thorpej 				pl1pd = &pm->pm_l1->l1_kva[L1_IDX(va)];
   3034       1.134   thorpej 				l1pd = l2b->l2b_phys | L1_C_DOM(pm->pm_domain) |
   3035       1.134   thorpej 				    L1_C_PROTO;
   3036       1.134   thorpej 				if (*pl1pd != l1pd) {
   3037       1.134   thorpej 					*pl1pd = l1pd;
   3038       1.134   thorpej 					PTE_SYNC(pl1pd);
   3039        1.12     chris 				}
   3040         1.1      matt 			}
   3041         1.1      matt 		}
   3042       1.134   thorpej 
   3043       1.134   thorpej 		if (PV_BEEN_EXECD(oflags))
   3044       1.134   thorpej 			pmap_tlb_flushID_SE(pm, va);
   3045       1.134   thorpej 		else
   3046       1.134   thorpej 		if (PV_BEEN_REFD(oflags))
   3047       1.134   thorpej 			pmap_tlb_flushD_SE(pm, va);
   3048       1.134   thorpej 
   3049       1.134   thorpej 		NPDEBUG(PDB_ENTER,
   3050       1.134   thorpej 		    printf("pmap_enter: is_cached %d cs 0x%08x\n",
   3051       1.134   thorpej 		    is_cached, pm->pm_cstate.cs_all));
   3052       1.134   thorpej 
   3053       1.134   thorpej 		if (pg != NULL) {
   3054   1.211.2.6  uebayasi 			struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3055   1.211.2.6  uebayasi 			simple_lock(&md->pvh_slock);
   3056   1.211.2.6  uebayasi 			pmap_vac_me_harder(md, VM_PAGE_TO_PHYS(pg), pm, va);
   3057   1.211.2.6  uebayasi 			simple_unlock(&md->pvh_slock);
   3058         1.1      matt 		}
   3059         1.1      matt 	}
   3060       1.185      matt #if defined(PMAP_CACHE_VIPT) && defined(DIAGNOSTIC)
   3061       1.188      matt 	if (pg) {
   3062   1.211.2.6  uebayasi 		struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3063   1.211.2.6  uebayasi 		simple_lock(&md->pvh_slock);
   3064   1.211.2.6  uebayasi 		KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   3065   1.211.2.6  uebayasi 		KASSERT(((md->pvh_attrs & PVF_WRITE) == 0) == (md->urw_mappings + md->krw_mappings == 0));
   3066   1.211.2.6  uebayasi 		simple_unlock(&md->pvh_slock);
   3067       1.188      matt 	}
   3068       1.183      matt #endif
   3069       1.134   thorpej 
   3070       1.134   thorpej 	pmap_release_pmap_lock(pm);
   3071       1.134   thorpej 	PMAP_MAP_TO_HEAD_UNLOCK();
   3072       1.134   thorpej 
   3073       1.134   thorpej 	return (0);
   3074         1.1      matt }
   3075         1.1      matt 
   3076         1.1      matt /*
   3077         1.1      matt  * pmap_remove()
   3078         1.1      matt  *
   3079         1.1      matt  * pmap_remove is responsible for nuking a number of mappings for a range
   3080         1.1      matt  * of virtual address space in the current pmap. To do this efficiently
   3081         1.1      matt  * is interesting, because in a number of cases a wide virtual address
   3082         1.1      matt  * range may be supplied that contains few actual mappings. So, the
   3083         1.1      matt  * optimisations are:
   3084       1.134   thorpej  *  1. Skip over hunks of address space for which no L1 or L2 entry exists.
   3085         1.1      matt  *  2. Build up a list of pages we've hit, up to a maximum, so we can
   3086         1.1      matt  *     maybe do just a partial cache clean. This path of execution is
   3087         1.1      matt  *     complicated by the fact that the cache must be flushed _before_
   3088         1.1      matt  *     the PTE is nuked, being a VAC :-)
   3089       1.134   thorpej  *  3. If we're called after UVM calls pmap_remove_all(), we can defer
   3090       1.134   thorpej  *     all invalidations until pmap_update(), since pmap_remove_all() has
   3091       1.134   thorpej  *     already flushed the cache.
   3092       1.134   thorpej  *  4. Maybe later fast-case a single page, but I don't think this is
   3093         1.1      matt  *     going to make _that_ much difference overall.
   3094         1.1      matt  */
   3095         1.1      matt 
   3096       1.134   thorpej #define	PMAP_REMOVE_CLEAN_LIST_SIZE	3
   3097         1.1      matt 
   3098         1.1      matt void
   3099       1.200     rmind pmap_remove(pmap_t pm, vaddr_t sva, vaddr_t eva)
   3100         1.1      matt {
   3101       1.134   thorpej 	struct l2_bucket *l2b;
   3102       1.134   thorpej 	vaddr_t next_bucket;
   3103       1.134   thorpej 	pt_entry_t *ptep;
   3104       1.134   thorpej 	u_int cleanlist_idx, total, cnt;
   3105       1.134   thorpej 	struct {
   3106         1.1      matt 		vaddr_t va;
   3107       1.174      matt 		pt_entry_t *ptep;
   3108         1.1      matt 	} cleanlist[PMAP_REMOVE_CLEAN_LIST_SIZE];
   3109       1.134   thorpej 	u_int mappings, is_exec, is_refd;
   3110         1.1      matt 
   3111       1.156       scw 	NPDEBUG(PDB_REMOVE, printf("pmap_do_remove: pmap=%p sva=%08lx "
   3112       1.156       scw 	    "eva=%08lx\n", pm, sva, eva));
   3113         1.1      matt 
   3114        1.17     chris 	/*
   3115       1.134   thorpej 	 * we lock in the pmap => pv_head direction
   3116        1.17     chris 	 */
   3117        1.17     chris 	PMAP_MAP_TO_HEAD_LOCK();
   3118       1.134   thorpej 	pmap_acquire_pmap_lock(pm);
   3119       1.134   thorpej 
   3120       1.134   thorpej 	if (pm->pm_remove_all || !pmap_is_cached(pm)) {
   3121       1.134   thorpej 		cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
   3122       1.134   thorpej 		if (pm->pm_cstate.cs_tlb == 0)
   3123       1.160   thorpej 			pm->pm_remove_all = true;
   3124       1.134   thorpej 	} else
   3125       1.134   thorpej 		cleanlist_idx = 0;
   3126       1.134   thorpej 
   3127       1.134   thorpej 	total = 0;
   3128       1.134   thorpej 
   3129         1.1      matt 	while (sva < eva) {
   3130       1.134   thorpej 		/*
   3131       1.134   thorpej 		 * Do one L2 bucket's worth at a time.
   3132       1.134   thorpej 		 */
   3133       1.134   thorpej 		next_bucket = L2_NEXT_BUCKET(sva);
   3134       1.134   thorpej 		if (next_bucket > eva)
   3135       1.134   thorpej 			next_bucket = eva;
   3136       1.134   thorpej 
   3137       1.134   thorpej 		l2b = pmap_get_l2_bucket(pm, sva);
   3138       1.134   thorpej 		if (l2b == NULL) {
   3139       1.134   thorpej 			sva = next_bucket;
   3140       1.134   thorpej 			continue;
   3141       1.134   thorpej 		}
   3142       1.134   thorpej 
   3143       1.134   thorpej 		ptep = &l2b->l2b_kva[l2pte_index(sva)];
   3144       1.134   thorpej 
   3145       1.156       scw 		for (mappings = 0; sva < next_bucket; sva += PAGE_SIZE, ptep++){
   3146       1.134   thorpej 			struct vm_page *pg;
   3147       1.134   thorpej 			pt_entry_t pte;
   3148       1.134   thorpej 			paddr_t pa;
   3149       1.134   thorpej 
   3150       1.134   thorpej 			pte = *ptep;
   3151         1.1      matt 
   3152       1.134   thorpej 			if (pte == 0) {
   3153       1.156       scw 				/* Nothing here, move along */
   3154         1.1      matt 				continue;
   3155         1.1      matt 			}
   3156         1.1      matt 
   3157       1.134   thorpej 			pa = l2pte_pa(pte);
   3158       1.134   thorpej 			is_exec = 0;
   3159       1.134   thorpej 			is_refd = 1;
   3160         1.1      matt 
   3161         1.1      matt 			/*
   3162       1.134   thorpej 			 * Update flags. In a number of circumstances,
   3163       1.134   thorpej 			 * we could cluster a lot of these and do a
   3164       1.134   thorpej 			 * number of sequential pages in one go.
   3165         1.1      matt 			 */
   3166       1.134   thorpej 			if ((pg = PHYS_TO_VM_PAGE(pa)) != NULL) {
   3167   1.211.2.6  uebayasi 				struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3168       1.205  uebayasi 				struct pv_entry *pv;
   3169   1.211.2.6  uebayasi 				simple_lock(&md->pvh_slock);
   3170   1.211.2.6  uebayasi 				pv = pmap_remove_pv(md, VM_PAGE_TO_PHYS(pg), pm, sva);
   3171   1.211.2.6  uebayasi 				pmap_vac_me_harder(md, VM_PAGE_TO_PHYS(pg), pm, 0);
   3172   1.211.2.6  uebayasi 				simple_unlock(&md->pvh_slock);
   3173       1.205  uebayasi 				if (pv != NULL) {
   3174       1.160   thorpej 					if (pm->pm_remove_all == false) {
   3175       1.134   thorpej 						is_exec =
   3176       1.205  uebayasi 						   PV_BEEN_EXECD(pv->pv_flags);
   3177       1.134   thorpej 						is_refd =
   3178       1.205  uebayasi 						   PV_BEEN_REFD(pv->pv_flags);
   3179       1.134   thorpej 					}
   3180       1.205  uebayasi 					pool_put(&pmap_pv_pool, pv);
   3181       1.134   thorpej 				}
   3182       1.134   thorpej 			}
   3183       1.156       scw 			mappings++;
   3184       1.156       scw 
   3185       1.134   thorpej 			if (!l2pte_valid(pte)) {
   3186       1.156       scw 				/*
   3187       1.156       scw 				 * Ref/Mod emulation is still active for this
   3188       1.156       scw 				 * mapping, therefore it is has not yet been
   3189       1.156       scw 				 * accessed. No need to frob the cache/tlb.
   3190       1.156       scw 				 */
   3191       1.134   thorpej 				*ptep = 0;
   3192       1.134   thorpej 				PTE_SYNC_CURRENT(pm, ptep);
   3193       1.134   thorpej 				continue;
   3194       1.134   thorpej 			}
   3195         1.1      matt 
   3196         1.1      matt 			if (cleanlist_idx < PMAP_REMOVE_CLEAN_LIST_SIZE) {
   3197         1.1      matt 				/* Add to the clean list. */
   3198       1.174      matt 				cleanlist[cleanlist_idx].ptep = ptep;
   3199       1.134   thorpej 				cleanlist[cleanlist_idx].va =
   3200       1.134   thorpej 				    sva | (is_exec & 1);
   3201         1.1      matt 				cleanlist_idx++;
   3202       1.134   thorpej 			} else
   3203       1.134   thorpej 			if (cleanlist_idx == PMAP_REMOVE_CLEAN_LIST_SIZE) {
   3204         1.1      matt 				/* Nuke everything if needed. */
   3205       1.174      matt #ifdef PMAP_CACHE_VIVT
   3206       1.134   thorpej 				pmap_idcache_wbinv_all(pm);
   3207       1.174      matt #endif
   3208       1.134   thorpej 				pmap_tlb_flushID(pm);
   3209         1.1      matt 
   3210         1.1      matt 				/*
   3211         1.1      matt 				 * Roll back the previous PTE list,
   3212         1.1      matt 				 * and zero out the current PTE.
   3213         1.1      matt 				 */
   3214       1.113   thorpej 				for (cnt = 0;
   3215       1.134   thorpej 				     cnt < PMAP_REMOVE_CLEAN_LIST_SIZE; cnt++) {
   3216       1.174      matt 					*cleanlist[cnt].ptep = 0;
   3217       1.181       scw 					PTE_SYNC(cleanlist[cnt].ptep);
   3218         1.1      matt 				}
   3219       1.134   thorpej 				*ptep = 0;
   3220       1.134   thorpej 				PTE_SYNC(ptep);
   3221         1.1      matt 				cleanlist_idx++;
   3222       1.160   thorpej 				pm->pm_remove_all = true;
   3223         1.1      matt 			} else {
   3224       1.134   thorpej 				*ptep = 0;
   3225       1.134   thorpej 				PTE_SYNC(ptep);
   3226       1.160   thorpej 				if (pm->pm_remove_all == false) {
   3227       1.134   thorpej 					if (is_exec)
   3228       1.134   thorpej 						pmap_tlb_flushID_SE(pm, sva);
   3229       1.134   thorpej 					else
   3230       1.134   thorpej 					if (is_refd)
   3231       1.134   thorpej 						pmap_tlb_flushD_SE(pm, sva);
   3232       1.134   thorpej 				}
   3233       1.134   thorpej 			}
   3234       1.134   thorpej 		}
   3235       1.134   thorpej 
   3236       1.134   thorpej 		/*
   3237       1.134   thorpej 		 * Deal with any left overs
   3238       1.134   thorpej 		 */
   3239       1.134   thorpej 		if (cleanlist_idx <= PMAP_REMOVE_CLEAN_LIST_SIZE) {
   3240       1.134   thorpej 			total += cleanlist_idx;
   3241       1.134   thorpej 			for (cnt = 0; cnt < cleanlist_idx; cnt++) {
   3242       1.134   thorpej 				if (pm->pm_cstate.cs_all != 0) {
   3243       1.134   thorpej 					vaddr_t clva = cleanlist[cnt].va & ~1;
   3244       1.134   thorpej 					if (cleanlist[cnt].va & 1) {
   3245       1.174      matt #ifdef PMAP_CACHE_VIVT
   3246       1.134   thorpej 						pmap_idcache_wbinv_range(pm,
   3247       1.134   thorpej 						    clva, PAGE_SIZE);
   3248       1.174      matt #endif
   3249       1.134   thorpej 						pmap_tlb_flushID_SE(pm, clva);
   3250       1.134   thorpej 					} else {
   3251       1.174      matt #ifdef PMAP_CACHE_VIVT
   3252       1.134   thorpej 						pmap_dcache_wb_range(pm,
   3253       1.160   thorpej 						    clva, PAGE_SIZE, true,
   3254       1.160   thorpej 						    false);
   3255       1.174      matt #endif
   3256       1.134   thorpej 						pmap_tlb_flushD_SE(pm, clva);
   3257       1.134   thorpej 					}
   3258       1.134   thorpej 				}
   3259       1.174      matt 				*cleanlist[cnt].ptep = 0;
   3260       1.174      matt 				PTE_SYNC_CURRENT(pm, cleanlist[cnt].ptep);
   3261         1.1      matt 			}
   3262         1.1      matt 
   3263         1.1      matt 			/*
   3264       1.134   thorpej 			 * If it looks like we're removing a whole bunch
   3265       1.134   thorpej 			 * of mappings, it's faster to just write-back
   3266       1.134   thorpej 			 * the whole cache now and defer TLB flushes until
   3267       1.134   thorpej 			 * pmap_update() is called.
   3268         1.1      matt 			 */
   3269       1.134   thorpej 			if (total <= PMAP_REMOVE_CLEAN_LIST_SIZE)
   3270       1.134   thorpej 				cleanlist_idx = 0;
   3271       1.134   thorpej 			else {
   3272       1.134   thorpej 				cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
   3273       1.174      matt #ifdef PMAP_CACHE_VIVT
   3274       1.134   thorpej 				pmap_idcache_wbinv_all(pm);
   3275       1.174      matt #endif
   3276       1.160   thorpej 				pm->pm_remove_all = true;
   3277       1.134   thorpej 			}
   3278       1.134   thorpej 		}
   3279       1.134   thorpej 
   3280       1.134   thorpej 		pmap_free_l2_bucket(pm, l2b, mappings);
   3281       1.156       scw 		pm->pm_stats.resident_count -= mappings;
   3282       1.134   thorpej 	}
   3283       1.134   thorpej 
   3284       1.134   thorpej 	pmap_release_pmap_lock(pm);
   3285       1.134   thorpej 	PMAP_MAP_TO_HEAD_UNLOCK();
   3286       1.134   thorpej }
   3287       1.134   thorpej 
   3288       1.182      matt #ifdef PMAP_CACHE_VIPT
   3289       1.182      matt static struct pv_entry *
   3290       1.182      matt pmap_kremove_pg(struct vm_page *pg, vaddr_t va)
   3291       1.182      matt {
   3292   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3293       1.182      matt 	struct pv_entry *pv;
   3294       1.182      matt 
   3295   1.211.2.6  uebayasi 	simple_lock(&md->pvh_slock);
   3296   1.211.2.6  uebayasi 	KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & (PVF_COLORED|PVF_NC));
   3297   1.211.2.6  uebayasi 	KASSERT((md->pvh_attrs & PVF_KMPAGE) == 0);
   3298       1.182      matt 
   3299   1.211.2.6  uebayasi 	pv = pmap_remove_pv(md, VM_PAGE_TO_PHYS(pg), pmap_kernel(), va);
   3300       1.182      matt 	KASSERT(pv);
   3301       1.182      matt 	KASSERT(pv->pv_flags & PVF_KENTRY);
   3302       1.182      matt 
   3303       1.182      matt 	/*
   3304       1.182      matt 	 * If we are removing a writeable mapping to a cached exec page,
   3305       1.182      matt 	 * if it's the last mapping then clear it execness other sync
   3306       1.182      matt 	 * the page to the icache.
   3307       1.182      matt 	 */
   3308   1.211.2.6  uebayasi 	if ((md->pvh_attrs & (PVF_NC|PVF_EXEC)) == PVF_EXEC
   3309       1.182      matt 	    && (pv->pv_flags & PVF_WRITE) != 0) {
   3310   1.211.2.6  uebayasi 		if (SLIST_EMPTY(&md->pvh_list)) {
   3311   1.211.2.6  uebayasi 			md->pvh_attrs &= ~PVF_EXEC;
   3312       1.182      matt 			PMAPCOUNT(exec_discarded_kremove);
   3313       1.182      matt 		} else {
   3314   1.211.2.6  uebayasi 			pmap_syncicache_page(md, VM_PAGE_TO_PHYS(pg));
   3315       1.182      matt 			PMAPCOUNT(exec_synced_kremove);
   3316       1.182      matt 		}
   3317       1.182      matt 	}
   3318   1.211.2.6  uebayasi 	pmap_vac_me_harder(md, VM_PAGE_TO_PHYS(pg), pmap_kernel(), 0);
   3319   1.211.2.6  uebayasi 	simple_unlock(&md->pvh_slock);
   3320       1.182      matt 
   3321       1.182      matt 	return pv;
   3322       1.182      matt }
   3323       1.182      matt #endif /* PMAP_CACHE_VIPT */
   3324       1.182      matt 
   3325       1.134   thorpej /*
   3326       1.134   thorpej  * pmap_kenter_pa: enter an unmanaged, wired kernel mapping
   3327       1.134   thorpej  *
   3328       1.134   thorpej  * We assume there is already sufficient KVM space available
   3329       1.134   thorpej  * to do this, as we can't allocate L2 descriptor tables/metadata
   3330       1.134   thorpej  * from here.
   3331       1.134   thorpej  */
   3332       1.134   thorpej void
   3333       1.201    cegger pmap_kenter_pa(vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
   3334       1.134   thorpej {
   3335       1.134   thorpej 	struct l2_bucket *l2b;
   3336       1.134   thorpej 	pt_entry_t *ptep, opte;
   3337       1.186      matt #ifdef PMAP_CACHE_VIVT
   3338  1.211.2.15  uebayasi 	struct vm_page *pg = (flags & PMAP_KMPAGE) ? PHYS_TO_VM_PAGE(pa) : NULL;
   3339       1.186      matt #endif
   3340       1.174      matt #ifdef PMAP_CACHE_VIPT
   3341       1.174      matt 	struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
   3342       1.174      matt 	struct vm_page *opg;
   3343       1.182      matt 	struct pv_entry *pv = NULL;
   3344       1.174      matt #endif
   3345   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3346       1.174      matt 
   3347       1.134   thorpej 	NPDEBUG(PDB_KENTER,
   3348   1.211.2.9  uebayasi 	    printf("pmap_kenter_pa: va 0x%08lx, pa 0x%08lx, prot 0x%x pg %p md %p\n",
   3349   1.211.2.9  uebayasi 	    va, pa, prot, pg, md));
   3350       1.134   thorpej 
   3351       1.134   thorpej 	l2b = pmap_get_l2_bucket(pmap_kernel(), va);
   3352       1.134   thorpej 	KDASSERT(l2b != NULL);
   3353       1.134   thorpej 
   3354       1.134   thorpej 	ptep = &l2b->l2b_kva[l2pte_index(va)];
   3355       1.134   thorpej 	opte = *ptep;
   3356       1.134   thorpej 
   3357       1.174      matt 	if (opte == 0) {
   3358       1.174      matt 		PMAPCOUNT(kenter_mappings);
   3359       1.134   thorpej 		l2b->l2b_occupancy++;
   3360       1.174      matt 	} else {
   3361       1.174      matt 		PMAPCOUNT(kenter_remappings);
   3362       1.174      matt #ifdef PMAP_CACHE_VIPT
   3363       1.174      matt 		opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
   3364   1.211.2.6  uebayasi 		struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
   3365       1.174      matt 		if (opg) {
   3366       1.174      matt 			KASSERT(opg != pg);
   3367   1.211.2.6  uebayasi 			KASSERT((omd->pvh_attrs & PVF_KMPAGE) == 0);
   3368  1.211.2.15  uebayasi 			KASSERT((flags & PMAP_KMPAGE) == 0);
   3369   1.211.2.6  uebayasi 			simple_lock(&omd->pvh_slock);
   3370       1.182      matt 			pv = pmap_kremove_pg(opg, va);
   3371   1.211.2.6  uebayasi 			simple_unlock(&omd->pvh_slock);
   3372       1.174      matt 		}
   3373       1.174      matt #endif
   3374       1.174      matt 		if (l2pte_valid(opte)) {
   3375       1.174      matt #ifdef PMAP_CACHE_VIVT
   3376       1.174      matt 			cpu_dcache_wbinv_range(va, PAGE_SIZE);
   3377       1.174      matt #endif
   3378       1.174      matt 			cpu_tlb_flushD_SE(va);
   3379       1.174      matt 			cpu_cpwait();
   3380       1.174      matt 		}
   3381       1.174      matt 	}
   3382       1.134   thorpej 
   3383       1.134   thorpej 	*ptep = L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) |
   3384       1.134   thorpej 	    pte_l2_s_cache_mode;
   3385       1.134   thorpej 	PTE_SYNC(ptep);
   3386       1.174      matt 
   3387       1.174      matt 	if (pg) {
   3388  1.211.2.15  uebayasi 		if (flags & PMAP_KMPAGE) {
   3389   1.211.2.6  uebayasi 			simple_lock(&md->pvh_slock);
   3390   1.211.2.6  uebayasi 			KASSERT(md->urw_mappings == 0);
   3391   1.211.2.6  uebayasi 			KASSERT(md->uro_mappings == 0);
   3392   1.211.2.6  uebayasi 			KASSERT(md->krw_mappings == 0);
   3393   1.211.2.6  uebayasi 			KASSERT(md->kro_mappings == 0);
   3394       1.186      matt #ifdef PMAP_CACHE_VIPT
   3395       1.186      matt 			KASSERT(pv == NULL);
   3396       1.207  uebayasi 			KASSERT(arm_cache_prefer_mask == 0 || (va & PVF_COLORED) == 0);
   3397   1.211.2.6  uebayasi 			KASSERT((md->pvh_attrs & PVF_NC) == 0);
   3398       1.182      matt 			/* if there is a color conflict, evict from cache. */
   3399   1.211.2.6  uebayasi 			if (pmap_is_page_colored_p(md)
   3400   1.211.2.6  uebayasi 			    && ((va ^ md->pvh_attrs) & arm_cache_prefer_mask)) {
   3401       1.183      matt 				PMAPCOUNT(vac_color_change);
   3402   1.211.2.6  uebayasi 				pmap_flush_page(md, VM_PAGE_TO_PHYS(pg), PMAP_FLUSH_PRIMARY);
   3403   1.211.2.6  uebayasi 			} else if (md->pvh_attrs & PVF_MULTCLR) {
   3404       1.195      matt 				/*
   3405       1.195      matt 				 * If this page has multiple colors, expunge
   3406       1.195      matt 				 * them.
   3407       1.195      matt 				 */
   3408       1.195      matt 				PMAPCOUNT(vac_flush_lots2);
   3409   1.211.2.6  uebayasi 				pmap_flush_page(md, VM_PAGE_TO_PHYS(pg), PMAP_FLUSH_SECONDARY);
   3410       1.183      matt 			}
   3411   1.211.2.6  uebayasi 			md->pvh_attrs &= PAGE_SIZE - 1;
   3412   1.211.2.6  uebayasi 			md->pvh_attrs |= PVF_KMPAGE
   3413       1.183      matt 			    | PVF_COLORED | PVF_DIRTY
   3414       1.183      matt 			    | (va & arm_cache_prefer_mask);
   3415       1.186      matt #endif
   3416       1.186      matt #ifdef PMAP_CACHE_VIVT
   3417   1.211.2.6  uebayasi 			md->pvh_attrs |= PVF_KMPAGE;
   3418       1.186      matt #endif
   3419       1.186      matt 			pmap_kmpages++;
   3420   1.211.2.6  uebayasi 			simple_unlock(&md->pvh_slock);
   3421       1.186      matt #ifdef PMAP_CACHE_VIPT
   3422       1.179      matt 		} else {
   3423       1.182      matt 			if (pv == NULL) {
   3424       1.182      matt 				pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
   3425       1.182      matt 				KASSERT(pv != NULL);
   3426       1.182      matt 			}
   3427   1.211.2.6  uebayasi 			pmap_enter_pv(md, VM_PAGE_TO_PHYS(pg), pv, pmap_kernel(), va,
   3428       1.182      matt 			    PVF_WIRED | PVF_KENTRY
   3429       1.183      matt 			    | (prot & VM_PROT_WRITE ? PVF_WRITE : 0));
   3430       1.183      matt 			if ((prot & VM_PROT_WRITE)
   3431   1.211.2.6  uebayasi 			    && !(md->pvh_attrs & PVF_NC))
   3432   1.211.2.6  uebayasi 				md->pvh_attrs |= PVF_DIRTY;
   3433   1.211.2.6  uebayasi 			KASSERT((prot & VM_PROT_WRITE) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
   3434   1.211.2.6  uebayasi 			simple_lock(&md->pvh_slock);
   3435   1.211.2.6  uebayasi 			pmap_vac_me_harder(md, VM_PAGE_TO_PHYS(pg), pmap_kernel(), va);
   3436   1.211.2.6  uebayasi 			simple_unlock(&md->pvh_slock);
   3437       1.186      matt #endif
   3438       1.179      matt 		}
   3439       1.186      matt #ifdef PMAP_CACHE_VIPT
   3440       1.182      matt 	} else {
   3441       1.182      matt 		if (pv != NULL)
   3442       1.182      matt 			pool_put(&pmap_pv_pool, pv);
   3443       1.186      matt #endif
   3444       1.174      matt 	}
   3445       1.134   thorpej }
   3446       1.134   thorpej 
   3447       1.134   thorpej void
   3448       1.134   thorpej pmap_kremove(vaddr_t va, vsize_t len)
   3449       1.134   thorpej {
   3450       1.134   thorpej 	struct l2_bucket *l2b;
   3451       1.134   thorpej 	pt_entry_t *ptep, *sptep, opte;
   3452       1.134   thorpej 	vaddr_t next_bucket, eva;
   3453       1.134   thorpej 	u_int mappings;
   3454       1.174      matt 	struct vm_page *opg;
   3455       1.174      matt 
   3456       1.174      matt 	PMAPCOUNT(kenter_unmappings);
   3457       1.134   thorpej 
   3458       1.134   thorpej 	NPDEBUG(PDB_KREMOVE, printf("pmap_kremove: va 0x%08lx, len 0x%08lx\n",
   3459       1.134   thorpej 	    va, len));
   3460       1.134   thorpej 
   3461       1.134   thorpej 	eva = va + len;
   3462       1.134   thorpej 
   3463       1.134   thorpej 	while (va < eva) {
   3464       1.134   thorpej 		next_bucket = L2_NEXT_BUCKET(va);
   3465       1.134   thorpej 		if (next_bucket > eva)
   3466       1.134   thorpej 			next_bucket = eva;
   3467       1.134   thorpej 
   3468       1.134   thorpej 		l2b = pmap_get_l2_bucket(pmap_kernel(), va);
   3469       1.134   thorpej 		KDASSERT(l2b != NULL);
   3470       1.134   thorpej 
   3471       1.134   thorpej 		sptep = ptep = &l2b->l2b_kva[l2pte_index(va)];
   3472       1.134   thorpej 		mappings = 0;
   3473       1.134   thorpej 
   3474       1.134   thorpej 		while (va < next_bucket) {
   3475       1.134   thorpej 			opte = *ptep;
   3476       1.174      matt 			opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
   3477       1.174      matt 			if (opg) {
   3478   1.211.2.7  uebayasi 				struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
   3479   1.211.2.6  uebayasi 				if (omd->pvh_attrs & PVF_KMPAGE) {
   3480   1.211.2.6  uebayasi 					simple_lock(&omd->pvh_slock);
   3481   1.211.2.6  uebayasi 					KASSERT(omd->urw_mappings == 0);
   3482   1.211.2.6  uebayasi 					KASSERT(omd->uro_mappings == 0);
   3483   1.211.2.6  uebayasi 					KASSERT(omd->krw_mappings == 0);
   3484   1.211.2.6  uebayasi 					KASSERT(omd->kro_mappings == 0);
   3485   1.211.2.6  uebayasi 					omd->pvh_attrs &= ~PVF_KMPAGE;
   3486       1.186      matt #ifdef PMAP_CACHE_VIPT
   3487   1.211.2.6  uebayasi 					omd->pvh_attrs &= ~PVF_WRITE;
   3488       1.186      matt #endif
   3489       1.186      matt 					pmap_kmpages--;
   3490   1.211.2.6  uebayasi 					simple_unlock(&omd->pvh_slock);
   3491       1.186      matt #ifdef PMAP_CACHE_VIPT
   3492       1.179      matt 				} else {
   3493       1.182      matt 					pool_put(&pmap_pv_pool,
   3494       1.182      matt 					    pmap_kremove_pg(opg, va));
   3495       1.186      matt #endif
   3496       1.179      matt 				}
   3497       1.174      matt 			}
   3498       1.134   thorpej 			if (l2pte_valid(opte)) {
   3499       1.174      matt #ifdef PMAP_CACHE_VIVT
   3500       1.134   thorpej 				cpu_dcache_wbinv_range(va, PAGE_SIZE);
   3501       1.174      matt #endif
   3502       1.134   thorpej 				cpu_tlb_flushD_SE(va);
   3503       1.134   thorpej 			}
   3504       1.134   thorpej 			if (opte) {
   3505       1.134   thorpej 				*ptep = 0;
   3506       1.134   thorpej 				mappings++;
   3507       1.134   thorpej 			}
   3508       1.134   thorpej 			va += PAGE_SIZE;
   3509       1.134   thorpej 			ptep++;
   3510       1.134   thorpej 		}
   3511       1.134   thorpej 		KDASSERT(mappings <= l2b->l2b_occupancy);
   3512       1.134   thorpej 		l2b->l2b_occupancy -= mappings;
   3513       1.134   thorpej 		PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
   3514       1.134   thorpej 	}
   3515       1.134   thorpej 	cpu_cpwait();
   3516       1.134   thorpej }
   3517       1.134   thorpej 
   3518       1.159   thorpej bool
   3519       1.134   thorpej pmap_extract(pmap_t pm, vaddr_t va, paddr_t *pap)
   3520       1.134   thorpej {
   3521       1.134   thorpej 	struct l2_dtable *l2;
   3522       1.134   thorpej 	pd_entry_t *pl1pd, l1pd;
   3523       1.134   thorpej 	pt_entry_t *ptep, pte;
   3524       1.134   thorpej 	paddr_t pa;
   3525       1.134   thorpej 	u_int l1idx;
   3526       1.134   thorpej 
   3527       1.134   thorpej 	pmap_acquire_pmap_lock(pm);
   3528       1.134   thorpej 
   3529       1.134   thorpej 	l1idx = L1_IDX(va);
   3530       1.134   thorpej 	pl1pd = &pm->pm_l1->l1_kva[l1idx];
   3531       1.134   thorpej 	l1pd = *pl1pd;
   3532       1.134   thorpej 
   3533       1.134   thorpej 	if (l1pte_section_p(l1pd)) {
   3534       1.134   thorpej 		/*
   3535       1.134   thorpej 		 * These should only happen for pmap_kernel()
   3536       1.134   thorpej 		 */
   3537       1.134   thorpej 		KDASSERT(pm == pmap_kernel());
   3538       1.134   thorpej 		pmap_release_pmap_lock(pm);
   3539       1.134   thorpej 		pa = (l1pd & L1_S_FRAME) | (va & L1_S_OFFSET);
   3540       1.134   thorpej 	} else {
   3541       1.134   thorpej 		/*
   3542       1.134   thorpej 		 * Note that we can't rely on the validity of the L1
   3543       1.134   thorpej 		 * descriptor as an indication that a mapping exists.
   3544       1.134   thorpej 		 * We have to look it up in the L2 dtable.
   3545       1.134   thorpej 		 */
   3546       1.134   thorpej 		l2 = pm->pm_l2[L2_IDX(l1idx)];
   3547       1.134   thorpej 
   3548       1.134   thorpej 		if (l2 == NULL ||
   3549       1.134   thorpej 		    (ptep = l2->l2_bucket[L2_BUCKET(l1idx)].l2b_kva) == NULL) {
   3550       1.134   thorpej 			pmap_release_pmap_lock(pm);
   3551       1.174      matt 			return false;
   3552       1.134   thorpej 		}
   3553       1.134   thorpej 
   3554       1.134   thorpej 		ptep = &ptep[l2pte_index(va)];
   3555       1.134   thorpej 		pte = *ptep;
   3556       1.134   thorpej 		pmap_release_pmap_lock(pm);
   3557       1.134   thorpej 
   3558       1.134   thorpej 		if (pte == 0)
   3559       1.174      matt 			return false;
   3560       1.134   thorpej 
   3561       1.134   thorpej 		switch (pte & L2_TYPE_MASK) {
   3562       1.134   thorpej 		case L2_TYPE_L:
   3563       1.134   thorpej 			pa = (pte & L2_L_FRAME) | (va & L2_L_OFFSET);
   3564       1.134   thorpej 			break;
   3565       1.134   thorpej 
   3566       1.134   thorpej 		default:
   3567       1.134   thorpej 			pa = (pte & L2_S_FRAME) | (va & L2_S_OFFSET);
   3568       1.134   thorpej 			break;
   3569       1.134   thorpej 		}
   3570       1.134   thorpej 	}
   3571       1.134   thorpej 
   3572       1.134   thorpej 	if (pap != NULL)
   3573       1.134   thorpej 		*pap = pa;
   3574       1.134   thorpej 
   3575       1.174      matt 	return true;
   3576       1.134   thorpej }
   3577       1.134   thorpej 
   3578       1.134   thorpej void
   3579       1.134   thorpej pmap_protect(pmap_t pm, vaddr_t sva, vaddr_t eva, vm_prot_t prot)
   3580       1.134   thorpej {
   3581       1.134   thorpej 	struct l2_bucket *l2b;
   3582       1.134   thorpej 	pt_entry_t *ptep, pte;
   3583       1.134   thorpej 	vaddr_t next_bucket;
   3584       1.134   thorpej 	u_int flags;
   3585       1.174      matt 	u_int clr_mask;
   3586       1.134   thorpej 	int flush;
   3587       1.134   thorpej 
   3588       1.134   thorpej 	NPDEBUG(PDB_PROTECT,
   3589       1.134   thorpej 	    printf("pmap_protect: pm %p sva 0x%lx eva 0x%lx prot 0x%x\n",
   3590       1.134   thorpej 	    pm, sva, eva, prot));
   3591       1.134   thorpej 
   3592       1.134   thorpej 	if ((prot & VM_PROT_READ) == 0) {
   3593       1.134   thorpej 		pmap_remove(pm, sva, eva);
   3594       1.134   thorpej 		return;
   3595       1.134   thorpej 	}
   3596       1.134   thorpej 
   3597       1.134   thorpej 	if (prot & VM_PROT_WRITE) {
   3598       1.134   thorpej 		/*
   3599       1.134   thorpej 		 * If this is a read->write transition, just ignore it and let
   3600       1.134   thorpej 		 * uvm_fault() take care of it later.
   3601       1.134   thorpej 		 */
   3602       1.134   thorpej 		return;
   3603       1.134   thorpej 	}
   3604       1.134   thorpej 
   3605       1.134   thorpej 	PMAP_MAP_TO_HEAD_LOCK();
   3606       1.134   thorpej 	pmap_acquire_pmap_lock(pm);
   3607       1.134   thorpej 
   3608       1.134   thorpej 	flush = ((eva - sva) >= (PAGE_SIZE * 4)) ? 0 : -1;
   3609       1.134   thorpej 	flags = 0;
   3610       1.174      matt 	clr_mask = PVF_WRITE | ((prot & VM_PROT_EXECUTE) ? 0 : PVF_EXEC);
   3611       1.134   thorpej 
   3612       1.134   thorpej 	while (sva < eva) {
   3613       1.134   thorpej 		next_bucket = L2_NEXT_BUCKET(sva);
   3614       1.134   thorpej 		if (next_bucket > eva)
   3615       1.134   thorpej 			next_bucket = eva;
   3616       1.134   thorpej 
   3617       1.134   thorpej 		l2b = pmap_get_l2_bucket(pm, sva);
   3618       1.134   thorpej 		if (l2b == NULL) {
   3619       1.134   thorpej 			sva = next_bucket;
   3620       1.134   thorpej 			continue;
   3621       1.134   thorpej 		}
   3622       1.134   thorpej 
   3623       1.134   thorpej 		ptep = &l2b->l2b_kva[l2pte_index(sva)];
   3624       1.134   thorpej 
   3625       1.134   thorpej 		while (sva < next_bucket) {
   3626       1.174      matt 			pte = *ptep;
   3627  1.211.2.15  uebayasi 			if (l2pte_valid(pte) != 0 && l2pte_writable_p(pte)) {
   3628       1.134   thorpej 				struct vm_page *pg;
   3629       1.134   thorpej 				u_int f;
   3630       1.134   thorpej 
   3631       1.174      matt #ifdef PMAP_CACHE_VIVT
   3632       1.174      matt 				/*
   3633       1.174      matt 				 * OK, at this point, we know we're doing
   3634       1.174      matt 				 * write-protect operation.  If the pmap is
   3635       1.174      matt 				 * active, write-back the page.
   3636       1.174      matt 				 */
   3637       1.174      matt 				pmap_dcache_wb_range(pm, sva, PAGE_SIZE,
   3638       1.174      matt 				    false, false);
   3639       1.174      matt #endif
   3640       1.174      matt 
   3641       1.134   thorpej 				pg = PHYS_TO_VM_PAGE(l2pte_pa(pte));
   3642  1.211.2.15  uebayasi 				pte = l2pte_set_readonly(pte);
   3643       1.134   thorpej 				*ptep = pte;
   3644       1.134   thorpej 				PTE_SYNC(ptep);
   3645       1.134   thorpej 
   3646       1.134   thorpej 				if (pg != NULL) {
   3647   1.211.2.7  uebayasi 					struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3648   1.211.2.6  uebayasi 					simple_lock(&md->pvh_slock);
   3649   1.211.2.6  uebayasi 					f = pmap_modify_pv(md, VM_PAGE_TO_PHYS(pg), pm, sva,
   3650       1.174      matt 					    clr_mask, 0);
   3651   1.211.2.6  uebayasi 					pmap_vac_me_harder(md, VM_PAGE_TO_PHYS(pg), pm, sva);
   3652   1.211.2.6  uebayasi 					simple_unlock(&md->pvh_slock);
   3653       1.134   thorpej 				} else
   3654       1.134   thorpej 					f = PVF_REF | PVF_EXEC;
   3655       1.134   thorpej 
   3656       1.134   thorpej 				if (flush >= 0) {
   3657       1.134   thorpej 					flush++;
   3658       1.134   thorpej 					flags |= f;
   3659       1.134   thorpej 				} else
   3660       1.134   thorpej 				if (PV_BEEN_EXECD(f))
   3661       1.134   thorpej 					pmap_tlb_flushID_SE(pm, sva);
   3662       1.134   thorpej 				else
   3663       1.134   thorpej 				if (PV_BEEN_REFD(f))
   3664       1.134   thorpej 					pmap_tlb_flushD_SE(pm, sva);
   3665         1.1      matt 			}
   3666       1.134   thorpej 
   3667       1.134   thorpej 			sva += PAGE_SIZE;
   3668       1.134   thorpej 			ptep++;
   3669       1.134   thorpej 		}
   3670         1.1      matt 	}
   3671         1.1      matt 
   3672       1.134   thorpej 	pmap_release_pmap_lock(pm);
   3673       1.134   thorpej 	PMAP_MAP_TO_HEAD_UNLOCK();
   3674       1.134   thorpej 
   3675       1.134   thorpej 	if (flush) {
   3676       1.134   thorpej 		if (PV_BEEN_EXECD(flags))
   3677       1.134   thorpej 			pmap_tlb_flushID(pm);
   3678       1.134   thorpej 		else
   3679       1.134   thorpej 		if (PV_BEEN_REFD(flags))
   3680       1.134   thorpej 			pmap_tlb_flushD(pm);
   3681       1.134   thorpej 	}
   3682       1.134   thorpej }
   3683       1.134   thorpej 
   3684       1.134   thorpej void
   3685       1.174      matt pmap_icache_sync_range(pmap_t pm, vaddr_t sva, vaddr_t eva)
   3686       1.174      matt {
   3687       1.174      matt 	struct l2_bucket *l2b;
   3688       1.174      matt 	pt_entry_t *ptep;
   3689       1.174      matt 	vaddr_t next_bucket;
   3690       1.174      matt 	vsize_t page_size = trunc_page(sva) + PAGE_SIZE - sva;
   3691       1.174      matt 
   3692       1.174      matt 	NPDEBUG(PDB_EXEC,
   3693       1.174      matt 	    printf("pmap_icache_sync_range: pm %p sva 0x%lx eva 0x%lx\n",
   3694       1.174      matt 	    pm, sva, eva));
   3695       1.174      matt 
   3696       1.174      matt 	PMAP_MAP_TO_HEAD_LOCK();
   3697       1.174      matt 	pmap_acquire_pmap_lock(pm);
   3698       1.174      matt 
   3699       1.174      matt 	while (sva < eva) {
   3700       1.174      matt 		next_bucket = L2_NEXT_BUCKET(sva);
   3701       1.174      matt 		if (next_bucket > eva)
   3702       1.174      matt 			next_bucket = eva;
   3703       1.174      matt 
   3704       1.174      matt 		l2b = pmap_get_l2_bucket(pm, sva);
   3705       1.174      matt 		if (l2b == NULL) {
   3706       1.174      matt 			sva = next_bucket;
   3707       1.174      matt 			continue;
   3708       1.174      matt 		}
   3709       1.174      matt 
   3710       1.174      matt 		for (ptep = &l2b->l2b_kva[l2pte_index(sva)];
   3711       1.174      matt 		     sva < next_bucket;
   3712       1.174      matt 		     sva += page_size, ptep++, page_size = PAGE_SIZE) {
   3713       1.174      matt 			if (l2pte_valid(*ptep)) {
   3714       1.174      matt 				cpu_icache_sync_range(sva,
   3715       1.174      matt 				    min(page_size, eva - sva));
   3716       1.174      matt 			}
   3717       1.174      matt 		}
   3718       1.174      matt 	}
   3719       1.174      matt 
   3720       1.174      matt 	pmap_release_pmap_lock(pm);
   3721       1.174      matt 	PMAP_MAP_TO_HEAD_UNLOCK();
   3722       1.174      matt }
   3723       1.174      matt 
   3724       1.174      matt void
   3725       1.134   thorpej pmap_page_protect(struct vm_page *pg, vm_prot_t prot)
   3726       1.134   thorpej {
   3727       1.134   thorpej 
   3728       1.134   thorpej 	NPDEBUG(PDB_PROTECT,
   3729       1.134   thorpej 	    printf("pmap_page_protect: pg %p (0x%08lx), prot 0x%x\n",
   3730       1.155      yamt 	    pg, VM_PAGE_TO_PHYS(pg), prot));
   3731       1.134   thorpej 
   3732       1.134   thorpej 	switch(prot) {
   3733       1.174      matt 	case VM_PROT_READ|VM_PROT_WRITE:
   3734       1.174      matt #if defined(PMAP_CHECK_VIPT) && defined(PMAP_APX)
   3735       1.174      matt 		pmap_clearbit(pg, PVF_EXEC);
   3736       1.174      matt 		break;
   3737       1.174      matt #endif
   3738       1.134   thorpej 	case VM_PROT_READ|VM_PROT_WRITE|VM_PROT_EXECUTE:
   3739       1.174      matt 		break;
   3740       1.134   thorpej 
   3741       1.134   thorpej 	case VM_PROT_READ:
   3742       1.174      matt #if defined(PMAP_CHECK_VIPT) && defined(PMAP_APX)
   3743       1.174      matt 		pmap_clearbit(pg, PVF_WRITE|PVF_EXEC);
   3744       1.174      matt 		break;
   3745       1.174      matt #endif
   3746       1.134   thorpej 	case VM_PROT_READ|VM_PROT_EXECUTE:
   3747       1.134   thorpej 		pmap_clearbit(pg, PVF_WRITE);
   3748       1.134   thorpej 		break;
   3749       1.134   thorpej 
   3750       1.134   thorpej 	default:
   3751       1.134   thorpej 		pmap_page_remove(pg);
   3752       1.134   thorpej 		break;
   3753       1.134   thorpej 	}
   3754       1.134   thorpej }
   3755       1.134   thorpej 
   3756       1.134   thorpej /*
   3757       1.134   thorpej  * pmap_clear_modify:
   3758       1.134   thorpej  *
   3759       1.134   thorpej  *	Clear the "modified" attribute for a page.
   3760       1.134   thorpej  */
   3761       1.159   thorpej bool
   3762       1.134   thorpej pmap_clear_modify(struct vm_page *pg)
   3763       1.134   thorpej {
   3764   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3765       1.159   thorpej 	bool rv;
   3766       1.134   thorpej 
   3767   1.211.2.6  uebayasi 	if (md->pvh_attrs & PVF_MOD) {
   3768       1.160   thorpej 		rv = true;
   3769       1.194      matt #ifdef PMAP_CACHE_VIPT
   3770       1.194      matt 		/*
   3771       1.194      matt 		 * If we are going to clear the modified bit and there are
   3772       1.194      matt 		 * no other modified bits set, flush the page to memory and
   3773       1.194      matt 		 * mark it clean.
   3774       1.194      matt 		 */
   3775   1.211.2.6  uebayasi 		if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) == PVF_MOD)
   3776   1.211.2.6  uebayasi 			pmap_flush_page(md, VM_PAGE_TO_PHYS(pg), PMAP_CLEAN_PRIMARY);
   3777       1.194      matt #endif
   3778       1.134   thorpej 		pmap_clearbit(pg, PVF_MOD);
   3779       1.134   thorpej 	} else
   3780       1.160   thorpej 		rv = false;
   3781       1.134   thorpej 
   3782       1.134   thorpej 	return (rv);
   3783       1.134   thorpej }
   3784       1.134   thorpej 
   3785       1.134   thorpej /*
   3786       1.134   thorpej  * pmap_clear_reference:
   3787       1.134   thorpej  *
   3788       1.134   thorpej  *	Clear the "referenced" attribute for a page.
   3789       1.134   thorpej  */
   3790       1.159   thorpej bool
   3791       1.134   thorpej pmap_clear_reference(struct vm_page *pg)
   3792       1.134   thorpej {
   3793   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3794       1.159   thorpej 	bool rv;
   3795       1.134   thorpej 
   3796   1.211.2.6  uebayasi 	if (md->pvh_attrs & PVF_REF) {
   3797       1.160   thorpej 		rv = true;
   3798       1.134   thorpej 		pmap_clearbit(pg, PVF_REF);
   3799       1.134   thorpej 	} else
   3800       1.160   thorpej 		rv = false;
   3801       1.134   thorpej 
   3802       1.134   thorpej 	return (rv);
   3803       1.134   thorpej }
   3804       1.134   thorpej 
   3805       1.134   thorpej /*
   3806       1.134   thorpej  * pmap_is_modified:
   3807       1.134   thorpej  *
   3808       1.134   thorpej  *	Test if a page has the "modified" attribute.
   3809       1.134   thorpej  */
   3810       1.134   thorpej /* See <arm/arm32/pmap.h> */
   3811       1.134   thorpej 
   3812       1.134   thorpej /*
   3813       1.134   thorpej  * pmap_is_referenced:
   3814       1.134   thorpej  *
   3815       1.134   thorpej  *	Test if a page has the "referenced" attribute.
   3816       1.134   thorpej  */
   3817       1.134   thorpej /* See <arm/arm32/pmap.h> */
   3818       1.134   thorpej 
   3819       1.134   thorpej int
   3820       1.134   thorpej pmap_fault_fixup(pmap_t pm, vaddr_t va, vm_prot_t ftype, int user)
   3821       1.134   thorpej {
   3822       1.134   thorpej 	struct l2_dtable *l2;
   3823       1.134   thorpej 	struct l2_bucket *l2b;
   3824       1.134   thorpej 	pd_entry_t *pl1pd, l1pd;
   3825       1.134   thorpej 	pt_entry_t *ptep, pte;
   3826       1.134   thorpej 	paddr_t pa;
   3827       1.134   thorpej 	u_int l1idx;
   3828       1.134   thorpej 	int rv = 0;
   3829       1.134   thorpej 
   3830       1.134   thorpej 	PMAP_MAP_TO_HEAD_LOCK();
   3831       1.134   thorpej 	pmap_acquire_pmap_lock(pm);
   3832       1.134   thorpej 
   3833       1.134   thorpej 	l1idx = L1_IDX(va);
   3834       1.134   thorpej 
   3835       1.134   thorpej 	/*
   3836       1.134   thorpej 	 * If there is no l2_dtable for this address, then the process
   3837       1.134   thorpej 	 * has no business accessing it.
   3838       1.134   thorpej 	 *
   3839       1.134   thorpej 	 * Note: This will catch userland processes trying to access
   3840       1.134   thorpej 	 * kernel addresses.
   3841       1.134   thorpej 	 */
   3842       1.134   thorpej 	l2 = pm->pm_l2[L2_IDX(l1idx)];
   3843       1.134   thorpej 	if (l2 == NULL)
   3844       1.134   thorpej 		goto out;
   3845       1.134   thorpej 
   3846         1.1      matt 	/*
   3847       1.134   thorpej 	 * Likewise if there is no L2 descriptor table
   3848         1.1      matt 	 */
   3849       1.134   thorpej 	l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
   3850       1.134   thorpej 	if (l2b->l2b_kva == NULL)
   3851       1.134   thorpej 		goto out;
   3852       1.134   thorpej 
   3853       1.134   thorpej 	/*
   3854       1.134   thorpej 	 * Check the PTE itself.
   3855       1.134   thorpej 	 */
   3856       1.134   thorpej 	ptep = &l2b->l2b_kva[l2pte_index(va)];
   3857       1.134   thorpej 	pte = *ptep;
   3858       1.134   thorpej 	if (pte == 0)
   3859       1.134   thorpej 		goto out;
   3860       1.134   thorpej 
   3861       1.134   thorpej 	/*
   3862       1.134   thorpej 	 * Catch a userland access to the vector page mapped at 0x0
   3863       1.134   thorpej 	 */
   3864       1.134   thorpej 	if (user && (pte & L2_S_PROT_U) == 0)
   3865       1.134   thorpej 		goto out;
   3866       1.134   thorpej 
   3867       1.134   thorpej 	pa = l2pte_pa(pte);
   3868       1.134   thorpej 
   3869  1.211.2.15  uebayasi 	if ((ftype & VM_PROT_WRITE) && !l2pte_writable_p(pte)) {
   3870       1.134   thorpej 		/*
   3871       1.134   thorpej 		 * This looks like a good candidate for "page modified"
   3872       1.134   thorpej 		 * emulation...
   3873       1.134   thorpej 		 */
   3874       1.134   thorpej 		struct pv_entry *pv;
   3875       1.134   thorpej 		struct vm_page *pg;
   3876       1.134   thorpej 
   3877       1.134   thorpej 		/* Extract the physical address of the page */
   3878       1.134   thorpej 		if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL)
   3879       1.134   thorpej 			goto out;
   3880       1.134   thorpej 
   3881   1.211.2.6  uebayasi 		struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3882   1.211.2.6  uebayasi 
   3883       1.134   thorpej 		/* Get the current flags for this page. */
   3884   1.211.2.6  uebayasi 		simple_lock(&md->pvh_slock);
   3885       1.134   thorpej 
   3886   1.211.2.6  uebayasi 		pv = pmap_find_pv(md, pm, va);
   3887       1.134   thorpej 		if (pv == NULL) {
   3888   1.211.2.6  uebayasi 	    		simple_unlock(&md->pvh_slock);
   3889       1.134   thorpej 			goto out;
   3890       1.134   thorpej 		}
   3891       1.134   thorpej 
   3892       1.134   thorpej 		/*
   3893       1.134   thorpej 		 * Do the flags say this page is writable? If not then it
   3894       1.134   thorpej 		 * is a genuine write fault. If yes then the write fault is
   3895       1.134   thorpej 		 * our fault as we did not reflect the write access in the
   3896       1.134   thorpej 		 * PTE. Now we know a write has occurred we can correct this
   3897       1.134   thorpej 		 * and also set the modified bit
   3898       1.134   thorpej 		 */
   3899       1.134   thorpej 		if ((pv->pv_flags & PVF_WRITE) == 0) {
   3900   1.211.2.6  uebayasi 		    	simple_unlock(&md->pvh_slock);
   3901       1.134   thorpej 			goto out;
   3902       1.134   thorpej 		}
   3903       1.134   thorpej 
   3904       1.134   thorpej 		NPDEBUG(PDB_FOLLOW,
   3905       1.134   thorpej 		    printf("pmap_fault_fixup: mod emul. pm %p, va 0x%08lx, pa 0x%08lx\n",
   3906       1.155      yamt 		    pm, va, VM_PAGE_TO_PHYS(pg)));
   3907       1.134   thorpej 
   3908   1.211.2.6  uebayasi 		md->pvh_attrs |= PVF_REF | PVF_MOD;
   3909       1.134   thorpej 		pv->pv_flags |= PVF_REF | PVF_MOD;
   3910       1.185      matt #ifdef PMAP_CACHE_VIPT
   3911       1.185      matt 		/*
   3912       1.185      matt 		 * If there are cacheable mappings for this page, mark it dirty.
   3913       1.185      matt 		 */
   3914   1.211.2.6  uebayasi 		if ((md->pvh_attrs & PVF_NC) == 0)
   3915   1.211.2.6  uebayasi 			md->pvh_attrs |= PVF_DIRTY;
   3916       1.185      matt #endif
   3917   1.211.2.6  uebayasi 		simple_unlock(&md->pvh_slock);
   3918       1.134   thorpej 
   3919       1.134   thorpej 		/*
   3920       1.134   thorpej 		 * Re-enable write permissions for the page.  No need to call
   3921       1.134   thorpej 		 * pmap_vac_me_harder(), since this is just a
   3922       1.134   thorpej 		 * modified-emulation fault, and the PVF_WRITE bit isn't
   3923       1.134   thorpej 		 * changing. We've already set the cacheable bits based on
   3924       1.134   thorpej 		 * the assumption that we can write to this page.
   3925       1.134   thorpej 		 */
   3926  1.211.2.15  uebayasi 		*ptep = l2pte_set_writable((pte & ~L2_TYPE_MASK) | L2_S_PROTO);
   3927       1.134   thorpej 		PTE_SYNC(ptep);
   3928       1.134   thorpej 		rv = 1;
   3929       1.134   thorpej 	} else
   3930       1.134   thorpej 	if ((pte & L2_TYPE_MASK) == L2_TYPE_INV) {
   3931       1.134   thorpej 		/*
   3932       1.134   thorpej 		 * This looks like a good candidate for "page referenced"
   3933       1.134   thorpej 		 * emulation.
   3934       1.134   thorpej 		 */
   3935       1.134   thorpej 		struct pv_entry *pv;
   3936       1.134   thorpej 		struct vm_page *pg;
   3937       1.134   thorpej 
   3938       1.134   thorpej 		/* Extract the physical address of the page */
   3939       1.134   thorpej 		if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL)
   3940       1.134   thorpej 			goto out;
   3941       1.134   thorpej 
   3942   1.211.2.6  uebayasi 		struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   3943   1.211.2.6  uebayasi 
   3944       1.134   thorpej 		/* Get the current flags for this page. */
   3945   1.211.2.6  uebayasi 		simple_lock(&md->pvh_slock);
   3946       1.134   thorpej 
   3947   1.211.2.6  uebayasi 		pv = pmap_find_pv(md, pm, va);
   3948       1.134   thorpej 		if (pv == NULL) {
   3949   1.211.2.6  uebayasi 	    		simple_unlock(&md->pvh_slock);
   3950       1.134   thorpej 			goto out;
   3951       1.134   thorpej 		}
   3952       1.134   thorpej 
   3953   1.211.2.6  uebayasi 		md->pvh_attrs |= PVF_REF;
   3954       1.134   thorpej 		pv->pv_flags |= PVF_REF;
   3955   1.211.2.6  uebayasi 		simple_unlock(&md->pvh_slock);
   3956         1.1      matt 
   3957       1.134   thorpej 		NPDEBUG(PDB_FOLLOW,
   3958       1.134   thorpej 		    printf("pmap_fault_fixup: ref emul. pm %p, va 0x%08lx, pa 0x%08lx\n",
   3959       1.155      yamt 		    pm, va, VM_PAGE_TO_PHYS(pg)));
   3960       1.134   thorpej 
   3961  1.211.2.15  uebayasi 		*ptep = l2pte_set_readonly((pte & ~L2_TYPE_MASK) | L2_S_PROTO);
   3962       1.134   thorpej 		PTE_SYNC(ptep);
   3963       1.134   thorpej 		rv = 1;
   3964       1.134   thorpej 	}
   3965       1.134   thorpej 
   3966       1.134   thorpej 	/*
   3967       1.134   thorpej 	 * We know there is a valid mapping here, so simply
   3968       1.134   thorpej 	 * fix up the L1 if necessary.
   3969       1.134   thorpej 	 */
   3970       1.134   thorpej 	pl1pd = &pm->pm_l1->l1_kva[l1idx];
   3971       1.134   thorpej 	l1pd = l2b->l2b_phys | L1_C_DOM(pm->pm_domain) | L1_C_PROTO;
   3972       1.134   thorpej 	if (*pl1pd != l1pd) {
   3973       1.134   thorpej 		*pl1pd = l1pd;
   3974       1.134   thorpej 		PTE_SYNC(pl1pd);
   3975       1.134   thorpej 		rv = 1;
   3976       1.134   thorpej 	}
   3977       1.134   thorpej 
   3978       1.134   thorpej #ifdef CPU_SA110
   3979       1.134   thorpej 	/*
   3980       1.134   thorpej 	 * There are bugs in the rev K SA110.  This is a check for one
   3981       1.134   thorpej 	 * of them.
   3982       1.134   thorpej 	 */
   3983       1.134   thorpej 	if (rv == 0 && curcpu()->ci_arm_cputype == CPU_ID_SA110 &&
   3984       1.134   thorpej 	    curcpu()->ci_arm_cpurev < 3) {
   3985       1.134   thorpej 		/* Always current pmap */
   3986       1.134   thorpej 		if (l2pte_valid(pte)) {
   3987       1.134   thorpej 			extern int kernel_debug;
   3988       1.134   thorpej 			if (kernel_debug & 1) {
   3989       1.134   thorpej 				struct proc *p = curlwp->l_proc;
   3990       1.134   thorpej 				printf("prefetch_abort: page is already "
   3991       1.134   thorpej 				    "mapped - pte=%p *pte=%08x\n", ptep, pte);
   3992       1.134   thorpej 				printf("prefetch_abort: pc=%08lx proc=%p "
   3993       1.134   thorpej 				    "process=%s\n", va, p, p->p_comm);
   3994       1.134   thorpej 				printf("prefetch_abort: far=%08x fs=%x\n",
   3995       1.134   thorpej 				    cpu_faultaddress(), cpu_faultstatus());
   3996       1.113   thorpej 			}
   3997       1.134   thorpej #ifdef DDB
   3998       1.134   thorpej 			if (kernel_debug & 2)
   3999       1.134   thorpej 				Debugger();
   4000       1.134   thorpej #endif
   4001       1.134   thorpej 			rv = 1;
   4002         1.1      matt 		}
   4003         1.1      matt 	}
   4004       1.134   thorpej #endif /* CPU_SA110 */
   4005       1.104   thorpej 
   4006       1.134   thorpej #ifdef DEBUG
   4007       1.134   thorpej 	/*
   4008       1.134   thorpej 	 * If 'rv == 0' at this point, it generally indicates that there is a
   4009       1.134   thorpej 	 * stale TLB entry for the faulting address. This happens when two or
   4010       1.134   thorpej 	 * more processes are sharing an L1. Since we don't flush the TLB on
   4011       1.134   thorpej 	 * a context switch between such processes, we can take domain faults
   4012       1.134   thorpej 	 * for mappings which exist at the same VA in both processes. EVEN IF
   4013       1.134   thorpej 	 * WE'VE RECENTLY FIXED UP THE CORRESPONDING L1 in pmap_enter(), for
   4014       1.134   thorpej 	 * example.
   4015       1.134   thorpej 	 *
   4016       1.134   thorpej 	 * This is extremely likely to happen if pmap_enter() updated the L1
   4017       1.134   thorpej 	 * entry for a recently entered mapping. In this case, the TLB is
   4018       1.134   thorpej 	 * flushed for the new mapping, but there may still be TLB entries for
   4019       1.134   thorpej 	 * other mappings belonging to other processes in the 1MB range
   4020       1.134   thorpej 	 * covered by the L1 entry.
   4021       1.134   thorpej 	 *
   4022       1.134   thorpej 	 * Since 'rv == 0', we know that the L1 already contains the correct
   4023       1.134   thorpej 	 * value, so the fault must be due to a stale TLB entry.
   4024       1.134   thorpej 	 *
   4025       1.134   thorpej 	 * Since we always need to flush the TLB anyway in the case where we
   4026       1.134   thorpej 	 * fixed up the L1, or frobbed the L2 PTE, we effectively deal with
   4027       1.134   thorpej 	 * stale TLB entries dynamically.
   4028       1.134   thorpej 	 *
   4029       1.134   thorpej 	 * However, the above condition can ONLY happen if the current L1 is
   4030       1.134   thorpej 	 * being shared. If it happens when the L1 is unshared, it indicates
   4031       1.134   thorpej 	 * that other parts of the pmap are not doing their job WRT managing
   4032       1.134   thorpej 	 * the TLB.
   4033       1.134   thorpej 	 */
   4034       1.134   thorpej 	if (rv == 0 && pm->pm_l1->l1_domain_use_count == 1) {
   4035       1.134   thorpej 		extern int last_fault_code;
   4036       1.134   thorpej 		printf("fixup: pm %p, va 0x%lx, ftype %d - nothing to do!\n",
   4037       1.134   thorpej 		    pm, va, ftype);
   4038       1.134   thorpej 		printf("fixup: l2 %p, l2b %p, ptep %p, pl1pd %p\n",
   4039       1.134   thorpej 		    l2, l2b, ptep, pl1pd);
   4040       1.134   thorpej 		printf("fixup: pte 0x%x, l1pd 0x%x, last code 0x%x\n",
   4041       1.134   thorpej 		    pte, l1pd, last_fault_code);
   4042       1.134   thorpej #ifdef DDB
   4043       1.134   thorpej 		Debugger();
   4044       1.134   thorpej #endif
   4045       1.134   thorpej 	}
   4046       1.134   thorpej #endif
   4047       1.134   thorpej 
   4048       1.134   thorpej 	cpu_tlb_flushID_SE(va);
   4049       1.134   thorpej 	cpu_cpwait();
   4050       1.134   thorpej 
   4051       1.134   thorpej 	rv = 1;
   4052       1.104   thorpej 
   4053       1.134   thorpej out:
   4054       1.134   thorpej 	pmap_release_pmap_lock(pm);
   4055        1.17     chris 	PMAP_MAP_TO_HEAD_UNLOCK();
   4056       1.134   thorpej 
   4057       1.134   thorpej 	return (rv);
   4058       1.134   thorpej }
   4059       1.134   thorpej 
   4060       1.134   thorpej /*
   4061       1.134   thorpej  * Routine:	pmap_procwr
   4062       1.134   thorpej  *
   4063         1.1      matt  * Function:
   4064       1.134   thorpej  *	Synchronize caches corresponding to [addr, addr+len) in p.
   4065       1.134   thorpej  *
   4066       1.134   thorpej  */
   4067       1.134   thorpej void
   4068       1.134   thorpej pmap_procwr(struct proc *p, vaddr_t va, int len)
   4069       1.134   thorpej {
   4070       1.134   thorpej 	/* We only need to do anything if it is the current process. */
   4071       1.134   thorpej 	if (p == curproc)
   4072       1.134   thorpej 		cpu_icache_sync_range(va, len);
   4073       1.134   thorpej }
   4074       1.134   thorpej 
   4075       1.134   thorpej /*
   4076       1.134   thorpej  * Routine:	pmap_unwire
   4077       1.134   thorpej  * Function:	Clear the wired attribute for a map/virtual-address pair.
   4078       1.134   thorpej  *
   4079       1.134   thorpej  * In/out conditions:
   4080       1.134   thorpej  *		The mapping must already exist in the pmap.
   4081         1.1      matt  */
   4082       1.134   thorpej void
   4083       1.134   thorpej pmap_unwire(pmap_t pm, vaddr_t va)
   4084       1.134   thorpej {
   4085       1.134   thorpej 	struct l2_bucket *l2b;
   4086       1.134   thorpej 	pt_entry_t *ptep, pte;
   4087       1.134   thorpej 	struct vm_page *pg;
   4088       1.134   thorpej 	paddr_t pa;
   4089       1.134   thorpej 
   4090       1.134   thorpej 	NPDEBUG(PDB_WIRING, printf("pmap_unwire: pm %p, va 0x%08lx\n", pm, va));
   4091       1.134   thorpej 
   4092       1.134   thorpej 	PMAP_MAP_TO_HEAD_LOCK();
   4093       1.134   thorpej 	pmap_acquire_pmap_lock(pm);
   4094       1.134   thorpej 
   4095       1.134   thorpej 	l2b = pmap_get_l2_bucket(pm, va);
   4096       1.134   thorpej 	KDASSERT(l2b != NULL);
   4097       1.134   thorpej 
   4098       1.134   thorpej 	ptep = &l2b->l2b_kva[l2pte_index(va)];
   4099       1.134   thorpej 	pte = *ptep;
   4100       1.134   thorpej 
   4101       1.134   thorpej 	/* Extract the physical address of the page */
   4102       1.134   thorpej 	pa = l2pte_pa(pte);
   4103         1.1      matt 
   4104       1.134   thorpej 	if ((pg = PHYS_TO_VM_PAGE(pa)) != NULL) {
   4105       1.134   thorpej 		/* Update the wired bit in the pv entry for this page. */
   4106   1.211.2.6  uebayasi 		struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   4107   1.211.2.6  uebayasi 		simple_lock(&md->pvh_slock);
   4108   1.211.2.6  uebayasi 		(void) pmap_modify_pv(md, VM_PAGE_TO_PHYS(pg), pm, va, PVF_WIRED, 0);
   4109   1.211.2.6  uebayasi 		simple_unlock(&md->pvh_slock);
   4110       1.134   thorpej 	}
   4111       1.134   thorpej 
   4112       1.134   thorpej 	pmap_release_pmap_lock(pm);
   4113       1.134   thorpej 	PMAP_MAP_TO_HEAD_UNLOCK();
   4114       1.134   thorpej }
   4115       1.134   thorpej 
   4116       1.134   thorpej void
   4117       1.173       scw pmap_activate(struct lwp *l)
   4118         1.1      matt {
   4119       1.165       scw 	extern int block_userspace_access;
   4120       1.165       scw 	pmap_t opm, npm, rpm;
   4121       1.165       scw 	uint32_t odacr, ndacr;
   4122       1.165       scw 	int oldirqstate;
   4123       1.165       scw 
   4124       1.173       scw 	/*
   4125       1.173       scw 	 * If activating a non-current lwp or the current lwp is
   4126       1.173       scw 	 * already active, just return.
   4127       1.173       scw 	 */
   4128       1.173       scw 	if (l != curlwp ||
   4129       1.173       scw 	    l->l_proc->p_vmspace->vm_map.pmap->pm_activated == true)
   4130       1.173       scw 		return;
   4131       1.173       scw 
   4132       1.173       scw 	npm = l->l_proc->p_vmspace->vm_map.pmap;
   4133       1.165       scw 	ndacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2)) |
   4134       1.165       scw 	    (DOMAIN_CLIENT << (npm->pm_domain * 2));
   4135       1.134   thorpej 
   4136       1.165       scw 	/*
   4137       1.165       scw 	 * If TTB and DACR are unchanged, short-circuit all the
   4138       1.165       scw 	 * TLB/cache management stuff.
   4139       1.165       scw 	 */
   4140       1.173       scw 	if (pmap_previous_active_lwp != NULL) {
   4141       1.173       scw 		opm = pmap_previous_active_lwp->l_proc->p_vmspace->vm_map.pmap;
   4142       1.165       scw 		odacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2)) |
   4143       1.165       scw 		    (DOMAIN_CLIENT << (opm->pm_domain * 2));
   4144       1.134   thorpej 
   4145       1.165       scw 		if (opm->pm_l1 == npm->pm_l1 && odacr == ndacr)
   4146       1.165       scw 			goto all_done;
   4147       1.165       scw 	} else
   4148       1.165       scw 		opm = NULL;
   4149       1.134   thorpej 
   4150       1.174      matt 	PMAPCOUNT(activations);
   4151       1.165       scw 	block_userspace_access = 1;
   4152       1.134   thorpej 
   4153       1.165       scw 	/*
   4154       1.165       scw 	 * If switching to a user vmspace which is different to the
   4155       1.165       scw 	 * most recent one, and the most recent one is potentially
   4156       1.165       scw 	 * live in the cache, we must write-back and invalidate the
   4157       1.165       scw 	 * entire cache.
   4158       1.165       scw 	 */
   4159       1.165       scw 	rpm = pmap_recent_user;
   4160       1.203       scw 
   4161       1.203       scw /*
   4162       1.203       scw  * XXXSCW: There's a corner case here which can leave turds in the cache as
   4163       1.203       scw  * reported in kern/41058. They're probably left over during tear-down and
   4164       1.203       scw  * switching away from an exiting process. Until the root cause is identified
   4165       1.203       scw  * and fixed, zap the cache when switching pmaps. This will result in a few
   4166       1.203       scw  * unnecessary cache flushes, but that's better than silently corrupting data.
   4167       1.203       scw  */
   4168       1.203       scw #if 0
   4169       1.165       scw 	if (npm != pmap_kernel() && rpm && npm != rpm &&
   4170       1.165       scw 	    rpm->pm_cstate.cs_cache) {
   4171       1.165       scw 		rpm->pm_cstate.cs_cache = 0;
   4172       1.174      matt #ifdef PMAP_CACHE_VIVT
   4173       1.165       scw 		cpu_idcache_wbinv_all();
   4174       1.174      matt #endif
   4175       1.165       scw 	}
   4176       1.203       scw #else
   4177       1.203       scw 	if (rpm) {
   4178       1.203       scw 		rpm->pm_cstate.cs_cache = 0;
   4179       1.203       scw 		if (npm == pmap_kernel())
   4180       1.203       scw 			pmap_recent_user = NULL;
   4181       1.203       scw #ifdef PMAP_CACHE_VIVT
   4182       1.203       scw 		cpu_idcache_wbinv_all();
   4183       1.203       scw #endif
   4184       1.203       scw 	}
   4185       1.203       scw #endif
   4186       1.134   thorpej 
   4187       1.165       scw 	/* No interrupts while we frob the TTB/DACR */
   4188       1.183      matt 	oldirqstate = disable_interrupts(IF32_bits);
   4189         1.1      matt 
   4190       1.165       scw 	/*
   4191       1.165       scw 	 * For ARM_VECTORS_LOW, we MUST, I repeat, MUST fix up the L1
   4192       1.165       scw 	 * entry corresponding to 'vector_page' in the incoming L1 table
   4193       1.165       scw 	 * before switching to it otherwise subsequent interrupts/exceptions
   4194       1.165       scw 	 * (including domain faults!) will jump into hyperspace.
   4195       1.165       scw 	 */
   4196       1.165       scw 	if (npm->pm_pl1vec != NULL) {
   4197       1.165       scw 		cpu_tlb_flushID_SE((u_int)vector_page);
   4198       1.165       scw 		cpu_cpwait();
   4199       1.165       scw 		*npm->pm_pl1vec = npm->pm_l1vec;
   4200       1.165       scw 		PTE_SYNC(npm->pm_pl1vec);
   4201       1.165       scw 	}
   4202         1.1      matt 
   4203       1.165       scw 	cpu_domains(ndacr);
   4204         1.1      matt 
   4205       1.165       scw 	if (npm == pmap_kernel() || npm == rpm) {
   4206       1.134   thorpej 		/*
   4207       1.165       scw 		 * Switching to a kernel thread, or back to the
   4208       1.165       scw 		 * same user vmspace as before... Simply update
   4209       1.165       scw 		 * the TTB (no TLB flush required)
   4210       1.134   thorpej 		 */
   4211       1.165       scw 		__asm volatile("mcr p15, 0, %0, c2, c0, 0" ::
   4212       1.165       scw 		    "r"(npm->pm_l1->l1_physaddr));
   4213       1.165       scw 		cpu_cpwait();
   4214       1.165       scw 	} else {
   4215       1.165       scw 		/*
   4216       1.165       scw 		 * Otherwise, update TTB and flush TLB
   4217       1.165       scw 		 */
   4218       1.165       scw 		cpu_context_switch(npm->pm_l1->l1_physaddr);
   4219       1.165       scw 		if (rpm != NULL)
   4220       1.165       scw 			rpm->pm_cstate.cs_tlb = 0;
   4221       1.165       scw 	}
   4222       1.165       scw 
   4223       1.165       scw 	restore_interrupts(oldirqstate);
   4224       1.165       scw 
   4225       1.165       scw 	block_userspace_access = 0;
   4226       1.165       scw 
   4227       1.165       scw  all_done:
   4228       1.165       scw 	/*
   4229       1.165       scw 	 * The new pmap is resident. Make sure it's marked
   4230       1.165       scw 	 * as resident in the cache/TLB.
   4231       1.165       scw 	 */
   4232       1.165       scw 	npm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
   4233       1.165       scw 	if (npm != pmap_kernel())
   4234       1.165       scw 		pmap_recent_user = npm;
   4235         1.1      matt 
   4236       1.165       scw 	/* The old pmap is not longer active */
   4237       1.165       scw 	if (opm != NULL)
   4238       1.165       scw 		opm->pm_activated = false;
   4239         1.1      matt 
   4240       1.165       scw 	/* But the new one is */
   4241       1.165       scw 	npm->pm_activated = true;
   4242       1.165       scw }
   4243         1.1      matt 
   4244       1.165       scw void
   4245       1.134   thorpej pmap_deactivate(struct lwp *l)
   4246       1.134   thorpej {
   4247       1.165       scw 
   4248       1.178       scw 	/*
   4249       1.178       scw 	 * If the process is exiting, make sure pmap_activate() does
   4250       1.178       scw 	 * a full MMU context-switch and cache flush, which we might
   4251       1.178       scw 	 * otherwise skip. See PR port-arm/38950.
   4252       1.178       scw 	 */
   4253       1.178       scw 	if (l->l_proc->p_sflag & PS_WEXIT)
   4254       1.178       scw 		pmap_previous_active_lwp = NULL;
   4255       1.178       scw 
   4256       1.165       scw 	l->l_proc->p_vmspace->vm_map.pmap->pm_activated = false;
   4257         1.1      matt }
   4258         1.1      matt 
   4259         1.1      matt void
   4260       1.134   thorpej pmap_update(pmap_t pm)
   4261         1.1      matt {
   4262         1.1      matt 
   4263       1.134   thorpej 	if (pm->pm_remove_all) {
   4264       1.134   thorpej 		/*
   4265       1.134   thorpej 		 * Finish up the pmap_remove_all() optimisation by flushing
   4266       1.134   thorpej 		 * the TLB.
   4267       1.134   thorpej 		 */
   4268       1.134   thorpej 		pmap_tlb_flushID(pm);
   4269       1.160   thorpej 		pm->pm_remove_all = false;
   4270       1.134   thorpej 	}
   4271         1.1      matt 
   4272       1.134   thorpej 	if (pmap_is_current(pm)) {
   4273       1.107   thorpej 		/*
   4274       1.134   thorpej 		 * If we're dealing with a current userland pmap, move its L1
   4275       1.134   thorpej 		 * to the end of the LRU.
   4276       1.107   thorpej 		 */
   4277       1.134   thorpej 		if (pm != pmap_kernel())
   4278       1.134   thorpej 			pmap_use_l1(pm);
   4279       1.134   thorpej 
   4280         1.1      matt 		/*
   4281       1.134   thorpej 		 * We can assume we're done with frobbing the cache/tlb for
   4282       1.134   thorpej 		 * now. Make sure any future pmap ops don't skip cache/tlb
   4283       1.134   thorpej 		 * flushes.
   4284         1.1      matt 		 */
   4285       1.134   thorpej 		pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
   4286         1.1      matt 	}
   4287         1.1      matt 
   4288       1.174      matt 	PMAPCOUNT(updates);
   4289       1.174      matt 
   4290        1.96   thorpej 	/*
   4291       1.134   thorpej 	 * make sure TLB/cache operations have completed.
   4292        1.96   thorpej 	 */
   4293       1.134   thorpej 	cpu_cpwait();
   4294       1.134   thorpej }
   4295       1.134   thorpej 
   4296       1.134   thorpej void
   4297       1.134   thorpej pmap_remove_all(pmap_t pm)
   4298       1.134   thorpej {
   4299        1.96   thorpej 
   4300         1.1      matt 	/*
   4301       1.134   thorpej 	 * The vmspace described by this pmap is about to be torn down.
   4302       1.134   thorpej 	 * Until pmap_update() is called, UVM will only make calls
   4303       1.134   thorpej 	 * to pmap_remove(). We can make life much simpler by flushing
   4304       1.134   thorpej 	 * the cache now, and deferring TLB invalidation to pmap_update().
   4305         1.1      matt 	 */
   4306       1.174      matt #ifdef PMAP_CACHE_VIVT
   4307       1.134   thorpej 	pmap_idcache_wbinv_all(pm);
   4308       1.174      matt #endif
   4309       1.160   thorpej 	pm->pm_remove_all = true;
   4310         1.1      matt }
   4311         1.1      matt 
   4312         1.1      matt /*
   4313       1.134   thorpej  * Retire the given physical map from service.
   4314       1.134   thorpej  * Should only be called if the map contains no valid mappings.
   4315         1.1      matt  */
   4316       1.134   thorpej void
   4317       1.134   thorpej pmap_destroy(pmap_t pm)
   4318         1.1      matt {
   4319       1.134   thorpej 	u_int count;
   4320         1.1      matt 
   4321       1.134   thorpej 	if (pm == NULL)
   4322       1.134   thorpej 		return;
   4323         1.1      matt 
   4324       1.134   thorpej 	if (pm->pm_remove_all) {
   4325       1.134   thorpej 		pmap_tlb_flushID(pm);
   4326       1.160   thorpej 		pm->pm_remove_all = false;
   4327         1.1      matt 	}
   4328        1.79   thorpej 
   4329        1.49   thorpej 	/*
   4330       1.134   thorpej 	 * Drop reference count
   4331        1.49   thorpej 	 */
   4332       1.172     chris 	mutex_enter(&pm->pm_lock);
   4333       1.134   thorpej 	count = --pm->pm_obj.uo_refs;
   4334       1.172     chris 	mutex_exit(&pm->pm_lock);
   4335       1.134   thorpej 	if (count > 0) {
   4336       1.134   thorpej 		if (pmap_is_current(pm)) {
   4337       1.134   thorpej 			if (pm != pmap_kernel())
   4338       1.134   thorpej 				pmap_use_l1(pm);
   4339       1.134   thorpej 			pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
   4340       1.134   thorpej 		}
   4341       1.134   thorpej 		return;
   4342       1.134   thorpej 	}
   4343        1.66   thorpej 
   4344         1.1      matt 	/*
   4345       1.134   thorpej 	 * reference count is zero, free pmap resources and then free pmap.
   4346         1.1      matt 	 */
   4347       1.134   thorpej 
   4348       1.134   thorpej 	if (vector_page < KERNEL_BASE) {
   4349       1.165       scw 		KDASSERT(!pmap_is_current(pm));
   4350       1.147       scw 
   4351       1.134   thorpej 		/* Remove the vector page mapping */
   4352       1.134   thorpej 		pmap_remove(pm, vector_page, vector_page + PAGE_SIZE);
   4353       1.134   thorpej 		pmap_update(pm);
   4354         1.1      matt 	}
   4355         1.1      matt 
   4356       1.134   thorpej 	LIST_REMOVE(pm, pm_list);
   4357       1.134   thorpej 
   4358       1.134   thorpej 	pmap_free_l1(pm);
   4359       1.134   thorpej 
   4360       1.165       scw 	if (pmap_recent_user == pm)
   4361       1.165       scw 		pmap_recent_user = NULL;
   4362       1.165       scw 
   4363       1.172     chris 	UVM_OBJ_DESTROY(&pm->pm_obj);
   4364       1.172     chris 
   4365       1.134   thorpej 	/* return the pmap to the pool */
   4366       1.168        ad 	pool_cache_put(&pmap_cache, pm);
   4367       1.134   thorpej }
   4368       1.134   thorpej 
   4369       1.134   thorpej 
   4370       1.134   thorpej /*
   4371       1.134   thorpej  * void pmap_reference(pmap_t pm)
   4372       1.134   thorpej  *
   4373       1.134   thorpej  * Add a reference to the specified pmap.
   4374       1.134   thorpej  */
   4375       1.134   thorpej void
   4376       1.134   thorpej pmap_reference(pmap_t pm)
   4377       1.134   thorpej {
   4378         1.1      matt 
   4379       1.134   thorpej 	if (pm == NULL)
   4380       1.134   thorpej 		return;
   4381         1.1      matt 
   4382       1.134   thorpej 	pmap_use_l1(pm);
   4383       1.104   thorpej 
   4384       1.172     chris 	mutex_enter(&pm->pm_lock);
   4385       1.134   thorpej 	pm->pm_obj.uo_refs++;
   4386       1.172     chris 	mutex_exit(&pm->pm_lock);
   4387       1.134   thorpej }
   4388        1.49   thorpej 
   4389  1.211.2.15  uebayasi #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
   4390       1.174      matt 
   4391       1.174      matt static struct evcnt pmap_prefer_nochange_ev =
   4392       1.174      matt     EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "nochange");
   4393       1.174      matt static struct evcnt pmap_prefer_change_ev =
   4394       1.174      matt     EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "change");
   4395       1.174      matt 
   4396       1.174      matt EVCNT_ATTACH_STATIC(pmap_prefer_change_ev);
   4397       1.174      matt EVCNT_ATTACH_STATIC(pmap_prefer_nochange_ev);
   4398       1.174      matt 
   4399       1.174      matt void
   4400       1.174      matt pmap_prefer(vaddr_t hint, vaddr_t *vap, int td)
   4401       1.174      matt {
   4402       1.174      matt 	vsize_t mask = arm_cache_prefer_mask | (PAGE_SIZE - 1);
   4403       1.174      matt 	vaddr_t va = *vap;
   4404       1.174      matt 	vaddr_t diff = (hint - va) & mask;
   4405       1.174      matt 	if (diff == 0) {
   4406       1.174      matt 		pmap_prefer_nochange_ev.ev_count++;
   4407       1.174      matt 	} else {
   4408       1.174      matt 		pmap_prefer_change_ev.ev_count++;
   4409       1.174      matt 		if (__predict_false(td))
   4410       1.174      matt 			va -= mask + 1;
   4411       1.174      matt 		*vap = va + diff;
   4412       1.174      matt 	}
   4413       1.174      matt }
   4414  1.211.2.15  uebayasi #endif /* ARM_MMU_V6 | ARM_MMU_V7 */
   4415       1.174      matt 
   4416       1.134   thorpej /*
   4417       1.134   thorpej  * pmap_zero_page()
   4418       1.134   thorpej  *
   4419       1.134   thorpej  * Zero a given physical page by mapping it at a page hook point.
   4420       1.134   thorpej  * In doing the zero page op, the page we zero is mapped cachable, as with
   4421       1.134   thorpej  * StrongARM accesses to non-cached pages are non-burst making writing
   4422       1.134   thorpej  * _any_ bulk data very slow.
   4423       1.134   thorpej  */
   4424  1.211.2.15  uebayasi #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
   4425       1.134   thorpej void
   4426       1.134   thorpej pmap_zero_page_generic(paddr_t phys)
   4427       1.134   thorpej {
   4428       1.174      matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
   4429       1.134   thorpej 	struct vm_page *pg = PHYS_TO_VM_PAGE(phys);
   4430   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   4431       1.174      matt #endif
   4432       1.174      matt #ifdef PMAP_CACHE_VIPT
   4433       1.174      matt 	/* Choose the last page color it had, if any */
   4434   1.211.2.6  uebayasi 	const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
   4435       1.174      matt #else
   4436       1.174      matt 	const vsize_t va_offset = 0;
   4437       1.174      matt #endif
   4438       1.174      matt 	pt_entry_t * const ptep = &cdst_pte[va_offset >> PGSHIFT];
   4439         1.1      matt 
   4440       1.174      matt #ifdef DEBUG
   4441   1.211.2.6  uebayasi 	if (!SLIST_EMPTY(&md->pvh_list))
   4442       1.134   thorpej 		panic("pmap_zero_page: page has mappings");
   4443       1.134   thorpej #endif
   4444         1.1      matt 
   4445       1.134   thorpej 	KDASSERT((phys & PGOFSET) == 0);
   4446       1.120     chris 
   4447       1.134   thorpej 	/*
   4448       1.134   thorpej 	 * Hook in the page, zero it, and purge the cache for that
   4449       1.134   thorpej 	 * zeroed page. Invalidate the TLB as needed.
   4450       1.134   thorpej 	 */
   4451       1.174      matt 	*ptep = L2_S_PROTO | phys |
   4452       1.134   thorpej 	    L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
   4453       1.174      matt 	PTE_SYNC(ptep);
   4454       1.174      matt 	cpu_tlb_flushD_SE(cdstp + va_offset);
   4455       1.134   thorpej 	cpu_cpwait();
   4456       1.174      matt 	bzero_page(cdstp + va_offset);
   4457       1.174      matt 	/*
   4458       1.174      matt 	 * Unmap the page.
   4459       1.174      matt 	 */
   4460       1.174      matt 	*ptep = 0;
   4461       1.174      matt 	PTE_SYNC(ptep);
   4462       1.174      matt 	cpu_tlb_flushD_SE(cdstp + va_offset);
   4463       1.174      matt #ifdef PMAP_CACHE_VIVT
   4464       1.174      matt 	cpu_dcache_wbinv_range(cdstp + va_offset, PAGE_SIZE);
   4465       1.174      matt #endif
   4466       1.174      matt #ifdef PMAP_CACHE_VIPT
   4467       1.174      matt 	/*
   4468       1.174      matt 	 * This page is now cache resident so it now has a page color.
   4469       1.174      matt 	 * Any contents have been obliterated so clear the EXEC flag.
   4470       1.174      matt 	 */
   4471   1.211.2.6  uebayasi 	if (!pmap_is_page_colored_p(md)) {
   4472       1.174      matt 		PMAPCOUNT(vac_color_new);
   4473   1.211.2.6  uebayasi 		md->pvh_attrs |= PVF_COLORED;
   4474       1.174      matt 	}
   4475   1.211.2.6  uebayasi 	if (PV_IS_EXEC_P(md->pvh_attrs)) {
   4476   1.211.2.6  uebayasi 		md->pvh_attrs &= ~PVF_EXEC;
   4477       1.174      matt 		PMAPCOUNT(exec_discarded_zero);
   4478       1.174      matt 	}
   4479   1.211.2.6  uebayasi 	md->pvh_attrs |= PVF_DIRTY;
   4480       1.174      matt #endif
   4481       1.134   thorpej }
   4482       1.174      matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
   4483         1.1      matt 
   4484       1.134   thorpej #if ARM_MMU_XSCALE == 1
   4485       1.134   thorpej void
   4486       1.134   thorpej pmap_zero_page_xscale(paddr_t phys)
   4487       1.134   thorpej {
   4488       1.134   thorpej #ifdef DEBUG
   4489       1.134   thorpej 	struct vm_page *pg = PHYS_TO_VM_PAGE(phys);
   4490   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   4491         1.1      matt 
   4492   1.211.2.6  uebayasi 	if (!SLIST_EMPTY(&md->pvh_list))
   4493       1.134   thorpej 		panic("pmap_zero_page: page has mappings");
   4494       1.134   thorpej #endif
   4495         1.1      matt 
   4496       1.134   thorpej 	KDASSERT((phys & PGOFSET) == 0);
   4497         1.1      matt 
   4498       1.134   thorpej 	/*
   4499       1.134   thorpej 	 * Hook in the page, zero it, and purge the cache for that
   4500       1.134   thorpej 	 * zeroed page. Invalidate the TLB as needed.
   4501       1.134   thorpej 	 */
   4502       1.134   thorpej 	*cdst_pte = L2_S_PROTO | phys |
   4503       1.134   thorpej 	    L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
   4504       1.174      matt 	    L2_C | L2_XS_T_TEX(TEX_XSCALE_X);	/* mini-data */
   4505       1.134   thorpej 	PTE_SYNC(cdst_pte);
   4506       1.134   thorpej 	cpu_tlb_flushD_SE(cdstp);
   4507       1.134   thorpej 	cpu_cpwait();
   4508       1.134   thorpej 	bzero_page(cdstp);
   4509       1.134   thorpej 	xscale_cache_clean_minidata();
   4510       1.134   thorpej }
   4511       1.134   thorpej #endif /* ARM_MMU_XSCALE == 1 */
   4512         1.1      matt 
   4513       1.134   thorpej /* pmap_pageidlezero()
   4514       1.134   thorpej  *
   4515       1.134   thorpej  * The same as above, except that we assume that the page is not
   4516       1.134   thorpej  * mapped.  This means we never have to flush the cache first.  Called
   4517       1.134   thorpej  * from the idle loop.
   4518       1.134   thorpej  */
   4519       1.159   thorpej bool
   4520       1.134   thorpej pmap_pageidlezero(paddr_t phys)
   4521       1.134   thorpej {
   4522       1.134   thorpej 	unsigned int i;
   4523       1.134   thorpej 	int *ptr;
   4524       1.160   thorpej 	bool rv = true;
   4525       1.174      matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
   4526       1.174      matt 	struct vm_page * const pg = PHYS_TO_VM_PAGE(phys);
   4527   1.211.2.6  uebayasi 	struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   4528       1.174      matt #endif
   4529       1.174      matt #ifdef PMAP_CACHE_VIPT
   4530       1.174      matt 	/* Choose the last page color it had, if any */
   4531   1.211.2.6  uebayasi 	const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
   4532       1.174      matt #else
   4533       1.174      matt 	const vsize_t va_offset = 0;
   4534       1.174      matt #endif
   4535       1.174      matt 	pt_entry_t * const ptep = &csrc_pte[va_offset >> PGSHIFT];
   4536       1.174      matt 
   4537       1.174      matt 
   4538       1.134   thorpej #ifdef DEBUG
   4539   1.211.2.6  uebayasi 	if (!SLIST_EMPTY(&md->pvh_list))
   4540       1.134   thorpej 		panic("pmap_pageidlezero: page has mappings");
   4541         1.1      matt #endif
   4542         1.1      matt 
   4543       1.134   thorpej 	KDASSERT((phys & PGOFSET) == 0);
   4544       1.134   thorpej 
   4545       1.109   thorpej 	/*
   4546       1.134   thorpej 	 * Hook in the page, zero it, and purge the cache for that
   4547       1.134   thorpej 	 * zeroed page. Invalidate the TLB as needed.
   4548       1.109   thorpej 	 */
   4549       1.174      matt 	*ptep = L2_S_PROTO | phys |
   4550       1.134   thorpej 	    L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
   4551       1.174      matt 	PTE_SYNC(ptep);
   4552       1.174      matt 	cpu_tlb_flushD_SE(cdstp + va_offset);
   4553       1.134   thorpej 	cpu_cpwait();
   4554         1.1      matt 
   4555       1.174      matt 	for (i = 0, ptr = (int *)(cdstp + va_offset);
   4556       1.134   thorpej 			i < (PAGE_SIZE / sizeof(int)); i++) {
   4557       1.174      matt 		if (sched_curcpu_runnable_p() != 0) {
   4558       1.134   thorpej 			/*
   4559       1.134   thorpej 			 * A process has become ready.  Abort now,
   4560       1.134   thorpej 			 * so we don't keep it waiting while we
   4561       1.134   thorpej 			 * do slow memory access to finish this
   4562       1.134   thorpej 			 * page.
   4563       1.134   thorpej 			 */
   4564       1.160   thorpej 			rv = false;
   4565       1.134   thorpej 			break;
   4566       1.134   thorpej 		}
   4567       1.134   thorpej 		*ptr++ = 0;
   4568        1.11     chris 	}
   4569         1.1      matt 
   4570       1.174      matt #ifdef PMAP_CACHE_VIVT
   4571       1.134   thorpej 	if (rv)
   4572       1.134   thorpej 		/*
   4573       1.134   thorpej 		 * if we aborted we'll rezero this page again later so don't
   4574       1.134   thorpej 		 * purge it unless we finished it
   4575       1.134   thorpej 		 */
   4576       1.134   thorpej 		cpu_dcache_wbinv_range(cdstp, PAGE_SIZE);
   4577       1.174      matt #elif defined(PMAP_CACHE_VIPT)
   4578       1.174      matt 	/*
   4579       1.174      matt 	 * This page is now cache resident so it now has a page color.
   4580       1.174      matt 	 * Any contents have been obliterated so clear the EXEC flag.
   4581       1.174      matt 	 */
   4582   1.211.2.6  uebayasi 	if (!pmap_is_page_colored_p(md)) {
   4583       1.174      matt 		PMAPCOUNT(vac_color_new);
   4584   1.211.2.6  uebayasi 		md->pvh_attrs |= PVF_COLORED;
   4585       1.174      matt 	}
   4586   1.211.2.6  uebayasi 	if (PV_IS_EXEC_P(md->pvh_attrs)) {
   4587   1.211.2.6  uebayasi 		md->pvh_attrs &= ~PVF_EXEC;
   4588       1.174      matt 		PMAPCOUNT(exec_discarded_zero);
   4589       1.174      matt 	}
   4590       1.174      matt #endif
   4591       1.174      matt 	/*
   4592       1.174      matt 	 * Unmap the page.
   4593       1.174      matt 	 */
   4594       1.174      matt 	*ptep = 0;
   4595       1.174      matt 	PTE_SYNC(ptep);
   4596       1.174      matt 	cpu_tlb_flushD_SE(cdstp + va_offset);
   4597         1.1      matt 
   4598       1.134   thorpej 	return (rv);
   4599         1.1      matt }
   4600       1.134   thorpej 
   4601        1.48     chris /*
   4602       1.134   thorpej  * pmap_copy_page()
   4603        1.48     chris  *
   4604       1.134   thorpej  * Copy one physical page into another, by mapping the pages into
   4605       1.134   thorpej  * hook points. The same comment regarding cachability as in
   4606       1.134   thorpej  * pmap_zero_page also applies here.
   4607        1.48     chris  */
   4608  1.211.2.15  uebayasi #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
   4609         1.1      matt void
   4610       1.134   thorpej pmap_copy_page_generic(paddr_t src, paddr_t dst)
   4611         1.1      matt {
   4612       1.174      matt 	struct vm_page * const src_pg = PHYS_TO_VM_PAGE(src);
   4613   1.211.2.6  uebayasi 	struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
   4614       1.174      matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
   4615       1.174      matt 	struct vm_page * const dst_pg = PHYS_TO_VM_PAGE(dst);
   4616   1.211.2.6  uebayasi 	struct vm_page_md *dst_md = VM_PAGE_TO_MD(dst_pg);
   4617       1.174      matt #endif
   4618       1.174      matt #ifdef PMAP_CACHE_VIPT
   4619   1.211.2.6  uebayasi 	const vsize_t src_va_offset = src_md->pvh_attrs & arm_cache_prefer_mask;
   4620   1.211.2.6  uebayasi 	const vsize_t dst_va_offset = dst_md->pvh_attrs & arm_cache_prefer_mask;
   4621       1.174      matt #else
   4622       1.174      matt 	const vsize_t src_va_offset = 0;
   4623       1.174      matt 	const vsize_t dst_va_offset = 0;
   4624       1.174      matt #endif
   4625       1.174      matt 	pt_entry_t * const src_ptep = &csrc_pte[src_va_offset >> PGSHIFT];
   4626       1.174      matt 	pt_entry_t * const dst_ptep = &cdst_pte[dst_va_offset >> PGSHIFT];
   4627       1.174      matt 
   4628       1.134   thorpej #ifdef DEBUG
   4629   1.211.2.6  uebayasi 	if (!SLIST_EMPTY(&dst_md->pvh_list))
   4630       1.134   thorpej 		panic("pmap_copy_page: dst page has mappings");
   4631       1.134   thorpej #endif
   4632        1.83   thorpej 
   4633       1.174      matt #ifdef PMAP_CACHE_VIPT
   4634   1.211.2.6  uebayasi 	KASSERT(arm_cache_prefer_mask == 0 || src_md->pvh_attrs & (PVF_COLORED|PVF_NC));
   4635       1.174      matt #endif
   4636       1.134   thorpej 	KDASSERT((src & PGOFSET) == 0);
   4637       1.134   thorpej 	KDASSERT((dst & PGOFSET) == 0);
   4638       1.105   thorpej 
   4639       1.134   thorpej 	/*
   4640       1.134   thorpej 	 * Clean the source page.  Hold the source page's lock for
   4641       1.134   thorpej 	 * the duration of the copy so that no other mappings can
   4642       1.134   thorpej 	 * be created while we have a potentially aliased mapping.
   4643       1.134   thorpej 	 */
   4644   1.211.2.6  uebayasi 	simple_lock(&src_md->pvh_slock);
   4645       1.174      matt #ifdef PMAP_CACHE_VIVT
   4646   1.211.2.6  uebayasi 	(void) pmap_clean_page(SLIST_FIRST(&src_md->pvh_list), true);
   4647       1.174      matt #endif
   4648       1.105   thorpej 
   4649       1.134   thorpej 	/*
   4650       1.134   thorpej 	 * Map the pages into the page hook points, copy them, and purge
   4651       1.134   thorpej 	 * the cache for the appropriate page. Invalidate the TLB
   4652       1.134   thorpej 	 * as required.
   4653       1.134   thorpej 	 */
   4654       1.174      matt 	*src_ptep = L2_S_PROTO
   4655       1.174      matt 	    | src
   4656       1.174      matt #ifdef PMAP_CACHE_VIPT
   4657   1.211.2.6  uebayasi 	    | ((src_md->pvh_attrs & PVF_NC) ? 0 : pte_l2_s_cache_mode)
   4658       1.174      matt #endif
   4659       1.174      matt #ifdef PMAP_CACHE_VIVT
   4660       1.174      matt 	    | pte_l2_s_cache_mode
   4661       1.174      matt #endif
   4662       1.174      matt 	    | L2_S_PROT(PTE_KERNEL, VM_PROT_READ);
   4663       1.174      matt 	*dst_ptep = L2_S_PROTO | dst |
   4664       1.134   thorpej 	    L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
   4665       1.174      matt 	PTE_SYNC(src_ptep);
   4666       1.174      matt 	PTE_SYNC(dst_ptep);
   4667       1.174      matt 	cpu_tlb_flushD_SE(csrcp + src_va_offset);
   4668       1.174      matt 	cpu_tlb_flushD_SE(cdstp + dst_va_offset);
   4669       1.134   thorpej 	cpu_cpwait();
   4670       1.174      matt 	bcopy_page(csrcp + src_va_offset, cdstp + dst_va_offset);
   4671       1.174      matt #ifdef PMAP_CACHE_VIVT
   4672       1.174      matt 	cpu_dcache_inv_range(csrcp + src_va_offset, PAGE_SIZE);
   4673       1.174      matt #endif
   4674   1.211.2.6  uebayasi 	simple_unlock(&src_md->pvh_slock); /* cache is safe again */
   4675       1.174      matt #ifdef PMAP_CACHE_VIVT
   4676       1.174      matt 	cpu_dcache_wbinv_range(cdstp + dst_va_offset, PAGE_SIZE);
   4677       1.174      matt #endif
   4678       1.174      matt 	/*
   4679       1.174      matt 	 * Unmap the pages.
   4680       1.174      matt 	 */
   4681       1.174      matt 	*src_ptep = 0;
   4682       1.174      matt 	*dst_ptep = 0;
   4683       1.174      matt 	PTE_SYNC(src_ptep);
   4684       1.174      matt 	PTE_SYNC(dst_ptep);
   4685       1.174      matt 	cpu_tlb_flushD_SE(csrcp + src_va_offset);
   4686       1.174      matt 	cpu_tlb_flushD_SE(cdstp + dst_va_offset);
   4687       1.174      matt #ifdef PMAP_CACHE_VIPT
   4688       1.174      matt 	/*
   4689       1.174      matt 	 * Now that the destination page is in the cache, mark it as colored.
   4690       1.174      matt 	 * If this was an exec page, discard it.
   4691       1.174      matt 	 */
   4692   1.211.2.6  uebayasi 	if (!pmap_is_page_colored_p(dst_md)) {
   4693       1.174      matt 		PMAPCOUNT(vac_color_new);
   4694   1.211.2.6  uebayasi 		dst_md->pvh_attrs |= PVF_COLORED;
   4695       1.174      matt 	}
   4696   1.211.2.6  uebayasi 	if (PV_IS_EXEC_P(dst_md->pvh_attrs)) {
   4697   1.211.2.6  uebayasi 		dst_md->pvh_attrs &= ~PVF_EXEC;
   4698       1.174      matt 		PMAPCOUNT(exec_discarded_copy);
   4699       1.174      matt 	}
   4700   1.211.2.6  uebayasi 	dst_md->pvh_attrs |= PVF_DIRTY;
   4701       1.174      matt #endif
   4702         1.1      matt }
   4703       1.174      matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
   4704         1.1      matt 
   4705       1.134   thorpej #if ARM_MMU_XSCALE == 1
   4706         1.1      matt void
   4707       1.134   thorpej pmap_copy_page_xscale(paddr_t src, paddr_t dst)
   4708         1.1      matt {
   4709       1.134   thorpej 	struct vm_page *src_pg = PHYS_TO_VM_PAGE(src);
   4710       1.134   thorpej #ifdef DEBUG
   4711       1.134   thorpej 	struct vm_page *dst_pg = PHYS_TO_VM_PAGE(dst);
   4712        1.14       chs 
   4713   1.211.2.6  uebayasi 	if (!SLIST_EMPTY(&dst_md->pvh_list))
   4714       1.134   thorpej 		panic("pmap_copy_page: dst page has mappings");
   4715       1.134   thorpej #endif
   4716        1.13     chris 
   4717       1.134   thorpej 	KDASSERT((src & PGOFSET) == 0);
   4718       1.134   thorpej 	KDASSERT((dst & PGOFSET) == 0);
   4719        1.14       chs 
   4720       1.134   thorpej 	/*
   4721       1.134   thorpej 	 * Clean the source page.  Hold the source page's lock for
   4722       1.134   thorpej 	 * the duration of the copy so that no other mappings can
   4723       1.134   thorpej 	 * be created while we have a potentially aliased mapping.
   4724       1.134   thorpej 	 */
   4725   1.211.2.6  uebayasi 	simple_lock(&src_md->pvh_slock);
   4726       1.174      matt #ifdef PMAP_CACHE_VIVT
   4727   1.211.2.6  uebayasi 	(void) pmap_clean_page(SLIST_FIRST(&src_md->pvh_list), true);
   4728       1.174      matt #endif
   4729       1.105   thorpej 
   4730       1.134   thorpej 	/*
   4731       1.134   thorpej 	 * Map the pages into the page hook points, copy them, and purge
   4732       1.134   thorpej 	 * the cache for the appropriate page. Invalidate the TLB
   4733       1.134   thorpej 	 * as required.
   4734       1.134   thorpej 	 */
   4735       1.134   thorpej 	*csrc_pte = L2_S_PROTO | src |
   4736       1.134   thorpej 	    L2_S_PROT(PTE_KERNEL, VM_PROT_READ) |
   4737       1.174      matt 	    L2_C | L2_XS_T_TEX(TEX_XSCALE_X);	/* mini-data */
   4738       1.134   thorpej 	PTE_SYNC(csrc_pte);
   4739       1.134   thorpej 	*cdst_pte = L2_S_PROTO | dst |
   4740       1.134   thorpej 	    L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
   4741       1.174      matt 	    L2_C | L2_XS_T_TEX(TEX_XSCALE_X);	/* mini-data */
   4742       1.134   thorpej 	PTE_SYNC(cdst_pte);
   4743       1.134   thorpej 	cpu_tlb_flushD_SE(csrcp);
   4744       1.134   thorpej 	cpu_tlb_flushD_SE(cdstp);
   4745       1.134   thorpej 	cpu_cpwait();
   4746       1.134   thorpej 	bcopy_page(csrcp, cdstp);
   4747   1.211.2.6  uebayasi 	simple_unlock(&src_md->pvh_slock); /* cache is safe again */
   4748       1.134   thorpej 	xscale_cache_clean_minidata();
   4749         1.1      matt }
   4750       1.134   thorpej #endif /* ARM_MMU_XSCALE == 1 */
   4751         1.1      matt 
   4752         1.1      matt /*
   4753       1.134   thorpej  * void pmap_virtual_space(vaddr_t *start, vaddr_t *end)
   4754         1.1      matt  *
   4755       1.134   thorpej  * Return the start and end addresses of the kernel's virtual space.
   4756       1.134   thorpej  * These values are setup in pmap_bootstrap and are updated as pages
   4757       1.134   thorpej  * are allocated.
   4758         1.1      matt  */
   4759         1.1      matt void
   4760       1.134   thorpej pmap_virtual_space(vaddr_t *start, vaddr_t *end)
   4761         1.1      matt {
   4762       1.134   thorpej 	*start = virtual_avail;
   4763       1.134   thorpej 	*end = virtual_end;
   4764         1.1      matt }
   4765         1.1      matt 
   4766         1.1      matt /*
   4767       1.134   thorpej  * Helper function for pmap_grow_l2_bucket()
   4768         1.1      matt  */
   4769       1.157     perry static inline int
   4770       1.134   thorpej pmap_grow_map(vaddr_t va, pt_entry_t cache_mode, paddr_t *pap)
   4771         1.1      matt {
   4772       1.134   thorpej 	struct l2_bucket *l2b;
   4773       1.134   thorpej 	pt_entry_t *ptep;
   4774         1.2      matt 	paddr_t pa;
   4775         1.1      matt 
   4776       1.160   thorpej 	if (uvm.page_init_done == false) {
   4777       1.174      matt #ifdef PMAP_STEAL_MEMORY
   4778       1.174      matt 		pv_addr_t pv;
   4779       1.174      matt 		pmap_boot_pagealloc(PAGE_SIZE,
   4780       1.174      matt #ifdef PMAP_CACHE_VIPT
   4781       1.174      matt 		    arm_cache_prefer_mask,
   4782       1.174      matt 		    va & arm_cache_prefer_mask,
   4783       1.174      matt #else
   4784       1.174      matt 		    0, 0,
   4785       1.174      matt #endif
   4786       1.174      matt 		    &pv);
   4787       1.174      matt 		pa = pv.pv_pa;
   4788       1.174      matt #else
   4789       1.160   thorpej 		if (uvm_page_physget(&pa) == false)
   4790       1.134   thorpej 			return (1);
   4791       1.174      matt #endif	/* PMAP_STEAL_MEMORY */
   4792       1.134   thorpej 	} else {
   4793       1.134   thorpej 		struct vm_page *pg;
   4794       1.134   thorpej 		pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_USERESERVE);
   4795       1.134   thorpej 		if (pg == NULL)
   4796       1.134   thorpej 			return (1);
   4797       1.134   thorpej 		pa = VM_PAGE_TO_PHYS(pg);
   4798       1.174      matt #ifdef PMAP_CACHE_VIPT
   4799   1.211.2.8  uebayasi #ifdef DIAGNOSTIC
   4800   1.211.2.6  uebayasi 		struct vm_page_md *md = VM_PAGE_TO_MD(pg);
   4801   1.211.2.8  uebayasi #endif
   4802       1.174      matt 		/*
   4803       1.182      matt 		 * This new page must not have any mappings.  Enter it via
   4804       1.182      matt 		 * pmap_kenter_pa and let that routine do the hard work.
   4805       1.174      matt 		 */
   4806   1.211.2.6  uebayasi 		KASSERT(SLIST_EMPTY(&md->pvh_list));
   4807       1.201    cegger 		pmap_kenter_pa(va, pa,
   4808  1.211.2.15  uebayasi 		    VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE);
   4809       1.174      matt #endif
   4810       1.134   thorpej 	}
   4811         1.1      matt 
   4812       1.134   thorpej 	if (pap)
   4813       1.134   thorpej 		*pap = pa;
   4814         1.1      matt 
   4815       1.174      matt 	PMAPCOUNT(pt_mappings);
   4816       1.134   thorpej 	l2b = pmap_get_l2_bucket(pmap_kernel(), va);
   4817       1.134   thorpej 	KDASSERT(l2b != NULL);
   4818         1.1      matt 
   4819       1.134   thorpej 	ptep = &l2b->l2b_kva[l2pte_index(va)];
   4820       1.134   thorpej 	*ptep = L2_S_PROTO | pa | cache_mode |
   4821       1.134   thorpej 	    L2_S_PROT(PTE_KERNEL, VM_PROT_READ | VM_PROT_WRITE);
   4822       1.134   thorpej 	PTE_SYNC(ptep);
   4823       1.134   thorpej 	memset((void *)va, 0, PAGE_SIZE);
   4824       1.134   thorpej 	return (0);
   4825         1.1      matt }
   4826         1.1      matt 
   4827         1.1      matt /*
   4828       1.134   thorpej  * This is the same as pmap_alloc_l2_bucket(), except that it is only
   4829       1.134   thorpej  * used by pmap_growkernel().
   4830         1.1      matt  */
   4831       1.157     perry static inline struct l2_bucket *
   4832       1.134   thorpej pmap_grow_l2_bucket(pmap_t pm, vaddr_t va)
   4833         1.1      matt {
   4834       1.134   thorpej 	struct l2_dtable *l2;
   4835       1.134   thorpej 	struct l2_bucket *l2b;
   4836       1.134   thorpej 	u_short l1idx;
   4837       1.134   thorpej 	vaddr_t nva;
   4838       1.134   thorpej 
   4839       1.134   thorpej 	l1idx = L1_IDX(va);
   4840       1.134   thorpej 
   4841       1.134   thorpej 	if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
   4842       1.134   thorpej 		/*
   4843       1.134   thorpej 		 * No mapping at this address, as there is
   4844       1.134   thorpej 		 * no entry in the L1 table.
   4845       1.134   thorpej 		 * Need to allocate a new l2_dtable.
   4846       1.134   thorpej 		 */
   4847       1.134   thorpej 		nva = pmap_kernel_l2dtable_kva;
   4848       1.134   thorpej 		if ((nva & PGOFSET) == 0) {
   4849       1.134   thorpej 			/*
   4850       1.134   thorpej 			 * Need to allocate a backing page
   4851       1.134   thorpej 			 */
   4852       1.134   thorpej 			if (pmap_grow_map(nva, pte_l2_s_cache_mode, NULL))
   4853       1.134   thorpej 				return (NULL);
   4854       1.134   thorpej 		}
   4855         1.1      matt 
   4856       1.134   thorpej 		l2 = (struct l2_dtable *)nva;
   4857       1.134   thorpej 		nva += sizeof(struct l2_dtable);
   4858        1.82   thorpej 
   4859       1.134   thorpej 		if ((nva & PGOFSET) < (pmap_kernel_l2dtable_kva & PGOFSET)) {
   4860       1.134   thorpej 			/*
   4861       1.134   thorpej 			 * The new l2_dtable straddles a page boundary.
   4862       1.134   thorpej 			 * Map in another page to cover it.
   4863       1.134   thorpej 			 */
   4864       1.134   thorpej 			if (pmap_grow_map(nva, pte_l2_s_cache_mode, NULL))
   4865       1.134   thorpej 				return (NULL);
   4866       1.134   thorpej 		}
   4867         1.1      matt 
   4868       1.134   thorpej 		pmap_kernel_l2dtable_kva = nva;
   4869         1.1      matt 
   4870       1.134   thorpej 		/*
   4871       1.134   thorpej 		 * Link it into the parent pmap
   4872       1.134   thorpej 		 */
   4873       1.134   thorpej 		pm->pm_l2[L2_IDX(l1idx)] = l2;
   4874        1.82   thorpej 	}
   4875        1.75   reinoud 
   4876       1.134   thorpej 	l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
   4877       1.134   thorpej 
   4878       1.134   thorpej 	/*
   4879       1.134   thorpej 	 * Fetch pointer to the L2 page table associated with the address.
   4880       1.134   thorpej 	 */
   4881       1.134   thorpej 	if (l2b->l2b_kva == NULL) {
   4882       1.134   thorpej 		pt_entry_t *ptep;
   4883       1.134   thorpej 
   4884       1.134   thorpej 		/*
   4885       1.134   thorpej 		 * No L2 page table has been allocated. Chances are, this
   4886       1.134   thorpej 		 * is because we just allocated the l2_dtable, above.
   4887       1.134   thorpej 		 */
   4888       1.134   thorpej 		nva = pmap_kernel_l2ptp_kva;
   4889       1.134   thorpej 		ptep = (pt_entry_t *)nva;
   4890       1.134   thorpej 		if ((nva & PGOFSET) == 0) {
   4891       1.134   thorpej 			/*
   4892       1.134   thorpej 			 * Need to allocate a backing page
   4893       1.134   thorpej 			 */
   4894       1.134   thorpej 			if (pmap_grow_map(nva, pte_l2_s_cache_mode_pt,
   4895       1.134   thorpej 			    &pmap_kernel_l2ptp_phys))
   4896       1.134   thorpej 				return (NULL);
   4897       1.134   thorpej 			PTE_SYNC_RANGE(ptep, PAGE_SIZE / sizeof(pt_entry_t));
   4898       1.134   thorpej 		}
   4899       1.134   thorpej 
   4900       1.134   thorpej 		l2->l2_occupancy++;
   4901       1.134   thorpej 		l2b->l2b_kva = ptep;
   4902       1.134   thorpej 		l2b->l2b_l1idx = l1idx;
   4903       1.134   thorpej 		l2b->l2b_phys = pmap_kernel_l2ptp_phys;
   4904       1.134   thorpej 
   4905       1.134   thorpej 		pmap_kernel_l2ptp_kva += L2_TABLE_SIZE_REAL;
   4906       1.134   thorpej 		pmap_kernel_l2ptp_phys += L2_TABLE_SIZE_REAL;
   4907        1.82   thorpej 	}
   4908         1.1      matt 
   4909       1.134   thorpej 	return (l2b);
   4910       1.134   thorpej }
   4911       1.134   thorpej 
   4912       1.134   thorpej vaddr_t
   4913       1.134   thorpej pmap_growkernel(vaddr_t maxkvaddr)
   4914       1.134   thorpej {
   4915       1.134   thorpej 	pmap_t kpm = pmap_kernel();
   4916       1.134   thorpej 	struct l1_ttable *l1;
   4917       1.134   thorpej 	struct l2_bucket *l2b;
   4918       1.134   thorpej 	pd_entry_t *pl1pd;
   4919       1.134   thorpej 	int s;
   4920       1.134   thorpej 
   4921       1.134   thorpej 	if (maxkvaddr <= pmap_curmaxkvaddr)
   4922       1.134   thorpej 		goto out;		/* we are OK */
   4923         1.1      matt 
   4924       1.134   thorpej 	NPDEBUG(PDB_GROWKERN,
   4925       1.134   thorpej 	    printf("pmap_growkernel: growing kernel from 0x%lx to 0x%lx\n",
   4926       1.134   thorpej 	    pmap_curmaxkvaddr, maxkvaddr));
   4927         1.1      matt 
   4928       1.134   thorpej 	KDASSERT(maxkvaddr <= virtual_end);
   4929        1.34   thorpej 
   4930       1.134   thorpej 	/*
   4931       1.134   thorpej 	 * whoops!   we need to add kernel PTPs
   4932       1.134   thorpej 	 */
   4933         1.1      matt 
   4934       1.134   thorpej 	s = splhigh();	/* to be safe */
   4935       1.172     chris 	mutex_enter(&kpm->pm_lock);
   4936         1.1      matt 
   4937       1.134   thorpej 	/* Map 1MB at a time */
   4938       1.134   thorpej 	for (; pmap_curmaxkvaddr < maxkvaddr; pmap_curmaxkvaddr += L1_S_SIZE) {
   4939         1.1      matt 
   4940       1.134   thorpej 		l2b = pmap_grow_l2_bucket(kpm, pmap_curmaxkvaddr);
   4941       1.134   thorpej 		KDASSERT(l2b != NULL);
   4942         1.1      matt 
   4943       1.134   thorpej 		/* Distribute new L1 entry to all other L1s */
   4944       1.134   thorpej 		SLIST_FOREACH(l1, &l1_list, l1_link) {
   4945       1.134   thorpej 			pl1pd = &l1->l1_kva[L1_IDX(pmap_curmaxkvaddr)];
   4946       1.134   thorpej 			*pl1pd = l2b->l2b_phys | L1_C_DOM(PMAP_DOMAIN_KERNEL) |
   4947       1.134   thorpej 			    L1_C_PROTO;
   4948       1.134   thorpej 			PTE_SYNC(pl1pd);
   4949       1.134   thorpej 		}
   4950         1.1      matt 	}
   4951         1.1      matt 
   4952       1.134   thorpej 	/*
   4953       1.134   thorpej 	 * flush out the cache, expensive but growkernel will happen so
   4954       1.134   thorpej 	 * rarely
   4955       1.134   thorpej 	 */
   4956       1.134   thorpej 	cpu_dcache_wbinv_all();
   4957       1.134   thorpej 	cpu_tlb_flushD();
   4958       1.134   thorpej 	cpu_cpwait();
   4959       1.134   thorpej 
   4960       1.172     chris 	mutex_exit(&kpm->pm_lock);
   4961       1.134   thorpej 	splx(s);
   4962         1.1      matt 
   4963       1.134   thorpej out:
   4964       1.134   thorpej 	return (pmap_curmaxkvaddr);
   4965         1.1      matt }
   4966         1.1      matt 
   4967       1.134   thorpej /************************ Utility routines ****************************/
   4968         1.1      matt 
   4969       1.134   thorpej /*
   4970       1.134   thorpej  * vector_page_setprot:
   4971       1.134   thorpej  *
   4972       1.134   thorpej  *	Manipulate the protection of the vector page.
   4973       1.134   thorpej  */
   4974       1.134   thorpej void
   4975       1.134   thorpej vector_page_setprot(int prot)
   4976        1.11     chris {
   4977       1.134   thorpej 	struct l2_bucket *l2b;
   4978       1.134   thorpej 	pt_entry_t *ptep;
   4979       1.134   thorpej 
   4980       1.134   thorpej 	l2b = pmap_get_l2_bucket(pmap_kernel(), vector_page);
   4981       1.134   thorpej 	KDASSERT(l2b != NULL);
   4982        1.17     chris 
   4983       1.134   thorpej 	ptep = &l2b->l2b_kva[l2pte_index(vector_page)];
   4984        1.72   thorpej 
   4985       1.134   thorpej 	*ptep = (*ptep & ~L1_S_PROT_MASK) | L2_S_PROT(PTE_KERNEL, prot);
   4986       1.134   thorpej 	PTE_SYNC(ptep);
   4987       1.134   thorpej 	cpu_tlb_flushD_SE(vector_page);
   4988        1.32   thorpej 	cpu_cpwait();
   4989        1.17     chris }
   4990        1.17     chris 
   4991        1.17     chris /*
   4992       1.134   thorpej  * Fetch pointers to the PDE/PTE for the given pmap/VA pair.
   4993       1.160   thorpej  * Returns true if the mapping exists, else false.
   4994       1.134   thorpej  *
   4995       1.134   thorpej  * NOTE: This function is only used by a couple of arm-specific modules.
   4996       1.134   thorpej  * It is not safe to take any pmap locks here, since we could be right
   4997       1.134   thorpej  * in the middle of debugging the pmap anyway...
   4998       1.134   thorpej  *
   4999       1.160   thorpej  * It is possible for this routine to return false even though a valid
   5000       1.134   thorpej  * mapping does exist. This is because we don't lock, so the metadata
   5001       1.134   thorpej  * state may be inconsistent.
   5002       1.134   thorpej  *
   5003       1.134   thorpej  * NOTE: We can return a NULL *ptp in the case where the L1 pde is
   5004       1.134   thorpej  * a "section" mapping.
   5005         1.1      matt  */
   5006       1.159   thorpej bool
   5007       1.134   thorpej pmap_get_pde_pte(pmap_t pm, vaddr_t va, pd_entry_t **pdp, pt_entry_t **ptp)
   5008         1.1      matt {
   5009       1.134   thorpej 	struct l2_dtable *l2;
   5010       1.134   thorpej 	pd_entry_t *pl1pd, l1pd;
   5011       1.134   thorpej 	pt_entry_t *ptep;
   5012       1.134   thorpej 	u_short l1idx;
   5013       1.134   thorpej 
   5014       1.134   thorpej 	if (pm->pm_l1 == NULL)
   5015       1.174      matt 		return false;
   5016       1.134   thorpej 
   5017       1.134   thorpej 	l1idx = L1_IDX(va);
   5018       1.134   thorpej 	*pdp = pl1pd = &pm->pm_l1->l1_kva[l1idx];
   5019       1.134   thorpej 	l1pd = *pl1pd;
   5020         1.1      matt 
   5021       1.134   thorpej 	if (l1pte_section_p(l1pd)) {
   5022       1.134   thorpej 		*ptp = NULL;
   5023       1.174      matt 		return true;
   5024         1.1      matt 	}
   5025         1.1      matt 
   5026       1.134   thorpej 	if (pm->pm_l2 == NULL)
   5027       1.174      matt 		return false;
   5028        1.21     chris 
   5029       1.134   thorpej 	l2 = pm->pm_l2[L2_IDX(l1idx)];
   5030       1.104   thorpej 
   5031       1.134   thorpej 	if (l2 == NULL ||
   5032       1.134   thorpej 	    (ptep = l2->l2_bucket[L2_BUCKET(l1idx)].l2b_kva) == NULL) {
   5033       1.174      matt 		return false;
   5034        1.29  rearnsha 	}
   5035        1.21     chris 
   5036       1.134   thorpej 	*ptp = &ptep[l2pte_index(va)];
   5037       1.174      matt 	return true;
   5038         1.1      matt }
   5039         1.1      matt 
   5040       1.159   thorpej bool
   5041       1.134   thorpej pmap_get_pde(pmap_t pm, vaddr_t va, pd_entry_t **pdp)
   5042         1.1      matt {
   5043       1.134   thorpej 	u_short l1idx;
   5044         1.1      matt 
   5045       1.134   thorpej 	if (pm->pm_l1 == NULL)
   5046       1.174      matt 		return false;
   5047        1.50   thorpej 
   5048       1.134   thorpej 	l1idx = L1_IDX(va);
   5049       1.134   thorpej 	*pdp = &pm->pm_l1->l1_kva[l1idx];
   5050        1.50   thorpej 
   5051       1.174      matt 	return true;
   5052         1.1      matt }
   5053         1.1      matt 
   5054       1.134   thorpej /************************ Bootstrapping routines ****************************/
   5055       1.134   thorpej 
   5056       1.134   thorpej static void
   5057       1.134   thorpej pmap_init_l1(struct l1_ttable *l1, pd_entry_t *l1pt)
   5058         1.1      matt {
   5059       1.134   thorpej 	int i;
   5060       1.134   thorpej 
   5061       1.134   thorpej 	l1->l1_kva = l1pt;
   5062       1.134   thorpej 	l1->l1_domain_use_count = 0;
   5063       1.134   thorpej 	l1->l1_domain_first = 0;
   5064       1.134   thorpej 
   5065       1.134   thorpej 	for (i = 0; i < PMAP_DOMAINS; i++)
   5066       1.134   thorpej 		l1->l1_domain_free[i] = i + 1;
   5067         1.1      matt 
   5068       1.134   thorpej 	/*
   5069       1.134   thorpej 	 * Copy the kernel's L1 entries to each new L1.
   5070       1.134   thorpej 	 */
   5071       1.134   thorpej 	if (pmap_initialized)
   5072       1.134   thorpej 		memcpy(l1pt, pmap_kernel()->pm_l1->l1_kva, L1_TABLE_SIZE);
   5073        1.50   thorpej 
   5074       1.134   thorpej 	if (pmap_extract(pmap_kernel(), (vaddr_t)l1pt,
   5075       1.160   thorpej 	    &l1->l1_physaddr) == false)
   5076       1.134   thorpej 		panic("pmap_init_l1: can't get PA of L1 at %p", l1pt);
   5077        1.50   thorpej 
   5078       1.134   thorpej 	SLIST_INSERT_HEAD(&l1_list, l1, l1_link);
   5079       1.134   thorpej 	TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
   5080         1.1      matt }
   5081         1.1      matt 
   5082        1.50   thorpej /*
   5083       1.134   thorpej  * pmap_bootstrap() is called from the board-specific initarm() routine
   5084       1.134   thorpej  * once the kernel L1/L2 descriptors tables have been set up.
   5085       1.134   thorpej  *
   5086       1.134   thorpej  * This is a somewhat convoluted process since pmap bootstrap is, effectively,
   5087       1.134   thorpej  * spread over a number of disparate files/functions.
   5088        1.50   thorpej  *
   5089       1.134   thorpej  * We are passed the following parameters
   5090       1.134   thorpej  *  - kernel_l1pt
   5091       1.134   thorpej  *    This is a pointer to the base of the kernel's L1 translation table.
   5092       1.134   thorpej  *  - vstart
   5093       1.134   thorpej  *    1MB-aligned start of managed kernel virtual memory.
   5094       1.134   thorpej  *  - vend
   5095       1.134   thorpej  *    1MB-aligned end of managed kernel virtual memory.
   5096        1.50   thorpej  *
   5097       1.134   thorpej  * We use the first parameter to build the metadata (struct l1_ttable and
   5098       1.134   thorpej  * struct l2_dtable) necessary to track kernel mappings.
   5099        1.50   thorpej  */
   5100       1.134   thorpej #define	PMAP_STATIC_L2_SIZE 16
   5101       1.134   thorpej void
   5102       1.174      matt pmap_bootstrap(vaddr_t vstart, vaddr_t vend)
   5103         1.1      matt {
   5104       1.134   thorpej 	static struct l1_ttable static_l1;
   5105       1.134   thorpej 	static struct l2_dtable static_l2[PMAP_STATIC_L2_SIZE];
   5106       1.134   thorpej 	struct l1_ttable *l1 = &static_l1;
   5107       1.134   thorpej 	struct l2_dtable *l2;
   5108       1.134   thorpej 	struct l2_bucket *l2b;
   5109       1.174      matt 	pd_entry_t *l1pt = (pd_entry_t *) kernel_l1pt.pv_va;
   5110       1.134   thorpej 	pmap_t pm = pmap_kernel();
   5111       1.134   thorpej 	pd_entry_t pde;
   5112       1.134   thorpej 	pt_entry_t *ptep;
   5113         1.2      matt 	paddr_t pa;
   5114       1.134   thorpej 	vaddr_t va;
   5115       1.134   thorpej 	vsize_t size;
   5116       1.174      matt 	int nptes, l1idx, l2idx, l2next = 0;
   5117       1.134   thorpej 
   5118       1.134   thorpej 	/*
   5119       1.134   thorpej 	 * Initialise the kernel pmap object
   5120       1.134   thorpej 	 */
   5121       1.134   thorpej 	pm->pm_l1 = l1;
   5122       1.134   thorpej 	pm->pm_domain = PMAP_DOMAIN_KERNEL;
   5123       1.165       scw 	pm->pm_activated = true;
   5124       1.134   thorpej 	pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
   5125       1.172     chris 	UVM_OBJ_INIT(&pm->pm_obj, NULL, 1);
   5126       1.134   thorpej 
   5127       1.134   thorpej 	/*
   5128       1.134   thorpej 	 * Scan the L1 translation table created by initarm() and create
   5129       1.134   thorpej 	 * the required metadata for all valid mappings found in it.
   5130       1.134   thorpej 	 */
   5131       1.134   thorpej 	for (l1idx = 0; l1idx < (L1_TABLE_SIZE / sizeof(pd_entry_t)); l1idx++) {
   5132       1.174      matt 		pde = l1pt[l1idx];
   5133       1.134   thorpej 
   5134       1.134   thorpej 		/*
   5135       1.134   thorpej 		 * We're only interested in Coarse mappings.
   5136       1.134   thorpej 		 * pmap_extract() can deal with section mappings without
   5137       1.134   thorpej 		 * recourse to checking L2 metadata.
   5138       1.134   thorpej 		 */
   5139       1.134   thorpej 		if ((pde & L1_TYPE_MASK) != L1_TYPE_C)
   5140       1.134   thorpej 			continue;
   5141       1.134   thorpej 
   5142       1.134   thorpej 		/*
   5143       1.134   thorpej 		 * Lookup the KVA of this L2 descriptor table
   5144       1.134   thorpej 		 */
   5145       1.134   thorpej 		pa = (paddr_t)(pde & L1_C_ADDR_MASK);
   5146       1.134   thorpej 		ptep = (pt_entry_t *)kernel_pt_lookup(pa);
   5147       1.134   thorpej 		if (ptep == NULL) {
   5148       1.134   thorpej 			panic("pmap_bootstrap: No L2 for va 0x%x, pa 0x%lx",
   5149       1.134   thorpej 			    (u_int)l1idx << L1_S_SHIFT, pa);
   5150       1.134   thorpej 		}
   5151       1.134   thorpej 
   5152       1.134   thorpej 		/*
   5153       1.134   thorpej 		 * Fetch the associated L2 metadata structure.
   5154       1.134   thorpej 		 * Allocate a new one if necessary.
   5155       1.134   thorpej 		 */
   5156       1.134   thorpej 		if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
   5157       1.134   thorpej 			if (l2next == PMAP_STATIC_L2_SIZE)
   5158       1.134   thorpej 				panic("pmap_bootstrap: out of static L2s");
   5159       1.134   thorpej 			pm->pm_l2[L2_IDX(l1idx)] = l2 = &static_l2[l2next++];
   5160       1.134   thorpej 		}
   5161       1.134   thorpej 
   5162       1.134   thorpej 		/*
   5163       1.134   thorpej 		 * One more L1 slot tracked...
   5164       1.134   thorpej 		 */
   5165       1.134   thorpej 		l2->l2_occupancy++;
   5166       1.134   thorpej 
   5167       1.134   thorpej 		/*
   5168       1.134   thorpej 		 * Fill in the details of the L2 descriptor in the
   5169       1.134   thorpej 		 * appropriate bucket.
   5170       1.134   thorpej 		 */
   5171       1.134   thorpej 		l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
   5172       1.134   thorpej 		l2b->l2b_kva = ptep;
   5173       1.134   thorpej 		l2b->l2b_phys = pa;
   5174       1.134   thorpej 		l2b->l2b_l1idx = l1idx;
   5175         1.1      matt 
   5176       1.134   thorpej 		/*
   5177       1.134   thorpej 		 * Establish an initial occupancy count for this descriptor
   5178       1.134   thorpej 		 */
   5179       1.134   thorpej 		for (l2idx = 0;
   5180       1.134   thorpej 		    l2idx < (L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
   5181       1.134   thorpej 		    l2idx++) {
   5182       1.134   thorpej 			if ((ptep[l2idx] & L2_TYPE_MASK) != L2_TYPE_INV) {
   5183       1.134   thorpej 				l2b->l2b_occupancy++;
   5184       1.134   thorpej 			}
   5185       1.134   thorpej 		}
   5186         1.1      matt 
   5187       1.134   thorpej 		/*
   5188       1.134   thorpej 		 * Make sure the descriptor itself has the correct cache mode.
   5189       1.146  jdolecek 		 * If not, fix it, but whine about the problem. Port-meisters
   5190       1.134   thorpej 		 * should consider this a clue to fix up their initarm()
   5191       1.134   thorpej 		 * function. :)
   5192       1.134   thorpej 		 */
   5193       1.174      matt 		if (pmap_set_pt_cache_mode(l1pt, (vaddr_t)ptep)) {
   5194       1.134   thorpej 			printf("pmap_bootstrap: WARNING! wrong cache mode for "
   5195       1.134   thorpej 			    "L2 pte @ %p\n", ptep);
   5196       1.134   thorpej 		}
   5197       1.134   thorpej 	}
   5198        1.61   thorpej 
   5199       1.134   thorpej 	/*
   5200       1.134   thorpej 	 * Ensure the primary (kernel) L1 has the correct cache mode for
   5201       1.134   thorpej 	 * a page table. Bitch if it is not correctly set.
   5202       1.134   thorpej 	 */
   5203       1.174      matt 	for (va = (vaddr_t)l1pt;
   5204       1.174      matt 	    va < ((vaddr_t)l1pt + L1_TABLE_SIZE); va += PAGE_SIZE) {
   5205       1.174      matt 		if (pmap_set_pt_cache_mode(l1pt, va))
   5206       1.134   thorpej 			printf("pmap_bootstrap: WARNING! wrong cache mode for "
   5207       1.134   thorpej 			    "primary L1 @ 0x%lx\n", va);
   5208         1.1      matt 	}
   5209         1.1      matt 
   5210       1.134   thorpej 	cpu_dcache_wbinv_all();
   5211       1.134   thorpej 	cpu_tlb_flushID();
   5212       1.134   thorpej 	cpu_cpwait();
   5213         1.1      matt 
   5214       1.113   thorpej 	/*
   5215       1.134   thorpej 	 * now we allocate the "special" VAs which are used for tmp mappings
   5216       1.134   thorpej 	 * by the pmap (and other modules).  we allocate the VAs by advancing
   5217       1.134   thorpej 	 * virtual_avail (note that there are no pages mapped at these VAs).
   5218       1.134   thorpej 	 *
   5219       1.134   thorpej 	 * Managed KVM space start from wherever initarm() tells us.
   5220       1.113   thorpej 	 */
   5221       1.134   thorpej 	virtual_avail = vstart;
   5222       1.134   thorpej 	virtual_end = vend;
   5223       1.113   thorpej 
   5224       1.174      matt #ifdef PMAP_CACHE_VIPT
   5225       1.174      matt 	/*
   5226       1.174      matt 	 * If we have a VIPT cache, we need one page/pte per possible alias
   5227       1.174      matt 	 * page so we won't violate cache aliasing rules.
   5228       1.174      matt 	 */
   5229       1.174      matt 	virtual_avail = (virtual_avail + arm_cache_prefer_mask) & ~arm_cache_prefer_mask;
   5230       1.174      matt 	nptes = (arm_cache_prefer_mask >> PGSHIFT) + 1;
   5231       1.174      matt #else
   5232       1.174      matt 	nptes = 1;
   5233       1.174      matt #endif
   5234       1.174      matt 	pmap_alloc_specials(&virtual_avail, nptes, &csrcp, &csrc_pte);
   5235       1.174      matt 	pmap_set_pt_cache_mode(l1pt, (vaddr_t)csrc_pte);
   5236       1.174      matt 	pmap_alloc_specials(&virtual_avail, nptes, &cdstp, &cdst_pte);
   5237       1.174      matt 	pmap_set_pt_cache_mode(l1pt, (vaddr_t)cdst_pte);
   5238       1.183      matt 	pmap_alloc_specials(&virtual_avail, nptes, &memhook, NULL);
   5239       1.134   thorpej 	pmap_alloc_specials(&virtual_avail, round_page(MSGBUFSIZE) / PAGE_SIZE,
   5240       1.139      matt 	    (void *)&msgbufaddr, NULL);
   5241       1.134   thorpej 
   5242       1.134   thorpej 	/*
   5243       1.134   thorpej 	 * Allocate a range of kernel virtual address space to be used
   5244       1.134   thorpej 	 * for L2 descriptor tables and metadata allocation in
   5245       1.134   thorpej 	 * pmap_growkernel().
   5246       1.134   thorpej 	 */
   5247       1.134   thorpej 	size = ((virtual_end - pmap_curmaxkvaddr) + L1_S_OFFSET) / L1_S_SIZE;
   5248       1.134   thorpej 	pmap_alloc_specials(&virtual_avail,
   5249       1.134   thorpej 	    round_page(size * L2_TABLE_SIZE_REAL) / PAGE_SIZE,
   5250       1.134   thorpej 	    &pmap_kernel_l2ptp_kva, NULL);
   5251         1.1      matt 
   5252       1.134   thorpej 	size = (size + (L2_BUCKET_SIZE - 1)) / L2_BUCKET_SIZE;
   5253       1.134   thorpej 	pmap_alloc_specials(&virtual_avail,
   5254       1.134   thorpej 	    round_page(size * sizeof(struct l2_dtable)) / PAGE_SIZE,
   5255       1.134   thorpej 	    &pmap_kernel_l2dtable_kva, NULL);
   5256         1.1      matt 
   5257       1.134   thorpej 	/*
   5258       1.134   thorpej 	 * init the static-global locks and global pmap list.
   5259       1.134   thorpej 	 */
   5260       1.166        ad 	/* spinlockinit(&pmap_main_lock, "pmaplk", 0); */
   5261         1.1      matt 
   5262       1.134   thorpej 	/*
   5263       1.134   thorpej 	 * We can now initialise the first L1's metadata.
   5264       1.134   thorpej 	 */
   5265       1.134   thorpej 	SLIST_INIT(&l1_list);
   5266       1.134   thorpej 	TAILQ_INIT(&l1_lru_list);
   5267       1.134   thorpej 	simple_lock_init(&l1_lru_lock);
   5268       1.174      matt 	pmap_init_l1(l1, l1pt);
   5269         1.1      matt 
   5270       1.165       scw 	/* Set up vector page L1 details, if necessary */
   5271       1.165       scw 	if (vector_page < KERNEL_BASE) {
   5272       1.165       scw 		pm->pm_pl1vec = &pm->pm_l1->l1_kva[L1_IDX(vector_page)];
   5273       1.165       scw 		l2b = pmap_get_l2_bucket(pm, vector_page);
   5274       1.210  uebayasi 		KDASSERT(l2b != NULL);
   5275       1.165       scw 		pm->pm_l1vec = l2b->l2b_phys | L1_C_PROTO |
   5276       1.165       scw 		    L1_C_DOM(pm->pm_domain);
   5277       1.165       scw 	} else
   5278       1.165       scw 		pm->pm_pl1vec = NULL;
   5279       1.165       scw 
   5280         1.1      matt 	/*
   5281       1.168        ad 	 * Initialize the pmap cache
   5282         1.1      matt 	 */
   5283       1.168        ad 	pool_cache_bootstrap(&pmap_cache, sizeof(struct pmap), 0, 0, 0,
   5284       1.168        ad 	    "pmappl", NULL, IPL_NONE, pmap_pmap_ctor, NULL, NULL);
   5285       1.134   thorpej 	LIST_INIT(&pmap_pmaps);
   5286       1.134   thorpej 	LIST_INSERT_HEAD(&pmap_pmaps, pm, pm_list);
   5287         1.1      matt 
   5288       1.134   thorpej 	/*
   5289       1.134   thorpej 	 * Initialize the pv pool.
   5290       1.134   thorpej 	 */
   5291       1.134   thorpej 	pool_init(&pmap_pv_pool, sizeof(struct pv_entry), 0, 0, 0, "pvepl",
   5292       1.162        ad 	    &pmap_bootstrap_pv_allocator, IPL_NONE);
   5293        1.29  rearnsha 
   5294       1.134   thorpej 	/*
   5295       1.134   thorpej 	 * Initialize the L2 dtable pool and cache.
   5296       1.134   thorpej 	 */
   5297       1.168        ad 	pool_cache_bootstrap(&pmap_l2dtable_cache, sizeof(struct l2_dtable), 0,
   5298       1.168        ad 	    0, 0, "l2dtblpl", NULL, IPL_NONE, pmap_l2dtable_ctor, NULL, NULL);
   5299         1.1      matt 
   5300       1.134   thorpej 	/*
   5301       1.134   thorpej 	 * Initialise the L2 descriptor table pool and cache
   5302       1.134   thorpej 	 */
   5303       1.168        ad 	pool_cache_bootstrap(&pmap_l2ptp_cache, L2_TABLE_SIZE_REAL, 0,
   5304       1.168        ad 	    L2_TABLE_SIZE_REAL, 0, "l2ptppl", NULL, IPL_NONE,
   5305       1.134   thorpej 	    pmap_l2ptp_ctor, NULL, NULL);
   5306        1.61   thorpej 
   5307       1.134   thorpej 	cpu_dcache_wbinv_all();
   5308         1.1      matt }
   5309         1.1      matt 
   5310       1.134   thorpej static int
   5311       1.134   thorpej pmap_set_pt_cache_mode(pd_entry_t *kl1, vaddr_t va)
   5312         1.1      matt {
   5313       1.134   thorpej 	pd_entry_t *pdep, pde;
   5314       1.134   thorpej 	pt_entry_t *ptep, pte;
   5315       1.134   thorpej 	vaddr_t pa;
   5316       1.134   thorpej 	int rv = 0;
   5317       1.134   thorpej 
   5318       1.134   thorpej 	/*
   5319       1.134   thorpej 	 * Make sure the descriptor itself has the correct cache mode
   5320       1.134   thorpej 	 */
   5321       1.134   thorpej 	pdep = &kl1[L1_IDX(va)];
   5322       1.134   thorpej 	pde = *pdep;
   5323       1.134   thorpej 
   5324       1.134   thorpej 	if (l1pte_section_p(pde)) {
   5325       1.134   thorpej 		if ((pde & L1_S_CACHE_MASK) != pte_l1_s_cache_mode_pt) {
   5326       1.134   thorpej 			*pdep = (pde & ~L1_S_CACHE_MASK) |
   5327       1.134   thorpej 			    pte_l1_s_cache_mode_pt;
   5328       1.134   thorpej 			PTE_SYNC(pdep);
   5329       1.134   thorpej 			cpu_dcache_wbinv_range((vaddr_t)pdep, sizeof(*pdep));
   5330       1.134   thorpej 			rv = 1;
   5331       1.134   thorpej 		}
   5332       1.134   thorpej 	} else {
   5333       1.134   thorpej 		pa = (paddr_t)(pde & L1_C_ADDR_MASK);
   5334       1.134   thorpej 		ptep = (pt_entry_t *)kernel_pt_lookup(pa);
   5335       1.134   thorpej 		if (ptep == NULL)
   5336       1.134   thorpej 			panic("pmap_bootstrap: No L2 for L2 @ va %p\n", ptep);
   5337       1.134   thorpej 
   5338       1.134   thorpej 		ptep = &ptep[l2pte_index(va)];
   5339       1.134   thorpej 		pte = *ptep;
   5340       1.134   thorpej 		if ((pte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
   5341       1.134   thorpej 			*ptep = (pte & ~L2_S_CACHE_MASK) |
   5342       1.134   thorpej 			    pte_l2_s_cache_mode_pt;
   5343       1.134   thorpej 			PTE_SYNC(ptep);
   5344       1.134   thorpej 			cpu_dcache_wbinv_range((vaddr_t)ptep, sizeof(*ptep));
   5345       1.134   thorpej 			rv = 1;
   5346       1.134   thorpej 		}
   5347       1.134   thorpej 	}
   5348       1.134   thorpej 
   5349       1.134   thorpej 	return (rv);
   5350       1.134   thorpej }
   5351         1.1      matt 
   5352       1.134   thorpej static void
   5353       1.134   thorpej pmap_alloc_specials(vaddr_t *availp, int pages, vaddr_t *vap, pt_entry_t **ptep)
   5354       1.134   thorpej {
   5355       1.134   thorpej 	vaddr_t va = *availp;
   5356       1.134   thorpej 	struct l2_bucket *l2b;
   5357         1.1      matt 
   5358       1.134   thorpej 	if (ptep) {
   5359       1.134   thorpej 		l2b = pmap_get_l2_bucket(pmap_kernel(), va);
   5360       1.134   thorpej 		if (l2b == NULL)
   5361       1.134   thorpej 			panic("pmap_alloc_specials: no l2b for 0x%lx", va);
   5362        1.62   thorpej 
   5363       1.134   thorpej 		if (ptep)
   5364       1.134   thorpej 			*ptep = &l2b->l2b_kva[l2pte_index(va)];
   5365         1.1      matt 	}
   5366         1.1      matt 
   5367       1.134   thorpej 	*vap = va;
   5368       1.134   thorpej 	*availp = va + (PAGE_SIZE * pages);
   5369       1.134   thorpej }
   5370       1.134   thorpej 
   5371       1.134   thorpej void
   5372       1.134   thorpej pmap_init(void)
   5373       1.134   thorpej {
   5374         1.1      matt 
   5375       1.113   thorpej 	/*
   5376       1.134   thorpej 	 * Set the available memory vars - These do not map to real memory
   5377       1.134   thorpej 	 * addresses and cannot as the physical memory is fragmented.
   5378       1.134   thorpej 	 * They are used by ps for %mem calculations.
   5379       1.134   thorpej 	 * One could argue whether this should be the entire memory or just
   5380       1.134   thorpej 	 * the memory that is useable in a user process.
   5381       1.113   thorpej 	 */
   5382  1.211.2.11  uebayasi 	avail_start = ptoa(VM_PHYSMEM_PTR(0)->start);
   5383  1.211.2.11  uebayasi 	avail_end = ptoa(VM_PHYSMEM_PTR(vm_nphysseg - 1)->end);
   5384        1.63   thorpej 
   5385         1.1      matt 	/*
   5386       1.134   thorpej 	 * Now we need to free enough pv_entry structures to allow us to get
   5387       1.134   thorpej 	 * the kmem_map/kmem_object allocated and inited (done after this
   5388       1.134   thorpej 	 * function is finished).  to do this we allocate one bootstrap page out
   5389       1.134   thorpej 	 * of kernel_map and use it to provide an initial pool of pv_entry
   5390       1.134   thorpej 	 * structures.   we never free this page.
   5391         1.1      matt 	 */
   5392       1.134   thorpej 	pool_setlowat(&pmap_pv_pool,
   5393       1.134   thorpej 	    (PAGE_SIZE / sizeof(struct pv_entry)) * 2);
   5394        1.62   thorpej 
   5395       1.191      matt 	mutex_init(&memlock, MUTEX_DEFAULT, IPL_NONE);
   5396       1.191      matt 	zeropage = (void *)uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
   5397       1.191      matt 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   5398       1.191      matt 
   5399       1.160   thorpej 	pmap_initialized = true;
   5400         1.1      matt }
   5401        1.17     chris 
   5402       1.134   thorpej static vaddr_t last_bootstrap_page = 0;
   5403       1.134   thorpej static void *free_bootstrap_pages = NULL;
   5404         1.1      matt 
   5405       1.134   thorpej static void *
   5406       1.134   thorpej pmap_bootstrap_pv_page_alloc(struct pool *pp, int flags)
   5407         1.1      matt {
   5408       1.134   thorpej 	extern void *pool_page_alloc(struct pool *, int);
   5409       1.134   thorpej 	vaddr_t new_page;
   5410       1.134   thorpej 	void *rv;
   5411       1.134   thorpej 
   5412       1.134   thorpej 	if (pmap_initialized)
   5413       1.134   thorpej 		return (pool_page_alloc(pp, flags));
   5414       1.134   thorpej 
   5415       1.134   thorpej 	if (free_bootstrap_pages) {
   5416       1.134   thorpej 		rv = free_bootstrap_pages;
   5417       1.134   thorpej 		free_bootstrap_pages = *((void **)rv);
   5418       1.134   thorpej 		return (rv);
   5419       1.134   thorpej 	}
   5420       1.134   thorpej 
   5421       1.151      yamt 	new_page = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
   5422       1.151      yamt 	    UVM_KMF_WIRED | ((flags & PR_WAITOK) ? 0 : UVM_KMF_NOWAIT));
   5423         1.1      matt 
   5424       1.134   thorpej 	KASSERT(new_page > last_bootstrap_page);
   5425       1.134   thorpej 	last_bootstrap_page = new_page;
   5426       1.134   thorpej 	return ((void *)new_page);
   5427        1.17     chris }
   5428        1.17     chris 
   5429       1.134   thorpej static void
   5430       1.134   thorpej pmap_bootstrap_pv_page_free(struct pool *pp, void *v)
   5431        1.17     chris {
   5432       1.134   thorpej 	extern void pool_page_free(struct pool *, void *);
   5433        1.17     chris 
   5434       1.150      joff 	if ((vaddr_t)v <= last_bootstrap_page) {
   5435       1.150      joff 		*((void **)v) = free_bootstrap_pages;
   5436       1.150      joff 		free_bootstrap_pages = v;
   5437       1.134   thorpej 		return;
   5438       1.134   thorpej 	}
   5439       1.114   thorpej 
   5440       1.150      joff 	if (pmap_initialized) {
   5441       1.150      joff 		pool_page_free(pp, v);
   5442       1.134   thorpej 		return;
   5443        1.57   thorpej 	}
   5444        1.17     chris }
   5445        1.17     chris 
   5446        1.17     chris /*
   5447       1.134   thorpej  * pmap_postinit()
   5448        1.17     chris  *
   5449       1.134   thorpej  * This routine is called after the vm and kmem subsystems have been
   5450       1.134   thorpej  * initialised. This allows the pmap code to perform any initialisation
   5451       1.134   thorpej  * that can only be done one the memory allocation is in place.
   5452        1.17     chris  */
   5453       1.134   thorpej void
   5454       1.134   thorpej pmap_postinit(void)
   5455        1.17     chris {
   5456       1.134   thorpej 	extern paddr_t physical_start, physical_end;
   5457       1.134   thorpej 	struct l2_bucket *l2b;
   5458       1.134   thorpej 	struct l1_ttable *l1;
   5459       1.134   thorpej 	struct pglist plist;
   5460       1.134   thorpej 	struct vm_page *m;
   5461       1.134   thorpej 	pd_entry_t *pl1pt;
   5462       1.134   thorpej 	pt_entry_t *ptep, pte;
   5463       1.134   thorpej 	vaddr_t va, eva;
   5464       1.134   thorpej 	u_int loop, needed;
   5465       1.134   thorpej 	int error;
   5466       1.114   thorpej 
   5467       1.169      matt 	pool_cache_setlowat(&pmap_l2ptp_cache,
   5468       1.134   thorpej 	    (PAGE_SIZE / L2_TABLE_SIZE_REAL) * 4);
   5469       1.169      matt 	pool_cache_setlowat(&pmap_l2dtable_cache,
   5470       1.134   thorpej 	    (PAGE_SIZE / sizeof(struct l2_dtable)) * 2);
   5471        1.17     chris 
   5472       1.134   thorpej 	needed = (maxproc / PMAP_DOMAINS) + ((maxproc % PMAP_DOMAINS) ? 1 : 0);
   5473       1.134   thorpej 	needed -= 1;
   5474        1.48     chris 
   5475       1.134   thorpej 	l1 = malloc(sizeof(*l1) * needed, M_VMPMAP, M_WAITOK);
   5476        1.48     chris 
   5477       1.134   thorpej 	for (loop = 0; loop < needed; loop++, l1++) {
   5478       1.134   thorpej 		/* Allocate a L1 page table */
   5479       1.151      yamt 		va = uvm_km_alloc(kernel_map, L1_TABLE_SIZE, 0, UVM_KMF_VAONLY);
   5480       1.134   thorpej 		if (va == 0)
   5481       1.134   thorpej 			panic("Cannot allocate L1 KVM");
   5482       1.134   thorpej 
   5483       1.134   thorpej 		error = uvm_pglistalloc(L1_TABLE_SIZE, physical_start,
   5484       1.134   thorpej 		    physical_end, L1_TABLE_SIZE, 0, &plist, 1, M_WAITOK);
   5485       1.134   thorpej 		if (error)
   5486       1.134   thorpej 			panic("Cannot allocate L1 physical pages");
   5487       1.134   thorpej 
   5488       1.134   thorpej 		m = TAILQ_FIRST(&plist);
   5489       1.134   thorpej 		eva = va + L1_TABLE_SIZE;
   5490       1.134   thorpej 		pl1pt = (pd_entry_t *)va;
   5491        1.48     chris 
   5492       1.134   thorpej 		while (m && va < eva) {
   5493       1.134   thorpej 			paddr_t pa = VM_PAGE_TO_PHYS(m);
   5494        1.48     chris 
   5495       1.182      matt 			pmap_kenter_pa(va, pa,
   5496  1.211.2.15  uebayasi 			    VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE);
   5497        1.48     chris 
   5498        1.48     chris 			/*
   5499       1.134   thorpej 			 * Make sure the L1 descriptor table is mapped
   5500       1.134   thorpej 			 * with the cache-mode set to write-through.
   5501        1.48     chris 			 */
   5502       1.134   thorpej 			l2b = pmap_get_l2_bucket(pmap_kernel(), va);
   5503       1.210  uebayasi 			KDASSERT(l2b != NULL);
   5504       1.134   thorpej 			ptep = &l2b->l2b_kva[l2pte_index(va)];
   5505       1.134   thorpej 			pte = *ptep;
   5506       1.134   thorpej 			pte = (pte & ~L2_S_CACHE_MASK) | pte_l2_s_cache_mode_pt;
   5507       1.134   thorpej 			*ptep = pte;
   5508       1.134   thorpej 			PTE_SYNC(ptep);
   5509       1.134   thorpej 			cpu_tlb_flushD_SE(va);
   5510        1.48     chris 
   5511       1.134   thorpej 			va += PAGE_SIZE;
   5512       1.176        ad 			m = TAILQ_NEXT(m, pageq.queue);
   5513        1.48     chris 		}
   5514        1.48     chris 
   5515       1.134   thorpej #ifdef DIAGNOSTIC
   5516       1.134   thorpej 		if (m)
   5517       1.134   thorpej 			panic("pmap_alloc_l1pt: pglist not empty");
   5518       1.134   thorpej #endif	/* DIAGNOSTIC */
   5519        1.48     chris 
   5520       1.134   thorpej 		pmap_init_l1(l1, pl1pt);
   5521        1.48     chris 	}
   5522        1.48     chris 
   5523       1.134   thorpej #ifdef DEBUG
   5524       1.134   thorpej 	printf("pmap_postinit: Allocated %d static L1 descriptor tables\n",
   5525       1.134   thorpej 	    needed);
   5526       1.134   thorpej #endif
   5527        1.48     chris }
   5528        1.48     chris 
   5529        1.76   thorpej /*
   5530       1.134   thorpej  * Note that the following routines are used by board-specific initialisation
   5531       1.134   thorpej  * code to configure the initial kernel page tables.
   5532       1.134   thorpej  *
   5533       1.134   thorpej  * If ARM32_NEW_VM_LAYOUT is *not* defined, they operate on the assumption that
   5534       1.134   thorpej  * L2 page-table pages are 4KB in size and use 4 L1 slots. This mimics the
   5535       1.134   thorpej  * behaviour of the old pmap, and provides an easy migration path for
   5536       1.134   thorpej  * initial bring-up of the new pmap on existing ports. Fortunately,
   5537       1.134   thorpej  * pmap_bootstrap() compensates for this hackery. This is only a stop-gap and
   5538       1.134   thorpej  * will be deprecated.
   5539        1.76   thorpej  *
   5540       1.134   thorpej  * If ARM32_NEW_VM_LAYOUT *is* defined, these functions deal with 1KB L2 page
   5541       1.134   thorpej  * tables.
   5542        1.76   thorpej  */
   5543        1.40   thorpej 
   5544        1.40   thorpej /*
   5545        1.46   thorpej  * This list exists for the benefit of pmap_map_chunk().  It keeps track
   5546        1.46   thorpej  * of the kernel L2 tables during bootstrap, so that pmap_map_chunk() can
   5547        1.46   thorpej  * find them as necessary.
   5548        1.46   thorpej  *
   5549       1.134   thorpej  * Note that the data on this list MUST remain valid after initarm() returns,
   5550       1.134   thorpej  * as pmap_bootstrap() uses it to contruct L2 table metadata.
   5551        1.46   thorpej  */
   5552        1.46   thorpej SLIST_HEAD(, pv_addr) kernel_pt_list = SLIST_HEAD_INITIALIZER(kernel_pt_list);
   5553        1.46   thorpej 
   5554        1.46   thorpej static vaddr_t
   5555        1.46   thorpej kernel_pt_lookup(paddr_t pa)
   5556        1.46   thorpej {
   5557        1.46   thorpej 	pv_addr_t *pv;
   5558        1.46   thorpej 
   5559        1.46   thorpej 	SLIST_FOREACH(pv, &kernel_pt_list, pv_list) {
   5560       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   5561       1.134   thorpej 		if (pv->pv_pa == (pa & ~PGOFSET))
   5562       1.134   thorpej 			return (pv->pv_va | (pa & PGOFSET));
   5563       1.134   thorpej #else
   5564        1.46   thorpej 		if (pv->pv_pa == pa)
   5565        1.46   thorpej 			return (pv->pv_va);
   5566       1.134   thorpej #endif
   5567        1.46   thorpej 	}
   5568        1.46   thorpej 	return (0);
   5569        1.46   thorpej }
   5570        1.46   thorpej 
   5571        1.46   thorpej /*
   5572        1.40   thorpej  * pmap_map_section:
   5573        1.40   thorpej  *
   5574        1.40   thorpej  *	Create a single section mapping.
   5575        1.40   thorpej  */
   5576        1.40   thorpej void
   5577        1.40   thorpej pmap_map_section(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
   5578        1.40   thorpej {
   5579        1.40   thorpej 	pd_entry_t *pde = (pd_entry_t *) l1pt;
   5580       1.134   thorpej 	pd_entry_t fl;
   5581        1.40   thorpej 
   5582        1.81   thorpej 	KASSERT(((va | pa) & L1_S_OFFSET) == 0);
   5583        1.40   thorpej 
   5584       1.134   thorpej 	switch (cache) {
   5585       1.134   thorpej 	case PTE_NOCACHE:
   5586       1.134   thorpej 	default:
   5587       1.134   thorpej 		fl = 0;
   5588       1.134   thorpej 		break;
   5589       1.134   thorpej 
   5590       1.134   thorpej 	case PTE_CACHE:
   5591       1.134   thorpej 		fl = pte_l1_s_cache_mode;
   5592       1.134   thorpej 		break;
   5593       1.134   thorpej 
   5594       1.134   thorpej 	case PTE_PAGETABLE:
   5595       1.134   thorpej 		fl = pte_l1_s_cache_mode_pt;
   5596       1.134   thorpej 		break;
   5597       1.134   thorpej 	}
   5598       1.134   thorpej 
   5599        1.83   thorpej 	pde[va >> L1_S_SHIFT] = L1_S_PROTO | pa |
   5600       1.134   thorpej 	    L1_S_PROT(PTE_KERNEL, prot) | fl | L1_S_DOM(PMAP_DOMAIN_KERNEL);
   5601       1.134   thorpej 	PTE_SYNC(&pde[va >> L1_S_SHIFT]);
   5602        1.41   thorpej }
   5603        1.41   thorpej 
   5604        1.41   thorpej /*
   5605        1.41   thorpej  * pmap_map_entry:
   5606        1.41   thorpej  *
   5607        1.41   thorpej  *	Create a single page mapping.
   5608        1.41   thorpej  */
   5609        1.41   thorpej void
   5610        1.47   thorpej pmap_map_entry(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
   5611        1.41   thorpej {
   5612        1.47   thorpej 	pd_entry_t *pde = (pd_entry_t *) l1pt;
   5613       1.134   thorpej 	pt_entry_t fl;
   5614        1.47   thorpej 	pt_entry_t *pte;
   5615        1.41   thorpej 
   5616        1.41   thorpej 	KASSERT(((va | pa) & PGOFSET) == 0);
   5617        1.41   thorpej 
   5618       1.134   thorpej 	switch (cache) {
   5619       1.134   thorpej 	case PTE_NOCACHE:
   5620       1.134   thorpej 	default:
   5621       1.134   thorpej 		fl = 0;
   5622       1.134   thorpej 		break;
   5623       1.134   thorpej 
   5624       1.134   thorpej 	case PTE_CACHE:
   5625       1.134   thorpej 		fl = pte_l2_s_cache_mode;
   5626       1.134   thorpej 		break;
   5627       1.134   thorpej 
   5628       1.134   thorpej 	case PTE_PAGETABLE:
   5629       1.134   thorpej 		fl = pte_l2_s_cache_mode_pt;
   5630       1.134   thorpej 		break;
   5631       1.134   thorpej 	}
   5632       1.134   thorpej 
   5633        1.81   thorpej 	if ((pde[va >> L1_S_SHIFT] & L1_TYPE_MASK) != L1_TYPE_C)
   5634        1.47   thorpej 		panic("pmap_map_entry: no L2 table for VA 0x%08lx", va);
   5635        1.47   thorpej 
   5636       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   5637        1.47   thorpej 	pte = (pt_entry_t *)
   5638        1.81   thorpej 	    kernel_pt_lookup(pde[va >> L1_S_SHIFT] & L2_S_FRAME);
   5639       1.134   thorpej #else
   5640       1.134   thorpej 	pte = (pt_entry_t *) kernel_pt_lookup(pde[L1_IDX(va)] & L1_C_ADDR_MASK);
   5641       1.134   thorpej #endif
   5642        1.47   thorpej 	if (pte == NULL)
   5643        1.47   thorpej 		panic("pmap_map_entry: can't find L2 table for VA 0x%08lx", va);
   5644        1.47   thorpej 
   5645       1.174      matt 	fl |= L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot);
   5646       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   5647       1.174      matt 	pte += (va >> PGSHIFT) & 0x3ff;
   5648       1.134   thorpej #else
   5649       1.174      matt 	pte += l2pte_index(va);
   5650       1.134   thorpej 	    L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) | fl;
   5651       1.134   thorpej #endif
   5652       1.174      matt 	*pte = fl;
   5653       1.174      matt 	PTE_SYNC(pte);
   5654        1.42   thorpej }
   5655        1.42   thorpej 
   5656        1.42   thorpej /*
   5657        1.42   thorpej  * pmap_link_l2pt:
   5658        1.42   thorpej  *
   5659       1.134   thorpej  *	Link the L2 page table specified by "l2pv" into the L1
   5660        1.42   thorpej  *	page table at the slot for "va".
   5661        1.42   thorpej  */
   5662        1.42   thorpej void
   5663        1.46   thorpej pmap_link_l2pt(vaddr_t l1pt, vaddr_t va, pv_addr_t *l2pv)
   5664        1.42   thorpej {
   5665       1.134   thorpej 	pd_entry_t *pde = (pd_entry_t *) l1pt, proto;
   5666        1.81   thorpej 	u_int slot = va >> L1_S_SHIFT;
   5667        1.42   thorpej 
   5668       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   5669       1.134   thorpej 	KASSERT((va & ((L1_S_SIZE * 4) - 1)) == 0);
   5670        1.46   thorpej 	KASSERT((l2pv->pv_pa & PGOFSET) == 0);
   5671       1.134   thorpej #endif
   5672        1.46   thorpej 
   5673       1.134   thorpej 	proto = L1_S_DOM(PMAP_DOMAIN_KERNEL) | L1_C_PROTO;
   5674       1.134   thorpej 
   5675       1.134   thorpej 	pde[slot + 0] = proto | (l2pv->pv_pa + 0x000);
   5676       1.134   thorpej #ifdef ARM32_NEW_VM_LAYOUT
   5677       1.134   thorpej 	PTE_SYNC(&pde[slot]);
   5678       1.134   thorpej #else
   5679       1.134   thorpej 	pde[slot + 1] = proto | (l2pv->pv_pa + 0x400);
   5680       1.134   thorpej 	pde[slot + 2] = proto | (l2pv->pv_pa + 0x800);
   5681       1.134   thorpej 	pde[slot + 3] = proto | (l2pv->pv_pa + 0xc00);
   5682       1.134   thorpej 	PTE_SYNC_RANGE(&pde[slot + 0], 4);
   5683       1.134   thorpej #endif
   5684        1.42   thorpej 
   5685        1.46   thorpej 	SLIST_INSERT_HEAD(&kernel_pt_list, l2pv, pv_list);
   5686        1.43   thorpej }
   5687        1.43   thorpej 
   5688        1.43   thorpej /*
   5689        1.43   thorpej  * pmap_map_chunk:
   5690        1.43   thorpej  *
   5691        1.43   thorpej  *	Map a chunk of memory using the most efficient mappings
   5692        1.43   thorpej  *	possible (section, large page, small page) into the
   5693        1.43   thorpej  *	provided L1 and L2 tables at the specified virtual address.
   5694        1.43   thorpej  */
   5695        1.43   thorpej vsize_t
   5696        1.46   thorpej pmap_map_chunk(vaddr_t l1pt, vaddr_t va, paddr_t pa, vsize_t size,
   5697        1.46   thorpej     int prot, int cache)
   5698        1.43   thorpej {
   5699        1.43   thorpej 	pd_entry_t *pde = (pd_entry_t *) l1pt;
   5700       1.134   thorpej 	pt_entry_t *pte, f1, f2s, f2l;
   5701        1.43   thorpej 	vsize_t resid;
   5702       1.134   thorpej 	int i;
   5703        1.43   thorpej 
   5704       1.130   thorpej 	resid = (size + (PAGE_SIZE - 1)) & ~(PAGE_SIZE - 1);
   5705        1.43   thorpej 
   5706        1.44   thorpej 	if (l1pt == 0)
   5707        1.44   thorpej 		panic("pmap_map_chunk: no L1 table provided");
   5708        1.44   thorpej 
   5709        1.43   thorpej #ifdef VERBOSE_INIT_ARM
   5710        1.43   thorpej 	printf("pmap_map_chunk: pa=0x%lx va=0x%lx size=0x%lx resid=0x%lx "
   5711        1.43   thorpej 	    "prot=0x%x cache=%d\n", pa, va, size, resid, prot, cache);
   5712        1.43   thorpej #endif
   5713        1.43   thorpej 
   5714       1.134   thorpej 	switch (cache) {
   5715       1.134   thorpej 	case PTE_NOCACHE:
   5716       1.134   thorpej 	default:
   5717       1.134   thorpej 		f1 = 0;
   5718       1.134   thorpej 		f2l = 0;
   5719       1.134   thorpej 		f2s = 0;
   5720       1.134   thorpej 		break;
   5721       1.134   thorpej 
   5722       1.134   thorpej 	case PTE_CACHE:
   5723       1.134   thorpej 		f1 = pte_l1_s_cache_mode;
   5724       1.134   thorpej 		f2l = pte_l2_l_cache_mode;
   5725       1.134   thorpej 		f2s = pte_l2_s_cache_mode;
   5726       1.134   thorpej 		break;
   5727       1.134   thorpej 
   5728       1.134   thorpej 	case PTE_PAGETABLE:
   5729       1.134   thorpej 		f1 = pte_l1_s_cache_mode_pt;
   5730       1.134   thorpej 		f2l = pte_l2_l_cache_mode_pt;
   5731       1.134   thorpej 		f2s = pte_l2_s_cache_mode_pt;
   5732       1.134   thorpej 		break;
   5733       1.134   thorpej 	}
   5734       1.134   thorpej 
   5735        1.43   thorpej 	size = resid;
   5736        1.43   thorpej 
   5737        1.43   thorpej 	while (resid > 0) {
   5738        1.43   thorpej 		/* See if we can use a section mapping. */
   5739       1.134   thorpej 		if (L1_S_MAPPABLE_P(va, pa, resid)) {
   5740        1.43   thorpej #ifdef VERBOSE_INIT_ARM
   5741        1.43   thorpej 			printf("S");
   5742        1.43   thorpej #endif
   5743        1.83   thorpej 			pde[va >> L1_S_SHIFT] = L1_S_PROTO | pa |
   5744       1.134   thorpej 			    L1_S_PROT(PTE_KERNEL, prot) | f1 |
   5745       1.134   thorpej 			    L1_S_DOM(PMAP_DOMAIN_KERNEL);
   5746       1.134   thorpej 			PTE_SYNC(&pde[va >> L1_S_SHIFT]);
   5747        1.81   thorpej 			va += L1_S_SIZE;
   5748        1.81   thorpej 			pa += L1_S_SIZE;
   5749        1.81   thorpej 			resid -= L1_S_SIZE;
   5750        1.43   thorpej 			continue;
   5751        1.43   thorpej 		}
   5752        1.45   thorpej 
   5753        1.45   thorpej 		/*
   5754        1.45   thorpej 		 * Ok, we're going to use an L2 table.  Make sure
   5755        1.45   thorpej 		 * one is actually in the corresponding L1 slot
   5756        1.45   thorpej 		 * for the current VA.
   5757        1.45   thorpej 		 */
   5758        1.81   thorpej 		if ((pde[va >> L1_S_SHIFT] & L1_TYPE_MASK) != L1_TYPE_C)
   5759        1.46   thorpej 			panic("pmap_map_chunk: no L2 table for VA 0x%08lx", va);
   5760        1.46   thorpej 
   5761       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   5762        1.46   thorpej 		pte = (pt_entry_t *)
   5763        1.81   thorpej 		    kernel_pt_lookup(pde[va >> L1_S_SHIFT] & L2_S_FRAME);
   5764       1.134   thorpej #else
   5765       1.134   thorpej 		pte = (pt_entry_t *) kernel_pt_lookup(
   5766       1.134   thorpej 		    pde[L1_IDX(va)] & L1_C_ADDR_MASK);
   5767       1.134   thorpej #endif
   5768        1.46   thorpej 		if (pte == NULL)
   5769        1.46   thorpej 			panic("pmap_map_chunk: can't find L2 table for VA"
   5770        1.46   thorpej 			    "0x%08lx", va);
   5771        1.43   thorpej 
   5772        1.43   thorpej 		/* See if we can use a L2 large page mapping. */
   5773       1.134   thorpej 		if (L2_L_MAPPABLE_P(va, pa, resid)) {
   5774        1.43   thorpej #ifdef VERBOSE_INIT_ARM
   5775        1.43   thorpej 			printf("L");
   5776        1.43   thorpej #endif
   5777        1.43   thorpej 			for (i = 0; i < 16; i++) {
   5778       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   5779        1.43   thorpej 				pte[((va >> PGSHIFT) & 0x3f0) + i] =
   5780        1.83   thorpej 				    L2_L_PROTO | pa |
   5781       1.134   thorpej 				    L2_L_PROT(PTE_KERNEL, prot) | f2l;
   5782       1.134   thorpej 				PTE_SYNC(&pte[((va >> PGSHIFT) & 0x3f0) + i]);
   5783       1.134   thorpej #else
   5784       1.134   thorpej 				pte[l2pte_index(va) + i] =
   5785       1.134   thorpej 				    L2_L_PROTO | pa |
   5786       1.134   thorpej 				    L2_L_PROT(PTE_KERNEL, prot) | f2l;
   5787       1.134   thorpej 				PTE_SYNC(&pte[l2pte_index(va) + i]);
   5788       1.134   thorpej #endif
   5789        1.43   thorpej 			}
   5790        1.81   thorpej 			va += L2_L_SIZE;
   5791        1.81   thorpej 			pa += L2_L_SIZE;
   5792        1.81   thorpej 			resid -= L2_L_SIZE;
   5793        1.43   thorpej 			continue;
   5794        1.43   thorpej 		}
   5795        1.43   thorpej 
   5796        1.43   thorpej 		/* Use a small page mapping. */
   5797        1.43   thorpej #ifdef VERBOSE_INIT_ARM
   5798        1.43   thorpej 		printf("P");
   5799        1.43   thorpej #endif
   5800       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   5801       1.134   thorpej 		pte[(va >> PGSHIFT) & 0x3ff] =
   5802       1.134   thorpej 		    L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) | f2s;
   5803       1.134   thorpej 		PTE_SYNC(&pte[(va >> PGSHIFT) & 0x3ff]);
   5804       1.134   thorpej #else
   5805       1.134   thorpej 		pte[l2pte_index(va)] =
   5806       1.134   thorpej 		    L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) | f2s;
   5807       1.134   thorpej 		PTE_SYNC(&pte[l2pte_index(va)]);
   5808       1.134   thorpej #endif
   5809       1.130   thorpej 		va += PAGE_SIZE;
   5810       1.130   thorpej 		pa += PAGE_SIZE;
   5811       1.130   thorpej 		resid -= PAGE_SIZE;
   5812        1.43   thorpej 	}
   5813        1.43   thorpej #ifdef VERBOSE_INIT_ARM
   5814        1.43   thorpej 	printf("\n");
   5815        1.43   thorpej #endif
   5816        1.43   thorpej 	return (size);
   5817       1.135   thorpej }
   5818       1.135   thorpej 
   5819       1.135   thorpej /********************** Static device map routines ***************************/
   5820       1.135   thorpej 
   5821       1.135   thorpej static const struct pmap_devmap *pmap_devmap_table;
   5822       1.135   thorpej 
   5823       1.135   thorpej /*
   5824       1.136   thorpej  * Register the devmap table.  This is provided in case early console
   5825       1.136   thorpej  * initialization needs to register mappings created by bootstrap code
   5826       1.136   thorpej  * before pmap_devmap_bootstrap() is called.
   5827       1.136   thorpej  */
   5828       1.136   thorpej void
   5829       1.136   thorpej pmap_devmap_register(const struct pmap_devmap *table)
   5830       1.136   thorpej {
   5831       1.136   thorpej 
   5832       1.136   thorpej 	pmap_devmap_table = table;
   5833       1.136   thorpej }
   5834       1.136   thorpej 
   5835       1.136   thorpej /*
   5836       1.135   thorpej  * Map all of the static regions in the devmap table, and remember
   5837       1.135   thorpej  * the devmap table so other parts of the kernel can look up entries
   5838       1.135   thorpej  * later.
   5839       1.135   thorpej  */
   5840       1.135   thorpej void
   5841       1.135   thorpej pmap_devmap_bootstrap(vaddr_t l1pt, const struct pmap_devmap *table)
   5842       1.135   thorpej {
   5843       1.135   thorpej 	int i;
   5844       1.135   thorpej 
   5845       1.135   thorpej 	pmap_devmap_table = table;
   5846       1.135   thorpej 
   5847       1.135   thorpej 	for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
   5848       1.135   thorpej #ifdef VERBOSE_INIT_ARM
   5849       1.135   thorpej 		printf("devmap: %08lx -> %08lx @ %08lx\n",
   5850       1.135   thorpej 		    pmap_devmap_table[i].pd_pa,
   5851       1.135   thorpej 		    pmap_devmap_table[i].pd_pa +
   5852       1.135   thorpej 			pmap_devmap_table[i].pd_size - 1,
   5853       1.135   thorpej 		    pmap_devmap_table[i].pd_va);
   5854       1.135   thorpej #endif
   5855       1.135   thorpej 		pmap_map_chunk(l1pt, pmap_devmap_table[i].pd_va,
   5856       1.135   thorpej 		    pmap_devmap_table[i].pd_pa,
   5857       1.135   thorpej 		    pmap_devmap_table[i].pd_size,
   5858       1.135   thorpej 		    pmap_devmap_table[i].pd_prot,
   5859       1.135   thorpej 		    pmap_devmap_table[i].pd_cache);
   5860       1.135   thorpej 	}
   5861       1.135   thorpej }
   5862       1.135   thorpej 
   5863       1.135   thorpej const struct pmap_devmap *
   5864       1.135   thorpej pmap_devmap_find_pa(paddr_t pa, psize_t size)
   5865       1.135   thorpej {
   5866       1.153       scw 	uint64_t endpa;
   5867       1.135   thorpej 	int i;
   5868       1.135   thorpej 
   5869       1.135   thorpej 	if (pmap_devmap_table == NULL)
   5870       1.135   thorpej 		return (NULL);
   5871       1.135   thorpej 
   5872       1.158  christos 	endpa = (uint64_t)pa + (uint64_t)(size - 1);
   5873       1.153       scw 
   5874       1.135   thorpej 	for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
   5875       1.135   thorpej 		if (pa >= pmap_devmap_table[i].pd_pa &&
   5876       1.153       scw 		    endpa <= (uint64_t)pmap_devmap_table[i].pd_pa +
   5877       1.158  christos 			     (uint64_t)(pmap_devmap_table[i].pd_size - 1))
   5878       1.135   thorpej 			return (&pmap_devmap_table[i]);
   5879       1.135   thorpej 	}
   5880       1.135   thorpej 
   5881       1.135   thorpej 	return (NULL);
   5882       1.135   thorpej }
   5883       1.135   thorpej 
   5884       1.135   thorpej const struct pmap_devmap *
   5885       1.135   thorpej pmap_devmap_find_va(vaddr_t va, vsize_t size)
   5886       1.135   thorpej {
   5887       1.135   thorpej 	int i;
   5888       1.135   thorpej 
   5889       1.135   thorpej 	if (pmap_devmap_table == NULL)
   5890       1.135   thorpej 		return (NULL);
   5891       1.135   thorpej 
   5892       1.135   thorpej 	for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
   5893       1.135   thorpej 		if (va >= pmap_devmap_table[i].pd_va &&
   5894       1.158  christos 		    va + size - 1 <= pmap_devmap_table[i].pd_va +
   5895       1.158  christos 				     pmap_devmap_table[i].pd_size - 1)
   5896       1.135   thorpej 			return (&pmap_devmap_table[i]);
   5897       1.135   thorpej 	}
   5898       1.135   thorpej 
   5899       1.135   thorpej 	return (NULL);
   5900        1.40   thorpej }
   5901        1.85   thorpej 
   5902        1.85   thorpej /********************** PTE initialization routines **************************/
   5903        1.85   thorpej 
   5904        1.85   thorpej /*
   5905        1.85   thorpej  * These routines are called when the CPU type is identified to set up
   5906        1.85   thorpej  * the PTE prototypes, cache modes, etc.
   5907        1.85   thorpej  *
   5908       1.190        ad  * The variables are always here, just in case modules need to reference
   5909        1.85   thorpej  * them (though, they shouldn't).
   5910        1.85   thorpej  */
   5911        1.85   thorpej 
   5912        1.86   thorpej pt_entry_t	pte_l1_s_cache_mode;
   5913       1.134   thorpej pt_entry_t	pte_l1_s_cache_mode_pt;
   5914        1.86   thorpej pt_entry_t	pte_l1_s_cache_mask;
   5915        1.86   thorpej 
   5916        1.86   thorpej pt_entry_t	pte_l2_l_cache_mode;
   5917       1.134   thorpej pt_entry_t	pte_l2_l_cache_mode_pt;
   5918        1.86   thorpej pt_entry_t	pte_l2_l_cache_mask;
   5919        1.86   thorpej 
   5920        1.86   thorpej pt_entry_t	pte_l2_s_cache_mode;
   5921       1.134   thorpej pt_entry_t	pte_l2_s_cache_mode_pt;
   5922        1.86   thorpej pt_entry_t	pte_l2_s_cache_mask;
   5923        1.85   thorpej 
   5924  1.211.2.15  uebayasi pt_entry_t	pte_l1_s_prot_u;
   5925  1.211.2.15  uebayasi pt_entry_t	pte_l1_s_prot_w;
   5926  1.211.2.15  uebayasi pt_entry_t	pte_l1_s_prot_ro;
   5927  1.211.2.15  uebayasi pt_entry_t	pte_l1_s_prot_mask;
   5928  1.211.2.15  uebayasi 
   5929        1.85   thorpej pt_entry_t	pte_l2_s_prot_u;
   5930        1.85   thorpej pt_entry_t	pte_l2_s_prot_w;
   5931  1.211.2.15  uebayasi pt_entry_t	pte_l2_s_prot_ro;
   5932        1.85   thorpej pt_entry_t	pte_l2_s_prot_mask;
   5933        1.85   thorpej 
   5934  1.211.2.15  uebayasi pt_entry_t	pte_l2_l_prot_u;
   5935  1.211.2.15  uebayasi pt_entry_t	pte_l2_l_prot_w;
   5936  1.211.2.15  uebayasi pt_entry_t	pte_l2_l_prot_ro;
   5937  1.211.2.15  uebayasi pt_entry_t	pte_l2_l_prot_mask;
   5938  1.211.2.15  uebayasi 
   5939        1.85   thorpej pt_entry_t	pte_l1_s_proto;
   5940        1.85   thorpej pt_entry_t	pte_l1_c_proto;
   5941        1.85   thorpej pt_entry_t	pte_l2_s_proto;
   5942        1.85   thorpej 
   5943        1.88   thorpej void		(*pmap_copy_page_func)(paddr_t, paddr_t);
   5944        1.88   thorpej void		(*pmap_zero_page_func)(paddr_t);
   5945        1.88   thorpej 
   5946  1.211.2.15  uebayasi #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
   5947        1.85   thorpej void
   5948        1.85   thorpej pmap_pte_init_generic(void)
   5949        1.85   thorpej {
   5950        1.85   thorpej 
   5951        1.86   thorpej 	pte_l1_s_cache_mode = L1_S_B|L1_S_C;
   5952        1.86   thorpej 	pte_l1_s_cache_mask = L1_S_CACHE_MASK_generic;
   5953        1.86   thorpej 
   5954        1.86   thorpej 	pte_l2_l_cache_mode = L2_B|L2_C;
   5955        1.86   thorpej 	pte_l2_l_cache_mask = L2_L_CACHE_MASK_generic;
   5956        1.86   thorpej 
   5957        1.86   thorpej 	pte_l2_s_cache_mode = L2_B|L2_C;
   5958        1.86   thorpej 	pte_l2_s_cache_mask = L2_S_CACHE_MASK_generic;
   5959        1.85   thorpej 
   5960       1.134   thorpej 	/*
   5961       1.134   thorpej 	 * If we have a write-through cache, set B and C.  If
   5962       1.134   thorpej 	 * we have a write-back cache, then we assume setting
   5963       1.134   thorpej 	 * only C will make those pages write-through.
   5964       1.134   thorpej 	 */
   5965       1.134   thorpej 	if (cpufuncs.cf_dcache_wb_range == (void *) cpufunc_nullop) {
   5966       1.134   thorpej 		pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
   5967       1.134   thorpej 		pte_l2_l_cache_mode_pt = L2_B|L2_C;
   5968       1.134   thorpej 		pte_l2_s_cache_mode_pt = L2_B|L2_C;
   5969       1.134   thorpej 	} else {
   5970       1.174      matt #if ARM_MMU_V6 > 1
   5971       1.174      matt 		pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C; /* arm116 errata 399234 */
   5972       1.174      matt 		pte_l2_l_cache_mode_pt = L2_B|L2_C; /* arm116 errata 399234 */
   5973       1.174      matt 		pte_l2_s_cache_mode_pt = L2_B|L2_C; /* arm116 errata 399234 */
   5974       1.174      matt #else
   5975       1.134   thorpej 		pte_l1_s_cache_mode_pt = L1_S_C;
   5976       1.134   thorpej 		pte_l2_l_cache_mode_pt = L2_C;
   5977       1.134   thorpej 		pte_l2_s_cache_mode_pt = L2_C;
   5978       1.174      matt #endif
   5979       1.134   thorpej 	}
   5980       1.134   thorpej 
   5981  1.211.2.15  uebayasi 	pte_l1_s_prot_u = L1_S_PROT_U_generic;
   5982  1.211.2.15  uebayasi 	pte_l1_s_prot_w = L1_S_PROT_W_generic;
   5983  1.211.2.15  uebayasi 	pte_l1_s_prot_ro = L1_S_PROT_RO_generic;
   5984  1.211.2.15  uebayasi 	pte_l1_s_prot_mask = L1_S_PROT_MASK_generic;
   5985  1.211.2.15  uebayasi 
   5986        1.85   thorpej 	pte_l2_s_prot_u = L2_S_PROT_U_generic;
   5987        1.85   thorpej 	pte_l2_s_prot_w = L2_S_PROT_W_generic;
   5988  1.211.2.15  uebayasi 	pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
   5989        1.85   thorpej 	pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
   5990        1.85   thorpej 
   5991  1.211.2.15  uebayasi 	pte_l2_l_prot_u = L2_L_PROT_U_generic;
   5992  1.211.2.15  uebayasi 	pte_l2_l_prot_w = L2_L_PROT_W_generic;
   5993  1.211.2.15  uebayasi 	pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
   5994  1.211.2.15  uebayasi 	pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
   5995  1.211.2.15  uebayasi 
   5996        1.85   thorpej 	pte_l1_s_proto = L1_S_PROTO_generic;
   5997        1.85   thorpej 	pte_l1_c_proto = L1_C_PROTO_generic;
   5998        1.85   thorpej 	pte_l2_s_proto = L2_S_PROTO_generic;
   5999        1.88   thorpej 
   6000        1.88   thorpej 	pmap_copy_page_func = pmap_copy_page_generic;
   6001        1.88   thorpej 	pmap_zero_page_func = pmap_zero_page_generic;
   6002        1.85   thorpej }
   6003        1.85   thorpej 
   6004       1.131   thorpej #if defined(CPU_ARM8)
   6005       1.131   thorpej void
   6006       1.131   thorpej pmap_pte_init_arm8(void)
   6007       1.131   thorpej {
   6008       1.131   thorpej 
   6009       1.134   thorpej 	/*
   6010       1.134   thorpej 	 * ARM8 is compatible with generic, but we need to use
   6011       1.134   thorpej 	 * the page tables uncached.
   6012       1.134   thorpej 	 */
   6013       1.131   thorpej 	pmap_pte_init_generic();
   6014       1.134   thorpej 
   6015       1.134   thorpej 	pte_l1_s_cache_mode_pt = 0;
   6016       1.134   thorpej 	pte_l2_l_cache_mode_pt = 0;
   6017       1.134   thorpej 	pte_l2_s_cache_mode_pt = 0;
   6018       1.131   thorpej }
   6019       1.131   thorpej #endif /* CPU_ARM8 */
   6020       1.131   thorpej 
   6021       1.148       bsh #if defined(CPU_ARM9) && defined(ARM9_CACHE_WRITE_THROUGH)
   6022        1.85   thorpej void
   6023        1.85   thorpej pmap_pte_init_arm9(void)
   6024        1.85   thorpej {
   6025        1.85   thorpej 
   6026        1.85   thorpej 	/*
   6027        1.85   thorpej 	 * ARM9 is compatible with generic, but we want to use
   6028        1.85   thorpej 	 * write-through caching for now.
   6029        1.85   thorpej 	 */
   6030        1.85   thorpej 	pmap_pte_init_generic();
   6031        1.86   thorpej 
   6032        1.86   thorpej 	pte_l1_s_cache_mode = L1_S_C;
   6033        1.86   thorpej 	pte_l2_l_cache_mode = L2_C;
   6034        1.86   thorpej 	pte_l2_s_cache_mode = L2_C;
   6035       1.134   thorpej 
   6036       1.134   thorpej 	pte_l1_s_cache_mode_pt = L1_S_C;
   6037       1.134   thorpej 	pte_l2_l_cache_mode_pt = L2_C;
   6038       1.134   thorpej 	pte_l2_s_cache_mode_pt = L2_C;
   6039        1.85   thorpej }
   6040       1.204  uebayasi #endif /* CPU_ARM9 && ARM9_CACHE_WRITE_THROUGH */
   6041       1.174      matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
   6042       1.138  rearnsha 
   6043       1.138  rearnsha #if defined(CPU_ARM10)
   6044       1.138  rearnsha void
   6045       1.138  rearnsha pmap_pte_init_arm10(void)
   6046       1.138  rearnsha {
   6047       1.138  rearnsha 
   6048       1.138  rearnsha 	/*
   6049       1.138  rearnsha 	 * ARM10 is compatible with generic, but we want to use
   6050       1.138  rearnsha 	 * write-through caching for now.
   6051       1.138  rearnsha 	 */
   6052       1.138  rearnsha 	pmap_pte_init_generic();
   6053       1.138  rearnsha 
   6054       1.138  rearnsha 	pte_l1_s_cache_mode = L1_S_B | L1_S_C;
   6055       1.138  rearnsha 	pte_l2_l_cache_mode = L2_B | L2_C;
   6056       1.138  rearnsha 	pte_l2_s_cache_mode = L2_B | L2_C;
   6057       1.138  rearnsha 
   6058       1.138  rearnsha 	pte_l1_s_cache_mode_pt = L1_S_C;
   6059       1.138  rearnsha 	pte_l2_l_cache_mode_pt = L2_C;
   6060       1.138  rearnsha 	pte_l2_s_cache_mode_pt = L2_C;
   6061       1.138  rearnsha 
   6062       1.138  rearnsha }
   6063       1.138  rearnsha #endif /* CPU_ARM10 */
   6064       1.131   thorpej 
   6065       1.204  uebayasi #if defined(CPU_ARM11) && defined(ARM11_CACHE_WRITE_THROUGH)
   6066       1.204  uebayasi void
   6067       1.204  uebayasi pmap_pte_init_arm11(void)
   6068       1.204  uebayasi {
   6069       1.204  uebayasi 
   6070       1.204  uebayasi 	/*
   6071       1.204  uebayasi 	 * ARM11 is compatible with generic, but we want to use
   6072       1.204  uebayasi 	 * write-through caching for now.
   6073       1.204  uebayasi 	 */
   6074       1.204  uebayasi 	pmap_pte_init_generic();
   6075       1.204  uebayasi 
   6076       1.204  uebayasi 	pte_l1_s_cache_mode = L1_S_C;
   6077       1.204  uebayasi 	pte_l2_l_cache_mode = L2_C;
   6078       1.204  uebayasi 	pte_l2_s_cache_mode = L2_C;
   6079       1.204  uebayasi 
   6080       1.204  uebayasi 	pte_l1_s_cache_mode_pt = L1_S_C;
   6081       1.204  uebayasi 	pte_l2_l_cache_mode_pt = L2_C;
   6082       1.204  uebayasi 	pte_l2_s_cache_mode_pt = L2_C;
   6083       1.204  uebayasi }
   6084       1.204  uebayasi #endif /* CPU_ARM11 && ARM11_CACHE_WRITE_THROUGH */
   6085       1.204  uebayasi 
   6086       1.131   thorpej #if ARM_MMU_SA1 == 1
   6087       1.131   thorpej void
   6088       1.131   thorpej pmap_pte_init_sa1(void)
   6089       1.131   thorpej {
   6090       1.131   thorpej 
   6091       1.134   thorpej 	/*
   6092       1.134   thorpej 	 * The StrongARM SA-1 cache does not have a write-through
   6093       1.134   thorpej 	 * mode.  So, do the generic initialization, then reset
   6094       1.134   thorpej 	 * the page table cache mode to B=1,C=1, and note that
   6095       1.134   thorpej 	 * the PTEs need to be sync'd.
   6096       1.134   thorpej 	 */
   6097       1.131   thorpej 	pmap_pte_init_generic();
   6098       1.134   thorpej 
   6099       1.134   thorpej 	pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
   6100       1.134   thorpej 	pte_l2_l_cache_mode_pt = L2_B|L2_C;
   6101       1.134   thorpej 	pte_l2_s_cache_mode_pt = L2_B|L2_C;
   6102       1.134   thorpej 
   6103       1.134   thorpej 	pmap_needs_pte_sync = 1;
   6104       1.131   thorpej }
   6105       1.134   thorpej #endif /* ARM_MMU_SA1 == 1*/
   6106        1.85   thorpej 
   6107        1.85   thorpej #if ARM_MMU_XSCALE == 1
   6108       1.141       scw #if (ARM_NMMUS > 1)
   6109       1.141       scw static u_int xscale_use_minidata;
   6110       1.141       scw #endif
   6111       1.141       scw 
   6112        1.85   thorpej void
   6113        1.85   thorpej pmap_pte_init_xscale(void)
   6114        1.85   thorpej {
   6115        1.96   thorpej 	uint32_t auxctl;
   6116       1.134   thorpej 	int write_through = 0;
   6117        1.85   thorpej 
   6118        1.96   thorpej 	pte_l1_s_cache_mode = L1_S_B|L1_S_C;
   6119        1.86   thorpej 	pte_l1_s_cache_mask = L1_S_CACHE_MASK_xscale;
   6120        1.86   thorpej 
   6121        1.96   thorpej 	pte_l2_l_cache_mode = L2_B|L2_C;
   6122        1.86   thorpej 	pte_l2_l_cache_mask = L2_L_CACHE_MASK_xscale;
   6123        1.86   thorpej 
   6124        1.96   thorpej 	pte_l2_s_cache_mode = L2_B|L2_C;
   6125        1.86   thorpej 	pte_l2_s_cache_mask = L2_S_CACHE_MASK_xscale;
   6126       1.106   thorpej 
   6127       1.134   thorpej 	pte_l1_s_cache_mode_pt = L1_S_C;
   6128       1.134   thorpej 	pte_l2_l_cache_mode_pt = L2_C;
   6129       1.134   thorpej 	pte_l2_s_cache_mode_pt = L2_C;
   6130       1.134   thorpej 
   6131       1.106   thorpej #ifdef XSCALE_CACHE_READ_WRITE_ALLOCATE
   6132       1.106   thorpej 	/*
   6133       1.106   thorpej 	 * The XScale core has an enhanced mode where writes that
   6134       1.106   thorpej 	 * miss the cache cause a cache line to be allocated.  This
   6135       1.106   thorpej 	 * is significantly faster than the traditional, write-through
   6136       1.106   thorpej 	 * behavior of this case.
   6137       1.106   thorpej 	 */
   6138       1.174      matt 	pte_l1_s_cache_mode |= L1_S_XS_TEX(TEX_XSCALE_X);
   6139       1.174      matt 	pte_l2_l_cache_mode |= L2_XS_L_TEX(TEX_XSCALE_X);
   6140       1.174      matt 	pte_l2_s_cache_mode |= L2_XS_T_TEX(TEX_XSCALE_X);
   6141       1.106   thorpej #endif /* XSCALE_CACHE_READ_WRITE_ALLOCATE */
   6142        1.85   thorpej 
   6143        1.95   thorpej #ifdef XSCALE_CACHE_WRITE_THROUGH
   6144        1.95   thorpej 	/*
   6145        1.95   thorpej 	 * Some versions of the XScale core have various bugs in
   6146        1.95   thorpej 	 * their cache units, the work-around for which is to run
   6147        1.95   thorpej 	 * the cache in write-through mode.  Unfortunately, this
   6148        1.95   thorpej 	 * has a major (negative) impact on performance.  So, we
   6149        1.95   thorpej 	 * go ahead and run fast-and-loose, in the hopes that we
   6150        1.95   thorpej 	 * don't line up the planets in a way that will trip the
   6151        1.95   thorpej 	 * bugs.
   6152        1.95   thorpej 	 *
   6153        1.95   thorpej 	 * However, we give you the option to be slow-but-correct.
   6154        1.95   thorpej 	 */
   6155       1.129       bsh 	write_through = 1;
   6156       1.129       bsh #elif defined(XSCALE_CACHE_WRITE_BACK)
   6157       1.134   thorpej 	/* force write back cache mode */
   6158       1.129       bsh 	write_through = 0;
   6159       1.154       bsh #elif defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
   6160       1.129       bsh 	/*
   6161       1.129       bsh 	 * Intel PXA2[15]0 processors are known to have a bug in
   6162       1.129       bsh 	 * write-back cache on revision 4 and earlier (stepping
   6163       1.129       bsh 	 * A[01] and B[012]).  Fixed for C0 and later.
   6164       1.129       bsh 	 */
   6165       1.129       bsh 	{
   6166       1.134   thorpej 		uint32_t id, type;
   6167       1.129       bsh 
   6168       1.129       bsh 		id = cpufunc_id();
   6169       1.129       bsh 		type = id & ~(CPU_ID_XSCALE_COREREV_MASK|CPU_ID_REVISION_MASK);
   6170       1.129       bsh 
   6171       1.129       bsh 		if (type == CPU_ID_PXA250 || type == CPU_ID_PXA210) {
   6172       1.129       bsh 			if ((id & CPU_ID_REVISION_MASK) < 5) {
   6173       1.129       bsh 				/* write through for stepping A0-1 and B0-2 */
   6174       1.129       bsh 				write_through = 1;
   6175       1.129       bsh 			}
   6176       1.129       bsh 		}
   6177       1.129       bsh 	}
   6178        1.95   thorpej #endif /* XSCALE_CACHE_WRITE_THROUGH */
   6179       1.129       bsh 
   6180       1.129       bsh 	if (write_through) {
   6181       1.129       bsh 		pte_l1_s_cache_mode = L1_S_C;
   6182       1.129       bsh 		pte_l2_l_cache_mode = L2_C;
   6183       1.129       bsh 		pte_l2_s_cache_mode = L2_C;
   6184       1.129       bsh 	}
   6185        1.95   thorpej 
   6186       1.141       scw #if (ARM_NMMUS > 1)
   6187       1.141       scw 	xscale_use_minidata = 1;
   6188       1.141       scw #endif
   6189       1.141       scw 
   6190  1.211.2.15  uebayasi 	pte_l1_s_prot_u = L1_S_PROT_U_xscale;
   6191  1.211.2.15  uebayasi 	pte_l1_s_prot_w = L1_S_PROT_W_xscale;
   6192  1.211.2.15  uebayasi 	pte_l1_s_prot_ro = L1_S_PROT_RO_xscale;
   6193  1.211.2.15  uebayasi 	pte_l1_s_prot_mask = L1_S_PROT_MASK_xscale;
   6194  1.211.2.15  uebayasi 
   6195        1.85   thorpej 	pte_l2_s_prot_u = L2_S_PROT_U_xscale;
   6196        1.85   thorpej 	pte_l2_s_prot_w = L2_S_PROT_W_xscale;
   6197  1.211.2.15  uebayasi 	pte_l2_s_prot_ro = L2_S_PROT_RO_xscale;
   6198        1.85   thorpej 	pte_l2_s_prot_mask = L2_S_PROT_MASK_xscale;
   6199        1.85   thorpej 
   6200  1.211.2.15  uebayasi 	pte_l2_l_prot_u = L2_L_PROT_U_xscale;
   6201  1.211.2.15  uebayasi 	pte_l2_l_prot_w = L2_L_PROT_W_xscale;
   6202  1.211.2.15  uebayasi 	pte_l2_l_prot_ro = L2_L_PROT_RO_xscale;
   6203  1.211.2.15  uebayasi 	pte_l2_l_prot_mask = L2_L_PROT_MASK_xscale;
   6204  1.211.2.15  uebayasi 
   6205        1.85   thorpej 	pte_l1_s_proto = L1_S_PROTO_xscale;
   6206        1.85   thorpej 	pte_l1_c_proto = L1_C_PROTO_xscale;
   6207        1.85   thorpej 	pte_l2_s_proto = L2_S_PROTO_xscale;
   6208        1.88   thorpej 
   6209        1.88   thorpej 	pmap_copy_page_func = pmap_copy_page_xscale;
   6210        1.88   thorpej 	pmap_zero_page_func = pmap_zero_page_xscale;
   6211        1.96   thorpej 
   6212        1.96   thorpej 	/*
   6213        1.96   thorpej 	 * Disable ECC protection of page table access, for now.
   6214        1.96   thorpej 	 */
   6215       1.157     perry 	__asm volatile("mrc p15, 0, %0, c1, c0, 1" : "=r" (auxctl));
   6216        1.96   thorpej 	auxctl &= ~XSCALE_AUXCTL_P;
   6217       1.157     perry 	__asm volatile("mcr p15, 0, %0, c1, c0, 1" : : "r" (auxctl));
   6218        1.85   thorpej }
   6219        1.87   thorpej 
   6220        1.87   thorpej /*
   6221        1.87   thorpej  * xscale_setup_minidata:
   6222        1.87   thorpej  *
   6223        1.87   thorpej  *	Set up the mini-data cache clean area.  We require the
   6224        1.87   thorpej  *	caller to allocate the right amount of physically and
   6225        1.87   thorpej  *	virtually contiguous space.
   6226        1.87   thorpej  */
   6227        1.87   thorpej void
   6228        1.87   thorpej xscale_setup_minidata(vaddr_t l1pt, vaddr_t va, paddr_t pa)
   6229        1.87   thorpej {
   6230        1.87   thorpej 	extern vaddr_t xscale_minidata_clean_addr;
   6231        1.87   thorpej 	extern vsize_t xscale_minidata_clean_size; /* already initialized */
   6232        1.87   thorpej 	pd_entry_t *pde = (pd_entry_t *) l1pt;
   6233        1.87   thorpej 	pt_entry_t *pte;
   6234        1.87   thorpej 	vsize_t size;
   6235        1.96   thorpej 	uint32_t auxctl;
   6236        1.87   thorpej 
   6237        1.87   thorpej 	xscale_minidata_clean_addr = va;
   6238        1.87   thorpej 
   6239        1.87   thorpej 	/* Round it to page size. */
   6240        1.87   thorpej 	size = (xscale_minidata_clean_size + L2_S_OFFSET) & L2_S_FRAME;
   6241        1.87   thorpej 
   6242        1.87   thorpej 	for (; size != 0;
   6243        1.87   thorpej 	     va += L2_S_SIZE, pa += L2_S_SIZE, size -= L2_S_SIZE) {
   6244       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   6245        1.87   thorpej 		pte = (pt_entry_t *)
   6246        1.87   thorpej 		    kernel_pt_lookup(pde[va >> L1_S_SHIFT] & L2_S_FRAME);
   6247       1.134   thorpej #else
   6248       1.134   thorpej 		pte = (pt_entry_t *) kernel_pt_lookup(
   6249       1.134   thorpej 		    pde[L1_IDX(va)] & L1_C_ADDR_MASK);
   6250       1.134   thorpej #endif
   6251        1.87   thorpej 		if (pte == NULL)
   6252        1.87   thorpej 			panic("xscale_setup_minidata: can't find L2 table for "
   6253        1.87   thorpej 			    "VA 0x%08lx", va);
   6254       1.134   thorpej #ifndef ARM32_NEW_VM_LAYOUT
   6255       1.134   thorpej 		pte[(va >> PGSHIFT) & 0x3ff] =
   6256       1.134   thorpej #else
   6257       1.134   thorpej 		pte[l2pte_index(va)] =
   6258       1.134   thorpej #endif
   6259       1.134   thorpej 		    L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, VM_PROT_READ) |
   6260       1.174      matt 		    L2_C | L2_XS_T_TEX(TEX_XSCALE_X);
   6261        1.87   thorpej 	}
   6262        1.96   thorpej 
   6263        1.96   thorpej 	/*
   6264        1.96   thorpej 	 * Configure the mini-data cache for write-back with
   6265        1.96   thorpej 	 * read/write-allocate.
   6266        1.96   thorpej 	 *
   6267        1.96   thorpej 	 * NOTE: In order to reconfigure the mini-data cache, we must
   6268        1.96   thorpej 	 * make sure it contains no valid data!  In order to do that,
   6269        1.96   thorpej 	 * we must issue a global data cache invalidate command!
   6270        1.96   thorpej 	 *
   6271        1.96   thorpej 	 * WE ASSUME WE ARE RUNNING UN-CACHED WHEN THIS ROUTINE IS CALLED!
   6272        1.96   thorpej 	 * THIS IS VERY IMPORTANT!
   6273        1.96   thorpej 	 */
   6274       1.134   thorpej 
   6275        1.96   thorpej 	/* Invalidate data and mini-data. */
   6276       1.157     perry 	__asm volatile("mcr p15, 0, %0, c7, c6, 0" : : "r" (0));
   6277       1.157     perry 	__asm volatile("mrc p15, 0, %0, c1, c0, 1" : "=r" (auxctl));
   6278        1.96   thorpej 	auxctl = (auxctl & ~XSCALE_AUXCTL_MD_MASK) | XSCALE_AUXCTL_MD_WB_RWA;
   6279       1.157     perry 	__asm volatile("mcr p15, 0, %0, c1, c0, 1" : : "r" (auxctl));
   6280        1.87   thorpej }
   6281       1.141       scw 
   6282       1.141       scw /*
   6283       1.141       scw  * Change the PTEs for the specified kernel mappings such that they
   6284       1.141       scw  * will use the mini data cache instead of the main data cache.
   6285       1.141       scw  */
   6286       1.141       scw void
   6287       1.141       scw pmap_uarea(vaddr_t va)
   6288       1.141       scw {
   6289       1.141       scw 	struct l2_bucket *l2b;
   6290       1.141       scw 	pt_entry_t *ptep, *sptep, pte;
   6291       1.141       scw 	vaddr_t next_bucket, eva;
   6292       1.141       scw 
   6293       1.141       scw #if (ARM_NMMUS > 1)
   6294       1.141       scw 	if (xscale_use_minidata == 0)
   6295       1.141       scw 		return;
   6296       1.141       scw #endif
   6297       1.141       scw 
   6298       1.141       scw 	eva = va + USPACE;
   6299       1.141       scw 
   6300       1.141       scw 	while (va < eva) {
   6301       1.141       scw 		next_bucket = L2_NEXT_BUCKET(va);
   6302       1.141       scw 		if (next_bucket > eva)
   6303       1.141       scw 			next_bucket = eva;
   6304       1.141       scw 
   6305       1.141       scw 		l2b = pmap_get_l2_bucket(pmap_kernel(), va);
   6306       1.141       scw 		KDASSERT(l2b != NULL);
   6307       1.141       scw 
   6308       1.141       scw 		sptep = ptep = &l2b->l2b_kva[l2pte_index(va)];
   6309       1.141       scw 
   6310       1.141       scw 		while (va < next_bucket) {
   6311       1.141       scw 			pte = *ptep;
   6312       1.141       scw 			if (!l2pte_minidata(pte)) {
   6313       1.141       scw 				cpu_dcache_wbinv_range(va, PAGE_SIZE);
   6314       1.141       scw 				cpu_tlb_flushD_SE(va);
   6315       1.141       scw 				*ptep = pte & ~L2_B;
   6316       1.141       scw 			}
   6317       1.141       scw 			ptep++;
   6318       1.141       scw 			va += PAGE_SIZE;
   6319       1.141       scw 		}
   6320       1.141       scw 		PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
   6321       1.141       scw 	}
   6322       1.141       scw 	cpu_cpwait();
   6323       1.141       scw }
   6324        1.85   thorpej #endif /* ARM_MMU_XSCALE == 1 */
   6325       1.134   thorpej 
   6326  1.211.2.15  uebayasi #if ARM_MMU_V7 == 1
   6327  1.211.2.15  uebayasi void
   6328  1.211.2.15  uebayasi pmap_pte_init_armv7(void)
   6329  1.211.2.15  uebayasi {
   6330  1.211.2.15  uebayasi 	/*
   6331  1.211.2.15  uebayasi 	 * The ARMv7-A MMU is mostly compatible with generic. If the
   6332  1.211.2.15  uebayasi 	 * AP field is zero, that now means "no access" rather than
   6333  1.211.2.15  uebayasi 	 * read-only. The prototypes are a little different because of
   6334  1.211.2.15  uebayasi 	 * the XN bit.
   6335  1.211.2.15  uebayasi 	 */
   6336  1.211.2.15  uebayasi 	pmap_pte_init_generic();
   6337  1.211.2.15  uebayasi 
   6338  1.211.2.15  uebayasi 	pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv7;
   6339  1.211.2.15  uebayasi 	pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv7;
   6340  1.211.2.15  uebayasi 	pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv7;
   6341  1.211.2.15  uebayasi 
   6342  1.211.2.15  uebayasi 	pte_l1_s_prot_u = L1_S_PROT_U_armv7;
   6343  1.211.2.15  uebayasi 	pte_l1_s_prot_w = L1_S_PROT_W_armv7;
   6344  1.211.2.15  uebayasi 	pte_l1_s_prot_ro = L1_S_PROT_RO_armv7;
   6345  1.211.2.15  uebayasi 	pte_l1_s_prot_mask = L1_S_PROT_MASK_armv7;
   6346  1.211.2.15  uebayasi 
   6347  1.211.2.15  uebayasi 	pte_l2_s_prot_u = L2_S_PROT_U_armv7;
   6348  1.211.2.15  uebayasi 	pte_l2_s_prot_w = L2_S_PROT_W_armv7;
   6349  1.211.2.15  uebayasi 	pte_l2_s_prot_ro = L2_S_PROT_RO_armv7;
   6350  1.211.2.15  uebayasi 	pte_l2_s_prot_mask = L2_S_PROT_MASK_armv7;
   6351  1.211.2.15  uebayasi 
   6352  1.211.2.15  uebayasi 	pte_l2_l_prot_u = L2_L_PROT_U_armv7;
   6353  1.211.2.15  uebayasi 	pte_l2_l_prot_w = L2_L_PROT_W_armv7;
   6354  1.211.2.15  uebayasi 	pte_l2_l_prot_ro = L2_L_PROT_RO_armv7;
   6355  1.211.2.15  uebayasi 	pte_l2_l_prot_mask = L2_L_PROT_MASK_armv7;
   6356  1.211.2.15  uebayasi 
   6357  1.211.2.15  uebayasi 	pte_l1_s_proto = L1_S_PROTO_armv7;
   6358  1.211.2.15  uebayasi 	pte_l1_c_proto = L1_C_PROTO_armv7;
   6359  1.211.2.15  uebayasi 	pte_l2_s_proto = L2_S_PROTO_armv7;
   6360  1.211.2.15  uebayasi }
   6361  1.211.2.15  uebayasi #endif /* ARM_MMU_V7 */
   6362  1.211.2.15  uebayasi 
   6363       1.170     chris /*
   6364       1.170     chris  * return the PA of the current L1 table, for use when handling a crash dump
   6365       1.170     chris  */
   6366       1.197    cegger uint32_t pmap_kernel_L1_addr(void)
   6367       1.170     chris {
   6368       1.170     chris 	return pmap_kernel()->pm_l1->l1_physaddr;
   6369       1.170     chris }
   6370       1.170     chris 
   6371       1.134   thorpej #if defined(DDB)
   6372       1.134   thorpej /*
   6373       1.134   thorpej  * A couple of ddb-callable functions for dumping pmaps
   6374       1.134   thorpej  */
   6375       1.134   thorpej void pmap_dump_all(void);
   6376       1.134   thorpej void pmap_dump(pmap_t);
   6377       1.134   thorpej 
   6378       1.134   thorpej void
   6379       1.134   thorpej pmap_dump_all(void)
   6380       1.134   thorpej {
   6381       1.134   thorpej 	pmap_t pm;
   6382       1.134   thorpej 
   6383       1.134   thorpej 	LIST_FOREACH(pm, &pmap_pmaps, pm_list) {
   6384       1.134   thorpej 		if (pm == pmap_kernel())
   6385       1.134   thorpej 			continue;
   6386       1.134   thorpej 		pmap_dump(pm);
   6387       1.134   thorpej 		printf("\n");
   6388       1.134   thorpej 	}
   6389       1.134   thorpej }
   6390       1.134   thorpej 
   6391       1.134   thorpej static pt_entry_t ncptes[64];
   6392       1.134   thorpej static void pmap_dump_ncpg(pmap_t);
   6393       1.134   thorpej 
   6394       1.134   thorpej void
   6395       1.134   thorpej pmap_dump(pmap_t pm)
   6396       1.134   thorpej {
   6397       1.134   thorpej 	struct l2_dtable *l2;
   6398       1.134   thorpej 	struct l2_bucket *l2b;
   6399       1.134   thorpej 	pt_entry_t *ptep, pte;
   6400       1.134   thorpej 	vaddr_t l2_va, l2b_va, va;
   6401       1.134   thorpej 	int i, j, k, occ, rows = 0;
   6402       1.134   thorpej 
   6403       1.134   thorpej 	if (pm == pmap_kernel())
   6404       1.134   thorpej 		printf("pmap_kernel (%p): ", pm);
   6405       1.134   thorpej 	else
   6406       1.134   thorpej 		printf("user pmap (%p): ", pm);
   6407       1.134   thorpej 
   6408       1.134   thorpej 	printf("domain %d, l1 at %p\n", pm->pm_domain, pm->pm_l1->l1_kva);
   6409       1.134   thorpej 
   6410       1.134   thorpej 	l2_va = 0;
   6411       1.134   thorpej 	for (i = 0; i < L2_SIZE; i++, l2_va += 0x01000000) {
   6412       1.134   thorpej 		l2 = pm->pm_l2[i];
   6413       1.134   thorpej 
   6414       1.134   thorpej 		if (l2 == NULL || l2->l2_occupancy == 0)
   6415       1.134   thorpej 			continue;
   6416       1.134   thorpej 
   6417       1.134   thorpej 		l2b_va = l2_va;
   6418       1.134   thorpej 		for (j = 0; j < L2_BUCKET_SIZE; j++, l2b_va += 0x00100000) {
   6419       1.134   thorpej 			l2b = &l2->l2_bucket[j];
   6420       1.134   thorpej 
   6421       1.134   thorpej 			if (l2b->l2b_occupancy == 0 || l2b->l2b_kva == NULL)
   6422       1.134   thorpej 				continue;
   6423       1.134   thorpej 
   6424       1.134   thorpej 			ptep = l2b->l2b_kva;
   6425       1.134   thorpej 
   6426       1.134   thorpej 			for (k = 0; k < 256 && ptep[k] == 0; k++)
   6427       1.134   thorpej 				;
   6428       1.134   thorpej 
   6429       1.134   thorpej 			k &= ~63;
   6430       1.134   thorpej 			occ = l2b->l2b_occupancy;
   6431       1.134   thorpej 			va = l2b_va + (k * 4096);
   6432       1.134   thorpej 			for (; k < 256; k++, va += 0x1000) {
   6433       1.142     chris 				char ch = ' ';
   6434       1.134   thorpej 				if ((k % 64) == 0) {
   6435       1.134   thorpej 					if ((rows % 8) == 0) {
   6436       1.134   thorpej 						printf(
   6437       1.134   thorpej "          |0000   |8000   |10000  |18000  |20000  |28000  |30000  |38000\n");
   6438       1.134   thorpej 					}
   6439       1.134   thorpej 					printf("%08lx: ", va);
   6440       1.134   thorpej 				}
   6441       1.134   thorpej 
   6442       1.134   thorpej 				ncptes[k & 63] = 0;
   6443       1.134   thorpej 				pte = ptep[k];
   6444       1.134   thorpej 				if (pte == 0) {
   6445       1.134   thorpej 					ch = '.';
   6446       1.134   thorpej 				} else {
   6447       1.134   thorpej 					occ--;
   6448       1.134   thorpej 					switch (pte & 0x0c) {
   6449       1.134   thorpej 					case 0x00:
   6450       1.134   thorpej 						ch = 'D'; /* No cache No buff */
   6451       1.134   thorpej 						break;
   6452       1.134   thorpej 					case 0x04:
   6453       1.134   thorpej 						ch = 'B'; /* No cache buff */
   6454       1.134   thorpej 						break;
   6455       1.134   thorpej 					case 0x08:
   6456       1.141       scw 						if (pte & 0x40)
   6457       1.141       scw 							ch = 'm';
   6458       1.141       scw 						else
   6459       1.141       scw 						   ch = 'C'; /* Cache No buff */
   6460       1.134   thorpej 						break;
   6461       1.134   thorpej 					case 0x0c:
   6462       1.134   thorpej 						ch = 'F'; /* Cache Buff */
   6463       1.134   thorpej 						break;
   6464       1.134   thorpej 					}
   6465       1.134   thorpej 
   6466       1.134   thorpej 					if ((pte & L2_S_PROT_U) == L2_S_PROT_U)
   6467       1.134   thorpej 						ch += 0x20;
   6468       1.134   thorpej 
   6469       1.134   thorpej 					if ((pte & 0xc) == 0)
   6470       1.134   thorpej 						ncptes[k & 63] = pte;
   6471       1.134   thorpej 				}
   6472       1.134   thorpej 
   6473       1.134   thorpej 				if ((k % 64) == 63) {
   6474       1.134   thorpej 					rows++;
   6475       1.134   thorpej 					printf("%c\n", ch);
   6476       1.134   thorpej 					pmap_dump_ncpg(pm);
   6477       1.134   thorpej 					if (occ == 0)
   6478       1.134   thorpej 						break;
   6479       1.134   thorpej 				} else
   6480       1.134   thorpej 					printf("%c", ch);
   6481       1.134   thorpej 			}
   6482       1.134   thorpej 		}
   6483       1.134   thorpej 	}
   6484       1.134   thorpej }
   6485       1.134   thorpej 
   6486       1.134   thorpej static void
   6487       1.134   thorpej pmap_dump_ncpg(pmap_t pm)
   6488       1.134   thorpej {
   6489       1.134   thorpej 	struct vm_page *pg;
   6490   1.211.2.6  uebayasi 	struct vm_page_md *md;
   6491       1.134   thorpej 	struct pv_entry *pv;
   6492       1.134   thorpej 	int i;
   6493       1.134   thorpej 
   6494       1.134   thorpej 	for (i = 0; i < 63; i++) {
   6495       1.134   thorpej 		if (ncptes[i] == 0)
   6496       1.134   thorpej 			continue;
   6497       1.134   thorpej 
   6498       1.134   thorpej 		pg = PHYS_TO_VM_PAGE(l2pte_pa(ncptes[i]));
   6499       1.134   thorpej 		if (pg == NULL)
   6500       1.134   thorpej 			continue;
   6501   1.211.2.6  uebayasi 		md = VM_PAGE_TO_MD(pg);
   6502       1.134   thorpej 
   6503       1.134   thorpej 		printf(" pa 0x%08lx: krw %d kro %d urw %d uro %d\n",
   6504       1.155      yamt 		    VM_PAGE_TO_PHYS(pg),
   6505   1.211.2.6  uebayasi 		    md->krw_mappings, md->kro_mappings,
   6506   1.211.2.6  uebayasi 		    md->urw_mappings, md->uro_mappings);
   6507       1.134   thorpej 
   6508   1.211.2.6  uebayasi 		SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
   6509       1.134   thorpej 			printf("   %c va 0x%08lx, flags 0x%x\n",
   6510       1.134   thorpej 			    (pm == pv->pv_pmap) ? '*' : ' ',
   6511       1.134   thorpej 			    pv->pv_va, pv->pv_flags);
   6512       1.134   thorpej 		}
   6513       1.134   thorpej 	}
   6514       1.134   thorpej }
   6515       1.134   thorpej #endif
   6516       1.174      matt 
   6517       1.174      matt #ifdef PMAP_STEAL_MEMORY
   6518       1.174      matt void
   6519       1.174      matt pmap_boot_pageadd(pv_addr_t *newpv)
   6520       1.174      matt {
   6521       1.174      matt 	pv_addr_t *pv, *npv;
   6522       1.174      matt 
   6523       1.174      matt 	if ((pv = SLIST_FIRST(&pmap_boot_freeq)) != NULL) {
   6524       1.174      matt 		if (newpv->pv_pa < pv->pv_va) {
   6525       1.174      matt 			KASSERT(newpv->pv_pa + newpv->pv_size <= pv->pv_pa);
   6526       1.174      matt 			if (newpv->pv_pa + newpv->pv_size == pv->pv_pa) {
   6527       1.174      matt 				newpv->pv_size += pv->pv_size;
   6528       1.174      matt 				SLIST_REMOVE_HEAD(&pmap_boot_freeq, pv_list);
   6529       1.174      matt 			}
   6530       1.174      matt 			pv = NULL;
   6531       1.174      matt 		} else {
   6532       1.174      matt 			for (; (npv = SLIST_NEXT(pv, pv_list)) != NULL;
   6533       1.174      matt 			     pv = npv) {
   6534       1.174      matt 				KASSERT(pv->pv_pa + pv->pv_size < npv->pv_pa);
   6535       1.174      matt 				KASSERT(pv->pv_pa < newpv->pv_pa);
   6536       1.174      matt 				if (newpv->pv_pa > npv->pv_pa)
   6537       1.174      matt 					continue;
   6538       1.174      matt 				if (pv->pv_pa + pv->pv_size == newpv->pv_pa) {
   6539       1.174      matt 					pv->pv_size += newpv->pv_size;
   6540       1.174      matt 					return;
   6541       1.174      matt 				}
   6542       1.174      matt 				if (newpv->pv_pa + newpv->pv_size < npv->pv_pa)
   6543       1.174      matt 					break;
   6544       1.174      matt 				newpv->pv_size += npv->pv_size;
   6545       1.174      matt 				SLIST_INSERT_AFTER(pv, newpv, pv_list);
   6546       1.174      matt 				SLIST_REMOVE_AFTER(newpv, pv_list);
   6547       1.174      matt 				return;
   6548       1.174      matt 			}
   6549       1.174      matt 		}
   6550       1.174      matt 	}
   6551       1.174      matt 
   6552       1.174      matt 	if (pv) {
   6553       1.174      matt 		SLIST_INSERT_AFTER(pv, newpv, pv_list);
   6554       1.174      matt 	} else {
   6555       1.174      matt 		SLIST_INSERT_HEAD(&pmap_boot_freeq, newpv, pv_list);
   6556       1.174      matt 	}
   6557       1.174      matt }
   6558       1.174      matt 
   6559       1.174      matt void
   6560       1.174      matt pmap_boot_pagealloc(psize_t amount, psize_t mask, psize_t match,
   6561       1.174      matt 	pv_addr_t *rpv)
   6562       1.174      matt {
   6563       1.174      matt 	pv_addr_t *pv, **pvp;
   6564       1.174      matt 	struct vm_physseg *ps;
   6565       1.174      matt 	size_t i;
   6566       1.174      matt 
   6567       1.174      matt 	KASSERT(amount & PGOFSET);
   6568       1.174      matt 	KASSERT((mask & PGOFSET) == 0);
   6569       1.174      matt 	KASSERT((match & PGOFSET) == 0);
   6570       1.174      matt 	KASSERT(amount != 0);
   6571       1.174      matt 
   6572       1.174      matt 	for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
   6573       1.174      matt 	     (pv = *pvp) != NULL;
   6574       1.174      matt 	     pvp = &SLIST_NEXT(pv, pv_list)) {
   6575       1.174      matt 		pv_addr_t *newpv;
   6576       1.174      matt 		psize_t off;
   6577       1.174      matt 		/*
   6578       1.174      matt 		 * If this entry is too small to satify the request...
   6579       1.174      matt 		 */
   6580       1.174      matt 		KASSERT(pv->pv_size > 0);
   6581       1.174      matt 		if (pv->pv_size < amount)
   6582       1.174      matt 			continue;
   6583       1.174      matt 
   6584       1.174      matt 		for (off = 0; off <= mask; off += PAGE_SIZE) {
   6585       1.174      matt 			if (((pv->pv_pa + off) & mask) == match
   6586       1.174      matt 			    && off + amount <= pv->pv_size)
   6587       1.174      matt 				break;
   6588       1.174      matt 		}
   6589       1.174      matt 		if (off > mask)
   6590       1.174      matt 			continue;
   6591       1.174      matt 
   6592       1.174      matt 		rpv->pv_va = pv->pv_va + off;
   6593       1.174      matt 		rpv->pv_pa = pv->pv_pa + off;
   6594       1.174      matt 		rpv->pv_size = amount;
   6595       1.174      matt 		pv->pv_size -= amount;
   6596       1.174      matt 		if (pv->pv_size == 0) {
   6597       1.174      matt 			KASSERT(off == 0);
   6598       1.174      matt 			KASSERT((vaddr_t) pv == rpv->pv_va);
   6599       1.174      matt 			*pvp = SLIST_NEXT(pv, pv_list);
   6600       1.174      matt 		} else if (off == 0) {
   6601       1.174      matt 			KASSERT((vaddr_t) pv == rpv->pv_va);
   6602       1.174      matt 			newpv = (pv_addr_t *) (rpv->pv_va + amount);
   6603       1.174      matt 			*newpv = *pv;
   6604       1.174      matt 			newpv->pv_pa += amount;
   6605       1.174      matt 			newpv->pv_va += amount;
   6606       1.174      matt 			*pvp = newpv;
   6607       1.174      matt 		} else if (off < pv->pv_size) {
   6608       1.174      matt 			newpv = (pv_addr_t *) (rpv->pv_va + amount);
   6609       1.174      matt 			*newpv = *pv;
   6610       1.174      matt 			newpv->pv_size -= off;
   6611       1.174      matt 			newpv->pv_pa += off + amount;
   6612       1.174      matt 			newpv->pv_va += off + amount;
   6613       1.174      matt 
   6614       1.174      matt 			SLIST_NEXT(pv, pv_list) = newpv;
   6615       1.174      matt 			pv->pv_size = off;
   6616       1.174      matt 		} else {
   6617       1.174      matt 			KASSERT((vaddr_t) pv != rpv->pv_va);
   6618       1.174      matt 		}
   6619       1.174      matt 		memset((void *)rpv->pv_va, 0, amount);
   6620       1.174      matt 		return;
   6621       1.174      matt 	}
   6622       1.174      matt 
   6623       1.174      matt 	if (vm_nphysseg == 0)
   6624       1.174      matt 		panic("pmap_boot_pagealloc: couldn't allocate memory");
   6625       1.174      matt 
   6626       1.174      matt 	for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
   6627       1.174      matt 	     (pv = *pvp) != NULL;
   6628       1.174      matt 	     pvp = &SLIST_NEXT(pv, pv_list)) {
   6629       1.174      matt 		if (SLIST_NEXT(pv, pv_list) == NULL)
   6630       1.174      matt 			break;
   6631       1.174      matt 	}
   6632       1.174      matt 	KASSERT(mask == 0);
   6633  1.211.2.11  uebayasi 	for (i = 0; i < vm_nphysseg; i++) {
   6634  1.211.2.11  uebayasi 		ps = vm_physmem_ptrs[i];
   6635       1.174      matt 		if (ps->avail_start == atop(pv->pv_pa + pv->pv_size)
   6636       1.174      matt 		    && pv->pv_va + pv->pv_size <= ptoa(ps->avail_end)) {
   6637       1.174      matt 			rpv->pv_va = pv->pv_va;
   6638       1.174      matt 			rpv->pv_pa = pv->pv_pa;
   6639       1.174      matt 			rpv->pv_size = amount;
   6640       1.174      matt 			*pvp = NULL;
   6641       1.174      matt 			pmap_map_chunk(kernel_l1pt.pv_va,
   6642       1.174      matt 			     ptoa(ps->avail_start) + (pv->pv_va - pv->pv_pa),
   6643       1.174      matt 			     ptoa(ps->avail_start),
   6644       1.174      matt 			     amount - pv->pv_size,
   6645       1.174      matt 			     VM_PROT_READ|VM_PROT_WRITE,
   6646       1.174      matt 			     PTE_CACHE);
   6647       1.174      matt 			ps->avail_start += atop(amount - pv->pv_size);
   6648       1.174      matt 			/*
   6649       1.174      matt 			 * If we consumed the entire physseg, remove it.
   6650       1.174      matt 			 */
   6651       1.174      matt 			if (ps->avail_start == ps->avail_end) {
   6652       1.174      matt 				for (--vm_nphysseg; i < vm_nphysseg; i++, ps++)
   6653       1.174      matt 					ps[0] = ps[1];
   6654       1.174      matt 			}
   6655       1.174      matt 			memset((void *)rpv->pv_va, 0, rpv->pv_size);
   6656       1.174      matt 			return;
   6657       1.174      matt 		}
   6658       1.174      matt 	}
   6659       1.174      matt 
   6660       1.174      matt 	panic("pmap_boot_pagealloc: couldn't allocate memory");
   6661       1.174      matt }
   6662       1.174      matt 
   6663       1.174      matt vaddr_t
   6664       1.174      matt pmap_steal_memory(vsize_t size, vaddr_t *vstartp, vaddr_t *vendp)
   6665       1.174      matt {
   6666       1.174      matt 	pv_addr_t pv;
   6667       1.174      matt 
   6668       1.174      matt 	pmap_boot_pagealloc(size, 0, 0, &pv);
   6669       1.174      matt 
   6670       1.174      matt 	return pv.pv_va;
   6671       1.174      matt }
   6672       1.174      matt #endif /* PMAP_STEAL_MEMORY */
   6673       1.186      matt 
   6674       1.186      matt SYSCTL_SETUP(sysctl_machdep_pmap_setup, "sysctl machdep.kmpages setup")
   6675       1.186      matt {
   6676       1.186      matt 	sysctl_createv(clog, 0, NULL, NULL,
   6677       1.186      matt 			CTLFLAG_PERMANENT,
   6678       1.186      matt 			CTLTYPE_NODE, "machdep", NULL,
   6679       1.186      matt 			NULL, 0, NULL, 0,
   6680       1.186      matt 			CTL_MACHDEP, CTL_EOL);
   6681       1.186      matt 
   6682       1.186      matt 	sysctl_createv(clog, 0, NULL, NULL,
   6683       1.186      matt 			CTLFLAG_PERMANENT,
   6684       1.186      matt 			CTLTYPE_INT, "kmpages",
   6685       1.186      matt 			SYSCTL_DESCR("count of pages allocated to kernel memory allocators"),
   6686       1.186      matt 			NULL, 0, &pmap_kmpages, 0,
   6687       1.186      matt 			CTL_MACHDEP, CTL_CREATE, CTL_EOL);
   6688       1.186      matt }
   6689