pmap.c revision 1.267 1 1.267 matt /* $NetBSD: pmap.c,v 1.267 2014/02/26 02:07:58 matt Exp $ */
2 1.12 chris
3 1.12 chris /*
4 1.134 thorpej * Copyright 2003 Wasabi Systems, Inc.
5 1.134 thorpej * All rights reserved.
6 1.134 thorpej *
7 1.134 thorpej * Written by Steve C. Woodford for Wasabi Systems, Inc.
8 1.134 thorpej *
9 1.134 thorpej * Redistribution and use in source and binary forms, with or without
10 1.134 thorpej * modification, are permitted provided that the following conditions
11 1.134 thorpej * are met:
12 1.134 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.134 thorpej * notice, this list of conditions and the following disclaimer.
14 1.134 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.134 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.134 thorpej * documentation and/or other materials provided with the distribution.
17 1.134 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.134 thorpej * must display the following acknowledgement:
19 1.134 thorpej * This product includes software developed for the NetBSD Project by
20 1.134 thorpej * Wasabi Systems, Inc.
21 1.134 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.134 thorpej * or promote products derived from this software without specific prior
23 1.134 thorpej * written permission.
24 1.134 thorpej *
25 1.134 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.134 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.134 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.134 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.134 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.134 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.134 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.134 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.134 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.134 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.134 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.134 thorpej */
37 1.134 thorpej
38 1.134 thorpej /*
39 1.134 thorpej * Copyright (c) 2002-2003 Wasabi Systems, Inc.
40 1.12 chris * Copyright (c) 2001 Richard Earnshaw
41 1.119 chris * Copyright (c) 2001-2002 Christopher Gilbert
42 1.12 chris * All rights reserved.
43 1.12 chris *
44 1.12 chris * 1. Redistributions of source code must retain the above copyright
45 1.12 chris * notice, this list of conditions and the following disclaimer.
46 1.12 chris * 2. Redistributions in binary form must reproduce the above copyright
47 1.12 chris * notice, this list of conditions and the following disclaimer in the
48 1.12 chris * documentation and/or other materials provided with the distribution.
49 1.12 chris * 3. The name of the company nor the name of the author may be used to
50 1.12 chris * endorse or promote products derived from this software without specific
51 1.12 chris * prior written permission.
52 1.12 chris *
53 1.12 chris * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
54 1.12 chris * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
55 1.12 chris * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
56 1.12 chris * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
57 1.12 chris * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
58 1.12 chris * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
59 1.12 chris * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.12 chris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.12 chris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.12 chris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.12 chris * SUCH DAMAGE.
64 1.12 chris */
65 1.1 matt
66 1.1 matt /*-
67 1.1 matt * Copyright (c) 1999 The NetBSD Foundation, Inc.
68 1.1 matt * All rights reserved.
69 1.1 matt *
70 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
71 1.1 matt * by Charles M. Hannum.
72 1.1 matt *
73 1.1 matt * Redistribution and use in source and binary forms, with or without
74 1.1 matt * modification, are permitted provided that the following conditions
75 1.1 matt * are met:
76 1.1 matt * 1. Redistributions of source code must retain the above copyright
77 1.1 matt * notice, this list of conditions and the following disclaimer.
78 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
79 1.1 matt * notice, this list of conditions and the following disclaimer in the
80 1.1 matt * documentation and/or other materials provided with the distribution.
81 1.1 matt *
82 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
83 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
84 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
85 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
86 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
87 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
88 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
89 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
90 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
91 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
92 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
93 1.1 matt */
94 1.1 matt
95 1.1 matt /*
96 1.1 matt * Copyright (c) 1994-1998 Mark Brinicombe.
97 1.1 matt * Copyright (c) 1994 Brini.
98 1.1 matt * All rights reserved.
99 1.1 matt *
100 1.1 matt * This code is derived from software written for Brini by Mark Brinicombe
101 1.1 matt *
102 1.1 matt * Redistribution and use in source and binary forms, with or without
103 1.1 matt * modification, are permitted provided that the following conditions
104 1.1 matt * are met:
105 1.1 matt * 1. Redistributions of source code must retain the above copyright
106 1.1 matt * notice, this list of conditions and the following disclaimer.
107 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
108 1.1 matt * notice, this list of conditions and the following disclaimer in the
109 1.1 matt * documentation and/or other materials provided with the distribution.
110 1.1 matt * 3. All advertising materials mentioning features or use of this software
111 1.1 matt * must display the following acknowledgement:
112 1.1 matt * This product includes software developed by Mark Brinicombe.
113 1.1 matt * 4. The name of the author may not be used to endorse or promote products
114 1.1 matt * derived from this software without specific prior written permission.
115 1.1 matt *
116 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
117 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
118 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
119 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
120 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
121 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
122 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
123 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
124 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
125 1.1 matt *
126 1.1 matt * RiscBSD kernel project
127 1.1 matt *
128 1.1 matt * pmap.c
129 1.1 matt *
130 1.223 wiz * Machine dependent vm stuff
131 1.1 matt *
132 1.1 matt * Created : 20/09/94
133 1.1 matt */
134 1.1 matt
135 1.1 matt /*
136 1.174 matt * armv6 and VIPT cache support by 3am Software Foundry,
137 1.174 matt * Copyright (c) 2007 Microsoft
138 1.174 matt */
139 1.174 matt
140 1.174 matt /*
141 1.1 matt * Performance improvements, UVM changes, overhauls and part-rewrites
142 1.1 matt * were contributed by Neil A. Carson <neil (at) causality.com>.
143 1.1 matt */
144 1.1 matt
145 1.1 matt /*
146 1.134 thorpej * Overhauled again to speedup the pmap, use MMU Domains so that L1 tables
147 1.134 thorpej * can be shared, and re-work the KVM layout, by Steve Woodford of Wasabi
148 1.134 thorpej * Systems, Inc.
149 1.134 thorpej *
150 1.134 thorpej * There are still a few things outstanding at this time:
151 1.134 thorpej *
152 1.134 thorpej * - There are some unresolved issues for MP systems:
153 1.134 thorpej *
154 1.134 thorpej * o The L1 metadata needs a lock, or more specifically, some places
155 1.134 thorpej * need to acquire an exclusive lock when modifying L1 translation
156 1.134 thorpej * table entries.
157 1.134 thorpej *
158 1.134 thorpej * o When one cpu modifies an L1 entry, and that L1 table is also
159 1.134 thorpej * being used by another cpu, then the latter will need to be told
160 1.134 thorpej * that a tlb invalidation may be necessary. (But only if the old
161 1.134 thorpej * domain number in the L1 entry being over-written is currently
162 1.134 thorpej * the active domain on that cpu). I guess there are lots more tlb
163 1.134 thorpej * shootdown issues too...
164 1.134 thorpej *
165 1.256 matt * o If the vector_page is at 0x00000000 instead of in kernel VA space,
166 1.256 matt * then MP systems will lose big-time because of the MMU domain hack.
167 1.134 thorpej * The only way this can be solved (apart from moving the vector
168 1.134 thorpej * page to 0xffff0000) is to reserve the first 1MB of user address
169 1.134 thorpej * space for kernel use only. This would require re-linking all
170 1.134 thorpej * applications so that the text section starts above this 1MB
171 1.134 thorpej * boundary.
172 1.134 thorpej *
173 1.134 thorpej * o Tracking which VM space is resident in the cache/tlb has not yet
174 1.134 thorpej * been implemented for MP systems.
175 1.134 thorpej *
176 1.134 thorpej * o Finally, there is a pathological condition where two cpus running
177 1.134 thorpej * two separate processes (not lwps) which happen to share an L1
178 1.134 thorpej * can get into a fight over one or more L1 entries. This will result
179 1.134 thorpej * in a significant slow-down if both processes are in tight loops.
180 1.1 matt */
181 1.1 matt
182 1.1 matt /*
183 1.1 matt * Special compilation symbols
184 1.1 matt * PMAP_DEBUG - Build in pmap_debug_level code
185 1.1 matt */
186 1.134 thorpej
187 1.1 matt /* Include header files */
188 1.1 matt
189 1.134 thorpej #include "opt_cpuoptions.h"
190 1.1 matt #include "opt_pmap_debug.h"
191 1.1 matt #include "opt_ddb.h"
192 1.137 martin #include "opt_lockdebug.h"
193 1.137 martin #include "opt_multiprocessor.h"
194 1.1 matt
195 1.171 matt #include <sys/param.h>
196 1.1 matt #include <sys/types.h>
197 1.1 matt #include <sys/kernel.h>
198 1.1 matt #include <sys/systm.h>
199 1.1 matt #include <sys/proc.h>
200 1.10 chris #include <sys/pool.h>
201 1.225 para #include <sys/kmem.h>
202 1.16 chris #include <sys/cdefs.h>
203 1.171 matt #include <sys/cpu.h>
204 1.186 matt #include <sys/sysctl.h>
205 1.263 matt #include <sys/bus.h>
206 1.225 para
207 1.1 matt #include <uvm/uvm.h>
208 1.1 matt
209 1.263 matt #include <arm/locore.h>
210 1.32 thorpej #include <arm/arm32/katelib.h>
211 1.16 chris
212 1.267 matt __KERNEL_RCSID(0, "$NetBSD: pmap.c,v 1.267 2014/02/26 02:07:58 matt Exp $");
213 1.215 uebayasi
214 1.1 matt #ifdef PMAP_DEBUG
215 1.140 matt
216 1.140 matt /* XXX need to get rid of all refs to this */
217 1.134 thorpej int pmap_debug_level = 0;
218 1.17 chris
219 1.17 chris /*
220 1.17 chris * for switching to potentially finer grained debugging
221 1.17 chris */
222 1.17 chris #define PDB_FOLLOW 0x0001
223 1.17 chris #define PDB_INIT 0x0002
224 1.17 chris #define PDB_ENTER 0x0004
225 1.17 chris #define PDB_REMOVE 0x0008
226 1.17 chris #define PDB_CREATE 0x0010
227 1.17 chris #define PDB_PTPAGE 0x0020
228 1.48 chris #define PDB_GROWKERN 0x0040
229 1.17 chris #define PDB_BITS 0x0080
230 1.17 chris #define PDB_COLLECT 0x0100
231 1.17 chris #define PDB_PROTECT 0x0200
232 1.48 chris #define PDB_MAP_L1 0x0400
233 1.17 chris #define PDB_BOOTSTRAP 0x1000
234 1.17 chris #define PDB_PARANOIA 0x2000
235 1.17 chris #define PDB_WIRING 0x4000
236 1.17 chris #define PDB_PVDUMP 0x8000
237 1.134 thorpej #define PDB_VAC 0x10000
238 1.134 thorpej #define PDB_KENTER 0x20000
239 1.134 thorpej #define PDB_KREMOVE 0x40000
240 1.174 matt #define PDB_EXEC 0x80000
241 1.17 chris
242 1.134 thorpej int debugmap = 1;
243 1.134 thorpej int pmapdebug = 0;
244 1.17 chris #define NPDEBUG(_lev_,_stat_) \
245 1.17 chris if (pmapdebug & (_lev_)) \
246 1.17 chris ((_stat_))
247 1.17 chris
248 1.1 matt #else /* PMAP_DEBUG */
249 1.48 chris #define NPDEBUG(_lev_,_stat_) /* Nothing */
250 1.1 matt #endif /* PMAP_DEBUG */
251 1.1 matt
252 1.134 thorpej /*
253 1.134 thorpej * pmap_kernel() points here
254 1.134 thorpej */
255 1.192 pooka static struct pmap kernel_pmap_store;
256 1.193 pooka struct pmap *const kernel_pmap_ptr = &kernel_pmap_store;
257 1.241 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
258 1.241 matt int arm_poolpage_vmfreelist = VM_FREELIST_DEFAULT;
259 1.241 matt #endif
260 1.1 matt
261 1.10 chris /*
262 1.134 thorpej * Pool and cache that pmap structures are allocated from.
263 1.134 thorpej * We use a cache to avoid clearing the pm_l2[] array (1KB)
264 1.134 thorpej * in pmap_create().
265 1.134 thorpej */
266 1.168 ad static struct pool_cache pmap_cache;
267 1.134 thorpej static LIST_HEAD(, pmap) pmap_pmaps;
268 1.48 chris
269 1.48 chris /*
270 1.134 thorpej * Pool of PV structures
271 1.10 chris */
272 1.134 thorpej static struct pool pmap_pv_pool;
273 1.134 thorpej static void *pmap_bootstrap_pv_page_alloc(struct pool *, int);
274 1.134 thorpej static void pmap_bootstrap_pv_page_free(struct pool *, void *);
275 1.134 thorpej static struct pool_allocator pmap_bootstrap_pv_allocator = {
276 1.134 thorpej pmap_bootstrap_pv_page_alloc, pmap_bootstrap_pv_page_free
277 1.134 thorpej };
278 1.10 chris
279 1.134 thorpej /*
280 1.134 thorpej * Pool and cache of l2_dtable structures.
281 1.134 thorpej * We use a cache to avoid clearing the structures when they're
282 1.134 thorpej * allocated. (196 bytes)
283 1.134 thorpej */
284 1.134 thorpej static struct pool_cache pmap_l2dtable_cache;
285 1.134 thorpej static vaddr_t pmap_kernel_l2dtable_kva;
286 1.10 chris
287 1.111 thorpej /*
288 1.134 thorpej * Pool and cache of L2 page descriptors.
289 1.134 thorpej * We use a cache to avoid clearing the descriptor table
290 1.134 thorpej * when they're allocated. (1KB)
291 1.111 thorpej */
292 1.134 thorpej static struct pool_cache pmap_l2ptp_cache;
293 1.134 thorpej static vaddr_t pmap_kernel_l2ptp_kva;
294 1.134 thorpej static paddr_t pmap_kernel_l2ptp_phys;
295 1.111 thorpej
296 1.183 matt #ifdef PMAPCOUNTERS
297 1.174 matt #define PMAP_EVCNT_INITIALIZER(name) \
298 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap", name)
299 1.174 matt
300 1.174 matt #ifdef PMAP_CACHE_VIPT
301 1.194 matt static struct evcnt pmap_ev_vac_clean_one =
302 1.194 matt PMAP_EVCNT_INITIALIZER("clean page (1 color)");
303 1.194 matt static struct evcnt pmap_ev_vac_flush_one =
304 1.194 matt PMAP_EVCNT_INITIALIZER("flush page (1 color)");
305 1.194 matt static struct evcnt pmap_ev_vac_flush_lots =
306 1.194 matt PMAP_EVCNT_INITIALIZER("flush page (2+ colors)");
307 1.195 matt static struct evcnt pmap_ev_vac_flush_lots2 =
308 1.195 matt PMAP_EVCNT_INITIALIZER("flush page (2+ colors, kmpage)");
309 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_clean_one);
310 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_one);
311 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots);
312 1.195 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots2);
313 1.194 matt
314 1.174 matt static struct evcnt pmap_ev_vac_color_new =
315 1.174 matt PMAP_EVCNT_INITIALIZER("new page color");
316 1.174 matt static struct evcnt pmap_ev_vac_color_reuse =
317 1.174 matt PMAP_EVCNT_INITIALIZER("ok first page color");
318 1.174 matt static struct evcnt pmap_ev_vac_color_ok =
319 1.174 matt PMAP_EVCNT_INITIALIZER("ok page color");
320 1.182 matt static struct evcnt pmap_ev_vac_color_blind =
321 1.182 matt PMAP_EVCNT_INITIALIZER("blind page color");
322 1.174 matt static struct evcnt pmap_ev_vac_color_change =
323 1.174 matt PMAP_EVCNT_INITIALIZER("change page color");
324 1.174 matt static struct evcnt pmap_ev_vac_color_erase =
325 1.174 matt PMAP_EVCNT_INITIALIZER("erase page color");
326 1.174 matt static struct evcnt pmap_ev_vac_color_none =
327 1.174 matt PMAP_EVCNT_INITIALIZER("no page color");
328 1.174 matt static struct evcnt pmap_ev_vac_color_restore =
329 1.174 matt PMAP_EVCNT_INITIALIZER("restore page color");
330 1.174 matt
331 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_new);
332 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_reuse);
333 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_ok);
334 1.182 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_blind);
335 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_change);
336 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_erase);
337 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_none);
338 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_restore);
339 1.174 matt #endif
340 1.174 matt
341 1.174 matt static struct evcnt pmap_ev_mappings =
342 1.174 matt PMAP_EVCNT_INITIALIZER("pages mapped");
343 1.174 matt static struct evcnt pmap_ev_unmappings =
344 1.174 matt PMAP_EVCNT_INITIALIZER("pages unmapped");
345 1.174 matt static struct evcnt pmap_ev_remappings =
346 1.174 matt PMAP_EVCNT_INITIALIZER("pages remapped");
347 1.174 matt
348 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_mappings);
349 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_unmappings);
350 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_remappings);
351 1.174 matt
352 1.174 matt static struct evcnt pmap_ev_kernel_mappings =
353 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages mapped");
354 1.174 matt static struct evcnt pmap_ev_kernel_unmappings =
355 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages unmapped");
356 1.174 matt static struct evcnt pmap_ev_kernel_remappings =
357 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages remapped");
358 1.174 matt
359 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_mappings);
360 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_unmappings);
361 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_remappings);
362 1.174 matt
363 1.174 matt static struct evcnt pmap_ev_kenter_mappings =
364 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages mapped");
365 1.174 matt static struct evcnt pmap_ev_kenter_unmappings =
366 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages unmapped");
367 1.174 matt static struct evcnt pmap_ev_kenter_remappings =
368 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages remapped");
369 1.174 matt static struct evcnt pmap_ev_pt_mappings =
370 1.174 matt PMAP_EVCNT_INITIALIZER("page table pages mapped");
371 1.174 matt
372 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_mappings);
373 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_unmappings);
374 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_remappings);
375 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_pt_mappings);
376 1.174 matt
377 1.174 matt #ifdef PMAP_CACHE_VIPT
378 1.174 matt static struct evcnt pmap_ev_exec_mappings =
379 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages mapped");
380 1.174 matt static struct evcnt pmap_ev_exec_cached =
381 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages cached");
382 1.174 matt
383 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_mappings);
384 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_cached);
385 1.174 matt
386 1.174 matt static struct evcnt pmap_ev_exec_synced =
387 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced");
388 1.174 matt static struct evcnt pmap_ev_exec_synced_map =
389 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (MP)");
390 1.174 matt static struct evcnt pmap_ev_exec_synced_unmap =
391 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (UM)");
392 1.174 matt static struct evcnt pmap_ev_exec_synced_remap =
393 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (RM)");
394 1.174 matt static struct evcnt pmap_ev_exec_synced_clearbit =
395 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (DG)");
396 1.174 matt static struct evcnt pmap_ev_exec_synced_kremove =
397 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (KU)");
398 1.174 matt
399 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced);
400 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_map);
401 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_unmap);
402 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_remap);
403 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_clearbit);
404 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_kremove);
405 1.174 matt
406 1.174 matt static struct evcnt pmap_ev_exec_discarded_unmap =
407 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (UM)");
408 1.174 matt static struct evcnt pmap_ev_exec_discarded_zero =
409 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (ZP)");
410 1.174 matt static struct evcnt pmap_ev_exec_discarded_copy =
411 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (CP)");
412 1.174 matt static struct evcnt pmap_ev_exec_discarded_page_protect =
413 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (PP)");
414 1.174 matt static struct evcnt pmap_ev_exec_discarded_clearbit =
415 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (DG)");
416 1.174 matt static struct evcnt pmap_ev_exec_discarded_kremove =
417 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (KU)");
418 1.174 matt
419 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_unmap);
420 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_zero);
421 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_copy);
422 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_page_protect);
423 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_clearbit);
424 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_kremove);
425 1.174 matt #endif /* PMAP_CACHE_VIPT */
426 1.174 matt
427 1.174 matt static struct evcnt pmap_ev_updates = PMAP_EVCNT_INITIALIZER("updates");
428 1.174 matt static struct evcnt pmap_ev_collects = PMAP_EVCNT_INITIALIZER("collects");
429 1.174 matt static struct evcnt pmap_ev_activations = PMAP_EVCNT_INITIALIZER("activations");
430 1.174 matt
431 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_updates);
432 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_collects);
433 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_activations);
434 1.174 matt
435 1.174 matt #define PMAPCOUNT(x) ((void)(pmap_ev_##x.ev_count++))
436 1.174 matt #else
437 1.174 matt #define PMAPCOUNT(x) ((void)0)
438 1.174 matt #endif
439 1.174 matt
440 1.134 thorpej /*
441 1.134 thorpej * pmap copy/zero page, and mem(5) hook point
442 1.134 thorpej */
443 1.54 thorpej static pt_entry_t *csrc_pte, *cdst_pte;
444 1.54 thorpej static vaddr_t csrcp, cdstp;
445 1.183 matt vaddr_t memhook; /* used by mem.c */
446 1.189 matt kmutex_t memlock; /* used by mem.c */
447 1.191 matt void *zeropage; /* used by mem.c */
448 1.161 christos extern void *msgbufaddr;
449 1.186 matt int pmap_kmpages;
450 1.17 chris /*
451 1.134 thorpej * Flag to indicate if pmap_init() has done its thing
452 1.134 thorpej */
453 1.159 thorpej bool pmap_initialized;
454 1.134 thorpej
455 1.134 thorpej /*
456 1.134 thorpej * Misc. locking data structures
457 1.17 chris */
458 1.1 matt
459 1.134 thorpej #define pmap_acquire_pmap_lock(pm) \
460 1.134 thorpej do { \
461 1.134 thorpej if ((pm) != pmap_kernel()) \
462 1.222 rmind mutex_enter((pm)->pm_lock); \
463 1.134 thorpej } while (/*CONSTCOND*/0)
464 1.134 thorpej
465 1.134 thorpej #define pmap_release_pmap_lock(pm) \
466 1.134 thorpej do { \
467 1.134 thorpej if ((pm) != pmap_kernel()) \
468 1.222 rmind mutex_exit((pm)->pm_lock); \
469 1.134 thorpej } while (/*CONSTCOND*/0)
470 1.1 matt
471 1.33 chris
472 1.69 thorpej /*
473 1.134 thorpej * Metadata for L1 translation tables.
474 1.69 thorpej */
475 1.134 thorpej struct l1_ttable {
476 1.134 thorpej /* Entry on the L1 Table list */
477 1.134 thorpej SLIST_ENTRY(l1_ttable) l1_link;
478 1.1 matt
479 1.134 thorpej /* Entry on the L1 Least Recently Used list */
480 1.134 thorpej TAILQ_ENTRY(l1_ttable) l1_lru;
481 1.1 matt
482 1.134 thorpej /* Track how many domains are allocated from this L1 */
483 1.134 thorpej volatile u_int l1_domain_use_count;
484 1.1 matt
485 1.134 thorpej /*
486 1.134 thorpej * A free-list of domain numbers for this L1.
487 1.134 thorpej * We avoid using ffs() and a bitmap to track domains since ffs()
488 1.134 thorpej * is slow on ARM.
489 1.134 thorpej */
490 1.242 skrll uint8_t l1_domain_first;
491 1.242 skrll uint8_t l1_domain_free[PMAP_DOMAINS];
492 1.1 matt
493 1.134 thorpej /* Physical address of this L1 page table */
494 1.134 thorpej paddr_t l1_physaddr;
495 1.1 matt
496 1.134 thorpej /* KVA of this L1 page table */
497 1.134 thorpej pd_entry_t *l1_kva;
498 1.134 thorpej };
499 1.1 matt
500 1.134 thorpej /*
501 1.134 thorpej * Convert a virtual address into its L1 table index. That is, the
502 1.134 thorpej * index used to locate the L2 descriptor table pointer in an L1 table.
503 1.134 thorpej * This is basically used to index l1->l1_kva[].
504 1.134 thorpej *
505 1.134 thorpej * Each L2 descriptor table represents 1MB of VA space.
506 1.134 thorpej */
507 1.134 thorpej #define L1_IDX(va) (((vaddr_t)(va)) >> L1_S_SHIFT)
508 1.11 chris
509 1.17 chris /*
510 1.134 thorpej * L1 Page Tables are tracked using a Least Recently Used list.
511 1.134 thorpej * - New L1s are allocated from the HEAD.
512 1.134 thorpej * - Freed L1s are added to the TAIl.
513 1.134 thorpej * - Recently accessed L1s (where an 'access' is some change to one of
514 1.134 thorpej * the userland pmaps which owns this L1) are moved to the TAIL.
515 1.17 chris */
516 1.134 thorpej static TAILQ_HEAD(, l1_ttable) l1_lru_list;
517 1.226 matt static kmutex_t l1_lru_lock __cacheline_aligned;
518 1.17 chris
519 1.134 thorpej /*
520 1.134 thorpej * A list of all L1 tables
521 1.134 thorpej */
522 1.134 thorpej static SLIST_HEAD(, l1_ttable) l1_list;
523 1.17 chris
524 1.17 chris /*
525 1.134 thorpej * The l2_dtable tracks L2_BUCKET_SIZE worth of L1 slots.
526 1.134 thorpej *
527 1.134 thorpej * This is normally 16MB worth L2 page descriptors for any given pmap.
528 1.134 thorpej * Reference counts are maintained for L2 descriptors so they can be
529 1.134 thorpej * freed when empty.
530 1.17 chris */
531 1.134 thorpej struct l2_dtable {
532 1.134 thorpej /* The number of L2 page descriptors allocated to this l2_dtable */
533 1.134 thorpej u_int l2_occupancy;
534 1.17 chris
535 1.134 thorpej /* List of L2 page descriptors */
536 1.134 thorpej struct l2_bucket {
537 1.134 thorpej pt_entry_t *l2b_kva; /* KVA of L2 Descriptor Table */
538 1.134 thorpej paddr_t l2b_phys; /* Physical address of same */
539 1.134 thorpej u_short l2b_l1idx; /* This L2 table's L1 index */
540 1.134 thorpej u_short l2b_occupancy; /* How many active descriptors */
541 1.134 thorpej } l2_bucket[L2_BUCKET_SIZE];
542 1.17 chris };
543 1.17 chris
544 1.17 chris /*
545 1.134 thorpej * Given an L1 table index, calculate the corresponding l2_dtable index
546 1.134 thorpej * and bucket index within the l2_dtable.
547 1.17 chris */
548 1.134 thorpej #define L2_IDX(l1idx) (((l1idx) >> L2_BUCKET_LOG2) & \
549 1.134 thorpej (L2_SIZE - 1))
550 1.134 thorpej #define L2_BUCKET(l1idx) ((l1idx) & (L2_BUCKET_SIZE - 1))
551 1.17 chris
552 1.134 thorpej /*
553 1.134 thorpej * Given a virtual address, this macro returns the
554 1.134 thorpej * virtual address required to drop into the next L2 bucket.
555 1.134 thorpej */
556 1.134 thorpej #define L2_NEXT_BUCKET(va) (((va) & L1_S_FRAME) + L1_S_SIZE)
557 1.17 chris
558 1.17 chris /*
559 1.134 thorpej * L2 allocation.
560 1.17 chris */
561 1.134 thorpej #define pmap_alloc_l2_dtable() \
562 1.134 thorpej pool_cache_get(&pmap_l2dtable_cache, PR_NOWAIT)
563 1.134 thorpej #define pmap_free_l2_dtable(l2) \
564 1.134 thorpej pool_cache_put(&pmap_l2dtable_cache, (l2))
565 1.134 thorpej #define pmap_alloc_l2_ptp(pap) \
566 1.134 thorpej ((pt_entry_t *)pool_cache_get_paddr(&pmap_l2ptp_cache,\
567 1.134 thorpej PR_NOWAIT, (pap)))
568 1.1 matt
569 1.1 matt /*
570 1.134 thorpej * We try to map the page tables write-through, if possible. However, not
571 1.134 thorpej * all CPUs have a write-through cache mode, so on those we have to sync
572 1.134 thorpej * the cache when we frob page tables.
573 1.113 thorpej *
574 1.134 thorpej * We try to evaluate this at compile time, if possible. However, it's
575 1.134 thorpej * not always possible to do that, hence this run-time var.
576 1.134 thorpej */
577 1.134 thorpej int pmap_needs_pte_sync;
578 1.113 thorpej
579 1.113 thorpej /*
580 1.134 thorpej * Real definition of pv_entry.
581 1.113 thorpej */
582 1.134 thorpej struct pv_entry {
583 1.183 matt SLIST_ENTRY(pv_entry) pv_link; /* next pv_entry */
584 1.134 thorpej pmap_t pv_pmap; /* pmap where mapping lies */
585 1.134 thorpej vaddr_t pv_va; /* virtual address for mapping */
586 1.134 thorpej u_int pv_flags; /* flags */
587 1.134 thorpej };
588 1.113 thorpej
589 1.113 thorpej /*
590 1.134 thorpej * Macro to determine if a mapping might be resident in the
591 1.134 thorpej * instruction cache and/or TLB
592 1.17 chris */
593 1.253 matt #if ARM_MMU_V7 > 0
594 1.253 matt /*
595 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to be filled even if
596 1.253 matt * there are no explicit accesses, so there may be always be TLB entries to
597 1.253 matt * flush. If we used ASIDs then this would not be a problem.
598 1.253 matt */
599 1.253 matt #define PV_BEEN_EXECD(f) (((f) & PVF_EXEC) == PVF_EXEC)
600 1.253 matt #else
601 1.134 thorpej #define PV_BEEN_EXECD(f) (((f) & (PVF_REF | PVF_EXEC)) == (PVF_REF | PVF_EXEC))
602 1.253 matt #endif
603 1.174 matt #define PV_IS_EXEC_P(f) (((f) & PVF_EXEC) != 0)
604 1.17 chris
605 1.17 chris /*
606 1.134 thorpej * Macro to determine if a mapping might be resident in the
607 1.134 thorpej * data cache and/or TLB
608 1.1 matt */
609 1.253 matt #if ARM_MMU_V7 > 0
610 1.253 matt /*
611 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to be filled even if
612 1.253 matt * there are no explicit accesses, so there may be always be TLB entries to
613 1.253 matt * flush. If we used ASIDs then this would not be a problem.
614 1.253 matt */
615 1.253 matt #define PV_BEEN_REFD(f) (1)
616 1.253 matt #else
617 1.134 thorpej #define PV_BEEN_REFD(f) (((f) & PVF_REF) != 0)
618 1.253 matt #endif
619 1.1 matt
620 1.1 matt /*
621 1.134 thorpej * Local prototypes
622 1.1 matt */
623 1.134 thorpej static int pmap_set_pt_cache_mode(pd_entry_t *, vaddr_t);
624 1.134 thorpej static void pmap_alloc_specials(vaddr_t *, int, vaddr_t *,
625 1.134 thorpej pt_entry_t **);
626 1.159 thorpej static bool pmap_is_current(pmap_t);
627 1.159 thorpej static bool pmap_is_cached(pmap_t);
628 1.215 uebayasi static void pmap_enter_pv(struct vm_page_md *, paddr_t, struct pv_entry *,
629 1.134 thorpej pmap_t, vaddr_t, u_int);
630 1.215 uebayasi static struct pv_entry *pmap_find_pv(struct vm_page_md *, pmap_t, vaddr_t);
631 1.215 uebayasi static struct pv_entry *pmap_remove_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
632 1.215 uebayasi static u_int pmap_modify_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t,
633 1.134 thorpej u_int, u_int);
634 1.17 chris
635 1.134 thorpej static void pmap_pinit(pmap_t);
636 1.134 thorpej static int pmap_pmap_ctor(void *, void *, int);
637 1.17 chris
638 1.134 thorpej static void pmap_alloc_l1(pmap_t);
639 1.134 thorpej static void pmap_free_l1(pmap_t);
640 1.134 thorpej static void pmap_use_l1(pmap_t);
641 1.17 chris
642 1.134 thorpej static struct l2_bucket *pmap_get_l2_bucket(pmap_t, vaddr_t);
643 1.134 thorpej static struct l2_bucket *pmap_alloc_l2_bucket(pmap_t, vaddr_t);
644 1.134 thorpej static void pmap_free_l2_bucket(pmap_t, struct l2_bucket *, u_int);
645 1.134 thorpej static int pmap_l2ptp_ctor(void *, void *, int);
646 1.134 thorpej static int pmap_l2dtable_ctor(void *, void *, int);
647 1.51 chris
648 1.215 uebayasi static void pmap_vac_me_harder(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
649 1.174 matt #ifdef PMAP_CACHE_VIVT
650 1.215 uebayasi static void pmap_vac_me_kpmap(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
651 1.215 uebayasi static void pmap_vac_me_user(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
652 1.174 matt #endif
653 1.17 chris
654 1.215 uebayasi static void pmap_clearbit(struct vm_page_md *, paddr_t, u_int);
655 1.174 matt #ifdef PMAP_CACHE_VIVT
656 1.159 thorpej static int pmap_clean_page(struct pv_entry *, bool);
657 1.174 matt #endif
658 1.174 matt #ifdef PMAP_CACHE_VIPT
659 1.215 uebayasi static void pmap_syncicache_page(struct vm_page_md *, paddr_t);
660 1.194 matt enum pmap_flush_op {
661 1.194 matt PMAP_FLUSH_PRIMARY,
662 1.194 matt PMAP_FLUSH_SECONDARY,
663 1.194 matt PMAP_CLEAN_PRIMARY
664 1.194 matt };
665 1.215 uebayasi static void pmap_flush_page(struct vm_page_md *, paddr_t, enum pmap_flush_op);
666 1.174 matt #endif
667 1.215 uebayasi static void pmap_page_remove(struct vm_page_md *, paddr_t);
668 1.17 chris
669 1.134 thorpej static void pmap_init_l1(struct l1_ttable *, pd_entry_t *);
670 1.134 thorpej static vaddr_t kernel_pt_lookup(paddr_t);
671 1.17 chris
672 1.17 chris
673 1.17 chris /*
674 1.134 thorpej * Misc variables
675 1.134 thorpej */
676 1.134 thorpej vaddr_t virtual_avail;
677 1.134 thorpej vaddr_t virtual_end;
678 1.134 thorpej vaddr_t pmap_curmaxkvaddr;
679 1.17 chris
680 1.196 nonaka paddr_t avail_start;
681 1.196 nonaka paddr_t avail_end;
682 1.17 chris
683 1.174 matt pv_addrqh_t pmap_boot_freeq = SLIST_HEAD_INITIALIZER(&pmap_boot_freeq);
684 1.174 matt pv_addr_t kernelpages;
685 1.174 matt pv_addr_t kernel_l1pt;
686 1.174 matt pv_addr_t systempage;
687 1.17 chris
688 1.134 thorpej /* Function to set the debug level of the pmap code */
689 1.17 chris
690 1.134 thorpej #ifdef PMAP_DEBUG
691 1.134 thorpej void
692 1.134 thorpej pmap_debug(int level)
693 1.134 thorpej {
694 1.134 thorpej pmap_debug_level = level;
695 1.134 thorpej printf("pmap_debug: level=%d\n", pmap_debug_level);
696 1.1 matt }
697 1.134 thorpej #endif /* PMAP_DEBUG */
698 1.1 matt
699 1.251 matt #ifdef PMAP_CACHE_VIPT
700 1.251 matt #define PMAP_VALIDATE_MD_PAGE(md) \
701 1.251 matt KASSERTMSG(arm_cache_prefer_mask == 0 || (((md)->pvh_attrs & PVF_WRITE) == 0) == ((md)->urw_mappings + (md)->krw_mappings == 0), \
702 1.251 matt "(md) %p: attrs=%#x urw=%u krw=%u", (md), \
703 1.251 matt (md)->pvh_attrs, (md)->urw_mappings, (md)->krw_mappings);
704 1.251 matt #endif /* PMAP_CACHE_VIPT */
705 1.1 matt /*
706 1.134 thorpej * A bunch of routines to conditionally flush the caches/TLB depending
707 1.134 thorpej * on whether the specified pmap actually needs to be flushed at any
708 1.134 thorpej * given time.
709 1.1 matt */
710 1.157 perry static inline void
711 1.259 matt pmap_tlb_flush_SE(pmap_t pm, vaddr_t va, u_int flags)
712 1.134 thorpej {
713 1.259 matt if (pm->pm_cstate.cs_tlb_id != 0) {
714 1.259 matt if (PV_BEEN_EXECD(flags)) {
715 1.259 matt cpu_tlb_flushID_SE(va);
716 1.259 matt } else if (PV_BEEN_REFD(flags)) {
717 1.259 matt cpu_tlb_flushD_SE(va);
718 1.259 matt }
719 1.259 matt }
720 1.1 matt }
721 1.1 matt
722 1.157 perry static inline void
723 1.134 thorpej pmap_tlb_flushID(pmap_t pm)
724 1.1 matt {
725 1.134 thorpej if (pm->pm_cstate.cs_tlb_id) {
726 1.134 thorpej cpu_tlb_flushID();
727 1.253 matt #if ARM_MMU_V7 == 0
728 1.253 matt /*
729 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to
730 1.253 matt * be filled even if there are no explicit accesses, so there
731 1.253 matt * may be always be TLB entries to flush. If we used ASIDs
732 1.253 matt * then it would not be a problem.
733 1.253 matt * This is not true for other CPUs.
734 1.253 matt */
735 1.134 thorpej pm->pm_cstate.cs_tlb = 0;
736 1.259 matt #endif /* ARM_MMU_V7 */
737 1.1 matt }
738 1.134 thorpej }
739 1.1 matt
740 1.157 perry static inline void
741 1.134 thorpej pmap_tlb_flushD(pmap_t pm)
742 1.134 thorpej {
743 1.134 thorpej if (pm->pm_cstate.cs_tlb_d) {
744 1.134 thorpej cpu_tlb_flushD();
745 1.253 matt #if ARM_MMU_V7 == 0
746 1.253 matt /*
747 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to
748 1.253 matt * be filled even if there are no explicit accesses, so there
749 1.253 matt * may be always be TLB entries to flush. If we used ASIDs
750 1.253 matt * then it would not be a problem.
751 1.253 matt * This is not true for other CPUs.
752 1.253 matt */
753 1.134 thorpej pm->pm_cstate.cs_tlb_d = 0;
754 1.260 matt #endif /* ARM_MMU_V7 */
755 1.1 matt }
756 1.1 matt }
757 1.1 matt
758 1.174 matt #ifdef PMAP_CACHE_VIVT
759 1.157 perry static inline void
760 1.259 matt pmap_cache_wbinv_page(pmap_t pm, vaddr_t va, bool do_inv, u_int flags)
761 1.17 chris {
762 1.259 matt if (PV_BEEN_EXECD(flags) && pm->pm_cstate.cs_cache_id) {
763 1.259 matt cpu_idcache_wbinv_range(va, PAGE_SIZE);
764 1.259 matt } else if (PV_BEEN_REFD(flags) && pm->pm_cstate.cs_cache_d) {
765 1.134 thorpej if (do_inv) {
766 1.259 matt if (flags & PVF_WRITE)
767 1.259 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
768 1.134 thorpej else
769 1.259 matt cpu_dcache_inv_range(va, PAGE_SIZE);
770 1.259 matt } else if (flags & PVF_WRITE) {
771 1.259 matt cpu_dcache_wb_range(va, PAGE_SIZE);
772 1.259 matt }
773 1.1 matt }
774 1.134 thorpej }
775 1.1 matt
776 1.157 perry static inline void
777 1.259 matt pmap_cache_wbinv_all(pmap_t pm, u_int flags)
778 1.134 thorpej {
779 1.259 matt if (PV_BEEN_EXECD(flags)) {
780 1.259 matt if (pm->pm_cstate.cs_cache_id) {
781 1.259 matt cpu_idcache_wbinv_all();
782 1.259 matt pm->pm_cstate.cs_cache = 0;
783 1.259 matt }
784 1.259 matt } else if (pm->pm_cstate.cs_cache_d) {
785 1.134 thorpej cpu_dcache_wbinv_all();
786 1.134 thorpej pm->pm_cstate.cs_cache_d = 0;
787 1.134 thorpej }
788 1.134 thorpej }
789 1.174 matt #endif /* PMAP_CACHE_VIVT */
790 1.1 matt
791 1.258 matt static inline uint8_t
792 1.258 matt pmap_domain(pmap_t pm)
793 1.258 matt {
794 1.258 matt return pm->pm_domain;
795 1.258 matt }
796 1.258 matt
797 1.258 matt static inline pd_entry_t *
798 1.258 matt pmap_l1_kva(pmap_t pm)
799 1.258 matt {
800 1.258 matt return pm->pm_l1->l1_kva;
801 1.258 matt }
802 1.258 matt
803 1.159 thorpej static inline bool
804 1.134 thorpej pmap_is_current(pmap_t pm)
805 1.1 matt {
806 1.17 chris
807 1.182 matt if (pm == pmap_kernel() || curproc->p_vmspace->vm_map.pmap == pm)
808 1.174 matt return true;
809 1.1 matt
810 1.174 matt return false;
811 1.134 thorpej }
812 1.1 matt
813 1.159 thorpej static inline bool
814 1.134 thorpej pmap_is_cached(pmap_t pm)
815 1.134 thorpej {
816 1.17 chris
817 1.267 matt struct cpu_info * const ci = curcpu();
818 1.267 matt if (pm == pmap_kernel() || ci->ci_pmap_lastuser == NULL ||
819 1.267 matt ci->ci_pmap_lastuser == pm)
820 1.160 thorpej return (true);
821 1.17 chris
822 1.174 matt return false;
823 1.134 thorpej }
824 1.1 matt
825 1.134 thorpej /*
826 1.134 thorpej * PTE_SYNC_CURRENT:
827 1.134 thorpej *
828 1.134 thorpej * Make sure the pte is written out to RAM.
829 1.134 thorpej * We need to do this for one of two cases:
830 1.134 thorpej * - We're dealing with the kernel pmap
831 1.134 thorpej * - There is no pmap active in the cache/tlb.
832 1.134 thorpej * - The specified pmap is 'active' in the cache/tlb.
833 1.134 thorpej */
834 1.134 thorpej #ifdef PMAP_INCLUDE_PTE_SYNC
835 1.134 thorpej #define PTE_SYNC_CURRENT(pm, ptep) \
836 1.134 thorpej do { \
837 1.134 thorpej if (PMAP_NEEDS_PTE_SYNC && \
838 1.134 thorpej pmap_is_cached(pm)) \
839 1.134 thorpej PTE_SYNC(ptep); \
840 1.134 thorpej } while (/*CONSTCOND*/0)
841 1.134 thorpej #else
842 1.134 thorpej #define PTE_SYNC_CURRENT(pm, ptep) /* nothing */
843 1.134 thorpej #endif
844 1.1 matt
845 1.1 matt /*
846 1.17 chris * main pv_entry manipulation functions:
847 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page list
848 1.249 skrll * pmap_remove_pv: remove a mapping from a vm_page list
849 1.17 chris *
850 1.17 chris * NOTE: pmap_enter_pv expects to lock the pvh itself
851 1.250 skrll * pmap_remove_pv expects the caller to lock the pvh before calling
852 1.17 chris */
853 1.17 chris
854 1.17 chris /*
855 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page lst
856 1.17 chris *
857 1.17 chris * => caller should hold the proper lock on pmap_main_lock
858 1.17 chris * => caller should have pmap locked
859 1.49 thorpej * => we will gain the lock on the vm_page and allocate the new pv_entry
860 1.17 chris * => caller should adjust ptp's wire_count before calling
861 1.17 chris * => caller should not adjust pmap's wire_count
862 1.17 chris */
863 1.134 thorpej static void
864 1.215 uebayasi pmap_enter_pv(struct vm_page_md *md, paddr_t pa, struct pv_entry *pv, pmap_t pm,
865 1.134 thorpej vaddr_t va, u_int flags)
866 1.134 thorpej {
867 1.182 matt struct pv_entry **pvp;
868 1.17 chris
869 1.134 thorpej NPDEBUG(PDB_PVDUMP,
870 1.215 uebayasi printf("pmap_enter_pv: pm %p, md %p, flags 0x%x\n", pm, md, flags));
871 1.134 thorpej
872 1.205 uebayasi pv->pv_pmap = pm;
873 1.205 uebayasi pv->pv_va = va;
874 1.205 uebayasi pv->pv_flags = flags;
875 1.134 thorpej
876 1.215 uebayasi pvp = &SLIST_FIRST(&md->pvh_list);
877 1.182 matt #ifdef PMAP_CACHE_VIPT
878 1.182 matt /*
879 1.185 matt * Insert unmanaged entries, writeable first, at the head of
880 1.185 matt * the pv list.
881 1.182 matt */
882 1.182 matt if (__predict_true((flags & PVF_KENTRY) == 0)) {
883 1.182 matt while (*pvp != NULL && (*pvp)->pv_flags & PVF_KENTRY)
884 1.183 matt pvp = &SLIST_NEXT(*pvp, pv_link);
885 1.185 matt } else if ((flags & PVF_WRITE) == 0) {
886 1.185 matt while (*pvp != NULL && (*pvp)->pv_flags & PVF_WRITE)
887 1.185 matt pvp = &SLIST_NEXT(*pvp, pv_link);
888 1.182 matt }
889 1.182 matt #endif
890 1.205 uebayasi SLIST_NEXT(pv, pv_link) = *pvp; /* add to ... */
891 1.205 uebayasi *pvp = pv; /* ... locked list */
892 1.215 uebayasi md->pvh_attrs |= flags & (PVF_REF | PVF_MOD);
893 1.183 matt #ifdef PMAP_CACHE_VIPT
894 1.205 uebayasi if ((pv->pv_flags & PVF_KWRITE) == PVF_KWRITE)
895 1.215 uebayasi md->pvh_attrs |= PVF_KMOD;
896 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
897 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
898 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
899 1.183 matt #endif
900 1.134 thorpej if (pm == pmap_kernel()) {
901 1.174 matt PMAPCOUNT(kernel_mappings);
902 1.134 thorpej if (flags & PVF_WRITE)
903 1.215 uebayasi md->krw_mappings++;
904 1.134 thorpej else
905 1.215 uebayasi md->kro_mappings++;
906 1.206 uebayasi } else {
907 1.206 uebayasi if (flags & PVF_WRITE)
908 1.215 uebayasi md->urw_mappings++;
909 1.206 uebayasi else
910 1.215 uebayasi md->uro_mappings++;
911 1.206 uebayasi }
912 1.174 matt
913 1.174 matt #ifdef PMAP_CACHE_VIPT
914 1.174 matt /*
915 1.251 matt * Even though pmap_vac_me_harder will set PVF_WRITE for us,
916 1.251 matt * do it here as well to keep the mappings & KVF_WRITE consistent.
917 1.251 matt */
918 1.251 matt if (arm_cache_prefer_mask != 0 && (flags & PVF_WRITE) != 0) {
919 1.251 matt md->pvh_attrs |= PVF_WRITE;
920 1.251 matt }
921 1.251 matt /*
922 1.174 matt * If this is an exec mapping and its the first exec mapping
923 1.174 matt * for this page, make sure to sync the I-cache.
924 1.174 matt */
925 1.174 matt if (PV_IS_EXEC_P(flags)) {
926 1.215 uebayasi if (!PV_IS_EXEC_P(md->pvh_attrs)) {
927 1.215 uebayasi pmap_syncicache_page(md, pa);
928 1.174 matt PMAPCOUNT(exec_synced_map);
929 1.174 matt }
930 1.174 matt PMAPCOUNT(exec_mappings);
931 1.174 matt }
932 1.174 matt #endif
933 1.174 matt
934 1.174 matt PMAPCOUNT(mappings);
935 1.134 thorpej
936 1.205 uebayasi if (pv->pv_flags & PVF_WIRED)
937 1.134 thorpej ++pm->pm_stats.wired_count;
938 1.17 chris }
939 1.17 chris
940 1.17 chris /*
941 1.134 thorpej *
942 1.134 thorpej * pmap_find_pv: Find a pv entry
943 1.134 thorpej *
944 1.134 thorpej * => caller should hold lock on vm_page
945 1.134 thorpej */
946 1.157 perry static inline struct pv_entry *
947 1.215 uebayasi pmap_find_pv(struct vm_page_md *md, pmap_t pm, vaddr_t va)
948 1.134 thorpej {
949 1.134 thorpej struct pv_entry *pv;
950 1.134 thorpej
951 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
952 1.134 thorpej if (pm == pv->pv_pmap && va == pv->pv_va)
953 1.134 thorpej break;
954 1.134 thorpej }
955 1.134 thorpej
956 1.134 thorpej return (pv);
957 1.134 thorpej }
958 1.134 thorpej
959 1.134 thorpej /*
960 1.134 thorpej * pmap_remove_pv: try to remove a mapping from a pv_list
961 1.17 chris *
962 1.17 chris * => caller should hold proper lock on pmap_main_lock
963 1.17 chris * => pmap should be locked
964 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
965 1.17 chris * => caller should adjust ptp's wire_count and free PTP if needed
966 1.17 chris * => caller should NOT adjust pmap's wire_count
967 1.205 uebayasi * => we return the removed pv
968 1.17 chris */
969 1.134 thorpej static struct pv_entry *
970 1.215 uebayasi pmap_remove_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
971 1.17 chris {
972 1.205 uebayasi struct pv_entry *pv, **prevptr;
973 1.17 chris
974 1.134 thorpej NPDEBUG(PDB_PVDUMP,
975 1.215 uebayasi printf("pmap_remove_pv: pm %p, md %p, va 0x%08lx\n", pm, md, va));
976 1.134 thorpej
977 1.215 uebayasi prevptr = &SLIST_FIRST(&md->pvh_list); /* prev pv_entry ptr */
978 1.205 uebayasi pv = *prevptr;
979 1.134 thorpej
980 1.205 uebayasi while (pv) {
981 1.205 uebayasi if (pv->pv_pmap == pm && pv->pv_va == va) { /* match? */
982 1.215 uebayasi NPDEBUG(PDB_PVDUMP, printf("pmap_remove_pv: pm %p, md "
983 1.215 uebayasi "%p, flags 0x%x\n", pm, md, pv->pv_flags));
984 1.205 uebayasi if (pv->pv_flags & PVF_WIRED) {
985 1.156 scw --pm->pm_stats.wired_count;
986 1.156 scw }
987 1.205 uebayasi *prevptr = SLIST_NEXT(pv, pv_link); /* remove it! */
988 1.134 thorpej if (pm == pmap_kernel()) {
989 1.174 matt PMAPCOUNT(kernel_unmappings);
990 1.205 uebayasi if (pv->pv_flags & PVF_WRITE)
991 1.215 uebayasi md->krw_mappings--;
992 1.134 thorpej else
993 1.215 uebayasi md->kro_mappings--;
994 1.206 uebayasi } else {
995 1.206 uebayasi if (pv->pv_flags & PVF_WRITE)
996 1.215 uebayasi md->urw_mappings--;
997 1.206 uebayasi else
998 1.215 uebayasi md->uro_mappings--;
999 1.206 uebayasi }
1000 1.174 matt
1001 1.174 matt PMAPCOUNT(unmappings);
1002 1.174 matt #ifdef PMAP_CACHE_VIPT
1003 1.205 uebayasi if (!(pv->pv_flags & PVF_WRITE))
1004 1.174 matt break;
1005 1.174 matt /*
1006 1.174 matt * If this page has had an exec mapping, then if
1007 1.174 matt * this was the last mapping, discard the contents,
1008 1.174 matt * otherwise sync the i-cache for this page.
1009 1.174 matt */
1010 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
1011 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
1012 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
1013 1.174 matt PMAPCOUNT(exec_discarded_unmap);
1014 1.174 matt } else {
1015 1.215 uebayasi pmap_syncicache_page(md, pa);
1016 1.174 matt PMAPCOUNT(exec_synced_unmap);
1017 1.174 matt }
1018 1.174 matt }
1019 1.174 matt #endif /* PMAP_CACHE_VIPT */
1020 1.17 chris break;
1021 1.17 chris }
1022 1.205 uebayasi prevptr = &SLIST_NEXT(pv, pv_link); /* previous pointer */
1023 1.205 uebayasi pv = *prevptr; /* advance */
1024 1.17 chris }
1025 1.134 thorpej
1026 1.182 matt #ifdef PMAP_CACHE_VIPT
1027 1.182 matt /*
1028 1.185 matt * If we no longer have a WRITEABLE KENTRY at the head of list,
1029 1.185 matt * clear the KMOD attribute from the page.
1030 1.185 matt */
1031 1.215 uebayasi if (SLIST_FIRST(&md->pvh_list) == NULL
1032 1.215 uebayasi || (SLIST_FIRST(&md->pvh_list)->pv_flags & PVF_KWRITE) != PVF_KWRITE)
1033 1.215 uebayasi md->pvh_attrs &= ~PVF_KMOD;
1034 1.185 matt
1035 1.185 matt /*
1036 1.182 matt * If this was a writeable page and there are no more writeable
1037 1.183 matt * mappings (ignoring KMPAGE), clear the WRITE flag and writeback
1038 1.183 matt * the contents to memory.
1039 1.182 matt */
1040 1.251 matt if (arm_cache_prefer_mask != 0) {
1041 1.251 matt if (md->krw_mappings + md->urw_mappings == 0)
1042 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
1043 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
1044 1.251 matt }
1045 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1046 1.182 matt #endif /* PMAP_CACHE_VIPT */
1047 1.182 matt
1048 1.205 uebayasi return(pv); /* return removed pv */
1049 1.17 chris }
1050 1.17 chris
1051 1.17 chris /*
1052 1.17 chris *
1053 1.17 chris * pmap_modify_pv: Update pv flags
1054 1.17 chris *
1055 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
1056 1.17 chris * => caller should NOT adjust pmap's wire_count
1057 1.29 rearnsha * => caller must call pmap_vac_me_harder() if writable status of a page
1058 1.29 rearnsha * may have changed.
1059 1.17 chris * => we return the old flags
1060 1.17 chris *
1061 1.1 matt * Modify a physical-virtual mapping in the pv table
1062 1.1 matt */
1063 1.134 thorpej static u_int
1064 1.215 uebayasi pmap_modify_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va,
1065 1.134 thorpej u_int clr_mask, u_int set_mask)
1066 1.1 matt {
1067 1.1 matt struct pv_entry *npv;
1068 1.1 matt u_int flags, oflags;
1069 1.1 matt
1070 1.185 matt KASSERT((clr_mask & PVF_KENTRY) == 0);
1071 1.185 matt KASSERT((set_mask & PVF_KENTRY) == 0);
1072 1.185 matt
1073 1.215 uebayasi if ((npv = pmap_find_pv(md, pm, va)) == NULL)
1074 1.134 thorpej return (0);
1075 1.134 thorpej
1076 1.134 thorpej NPDEBUG(PDB_PVDUMP,
1077 1.215 uebayasi printf("pmap_modify_pv: pm %p, md %p, clr 0x%x, set 0x%x, flags 0x%x\n", pm, md, clr_mask, set_mask, npv->pv_flags));
1078 1.134 thorpej
1079 1.1 matt /*
1080 1.1 matt * There is at least one VA mapping this page.
1081 1.1 matt */
1082 1.1 matt
1083 1.183 matt if (clr_mask & (PVF_REF | PVF_MOD)) {
1084 1.215 uebayasi md->pvh_attrs |= set_mask & (PVF_REF | PVF_MOD);
1085 1.183 matt #ifdef PMAP_CACHE_VIPT
1086 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
1087 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1088 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1089 1.183 matt #endif
1090 1.183 matt }
1091 1.134 thorpej
1092 1.134 thorpej oflags = npv->pv_flags;
1093 1.134 thorpej npv->pv_flags = flags = (oflags & ~clr_mask) | set_mask;
1094 1.134 thorpej
1095 1.134 thorpej if ((flags ^ oflags) & PVF_WIRED) {
1096 1.134 thorpej if (flags & PVF_WIRED)
1097 1.134 thorpej ++pm->pm_stats.wired_count;
1098 1.134 thorpej else
1099 1.134 thorpej --pm->pm_stats.wired_count;
1100 1.134 thorpej }
1101 1.134 thorpej
1102 1.134 thorpej if ((flags ^ oflags) & PVF_WRITE) {
1103 1.134 thorpej if (pm == pmap_kernel()) {
1104 1.134 thorpej if (flags & PVF_WRITE) {
1105 1.215 uebayasi md->krw_mappings++;
1106 1.215 uebayasi md->kro_mappings--;
1107 1.134 thorpej } else {
1108 1.215 uebayasi md->kro_mappings++;
1109 1.215 uebayasi md->krw_mappings--;
1110 1.1 matt }
1111 1.134 thorpej } else {
1112 1.206 uebayasi if (flags & PVF_WRITE) {
1113 1.215 uebayasi md->urw_mappings++;
1114 1.215 uebayasi md->uro_mappings--;
1115 1.206 uebayasi } else {
1116 1.215 uebayasi md->uro_mappings++;
1117 1.215 uebayasi md->urw_mappings--;
1118 1.206 uebayasi }
1119 1.1 matt }
1120 1.1 matt }
1121 1.174 matt #ifdef PMAP_CACHE_VIPT
1122 1.251 matt if (arm_cache_prefer_mask != 0) {
1123 1.251 matt if (md->urw_mappings + md->krw_mappings == 0) {
1124 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
1125 1.251 matt } else {
1126 1.251 matt md->pvh_attrs |= PVF_WRITE;
1127 1.251 matt }
1128 1.247 matt }
1129 1.174 matt /*
1130 1.174 matt * We have two cases here: the first is from enter_pv (new exec
1131 1.174 matt * page), the second is a combined pmap_remove_pv/pmap_enter_pv.
1132 1.174 matt * Since in latter, pmap_enter_pv won't do anything, we just have
1133 1.174 matt * to do what pmap_remove_pv would do.
1134 1.174 matt */
1135 1.215 uebayasi if ((PV_IS_EXEC_P(flags) && !PV_IS_EXEC_P(md->pvh_attrs))
1136 1.215 uebayasi || (PV_IS_EXEC_P(md->pvh_attrs)
1137 1.174 matt || (!(flags & PVF_WRITE) && (oflags & PVF_WRITE)))) {
1138 1.215 uebayasi pmap_syncicache_page(md, pa);
1139 1.174 matt PMAPCOUNT(exec_synced_remap);
1140 1.174 matt }
1141 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1142 1.174 matt #endif
1143 1.174 matt
1144 1.174 matt PMAPCOUNT(remappings);
1145 1.134 thorpej
1146 1.134 thorpej return (oflags);
1147 1.1 matt }
1148 1.1 matt
1149 1.134 thorpej /*
1150 1.134 thorpej * Allocate an L1 translation table for the specified pmap.
1151 1.134 thorpej * This is called at pmap creation time.
1152 1.134 thorpej */
1153 1.134 thorpej static void
1154 1.134 thorpej pmap_alloc_l1(pmap_t pm)
1155 1.1 matt {
1156 1.134 thorpej struct l1_ttable *l1;
1157 1.242 skrll uint8_t domain;
1158 1.134 thorpej
1159 1.134 thorpej /*
1160 1.134 thorpej * Remove the L1 at the head of the LRU list
1161 1.134 thorpej */
1162 1.226 matt mutex_spin_enter(&l1_lru_lock);
1163 1.134 thorpej l1 = TAILQ_FIRST(&l1_lru_list);
1164 1.134 thorpej KDASSERT(l1 != NULL);
1165 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1166 1.1 matt
1167 1.134 thorpej /*
1168 1.134 thorpej * Pick the first available domain number, and update
1169 1.134 thorpej * the link to the next number.
1170 1.134 thorpej */
1171 1.134 thorpej domain = l1->l1_domain_first;
1172 1.134 thorpej l1->l1_domain_first = l1->l1_domain_free[domain];
1173 1.115 thorpej
1174 1.134 thorpej /*
1175 1.134 thorpej * If there are still free domain numbers in this L1,
1176 1.134 thorpej * put it back on the TAIL of the LRU list.
1177 1.134 thorpej */
1178 1.134 thorpej if (++l1->l1_domain_use_count < PMAP_DOMAINS)
1179 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1180 1.1 matt
1181 1.226 matt mutex_spin_exit(&l1_lru_lock);
1182 1.1 matt
1183 1.134 thorpej /*
1184 1.134 thorpej * Fix up the relevant bits in the pmap structure
1185 1.134 thorpej */
1186 1.134 thorpej pm->pm_l1 = l1;
1187 1.230 matt pm->pm_domain = domain + 1;
1188 1.1 matt }
1189 1.1 matt
1190 1.1 matt /*
1191 1.134 thorpej * Free an L1 translation table.
1192 1.134 thorpej * This is called at pmap destruction time.
1193 1.1 matt */
1194 1.134 thorpej static void
1195 1.134 thorpej pmap_free_l1(pmap_t pm)
1196 1.1 matt {
1197 1.134 thorpej struct l1_ttable *l1 = pm->pm_l1;
1198 1.1 matt
1199 1.226 matt mutex_spin_enter(&l1_lru_lock);
1200 1.1 matt
1201 1.134 thorpej /*
1202 1.134 thorpej * If this L1 is currently on the LRU list, remove it.
1203 1.134 thorpej */
1204 1.134 thorpej if (l1->l1_domain_use_count < PMAP_DOMAINS)
1205 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1206 1.1 matt
1207 1.1 matt /*
1208 1.134 thorpej * Free up the domain number which was allocated to the pmap
1209 1.1 matt */
1210 1.258 matt l1->l1_domain_free[pmap_domain(pm) - 1] = l1->l1_domain_first;
1211 1.258 matt l1->l1_domain_first = pmap_domain(pm) - 1;
1212 1.134 thorpej l1->l1_domain_use_count--;
1213 1.1 matt
1214 1.134 thorpej /*
1215 1.134 thorpej * The L1 now must have at least 1 free domain, so add
1216 1.134 thorpej * it back to the LRU list. If the use count is zero,
1217 1.134 thorpej * put it at the head of the list, otherwise it goes
1218 1.134 thorpej * to the tail.
1219 1.134 thorpej */
1220 1.134 thorpej if (l1->l1_domain_use_count == 0)
1221 1.134 thorpej TAILQ_INSERT_HEAD(&l1_lru_list, l1, l1_lru);
1222 1.134 thorpej else
1223 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1224 1.54 thorpej
1225 1.226 matt mutex_spin_exit(&l1_lru_lock);
1226 1.134 thorpej }
1227 1.54 thorpej
1228 1.157 perry static inline void
1229 1.134 thorpej pmap_use_l1(pmap_t pm)
1230 1.134 thorpej {
1231 1.134 thorpej struct l1_ttable *l1;
1232 1.54 thorpej
1233 1.134 thorpej /*
1234 1.134 thorpej * Do nothing if we're in interrupt context.
1235 1.134 thorpej * Access to an L1 by the kernel pmap must not affect
1236 1.134 thorpej * the LRU list.
1237 1.134 thorpej */
1238 1.171 matt if (cpu_intr_p() || pm == pmap_kernel())
1239 1.134 thorpej return;
1240 1.54 thorpej
1241 1.134 thorpej l1 = pm->pm_l1;
1242 1.1 matt
1243 1.17 chris /*
1244 1.134 thorpej * If the L1 is not currently on the LRU list, just return
1245 1.17 chris */
1246 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS)
1247 1.134 thorpej return;
1248 1.134 thorpej
1249 1.226 matt mutex_spin_enter(&l1_lru_lock);
1250 1.1 matt
1251 1.10 chris /*
1252 1.134 thorpej * Check the use count again, now that we've acquired the lock
1253 1.10 chris */
1254 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS) {
1255 1.226 matt mutex_spin_exit(&l1_lru_lock);
1256 1.134 thorpej return;
1257 1.134 thorpej }
1258 1.111 thorpej
1259 1.111 thorpej /*
1260 1.134 thorpej * Move the L1 to the back of the LRU list
1261 1.111 thorpej */
1262 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1263 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1264 1.111 thorpej
1265 1.226 matt mutex_spin_exit(&l1_lru_lock);
1266 1.1 matt }
1267 1.1 matt
1268 1.1 matt /*
1269 1.134 thorpej * void pmap_free_l2_ptp(pt_entry_t *, paddr_t *)
1270 1.1 matt *
1271 1.134 thorpej * Free an L2 descriptor table.
1272 1.1 matt */
1273 1.157 perry static inline void
1274 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1275 1.134 thorpej pmap_free_l2_ptp(pt_entry_t *l2, paddr_t pa)
1276 1.134 thorpej #else
1277 1.159 thorpej pmap_free_l2_ptp(bool need_sync, pt_entry_t *l2, paddr_t pa)
1278 1.134 thorpej #endif
1279 1.1 matt {
1280 1.134 thorpej #ifdef PMAP_INCLUDE_PTE_SYNC
1281 1.174 matt #ifdef PMAP_CACHE_VIVT
1282 1.1 matt /*
1283 1.134 thorpej * Note: With a write-back cache, we may need to sync this
1284 1.134 thorpej * L2 table before re-using it.
1285 1.134 thorpej * This is because it may have belonged to a non-current
1286 1.134 thorpej * pmap, in which case the cache syncs would have been
1287 1.174 matt * skipped for the pages that were being unmapped. If the
1288 1.134 thorpej * L2 table were then to be immediately re-allocated to
1289 1.134 thorpej * the *current* pmap, it may well contain stale mappings
1290 1.134 thorpej * which have not yet been cleared by a cache write-back
1291 1.134 thorpej * and so would still be visible to the mmu.
1292 1.1 matt */
1293 1.134 thorpej if (need_sync)
1294 1.134 thorpej PTE_SYNC_RANGE(l2, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1295 1.174 matt #endif /* PMAP_CACHE_VIVT */
1296 1.174 matt #endif /* PMAP_INCLUDE_PTE_SYNC */
1297 1.134 thorpej pool_cache_put_paddr(&pmap_l2ptp_cache, (void *)l2, pa);
1298 1.1 matt }
1299 1.1 matt
1300 1.1 matt /*
1301 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1302 1.134 thorpej * and VA, or NULL if no L2 bucket exists for the address.
1303 1.1 matt */
1304 1.157 perry static inline struct l2_bucket *
1305 1.134 thorpej pmap_get_l2_bucket(pmap_t pm, vaddr_t va)
1306 1.134 thorpej {
1307 1.134 thorpej struct l2_dtable *l2;
1308 1.134 thorpej struct l2_bucket *l2b;
1309 1.134 thorpej u_short l1idx;
1310 1.1 matt
1311 1.134 thorpej l1idx = L1_IDX(va);
1312 1.1 matt
1313 1.134 thorpej if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL ||
1314 1.134 thorpej (l2b = &l2->l2_bucket[L2_BUCKET(l1idx)])->l2b_kva == NULL)
1315 1.134 thorpej return (NULL);
1316 1.1 matt
1317 1.134 thorpej return (l2b);
1318 1.1 matt }
1319 1.1 matt
1320 1.1 matt /*
1321 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1322 1.134 thorpej * and VA.
1323 1.1 matt *
1324 1.134 thorpej * If no L2 bucket exists, perform the necessary allocations to put an L2
1325 1.134 thorpej * bucket/page table in place.
1326 1.1 matt *
1327 1.134 thorpej * Note that if a new L2 bucket/page was allocated, the caller *must*
1328 1.134 thorpej * increment the bucket occupancy counter appropriately *before*
1329 1.134 thorpej * releasing the pmap's lock to ensure no other thread or cpu deallocates
1330 1.134 thorpej * the bucket/page in the meantime.
1331 1.1 matt */
1332 1.134 thorpej static struct l2_bucket *
1333 1.134 thorpej pmap_alloc_l2_bucket(pmap_t pm, vaddr_t va)
1334 1.134 thorpej {
1335 1.134 thorpej struct l2_dtable *l2;
1336 1.134 thorpej struct l2_bucket *l2b;
1337 1.134 thorpej u_short l1idx;
1338 1.134 thorpej
1339 1.134 thorpej l1idx = L1_IDX(va);
1340 1.134 thorpej
1341 1.134 thorpej if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
1342 1.134 thorpej /*
1343 1.134 thorpej * No mapping at this address, as there is
1344 1.134 thorpej * no entry in the L1 table.
1345 1.134 thorpej * Need to allocate a new l2_dtable.
1346 1.134 thorpej */
1347 1.134 thorpej if ((l2 = pmap_alloc_l2_dtable()) == NULL)
1348 1.134 thorpej return (NULL);
1349 1.134 thorpej
1350 1.134 thorpej /*
1351 1.134 thorpej * Link it into the parent pmap
1352 1.134 thorpej */
1353 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = l2;
1354 1.134 thorpej }
1355 1.1 matt
1356 1.134 thorpej l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
1357 1.1 matt
1358 1.10 chris /*
1359 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
1360 1.10 chris */
1361 1.134 thorpej if (l2b->l2b_kva == NULL) {
1362 1.134 thorpej pt_entry_t *ptep;
1363 1.134 thorpej
1364 1.134 thorpej /*
1365 1.134 thorpej * No L2 page table has been allocated. Chances are, this
1366 1.134 thorpej * is because we just allocated the l2_dtable, above.
1367 1.134 thorpej */
1368 1.134 thorpej if ((ptep = pmap_alloc_l2_ptp(&l2b->l2b_phys)) == NULL) {
1369 1.134 thorpej /*
1370 1.134 thorpej * Oops, no more L2 page tables available at this
1371 1.134 thorpej * time. We may need to deallocate the l2_dtable
1372 1.134 thorpej * if we allocated a new one above.
1373 1.134 thorpej */
1374 1.134 thorpej if (l2->l2_occupancy == 0) {
1375 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = NULL;
1376 1.134 thorpej pmap_free_l2_dtable(l2);
1377 1.134 thorpej }
1378 1.134 thorpej return (NULL);
1379 1.134 thorpej }
1380 1.1 matt
1381 1.134 thorpej l2->l2_occupancy++;
1382 1.134 thorpej l2b->l2b_kva = ptep;
1383 1.134 thorpej l2b->l2b_l1idx = l1idx;
1384 1.134 thorpej }
1385 1.16 chris
1386 1.134 thorpej return (l2b);
1387 1.1 matt }
1388 1.1 matt
1389 1.1 matt /*
1390 1.134 thorpej * One or more mappings in the specified L2 descriptor table have just been
1391 1.134 thorpej * invalidated.
1392 1.1 matt *
1393 1.134 thorpej * Garbage collect the metadata and descriptor table itself if necessary.
1394 1.1 matt *
1395 1.134 thorpej * The pmap lock must be acquired when this is called (not necessary
1396 1.134 thorpej * for the kernel pmap).
1397 1.1 matt */
1398 1.134 thorpej static void
1399 1.134 thorpej pmap_free_l2_bucket(pmap_t pm, struct l2_bucket *l2b, u_int count)
1400 1.1 matt {
1401 1.134 thorpej struct l2_dtable *l2;
1402 1.134 thorpej pd_entry_t *pl1pd, l1pd;
1403 1.134 thorpej pt_entry_t *ptep;
1404 1.134 thorpej u_short l1idx;
1405 1.1 matt
1406 1.134 thorpej KDASSERT(count <= l2b->l2b_occupancy);
1407 1.1 matt
1408 1.134 thorpej /*
1409 1.134 thorpej * Update the bucket's reference count according to how many
1410 1.134 thorpej * PTEs the caller has just invalidated.
1411 1.134 thorpej */
1412 1.134 thorpej l2b->l2b_occupancy -= count;
1413 1.1 matt
1414 1.1 matt /*
1415 1.134 thorpej * Note:
1416 1.134 thorpej *
1417 1.134 thorpej * Level 2 page tables allocated to the kernel pmap are never freed
1418 1.134 thorpej * as that would require checking all Level 1 page tables and
1419 1.134 thorpej * removing any references to the Level 2 page table. See also the
1420 1.134 thorpej * comment elsewhere about never freeing bootstrap L2 descriptors.
1421 1.134 thorpej *
1422 1.134 thorpej * We make do with just invalidating the mapping in the L2 table.
1423 1.134 thorpej *
1424 1.134 thorpej * This isn't really a big deal in practice and, in fact, leads
1425 1.134 thorpej * to a performance win over time as we don't need to continually
1426 1.134 thorpej * alloc/free.
1427 1.1 matt */
1428 1.134 thorpej if (l2b->l2b_occupancy > 0 || pm == pmap_kernel())
1429 1.134 thorpej return;
1430 1.1 matt
1431 1.134 thorpej /*
1432 1.134 thorpej * There are no more valid mappings in this level 2 page table.
1433 1.134 thorpej * Go ahead and NULL-out the pointer in the bucket, then
1434 1.134 thorpej * free the page table.
1435 1.134 thorpej */
1436 1.134 thorpej l1idx = l2b->l2b_l1idx;
1437 1.134 thorpej ptep = l2b->l2b_kva;
1438 1.134 thorpej l2b->l2b_kva = NULL;
1439 1.1 matt
1440 1.258 matt pl1pd = pmap_l1_kva(pm) + l1idx;
1441 1.1 matt
1442 1.134 thorpej /*
1443 1.134 thorpej * If the L1 slot matches the pmap's domain
1444 1.134 thorpej * number, then invalidate it.
1445 1.134 thorpej */
1446 1.134 thorpej l1pd = *pl1pd & (L1_TYPE_MASK | L1_C_DOM_MASK);
1447 1.258 matt if (l1pd == (L1_C_DOM(pmap_domain(pm)) | L1_TYPE_C)) {
1448 1.134 thorpej *pl1pd = 0;
1449 1.134 thorpej PTE_SYNC(pl1pd);
1450 1.1 matt }
1451 1.1 matt
1452 1.134 thorpej /*
1453 1.134 thorpej * Release the L2 descriptor table back to the pool cache.
1454 1.134 thorpej */
1455 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1456 1.134 thorpej pmap_free_l2_ptp(ptep, l2b->l2b_phys);
1457 1.134 thorpej #else
1458 1.134 thorpej pmap_free_l2_ptp(!pmap_is_cached(pm), ptep, l2b->l2b_phys);
1459 1.134 thorpej #endif
1460 1.134 thorpej
1461 1.134 thorpej /*
1462 1.134 thorpej * Update the reference count in the associated l2_dtable
1463 1.134 thorpej */
1464 1.134 thorpej l2 = pm->pm_l2[L2_IDX(l1idx)];
1465 1.134 thorpej if (--l2->l2_occupancy > 0)
1466 1.134 thorpej return;
1467 1.1 matt
1468 1.134 thorpej /*
1469 1.134 thorpej * There are no more valid mappings in any of the Level 1
1470 1.134 thorpej * slots managed by this l2_dtable. Go ahead and NULL-out
1471 1.134 thorpej * the pointer in the parent pmap and free the l2_dtable.
1472 1.134 thorpej */
1473 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = NULL;
1474 1.134 thorpej pmap_free_l2_dtable(l2);
1475 1.1 matt }
1476 1.1 matt
1477 1.1 matt /*
1478 1.134 thorpej * Pool cache constructors for L2 descriptor tables, metadata and pmap
1479 1.134 thorpej * structures.
1480 1.1 matt */
1481 1.134 thorpej static int
1482 1.134 thorpej pmap_l2ptp_ctor(void *arg, void *v, int flags)
1483 1.1 matt {
1484 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1485 1.134 thorpej vaddr_t va = (vaddr_t)v & ~PGOFSET;
1486 1.134 thorpej
1487 1.134 thorpej /*
1488 1.134 thorpej * The mappings for these page tables were initially made using
1489 1.134 thorpej * pmap_kenter_pa() by the pool subsystem. Therefore, the cache-
1490 1.134 thorpej * mode will not be right for page table mappings. To avoid
1491 1.134 thorpej * polluting the pmap_kenter_pa() code with a special case for
1492 1.134 thorpej * page tables, we simply fix up the cache-mode here if it's not
1493 1.134 thorpej * correct.
1494 1.134 thorpej */
1495 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pmap_kernel(), va);
1496 1.134 thorpej KDASSERT(l2b != NULL);
1497 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(va)];
1498 1.262 matt pt_entry_t opte = *ptep;
1499 1.1 matt
1500 1.262 matt if ((opte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
1501 1.134 thorpej /*
1502 1.134 thorpej * Page tables must have the cache-mode set to Write-Thru.
1503 1.134 thorpej */
1504 1.262 matt const pt_entry_t npte = (pte & ~L2_S_CACHE_MASK)
1505 1.262 matt | pte_l2_s_cache_mode_pt;
1506 1.262 matt l2pte_set(ptep, npte, opte);
1507 1.134 thorpej PTE_SYNC(ptep);
1508 1.134 thorpej cpu_tlb_flushD_SE(va);
1509 1.134 thorpej cpu_cpwait();
1510 1.134 thorpej }
1511 1.134 thorpej #endif
1512 1.1 matt
1513 1.134 thorpej memset(v, 0, L2_TABLE_SIZE_REAL);
1514 1.134 thorpej PTE_SYNC_RANGE(v, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1515 1.134 thorpej return (0);
1516 1.1 matt }
1517 1.1 matt
1518 1.134 thorpej static int
1519 1.134 thorpej pmap_l2dtable_ctor(void *arg, void *v, int flags)
1520 1.93 thorpej {
1521 1.93 thorpej
1522 1.134 thorpej memset(v, 0, sizeof(struct l2_dtable));
1523 1.134 thorpej return (0);
1524 1.134 thorpej }
1525 1.93 thorpej
1526 1.134 thorpej static int
1527 1.134 thorpej pmap_pmap_ctor(void *arg, void *v, int flags)
1528 1.134 thorpej {
1529 1.93 thorpej
1530 1.134 thorpej memset(v, 0, sizeof(struct pmap));
1531 1.134 thorpej return (0);
1532 1.93 thorpej }
1533 1.93 thorpej
1534 1.165 scw static void
1535 1.165 scw pmap_pinit(pmap_t pm)
1536 1.165 scw {
1537 1.257 matt #ifndef ARM_HAS_VBAR
1538 1.165 scw struct l2_bucket *l2b;
1539 1.165 scw
1540 1.165 scw if (vector_page < KERNEL_BASE) {
1541 1.165 scw /*
1542 1.165 scw * Map the vector page.
1543 1.165 scw */
1544 1.165 scw pmap_enter(pm, vector_page, systempage.pv_pa,
1545 1.262 matt VM_PROT_READ | VM_PROT_EXECUTE,
1546 1.262 matt VM_PROT_READ | VM_PROT_EXECUTE | PMAP_WIRED);
1547 1.165 scw pmap_update(pm);
1548 1.165 scw
1549 1.258 matt pm->pm_pl1vec = pmap_l1_kva(pm) + L1_IDX(vector_page);
1550 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
1551 1.210 uebayasi KDASSERT(l2b != NULL);
1552 1.165 scw pm->pm_l1vec = l2b->l2b_phys | L1_C_PROTO |
1553 1.258 matt L1_C_DOM(pmap_domain(pm));
1554 1.165 scw } else
1555 1.165 scw pm->pm_pl1vec = NULL;
1556 1.257 matt #endif
1557 1.165 scw }
1558 1.165 scw
1559 1.174 matt #ifdef PMAP_CACHE_VIVT
1560 1.93 thorpej /*
1561 1.134 thorpej * Since we have a virtually indexed cache, we may need to inhibit caching if
1562 1.134 thorpej * there is more than one mapping and at least one of them is writable.
1563 1.134 thorpej * Since we purge the cache on every context switch, we only need to check for
1564 1.134 thorpej * other mappings within the same pmap, or kernel_pmap.
1565 1.134 thorpej * This function is also called when a page is unmapped, to possibly reenable
1566 1.134 thorpej * caching on any remaining mappings.
1567 1.134 thorpej *
1568 1.134 thorpej * The code implements the following logic, where:
1569 1.134 thorpej *
1570 1.134 thorpej * KW = # of kernel read/write pages
1571 1.134 thorpej * KR = # of kernel read only pages
1572 1.134 thorpej * UW = # of user read/write pages
1573 1.134 thorpej * UR = # of user read only pages
1574 1.134 thorpej *
1575 1.134 thorpej * KC = kernel mapping is cacheable
1576 1.134 thorpej * UC = user mapping is cacheable
1577 1.93 thorpej *
1578 1.134 thorpej * KW=0,KR=0 KW=0,KR>0 KW=1,KR=0 KW>1,KR>=0
1579 1.134 thorpej * +---------------------------------------------
1580 1.134 thorpej * UW=0,UR=0 | --- KC=1 KC=1 KC=0
1581 1.134 thorpej * UW=0,UR>0 | UC=1 KC=1,UC=1 KC=0,UC=0 KC=0,UC=0
1582 1.134 thorpej * UW=1,UR=0 | UC=1 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1583 1.134 thorpej * UW>1,UR>=0 | UC=0 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1584 1.93 thorpej */
1585 1.111 thorpej
1586 1.134 thorpej static const int pmap_vac_flags[4][4] = {
1587 1.134 thorpej {-1, 0, 0, PVF_KNC},
1588 1.134 thorpej {0, 0, PVF_NC, PVF_NC},
1589 1.134 thorpej {0, PVF_NC, PVF_NC, PVF_NC},
1590 1.134 thorpej {PVF_UNC, PVF_NC, PVF_NC, PVF_NC}
1591 1.134 thorpej };
1592 1.93 thorpej
1593 1.157 perry static inline int
1594 1.215 uebayasi pmap_get_vac_flags(const struct vm_page_md *md)
1595 1.134 thorpej {
1596 1.134 thorpej int kidx, uidx;
1597 1.93 thorpej
1598 1.134 thorpej kidx = 0;
1599 1.215 uebayasi if (md->kro_mappings || md->krw_mappings > 1)
1600 1.134 thorpej kidx |= 1;
1601 1.215 uebayasi if (md->krw_mappings)
1602 1.134 thorpej kidx |= 2;
1603 1.134 thorpej
1604 1.134 thorpej uidx = 0;
1605 1.215 uebayasi if (md->uro_mappings || md->urw_mappings > 1)
1606 1.134 thorpej uidx |= 1;
1607 1.215 uebayasi if (md->urw_mappings)
1608 1.134 thorpej uidx |= 2;
1609 1.111 thorpej
1610 1.134 thorpej return (pmap_vac_flags[uidx][kidx]);
1611 1.111 thorpej }
1612 1.111 thorpej
1613 1.157 perry static inline void
1614 1.215 uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1615 1.111 thorpej {
1616 1.134 thorpej int nattr;
1617 1.134 thorpej
1618 1.215 uebayasi nattr = pmap_get_vac_flags(md);
1619 1.111 thorpej
1620 1.134 thorpej if (nattr < 0) {
1621 1.215 uebayasi md->pvh_attrs &= ~PVF_NC;
1622 1.134 thorpej return;
1623 1.134 thorpej }
1624 1.93 thorpej
1625 1.215 uebayasi if (nattr == 0 && (md->pvh_attrs & PVF_NC) == 0)
1626 1.134 thorpej return;
1627 1.111 thorpej
1628 1.134 thorpej if (pm == pmap_kernel())
1629 1.215 uebayasi pmap_vac_me_kpmap(md, pa, pm, va);
1630 1.134 thorpej else
1631 1.215 uebayasi pmap_vac_me_user(md, pa, pm, va);
1632 1.134 thorpej
1633 1.215 uebayasi md->pvh_attrs = (md->pvh_attrs & ~PVF_NC) | nattr;
1634 1.93 thorpej }
1635 1.93 thorpej
1636 1.134 thorpej static void
1637 1.215 uebayasi pmap_vac_me_kpmap(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1638 1.1 matt {
1639 1.134 thorpej u_int u_cacheable, u_entries;
1640 1.134 thorpej struct pv_entry *pv;
1641 1.134 thorpej pmap_t last_pmap = pm;
1642 1.134 thorpej
1643 1.134 thorpej /*
1644 1.134 thorpej * Pass one, see if there are both kernel and user pmaps for
1645 1.134 thorpej * this page. Calculate whether there are user-writable or
1646 1.134 thorpej * kernel-writable pages.
1647 1.134 thorpej */
1648 1.134 thorpej u_cacheable = 0;
1649 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1650 1.134 thorpej if (pv->pv_pmap != pm && (pv->pv_flags & PVF_NC) == 0)
1651 1.134 thorpej u_cacheable++;
1652 1.1 matt }
1653 1.1 matt
1654 1.215 uebayasi u_entries = md->urw_mappings + md->uro_mappings;
1655 1.1 matt
1656 1.134 thorpej /*
1657 1.134 thorpej * We know we have just been updating a kernel entry, so if
1658 1.134 thorpej * all user pages are already cacheable, then there is nothing
1659 1.134 thorpej * further to do.
1660 1.134 thorpej */
1661 1.215 uebayasi if (md->k_mappings == 0 && u_cacheable == u_entries)
1662 1.134 thorpej return;
1663 1.1 matt
1664 1.134 thorpej if (u_entries) {
1665 1.134 thorpej /*
1666 1.134 thorpej * Scan over the list again, for each entry, if it
1667 1.134 thorpej * might not be set correctly, call pmap_vac_me_user
1668 1.134 thorpej * to recalculate the settings.
1669 1.134 thorpej */
1670 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1671 1.134 thorpej /*
1672 1.134 thorpej * We know kernel mappings will get set
1673 1.134 thorpej * correctly in other calls. We also know
1674 1.134 thorpej * that if the pmap is the same as last_pmap
1675 1.134 thorpej * then we've just handled this entry.
1676 1.134 thorpej */
1677 1.134 thorpej if (pv->pv_pmap == pm || pv->pv_pmap == last_pmap)
1678 1.134 thorpej continue;
1679 1.1 matt
1680 1.134 thorpej /*
1681 1.134 thorpej * If there are kernel entries and this page
1682 1.134 thorpej * is writable but non-cacheable, then we can
1683 1.134 thorpej * skip this entry also.
1684 1.134 thorpej */
1685 1.215 uebayasi if (md->k_mappings &&
1686 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) ==
1687 1.134 thorpej (PVF_NC | PVF_WRITE))
1688 1.134 thorpej continue;
1689 1.111 thorpej
1690 1.134 thorpej /*
1691 1.134 thorpej * Similarly if there are no kernel-writable
1692 1.134 thorpej * entries and the page is already
1693 1.134 thorpej * read-only/cacheable.
1694 1.134 thorpej */
1695 1.215 uebayasi if (md->krw_mappings == 0 &&
1696 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) == 0)
1697 1.134 thorpej continue;
1698 1.5 toshii
1699 1.134 thorpej /*
1700 1.134 thorpej * For some of the remaining cases, we know
1701 1.134 thorpej * that we must recalculate, but for others we
1702 1.134 thorpej * can't tell if they are correct or not, so
1703 1.134 thorpej * we recalculate anyway.
1704 1.134 thorpej */
1705 1.215 uebayasi pmap_vac_me_user(md, pa, (last_pmap = pv->pv_pmap), 0);
1706 1.134 thorpej }
1707 1.48 chris
1708 1.215 uebayasi if (md->k_mappings == 0)
1709 1.134 thorpej return;
1710 1.111 thorpej }
1711 1.111 thorpej
1712 1.215 uebayasi pmap_vac_me_user(md, pa, pm, va);
1713 1.134 thorpej }
1714 1.111 thorpej
1715 1.134 thorpej static void
1716 1.215 uebayasi pmap_vac_me_user(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1717 1.134 thorpej {
1718 1.134 thorpej pmap_t kpmap = pmap_kernel();
1719 1.184 dogcow struct pv_entry *pv, *npv = NULL;
1720 1.134 thorpej u_int entries = 0;
1721 1.134 thorpej u_int writable = 0;
1722 1.134 thorpej u_int cacheable_entries = 0;
1723 1.134 thorpej u_int kern_cacheable = 0;
1724 1.134 thorpej u_int other_writable = 0;
1725 1.48 chris
1726 1.134 thorpej /*
1727 1.134 thorpej * Count mappings and writable mappings in this pmap.
1728 1.134 thorpej * Include kernel mappings as part of our own.
1729 1.134 thorpej * Keep a pointer to the first one.
1730 1.134 thorpej */
1731 1.188 matt npv = NULL;
1732 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1733 1.134 thorpej /* Count mappings in the same pmap */
1734 1.134 thorpej if (pm == pv->pv_pmap || kpmap == pv->pv_pmap) {
1735 1.134 thorpej if (entries++ == 0)
1736 1.134 thorpej npv = pv;
1737 1.1 matt
1738 1.134 thorpej /* Cacheable mappings */
1739 1.134 thorpej if ((pv->pv_flags & PVF_NC) == 0) {
1740 1.134 thorpej cacheable_entries++;
1741 1.134 thorpej if (kpmap == pv->pv_pmap)
1742 1.134 thorpej kern_cacheable++;
1743 1.134 thorpej }
1744 1.110 thorpej
1745 1.134 thorpej /* Writable mappings */
1746 1.134 thorpej if (pv->pv_flags & PVF_WRITE)
1747 1.134 thorpej ++writable;
1748 1.134 thorpej } else
1749 1.134 thorpej if (pv->pv_flags & PVF_WRITE)
1750 1.134 thorpej other_writable = 1;
1751 1.134 thorpej }
1752 1.1 matt
1753 1.134 thorpej /*
1754 1.134 thorpej * Enable or disable caching as necessary.
1755 1.134 thorpej * Note: the first entry might be part of the kernel pmap,
1756 1.134 thorpej * so we can't assume this is indicative of the state of the
1757 1.134 thorpej * other (maybe non-kpmap) entries.
1758 1.134 thorpej */
1759 1.134 thorpej if ((entries > 1 && writable) ||
1760 1.134 thorpej (entries > 0 && pm == kpmap && other_writable)) {
1761 1.134 thorpej if (cacheable_entries == 0)
1762 1.134 thorpej return;
1763 1.1 matt
1764 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1765 1.134 thorpej if ((pm != pv->pv_pmap && kpmap != pv->pv_pmap) ||
1766 1.134 thorpej (pv->pv_flags & PVF_NC))
1767 1.134 thorpej continue;
1768 1.1 matt
1769 1.134 thorpej pv->pv_flags |= PVF_NC;
1770 1.26 rearnsha
1771 1.262 matt struct l2_bucket * const l2b
1772 1.262 matt = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
1773 1.210 uebayasi KDASSERT(l2b != NULL);
1774 1.262 matt pt_entry_t * const ptep
1775 1.262 matt = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
1776 1.262 matt const pt_entry_t opte = *ptep;
1777 1.262 matt pt_entry_t npte = opte & ~L2_S_CACHE_MASK;
1778 1.134 thorpej
1779 1.259 matt if ((va != pv->pv_va || pm != pv->pv_pmap)
1780 1.266 matt && l2pte_valid_p(npte)) {
1781 1.174 matt #ifdef PMAP_CACHE_VIVT
1782 1.259 matt pmap_cache_wbinv_page(pv->pv_pmap, pv->pv_va,
1783 1.259 matt true, pv->pv_flags);
1784 1.174 matt #endif
1785 1.259 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va,
1786 1.259 matt pv->pv_flags);
1787 1.134 thorpej }
1788 1.1 matt
1789 1.262 matt l2pte_set(ptep, npte, opte);
1790 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
1791 1.134 thorpej }
1792 1.134 thorpej cpu_cpwait();
1793 1.134 thorpej } else
1794 1.134 thorpej if (entries > cacheable_entries) {
1795 1.1 matt /*
1796 1.134 thorpej * Turn cacheing back on for some pages. If it is a kernel
1797 1.134 thorpej * page, only do so if there are no other writable pages.
1798 1.1 matt */
1799 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1800 1.134 thorpej if (!(pv->pv_flags & PVF_NC) || (pm != pv->pv_pmap &&
1801 1.134 thorpej (kpmap != pv->pv_pmap || other_writable)))
1802 1.134 thorpej continue;
1803 1.134 thorpej
1804 1.134 thorpej pv->pv_flags &= ~PVF_NC;
1805 1.1 matt
1806 1.262 matt struct l2_bucket * const l2b
1807 1.262 matt = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
1808 1.210 uebayasi KDASSERT(l2b != NULL);
1809 1.262 matt pt_entry_t * const ptep
1810 1.262 matt = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
1811 1.262 matt const pt_entry_t opte = *ptep;
1812 1.262 matt pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
1813 1.262 matt | pte_l2_s_cache_mode;
1814 1.134 thorpej
1815 1.266 matt if (l2pte_valid_p(opte)) {
1816 1.259 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va,
1817 1.259 matt pv->pv_flags);
1818 1.134 thorpej }
1819 1.1 matt
1820 1.262 matt l2pte_set(ptep, npte, opte);
1821 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
1822 1.134 thorpej }
1823 1.111 thorpej }
1824 1.1 matt }
1825 1.174 matt #endif
1826 1.174 matt
1827 1.174 matt #ifdef PMAP_CACHE_VIPT
1828 1.174 matt static void
1829 1.215 uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1830 1.174 matt {
1831 1.182 matt struct pv_entry *pv;
1832 1.174 matt vaddr_t tst_mask;
1833 1.174 matt bool bad_alias;
1834 1.183 matt const u_int
1835 1.215 uebayasi rw_mappings = md->urw_mappings + md->krw_mappings,
1836 1.215 uebayasi ro_mappings = md->uro_mappings + md->kro_mappings;
1837 1.174 matt
1838 1.174 matt /* do we need to do anything? */
1839 1.174 matt if (arm_cache_prefer_mask == 0)
1840 1.174 matt return;
1841 1.174 matt
1842 1.215 uebayasi NPDEBUG(PDB_VAC, printf("pmap_vac_me_harder: md=%p, pmap=%p va=%08lx\n",
1843 1.215 uebayasi md, pm, va));
1844 1.174 matt
1845 1.182 matt KASSERT(!va || pm);
1846 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1847 1.174 matt
1848 1.174 matt /* Already a conflict? */
1849 1.215 uebayasi if (__predict_false(md->pvh_attrs & PVF_NC)) {
1850 1.174 matt /* just an add, things are already non-cached */
1851 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_DIRTY));
1852 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
1853 1.174 matt bad_alias = false;
1854 1.174 matt if (va) {
1855 1.174 matt PMAPCOUNT(vac_color_none);
1856 1.174 matt bad_alias = true;
1857 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
1858 1.174 matt goto fixup;
1859 1.174 matt }
1860 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
1861 1.174 matt /* the list can't be empty because it would be cachable */
1862 1.215 uebayasi if (md->pvh_attrs & PVF_KMPAGE) {
1863 1.215 uebayasi tst_mask = md->pvh_attrs;
1864 1.174 matt } else {
1865 1.174 matt KASSERT(pv);
1866 1.174 matt tst_mask = pv->pv_va;
1867 1.183 matt pv = SLIST_NEXT(pv, pv_link);
1868 1.174 matt }
1869 1.179 matt /*
1870 1.179 matt * Only check for a bad alias if we have writable mappings.
1871 1.179 matt */
1872 1.183 matt tst_mask &= arm_cache_prefer_mask;
1873 1.251 matt if (rw_mappings > 0) {
1874 1.183 matt for (; pv && !bad_alias; pv = SLIST_NEXT(pv, pv_link)) {
1875 1.179 matt /* if there's a bad alias, stop checking. */
1876 1.179 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask))
1877 1.179 matt bad_alias = true;
1878 1.179 matt }
1879 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
1880 1.183 matt if (!bad_alias)
1881 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1882 1.183 matt } else {
1883 1.194 matt /*
1884 1.194 matt * We have only read-only mappings. Let's see if there
1885 1.194 matt * are multiple colors in use or if we mapped a KMPAGE.
1886 1.194 matt * If the latter, we have a bad alias. If the former,
1887 1.194 matt * we need to remember that.
1888 1.194 matt */
1889 1.194 matt for (; pv; pv = SLIST_NEXT(pv, pv_link)) {
1890 1.194 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask)) {
1891 1.215 uebayasi if (md->pvh_attrs & PVF_KMPAGE)
1892 1.194 matt bad_alias = true;
1893 1.194 matt break;
1894 1.194 matt }
1895 1.194 matt }
1896 1.215 uebayasi md->pvh_attrs &= ~PVF_WRITE;
1897 1.194 matt /*
1898 1.194 matt * No KMPAGE and we exited early, so we must have
1899 1.194 matt * multiple color mappings.
1900 1.194 matt */
1901 1.194 matt if (!bad_alias && pv != NULL)
1902 1.215 uebayasi md->pvh_attrs |= PVF_MULTCLR;
1903 1.174 matt }
1904 1.194 matt
1905 1.174 matt /* If no conflicting colors, set everything back to cached */
1906 1.174 matt if (!bad_alias) {
1907 1.183 matt #ifdef DEBUG
1908 1.215 uebayasi if ((md->pvh_attrs & PVF_WRITE)
1909 1.183 matt || ro_mappings < 2) {
1910 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link)
1911 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
1912 1.183 matt }
1913 1.183 matt #endif
1914 1.215 uebayasi md->pvh_attrs &= (PAGE_SIZE - 1) & ~PVF_NC;
1915 1.215 uebayasi md->pvh_attrs |= tst_mask | PVF_COLORED;
1916 1.185 matt /*
1917 1.185 matt * Restore DIRTY bit if page is modified
1918 1.185 matt */
1919 1.215 uebayasi if (md->pvh_attrs & PVF_DMOD)
1920 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1921 1.183 matt PMAPCOUNT(vac_color_restore);
1922 1.174 matt } else {
1923 1.215 uebayasi KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
1924 1.215 uebayasi KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
1925 1.174 matt }
1926 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1927 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
1928 1.174 matt } else if (!va) {
1929 1.251 matt KASSERT(pmap_is_page_colored_p(md));
1930 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_WRITE)
1931 1.215 uebayasi || (md->pvh_attrs & PVF_DIRTY));
1932 1.194 matt if (rw_mappings == 0) {
1933 1.215 uebayasi md->pvh_attrs &= ~PVF_WRITE;
1934 1.194 matt if (ro_mappings == 1
1935 1.215 uebayasi && (md->pvh_attrs & PVF_MULTCLR)) {
1936 1.194 matt /*
1937 1.194 matt * If this is the last readonly mapping
1938 1.194 matt * but it doesn't match the current color
1939 1.194 matt * for the page, change the current color
1940 1.194 matt * to match this last readonly mapping.
1941 1.194 matt */
1942 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
1943 1.215 uebayasi tst_mask = (md->pvh_attrs ^ pv->pv_va)
1944 1.194 matt & arm_cache_prefer_mask;
1945 1.194 matt if (tst_mask) {
1946 1.215 uebayasi md->pvh_attrs ^= tst_mask;
1947 1.194 matt PMAPCOUNT(vac_color_change);
1948 1.194 matt }
1949 1.194 matt }
1950 1.194 matt }
1951 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1952 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
1953 1.174 matt return;
1954 1.215 uebayasi } else if (!pmap_is_page_colored_p(md)) {
1955 1.174 matt /* not colored so we just use its color */
1956 1.215 uebayasi KASSERT(md->pvh_attrs & (PVF_WRITE|PVF_DIRTY));
1957 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
1958 1.174 matt PMAPCOUNT(vac_color_new);
1959 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
1960 1.215 uebayasi md->pvh_attrs |= PVF_COLORED
1961 1.183 matt | (va & arm_cache_prefer_mask)
1962 1.183 matt | (rw_mappings > 0 ? PVF_WRITE : 0);
1963 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1964 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
1965 1.174 matt return;
1966 1.215 uebayasi } else if (((md->pvh_attrs ^ va) & arm_cache_prefer_mask) == 0) {
1967 1.182 matt bad_alias = false;
1968 1.183 matt if (rw_mappings > 0) {
1969 1.182 matt /*
1970 1.194 matt * We now have writeable mappings and if we have
1971 1.194 matt * readonly mappings in more than once color, we have
1972 1.194 matt * an aliasing problem. Regardless mark the page as
1973 1.194 matt * writeable.
1974 1.182 matt */
1975 1.215 uebayasi if (md->pvh_attrs & PVF_MULTCLR) {
1976 1.194 matt if (ro_mappings < 2) {
1977 1.194 matt /*
1978 1.194 matt * If we only have less than two
1979 1.194 matt * read-only mappings, just flush the
1980 1.194 matt * non-primary colors from the cache.
1981 1.194 matt */
1982 1.215 uebayasi pmap_flush_page(md, pa,
1983 1.194 matt PMAP_FLUSH_SECONDARY);
1984 1.194 matt } else {
1985 1.194 matt bad_alias = true;
1986 1.182 matt }
1987 1.182 matt }
1988 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
1989 1.182 matt }
1990 1.182 matt /* If no conflicting colors, set everything back to cached */
1991 1.182 matt if (!bad_alias) {
1992 1.183 matt #ifdef DEBUG
1993 1.183 matt if (rw_mappings > 0
1994 1.215 uebayasi || (md->pvh_attrs & PMAP_KMPAGE)) {
1995 1.215 uebayasi tst_mask = md->pvh_attrs & arm_cache_prefer_mask;
1996 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link)
1997 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
1998 1.183 matt }
1999 1.183 matt #endif
2000 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list))
2001 1.182 matt PMAPCOUNT(vac_color_reuse);
2002 1.182 matt else
2003 1.182 matt PMAPCOUNT(vac_color_ok);
2004 1.183 matt
2005 1.182 matt /* matching color, just return */
2006 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2007 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2008 1.182 matt return;
2009 1.182 matt }
2010 1.215 uebayasi KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
2011 1.215 uebayasi KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
2012 1.182 matt
2013 1.182 matt /* color conflict. evict from cache. */
2014 1.182 matt
2015 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
2016 1.215 uebayasi md->pvh_attrs &= ~PVF_COLORED;
2017 1.215 uebayasi md->pvh_attrs |= PVF_NC;
2018 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2019 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2020 1.183 matt PMAPCOUNT(vac_color_erase);
2021 1.183 matt } else if (rw_mappings == 0
2022 1.215 uebayasi && (md->pvh_attrs & PVF_KMPAGE) == 0) {
2023 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_WRITE) == 0);
2024 1.183 matt
2025 1.183 matt /*
2026 1.183 matt * If the page has dirty cache lines, clean it.
2027 1.183 matt */
2028 1.215 uebayasi if (md->pvh_attrs & PVF_DIRTY)
2029 1.215 uebayasi pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
2030 1.183 matt
2031 1.179 matt /*
2032 1.183 matt * If this is the first remapping (we know that there are no
2033 1.183 matt * writeable mappings), then this is a simple color change.
2034 1.183 matt * Otherwise this is a seconary r/o mapping, which means
2035 1.183 matt * we don't have to do anything.
2036 1.179 matt */
2037 1.183 matt if (ro_mappings == 1) {
2038 1.215 uebayasi KASSERT(((md->pvh_attrs ^ va) & arm_cache_prefer_mask) != 0);
2039 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2040 1.215 uebayasi md->pvh_attrs |= (va & arm_cache_prefer_mask);
2041 1.183 matt PMAPCOUNT(vac_color_change);
2042 1.183 matt } else {
2043 1.183 matt PMAPCOUNT(vac_color_blind);
2044 1.183 matt }
2045 1.215 uebayasi md->pvh_attrs |= PVF_MULTCLR;
2046 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2047 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2048 1.174 matt return;
2049 1.174 matt } else {
2050 1.183 matt if (rw_mappings > 0)
2051 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2052 1.182 matt
2053 1.174 matt /* color conflict. evict from cache. */
2054 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
2055 1.174 matt
2056 1.174 matt /* the list can't be empty because this was a enter/modify */
2057 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2058 1.215 uebayasi if ((md->pvh_attrs & PVF_KMPAGE) == 0) {
2059 1.183 matt KASSERT(pv);
2060 1.183 matt /*
2061 1.183 matt * If there's only one mapped page, change color to the
2062 1.185 matt * page's new color and return. Restore the DIRTY bit
2063 1.185 matt * that was erased by pmap_flush_page.
2064 1.183 matt */
2065 1.183 matt if (SLIST_NEXT(pv, pv_link) == NULL) {
2066 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2067 1.215 uebayasi md->pvh_attrs |= (va & arm_cache_prefer_mask);
2068 1.215 uebayasi if (md->pvh_attrs & PVF_DMOD)
2069 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2070 1.183 matt PMAPCOUNT(vac_color_change);
2071 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2072 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2073 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2074 1.183 matt return;
2075 1.183 matt }
2076 1.174 matt }
2077 1.174 matt bad_alias = true;
2078 1.215 uebayasi md->pvh_attrs &= ~PVF_COLORED;
2079 1.215 uebayasi md->pvh_attrs |= PVF_NC;
2080 1.174 matt PMAPCOUNT(vac_color_erase);
2081 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2082 1.174 matt }
2083 1.174 matt
2084 1.174 matt fixup:
2085 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2086 1.174 matt
2087 1.174 matt /*
2088 1.174 matt * Turn cacheing on/off for all pages.
2089 1.174 matt */
2090 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2091 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pv->pv_pmap,
2092 1.262 matt pv->pv_va);
2093 1.210 uebayasi KDASSERT(l2b != NULL);
2094 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2095 1.262 matt const pt_entry_t opte = *ptep;
2096 1.262 matt pt_entry_t npte = opte & ~L2_S_CACHE_MASK;
2097 1.174 matt if (bad_alias) {
2098 1.174 matt pv->pv_flags |= PVF_NC;
2099 1.174 matt } else {
2100 1.174 matt pv->pv_flags &= ~PVF_NC;
2101 1.262 matt npte |= pte_l2_s_cache_mode;
2102 1.174 matt }
2103 1.183 matt
2104 1.262 matt if (opte == npte) /* only update is there's a change */
2105 1.174 matt continue;
2106 1.174 matt
2107 1.266 matt if (l2pte_valid_p(npte)) {
2108 1.262 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va, pv->pv_flags);
2109 1.174 matt }
2110 1.174 matt
2111 1.262 matt l2pte_set(ptep, npte, opte);
2112 1.174 matt PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
2113 1.174 matt }
2114 1.174 matt }
2115 1.174 matt #endif /* PMAP_CACHE_VIPT */
2116 1.174 matt
2117 1.1 matt
2118 1.1 matt /*
2119 1.134 thorpej * Modify pte bits for all ptes corresponding to the given physical address.
2120 1.134 thorpej * We use `maskbits' rather than `clearbits' because we're always passing
2121 1.134 thorpej * constants and the latter would require an extra inversion at run-time.
2122 1.1 matt */
2123 1.134 thorpej static void
2124 1.215 uebayasi pmap_clearbit(struct vm_page_md *md, paddr_t pa, u_int maskbits)
2125 1.1 matt {
2126 1.134 thorpej struct pv_entry *pv;
2127 1.134 thorpej pmap_t pm;
2128 1.134 thorpej vaddr_t va;
2129 1.134 thorpej u_int oflags;
2130 1.174 matt #ifdef PMAP_CACHE_VIPT
2131 1.215 uebayasi const bool want_syncicache = PV_IS_EXEC_P(md->pvh_attrs);
2132 1.262 matt bool need_vac_me_harder = false;
2133 1.174 matt bool need_syncicache = false;
2134 1.174 matt #endif
2135 1.1 matt
2136 1.134 thorpej NPDEBUG(PDB_BITS,
2137 1.215 uebayasi printf("pmap_clearbit: md %p mask 0x%x\n",
2138 1.215 uebayasi md, maskbits));
2139 1.1 matt
2140 1.174 matt #ifdef PMAP_CACHE_VIPT
2141 1.174 matt /*
2142 1.174 matt * If we might want to sync the I-cache and we've modified it,
2143 1.174 matt * then we know we definitely need to sync or discard it.
2144 1.174 matt */
2145 1.262 matt if (want_syncicache) {
2146 1.215 uebayasi need_syncicache = md->pvh_attrs & PVF_MOD;
2147 1.262 matt }
2148 1.174 matt #endif
2149 1.17 chris /*
2150 1.134 thorpej * Clear saved attributes (modify, reference)
2151 1.17 chris */
2152 1.215 uebayasi md->pvh_attrs &= ~(maskbits & (PVF_MOD | PVF_REF));
2153 1.134 thorpej
2154 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
2155 1.262 matt #if defined(PMAP_CACHE_VIPT)
2156 1.174 matt if (need_syncicache) {
2157 1.174 matt /*
2158 1.174 matt * No one has it mapped, so just discard it. The next
2159 1.174 matt * exec remapping will cause it to be synced.
2160 1.174 matt */
2161 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2162 1.174 matt PMAPCOUNT(exec_discarded_clearbit);
2163 1.174 matt }
2164 1.174 matt #endif
2165 1.17 chris return;
2166 1.1 matt }
2167 1.1 matt
2168 1.17 chris /*
2169 1.134 thorpej * Loop over all current mappings setting/clearing as appropos
2170 1.17 chris */
2171 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2172 1.134 thorpej va = pv->pv_va;
2173 1.134 thorpej pm = pv->pv_pmap;
2174 1.134 thorpej oflags = pv->pv_flags;
2175 1.185 matt /*
2176 1.185 matt * Kernel entries are unmanaged and as such not to be changed.
2177 1.185 matt */
2178 1.185 matt if (oflags & PVF_KENTRY)
2179 1.185 matt continue;
2180 1.134 thorpej pv->pv_flags &= ~maskbits;
2181 1.48 chris
2182 1.134 thorpej pmap_acquire_pmap_lock(pm);
2183 1.48 chris
2184 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pm, va);
2185 1.134 thorpej KDASSERT(l2b != NULL);
2186 1.1 matt
2187 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
2188 1.262 matt const pt_entry_t opte = *ptep;
2189 1.262 matt pt_entry_t npte = opte;
2190 1.114 thorpej
2191 1.134 thorpej NPDEBUG(PDB_BITS,
2192 1.134 thorpej printf(
2193 1.134 thorpej "pmap_clearbit: pv %p, pm %p, va 0x%08lx, flag 0x%x\n",
2194 1.134 thorpej pv, pv->pv_pmap, pv->pv_va, oflags));
2195 1.114 thorpej
2196 1.134 thorpej if (maskbits & (PVF_WRITE|PVF_MOD)) {
2197 1.174 matt #ifdef PMAP_CACHE_VIVT
2198 1.134 thorpej if ((pv->pv_flags & PVF_NC)) {
2199 1.134 thorpej /*
2200 1.134 thorpej * Entry is not cacheable:
2201 1.134 thorpej *
2202 1.134 thorpej * Don't turn caching on again if this is a
2203 1.134 thorpej * modified emulation. This would be
2204 1.134 thorpej * inconsitent with the settings created by
2205 1.134 thorpej * pmap_vac_me_harder(). Otherwise, it's safe
2206 1.134 thorpej * to re-enable cacheing.
2207 1.134 thorpej *
2208 1.134 thorpej * There's no need to call pmap_vac_me_harder()
2209 1.134 thorpej * here: all pages are losing their write
2210 1.134 thorpej * permission.
2211 1.134 thorpej */
2212 1.134 thorpej if (maskbits & PVF_WRITE) {
2213 1.134 thorpej npte |= pte_l2_s_cache_mode;
2214 1.134 thorpej pv->pv_flags &= ~PVF_NC;
2215 1.134 thorpej }
2216 1.134 thorpej } else
2217 1.214 jmcneill if (l2pte_writable_p(opte)) {
2218 1.134 thorpej /*
2219 1.134 thorpej * Entry is writable/cacheable: check if pmap
2220 1.134 thorpej * is current if it is flush it, otherwise it
2221 1.134 thorpej * won't be in the cache
2222 1.134 thorpej */
2223 1.259 matt pmap_cache_wbinv_page(pm, pv->pv_va,
2224 1.259 matt (maskbits & PVF_REF) != 0,
2225 1.259 matt oflags|PVF_WRITE);
2226 1.134 thorpej }
2227 1.174 matt #endif
2228 1.111 thorpej
2229 1.134 thorpej /* make the pte read only */
2230 1.214 jmcneill npte = l2pte_set_readonly(npte);
2231 1.111 thorpej
2232 1.174 matt if (maskbits & oflags & PVF_WRITE) {
2233 1.134 thorpej /*
2234 1.134 thorpej * Keep alias accounting up to date
2235 1.134 thorpej */
2236 1.134 thorpej if (pv->pv_pmap == pmap_kernel()) {
2237 1.215 uebayasi md->krw_mappings--;
2238 1.215 uebayasi md->kro_mappings++;
2239 1.174 matt } else {
2240 1.215 uebayasi md->urw_mappings--;
2241 1.215 uebayasi md->uro_mappings++;
2242 1.134 thorpej }
2243 1.174 matt #ifdef PMAP_CACHE_VIPT
2244 1.251 matt if (arm_cache_prefer_mask != 0) {
2245 1.251 matt if (md->urw_mappings + md->krw_mappings == 0) {
2246 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
2247 1.251 matt } else {
2248 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2249 1.251 matt }
2250 1.247 matt }
2251 1.174 matt if (want_syncicache)
2252 1.174 matt need_syncicache = true;
2253 1.183 matt need_vac_me_harder = true;
2254 1.174 matt #endif
2255 1.134 thorpej }
2256 1.134 thorpej }
2257 1.1 matt
2258 1.134 thorpej if (maskbits & PVF_REF) {
2259 1.259 matt if ((pv->pv_flags & PVF_NC) == 0
2260 1.259 matt && (maskbits & (PVF_WRITE|PVF_MOD)) == 0
2261 1.266 matt && l2pte_valid_p(npte)) {
2262 1.183 matt #ifdef PMAP_CACHE_VIVT
2263 1.134 thorpej /*
2264 1.134 thorpej * Check npte here; we may have already
2265 1.134 thorpej * done the wbinv above, and the validity
2266 1.134 thorpej * of the PTE is the same for opte and
2267 1.134 thorpej * npte.
2268 1.134 thorpej */
2269 1.259 matt pmap_cache_wbinv_page(pm, pv->pv_va, true,
2270 1.259 matt oflags);
2271 1.183 matt #endif
2272 1.134 thorpej }
2273 1.1 matt
2274 1.134 thorpej /*
2275 1.134 thorpej * Make the PTE invalid so that we will take a
2276 1.134 thorpej * page fault the next time the mapping is
2277 1.134 thorpej * referenced.
2278 1.134 thorpej */
2279 1.134 thorpej npte &= ~L2_TYPE_MASK;
2280 1.134 thorpej npte |= L2_TYPE_INV;
2281 1.134 thorpej }
2282 1.1 matt
2283 1.134 thorpej if (npte != opte) {
2284 1.262 matt l2pte_set(ptep, npte, opte);
2285 1.134 thorpej PTE_SYNC(ptep);
2286 1.262 matt
2287 1.134 thorpej /* Flush the TLB entry if a current pmap. */
2288 1.259 matt pmap_tlb_flush_SE(pm, pv->pv_va, oflags);
2289 1.134 thorpej }
2290 1.1 matt
2291 1.134 thorpej pmap_release_pmap_lock(pm);
2292 1.133 thorpej
2293 1.134 thorpej NPDEBUG(PDB_BITS,
2294 1.134 thorpej printf("pmap_clearbit: pm %p va 0x%lx opte 0x%08x npte 0x%08x\n",
2295 1.134 thorpej pm, va, opte, npte));
2296 1.134 thorpej }
2297 1.133 thorpej
2298 1.174 matt #ifdef PMAP_CACHE_VIPT
2299 1.174 matt /*
2300 1.174 matt * If we need to sync the I-cache and we haven't done it yet, do it.
2301 1.174 matt */
2302 1.262 matt if (need_syncicache) {
2303 1.215 uebayasi pmap_syncicache_page(md, pa);
2304 1.174 matt PMAPCOUNT(exec_synced_clearbit);
2305 1.174 matt }
2306 1.262 matt
2307 1.183 matt /*
2308 1.187 skrll * If we are changing this to read-only, we need to call vac_me_harder
2309 1.183 matt * so we can change all the read-only pages to cacheable. We pretend
2310 1.183 matt * this as a page deletion.
2311 1.183 matt */
2312 1.183 matt if (need_vac_me_harder) {
2313 1.215 uebayasi if (md->pvh_attrs & PVF_NC)
2314 1.215 uebayasi pmap_vac_me_harder(md, pa, NULL, 0);
2315 1.183 matt }
2316 1.174 matt #endif
2317 1.1 matt }
2318 1.1 matt
2319 1.1 matt /*
2320 1.134 thorpej * pmap_clean_page()
2321 1.134 thorpej *
2322 1.134 thorpej * This is a local function used to work out the best strategy to clean
2323 1.134 thorpej * a single page referenced by its entry in the PV table. It's used by
2324 1.134 thorpej * pmap_copy_page, pmap_zero page and maybe some others later on.
2325 1.134 thorpej *
2326 1.134 thorpej * Its policy is effectively:
2327 1.134 thorpej * o If there are no mappings, we don't bother doing anything with the cache.
2328 1.134 thorpej * o If there is one mapping, we clean just that page.
2329 1.134 thorpej * o If there are multiple mappings, we clean the entire cache.
2330 1.134 thorpej *
2331 1.134 thorpej * So that some functions can be further optimised, it returns 0 if it didn't
2332 1.134 thorpej * clean the entire cache, or 1 if it did.
2333 1.134 thorpej *
2334 1.134 thorpej * XXX One bug in this routine is that if the pv_entry has a single page
2335 1.134 thorpej * mapped at 0x00000000 a whole cache clean will be performed rather than
2336 1.134 thorpej * just the 1 page. Since this should not occur in everyday use and if it does
2337 1.134 thorpej * it will just result in not the most efficient clean for the page.
2338 1.1 matt */
2339 1.174 matt #ifdef PMAP_CACHE_VIVT
2340 1.134 thorpej static int
2341 1.159 thorpej pmap_clean_page(struct pv_entry *pv, bool is_src)
2342 1.1 matt {
2343 1.211 he pmap_t pm_to_clean = NULL;
2344 1.134 thorpej struct pv_entry *npv;
2345 1.134 thorpej u_int cache_needs_cleaning = 0;
2346 1.134 thorpej u_int flags = 0;
2347 1.134 thorpej vaddr_t page_to_clean = 0;
2348 1.1 matt
2349 1.134 thorpej if (pv == NULL) {
2350 1.134 thorpej /* nothing mapped in so nothing to flush */
2351 1.17 chris return (0);
2352 1.108 thorpej }
2353 1.17 chris
2354 1.108 thorpej /*
2355 1.134 thorpej * Since we flush the cache each time we change to a different
2356 1.134 thorpej * user vmspace, we only need to flush the page if it is in the
2357 1.134 thorpej * current pmap.
2358 1.17 chris */
2359 1.17 chris
2360 1.183 matt for (npv = pv; npv; npv = SLIST_NEXT(npv, pv_link)) {
2361 1.209 uebayasi if (pmap_is_current(npv->pv_pmap)) {
2362 1.134 thorpej flags |= npv->pv_flags;
2363 1.108 thorpej /*
2364 1.108 thorpej * The page is mapped non-cacheable in
2365 1.17 chris * this map. No need to flush the cache.
2366 1.17 chris */
2367 1.78 thorpej if (npv->pv_flags & PVF_NC) {
2368 1.17 chris #ifdef DIAGNOSTIC
2369 1.17 chris if (cache_needs_cleaning)
2370 1.17 chris panic("pmap_clean_page: "
2371 1.108 thorpej "cache inconsistency");
2372 1.17 chris #endif
2373 1.17 chris break;
2374 1.108 thorpej } else if (is_src && (npv->pv_flags & PVF_WRITE) == 0)
2375 1.17 chris continue;
2376 1.108 thorpej if (cache_needs_cleaning) {
2377 1.17 chris page_to_clean = 0;
2378 1.17 chris break;
2379 1.134 thorpej } else {
2380 1.17 chris page_to_clean = npv->pv_va;
2381 1.134 thorpej pm_to_clean = npv->pv_pmap;
2382 1.134 thorpej }
2383 1.134 thorpej cache_needs_cleaning = 1;
2384 1.17 chris }
2385 1.1 matt }
2386 1.1 matt
2387 1.108 thorpej if (page_to_clean) {
2388 1.259 matt pmap_cache_wbinv_page(pm_to_clean, page_to_clean,
2389 1.259 matt !is_src, flags | PVF_REF);
2390 1.108 thorpej } else if (cache_needs_cleaning) {
2391 1.209 uebayasi pmap_t const pm = curproc->p_vmspace->vm_map.pmap;
2392 1.209 uebayasi
2393 1.259 matt pmap_cache_wbinv_all(pm, flags);
2394 1.1 matt return (1);
2395 1.1 matt }
2396 1.1 matt return (0);
2397 1.1 matt }
2398 1.174 matt #endif
2399 1.174 matt
2400 1.174 matt #ifdef PMAP_CACHE_VIPT
2401 1.174 matt /*
2402 1.174 matt * Sync a page with the I-cache. Since this is a VIPT, we must pick the
2403 1.174 matt * right cache alias to make sure we flush the right stuff.
2404 1.174 matt */
2405 1.174 matt void
2406 1.215 uebayasi pmap_syncicache_page(struct vm_page_md *md, paddr_t pa)
2407 1.174 matt {
2408 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2409 1.174 matt pt_entry_t * const ptep = &cdst_pte[va_offset >> PGSHIFT];
2410 1.174 matt
2411 1.215 uebayasi NPDEBUG(PDB_EXEC, printf("pmap_syncicache_page: md=%p (attrs=%#x)\n",
2412 1.215 uebayasi md, md->pvh_attrs));
2413 1.174 matt /*
2414 1.174 matt * No need to clean the page if it's non-cached.
2415 1.174 matt */
2416 1.215 uebayasi if (md->pvh_attrs & PVF_NC)
2417 1.174 matt return;
2418 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & PVF_COLORED);
2419 1.174 matt
2420 1.259 matt pmap_tlb_flush_SE(pmap_kernel(), cdstp + va_offset, PVF_REF | PVF_EXEC);
2421 1.174 matt /*
2422 1.174 matt * Set up a PTE with the right coloring to flush existing cache lines.
2423 1.174 matt */
2424 1.262 matt const pt_entry_t npte = L2_S_PROTO |
2425 1.215 uebayasi pa
2426 1.174 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
2427 1.174 matt | pte_l2_s_cache_mode;
2428 1.262 matt l2pte_set(ptep, npte, 0);
2429 1.174 matt PTE_SYNC(ptep);
2430 1.174 matt
2431 1.174 matt /*
2432 1.174 matt * Flush it.
2433 1.174 matt */
2434 1.174 matt cpu_icache_sync_range(cdstp + va_offset, PAGE_SIZE);
2435 1.174 matt /*
2436 1.174 matt * Unmap the page.
2437 1.174 matt */
2438 1.262 matt l2pte_reset(ptep);
2439 1.174 matt PTE_SYNC(ptep);
2440 1.259 matt pmap_tlb_flush_SE(pmap_kernel(), cdstp + va_offset, PVF_REF | PVF_EXEC);
2441 1.174 matt
2442 1.215 uebayasi md->pvh_attrs |= PVF_EXEC;
2443 1.174 matt PMAPCOUNT(exec_synced);
2444 1.174 matt }
2445 1.174 matt
2446 1.174 matt void
2447 1.215 uebayasi pmap_flush_page(struct vm_page_md *md, paddr_t pa, enum pmap_flush_op flush)
2448 1.174 matt {
2449 1.194 matt vsize_t va_offset, end_va;
2450 1.254 matt bool wbinv_p;
2451 1.174 matt
2452 1.194 matt if (arm_cache_prefer_mask == 0)
2453 1.194 matt return;
2454 1.174 matt
2455 1.194 matt switch (flush) {
2456 1.194 matt case PMAP_FLUSH_PRIMARY:
2457 1.215 uebayasi if (md->pvh_attrs & PVF_MULTCLR) {
2458 1.194 matt va_offset = 0;
2459 1.194 matt end_va = arm_cache_prefer_mask;
2460 1.215 uebayasi md->pvh_attrs &= ~PVF_MULTCLR;
2461 1.194 matt PMAPCOUNT(vac_flush_lots);
2462 1.194 matt } else {
2463 1.215 uebayasi va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2464 1.194 matt end_va = va_offset;
2465 1.194 matt PMAPCOUNT(vac_flush_one);
2466 1.194 matt }
2467 1.194 matt /*
2468 1.194 matt * Mark that the page is no longer dirty.
2469 1.194 matt */
2470 1.215 uebayasi md->pvh_attrs &= ~PVF_DIRTY;
2471 1.254 matt wbinv_p = true;
2472 1.194 matt break;
2473 1.194 matt case PMAP_FLUSH_SECONDARY:
2474 1.194 matt va_offset = 0;
2475 1.194 matt end_va = arm_cache_prefer_mask;
2476 1.254 matt wbinv_p = true;
2477 1.215 uebayasi md->pvh_attrs &= ~PVF_MULTCLR;
2478 1.194 matt PMAPCOUNT(vac_flush_lots);
2479 1.194 matt break;
2480 1.194 matt case PMAP_CLEAN_PRIMARY:
2481 1.215 uebayasi va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2482 1.194 matt end_va = va_offset;
2483 1.254 matt wbinv_p = false;
2484 1.185 matt /*
2485 1.185 matt * Mark that the page is no longer dirty.
2486 1.185 matt */
2487 1.215 uebayasi if ((md->pvh_attrs & PVF_DMOD) == 0)
2488 1.215 uebayasi md->pvh_attrs &= ~PVF_DIRTY;
2489 1.194 matt PMAPCOUNT(vac_clean_one);
2490 1.194 matt break;
2491 1.194 matt default:
2492 1.194 matt return;
2493 1.185 matt }
2494 1.174 matt
2495 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_NC));
2496 1.194 matt
2497 1.215 uebayasi NPDEBUG(PDB_VAC, printf("pmap_flush_page: md=%p (attrs=%#x)\n",
2498 1.215 uebayasi md, md->pvh_attrs));
2499 1.194 matt
2500 1.254 matt const size_t scache_line_size = arm_scache.dcache_line_size;
2501 1.254 matt
2502 1.194 matt for (; va_offset <= end_va; va_offset += PAGE_SIZE) {
2503 1.194 matt const size_t pte_offset = va_offset >> PGSHIFT;
2504 1.194 matt pt_entry_t * const ptep = &cdst_pte[pte_offset];
2505 1.262 matt const pt_entry_t opte = *ptep;
2506 1.194 matt
2507 1.194 matt if (flush == PMAP_FLUSH_SECONDARY
2508 1.215 uebayasi && va_offset == (md->pvh_attrs & arm_cache_prefer_mask))
2509 1.194 matt continue;
2510 1.194 matt
2511 1.259 matt pmap_tlb_flush_SE(pmap_kernel(), cdstp + va_offset,
2512 1.259 matt PVF_REF | PVF_EXEC);
2513 1.194 matt /*
2514 1.194 matt * Set up a PTE with the right coloring to flush
2515 1.194 matt * existing cache entries.
2516 1.194 matt */
2517 1.262 matt const pt_entry_t npte = L2_S_PROTO
2518 1.215 uebayasi | pa
2519 1.194 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
2520 1.194 matt | pte_l2_s_cache_mode;
2521 1.262 matt l2pte_set(ptep, npte, opte);
2522 1.194 matt PTE_SYNC(ptep);
2523 1.194 matt
2524 1.194 matt /*
2525 1.262 matt * Flush it. Make sure to flush secondary cache too since
2526 1.262 matt * bus_dma will ignore uncached pages.
2527 1.194 matt */
2528 1.254 matt vaddr_t va = cdstp + va_offset;
2529 1.254 matt if (scache_line_size != 0) {
2530 1.254 matt cpu_dcache_wb_range(va, PAGE_SIZE);
2531 1.254 matt if (wbinv_p) {
2532 1.254 matt cpu_sdcache_wbinv_range(va, pa, PAGE_SIZE);
2533 1.254 matt cpu_dcache_inv_range(va, PAGE_SIZE);
2534 1.254 matt } else {
2535 1.254 matt cpu_sdcache_wb_range(va, pa, PAGE_SIZE);
2536 1.254 matt }
2537 1.254 matt } else {
2538 1.254 matt if (wbinv_p) {
2539 1.254 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
2540 1.254 matt } else {
2541 1.254 matt cpu_dcache_wb_range(va, PAGE_SIZE);
2542 1.254 matt }
2543 1.254 matt }
2544 1.194 matt
2545 1.194 matt /*
2546 1.194 matt * Restore the page table entry since we might have interrupted
2547 1.194 matt * pmap_zero_page or pmap_copy_page which was already using
2548 1.194 matt * this pte.
2549 1.194 matt */
2550 1.262 matt l2pte_set(ptep, opte, npte);
2551 1.194 matt PTE_SYNC(ptep);
2552 1.259 matt pmap_tlb_flush_SE(pmap_kernel(), cdstp + va_offset,
2553 1.259 matt PVF_REF | PVF_EXEC);
2554 1.194 matt }
2555 1.174 matt }
2556 1.174 matt #endif /* PMAP_CACHE_VIPT */
2557 1.1 matt
2558 1.1 matt /*
2559 1.134 thorpej * Routine: pmap_page_remove
2560 1.134 thorpej * Function:
2561 1.134 thorpej * Removes this physical page from
2562 1.134 thorpej * all physical maps in which it resides.
2563 1.134 thorpej * Reflects back modify bits to the pager.
2564 1.1 matt */
2565 1.134 thorpej static void
2566 1.215 uebayasi pmap_page_remove(struct vm_page_md *md, paddr_t pa)
2567 1.1 matt {
2568 1.134 thorpej struct l2_bucket *l2b;
2569 1.182 matt struct pv_entry *pv, *npv, **pvp;
2570 1.209 uebayasi pmap_t pm;
2571 1.208 uebayasi pt_entry_t *ptep;
2572 1.159 thorpej bool flush;
2573 1.134 thorpej u_int flags;
2574 1.134 thorpej
2575 1.134 thorpej NPDEBUG(PDB_FOLLOW,
2576 1.217 uebayasi printf("pmap_page_remove: md %p (0x%08lx)\n", md,
2577 1.215 uebayasi pa));
2578 1.71 thorpej
2579 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2580 1.134 thorpej if (pv == NULL) {
2581 1.174 matt #ifdef PMAP_CACHE_VIPT
2582 1.174 matt /*
2583 1.174 matt * We *know* the page contents are about to be replaced.
2584 1.174 matt * Discard the exec contents
2585 1.174 matt */
2586 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs))
2587 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2588 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2589 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2590 1.174 matt #endif
2591 1.134 thorpej return;
2592 1.134 thorpej }
2593 1.174 matt #ifdef PMAP_CACHE_VIPT
2594 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || pmap_is_page_colored_p(md));
2595 1.174 matt #endif
2596 1.79 thorpej
2597 1.1 matt /*
2598 1.134 thorpej * Clear alias counts
2599 1.1 matt */
2600 1.182 matt #ifdef PMAP_CACHE_VIVT
2601 1.215 uebayasi md->k_mappings = 0;
2602 1.182 matt #endif
2603 1.215 uebayasi md->urw_mappings = md->uro_mappings = 0;
2604 1.134 thorpej
2605 1.160 thorpej flush = false;
2606 1.134 thorpej flags = 0;
2607 1.134 thorpej
2608 1.174 matt #ifdef PMAP_CACHE_VIVT
2609 1.160 thorpej pmap_clean_page(pv, false);
2610 1.174 matt #endif
2611 1.134 thorpej
2612 1.215 uebayasi pvp = &SLIST_FIRST(&md->pvh_list);
2613 1.134 thorpej while (pv) {
2614 1.134 thorpej pm = pv->pv_pmap;
2615 1.183 matt npv = SLIST_NEXT(pv, pv_link);
2616 1.209 uebayasi if (flush == false && pmap_is_current(pm))
2617 1.160 thorpej flush = true;
2618 1.134 thorpej
2619 1.182 matt if (pm == pmap_kernel()) {
2620 1.182 matt #ifdef PMAP_CACHE_VIPT
2621 1.182 matt /*
2622 1.182 matt * If this was unmanaged mapping, it must be preserved.
2623 1.182 matt * Move it back on the list and advance the end-of-list
2624 1.182 matt * pointer.
2625 1.182 matt */
2626 1.182 matt if (pv->pv_flags & PVF_KENTRY) {
2627 1.182 matt *pvp = pv;
2628 1.183 matt pvp = &SLIST_NEXT(pv, pv_link);
2629 1.182 matt pv = npv;
2630 1.182 matt continue;
2631 1.182 matt }
2632 1.182 matt if (pv->pv_flags & PVF_WRITE)
2633 1.215 uebayasi md->krw_mappings--;
2634 1.182 matt else
2635 1.215 uebayasi md->kro_mappings--;
2636 1.182 matt #endif
2637 1.174 matt PMAPCOUNT(kernel_unmappings);
2638 1.182 matt }
2639 1.174 matt PMAPCOUNT(unmappings);
2640 1.174 matt
2641 1.134 thorpej pmap_acquire_pmap_lock(pm);
2642 1.134 thorpej
2643 1.134 thorpej l2b = pmap_get_l2_bucket(pm, pv->pv_va);
2644 1.134 thorpej KDASSERT(l2b != NULL);
2645 1.134 thorpej
2646 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2647 1.134 thorpej
2648 1.134 thorpej /*
2649 1.134 thorpej * Update statistics
2650 1.134 thorpej */
2651 1.134 thorpej --pm->pm_stats.resident_count;
2652 1.134 thorpej
2653 1.134 thorpej /* Wired bit */
2654 1.134 thorpej if (pv->pv_flags & PVF_WIRED)
2655 1.134 thorpej --pm->pm_stats.wired_count;
2656 1.88 thorpej
2657 1.134 thorpej flags |= pv->pv_flags;
2658 1.88 thorpej
2659 1.134 thorpej /*
2660 1.134 thorpej * Invalidate the PTEs.
2661 1.134 thorpej */
2662 1.262 matt l2pte_reset(ptep);
2663 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
2664 1.134 thorpej pmap_free_l2_bucket(pm, l2b, 1);
2665 1.88 thorpej
2666 1.134 thorpej pool_put(&pmap_pv_pool, pv);
2667 1.134 thorpej pv = npv;
2668 1.182 matt /*
2669 1.182 matt * if we reach the end of the list and there are still
2670 1.182 matt * mappings, they might be able to be cached now.
2671 1.182 matt */
2672 1.174 matt if (pv == NULL) {
2673 1.182 matt *pvp = NULL;
2674 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
2675 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, 0);
2676 1.174 matt }
2677 1.134 thorpej pmap_release_pmap_lock(pm);
2678 1.134 thorpej }
2679 1.174 matt #ifdef PMAP_CACHE_VIPT
2680 1.174 matt /*
2681 1.182 matt * Its EXEC cache is now gone.
2682 1.174 matt */
2683 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs))
2684 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2685 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2686 1.215 uebayasi KASSERT(md->urw_mappings == 0);
2687 1.215 uebayasi KASSERT(md->uro_mappings == 0);
2688 1.251 matt if (arm_cache_prefer_mask != 0) {
2689 1.251 matt if (md->krw_mappings == 0)
2690 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
2691 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2692 1.251 matt }
2693 1.174 matt #endif
2694 1.88 thorpej
2695 1.134 thorpej if (flush) {
2696 1.152 scw /*
2697 1.212 skrll * Note: We can't use pmap_tlb_flush{I,D}() here since that
2698 1.152 scw * would need a subsequent call to pmap_update() to ensure
2699 1.152 scw * curpm->pm_cstate.cs_all is reset. Our callers are not
2700 1.152 scw * required to do that (see pmap(9)), so we can't modify
2701 1.152 scw * the current pmap's state.
2702 1.152 scw */
2703 1.134 thorpej if (PV_BEEN_EXECD(flags))
2704 1.152 scw cpu_tlb_flushID();
2705 1.134 thorpej else
2706 1.152 scw cpu_tlb_flushD();
2707 1.134 thorpej }
2708 1.88 thorpej cpu_cpwait();
2709 1.88 thorpej }
2710 1.1 matt
2711 1.134 thorpej /*
2712 1.134 thorpej * pmap_t pmap_create(void)
2713 1.134 thorpej *
2714 1.134 thorpej * Create a new pmap structure from scratch.
2715 1.17 chris */
2716 1.134 thorpej pmap_t
2717 1.134 thorpej pmap_create(void)
2718 1.17 chris {
2719 1.134 thorpej pmap_t pm;
2720 1.134 thorpej
2721 1.168 ad pm = pool_cache_get(&pmap_cache, PR_WAITOK);
2722 1.79 thorpej
2723 1.222 rmind mutex_init(&pm->pm_obj_lock, MUTEX_DEFAULT, IPL_NONE);
2724 1.222 rmind uvm_obj_init(&pm->pm_obj, NULL, false, 1);
2725 1.222 rmind uvm_obj_setlock(&pm->pm_obj, &pm->pm_obj_lock);
2726 1.222 rmind
2727 1.134 thorpej pm->pm_stats.wired_count = 0;
2728 1.134 thorpej pm->pm_stats.resident_count = 1;
2729 1.134 thorpej pm->pm_cstate.cs_all = 0;
2730 1.134 thorpej pmap_alloc_l1(pm);
2731 1.79 thorpej
2732 1.17 chris /*
2733 1.134 thorpej * Note: The pool cache ensures that the pm_l2[] array is already
2734 1.134 thorpej * initialised to zero.
2735 1.17 chris */
2736 1.32 thorpej
2737 1.134 thorpej pmap_pinit(pm);
2738 1.134 thorpej
2739 1.134 thorpej LIST_INSERT_HEAD(&pmap_pmaps, pm, pm_list);
2740 1.17 chris
2741 1.134 thorpej return (pm);
2742 1.17 chris }
2743 1.134 thorpej
2744 1.220 macallan u_int
2745 1.220 macallan arm32_mmap_flags(paddr_t pa)
2746 1.220 macallan {
2747 1.220 macallan /*
2748 1.220 macallan * the upper 8 bits in pmap_enter()'s flags are reserved for MD stuff
2749 1.220 macallan * and we're using the upper bits in page numbers to pass flags around
2750 1.220 macallan * so we might as well use the same bits
2751 1.220 macallan */
2752 1.220 macallan return (u_int)pa & PMAP_MD_MASK;
2753 1.220 macallan }
2754 1.1 matt /*
2755 1.198 cegger * int pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot,
2756 1.198 cegger * u_int flags)
2757 1.134 thorpej *
2758 1.134 thorpej * Insert the given physical page (p) at
2759 1.134 thorpej * the specified virtual address (v) in the
2760 1.134 thorpej * target physical map with the protection requested.
2761 1.1 matt *
2762 1.134 thorpej * NB: This is the only routine which MAY NOT lazy-evaluate
2763 1.134 thorpej * or lose information. That is, this routine must actually
2764 1.134 thorpej * insert this page into the given map NOW.
2765 1.1 matt */
2766 1.134 thorpej int
2767 1.198 cegger pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
2768 1.1 matt {
2769 1.134 thorpej struct l2_bucket *l2b;
2770 1.134 thorpej struct vm_page *pg, *opg;
2771 1.205 uebayasi struct pv_entry *pv;
2772 1.134 thorpej u_int nflags;
2773 1.134 thorpej u_int oflags;
2774 1.257 matt #ifdef ARM_HAS_VBAR
2775 1.257 matt const bool vector_page_p = false;
2776 1.257 matt #else
2777 1.257 matt const bool vector_page_p = (va == vector_page);
2778 1.257 matt #endif
2779 1.71 thorpej
2780 1.134 thorpej NPDEBUG(PDB_ENTER, printf("pmap_enter: pm %p va 0x%lx pa 0x%lx prot %x flag %x\n", pm, va, pa, prot, flags));
2781 1.71 thorpej
2782 1.134 thorpej KDASSERT((flags & PMAP_WIRED) == 0 || (flags & VM_PROT_ALL) != 0);
2783 1.134 thorpej KDASSERT(((va | pa) & PGOFSET) == 0);
2784 1.79 thorpej
2785 1.71 thorpej /*
2786 1.134 thorpej * Get a pointer to the page. Later on in this function, we
2787 1.134 thorpej * test for a managed page by checking pg != NULL.
2788 1.71 thorpej */
2789 1.134 thorpej pg = pmap_initialized ? PHYS_TO_VM_PAGE(pa) : NULL;
2790 1.134 thorpej
2791 1.134 thorpej nflags = 0;
2792 1.134 thorpej if (prot & VM_PROT_WRITE)
2793 1.134 thorpej nflags |= PVF_WRITE;
2794 1.134 thorpej if (prot & VM_PROT_EXECUTE)
2795 1.134 thorpej nflags |= PVF_EXEC;
2796 1.134 thorpej if (flags & PMAP_WIRED)
2797 1.134 thorpej nflags |= PVF_WIRED;
2798 1.134 thorpej
2799 1.134 thorpej pmap_acquire_pmap_lock(pm);
2800 1.1 matt
2801 1.1 matt /*
2802 1.134 thorpej * Fetch the L2 bucket which maps this page, allocating one if
2803 1.134 thorpej * necessary for user pmaps.
2804 1.1 matt */
2805 1.134 thorpej if (pm == pmap_kernel())
2806 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
2807 1.134 thorpej else
2808 1.134 thorpej l2b = pmap_alloc_l2_bucket(pm, va);
2809 1.134 thorpej if (l2b == NULL) {
2810 1.134 thorpej if (flags & PMAP_CANFAIL) {
2811 1.134 thorpej pmap_release_pmap_lock(pm);
2812 1.134 thorpej return (ENOMEM);
2813 1.134 thorpej }
2814 1.134 thorpej panic("pmap_enter: failed to allocate L2 bucket");
2815 1.134 thorpej }
2816 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(va)];
2817 1.262 matt const pt_entry_t opte = *ptep;
2818 1.262 matt pt_entry_t npte = pa;
2819 1.134 thorpej oflags = 0;
2820 1.88 thorpej
2821 1.134 thorpej if (opte) {
2822 1.134 thorpej /*
2823 1.134 thorpej * There is already a mapping at this address.
2824 1.134 thorpej * If the physical address is different, lookup the
2825 1.134 thorpej * vm_page.
2826 1.134 thorpej */
2827 1.134 thorpej if (l2pte_pa(opte) != pa)
2828 1.134 thorpej opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
2829 1.134 thorpej else
2830 1.134 thorpej opg = pg;
2831 1.134 thorpej } else
2832 1.134 thorpej opg = NULL;
2833 1.88 thorpej
2834 1.134 thorpej if (pg) {
2835 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
2836 1.215 uebayasi
2837 1.134 thorpej /*
2838 1.134 thorpej * This is to be a managed mapping.
2839 1.134 thorpej */
2840 1.251 matt if ((flags & VM_PROT_ALL) || (md->pvh_attrs & PVF_REF)) {
2841 1.134 thorpej /*
2842 1.134 thorpej * - The access type indicates that we don't need
2843 1.134 thorpej * to do referenced emulation.
2844 1.134 thorpej * OR
2845 1.134 thorpej * - The physical page has already been referenced
2846 1.134 thorpej * so no need to re-do referenced emulation here.
2847 1.134 thorpej */
2848 1.214 jmcneill npte |= l2pte_set_readonly(L2_S_PROTO);
2849 1.88 thorpej
2850 1.134 thorpej nflags |= PVF_REF;
2851 1.88 thorpej
2852 1.134 thorpej if ((prot & VM_PROT_WRITE) != 0 &&
2853 1.134 thorpej ((flags & VM_PROT_WRITE) != 0 ||
2854 1.215 uebayasi (md->pvh_attrs & PVF_MOD) != 0)) {
2855 1.134 thorpej /*
2856 1.134 thorpej * This is a writable mapping, and the
2857 1.134 thorpej * page's mod state indicates it has
2858 1.134 thorpej * already been modified. Make it
2859 1.134 thorpej * writable from the outset.
2860 1.134 thorpej */
2861 1.214 jmcneill npte = l2pte_set_writable(npte);
2862 1.134 thorpej nflags |= PVF_MOD;
2863 1.134 thorpej }
2864 1.134 thorpej } else {
2865 1.134 thorpej /*
2866 1.134 thorpej * Need to do page referenced emulation.
2867 1.134 thorpej */
2868 1.134 thorpej npte |= L2_TYPE_INV;
2869 1.134 thorpej }
2870 1.88 thorpej
2871 1.252 macallan if (flags & ARM32_MMAP_WRITECOMBINE) {
2872 1.252 macallan npte |= pte_l2_s_wc_mode;
2873 1.252 macallan } else
2874 1.252 macallan npte |= pte_l2_s_cache_mode;
2875 1.1 matt
2876 1.134 thorpej if (pg == opg) {
2877 1.134 thorpej /*
2878 1.134 thorpej * We're changing the attrs of an existing mapping.
2879 1.134 thorpej */
2880 1.227 matt #ifdef MULTIPROCESSOR
2881 1.226 matt KASSERT(uvm_page_locked_p(pg));
2882 1.227 matt #endif
2883 1.215 uebayasi oflags = pmap_modify_pv(md, pa, pm, va,
2884 1.134 thorpej PVF_WRITE | PVF_EXEC | PVF_WIRED |
2885 1.134 thorpej PVF_MOD | PVF_REF, nflags);
2886 1.1 matt
2887 1.174 matt #ifdef PMAP_CACHE_VIVT
2888 1.134 thorpej /*
2889 1.134 thorpej * We may need to flush the cache if we're
2890 1.134 thorpej * doing rw-ro...
2891 1.134 thorpej */
2892 1.134 thorpej if (pm->pm_cstate.cs_cache_d &&
2893 1.134 thorpej (oflags & PVF_NC) == 0 &&
2894 1.214 jmcneill l2pte_writable_p(opte) &&
2895 1.134 thorpej (prot & VM_PROT_WRITE) == 0)
2896 1.134 thorpej cpu_dcache_wb_range(va, PAGE_SIZE);
2897 1.174 matt #endif
2898 1.134 thorpej } else {
2899 1.134 thorpej /*
2900 1.134 thorpej * New mapping, or changing the backing page
2901 1.134 thorpej * of an existing mapping.
2902 1.134 thorpej */
2903 1.134 thorpej if (opg) {
2904 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
2905 1.215 uebayasi paddr_t opa = VM_PAGE_TO_PHYS(opg);
2906 1.215 uebayasi
2907 1.134 thorpej /*
2908 1.134 thorpej * Replacing an existing mapping with a new one.
2909 1.134 thorpej * It is part of our managed memory so we
2910 1.134 thorpej * must remove it from the PV list
2911 1.134 thorpej */
2912 1.227 matt #ifdef MULTIPROCESSOR
2913 1.226 matt KASSERT(uvm_page_locked_p(opg));
2914 1.227 matt #endif
2915 1.215 uebayasi pv = pmap_remove_pv(omd, opa, pm, va);
2916 1.215 uebayasi pmap_vac_me_harder(omd, opa, pm, 0);
2917 1.205 uebayasi oflags = pv->pv_flags;
2918 1.1 matt
2919 1.174 matt #ifdef PMAP_CACHE_VIVT
2920 1.134 thorpej /*
2921 1.134 thorpej * If the old mapping was valid (ref/mod
2922 1.134 thorpej * emulation creates 'invalid' mappings
2923 1.134 thorpej * initially) then make sure to frob
2924 1.134 thorpej * the cache.
2925 1.134 thorpej */
2926 1.266 matt if (!(oflags & PVF_NC) && l2pte_valid_p(opte)) {
2927 1.259 matt pmap_cache_wbinv_page(pm, va, true,
2928 1.259 matt oflags);
2929 1.134 thorpej }
2930 1.174 matt #endif
2931 1.134 thorpej } else
2932 1.205 uebayasi if ((pv = pool_get(&pmap_pv_pool, PR_NOWAIT)) == NULL){
2933 1.134 thorpej if ((flags & PMAP_CANFAIL) == 0)
2934 1.134 thorpej panic("pmap_enter: no pv entries");
2935 1.134 thorpej
2936 1.134 thorpej if (pm != pmap_kernel())
2937 1.134 thorpej pmap_free_l2_bucket(pm, l2b, 0);
2938 1.134 thorpej pmap_release_pmap_lock(pm);
2939 1.134 thorpej NPDEBUG(PDB_ENTER,
2940 1.134 thorpej printf("pmap_enter: ENOMEM\n"));
2941 1.134 thorpej return (ENOMEM);
2942 1.134 thorpej }
2943 1.25 rearnsha
2944 1.227 matt #ifdef MULTIPROCESSOR
2945 1.226 matt KASSERT(uvm_page_locked_p(pg));
2946 1.227 matt #endif
2947 1.215 uebayasi pmap_enter_pv(md, pa, pv, pm, va, nflags);
2948 1.25 rearnsha }
2949 1.134 thorpej } else {
2950 1.134 thorpej /*
2951 1.134 thorpej * We're mapping an unmanaged page.
2952 1.134 thorpej * These are always readable, and possibly writable, from
2953 1.134 thorpej * the get go as we don't need to track ref/mod status.
2954 1.134 thorpej */
2955 1.214 jmcneill npte |= l2pte_set_readonly(L2_S_PROTO);
2956 1.134 thorpej if (prot & VM_PROT_WRITE)
2957 1.214 jmcneill npte = l2pte_set_writable(npte);
2958 1.25 rearnsha
2959 1.134 thorpej /*
2960 1.134 thorpej * Make sure the vector table is mapped cacheable
2961 1.134 thorpej */
2962 1.257 matt if ((vector_page_p && pm != pmap_kernel())
2963 1.257 matt || (flags & ARM32_MMAP_CACHEABLE)) {
2964 1.134 thorpej npte |= pte_l2_s_cache_mode;
2965 1.220 macallan } else if (flags & ARM32_MMAP_WRITECOMBINE) {
2966 1.220 macallan npte |= pte_l2_s_wc_mode;
2967 1.220 macallan }
2968 1.134 thorpej if (opg) {
2969 1.134 thorpej /*
2970 1.134 thorpej * Looks like there's an existing 'managed' mapping
2971 1.134 thorpej * at this address.
2972 1.25 rearnsha */
2973 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
2974 1.215 uebayasi paddr_t opa = VM_PAGE_TO_PHYS(opg);
2975 1.215 uebayasi
2976 1.227 matt #ifdef MULTIPROCESSOR
2977 1.226 matt KASSERT(uvm_page_locked_p(opg));
2978 1.227 matt #endif
2979 1.215 uebayasi pv = pmap_remove_pv(omd, opa, pm, va);
2980 1.215 uebayasi pmap_vac_me_harder(omd, opa, pm, 0);
2981 1.205 uebayasi oflags = pv->pv_flags;
2982 1.134 thorpej
2983 1.174 matt #ifdef PMAP_CACHE_VIVT
2984 1.266 matt if (!(oflags & PVF_NC) && l2pte_valid_p(opte)) {
2985 1.259 matt pmap_cache_wbinv_page(pm, va, true, oflags);
2986 1.134 thorpej }
2987 1.174 matt #endif
2988 1.205 uebayasi pool_put(&pmap_pv_pool, pv);
2989 1.25 rearnsha }
2990 1.25 rearnsha }
2991 1.25 rearnsha
2992 1.134 thorpej /*
2993 1.134 thorpej * Make sure userland mappings get the right permissions
2994 1.134 thorpej */
2995 1.257 matt if (!vector_page_p && pm != pmap_kernel()) {
2996 1.134 thorpej npte |= L2_S_PROT_U;
2997 1.257 matt }
2998 1.25 rearnsha
2999 1.134 thorpej /*
3000 1.134 thorpej * Keep the stats up to date
3001 1.134 thorpej */
3002 1.134 thorpej if (opte == 0) {
3003 1.134 thorpej l2b->l2b_occupancy++;
3004 1.134 thorpej pm->pm_stats.resident_count++;
3005 1.134 thorpej }
3006 1.1 matt
3007 1.134 thorpej NPDEBUG(PDB_ENTER,
3008 1.134 thorpej printf("pmap_enter: opte 0x%08x npte 0x%08x\n", opte, npte));
3009 1.1 matt
3010 1.1 matt /*
3011 1.134 thorpej * If this is just a wiring change, the two PTEs will be
3012 1.134 thorpej * identical, so there's no need to update the page table.
3013 1.1 matt */
3014 1.134 thorpej if (npte != opte) {
3015 1.159 thorpej bool is_cached = pmap_is_cached(pm);
3016 1.1 matt
3017 1.262 matt l2pte_set(ptep, npte, opte);
3018 1.237 matt PTE_SYNC(ptep);
3019 1.134 thorpej if (is_cached) {
3020 1.134 thorpej /*
3021 1.134 thorpej * We only need to frob the cache/tlb if this pmap
3022 1.134 thorpej * is current
3023 1.134 thorpej */
3024 1.266 matt if (!vector_page_p && l2pte_valid_p(npte)) {
3025 1.25 rearnsha /*
3026 1.134 thorpej * This mapping is likely to be accessed as
3027 1.134 thorpej * soon as we return to userland. Fix up the
3028 1.134 thorpej * L1 entry to avoid taking another
3029 1.134 thorpej * page/domain fault.
3030 1.25 rearnsha */
3031 1.134 thorpej pd_entry_t *pl1pd, l1pd;
3032 1.134 thorpej
3033 1.258 matt pl1pd = pmap_l1_kva(pm) + L1_IDX(va);
3034 1.258 matt l1pd = l2b->l2b_phys | L1_C_DOM(pmap_domain(pm)) |
3035 1.134 thorpej L1_C_PROTO;
3036 1.134 thorpej if (*pl1pd != l1pd) {
3037 1.134 thorpej *pl1pd = l1pd;
3038 1.134 thorpej PTE_SYNC(pl1pd);
3039 1.12 chris }
3040 1.1 matt }
3041 1.1 matt }
3042 1.134 thorpej
3043 1.259 matt pmap_tlb_flush_SE(pm, va, oflags);
3044 1.134 thorpej
3045 1.134 thorpej NPDEBUG(PDB_ENTER,
3046 1.134 thorpej printf("pmap_enter: is_cached %d cs 0x%08x\n",
3047 1.134 thorpej is_cached, pm->pm_cstate.cs_all));
3048 1.134 thorpej
3049 1.134 thorpej if (pg != NULL) {
3050 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3051 1.215 uebayasi
3052 1.227 matt #ifdef MULTIPROCESSOR
3053 1.226 matt KASSERT(uvm_page_locked_p(pg));
3054 1.227 matt #endif
3055 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, va);
3056 1.1 matt }
3057 1.1 matt }
3058 1.185 matt #if defined(PMAP_CACHE_VIPT) && defined(DIAGNOSTIC)
3059 1.188 matt if (pg) {
3060 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3061 1.215 uebayasi
3062 1.227 matt #ifdef MULTIPROCESSOR
3063 1.226 matt KASSERT(uvm_page_locked_p(pg));
3064 1.227 matt #endif
3065 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
3066 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
3067 1.188 matt }
3068 1.183 matt #endif
3069 1.134 thorpej
3070 1.134 thorpej pmap_release_pmap_lock(pm);
3071 1.134 thorpej
3072 1.134 thorpej return (0);
3073 1.1 matt }
3074 1.1 matt
3075 1.1 matt /*
3076 1.1 matt * pmap_remove()
3077 1.1 matt *
3078 1.1 matt * pmap_remove is responsible for nuking a number of mappings for a range
3079 1.1 matt * of virtual address space in the current pmap. To do this efficiently
3080 1.1 matt * is interesting, because in a number of cases a wide virtual address
3081 1.1 matt * range may be supplied that contains few actual mappings. So, the
3082 1.1 matt * optimisations are:
3083 1.134 thorpej * 1. Skip over hunks of address space for which no L1 or L2 entry exists.
3084 1.1 matt * 2. Build up a list of pages we've hit, up to a maximum, so we can
3085 1.1 matt * maybe do just a partial cache clean. This path of execution is
3086 1.1 matt * complicated by the fact that the cache must be flushed _before_
3087 1.1 matt * the PTE is nuked, being a VAC :-)
3088 1.134 thorpej * 3. If we're called after UVM calls pmap_remove_all(), we can defer
3089 1.134 thorpej * all invalidations until pmap_update(), since pmap_remove_all() has
3090 1.134 thorpej * already flushed the cache.
3091 1.134 thorpej * 4. Maybe later fast-case a single page, but I don't think this is
3092 1.1 matt * going to make _that_ much difference overall.
3093 1.1 matt */
3094 1.1 matt
3095 1.134 thorpej #define PMAP_REMOVE_CLEAN_LIST_SIZE 3
3096 1.1 matt
3097 1.1 matt void
3098 1.200 rmind pmap_remove(pmap_t pm, vaddr_t sva, vaddr_t eva)
3099 1.1 matt {
3100 1.134 thorpej vaddr_t next_bucket;
3101 1.134 thorpej u_int cleanlist_idx, total, cnt;
3102 1.134 thorpej struct {
3103 1.1 matt vaddr_t va;
3104 1.174 matt pt_entry_t *ptep;
3105 1.1 matt } cleanlist[PMAP_REMOVE_CLEAN_LIST_SIZE];
3106 1.259 matt u_int mappings;
3107 1.1 matt
3108 1.156 scw NPDEBUG(PDB_REMOVE, printf("pmap_do_remove: pmap=%p sva=%08lx "
3109 1.156 scw "eva=%08lx\n", pm, sva, eva));
3110 1.1 matt
3111 1.17 chris /*
3112 1.134 thorpej * we lock in the pmap => pv_head direction
3113 1.17 chris */
3114 1.134 thorpej pmap_acquire_pmap_lock(pm);
3115 1.134 thorpej
3116 1.134 thorpej if (pm->pm_remove_all || !pmap_is_cached(pm)) {
3117 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3118 1.134 thorpej if (pm->pm_cstate.cs_tlb == 0)
3119 1.160 thorpej pm->pm_remove_all = true;
3120 1.134 thorpej } else
3121 1.134 thorpej cleanlist_idx = 0;
3122 1.134 thorpej
3123 1.134 thorpej total = 0;
3124 1.134 thorpej
3125 1.1 matt while (sva < eva) {
3126 1.134 thorpej /*
3127 1.134 thorpej * Do one L2 bucket's worth at a time.
3128 1.134 thorpej */
3129 1.134 thorpej next_bucket = L2_NEXT_BUCKET(sva);
3130 1.134 thorpej if (next_bucket > eva)
3131 1.134 thorpej next_bucket = eva;
3132 1.134 thorpej
3133 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pm, sva);
3134 1.134 thorpej if (l2b == NULL) {
3135 1.134 thorpej sva = next_bucket;
3136 1.134 thorpej continue;
3137 1.134 thorpej }
3138 1.134 thorpej
3139 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(sva)];
3140 1.134 thorpej
3141 1.262 matt for (mappings = 0;
3142 1.262 matt sva < next_bucket;
3143 1.262 matt sva += PAGE_SIZE, ptep += PAGE_SIZE / L2_S_SIZE) {
3144 1.262 matt pt_entry_t opte = *ptep;
3145 1.134 thorpej
3146 1.262 matt if (opte == 0) {
3147 1.156 scw /* Nothing here, move along */
3148 1.1 matt continue;
3149 1.1 matt }
3150 1.1 matt
3151 1.259 matt u_int flags = PVF_REF;
3152 1.262 matt paddr_t pa = l2pte_pa(opte);
3153 1.262 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
3154 1.1 matt
3155 1.1 matt /*
3156 1.134 thorpej * Update flags. In a number of circumstances,
3157 1.134 thorpej * we could cluster a lot of these and do a
3158 1.134 thorpej * number of sequential pages in one go.
3159 1.1 matt */
3160 1.262 matt if (pg != NULL) {
3161 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3162 1.205 uebayasi struct pv_entry *pv;
3163 1.215 uebayasi
3164 1.227 matt #ifdef MULTIPROCESSOR
3165 1.226 matt KASSERT(uvm_page_locked_p(pg));
3166 1.227 matt #endif
3167 1.215 uebayasi pv = pmap_remove_pv(md, pa, pm, sva);
3168 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, 0);
3169 1.205 uebayasi if (pv != NULL) {
3170 1.261 matt if (pm->pm_remove_all == false) {
3171 1.261 matt flags = pv->pv_flags;
3172 1.261 matt }
3173 1.205 uebayasi pool_put(&pmap_pv_pool, pv);
3174 1.134 thorpej }
3175 1.134 thorpej }
3176 1.156 scw mappings++;
3177 1.156 scw
3178 1.266 matt if (!l2pte_valid_p(opte)) {
3179 1.156 scw /*
3180 1.156 scw * Ref/Mod emulation is still active for this
3181 1.156 scw * mapping, therefore it is has not yet been
3182 1.156 scw * accessed. No need to frob the cache/tlb.
3183 1.156 scw */
3184 1.262 matt l2pte_reset(ptep);
3185 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
3186 1.134 thorpej continue;
3187 1.134 thorpej }
3188 1.1 matt
3189 1.1 matt if (cleanlist_idx < PMAP_REMOVE_CLEAN_LIST_SIZE) {
3190 1.1 matt /* Add to the clean list. */
3191 1.174 matt cleanlist[cleanlist_idx].ptep = ptep;
3192 1.134 thorpej cleanlist[cleanlist_idx].va =
3193 1.259 matt sva | (flags & PVF_EXEC);
3194 1.1 matt cleanlist_idx++;
3195 1.134 thorpej } else
3196 1.134 thorpej if (cleanlist_idx == PMAP_REMOVE_CLEAN_LIST_SIZE) {
3197 1.1 matt /* Nuke everything if needed. */
3198 1.174 matt #ifdef PMAP_CACHE_VIVT
3199 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
3200 1.174 matt #endif
3201 1.134 thorpej pmap_tlb_flushID(pm);
3202 1.1 matt
3203 1.1 matt /*
3204 1.1 matt * Roll back the previous PTE list,
3205 1.1 matt * and zero out the current PTE.
3206 1.1 matt */
3207 1.113 thorpej for (cnt = 0;
3208 1.134 thorpej cnt < PMAP_REMOVE_CLEAN_LIST_SIZE; cnt++) {
3209 1.262 matt l2pte_reset(cleanlist[cnt].ptep);
3210 1.181 scw PTE_SYNC(cleanlist[cnt].ptep);
3211 1.1 matt }
3212 1.262 matt l2pte_reset(ptep);
3213 1.134 thorpej PTE_SYNC(ptep);
3214 1.1 matt cleanlist_idx++;
3215 1.160 thorpej pm->pm_remove_all = true;
3216 1.1 matt } else {
3217 1.262 matt l2pte_reset(ptep);
3218 1.134 thorpej PTE_SYNC(ptep);
3219 1.160 thorpej if (pm->pm_remove_all == false) {
3220 1.259 matt pmap_tlb_flush_SE(pm, sva, flags);
3221 1.134 thorpej }
3222 1.134 thorpej }
3223 1.134 thorpej }
3224 1.134 thorpej
3225 1.134 thorpej /*
3226 1.134 thorpej * Deal with any left overs
3227 1.134 thorpej */
3228 1.134 thorpej if (cleanlist_idx <= PMAP_REMOVE_CLEAN_LIST_SIZE) {
3229 1.134 thorpej total += cleanlist_idx;
3230 1.134 thorpej for (cnt = 0; cnt < cleanlist_idx; cnt++) {
3231 1.259 matt vaddr_t va = cleanlist[cnt].va;
3232 1.134 thorpej if (pm->pm_cstate.cs_all != 0) {
3233 1.259 matt vaddr_t clva = va & ~PAGE_MASK;
3234 1.259 matt u_int flags = va & PVF_EXEC;
3235 1.174 matt #ifdef PMAP_CACHE_VIVT
3236 1.259 matt pmap_cache_wbinv_page(pm, clva, true,
3237 1.259 matt PVF_REF | PVF_WRITE | flags);
3238 1.174 matt #endif
3239 1.259 matt pmap_tlb_flush_SE(pm, clva,
3240 1.259 matt PVF_REF | flags);
3241 1.134 thorpej }
3242 1.262 matt l2pte_reset(cleanlist[cnt].ptep);
3243 1.174 matt PTE_SYNC_CURRENT(pm, cleanlist[cnt].ptep);
3244 1.1 matt }
3245 1.1 matt
3246 1.1 matt /*
3247 1.134 thorpej * If it looks like we're removing a whole bunch
3248 1.134 thorpej * of mappings, it's faster to just write-back
3249 1.134 thorpej * the whole cache now and defer TLB flushes until
3250 1.134 thorpej * pmap_update() is called.
3251 1.1 matt */
3252 1.134 thorpej if (total <= PMAP_REMOVE_CLEAN_LIST_SIZE)
3253 1.134 thorpej cleanlist_idx = 0;
3254 1.134 thorpej else {
3255 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3256 1.174 matt #ifdef PMAP_CACHE_VIVT
3257 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
3258 1.174 matt #endif
3259 1.160 thorpej pm->pm_remove_all = true;
3260 1.134 thorpej }
3261 1.134 thorpej }
3262 1.134 thorpej
3263 1.134 thorpej pmap_free_l2_bucket(pm, l2b, mappings);
3264 1.156 scw pm->pm_stats.resident_count -= mappings;
3265 1.134 thorpej }
3266 1.134 thorpej
3267 1.134 thorpej pmap_release_pmap_lock(pm);
3268 1.134 thorpej }
3269 1.134 thorpej
3270 1.182 matt #ifdef PMAP_CACHE_VIPT
3271 1.182 matt static struct pv_entry *
3272 1.182 matt pmap_kremove_pg(struct vm_page *pg, vaddr_t va)
3273 1.182 matt {
3274 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3275 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3276 1.182 matt struct pv_entry *pv;
3277 1.182 matt
3278 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & (PVF_COLORED|PVF_NC));
3279 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_KMPAGE) == 0);
3280 1.182 matt
3281 1.215 uebayasi pv = pmap_remove_pv(md, pa, pmap_kernel(), va);
3282 1.182 matt KASSERT(pv);
3283 1.182 matt KASSERT(pv->pv_flags & PVF_KENTRY);
3284 1.182 matt
3285 1.182 matt /*
3286 1.182 matt * If we are removing a writeable mapping to a cached exec page,
3287 1.182 matt * if it's the last mapping then clear it execness other sync
3288 1.182 matt * the page to the icache.
3289 1.182 matt */
3290 1.215 uebayasi if ((md->pvh_attrs & (PVF_NC|PVF_EXEC)) == PVF_EXEC
3291 1.182 matt && (pv->pv_flags & PVF_WRITE) != 0) {
3292 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
3293 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
3294 1.182 matt PMAPCOUNT(exec_discarded_kremove);
3295 1.182 matt } else {
3296 1.215 uebayasi pmap_syncicache_page(md, pa);
3297 1.182 matt PMAPCOUNT(exec_synced_kremove);
3298 1.182 matt }
3299 1.182 matt }
3300 1.215 uebayasi pmap_vac_me_harder(md, pa, pmap_kernel(), 0);
3301 1.182 matt
3302 1.182 matt return pv;
3303 1.182 matt }
3304 1.182 matt #endif /* PMAP_CACHE_VIPT */
3305 1.182 matt
3306 1.134 thorpej /*
3307 1.134 thorpej * pmap_kenter_pa: enter an unmanaged, wired kernel mapping
3308 1.134 thorpej *
3309 1.134 thorpej * We assume there is already sufficient KVM space available
3310 1.134 thorpej * to do this, as we can't allocate L2 descriptor tables/metadata
3311 1.134 thorpej * from here.
3312 1.134 thorpej */
3313 1.134 thorpej void
3314 1.201 cegger pmap_kenter_pa(vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
3315 1.134 thorpej {
3316 1.186 matt #ifdef PMAP_CACHE_VIVT
3317 1.213 cegger struct vm_page *pg = (flags & PMAP_KMPAGE) ? PHYS_TO_VM_PAGE(pa) : NULL;
3318 1.186 matt #endif
3319 1.174 matt #ifdef PMAP_CACHE_VIPT
3320 1.174 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
3321 1.174 matt struct vm_page *opg;
3322 1.182 matt struct pv_entry *pv = NULL;
3323 1.174 matt #endif
3324 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3325 1.174 matt
3326 1.134 thorpej NPDEBUG(PDB_KENTER,
3327 1.134 thorpej printf("pmap_kenter_pa: va 0x%08lx, pa 0x%08lx, prot 0x%x\n",
3328 1.134 thorpej va, pa, prot));
3329 1.134 thorpej
3330 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pmap_kernel(), va);
3331 1.134 thorpej KDASSERT(l2b != NULL);
3332 1.134 thorpej
3333 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
3334 1.262 matt const pt_entry_t opte = *ptep;
3335 1.134 thorpej
3336 1.174 matt if (opte == 0) {
3337 1.174 matt PMAPCOUNT(kenter_mappings);
3338 1.134 thorpej l2b->l2b_occupancy++;
3339 1.174 matt } else {
3340 1.174 matt PMAPCOUNT(kenter_remappings);
3341 1.174 matt #ifdef PMAP_CACHE_VIPT
3342 1.174 matt opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3343 1.228 he #ifdef DIAGNOSTIC
3344 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3345 1.228 he #endif
3346 1.174 matt if (opg) {
3347 1.174 matt KASSERT(opg != pg);
3348 1.215 uebayasi KASSERT((omd->pvh_attrs & PVF_KMPAGE) == 0);
3349 1.213 cegger KASSERT((flags & PMAP_KMPAGE) == 0);
3350 1.182 matt pv = pmap_kremove_pg(opg, va);
3351 1.174 matt }
3352 1.174 matt #endif
3353 1.266 matt if (l2pte_valid_p(opte)) {
3354 1.174 matt #ifdef PMAP_CACHE_VIVT
3355 1.174 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
3356 1.174 matt #endif
3357 1.174 matt cpu_tlb_flushD_SE(va);
3358 1.174 matt cpu_cpwait();
3359 1.174 matt }
3360 1.174 matt }
3361 1.134 thorpej
3362 1.262 matt const pt_entry_t npte = L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot)
3363 1.265 matt | ((flags & PMAP_NOCACHE)
3364 1.265 matt ? 0
3365 1.265 matt : ((flags & PMAP_PTE)
3366 1.265 matt ? pte_l2_s_cache_mode_pt : pte_l2_s_cache_mode));
3367 1.262 matt l2pte_set(ptep, npte, opte);
3368 1.134 thorpej PTE_SYNC(ptep);
3369 1.174 matt
3370 1.174 matt if (pg) {
3371 1.227 matt #ifdef MULTIPROCESSOR
3372 1.226 matt KASSERT(uvm_page_locked_p(pg));
3373 1.227 matt #endif
3374 1.213 cegger if (flags & PMAP_KMPAGE) {
3375 1.215 uebayasi KASSERT(md->urw_mappings == 0);
3376 1.215 uebayasi KASSERT(md->uro_mappings == 0);
3377 1.215 uebayasi KASSERT(md->krw_mappings == 0);
3378 1.215 uebayasi KASSERT(md->kro_mappings == 0);
3379 1.186 matt #ifdef PMAP_CACHE_VIPT
3380 1.186 matt KASSERT(pv == NULL);
3381 1.207 uebayasi KASSERT(arm_cache_prefer_mask == 0 || (va & PVF_COLORED) == 0);
3382 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_NC) == 0);
3383 1.182 matt /* if there is a color conflict, evict from cache. */
3384 1.215 uebayasi if (pmap_is_page_colored_p(md)
3385 1.215 uebayasi && ((va ^ md->pvh_attrs) & arm_cache_prefer_mask)) {
3386 1.183 matt PMAPCOUNT(vac_color_change);
3387 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
3388 1.215 uebayasi } else if (md->pvh_attrs & PVF_MULTCLR) {
3389 1.195 matt /*
3390 1.195 matt * If this page has multiple colors, expunge
3391 1.195 matt * them.
3392 1.195 matt */
3393 1.195 matt PMAPCOUNT(vac_flush_lots2);
3394 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_SECONDARY);
3395 1.183 matt }
3396 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
3397 1.215 uebayasi md->pvh_attrs |= PVF_KMPAGE
3398 1.183 matt | PVF_COLORED | PVF_DIRTY
3399 1.183 matt | (va & arm_cache_prefer_mask);
3400 1.186 matt #endif
3401 1.186 matt #ifdef PMAP_CACHE_VIVT
3402 1.215 uebayasi md->pvh_attrs |= PVF_KMPAGE;
3403 1.186 matt #endif
3404 1.186 matt pmap_kmpages++;
3405 1.186 matt #ifdef PMAP_CACHE_VIPT
3406 1.179 matt } else {
3407 1.182 matt if (pv == NULL) {
3408 1.182 matt pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
3409 1.182 matt KASSERT(pv != NULL);
3410 1.182 matt }
3411 1.215 uebayasi pmap_enter_pv(md, pa, pv, pmap_kernel(), va,
3412 1.182 matt PVF_WIRED | PVF_KENTRY
3413 1.183 matt | (prot & VM_PROT_WRITE ? PVF_WRITE : 0));
3414 1.183 matt if ((prot & VM_PROT_WRITE)
3415 1.215 uebayasi && !(md->pvh_attrs & PVF_NC))
3416 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
3417 1.215 uebayasi KASSERT((prot & VM_PROT_WRITE) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
3418 1.215 uebayasi pmap_vac_me_harder(md, pa, pmap_kernel(), va);
3419 1.186 matt #endif
3420 1.179 matt }
3421 1.186 matt #ifdef PMAP_CACHE_VIPT
3422 1.182 matt } else {
3423 1.182 matt if (pv != NULL)
3424 1.182 matt pool_put(&pmap_pv_pool, pv);
3425 1.186 matt #endif
3426 1.174 matt }
3427 1.134 thorpej }
3428 1.134 thorpej
3429 1.134 thorpej void
3430 1.134 thorpej pmap_kremove(vaddr_t va, vsize_t len)
3431 1.134 thorpej {
3432 1.134 thorpej vaddr_t next_bucket, eva;
3433 1.134 thorpej u_int mappings;
3434 1.174 matt
3435 1.174 matt PMAPCOUNT(kenter_unmappings);
3436 1.134 thorpej
3437 1.134 thorpej NPDEBUG(PDB_KREMOVE, printf("pmap_kremove: va 0x%08lx, len 0x%08lx\n",
3438 1.134 thorpej va, len));
3439 1.134 thorpej
3440 1.134 thorpej eva = va + len;
3441 1.134 thorpej
3442 1.134 thorpej while (va < eva) {
3443 1.134 thorpej next_bucket = L2_NEXT_BUCKET(va);
3444 1.134 thorpej if (next_bucket > eva)
3445 1.134 thorpej next_bucket = eva;
3446 1.134 thorpej
3447 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pmap_kernel(), va);
3448 1.134 thorpej KDASSERT(l2b != NULL);
3449 1.134 thorpej
3450 1.262 matt pt_entry_t * const sptep = &l2b->l2b_kva[l2pte_index(va)];
3451 1.262 matt pt_entry_t *ptep = sptep;
3452 1.134 thorpej mappings = 0;
3453 1.134 thorpej
3454 1.134 thorpej while (va < next_bucket) {
3455 1.262 matt const pt_entry_t opte = *ptep;
3456 1.262 matt struct vm_page *opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3457 1.262 matt if (opg != NULL) {
3458 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3459 1.215 uebayasi
3460 1.215 uebayasi if (omd->pvh_attrs & PVF_KMPAGE) {
3461 1.215 uebayasi KASSERT(omd->urw_mappings == 0);
3462 1.215 uebayasi KASSERT(omd->uro_mappings == 0);
3463 1.215 uebayasi KASSERT(omd->krw_mappings == 0);
3464 1.215 uebayasi KASSERT(omd->kro_mappings == 0);
3465 1.215 uebayasi omd->pvh_attrs &= ~PVF_KMPAGE;
3466 1.186 matt #ifdef PMAP_CACHE_VIPT
3467 1.251 matt if (arm_cache_prefer_mask != 0) {
3468 1.251 matt omd->pvh_attrs &= ~PVF_WRITE;
3469 1.251 matt }
3470 1.186 matt #endif
3471 1.186 matt pmap_kmpages--;
3472 1.186 matt #ifdef PMAP_CACHE_VIPT
3473 1.179 matt } else {
3474 1.182 matt pool_put(&pmap_pv_pool,
3475 1.182 matt pmap_kremove_pg(opg, va));
3476 1.186 matt #endif
3477 1.179 matt }
3478 1.174 matt }
3479 1.266 matt if (l2pte_valid_p(opte)) {
3480 1.174 matt #ifdef PMAP_CACHE_VIVT
3481 1.134 thorpej cpu_dcache_wbinv_range(va, PAGE_SIZE);
3482 1.174 matt #endif
3483 1.134 thorpej cpu_tlb_flushD_SE(va);
3484 1.134 thorpej }
3485 1.134 thorpej if (opte) {
3486 1.262 matt l2pte_reset(ptep);
3487 1.134 thorpej mappings++;
3488 1.134 thorpej }
3489 1.134 thorpej va += PAGE_SIZE;
3490 1.262 matt ptep += PAGE_SIZE / L2_S_SIZE;
3491 1.134 thorpej }
3492 1.134 thorpej KDASSERT(mappings <= l2b->l2b_occupancy);
3493 1.134 thorpej l2b->l2b_occupancy -= mappings;
3494 1.134 thorpej PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
3495 1.134 thorpej }
3496 1.134 thorpej cpu_cpwait();
3497 1.134 thorpej }
3498 1.134 thorpej
3499 1.159 thorpej bool
3500 1.134 thorpej pmap_extract(pmap_t pm, vaddr_t va, paddr_t *pap)
3501 1.134 thorpej {
3502 1.134 thorpej struct l2_dtable *l2;
3503 1.134 thorpej pd_entry_t *pl1pd, l1pd;
3504 1.134 thorpej pt_entry_t *ptep, pte;
3505 1.134 thorpej paddr_t pa;
3506 1.134 thorpej u_int l1idx;
3507 1.134 thorpej
3508 1.134 thorpej pmap_acquire_pmap_lock(pm);
3509 1.134 thorpej
3510 1.134 thorpej l1idx = L1_IDX(va);
3511 1.258 matt pl1pd = pmap_l1_kva(pm) + l1idx;
3512 1.134 thorpej l1pd = *pl1pd;
3513 1.134 thorpej
3514 1.134 thorpej if (l1pte_section_p(l1pd)) {
3515 1.134 thorpej /*
3516 1.134 thorpej * These should only happen for pmap_kernel()
3517 1.134 thorpej */
3518 1.134 thorpej KDASSERT(pm == pmap_kernel());
3519 1.134 thorpej pmap_release_pmap_lock(pm);
3520 1.235 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
3521 1.235 matt if (l1pte_supersection_p(l1pd)) {
3522 1.235 matt pa = (l1pd & L1_SS_FRAME) | (va & L1_SS_OFFSET);
3523 1.235 matt } else
3524 1.235 matt #endif
3525 1.235 matt pa = (l1pd & L1_S_FRAME) | (va & L1_S_OFFSET);
3526 1.134 thorpej } else {
3527 1.134 thorpej /*
3528 1.134 thorpej * Note that we can't rely on the validity of the L1
3529 1.134 thorpej * descriptor as an indication that a mapping exists.
3530 1.134 thorpej * We have to look it up in the L2 dtable.
3531 1.134 thorpej */
3532 1.134 thorpej l2 = pm->pm_l2[L2_IDX(l1idx)];
3533 1.134 thorpej
3534 1.134 thorpej if (l2 == NULL ||
3535 1.134 thorpej (ptep = l2->l2_bucket[L2_BUCKET(l1idx)].l2b_kva) == NULL) {
3536 1.134 thorpej pmap_release_pmap_lock(pm);
3537 1.174 matt return false;
3538 1.134 thorpej }
3539 1.134 thorpej
3540 1.134 thorpej ptep = &ptep[l2pte_index(va)];
3541 1.134 thorpej pte = *ptep;
3542 1.134 thorpej pmap_release_pmap_lock(pm);
3543 1.134 thorpej
3544 1.134 thorpej if (pte == 0)
3545 1.174 matt return false;
3546 1.134 thorpej
3547 1.134 thorpej switch (pte & L2_TYPE_MASK) {
3548 1.134 thorpej case L2_TYPE_L:
3549 1.134 thorpej pa = (pte & L2_L_FRAME) | (va & L2_L_OFFSET);
3550 1.134 thorpej break;
3551 1.134 thorpej
3552 1.134 thorpej default:
3553 1.134 thorpej pa = (pte & L2_S_FRAME) | (va & L2_S_OFFSET);
3554 1.134 thorpej break;
3555 1.134 thorpej }
3556 1.134 thorpej }
3557 1.134 thorpej
3558 1.134 thorpej if (pap != NULL)
3559 1.134 thorpej *pap = pa;
3560 1.134 thorpej
3561 1.174 matt return true;
3562 1.134 thorpej }
3563 1.134 thorpej
3564 1.134 thorpej void
3565 1.134 thorpej pmap_protect(pmap_t pm, vaddr_t sva, vaddr_t eva, vm_prot_t prot)
3566 1.134 thorpej {
3567 1.134 thorpej struct l2_bucket *l2b;
3568 1.134 thorpej pt_entry_t *ptep, pte;
3569 1.134 thorpej vaddr_t next_bucket;
3570 1.134 thorpej
3571 1.134 thorpej NPDEBUG(PDB_PROTECT,
3572 1.134 thorpej printf("pmap_protect: pm %p sva 0x%lx eva 0x%lx prot 0x%x\n",
3573 1.134 thorpej pm, sva, eva, prot));
3574 1.134 thorpej
3575 1.134 thorpej if ((prot & VM_PROT_READ) == 0) {
3576 1.134 thorpej pmap_remove(pm, sva, eva);
3577 1.134 thorpej return;
3578 1.134 thorpej }
3579 1.134 thorpej
3580 1.134 thorpej if (prot & VM_PROT_WRITE) {
3581 1.134 thorpej /*
3582 1.134 thorpej * If this is a read->write transition, just ignore it and let
3583 1.134 thorpej * uvm_fault() take care of it later.
3584 1.134 thorpej */
3585 1.134 thorpej return;
3586 1.134 thorpej }
3587 1.134 thorpej
3588 1.134 thorpej pmap_acquire_pmap_lock(pm);
3589 1.134 thorpej
3590 1.262 matt const bool flush = eva - sva >= PAGE_SIZE * 4;
3591 1.262 matt u_int clr_mask = PVF_WRITE | ((prot & VM_PROT_EXECUTE) ? 0 : PVF_EXEC);
3592 1.262 matt u_int flags = 0;
3593 1.134 thorpej
3594 1.134 thorpej while (sva < eva) {
3595 1.134 thorpej next_bucket = L2_NEXT_BUCKET(sva);
3596 1.134 thorpej if (next_bucket > eva)
3597 1.134 thorpej next_bucket = eva;
3598 1.134 thorpej
3599 1.134 thorpej l2b = pmap_get_l2_bucket(pm, sva);
3600 1.134 thorpej if (l2b == NULL) {
3601 1.134 thorpej sva = next_bucket;
3602 1.134 thorpej continue;
3603 1.134 thorpej }
3604 1.134 thorpej
3605 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(sva)];
3606 1.134 thorpej
3607 1.134 thorpej while (sva < next_bucket) {
3608 1.174 matt pte = *ptep;
3609 1.266 matt if (l2pte_valid_p(pte) != 0 && l2pte_writable_p(pte)) {
3610 1.134 thorpej struct vm_page *pg;
3611 1.134 thorpej u_int f;
3612 1.134 thorpej
3613 1.174 matt #ifdef PMAP_CACHE_VIVT
3614 1.174 matt /*
3615 1.174 matt * OK, at this point, we know we're doing
3616 1.174 matt * write-protect operation. If the pmap is
3617 1.174 matt * active, write-back the page.
3618 1.174 matt */
3619 1.264 kiyohara pmap_cache_wbinv_page(pm, sva, false,
3620 1.264 kiyohara PVF_REF | PVF_WRITE);
3621 1.174 matt #endif
3622 1.174 matt
3623 1.134 thorpej pg = PHYS_TO_VM_PAGE(l2pte_pa(pte));
3624 1.214 jmcneill pte = l2pte_set_readonly(pte);
3625 1.134 thorpej *ptep = pte;
3626 1.134 thorpej PTE_SYNC(ptep);
3627 1.134 thorpej
3628 1.134 thorpej if (pg != NULL) {
3629 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3630 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3631 1.215 uebayasi
3632 1.227 matt #ifdef MULTIPROCESSOR
3633 1.226 matt KASSERT(uvm_page_locked_p(pg));
3634 1.227 matt #endif
3635 1.215 uebayasi f = pmap_modify_pv(md, pa, pm, sva,
3636 1.174 matt clr_mask, 0);
3637 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, sva);
3638 1.226 matt } else {
3639 1.134 thorpej f = PVF_REF | PVF_EXEC;
3640 1.226 matt }
3641 1.134 thorpej
3642 1.262 matt if (flush) {
3643 1.134 thorpej flags |= f;
3644 1.259 matt } else {
3645 1.259 matt pmap_tlb_flush_SE(pm, sva, f);
3646 1.259 matt }
3647 1.1 matt }
3648 1.134 thorpej
3649 1.134 thorpej sva += PAGE_SIZE;
3650 1.134 thorpej ptep++;
3651 1.134 thorpej }
3652 1.1 matt }
3653 1.1 matt
3654 1.134 thorpej if (flush) {
3655 1.262 matt if (PV_BEEN_EXECD(flags)) {
3656 1.134 thorpej pmap_tlb_flushID(pm);
3657 1.262 matt } else if (PV_BEEN_REFD(flags)) {
3658 1.134 thorpej pmap_tlb_flushD(pm);
3659 1.262 matt }
3660 1.134 thorpej }
3661 1.262 matt
3662 1.262 matt pmap_release_pmap_lock(pm);
3663 1.134 thorpej }
3664 1.134 thorpej
3665 1.134 thorpej void
3666 1.174 matt pmap_icache_sync_range(pmap_t pm, vaddr_t sva, vaddr_t eva)
3667 1.174 matt {
3668 1.174 matt struct l2_bucket *l2b;
3669 1.174 matt pt_entry_t *ptep;
3670 1.174 matt vaddr_t next_bucket;
3671 1.174 matt vsize_t page_size = trunc_page(sva) + PAGE_SIZE - sva;
3672 1.174 matt
3673 1.174 matt NPDEBUG(PDB_EXEC,
3674 1.174 matt printf("pmap_icache_sync_range: pm %p sva 0x%lx eva 0x%lx\n",
3675 1.174 matt pm, sva, eva));
3676 1.174 matt
3677 1.174 matt pmap_acquire_pmap_lock(pm);
3678 1.174 matt
3679 1.174 matt while (sva < eva) {
3680 1.174 matt next_bucket = L2_NEXT_BUCKET(sva);
3681 1.174 matt if (next_bucket > eva)
3682 1.174 matt next_bucket = eva;
3683 1.174 matt
3684 1.174 matt l2b = pmap_get_l2_bucket(pm, sva);
3685 1.174 matt if (l2b == NULL) {
3686 1.174 matt sva = next_bucket;
3687 1.174 matt continue;
3688 1.174 matt }
3689 1.174 matt
3690 1.174 matt for (ptep = &l2b->l2b_kva[l2pte_index(sva)];
3691 1.174 matt sva < next_bucket;
3692 1.174 matt sva += page_size, ptep++, page_size = PAGE_SIZE) {
3693 1.266 matt if (l2pte_valid_p(*ptep)) {
3694 1.174 matt cpu_icache_sync_range(sva,
3695 1.174 matt min(page_size, eva - sva));
3696 1.174 matt }
3697 1.174 matt }
3698 1.174 matt }
3699 1.174 matt
3700 1.174 matt pmap_release_pmap_lock(pm);
3701 1.174 matt }
3702 1.174 matt
3703 1.174 matt void
3704 1.134 thorpej pmap_page_protect(struct vm_page *pg, vm_prot_t prot)
3705 1.134 thorpej {
3706 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3707 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3708 1.134 thorpej
3709 1.134 thorpej NPDEBUG(PDB_PROTECT,
3710 1.215 uebayasi printf("pmap_page_protect: md %p (0x%08lx), prot 0x%x\n",
3711 1.215 uebayasi md, pa, prot));
3712 1.134 thorpej
3713 1.227 matt #ifdef MULTIPROCESSOR
3714 1.226 matt KASSERT(uvm_page_locked_p(pg));
3715 1.227 matt #endif
3716 1.226 matt
3717 1.134 thorpej switch(prot) {
3718 1.174 matt case VM_PROT_READ|VM_PROT_WRITE:
3719 1.174 matt #if defined(PMAP_CHECK_VIPT) && defined(PMAP_APX)
3720 1.215 uebayasi pmap_clearbit(md, pa, PVF_EXEC);
3721 1.174 matt break;
3722 1.174 matt #endif
3723 1.134 thorpej case VM_PROT_READ|VM_PROT_WRITE|VM_PROT_EXECUTE:
3724 1.174 matt break;
3725 1.134 thorpej
3726 1.134 thorpej case VM_PROT_READ:
3727 1.174 matt #if defined(PMAP_CHECK_VIPT) && defined(PMAP_APX)
3728 1.215 uebayasi pmap_clearbit(md, pa, PVF_WRITE|PVF_EXEC);
3729 1.174 matt break;
3730 1.174 matt #endif
3731 1.134 thorpej case VM_PROT_READ|VM_PROT_EXECUTE:
3732 1.215 uebayasi pmap_clearbit(md, pa, PVF_WRITE);
3733 1.134 thorpej break;
3734 1.134 thorpej
3735 1.134 thorpej default:
3736 1.215 uebayasi pmap_page_remove(md, pa);
3737 1.134 thorpej break;
3738 1.134 thorpej }
3739 1.134 thorpej }
3740 1.134 thorpej
3741 1.134 thorpej /*
3742 1.134 thorpej * pmap_clear_modify:
3743 1.134 thorpej *
3744 1.134 thorpej * Clear the "modified" attribute for a page.
3745 1.134 thorpej */
3746 1.159 thorpej bool
3747 1.134 thorpej pmap_clear_modify(struct vm_page *pg)
3748 1.134 thorpej {
3749 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3750 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3751 1.159 thorpej bool rv;
3752 1.134 thorpej
3753 1.227 matt #ifdef MULTIPROCESSOR
3754 1.226 matt KASSERT(uvm_page_locked_p(pg));
3755 1.227 matt #endif
3756 1.226 matt
3757 1.215 uebayasi if (md->pvh_attrs & PVF_MOD) {
3758 1.160 thorpej rv = true;
3759 1.194 matt #ifdef PMAP_CACHE_VIPT
3760 1.194 matt /*
3761 1.194 matt * If we are going to clear the modified bit and there are
3762 1.194 matt * no other modified bits set, flush the page to memory and
3763 1.194 matt * mark it clean.
3764 1.194 matt */
3765 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) == PVF_MOD)
3766 1.215 uebayasi pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
3767 1.194 matt #endif
3768 1.215 uebayasi pmap_clearbit(md, pa, PVF_MOD);
3769 1.134 thorpej } else
3770 1.160 thorpej rv = false;
3771 1.134 thorpej
3772 1.134 thorpej return (rv);
3773 1.134 thorpej }
3774 1.134 thorpej
3775 1.134 thorpej /*
3776 1.134 thorpej * pmap_clear_reference:
3777 1.134 thorpej *
3778 1.134 thorpej * Clear the "referenced" attribute for a page.
3779 1.134 thorpej */
3780 1.159 thorpej bool
3781 1.134 thorpej pmap_clear_reference(struct vm_page *pg)
3782 1.134 thorpej {
3783 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3784 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3785 1.159 thorpej bool rv;
3786 1.134 thorpej
3787 1.227 matt #ifdef MULTIPROCESSOR
3788 1.226 matt KASSERT(uvm_page_locked_p(pg));
3789 1.227 matt #endif
3790 1.226 matt
3791 1.215 uebayasi if (md->pvh_attrs & PVF_REF) {
3792 1.160 thorpej rv = true;
3793 1.215 uebayasi pmap_clearbit(md, pa, PVF_REF);
3794 1.134 thorpej } else
3795 1.160 thorpej rv = false;
3796 1.134 thorpej
3797 1.134 thorpej return (rv);
3798 1.134 thorpej }
3799 1.134 thorpej
3800 1.134 thorpej /*
3801 1.134 thorpej * pmap_is_modified:
3802 1.134 thorpej *
3803 1.134 thorpej * Test if a page has the "modified" attribute.
3804 1.134 thorpej */
3805 1.134 thorpej /* See <arm/arm32/pmap.h> */
3806 1.134 thorpej
3807 1.134 thorpej /*
3808 1.134 thorpej * pmap_is_referenced:
3809 1.134 thorpej *
3810 1.134 thorpej * Test if a page has the "referenced" attribute.
3811 1.134 thorpej */
3812 1.134 thorpej /* See <arm/arm32/pmap.h> */
3813 1.134 thorpej
3814 1.134 thorpej int
3815 1.134 thorpej pmap_fault_fixup(pmap_t pm, vaddr_t va, vm_prot_t ftype, int user)
3816 1.134 thorpej {
3817 1.134 thorpej struct l2_dtable *l2;
3818 1.134 thorpej struct l2_bucket *l2b;
3819 1.134 thorpej pd_entry_t *pl1pd, l1pd;
3820 1.134 thorpej pt_entry_t *ptep, pte;
3821 1.134 thorpej paddr_t pa;
3822 1.134 thorpej u_int l1idx;
3823 1.134 thorpej int rv = 0;
3824 1.134 thorpej
3825 1.134 thorpej pmap_acquire_pmap_lock(pm);
3826 1.134 thorpej
3827 1.134 thorpej l1idx = L1_IDX(va);
3828 1.134 thorpej
3829 1.134 thorpej /*
3830 1.134 thorpej * If there is no l2_dtable for this address, then the process
3831 1.134 thorpej * has no business accessing it.
3832 1.134 thorpej *
3833 1.134 thorpej * Note: This will catch userland processes trying to access
3834 1.134 thorpej * kernel addresses.
3835 1.134 thorpej */
3836 1.134 thorpej l2 = pm->pm_l2[L2_IDX(l1idx)];
3837 1.134 thorpej if (l2 == NULL)
3838 1.134 thorpej goto out;
3839 1.134 thorpej
3840 1.1 matt /*
3841 1.134 thorpej * Likewise if there is no L2 descriptor table
3842 1.1 matt */
3843 1.134 thorpej l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
3844 1.134 thorpej if (l2b->l2b_kva == NULL)
3845 1.134 thorpej goto out;
3846 1.134 thorpej
3847 1.134 thorpej /*
3848 1.134 thorpej * Check the PTE itself.
3849 1.134 thorpej */
3850 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
3851 1.134 thorpej pte = *ptep;
3852 1.134 thorpej if (pte == 0)
3853 1.134 thorpej goto out;
3854 1.134 thorpej
3855 1.134 thorpej /*
3856 1.134 thorpej * Catch a userland access to the vector page mapped at 0x0
3857 1.134 thorpej */
3858 1.134 thorpej if (user && (pte & L2_S_PROT_U) == 0)
3859 1.134 thorpej goto out;
3860 1.134 thorpej
3861 1.134 thorpej pa = l2pte_pa(pte);
3862 1.134 thorpej
3863 1.214 jmcneill if ((ftype & VM_PROT_WRITE) && !l2pte_writable_p(pte)) {
3864 1.134 thorpej /*
3865 1.134 thorpej * This looks like a good candidate for "page modified"
3866 1.134 thorpej * emulation...
3867 1.134 thorpej */
3868 1.134 thorpej struct pv_entry *pv;
3869 1.134 thorpej struct vm_page *pg;
3870 1.134 thorpej
3871 1.134 thorpej /* Extract the physical address of the page */
3872 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL)
3873 1.134 thorpej goto out;
3874 1.134 thorpej
3875 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3876 1.215 uebayasi
3877 1.134 thorpej /* Get the current flags for this page. */
3878 1.227 matt #ifdef MULTIPROCESSOR
3879 1.226 matt KASSERT(uvm_page_locked_p(pg));
3880 1.227 matt #endif
3881 1.134 thorpej
3882 1.215 uebayasi pv = pmap_find_pv(md, pm, va);
3883 1.134 thorpej if (pv == NULL) {
3884 1.134 thorpej goto out;
3885 1.134 thorpej }
3886 1.134 thorpej
3887 1.134 thorpej /*
3888 1.134 thorpej * Do the flags say this page is writable? If not then it
3889 1.134 thorpej * is a genuine write fault. If yes then the write fault is
3890 1.134 thorpej * our fault as we did not reflect the write access in the
3891 1.134 thorpej * PTE. Now we know a write has occurred we can correct this
3892 1.134 thorpej * and also set the modified bit
3893 1.134 thorpej */
3894 1.134 thorpej if ((pv->pv_flags & PVF_WRITE) == 0) {
3895 1.134 thorpej goto out;
3896 1.134 thorpej }
3897 1.134 thorpej
3898 1.134 thorpej NPDEBUG(PDB_FOLLOW,
3899 1.134 thorpej printf("pmap_fault_fixup: mod emul. pm %p, va 0x%08lx, pa 0x%08lx\n",
3900 1.215 uebayasi pm, va, pa));
3901 1.134 thorpej
3902 1.215 uebayasi md->pvh_attrs |= PVF_REF | PVF_MOD;
3903 1.134 thorpej pv->pv_flags |= PVF_REF | PVF_MOD;
3904 1.185 matt #ifdef PMAP_CACHE_VIPT
3905 1.185 matt /*
3906 1.185 matt * If there are cacheable mappings for this page, mark it dirty.
3907 1.185 matt */
3908 1.215 uebayasi if ((md->pvh_attrs & PVF_NC) == 0)
3909 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
3910 1.185 matt #endif
3911 1.134 thorpej
3912 1.134 thorpej /*
3913 1.134 thorpej * Re-enable write permissions for the page. No need to call
3914 1.134 thorpej * pmap_vac_me_harder(), since this is just a
3915 1.134 thorpej * modified-emulation fault, and the PVF_WRITE bit isn't
3916 1.134 thorpej * changing. We've already set the cacheable bits based on
3917 1.134 thorpej * the assumption that we can write to this page.
3918 1.134 thorpej */
3919 1.214 jmcneill *ptep = l2pte_set_writable((pte & ~L2_TYPE_MASK) | L2_S_PROTO);
3920 1.134 thorpej PTE_SYNC(ptep);
3921 1.134 thorpej rv = 1;
3922 1.134 thorpej } else
3923 1.134 thorpej if ((pte & L2_TYPE_MASK) == L2_TYPE_INV) {
3924 1.134 thorpej /*
3925 1.134 thorpej * This looks like a good candidate for "page referenced"
3926 1.134 thorpej * emulation.
3927 1.134 thorpej */
3928 1.134 thorpej struct pv_entry *pv;
3929 1.134 thorpej struct vm_page *pg;
3930 1.134 thorpej
3931 1.134 thorpej /* Extract the physical address of the page */
3932 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL)
3933 1.134 thorpej goto out;
3934 1.134 thorpej
3935 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3936 1.215 uebayasi
3937 1.134 thorpej /* Get the current flags for this page. */
3938 1.227 matt #ifdef MULTIPROCESSOR
3939 1.226 matt KASSERT(uvm_page_locked_p(pg));
3940 1.227 matt #endif
3941 1.134 thorpej
3942 1.215 uebayasi pv = pmap_find_pv(md, pm, va);
3943 1.134 thorpej if (pv == NULL) {
3944 1.134 thorpej goto out;
3945 1.134 thorpej }
3946 1.134 thorpej
3947 1.215 uebayasi md->pvh_attrs |= PVF_REF;
3948 1.134 thorpej pv->pv_flags |= PVF_REF;
3949 1.1 matt
3950 1.134 thorpej NPDEBUG(PDB_FOLLOW,
3951 1.134 thorpej printf("pmap_fault_fixup: ref emul. pm %p, va 0x%08lx, pa 0x%08lx\n",
3952 1.215 uebayasi pm, va, pa));
3953 1.134 thorpej
3954 1.214 jmcneill *ptep = l2pte_set_readonly((pte & ~L2_TYPE_MASK) | L2_S_PROTO);
3955 1.134 thorpej PTE_SYNC(ptep);
3956 1.134 thorpej rv = 1;
3957 1.134 thorpej }
3958 1.134 thorpej
3959 1.134 thorpej /*
3960 1.134 thorpej * We know there is a valid mapping here, so simply
3961 1.134 thorpej * fix up the L1 if necessary.
3962 1.134 thorpej */
3963 1.258 matt pl1pd = pmap_l1_kva(pm) + l1idx;
3964 1.258 matt l1pd = l2b->l2b_phys | L1_C_DOM(pmap_domain(pm)) | L1_C_PROTO;
3965 1.134 thorpej if (*pl1pd != l1pd) {
3966 1.134 thorpej *pl1pd = l1pd;
3967 1.134 thorpej PTE_SYNC(pl1pd);
3968 1.134 thorpej rv = 1;
3969 1.134 thorpej }
3970 1.134 thorpej
3971 1.134 thorpej #ifdef CPU_SA110
3972 1.134 thorpej /*
3973 1.134 thorpej * There are bugs in the rev K SA110. This is a check for one
3974 1.134 thorpej * of them.
3975 1.134 thorpej */
3976 1.134 thorpej if (rv == 0 && curcpu()->ci_arm_cputype == CPU_ID_SA110 &&
3977 1.134 thorpej curcpu()->ci_arm_cpurev < 3) {
3978 1.134 thorpej /* Always current pmap */
3979 1.266 matt if (l2pte_valid_p(pte)) {
3980 1.134 thorpej extern int kernel_debug;
3981 1.134 thorpej if (kernel_debug & 1) {
3982 1.134 thorpej struct proc *p = curlwp->l_proc;
3983 1.134 thorpej printf("prefetch_abort: page is already "
3984 1.134 thorpej "mapped - pte=%p *pte=%08x\n", ptep, pte);
3985 1.134 thorpej printf("prefetch_abort: pc=%08lx proc=%p "
3986 1.134 thorpej "process=%s\n", va, p, p->p_comm);
3987 1.134 thorpej printf("prefetch_abort: far=%08x fs=%x\n",
3988 1.134 thorpej cpu_faultaddress(), cpu_faultstatus());
3989 1.113 thorpej }
3990 1.134 thorpej #ifdef DDB
3991 1.134 thorpej if (kernel_debug & 2)
3992 1.134 thorpej Debugger();
3993 1.134 thorpej #endif
3994 1.134 thorpej rv = 1;
3995 1.1 matt }
3996 1.1 matt }
3997 1.134 thorpej #endif /* CPU_SA110 */
3998 1.104 thorpej
3999 1.238 matt /*
4000 1.238 matt * If 'rv == 0' at this point, it generally indicates that there is a
4001 1.238 matt * stale TLB entry for the faulting address. That might be due to a
4002 1.238 matt * wrong setting of pmap_needs_pte_sync. So set it and retry.
4003 1.238 matt */
4004 1.238 matt if (rv == 0 && pm->pm_l1->l1_domain_use_count == 1
4005 1.238 matt && pmap_needs_pte_sync == 0) {
4006 1.240 matt pmap_needs_pte_sync = 1;
4007 1.239 matt PTE_SYNC(ptep);
4008 1.238 matt rv = 1;
4009 1.238 matt }
4010 1.238 matt
4011 1.134 thorpej #ifdef DEBUG
4012 1.134 thorpej /*
4013 1.134 thorpej * If 'rv == 0' at this point, it generally indicates that there is a
4014 1.134 thorpej * stale TLB entry for the faulting address. This happens when two or
4015 1.134 thorpej * more processes are sharing an L1. Since we don't flush the TLB on
4016 1.134 thorpej * a context switch between such processes, we can take domain faults
4017 1.134 thorpej * for mappings which exist at the same VA in both processes. EVEN IF
4018 1.134 thorpej * WE'VE RECENTLY FIXED UP THE CORRESPONDING L1 in pmap_enter(), for
4019 1.134 thorpej * example.
4020 1.134 thorpej *
4021 1.134 thorpej * This is extremely likely to happen if pmap_enter() updated the L1
4022 1.134 thorpej * entry for a recently entered mapping. In this case, the TLB is
4023 1.134 thorpej * flushed for the new mapping, but there may still be TLB entries for
4024 1.134 thorpej * other mappings belonging to other processes in the 1MB range
4025 1.134 thorpej * covered by the L1 entry.
4026 1.134 thorpej *
4027 1.134 thorpej * Since 'rv == 0', we know that the L1 already contains the correct
4028 1.134 thorpej * value, so the fault must be due to a stale TLB entry.
4029 1.134 thorpej *
4030 1.134 thorpej * Since we always need to flush the TLB anyway in the case where we
4031 1.134 thorpej * fixed up the L1, or frobbed the L2 PTE, we effectively deal with
4032 1.134 thorpej * stale TLB entries dynamically.
4033 1.134 thorpej *
4034 1.134 thorpej * However, the above condition can ONLY happen if the current L1 is
4035 1.134 thorpej * being shared. If it happens when the L1 is unshared, it indicates
4036 1.134 thorpej * that other parts of the pmap are not doing their job WRT managing
4037 1.134 thorpej * the TLB.
4038 1.134 thorpej */
4039 1.134 thorpej if (rv == 0 && pm->pm_l1->l1_domain_use_count == 1) {
4040 1.134 thorpej extern int last_fault_code;
4041 1.134 thorpej printf("fixup: pm %p, va 0x%lx, ftype %d - nothing to do!\n",
4042 1.134 thorpej pm, va, ftype);
4043 1.134 thorpej printf("fixup: l2 %p, l2b %p, ptep %p, pl1pd %p\n",
4044 1.134 thorpej l2, l2b, ptep, pl1pd);
4045 1.134 thorpej printf("fixup: pte 0x%x, l1pd 0x%x, last code 0x%x\n",
4046 1.134 thorpej pte, l1pd, last_fault_code);
4047 1.134 thorpej #ifdef DDB
4048 1.255 skrll extern int kernel_debug;
4049 1.255 skrll
4050 1.247 matt if (kernel_debug & 2)
4051 1.247 matt Debugger();
4052 1.134 thorpej #endif
4053 1.134 thorpej }
4054 1.134 thorpej #endif
4055 1.134 thorpej
4056 1.134 thorpej cpu_tlb_flushID_SE(va);
4057 1.134 thorpej cpu_cpwait();
4058 1.134 thorpej
4059 1.134 thorpej rv = 1;
4060 1.104 thorpej
4061 1.134 thorpej out:
4062 1.134 thorpej pmap_release_pmap_lock(pm);
4063 1.134 thorpej
4064 1.134 thorpej return (rv);
4065 1.134 thorpej }
4066 1.134 thorpej
4067 1.134 thorpej /*
4068 1.134 thorpej * Routine: pmap_procwr
4069 1.134 thorpej *
4070 1.1 matt * Function:
4071 1.134 thorpej * Synchronize caches corresponding to [addr, addr+len) in p.
4072 1.134 thorpej *
4073 1.134 thorpej */
4074 1.134 thorpej void
4075 1.134 thorpej pmap_procwr(struct proc *p, vaddr_t va, int len)
4076 1.134 thorpej {
4077 1.134 thorpej /* We only need to do anything if it is the current process. */
4078 1.134 thorpej if (p == curproc)
4079 1.134 thorpej cpu_icache_sync_range(va, len);
4080 1.134 thorpej }
4081 1.134 thorpej
4082 1.134 thorpej /*
4083 1.134 thorpej * Routine: pmap_unwire
4084 1.134 thorpej * Function: Clear the wired attribute for a map/virtual-address pair.
4085 1.134 thorpej *
4086 1.134 thorpej * In/out conditions:
4087 1.134 thorpej * The mapping must already exist in the pmap.
4088 1.1 matt */
4089 1.134 thorpej void
4090 1.134 thorpej pmap_unwire(pmap_t pm, vaddr_t va)
4091 1.134 thorpej {
4092 1.134 thorpej struct l2_bucket *l2b;
4093 1.134 thorpej pt_entry_t *ptep, pte;
4094 1.134 thorpej struct vm_page *pg;
4095 1.134 thorpej paddr_t pa;
4096 1.134 thorpej
4097 1.134 thorpej NPDEBUG(PDB_WIRING, printf("pmap_unwire: pm %p, va 0x%08lx\n", pm, va));
4098 1.134 thorpej
4099 1.134 thorpej pmap_acquire_pmap_lock(pm);
4100 1.134 thorpej
4101 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
4102 1.134 thorpej KDASSERT(l2b != NULL);
4103 1.134 thorpej
4104 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
4105 1.134 thorpej pte = *ptep;
4106 1.134 thorpej
4107 1.134 thorpej /* Extract the physical address of the page */
4108 1.134 thorpej pa = l2pte_pa(pte);
4109 1.1 matt
4110 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) != NULL) {
4111 1.134 thorpej /* Update the wired bit in the pv entry for this page. */
4112 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4113 1.215 uebayasi
4114 1.227 matt #ifdef MULTIPROCESSOR
4115 1.226 matt KASSERT(uvm_page_locked_p(pg));
4116 1.227 matt #endif
4117 1.215 uebayasi (void) pmap_modify_pv(md, pa, pm, va, PVF_WIRED, 0);
4118 1.134 thorpej }
4119 1.134 thorpej
4120 1.134 thorpej pmap_release_pmap_lock(pm);
4121 1.134 thorpej }
4122 1.134 thorpej
4123 1.134 thorpej void
4124 1.173 scw pmap_activate(struct lwp *l)
4125 1.1 matt {
4126 1.267 matt struct cpu_info * const ci = curcpu();
4127 1.165 scw extern int block_userspace_access;
4128 1.165 scw pmap_t opm, npm, rpm;
4129 1.165 scw uint32_t odacr, ndacr;
4130 1.165 scw int oldirqstate;
4131 1.165 scw
4132 1.173 scw /*
4133 1.173 scw * If activating a non-current lwp or the current lwp is
4134 1.173 scw * already active, just return.
4135 1.173 scw */
4136 1.173 scw if (l != curlwp ||
4137 1.173 scw l->l_proc->p_vmspace->vm_map.pmap->pm_activated == true)
4138 1.173 scw return;
4139 1.173 scw
4140 1.173 scw npm = l->l_proc->p_vmspace->vm_map.pmap;
4141 1.165 scw ndacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2)) |
4142 1.258 matt (DOMAIN_CLIENT << (pmap_domain(npm) * 2));
4143 1.134 thorpej
4144 1.165 scw /*
4145 1.165 scw * If TTB and DACR are unchanged, short-circuit all the
4146 1.165 scw * TLB/cache management stuff.
4147 1.165 scw */
4148 1.267 matt if (ci->ci_lastlwp != NULL) {
4149 1.267 matt opm = ci->ci_lastlwp->l_proc->p_vmspace->vm_map.pmap;
4150 1.165 scw odacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2)) |
4151 1.258 matt (DOMAIN_CLIENT << (pmap_domain(opm) * 2));
4152 1.134 thorpej
4153 1.165 scw if (opm->pm_l1 == npm->pm_l1 && odacr == ndacr)
4154 1.165 scw goto all_done;
4155 1.165 scw } else
4156 1.165 scw opm = NULL;
4157 1.134 thorpej
4158 1.174 matt PMAPCOUNT(activations);
4159 1.165 scw block_userspace_access = 1;
4160 1.134 thorpej
4161 1.165 scw /*
4162 1.165 scw * If switching to a user vmspace which is different to the
4163 1.165 scw * most recent one, and the most recent one is potentially
4164 1.165 scw * live in the cache, we must write-back and invalidate the
4165 1.165 scw * entire cache.
4166 1.165 scw */
4167 1.267 matt rpm = ci->ci_pmap_lastuser;
4168 1.203 scw
4169 1.203 scw /*
4170 1.203 scw * XXXSCW: There's a corner case here which can leave turds in the cache as
4171 1.203 scw * reported in kern/41058. They're probably left over during tear-down and
4172 1.203 scw * switching away from an exiting process. Until the root cause is identified
4173 1.203 scw * and fixed, zap the cache when switching pmaps. This will result in a few
4174 1.203 scw * unnecessary cache flushes, but that's better than silently corrupting data.
4175 1.203 scw */
4176 1.203 scw #if 0
4177 1.165 scw if (npm != pmap_kernel() && rpm && npm != rpm &&
4178 1.165 scw rpm->pm_cstate.cs_cache) {
4179 1.165 scw rpm->pm_cstate.cs_cache = 0;
4180 1.174 matt #ifdef PMAP_CACHE_VIVT
4181 1.165 scw cpu_idcache_wbinv_all();
4182 1.174 matt #endif
4183 1.165 scw }
4184 1.203 scw #else
4185 1.203 scw if (rpm) {
4186 1.203 scw rpm->pm_cstate.cs_cache = 0;
4187 1.203 scw if (npm == pmap_kernel())
4188 1.267 matt ci->ci_pmap_lastuser = NULL;
4189 1.203 scw #ifdef PMAP_CACHE_VIVT
4190 1.203 scw cpu_idcache_wbinv_all();
4191 1.203 scw #endif
4192 1.203 scw }
4193 1.203 scw #endif
4194 1.134 thorpej
4195 1.165 scw /* No interrupts while we frob the TTB/DACR */
4196 1.183 matt oldirqstate = disable_interrupts(IF32_bits);
4197 1.1 matt
4198 1.257 matt #ifndef ARM_HAS_VBAR
4199 1.165 scw /*
4200 1.165 scw * For ARM_VECTORS_LOW, we MUST, I repeat, MUST fix up the L1
4201 1.165 scw * entry corresponding to 'vector_page' in the incoming L1 table
4202 1.165 scw * before switching to it otherwise subsequent interrupts/exceptions
4203 1.165 scw * (including domain faults!) will jump into hyperspace.
4204 1.165 scw */
4205 1.165 scw if (npm->pm_pl1vec != NULL) {
4206 1.165 scw cpu_tlb_flushID_SE((u_int)vector_page);
4207 1.165 scw cpu_cpwait();
4208 1.165 scw *npm->pm_pl1vec = npm->pm_l1vec;
4209 1.165 scw PTE_SYNC(npm->pm_pl1vec);
4210 1.165 scw }
4211 1.257 matt #endif
4212 1.1 matt
4213 1.165 scw cpu_domains(ndacr);
4214 1.1 matt
4215 1.165 scw if (npm == pmap_kernel() || npm == rpm) {
4216 1.134 thorpej /*
4217 1.165 scw * Switching to a kernel thread, or back to the
4218 1.165 scw * same user vmspace as before... Simply update
4219 1.165 scw * the TTB (no TLB flush required)
4220 1.134 thorpej */
4221 1.237 matt cpu_setttb(npm->pm_l1->l1_physaddr, false);
4222 1.165 scw cpu_cpwait();
4223 1.165 scw } else {
4224 1.165 scw /*
4225 1.165 scw * Otherwise, update TTB and flush TLB
4226 1.165 scw */
4227 1.165 scw cpu_context_switch(npm->pm_l1->l1_physaddr);
4228 1.165 scw if (rpm != NULL)
4229 1.165 scw rpm->pm_cstate.cs_tlb = 0;
4230 1.165 scw }
4231 1.165 scw
4232 1.165 scw restore_interrupts(oldirqstate);
4233 1.165 scw
4234 1.165 scw block_userspace_access = 0;
4235 1.165 scw
4236 1.165 scw all_done:
4237 1.165 scw /*
4238 1.165 scw * The new pmap is resident. Make sure it's marked
4239 1.165 scw * as resident in the cache/TLB.
4240 1.165 scw */
4241 1.165 scw npm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
4242 1.165 scw if (npm != pmap_kernel())
4243 1.267 matt ci->ci_pmap_lastuser = npm;
4244 1.1 matt
4245 1.165 scw /* The old pmap is not longer active */
4246 1.165 scw if (opm != NULL)
4247 1.165 scw opm->pm_activated = false;
4248 1.1 matt
4249 1.165 scw /* But the new one is */
4250 1.165 scw npm->pm_activated = true;
4251 1.165 scw }
4252 1.1 matt
4253 1.165 scw void
4254 1.134 thorpej pmap_deactivate(struct lwp *l)
4255 1.134 thorpej {
4256 1.165 scw
4257 1.178 scw /*
4258 1.178 scw * If the process is exiting, make sure pmap_activate() does
4259 1.178 scw * a full MMU context-switch and cache flush, which we might
4260 1.178 scw * otherwise skip. See PR port-arm/38950.
4261 1.178 scw */
4262 1.178 scw if (l->l_proc->p_sflag & PS_WEXIT)
4263 1.267 matt curcpu()->ci_lastlwp = NULL;
4264 1.178 scw
4265 1.165 scw l->l_proc->p_vmspace->vm_map.pmap->pm_activated = false;
4266 1.1 matt }
4267 1.1 matt
4268 1.1 matt void
4269 1.134 thorpej pmap_update(pmap_t pm)
4270 1.1 matt {
4271 1.1 matt
4272 1.134 thorpej if (pm->pm_remove_all) {
4273 1.134 thorpej /*
4274 1.134 thorpej * Finish up the pmap_remove_all() optimisation by flushing
4275 1.134 thorpej * the TLB.
4276 1.134 thorpej */
4277 1.134 thorpej pmap_tlb_flushID(pm);
4278 1.160 thorpej pm->pm_remove_all = false;
4279 1.134 thorpej }
4280 1.1 matt
4281 1.134 thorpej if (pmap_is_current(pm)) {
4282 1.107 thorpej /*
4283 1.134 thorpej * If we're dealing with a current userland pmap, move its L1
4284 1.134 thorpej * to the end of the LRU.
4285 1.107 thorpej */
4286 1.134 thorpej if (pm != pmap_kernel())
4287 1.134 thorpej pmap_use_l1(pm);
4288 1.134 thorpej
4289 1.1 matt /*
4290 1.134 thorpej * We can assume we're done with frobbing the cache/tlb for
4291 1.134 thorpej * now. Make sure any future pmap ops don't skip cache/tlb
4292 1.134 thorpej * flushes.
4293 1.1 matt */
4294 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
4295 1.1 matt }
4296 1.1 matt
4297 1.174 matt PMAPCOUNT(updates);
4298 1.174 matt
4299 1.96 thorpej /*
4300 1.134 thorpej * make sure TLB/cache operations have completed.
4301 1.96 thorpej */
4302 1.134 thorpej cpu_cpwait();
4303 1.134 thorpej }
4304 1.134 thorpej
4305 1.134 thorpej void
4306 1.134 thorpej pmap_remove_all(pmap_t pm)
4307 1.134 thorpej {
4308 1.96 thorpej
4309 1.1 matt /*
4310 1.134 thorpej * The vmspace described by this pmap is about to be torn down.
4311 1.134 thorpej * Until pmap_update() is called, UVM will only make calls
4312 1.134 thorpej * to pmap_remove(). We can make life much simpler by flushing
4313 1.134 thorpej * the cache now, and deferring TLB invalidation to pmap_update().
4314 1.1 matt */
4315 1.174 matt #ifdef PMAP_CACHE_VIVT
4316 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
4317 1.174 matt #endif
4318 1.160 thorpej pm->pm_remove_all = true;
4319 1.1 matt }
4320 1.1 matt
4321 1.1 matt /*
4322 1.134 thorpej * Retire the given physical map from service.
4323 1.134 thorpej * Should only be called if the map contains no valid mappings.
4324 1.1 matt */
4325 1.134 thorpej void
4326 1.134 thorpej pmap_destroy(pmap_t pm)
4327 1.1 matt {
4328 1.134 thorpej u_int count;
4329 1.1 matt
4330 1.134 thorpej if (pm == NULL)
4331 1.134 thorpej return;
4332 1.1 matt
4333 1.134 thorpej if (pm->pm_remove_all) {
4334 1.134 thorpej pmap_tlb_flushID(pm);
4335 1.160 thorpej pm->pm_remove_all = false;
4336 1.1 matt }
4337 1.79 thorpej
4338 1.49 thorpej /*
4339 1.134 thorpej * Drop reference count
4340 1.49 thorpej */
4341 1.222 rmind mutex_enter(pm->pm_lock);
4342 1.134 thorpej count = --pm->pm_obj.uo_refs;
4343 1.222 rmind mutex_exit(pm->pm_lock);
4344 1.134 thorpej if (count > 0) {
4345 1.134 thorpej if (pmap_is_current(pm)) {
4346 1.134 thorpej if (pm != pmap_kernel())
4347 1.134 thorpej pmap_use_l1(pm);
4348 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
4349 1.134 thorpej }
4350 1.134 thorpej return;
4351 1.134 thorpej }
4352 1.66 thorpej
4353 1.1 matt /*
4354 1.134 thorpej * reference count is zero, free pmap resources and then free pmap.
4355 1.1 matt */
4356 1.134 thorpej
4357 1.257 matt #ifndef ARM_HAS_VBAR
4358 1.134 thorpej if (vector_page < KERNEL_BASE) {
4359 1.165 scw KDASSERT(!pmap_is_current(pm));
4360 1.147 scw
4361 1.134 thorpej /* Remove the vector page mapping */
4362 1.134 thorpej pmap_remove(pm, vector_page, vector_page + PAGE_SIZE);
4363 1.134 thorpej pmap_update(pm);
4364 1.1 matt }
4365 1.257 matt #endif
4366 1.1 matt
4367 1.134 thorpej LIST_REMOVE(pm, pm_list);
4368 1.134 thorpej
4369 1.134 thorpej pmap_free_l1(pm);
4370 1.134 thorpej
4371 1.267 matt struct cpu_info * const ci = curcpu();
4372 1.267 matt if (ci->ci_pmap_lastuser == pm)
4373 1.267 matt ci->ci_pmap_lastuser = NULL;
4374 1.165 scw
4375 1.222 rmind uvm_obj_destroy(&pm->pm_obj, false);
4376 1.222 rmind mutex_destroy(&pm->pm_obj_lock);
4377 1.168 ad pool_cache_put(&pmap_cache, pm);
4378 1.134 thorpej }
4379 1.134 thorpej
4380 1.134 thorpej
4381 1.134 thorpej /*
4382 1.134 thorpej * void pmap_reference(pmap_t pm)
4383 1.134 thorpej *
4384 1.134 thorpej * Add a reference to the specified pmap.
4385 1.134 thorpej */
4386 1.134 thorpej void
4387 1.134 thorpej pmap_reference(pmap_t pm)
4388 1.134 thorpej {
4389 1.1 matt
4390 1.134 thorpej if (pm == NULL)
4391 1.134 thorpej return;
4392 1.1 matt
4393 1.134 thorpej pmap_use_l1(pm);
4394 1.104 thorpej
4395 1.222 rmind mutex_enter(pm->pm_lock);
4396 1.134 thorpej pm->pm_obj.uo_refs++;
4397 1.222 rmind mutex_exit(pm->pm_lock);
4398 1.134 thorpej }
4399 1.49 thorpej
4400 1.214 jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
4401 1.174 matt
4402 1.174 matt static struct evcnt pmap_prefer_nochange_ev =
4403 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "nochange");
4404 1.174 matt static struct evcnt pmap_prefer_change_ev =
4405 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "change");
4406 1.174 matt
4407 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_change_ev);
4408 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_nochange_ev);
4409 1.174 matt
4410 1.174 matt void
4411 1.174 matt pmap_prefer(vaddr_t hint, vaddr_t *vap, int td)
4412 1.174 matt {
4413 1.174 matt vsize_t mask = arm_cache_prefer_mask | (PAGE_SIZE - 1);
4414 1.174 matt vaddr_t va = *vap;
4415 1.174 matt vaddr_t diff = (hint - va) & mask;
4416 1.174 matt if (diff == 0) {
4417 1.174 matt pmap_prefer_nochange_ev.ev_count++;
4418 1.174 matt } else {
4419 1.174 matt pmap_prefer_change_ev.ev_count++;
4420 1.174 matt if (__predict_false(td))
4421 1.174 matt va -= mask + 1;
4422 1.174 matt *vap = va + diff;
4423 1.174 matt }
4424 1.174 matt }
4425 1.214 jmcneill #endif /* ARM_MMU_V6 | ARM_MMU_V7 */
4426 1.174 matt
4427 1.134 thorpej /*
4428 1.134 thorpej * pmap_zero_page()
4429 1.134 thorpej *
4430 1.134 thorpej * Zero a given physical page by mapping it at a page hook point.
4431 1.134 thorpej * In doing the zero page op, the page we zero is mapped cachable, as with
4432 1.134 thorpej * StrongARM accesses to non-cached pages are non-burst making writing
4433 1.134 thorpej * _any_ bulk data very slow.
4434 1.134 thorpej */
4435 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
4436 1.134 thorpej void
4437 1.134 thorpej pmap_zero_page_generic(paddr_t phys)
4438 1.134 thorpej {
4439 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
4440 1.134 thorpej struct vm_page *pg = PHYS_TO_VM_PAGE(phys);
4441 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4442 1.174 matt #endif
4443 1.244 matt #if defined(PMAP_CACHE_VIPT)
4444 1.174 matt /* Choose the last page color it had, if any */
4445 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
4446 1.174 matt #else
4447 1.174 matt const vsize_t va_offset = 0;
4448 1.174 matt #endif
4449 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
4450 1.244 matt /*
4451 1.244 matt * Is this page mapped at its natural color?
4452 1.244 matt * If we have all of memory mapped, then just convert PA to VA.
4453 1.244 matt */
4454 1.244 matt const bool okcolor = va_offset == (phys & arm_cache_prefer_mask);
4455 1.244 matt const vaddr_t vdstp = KERNEL_BASE + (phys - physical_start);
4456 1.244 matt #else
4457 1.244 matt const bool okcolor = false;
4458 1.244 matt const vaddr_t vdstp = cdstp + va_offset;
4459 1.244 matt #endif
4460 1.174 matt pt_entry_t * const ptep = &cdst_pte[va_offset >> PGSHIFT];
4461 1.1 matt
4462 1.244 matt
4463 1.174 matt #ifdef DEBUG
4464 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
4465 1.134 thorpej panic("pmap_zero_page: page has mappings");
4466 1.134 thorpej #endif
4467 1.1 matt
4468 1.134 thorpej KDASSERT((phys & PGOFSET) == 0);
4469 1.120 chris
4470 1.244 matt if (!okcolor) {
4471 1.244 matt /*
4472 1.244 matt * Hook in the page, zero it, and purge the cache for that
4473 1.244 matt * zeroed page. Invalidate the TLB as needed.
4474 1.244 matt */
4475 1.244 matt *ptep = L2_S_PROTO | phys |
4476 1.244 matt L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
4477 1.244 matt PTE_SYNC(ptep);
4478 1.244 matt cpu_tlb_flushD_SE(cdstp + va_offset);
4479 1.244 matt cpu_cpwait();
4480 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(PMAP_CACHE_VIPT)
4481 1.244 matt /*
4482 1.244 matt * If we are direct-mapped and our color isn't ok, then before
4483 1.244 matt * we bzero the page invalidate its contents from the cache and
4484 1.244 matt * reset the color to its natural color.
4485 1.244 matt */
4486 1.244 matt cpu_dcache_inv_range(cdstp + va_offset, PAGE_SIZE);
4487 1.244 matt md->pvh_attrs &= ~arm_cache_prefer_mask;
4488 1.244 matt md->pvh_attrs |= (phys & arm_cache_prefer_mask);
4489 1.244 matt #endif
4490 1.244 matt }
4491 1.244 matt bzero_page(vdstp);
4492 1.244 matt if (!okcolor) {
4493 1.244 matt /*
4494 1.244 matt * Unmap the page.
4495 1.244 matt */
4496 1.244 matt *ptep = 0;
4497 1.244 matt PTE_SYNC(ptep);
4498 1.244 matt cpu_tlb_flushD_SE(cdstp + va_offset);
4499 1.174 matt #ifdef PMAP_CACHE_VIVT
4500 1.244 matt cpu_dcache_wbinv_range(cdstp + va_offset, PAGE_SIZE);
4501 1.174 matt #endif
4502 1.244 matt }
4503 1.174 matt #ifdef PMAP_CACHE_VIPT
4504 1.174 matt /*
4505 1.174 matt * This page is now cache resident so it now has a page color.
4506 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
4507 1.174 matt */
4508 1.215 uebayasi if (!pmap_is_page_colored_p(md)) {
4509 1.174 matt PMAPCOUNT(vac_color_new);
4510 1.215 uebayasi md->pvh_attrs |= PVF_COLORED;
4511 1.174 matt }
4512 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
4513 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
4514 1.174 matt PMAPCOUNT(exec_discarded_zero);
4515 1.174 matt }
4516 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
4517 1.174 matt #endif
4518 1.134 thorpej }
4519 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
4520 1.1 matt
4521 1.134 thorpej #if ARM_MMU_XSCALE == 1
4522 1.134 thorpej void
4523 1.134 thorpej pmap_zero_page_xscale(paddr_t phys)
4524 1.134 thorpej {
4525 1.134 thorpej #ifdef DEBUG
4526 1.134 thorpej struct vm_page *pg = PHYS_TO_VM_PAGE(phys);
4527 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4528 1.1 matt
4529 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
4530 1.134 thorpej panic("pmap_zero_page: page has mappings");
4531 1.134 thorpej #endif
4532 1.1 matt
4533 1.134 thorpej KDASSERT((phys & PGOFSET) == 0);
4534 1.1 matt
4535 1.134 thorpej /*
4536 1.134 thorpej * Hook in the page, zero it, and purge the cache for that
4537 1.134 thorpej * zeroed page. Invalidate the TLB as needed.
4538 1.134 thorpej */
4539 1.134 thorpej *cdst_pte = L2_S_PROTO | phys |
4540 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
4541 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
4542 1.134 thorpej PTE_SYNC(cdst_pte);
4543 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
4544 1.134 thorpej cpu_cpwait();
4545 1.134 thorpej bzero_page(cdstp);
4546 1.134 thorpej xscale_cache_clean_minidata();
4547 1.134 thorpej }
4548 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
4549 1.1 matt
4550 1.134 thorpej /* pmap_pageidlezero()
4551 1.134 thorpej *
4552 1.134 thorpej * The same as above, except that we assume that the page is not
4553 1.134 thorpej * mapped. This means we never have to flush the cache first. Called
4554 1.134 thorpej * from the idle loop.
4555 1.134 thorpej */
4556 1.159 thorpej bool
4557 1.134 thorpej pmap_pageidlezero(paddr_t phys)
4558 1.134 thorpej {
4559 1.134 thorpej unsigned int i;
4560 1.134 thorpej int *ptr;
4561 1.160 thorpej bool rv = true;
4562 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
4563 1.174 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(phys);
4564 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4565 1.174 matt #endif
4566 1.174 matt #ifdef PMAP_CACHE_VIPT
4567 1.174 matt /* Choose the last page color it had, if any */
4568 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
4569 1.174 matt #else
4570 1.174 matt const vsize_t va_offset = 0;
4571 1.174 matt #endif
4572 1.174 matt pt_entry_t * const ptep = &csrc_pte[va_offset >> PGSHIFT];
4573 1.174 matt
4574 1.174 matt
4575 1.134 thorpej #ifdef DEBUG
4576 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
4577 1.134 thorpej panic("pmap_pageidlezero: page has mappings");
4578 1.1 matt #endif
4579 1.1 matt
4580 1.134 thorpej KDASSERT((phys & PGOFSET) == 0);
4581 1.134 thorpej
4582 1.109 thorpej /*
4583 1.134 thorpej * Hook in the page, zero it, and purge the cache for that
4584 1.134 thorpej * zeroed page. Invalidate the TLB as needed.
4585 1.109 thorpej */
4586 1.174 matt *ptep = L2_S_PROTO | phys |
4587 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
4588 1.174 matt PTE_SYNC(ptep);
4589 1.174 matt cpu_tlb_flushD_SE(cdstp + va_offset);
4590 1.134 thorpej cpu_cpwait();
4591 1.1 matt
4592 1.174 matt for (i = 0, ptr = (int *)(cdstp + va_offset);
4593 1.134 thorpej i < (PAGE_SIZE / sizeof(int)); i++) {
4594 1.174 matt if (sched_curcpu_runnable_p() != 0) {
4595 1.134 thorpej /*
4596 1.134 thorpej * A process has become ready. Abort now,
4597 1.134 thorpej * so we don't keep it waiting while we
4598 1.134 thorpej * do slow memory access to finish this
4599 1.134 thorpej * page.
4600 1.134 thorpej */
4601 1.160 thorpej rv = false;
4602 1.134 thorpej break;
4603 1.134 thorpej }
4604 1.134 thorpej *ptr++ = 0;
4605 1.11 chris }
4606 1.1 matt
4607 1.174 matt #ifdef PMAP_CACHE_VIVT
4608 1.134 thorpej if (rv)
4609 1.134 thorpej /*
4610 1.134 thorpej * if we aborted we'll rezero this page again later so don't
4611 1.134 thorpej * purge it unless we finished it
4612 1.134 thorpej */
4613 1.134 thorpej cpu_dcache_wbinv_range(cdstp, PAGE_SIZE);
4614 1.174 matt #elif defined(PMAP_CACHE_VIPT)
4615 1.174 matt /*
4616 1.174 matt * This page is now cache resident so it now has a page color.
4617 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
4618 1.174 matt */
4619 1.215 uebayasi if (!pmap_is_page_colored_p(md)) {
4620 1.174 matt PMAPCOUNT(vac_color_new);
4621 1.215 uebayasi md->pvh_attrs |= PVF_COLORED;
4622 1.174 matt }
4623 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
4624 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
4625 1.174 matt PMAPCOUNT(exec_discarded_zero);
4626 1.174 matt }
4627 1.174 matt #endif
4628 1.174 matt /*
4629 1.174 matt * Unmap the page.
4630 1.174 matt */
4631 1.174 matt *ptep = 0;
4632 1.174 matt PTE_SYNC(ptep);
4633 1.174 matt cpu_tlb_flushD_SE(cdstp + va_offset);
4634 1.1 matt
4635 1.134 thorpej return (rv);
4636 1.1 matt }
4637 1.134 thorpej
4638 1.48 chris /*
4639 1.134 thorpej * pmap_copy_page()
4640 1.48 chris *
4641 1.134 thorpej * Copy one physical page into another, by mapping the pages into
4642 1.134 thorpej * hook points. The same comment regarding cachability as in
4643 1.134 thorpej * pmap_zero_page also applies here.
4644 1.48 chris */
4645 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
4646 1.1 matt void
4647 1.134 thorpej pmap_copy_page_generic(paddr_t src, paddr_t dst)
4648 1.1 matt {
4649 1.174 matt struct vm_page * const src_pg = PHYS_TO_VM_PAGE(src);
4650 1.215 uebayasi struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
4651 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
4652 1.174 matt struct vm_page * const dst_pg = PHYS_TO_VM_PAGE(dst);
4653 1.215 uebayasi struct vm_page_md *dst_md = VM_PAGE_TO_MD(dst_pg);
4654 1.174 matt #endif
4655 1.174 matt #ifdef PMAP_CACHE_VIPT
4656 1.215 uebayasi const vsize_t src_va_offset = src_md->pvh_attrs & arm_cache_prefer_mask;
4657 1.215 uebayasi const vsize_t dst_va_offset = dst_md->pvh_attrs & arm_cache_prefer_mask;
4658 1.174 matt #else
4659 1.174 matt const vsize_t src_va_offset = 0;
4660 1.174 matt const vsize_t dst_va_offset = 0;
4661 1.174 matt #endif
4662 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
4663 1.244 matt /*
4664 1.244 matt * Is this page mapped at its natural color?
4665 1.244 matt * If we have all of memory mapped, then just convert PA to VA.
4666 1.244 matt */
4667 1.244 matt const bool src_okcolor = src_va_offset == (src & arm_cache_prefer_mask);
4668 1.244 matt const bool dst_okcolor = dst_va_offset == (dst & arm_cache_prefer_mask);
4669 1.244 matt const vaddr_t vsrcp = src_okcolor
4670 1.244 matt ? KERNEL_BASE + (src - physical_start)
4671 1.244 matt : csrcp + src_va_offset;
4672 1.244 matt const vaddr_t vdstp = KERNEL_BASE + (dst - physical_start);
4673 1.244 matt #else
4674 1.244 matt const bool src_okcolor = false;
4675 1.244 matt const bool dst_okcolor = false;
4676 1.245 matt const vaddr_t vsrcp = csrcp + src_va_offset;
4677 1.246 matt const vaddr_t vdstp = cdstp + dst_va_offset;
4678 1.244 matt #endif
4679 1.174 matt pt_entry_t * const src_ptep = &csrc_pte[src_va_offset >> PGSHIFT];
4680 1.174 matt pt_entry_t * const dst_ptep = &cdst_pte[dst_va_offset >> PGSHIFT];
4681 1.174 matt
4682 1.134 thorpej #ifdef DEBUG
4683 1.215 uebayasi if (!SLIST_EMPTY(&dst_md->pvh_list))
4684 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
4685 1.134 thorpej #endif
4686 1.83 thorpej
4687 1.174 matt #ifdef PMAP_CACHE_VIPT
4688 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || src_md->pvh_attrs & (PVF_COLORED|PVF_NC));
4689 1.174 matt #endif
4690 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
4691 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
4692 1.105 thorpej
4693 1.134 thorpej /*
4694 1.134 thorpej * Clean the source page. Hold the source page's lock for
4695 1.134 thorpej * the duration of the copy so that no other mappings can
4696 1.134 thorpej * be created while we have a potentially aliased mapping.
4697 1.134 thorpej */
4698 1.227 matt #ifdef MULTIPROCESSOR
4699 1.226 matt KASSERT(uvm_page_locked_p(src_pg));
4700 1.227 matt #endif
4701 1.174 matt #ifdef PMAP_CACHE_VIVT
4702 1.215 uebayasi (void) pmap_clean_page(SLIST_FIRST(&src_md->pvh_list), true);
4703 1.174 matt #endif
4704 1.105 thorpej
4705 1.134 thorpej /*
4706 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
4707 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
4708 1.134 thorpej * as required.
4709 1.134 thorpej */
4710 1.244 matt if (!src_okcolor) {
4711 1.244 matt *src_ptep = L2_S_PROTO
4712 1.244 matt | src
4713 1.174 matt #ifdef PMAP_CACHE_VIPT
4714 1.244 matt | ((src_md->pvh_attrs & PVF_NC) ? 0 : pte_l2_s_cache_mode)
4715 1.174 matt #endif
4716 1.174 matt #ifdef PMAP_CACHE_VIVT
4717 1.244 matt | pte_l2_s_cache_mode
4718 1.174 matt #endif
4719 1.244 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ);
4720 1.244 matt PTE_SYNC(src_ptep);
4721 1.244 matt cpu_tlb_flushD_SE(csrcp + src_va_offset);
4722 1.244 matt cpu_cpwait();
4723 1.244 matt }
4724 1.244 matt if (!dst_okcolor) {
4725 1.244 matt *dst_ptep = L2_S_PROTO | dst |
4726 1.244 matt L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
4727 1.244 matt PTE_SYNC(dst_ptep);
4728 1.244 matt cpu_tlb_flushD_SE(cdstp + dst_va_offset);
4729 1.244 matt cpu_cpwait();
4730 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(PMAP_CACHE_VIPT)
4731 1.244 matt /*
4732 1.244 matt * If we are direct-mapped and our color isn't ok, then before
4733 1.244 matt * we bcopy to the new page invalidate its contents from the
4734 1.244 matt * cache and reset its color to its natural color.
4735 1.244 matt */
4736 1.244 matt cpu_dcache_inv_range(cdstp + dst_va_offset, PAGE_SIZE);
4737 1.244 matt dst_md->pvh_attrs &= ~arm_cache_prefer_mask;
4738 1.244 matt dst_md->pvh_attrs |= (dst & arm_cache_prefer_mask);
4739 1.174 matt #endif
4740 1.244 matt }
4741 1.244 matt bcopy_page(vsrcp, vdstp);
4742 1.174 matt #ifdef PMAP_CACHE_VIVT
4743 1.244 matt cpu_dcache_inv_range(vsrcp, PAGE_SIZE);
4744 1.244 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
4745 1.174 matt #endif
4746 1.174 matt /*
4747 1.174 matt * Unmap the pages.
4748 1.174 matt */
4749 1.244 matt if (!src_okcolor) {
4750 1.244 matt *src_ptep = 0;
4751 1.244 matt PTE_SYNC(src_ptep);
4752 1.244 matt cpu_tlb_flushD_SE(csrcp + src_va_offset);
4753 1.244 matt cpu_cpwait();
4754 1.244 matt }
4755 1.244 matt if (!dst_okcolor) {
4756 1.244 matt *dst_ptep = 0;
4757 1.244 matt PTE_SYNC(dst_ptep);
4758 1.244 matt cpu_tlb_flushD_SE(cdstp + dst_va_offset);
4759 1.244 matt cpu_cpwait();
4760 1.244 matt }
4761 1.174 matt #ifdef PMAP_CACHE_VIPT
4762 1.174 matt /*
4763 1.174 matt * Now that the destination page is in the cache, mark it as colored.
4764 1.174 matt * If this was an exec page, discard it.
4765 1.174 matt */
4766 1.215 uebayasi if (!pmap_is_page_colored_p(dst_md)) {
4767 1.174 matt PMAPCOUNT(vac_color_new);
4768 1.215 uebayasi dst_md->pvh_attrs |= PVF_COLORED;
4769 1.174 matt }
4770 1.215 uebayasi if (PV_IS_EXEC_P(dst_md->pvh_attrs)) {
4771 1.215 uebayasi dst_md->pvh_attrs &= ~PVF_EXEC;
4772 1.174 matt PMAPCOUNT(exec_discarded_copy);
4773 1.174 matt }
4774 1.215 uebayasi dst_md->pvh_attrs |= PVF_DIRTY;
4775 1.174 matt #endif
4776 1.1 matt }
4777 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
4778 1.1 matt
4779 1.134 thorpej #if ARM_MMU_XSCALE == 1
4780 1.1 matt void
4781 1.134 thorpej pmap_copy_page_xscale(paddr_t src, paddr_t dst)
4782 1.1 matt {
4783 1.226 matt struct vm_page *src_pg = PHYS_TO_VM_PAGE(src);
4784 1.226 matt struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
4785 1.134 thorpej #ifdef DEBUG
4786 1.216 uebayasi struct vm_page_md *dst_md = VM_PAGE_TO_MD(PHYS_TO_VM_PAGE(dst));
4787 1.14 chs
4788 1.215 uebayasi if (!SLIST_EMPTY(&dst_md->pvh_list))
4789 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
4790 1.134 thorpej #endif
4791 1.13 chris
4792 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
4793 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
4794 1.14 chs
4795 1.134 thorpej /*
4796 1.134 thorpej * Clean the source page. Hold the source page's lock for
4797 1.134 thorpej * the duration of the copy so that no other mappings can
4798 1.134 thorpej * be created while we have a potentially aliased mapping.
4799 1.134 thorpej */
4800 1.227 matt #ifdef MULTIPROCESSOR
4801 1.226 matt KASSERT(uvm_page_locked_p(src_pg));
4802 1.227 matt #endif
4803 1.174 matt #ifdef PMAP_CACHE_VIVT
4804 1.215 uebayasi (void) pmap_clean_page(SLIST_FIRST(&src_md->pvh_list), true);
4805 1.174 matt #endif
4806 1.105 thorpej
4807 1.134 thorpej /*
4808 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
4809 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
4810 1.134 thorpej * as required.
4811 1.134 thorpej */
4812 1.134 thorpej *csrc_pte = L2_S_PROTO | src |
4813 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_READ) |
4814 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
4815 1.134 thorpej PTE_SYNC(csrc_pte);
4816 1.134 thorpej *cdst_pte = L2_S_PROTO | dst |
4817 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
4818 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
4819 1.134 thorpej PTE_SYNC(cdst_pte);
4820 1.134 thorpej cpu_tlb_flushD_SE(csrcp);
4821 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
4822 1.134 thorpej cpu_cpwait();
4823 1.134 thorpej bcopy_page(csrcp, cdstp);
4824 1.134 thorpej xscale_cache_clean_minidata();
4825 1.1 matt }
4826 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
4827 1.1 matt
4828 1.1 matt /*
4829 1.134 thorpej * void pmap_virtual_space(vaddr_t *start, vaddr_t *end)
4830 1.1 matt *
4831 1.134 thorpej * Return the start and end addresses of the kernel's virtual space.
4832 1.134 thorpej * These values are setup in pmap_bootstrap and are updated as pages
4833 1.134 thorpej * are allocated.
4834 1.1 matt */
4835 1.1 matt void
4836 1.134 thorpej pmap_virtual_space(vaddr_t *start, vaddr_t *end)
4837 1.1 matt {
4838 1.134 thorpej *start = virtual_avail;
4839 1.134 thorpej *end = virtual_end;
4840 1.1 matt }
4841 1.1 matt
4842 1.1 matt /*
4843 1.134 thorpej * Helper function for pmap_grow_l2_bucket()
4844 1.1 matt */
4845 1.157 perry static inline int
4846 1.134 thorpej pmap_grow_map(vaddr_t va, pt_entry_t cache_mode, paddr_t *pap)
4847 1.1 matt {
4848 1.134 thorpej struct l2_bucket *l2b;
4849 1.134 thorpej pt_entry_t *ptep;
4850 1.2 matt paddr_t pa;
4851 1.1 matt
4852 1.160 thorpej if (uvm.page_init_done == false) {
4853 1.174 matt #ifdef PMAP_STEAL_MEMORY
4854 1.174 matt pv_addr_t pv;
4855 1.174 matt pmap_boot_pagealloc(PAGE_SIZE,
4856 1.174 matt #ifdef PMAP_CACHE_VIPT
4857 1.174 matt arm_cache_prefer_mask,
4858 1.174 matt va & arm_cache_prefer_mask,
4859 1.174 matt #else
4860 1.174 matt 0, 0,
4861 1.174 matt #endif
4862 1.174 matt &pv);
4863 1.174 matt pa = pv.pv_pa;
4864 1.174 matt #else
4865 1.160 thorpej if (uvm_page_physget(&pa) == false)
4866 1.134 thorpej return (1);
4867 1.174 matt #endif /* PMAP_STEAL_MEMORY */
4868 1.134 thorpej } else {
4869 1.134 thorpej struct vm_page *pg;
4870 1.134 thorpej pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_USERESERVE);
4871 1.134 thorpej if (pg == NULL)
4872 1.134 thorpej return (1);
4873 1.134 thorpej pa = VM_PAGE_TO_PHYS(pg);
4874 1.174 matt #ifdef PMAP_CACHE_VIPT
4875 1.215 uebayasi #ifdef DIAGNOSTIC
4876 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4877 1.215 uebayasi #endif
4878 1.174 matt /*
4879 1.182 matt * This new page must not have any mappings. Enter it via
4880 1.182 matt * pmap_kenter_pa and let that routine do the hard work.
4881 1.174 matt */
4882 1.215 uebayasi KASSERT(SLIST_EMPTY(&md->pvh_list));
4883 1.201 cegger pmap_kenter_pa(va, pa,
4884 1.265 matt VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE|PMAP_PTE);
4885 1.174 matt #endif
4886 1.134 thorpej }
4887 1.1 matt
4888 1.134 thorpej if (pap)
4889 1.134 thorpej *pap = pa;
4890 1.1 matt
4891 1.174 matt PMAPCOUNT(pt_mappings);
4892 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
4893 1.134 thorpej KDASSERT(l2b != NULL);
4894 1.1 matt
4895 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
4896 1.134 thorpej *ptep = L2_S_PROTO | pa | cache_mode |
4897 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_READ | VM_PROT_WRITE);
4898 1.134 thorpej PTE_SYNC(ptep);
4899 1.134 thorpej memset((void *)va, 0, PAGE_SIZE);
4900 1.134 thorpej return (0);
4901 1.1 matt }
4902 1.1 matt
4903 1.1 matt /*
4904 1.134 thorpej * This is the same as pmap_alloc_l2_bucket(), except that it is only
4905 1.134 thorpej * used by pmap_growkernel().
4906 1.1 matt */
4907 1.157 perry static inline struct l2_bucket *
4908 1.134 thorpej pmap_grow_l2_bucket(pmap_t pm, vaddr_t va)
4909 1.1 matt {
4910 1.134 thorpej struct l2_dtable *l2;
4911 1.134 thorpej struct l2_bucket *l2b;
4912 1.134 thorpej u_short l1idx;
4913 1.134 thorpej vaddr_t nva;
4914 1.134 thorpej
4915 1.134 thorpej l1idx = L1_IDX(va);
4916 1.134 thorpej
4917 1.134 thorpej if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
4918 1.134 thorpej /*
4919 1.134 thorpej * No mapping at this address, as there is
4920 1.134 thorpej * no entry in the L1 table.
4921 1.134 thorpej * Need to allocate a new l2_dtable.
4922 1.134 thorpej */
4923 1.134 thorpej nva = pmap_kernel_l2dtable_kva;
4924 1.134 thorpej if ((nva & PGOFSET) == 0) {
4925 1.134 thorpej /*
4926 1.134 thorpej * Need to allocate a backing page
4927 1.134 thorpej */
4928 1.134 thorpej if (pmap_grow_map(nva, pte_l2_s_cache_mode, NULL))
4929 1.134 thorpej return (NULL);
4930 1.134 thorpej }
4931 1.1 matt
4932 1.134 thorpej l2 = (struct l2_dtable *)nva;
4933 1.134 thorpej nva += sizeof(struct l2_dtable);
4934 1.82 thorpej
4935 1.134 thorpej if ((nva & PGOFSET) < (pmap_kernel_l2dtable_kva & PGOFSET)) {
4936 1.134 thorpej /*
4937 1.134 thorpej * The new l2_dtable straddles a page boundary.
4938 1.134 thorpej * Map in another page to cover it.
4939 1.134 thorpej */
4940 1.134 thorpej if (pmap_grow_map(nva, pte_l2_s_cache_mode, NULL))
4941 1.134 thorpej return (NULL);
4942 1.134 thorpej }
4943 1.1 matt
4944 1.134 thorpej pmap_kernel_l2dtable_kva = nva;
4945 1.1 matt
4946 1.134 thorpej /*
4947 1.134 thorpej * Link it into the parent pmap
4948 1.134 thorpej */
4949 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = l2;
4950 1.82 thorpej }
4951 1.75 reinoud
4952 1.134 thorpej l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
4953 1.134 thorpej
4954 1.134 thorpej /*
4955 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
4956 1.134 thorpej */
4957 1.134 thorpej if (l2b->l2b_kva == NULL) {
4958 1.134 thorpej pt_entry_t *ptep;
4959 1.134 thorpej
4960 1.134 thorpej /*
4961 1.134 thorpej * No L2 page table has been allocated. Chances are, this
4962 1.134 thorpej * is because we just allocated the l2_dtable, above.
4963 1.134 thorpej */
4964 1.134 thorpej nva = pmap_kernel_l2ptp_kva;
4965 1.134 thorpej ptep = (pt_entry_t *)nva;
4966 1.134 thorpej if ((nva & PGOFSET) == 0) {
4967 1.134 thorpej /*
4968 1.134 thorpej * Need to allocate a backing page
4969 1.134 thorpej */
4970 1.134 thorpej if (pmap_grow_map(nva, pte_l2_s_cache_mode_pt,
4971 1.134 thorpej &pmap_kernel_l2ptp_phys))
4972 1.134 thorpej return (NULL);
4973 1.134 thorpej PTE_SYNC_RANGE(ptep, PAGE_SIZE / sizeof(pt_entry_t));
4974 1.134 thorpej }
4975 1.134 thorpej
4976 1.134 thorpej l2->l2_occupancy++;
4977 1.134 thorpej l2b->l2b_kva = ptep;
4978 1.134 thorpej l2b->l2b_l1idx = l1idx;
4979 1.134 thorpej l2b->l2b_phys = pmap_kernel_l2ptp_phys;
4980 1.134 thorpej
4981 1.134 thorpej pmap_kernel_l2ptp_kva += L2_TABLE_SIZE_REAL;
4982 1.134 thorpej pmap_kernel_l2ptp_phys += L2_TABLE_SIZE_REAL;
4983 1.82 thorpej }
4984 1.1 matt
4985 1.134 thorpej return (l2b);
4986 1.134 thorpej }
4987 1.134 thorpej
4988 1.134 thorpej vaddr_t
4989 1.134 thorpej pmap_growkernel(vaddr_t maxkvaddr)
4990 1.134 thorpej {
4991 1.134 thorpej pmap_t kpm = pmap_kernel();
4992 1.134 thorpej struct l1_ttable *l1;
4993 1.134 thorpej struct l2_bucket *l2b;
4994 1.134 thorpej pd_entry_t *pl1pd;
4995 1.134 thorpej int s;
4996 1.134 thorpej
4997 1.134 thorpej if (maxkvaddr <= pmap_curmaxkvaddr)
4998 1.134 thorpej goto out; /* we are OK */
4999 1.1 matt
5000 1.134 thorpej NPDEBUG(PDB_GROWKERN,
5001 1.134 thorpej printf("pmap_growkernel: growing kernel from 0x%lx to 0x%lx\n",
5002 1.134 thorpej pmap_curmaxkvaddr, maxkvaddr));
5003 1.1 matt
5004 1.134 thorpej KDASSERT(maxkvaddr <= virtual_end);
5005 1.34 thorpej
5006 1.134 thorpej /*
5007 1.134 thorpej * whoops! we need to add kernel PTPs
5008 1.134 thorpej */
5009 1.1 matt
5010 1.134 thorpej s = splhigh(); /* to be safe */
5011 1.222 rmind mutex_enter(kpm->pm_lock);
5012 1.1 matt
5013 1.134 thorpej /* Map 1MB at a time */
5014 1.134 thorpej for (; pmap_curmaxkvaddr < maxkvaddr; pmap_curmaxkvaddr += L1_S_SIZE) {
5015 1.1 matt
5016 1.134 thorpej l2b = pmap_grow_l2_bucket(kpm, pmap_curmaxkvaddr);
5017 1.134 thorpej KDASSERT(l2b != NULL);
5018 1.1 matt
5019 1.134 thorpej /* Distribute new L1 entry to all other L1s */
5020 1.134 thorpej SLIST_FOREACH(l1, &l1_list, l1_link) {
5021 1.134 thorpej pl1pd = &l1->l1_kva[L1_IDX(pmap_curmaxkvaddr)];
5022 1.134 thorpej *pl1pd = l2b->l2b_phys | L1_C_DOM(PMAP_DOMAIN_KERNEL) |
5023 1.134 thorpej L1_C_PROTO;
5024 1.134 thorpej PTE_SYNC(pl1pd);
5025 1.134 thorpej }
5026 1.1 matt }
5027 1.1 matt
5028 1.134 thorpej /*
5029 1.134 thorpej * flush out the cache, expensive but growkernel will happen so
5030 1.134 thorpej * rarely
5031 1.134 thorpej */
5032 1.134 thorpej cpu_dcache_wbinv_all();
5033 1.134 thorpej cpu_tlb_flushD();
5034 1.134 thorpej cpu_cpwait();
5035 1.134 thorpej
5036 1.222 rmind mutex_exit(kpm->pm_lock);
5037 1.134 thorpej splx(s);
5038 1.1 matt
5039 1.134 thorpej out:
5040 1.134 thorpej return (pmap_curmaxkvaddr);
5041 1.1 matt }
5042 1.1 matt
5043 1.134 thorpej /************************ Utility routines ****************************/
5044 1.1 matt
5045 1.257 matt #ifndef ARM_HAS_VBAR
5046 1.134 thorpej /*
5047 1.134 thorpej * vector_page_setprot:
5048 1.134 thorpej *
5049 1.134 thorpej * Manipulate the protection of the vector page.
5050 1.134 thorpej */
5051 1.134 thorpej void
5052 1.134 thorpej vector_page_setprot(int prot)
5053 1.11 chris {
5054 1.134 thorpej struct l2_bucket *l2b;
5055 1.134 thorpej pt_entry_t *ptep;
5056 1.134 thorpej
5057 1.256 matt #if defined(CPU_ARMV7) || defined(CPU_ARM11)
5058 1.256 matt /*
5059 1.256 matt * If we are using VBAR to use the vectors in the kernel, then it's
5060 1.256 matt * already mapped in the kernel text so no need to anything here.
5061 1.256 matt */
5062 1.256 matt if (vector_page != ARM_VECTORS_LOW && vector_page != ARM_VECTORS_HIGH) {
5063 1.256 matt KASSERT((armreg_pfr1_read() & ARM_PFR1_SEC_MASK) != 0);
5064 1.256 matt return;
5065 1.256 matt }
5066 1.256 matt #endif
5067 1.256 matt
5068 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), vector_page);
5069 1.134 thorpej KDASSERT(l2b != NULL);
5070 1.17 chris
5071 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(vector_page)];
5072 1.72 thorpej
5073 1.232 matt *ptep = (*ptep & ~L2_S_PROT_MASK) | L2_S_PROT(PTE_KERNEL, prot);
5074 1.134 thorpej PTE_SYNC(ptep);
5075 1.134 thorpej cpu_tlb_flushD_SE(vector_page);
5076 1.32 thorpej cpu_cpwait();
5077 1.17 chris }
5078 1.257 matt #endif
5079 1.17 chris
5080 1.17 chris /*
5081 1.134 thorpej * Fetch pointers to the PDE/PTE for the given pmap/VA pair.
5082 1.160 thorpej * Returns true if the mapping exists, else false.
5083 1.134 thorpej *
5084 1.134 thorpej * NOTE: This function is only used by a couple of arm-specific modules.
5085 1.134 thorpej * It is not safe to take any pmap locks here, since we could be right
5086 1.134 thorpej * in the middle of debugging the pmap anyway...
5087 1.134 thorpej *
5088 1.160 thorpej * It is possible for this routine to return false even though a valid
5089 1.134 thorpej * mapping does exist. This is because we don't lock, so the metadata
5090 1.134 thorpej * state may be inconsistent.
5091 1.134 thorpej *
5092 1.134 thorpej * NOTE: We can return a NULL *ptp in the case where the L1 pde is
5093 1.134 thorpej * a "section" mapping.
5094 1.1 matt */
5095 1.159 thorpej bool
5096 1.134 thorpej pmap_get_pde_pte(pmap_t pm, vaddr_t va, pd_entry_t **pdp, pt_entry_t **ptp)
5097 1.1 matt {
5098 1.134 thorpej struct l2_dtable *l2;
5099 1.134 thorpej pd_entry_t *pl1pd, l1pd;
5100 1.134 thorpej pt_entry_t *ptep;
5101 1.134 thorpej u_short l1idx;
5102 1.134 thorpej
5103 1.134 thorpej if (pm->pm_l1 == NULL)
5104 1.174 matt return false;
5105 1.134 thorpej
5106 1.134 thorpej l1idx = L1_IDX(va);
5107 1.258 matt *pdp = pl1pd = pmap_l1_kva(pm) + l1idx;
5108 1.134 thorpej l1pd = *pl1pd;
5109 1.1 matt
5110 1.134 thorpej if (l1pte_section_p(l1pd)) {
5111 1.134 thorpej *ptp = NULL;
5112 1.174 matt return true;
5113 1.1 matt }
5114 1.1 matt
5115 1.134 thorpej if (pm->pm_l2 == NULL)
5116 1.174 matt return false;
5117 1.21 chris
5118 1.134 thorpej l2 = pm->pm_l2[L2_IDX(l1idx)];
5119 1.104 thorpej
5120 1.134 thorpej if (l2 == NULL ||
5121 1.134 thorpej (ptep = l2->l2_bucket[L2_BUCKET(l1idx)].l2b_kva) == NULL) {
5122 1.174 matt return false;
5123 1.29 rearnsha }
5124 1.21 chris
5125 1.134 thorpej *ptp = &ptep[l2pte_index(va)];
5126 1.174 matt return true;
5127 1.1 matt }
5128 1.1 matt
5129 1.159 thorpej bool
5130 1.134 thorpej pmap_get_pde(pmap_t pm, vaddr_t va, pd_entry_t **pdp)
5131 1.1 matt {
5132 1.1 matt
5133 1.134 thorpej if (pm->pm_l1 == NULL)
5134 1.174 matt return false;
5135 1.50 thorpej
5136 1.258 matt *pdp = pmap_l1_kva(pm) + L1_IDX(va);
5137 1.50 thorpej
5138 1.174 matt return true;
5139 1.1 matt }
5140 1.1 matt
5141 1.134 thorpej /************************ Bootstrapping routines ****************************/
5142 1.134 thorpej
5143 1.134 thorpej static void
5144 1.134 thorpej pmap_init_l1(struct l1_ttable *l1, pd_entry_t *l1pt)
5145 1.1 matt {
5146 1.134 thorpej int i;
5147 1.134 thorpej
5148 1.134 thorpej l1->l1_kva = l1pt;
5149 1.134 thorpej l1->l1_domain_use_count = 0;
5150 1.134 thorpej l1->l1_domain_first = 0;
5151 1.134 thorpej
5152 1.134 thorpej for (i = 0; i < PMAP_DOMAINS; i++)
5153 1.134 thorpej l1->l1_domain_free[i] = i + 1;
5154 1.1 matt
5155 1.134 thorpej /*
5156 1.134 thorpej * Copy the kernel's L1 entries to each new L1.
5157 1.134 thorpej */
5158 1.134 thorpej if (pmap_initialized)
5159 1.258 matt memcpy(l1pt, pmap_l1_kva(pmap_kernel()), L1_TABLE_SIZE);
5160 1.50 thorpej
5161 1.134 thorpej if (pmap_extract(pmap_kernel(), (vaddr_t)l1pt,
5162 1.160 thorpej &l1->l1_physaddr) == false)
5163 1.134 thorpej panic("pmap_init_l1: can't get PA of L1 at %p", l1pt);
5164 1.50 thorpej
5165 1.134 thorpej SLIST_INSERT_HEAD(&l1_list, l1, l1_link);
5166 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
5167 1.1 matt }
5168 1.1 matt
5169 1.50 thorpej /*
5170 1.134 thorpej * pmap_bootstrap() is called from the board-specific initarm() routine
5171 1.134 thorpej * once the kernel L1/L2 descriptors tables have been set up.
5172 1.134 thorpej *
5173 1.134 thorpej * This is a somewhat convoluted process since pmap bootstrap is, effectively,
5174 1.134 thorpej * spread over a number of disparate files/functions.
5175 1.50 thorpej *
5176 1.134 thorpej * We are passed the following parameters
5177 1.134 thorpej * - kernel_l1pt
5178 1.134 thorpej * This is a pointer to the base of the kernel's L1 translation table.
5179 1.134 thorpej * - vstart
5180 1.134 thorpej * 1MB-aligned start of managed kernel virtual memory.
5181 1.134 thorpej * - vend
5182 1.134 thorpej * 1MB-aligned end of managed kernel virtual memory.
5183 1.50 thorpej *
5184 1.134 thorpej * We use the first parameter to build the metadata (struct l1_ttable and
5185 1.134 thorpej * struct l2_dtable) necessary to track kernel mappings.
5186 1.50 thorpej */
5187 1.134 thorpej #define PMAP_STATIC_L2_SIZE 16
5188 1.134 thorpej void
5189 1.174 matt pmap_bootstrap(vaddr_t vstart, vaddr_t vend)
5190 1.1 matt {
5191 1.134 thorpej static struct l1_ttable static_l1;
5192 1.134 thorpej static struct l2_dtable static_l2[PMAP_STATIC_L2_SIZE];
5193 1.134 thorpej struct l1_ttable *l1 = &static_l1;
5194 1.134 thorpej struct l2_dtable *l2;
5195 1.134 thorpej struct l2_bucket *l2b;
5196 1.174 matt pd_entry_t *l1pt = (pd_entry_t *) kernel_l1pt.pv_va;
5197 1.134 thorpej pmap_t pm = pmap_kernel();
5198 1.134 thorpej pd_entry_t pde;
5199 1.134 thorpej pt_entry_t *ptep;
5200 1.2 matt paddr_t pa;
5201 1.134 thorpej vaddr_t va;
5202 1.134 thorpej vsize_t size;
5203 1.174 matt int nptes, l1idx, l2idx, l2next = 0;
5204 1.134 thorpej
5205 1.134 thorpej /*
5206 1.134 thorpej * Initialise the kernel pmap object
5207 1.134 thorpej */
5208 1.134 thorpej pm->pm_l1 = l1;
5209 1.134 thorpej pm->pm_domain = PMAP_DOMAIN_KERNEL;
5210 1.165 scw pm->pm_activated = true;
5211 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5212 1.222 rmind
5213 1.222 rmind mutex_init(&pm->pm_obj_lock, MUTEX_DEFAULT, IPL_NONE);
5214 1.222 rmind uvm_obj_init(&pm->pm_obj, NULL, false, 1);
5215 1.222 rmind uvm_obj_setlock(&pm->pm_obj, &pm->pm_obj_lock);
5216 1.134 thorpej
5217 1.134 thorpej /*
5218 1.134 thorpej * Scan the L1 translation table created by initarm() and create
5219 1.134 thorpej * the required metadata for all valid mappings found in it.
5220 1.134 thorpej */
5221 1.134 thorpej for (l1idx = 0; l1idx < (L1_TABLE_SIZE / sizeof(pd_entry_t)); l1idx++) {
5222 1.174 matt pde = l1pt[l1idx];
5223 1.134 thorpej
5224 1.134 thorpej /*
5225 1.134 thorpej * We're only interested in Coarse mappings.
5226 1.134 thorpej * pmap_extract() can deal with section mappings without
5227 1.134 thorpej * recourse to checking L2 metadata.
5228 1.134 thorpej */
5229 1.134 thorpej if ((pde & L1_TYPE_MASK) != L1_TYPE_C)
5230 1.134 thorpej continue;
5231 1.134 thorpej
5232 1.134 thorpej /*
5233 1.134 thorpej * Lookup the KVA of this L2 descriptor table
5234 1.134 thorpej */
5235 1.134 thorpej pa = (paddr_t)(pde & L1_C_ADDR_MASK);
5236 1.134 thorpej ptep = (pt_entry_t *)kernel_pt_lookup(pa);
5237 1.134 thorpej if (ptep == NULL) {
5238 1.134 thorpej panic("pmap_bootstrap: No L2 for va 0x%x, pa 0x%lx",
5239 1.134 thorpej (u_int)l1idx << L1_S_SHIFT, pa);
5240 1.134 thorpej }
5241 1.134 thorpej
5242 1.134 thorpej /*
5243 1.134 thorpej * Fetch the associated L2 metadata structure.
5244 1.134 thorpej * Allocate a new one if necessary.
5245 1.134 thorpej */
5246 1.134 thorpej if ((l2 = pm->pm_l2[L2_IDX(l1idx)]) == NULL) {
5247 1.134 thorpej if (l2next == PMAP_STATIC_L2_SIZE)
5248 1.134 thorpej panic("pmap_bootstrap: out of static L2s");
5249 1.134 thorpej pm->pm_l2[L2_IDX(l1idx)] = l2 = &static_l2[l2next++];
5250 1.134 thorpej }
5251 1.134 thorpej
5252 1.134 thorpej /*
5253 1.134 thorpej * One more L1 slot tracked...
5254 1.134 thorpej */
5255 1.134 thorpej l2->l2_occupancy++;
5256 1.134 thorpej
5257 1.134 thorpej /*
5258 1.134 thorpej * Fill in the details of the L2 descriptor in the
5259 1.134 thorpej * appropriate bucket.
5260 1.134 thorpej */
5261 1.134 thorpej l2b = &l2->l2_bucket[L2_BUCKET(l1idx)];
5262 1.134 thorpej l2b->l2b_kva = ptep;
5263 1.134 thorpej l2b->l2b_phys = pa;
5264 1.134 thorpej l2b->l2b_l1idx = l1idx;
5265 1.1 matt
5266 1.134 thorpej /*
5267 1.134 thorpej * Establish an initial occupancy count for this descriptor
5268 1.134 thorpej */
5269 1.134 thorpej for (l2idx = 0;
5270 1.134 thorpej l2idx < (L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
5271 1.134 thorpej l2idx++) {
5272 1.134 thorpej if ((ptep[l2idx] & L2_TYPE_MASK) != L2_TYPE_INV) {
5273 1.134 thorpej l2b->l2b_occupancy++;
5274 1.134 thorpej }
5275 1.134 thorpej }
5276 1.1 matt
5277 1.134 thorpej /*
5278 1.134 thorpej * Make sure the descriptor itself has the correct cache mode.
5279 1.146 jdolecek * If not, fix it, but whine about the problem. Port-meisters
5280 1.134 thorpej * should consider this a clue to fix up their initarm()
5281 1.134 thorpej * function. :)
5282 1.134 thorpej */
5283 1.174 matt if (pmap_set_pt_cache_mode(l1pt, (vaddr_t)ptep)) {
5284 1.134 thorpej printf("pmap_bootstrap: WARNING! wrong cache mode for "
5285 1.134 thorpej "L2 pte @ %p\n", ptep);
5286 1.134 thorpej }
5287 1.134 thorpej }
5288 1.61 thorpej
5289 1.134 thorpej /*
5290 1.134 thorpej * Ensure the primary (kernel) L1 has the correct cache mode for
5291 1.134 thorpej * a page table. Bitch if it is not correctly set.
5292 1.134 thorpej */
5293 1.174 matt for (va = (vaddr_t)l1pt;
5294 1.174 matt va < ((vaddr_t)l1pt + L1_TABLE_SIZE); va += PAGE_SIZE) {
5295 1.174 matt if (pmap_set_pt_cache_mode(l1pt, va))
5296 1.134 thorpej printf("pmap_bootstrap: WARNING! wrong cache mode for "
5297 1.134 thorpej "primary L1 @ 0x%lx\n", va);
5298 1.1 matt }
5299 1.1 matt
5300 1.134 thorpej cpu_dcache_wbinv_all();
5301 1.134 thorpej cpu_tlb_flushID();
5302 1.134 thorpej cpu_cpwait();
5303 1.1 matt
5304 1.113 thorpej /*
5305 1.134 thorpej * now we allocate the "special" VAs which are used for tmp mappings
5306 1.134 thorpej * by the pmap (and other modules). we allocate the VAs by advancing
5307 1.134 thorpej * virtual_avail (note that there are no pages mapped at these VAs).
5308 1.134 thorpej *
5309 1.134 thorpej * Managed KVM space start from wherever initarm() tells us.
5310 1.113 thorpej */
5311 1.134 thorpej virtual_avail = vstart;
5312 1.134 thorpej virtual_end = vend;
5313 1.113 thorpej
5314 1.174 matt #ifdef PMAP_CACHE_VIPT
5315 1.174 matt /*
5316 1.174 matt * If we have a VIPT cache, we need one page/pte per possible alias
5317 1.174 matt * page so we won't violate cache aliasing rules.
5318 1.174 matt */
5319 1.174 matt virtual_avail = (virtual_avail + arm_cache_prefer_mask) & ~arm_cache_prefer_mask;
5320 1.174 matt nptes = (arm_cache_prefer_mask >> PGSHIFT) + 1;
5321 1.174 matt #else
5322 1.174 matt nptes = 1;
5323 1.174 matt #endif
5324 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &csrcp, &csrc_pte);
5325 1.174 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)csrc_pte);
5326 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &cdstp, &cdst_pte);
5327 1.174 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)cdst_pte);
5328 1.183 matt pmap_alloc_specials(&virtual_avail, nptes, &memhook, NULL);
5329 1.134 thorpej pmap_alloc_specials(&virtual_avail, round_page(MSGBUFSIZE) / PAGE_SIZE,
5330 1.139 matt (void *)&msgbufaddr, NULL);
5331 1.134 thorpej
5332 1.134 thorpej /*
5333 1.134 thorpej * Allocate a range of kernel virtual address space to be used
5334 1.134 thorpej * for L2 descriptor tables and metadata allocation in
5335 1.134 thorpej * pmap_growkernel().
5336 1.134 thorpej */
5337 1.134 thorpej size = ((virtual_end - pmap_curmaxkvaddr) + L1_S_OFFSET) / L1_S_SIZE;
5338 1.134 thorpej pmap_alloc_specials(&virtual_avail,
5339 1.134 thorpej round_page(size * L2_TABLE_SIZE_REAL) / PAGE_SIZE,
5340 1.134 thorpej &pmap_kernel_l2ptp_kva, NULL);
5341 1.1 matt
5342 1.134 thorpej size = (size + (L2_BUCKET_SIZE - 1)) / L2_BUCKET_SIZE;
5343 1.134 thorpej pmap_alloc_specials(&virtual_avail,
5344 1.134 thorpej round_page(size * sizeof(struct l2_dtable)) / PAGE_SIZE,
5345 1.134 thorpej &pmap_kernel_l2dtable_kva, NULL);
5346 1.1 matt
5347 1.134 thorpej /*
5348 1.134 thorpej * init the static-global locks and global pmap list.
5349 1.134 thorpej */
5350 1.226 matt mutex_init(&l1_lru_lock, MUTEX_DEFAULT, IPL_VM);
5351 1.1 matt
5352 1.134 thorpej /*
5353 1.134 thorpej * We can now initialise the first L1's metadata.
5354 1.134 thorpej */
5355 1.134 thorpej SLIST_INIT(&l1_list);
5356 1.134 thorpej TAILQ_INIT(&l1_lru_list);
5357 1.174 matt pmap_init_l1(l1, l1pt);
5358 1.1 matt
5359 1.257 matt #ifndef ARM_HAS_VBAR
5360 1.165 scw /* Set up vector page L1 details, if necessary */
5361 1.165 scw if (vector_page < KERNEL_BASE) {
5362 1.258 matt pm->pm_pl1vec = pmap_l1_kva(pm) + L1_IDX(vector_page);
5363 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
5364 1.210 uebayasi KDASSERT(l2b != NULL);
5365 1.165 scw pm->pm_l1vec = l2b->l2b_phys | L1_C_PROTO |
5366 1.258 matt L1_C_DOM(pmap_domain(pm));
5367 1.165 scw } else
5368 1.165 scw pm->pm_pl1vec = NULL;
5369 1.257 matt #endif
5370 1.165 scw
5371 1.1 matt /*
5372 1.168 ad * Initialize the pmap cache
5373 1.1 matt */
5374 1.168 ad pool_cache_bootstrap(&pmap_cache, sizeof(struct pmap), 0, 0, 0,
5375 1.168 ad "pmappl", NULL, IPL_NONE, pmap_pmap_ctor, NULL, NULL);
5376 1.134 thorpej LIST_INIT(&pmap_pmaps);
5377 1.134 thorpej LIST_INSERT_HEAD(&pmap_pmaps, pm, pm_list);
5378 1.1 matt
5379 1.134 thorpej /*
5380 1.134 thorpej * Initialize the pv pool.
5381 1.134 thorpej */
5382 1.134 thorpej pool_init(&pmap_pv_pool, sizeof(struct pv_entry), 0, 0, 0, "pvepl",
5383 1.162 ad &pmap_bootstrap_pv_allocator, IPL_NONE);
5384 1.29 rearnsha
5385 1.134 thorpej /*
5386 1.134 thorpej * Initialize the L2 dtable pool and cache.
5387 1.134 thorpej */
5388 1.168 ad pool_cache_bootstrap(&pmap_l2dtable_cache, sizeof(struct l2_dtable), 0,
5389 1.168 ad 0, 0, "l2dtblpl", NULL, IPL_NONE, pmap_l2dtable_ctor, NULL, NULL);
5390 1.1 matt
5391 1.134 thorpej /*
5392 1.134 thorpej * Initialise the L2 descriptor table pool and cache
5393 1.134 thorpej */
5394 1.168 ad pool_cache_bootstrap(&pmap_l2ptp_cache, L2_TABLE_SIZE_REAL, 0,
5395 1.168 ad L2_TABLE_SIZE_REAL, 0, "l2ptppl", NULL, IPL_NONE,
5396 1.134 thorpej pmap_l2ptp_ctor, NULL, NULL);
5397 1.61 thorpej
5398 1.134 thorpej cpu_dcache_wbinv_all();
5399 1.1 matt }
5400 1.1 matt
5401 1.134 thorpej static int
5402 1.134 thorpej pmap_set_pt_cache_mode(pd_entry_t *kl1, vaddr_t va)
5403 1.1 matt {
5404 1.134 thorpej pd_entry_t *pdep, pde;
5405 1.134 thorpej pt_entry_t *ptep, pte;
5406 1.134 thorpej vaddr_t pa;
5407 1.134 thorpej int rv = 0;
5408 1.134 thorpej
5409 1.134 thorpej /*
5410 1.134 thorpej * Make sure the descriptor itself has the correct cache mode
5411 1.134 thorpej */
5412 1.134 thorpej pdep = &kl1[L1_IDX(va)];
5413 1.134 thorpej pde = *pdep;
5414 1.134 thorpej
5415 1.134 thorpej if (l1pte_section_p(pde)) {
5416 1.235 matt __CTASSERT((L1_S_CACHE_MASK & L1_S_V6_SUPER) == 0);
5417 1.134 thorpej if ((pde & L1_S_CACHE_MASK) != pte_l1_s_cache_mode_pt) {
5418 1.134 thorpej *pdep = (pde & ~L1_S_CACHE_MASK) |
5419 1.134 thorpej pte_l1_s_cache_mode_pt;
5420 1.134 thorpej PTE_SYNC(pdep);
5421 1.134 thorpej cpu_dcache_wbinv_range((vaddr_t)pdep, sizeof(*pdep));
5422 1.134 thorpej rv = 1;
5423 1.134 thorpej }
5424 1.134 thorpej } else {
5425 1.134 thorpej pa = (paddr_t)(pde & L1_C_ADDR_MASK);
5426 1.134 thorpej ptep = (pt_entry_t *)kernel_pt_lookup(pa);
5427 1.134 thorpej if (ptep == NULL)
5428 1.134 thorpej panic("pmap_bootstrap: No L2 for L2 @ va %p\n", ptep);
5429 1.134 thorpej
5430 1.134 thorpej ptep = &ptep[l2pte_index(va)];
5431 1.134 thorpej pte = *ptep;
5432 1.134 thorpej if ((pte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
5433 1.134 thorpej *ptep = (pte & ~L2_S_CACHE_MASK) |
5434 1.134 thorpej pte_l2_s_cache_mode_pt;
5435 1.134 thorpej PTE_SYNC(ptep);
5436 1.134 thorpej cpu_dcache_wbinv_range((vaddr_t)ptep, sizeof(*ptep));
5437 1.134 thorpej rv = 1;
5438 1.134 thorpej }
5439 1.134 thorpej }
5440 1.134 thorpej
5441 1.134 thorpej return (rv);
5442 1.134 thorpej }
5443 1.1 matt
5444 1.134 thorpej static void
5445 1.134 thorpej pmap_alloc_specials(vaddr_t *availp, int pages, vaddr_t *vap, pt_entry_t **ptep)
5446 1.134 thorpej {
5447 1.134 thorpej vaddr_t va = *availp;
5448 1.134 thorpej struct l2_bucket *l2b;
5449 1.1 matt
5450 1.134 thorpej if (ptep) {
5451 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
5452 1.134 thorpej if (l2b == NULL)
5453 1.134 thorpej panic("pmap_alloc_specials: no l2b for 0x%lx", va);
5454 1.62 thorpej
5455 1.134 thorpej if (ptep)
5456 1.134 thorpej *ptep = &l2b->l2b_kva[l2pte_index(va)];
5457 1.1 matt }
5458 1.1 matt
5459 1.134 thorpej *vap = va;
5460 1.134 thorpej *availp = va + (PAGE_SIZE * pages);
5461 1.134 thorpej }
5462 1.134 thorpej
5463 1.134 thorpej void
5464 1.134 thorpej pmap_init(void)
5465 1.134 thorpej {
5466 1.1 matt
5467 1.113 thorpej /*
5468 1.134 thorpej * Set the available memory vars - These do not map to real memory
5469 1.134 thorpej * addresses and cannot as the physical memory is fragmented.
5470 1.134 thorpej * They are used by ps for %mem calculations.
5471 1.134 thorpej * One could argue whether this should be the entire memory or just
5472 1.134 thorpej * the memory that is useable in a user process.
5473 1.113 thorpej */
5474 1.218 uebayasi avail_start = ptoa(VM_PHYSMEM_PTR(0)->start);
5475 1.218 uebayasi avail_end = ptoa(VM_PHYSMEM_PTR(vm_nphysseg - 1)->end);
5476 1.63 thorpej
5477 1.1 matt /*
5478 1.134 thorpej * Now we need to free enough pv_entry structures to allow us to get
5479 1.134 thorpej * the kmem_map/kmem_object allocated and inited (done after this
5480 1.134 thorpej * function is finished). to do this we allocate one bootstrap page out
5481 1.134 thorpej * of kernel_map and use it to provide an initial pool of pv_entry
5482 1.134 thorpej * structures. we never free this page.
5483 1.1 matt */
5484 1.134 thorpej pool_setlowat(&pmap_pv_pool,
5485 1.134 thorpej (PAGE_SIZE / sizeof(struct pv_entry)) * 2);
5486 1.62 thorpej
5487 1.191 matt mutex_init(&memlock, MUTEX_DEFAULT, IPL_NONE);
5488 1.191 matt zeropage = (void *)uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
5489 1.191 matt UVM_KMF_WIRED|UVM_KMF_ZERO);
5490 1.191 matt
5491 1.160 thorpej pmap_initialized = true;
5492 1.1 matt }
5493 1.17 chris
5494 1.134 thorpej static vaddr_t last_bootstrap_page = 0;
5495 1.134 thorpej static void *free_bootstrap_pages = NULL;
5496 1.1 matt
5497 1.134 thorpej static void *
5498 1.134 thorpej pmap_bootstrap_pv_page_alloc(struct pool *pp, int flags)
5499 1.1 matt {
5500 1.134 thorpej extern void *pool_page_alloc(struct pool *, int);
5501 1.134 thorpej vaddr_t new_page;
5502 1.134 thorpej void *rv;
5503 1.134 thorpej
5504 1.134 thorpej if (pmap_initialized)
5505 1.134 thorpej return (pool_page_alloc(pp, flags));
5506 1.134 thorpej
5507 1.134 thorpej if (free_bootstrap_pages) {
5508 1.134 thorpej rv = free_bootstrap_pages;
5509 1.134 thorpej free_bootstrap_pages = *((void **)rv);
5510 1.134 thorpej return (rv);
5511 1.134 thorpej }
5512 1.134 thorpej
5513 1.151 yamt new_page = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
5514 1.151 yamt UVM_KMF_WIRED | ((flags & PR_WAITOK) ? 0 : UVM_KMF_NOWAIT));
5515 1.1 matt
5516 1.134 thorpej KASSERT(new_page > last_bootstrap_page);
5517 1.134 thorpej last_bootstrap_page = new_page;
5518 1.134 thorpej return ((void *)new_page);
5519 1.17 chris }
5520 1.17 chris
5521 1.134 thorpej static void
5522 1.134 thorpej pmap_bootstrap_pv_page_free(struct pool *pp, void *v)
5523 1.17 chris {
5524 1.134 thorpej extern void pool_page_free(struct pool *, void *);
5525 1.17 chris
5526 1.150 joff if ((vaddr_t)v <= last_bootstrap_page) {
5527 1.150 joff *((void **)v) = free_bootstrap_pages;
5528 1.150 joff free_bootstrap_pages = v;
5529 1.134 thorpej return;
5530 1.134 thorpej }
5531 1.114 thorpej
5532 1.150 joff if (pmap_initialized) {
5533 1.150 joff pool_page_free(pp, v);
5534 1.134 thorpej return;
5535 1.57 thorpej }
5536 1.17 chris }
5537 1.17 chris
5538 1.17 chris /*
5539 1.134 thorpej * pmap_postinit()
5540 1.17 chris *
5541 1.134 thorpej * This routine is called after the vm and kmem subsystems have been
5542 1.134 thorpej * initialised. This allows the pmap code to perform any initialisation
5543 1.134 thorpej * that can only be done one the memory allocation is in place.
5544 1.17 chris */
5545 1.134 thorpej void
5546 1.134 thorpej pmap_postinit(void)
5547 1.17 chris {
5548 1.134 thorpej extern paddr_t physical_start, physical_end;
5549 1.134 thorpej struct l1_ttable *l1;
5550 1.134 thorpej struct pglist plist;
5551 1.134 thorpej struct vm_page *m;
5552 1.134 thorpej pd_entry_t *pl1pt;
5553 1.134 thorpej vaddr_t va, eva;
5554 1.134 thorpej u_int loop, needed;
5555 1.134 thorpej int error;
5556 1.114 thorpej
5557 1.169 matt pool_cache_setlowat(&pmap_l2ptp_cache,
5558 1.134 thorpej (PAGE_SIZE / L2_TABLE_SIZE_REAL) * 4);
5559 1.169 matt pool_cache_setlowat(&pmap_l2dtable_cache,
5560 1.134 thorpej (PAGE_SIZE / sizeof(struct l2_dtable)) * 2);
5561 1.17 chris
5562 1.134 thorpej needed = (maxproc / PMAP_DOMAINS) + ((maxproc % PMAP_DOMAINS) ? 1 : 0);
5563 1.134 thorpej needed -= 1;
5564 1.48 chris
5565 1.225 para l1 = kmem_alloc(sizeof(*l1) * needed, KM_SLEEP);
5566 1.48 chris
5567 1.134 thorpej for (loop = 0; loop < needed; loop++, l1++) {
5568 1.134 thorpej /* Allocate a L1 page table */
5569 1.151 yamt va = uvm_km_alloc(kernel_map, L1_TABLE_SIZE, 0, UVM_KMF_VAONLY);
5570 1.134 thorpej if (va == 0)
5571 1.134 thorpej panic("Cannot allocate L1 KVM");
5572 1.134 thorpej
5573 1.134 thorpej error = uvm_pglistalloc(L1_TABLE_SIZE, physical_start,
5574 1.225 para physical_end, L1_TABLE_SIZE, 0, &plist, 1, 1);
5575 1.134 thorpej if (error)
5576 1.134 thorpej panic("Cannot allocate L1 physical pages");
5577 1.134 thorpej
5578 1.134 thorpej m = TAILQ_FIRST(&plist);
5579 1.134 thorpej eva = va + L1_TABLE_SIZE;
5580 1.134 thorpej pl1pt = (pd_entry_t *)va;
5581 1.48 chris
5582 1.134 thorpej while (m && va < eva) {
5583 1.134 thorpej paddr_t pa = VM_PAGE_TO_PHYS(m);
5584 1.48 chris
5585 1.182 matt pmap_kenter_pa(va, pa,
5586 1.265 matt VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE|PMAP_PTE);
5587 1.48 chris
5588 1.134 thorpej va += PAGE_SIZE;
5589 1.176 ad m = TAILQ_NEXT(m, pageq.queue);
5590 1.48 chris }
5591 1.48 chris
5592 1.134 thorpej #ifdef DIAGNOSTIC
5593 1.134 thorpej if (m)
5594 1.134 thorpej panic("pmap_alloc_l1pt: pglist not empty");
5595 1.134 thorpej #endif /* DIAGNOSTIC */
5596 1.48 chris
5597 1.134 thorpej pmap_init_l1(l1, pl1pt);
5598 1.48 chris }
5599 1.48 chris
5600 1.134 thorpej #ifdef DEBUG
5601 1.134 thorpej printf("pmap_postinit: Allocated %d static L1 descriptor tables\n",
5602 1.134 thorpej needed);
5603 1.134 thorpej #endif
5604 1.48 chris }
5605 1.48 chris
5606 1.76 thorpej /*
5607 1.134 thorpej * Note that the following routines are used by board-specific initialisation
5608 1.134 thorpej * code to configure the initial kernel page tables.
5609 1.134 thorpej *
5610 1.134 thorpej * If ARM32_NEW_VM_LAYOUT is *not* defined, they operate on the assumption that
5611 1.134 thorpej * L2 page-table pages are 4KB in size and use 4 L1 slots. This mimics the
5612 1.134 thorpej * behaviour of the old pmap, and provides an easy migration path for
5613 1.134 thorpej * initial bring-up of the new pmap on existing ports. Fortunately,
5614 1.134 thorpej * pmap_bootstrap() compensates for this hackery. This is only a stop-gap and
5615 1.134 thorpej * will be deprecated.
5616 1.76 thorpej *
5617 1.134 thorpej * If ARM32_NEW_VM_LAYOUT *is* defined, these functions deal with 1KB L2 page
5618 1.134 thorpej * tables.
5619 1.76 thorpej */
5620 1.40 thorpej
5621 1.40 thorpej /*
5622 1.46 thorpej * This list exists for the benefit of pmap_map_chunk(). It keeps track
5623 1.46 thorpej * of the kernel L2 tables during bootstrap, so that pmap_map_chunk() can
5624 1.46 thorpej * find them as necessary.
5625 1.46 thorpej *
5626 1.134 thorpej * Note that the data on this list MUST remain valid after initarm() returns,
5627 1.134 thorpej * as pmap_bootstrap() uses it to contruct L2 table metadata.
5628 1.46 thorpej */
5629 1.46 thorpej SLIST_HEAD(, pv_addr) kernel_pt_list = SLIST_HEAD_INITIALIZER(kernel_pt_list);
5630 1.46 thorpej
5631 1.46 thorpej static vaddr_t
5632 1.46 thorpej kernel_pt_lookup(paddr_t pa)
5633 1.46 thorpej {
5634 1.46 thorpej pv_addr_t *pv;
5635 1.46 thorpej
5636 1.46 thorpej SLIST_FOREACH(pv, &kernel_pt_list, pv_list) {
5637 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5638 1.134 thorpej if (pv->pv_pa == (pa & ~PGOFSET))
5639 1.134 thorpej return (pv->pv_va | (pa & PGOFSET));
5640 1.134 thorpej #else
5641 1.46 thorpej if (pv->pv_pa == pa)
5642 1.46 thorpej return (pv->pv_va);
5643 1.134 thorpej #endif
5644 1.46 thorpej }
5645 1.46 thorpej return (0);
5646 1.46 thorpej }
5647 1.46 thorpej
5648 1.46 thorpej /*
5649 1.40 thorpej * pmap_map_section:
5650 1.40 thorpej *
5651 1.40 thorpej * Create a single section mapping.
5652 1.40 thorpej */
5653 1.40 thorpej void
5654 1.40 thorpej pmap_map_section(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
5655 1.40 thorpej {
5656 1.40 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
5657 1.134 thorpej pd_entry_t fl;
5658 1.40 thorpej
5659 1.81 thorpej KASSERT(((va | pa) & L1_S_OFFSET) == 0);
5660 1.40 thorpej
5661 1.134 thorpej switch (cache) {
5662 1.134 thorpej case PTE_NOCACHE:
5663 1.134 thorpej default:
5664 1.134 thorpej fl = 0;
5665 1.134 thorpej break;
5666 1.134 thorpej
5667 1.134 thorpej case PTE_CACHE:
5668 1.134 thorpej fl = pte_l1_s_cache_mode;
5669 1.134 thorpej break;
5670 1.134 thorpej
5671 1.134 thorpej case PTE_PAGETABLE:
5672 1.134 thorpej fl = pte_l1_s_cache_mode_pt;
5673 1.134 thorpej break;
5674 1.134 thorpej }
5675 1.134 thorpej
5676 1.262 matt pde[L1_IDX(va)] = L1_S_PROTO | pa |
5677 1.134 thorpej L1_S_PROT(PTE_KERNEL, prot) | fl | L1_S_DOM(PMAP_DOMAIN_KERNEL);
5678 1.262 matt PTE_SYNC(&pde[L1_IDX(va)]);
5679 1.41 thorpej }
5680 1.41 thorpej
5681 1.41 thorpej /*
5682 1.41 thorpej * pmap_map_entry:
5683 1.41 thorpej *
5684 1.41 thorpej * Create a single page mapping.
5685 1.41 thorpej */
5686 1.41 thorpej void
5687 1.47 thorpej pmap_map_entry(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
5688 1.41 thorpej {
5689 1.47 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
5690 1.262 matt pt_entry_t npte;
5691 1.262 matt pt_entry_t *ptep;
5692 1.41 thorpej
5693 1.41 thorpej KASSERT(((va | pa) & PGOFSET) == 0);
5694 1.41 thorpej
5695 1.134 thorpej switch (cache) {
5696 1.134 thorpej case PTE_NOCACHE:
5697 1.134 thorpej default:
5698 1.262 matt npte = 0;
5699 1.134 thorpej break;
5700 1.134 thorpej
5701 1.134 thorpej case PTE_CACHE:
5702 1.262 matt npte = pte_l2_s_cache_mode;
5703 1.134 thorpej break;
5704 1.134 thorpej
5705 1.134 thorpej case PTE_PAGETABLE:
5706 1.262 matt npte = pte_l2_s_cache_mode_pt;
5707 1.134 thorpej break;
5708 1.134 thorpej }
5709 1.134 thorpej
5710 1.262 matt if ((pde[L1_IDX(va)] & L1_TYPE_MASK) != L1_TYPE_C)
5711 1.47 thorpej panic("pmap_map_entry: no L2 table for VA 0x%08lx", va);
5712 1.47 thorpej
5713 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5714 1.262 matt ptep = (pt_entry_t *)
5715 1.262 matt kernel_pt_lookup(pde[L1_IDX(va)] & L2_S_FRAME);
5716 1.134 thorpej #else
5717 1.262 matt ptep = (pt_entry_t *) kernel_pt_lookup(pde[L1_IDX(va)] & L1_C_ADDR_MASK);
5718 1.134 thorpej #endif
5719 1.262 matt if (ptep == NULL)
5720 1.47 thorpej panic("pmap_map_entry: can't find L2 table for VA 0x%08lx", va);
5721 1.47 thorpej
5722 1.262 matt npte |= L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot);
5723 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5724 1.262 matt ptep += (va >> PGSHIFT) & 0x3ff;
5725 1.134 thorpej #else
5726 1.262 matt ptep += l2pte_index(va);
5727 1.134 thorpej #endif
5728 1.262 matt l2pte_set(ptep, npte, 0);
5729 1.262 matt PTE_SYNC(ptep);
5730 1.42 thorpej }
5731 1.42 thorpej
5732 1.42 thorpej /*
5733 1.42 thorpej * pmap_link_l2pt:
5734 1.42 thorpej *
5735 1.134 thorpej * Link the L2 page table specified by "l2pv" into the L1
5736 1.42 thorpej * page table at the slot for "va".
5737 1.42 thorpej */
5738 1.42 thorpej void
5739 1.46 thorpej pmap_link_l2pt(vaddr_t l1pt, vaddr_t va, pv_addr_t *l2pv)
5740 1.42 thorpej {
5741 1.134 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt, proto;
5742 1.262 matt u_int slot = L1_IDX(va);
5743 1.42 thorpej
5744 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5745 1.134 thorpej KASSERT((va & ((L1_S_SIZE * 4) - 1)) == 0);
5746 1.46 thorpej KASSERT((l2pv->pv_pa & PGOFSET) == 0);
5747 1.134 thorpej #endif
5748 1.46 thorpej
5749 1.134 thorpej proto = L1_S_DOM(PMAP_DOMAIN_KERNEL) | L1_C_PROTO;
5750 1.134 thorpej
5751 1.134 thorpej pde[slot + 0] = proto | (l2pv->pv_pa + 0x000);
5752 1.134 thorpej #ifdef ARM32_NEW_VM_LAYOUT
5753 1.134 thorpej PTE_SYNC(&pde[slot]);
5754 1.134 thorpej #else
5755 1.262 matt for (u_int off = 0, i = 0; off < PAGE_SIZE; off += L2_T_SIZE, i++) {
5756 1.262 matt pde[slot + i] = proto | (l2pv->pv_pa + off);
5757 1.262 matt }
5758 1.262 matt PTE_SYNC_RANGE(&pde[slot + 0], PAGE_SIZE / L2_T_SIZE);
5759 1.134 thorpej #endif
5760 1.42 thorpej
5761 1.46 thorpej SLIST_INSERT_HEAD(&kernel_pt_list, l2pv, pv_list);
5762 1.43 thorpej }
5763 1.43 thorpej
5764 1.43 thorpej /*
5765 1.43 thorpej * pmap_map_chunk:
5766 1.43 thorpej *
5767 1.43 thorpej * Map a chunk of memory using the most efficient mappings
5768 1.43 thorpej * possible (section, large page, small page) into the
5769 1.43 thorpej * provided L1 and L2 tables at the specified virtual address.
5770 1.43 thorpej */
5771 1.43 thorpej vsize_t
5772 1.46 thorpej pmap_map_chunk(vaddr_t l1pt, vaddr_t va, paddr_t pa, vsize_t size,
5773 1.46 thorpej int prot, int cache)
5774 1.43 thorpej {
5775 1.230 matt pd_entry_t *pdep = (pd_entry_t *) l1pt;
5776 1.134 thorpej pt_entry_t *pte, f1, f2s, f2l;
5777 1.43 thorpej vsize_t resid;
5778 1.134 thorpej int i;
5779 1.43 thorpej
5780 1.130 thorpej resid = (size + (PAGE_SIZE - 1)) & ~(PAGE_SIZE - 1);
5781 1.43 thorpej
5782 1.44 thorpej if (l1pt == 0)
5783 1.44 thorpej panic("pmap_map_chunk: no L1 table provided");
5784 1.44 thorpej
5785 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5786 1.43 thorpej printf("pmap_map_chunk: pa=0x%lx va=0x%lx size=0x%lx resid=0x%lx "
5787 1.43 thorpej "prot=0x%x cache=%d\n", pa, va, size, resid, prot, cache);
5788 1.43 thorpej #endif
5789 1.43 thorpej
5790 1.134 thorpej switch (cache) {
5791 1.134 thorpej case PTE_NOCACHE:
5792 1.134 thorpej default:
5793 1.134 thorpej f1 = 0;
5794 1.134 thorpej f2l = 0;
5795 1.134 thorpej f2s = 0;
5796 1.134 thorpej break;
5797 1.134 thorpej
5798 1.134 thorpej case PTE_CACHE:
5799 1.134 thorpej f1 = pte_l1_s_cache_mode;
5800 1.134 thorpej f2l = pte_l2_l_cache_mode;
5801 1.134 thorpej f2s = pte_l2_s_cache_mode;
5802 1.134 thorpej break;
5803 1.134 thorpej
5804 1.134 thorpej case PTE_PAGETABLE:
5805 1.134 thorpej f1 = pte_l1_s_cache_mode_pt;
5806 1.134 thorpej f2l = pte_l2_l_cache_mode_pt;
5807 1.134 thorpej f2s = pte_l2_s_cache_mode_pt;
5808 1.134 thorpej break;
5809 1.134 thorpej }
5810 1.134 thorpej
5811 1.43 thorpej size = resid;
5812 1.43 thorpej
5813 1.43 thorpej while (resid > 0) {
5814 1.262 matt size_t l1idx = L1_IDX(va);
5815 1.236 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
5816 1.230 matt /* See if we can use a supersection mapping. */
5817 1.230 matt if (L1_SS_PROTO && L1_SS_MAPPABLE_P(va, pa, resid)) {
5818 1.230 matt /* Supersection are always domain 0 */
5819 1.230 matt pd_entry_t pde = L1_SS_PROTO | pa |
5820 1.230 matt L1_S_PROT(PTE_KERNEL, prot) | f1;
5821 1.230 matt #ifdef VERBOSE_INIT_ARM
5822 1.230 matt printf("sS");
5823 1.230 matt #endif
5824 1.262 matt for (size_t s = l1idx,
5825 1.230 matt e = s + L1_SS_SIZE / L1_S_SIZE;
5826 1.230 matt s < e;
5827 1.230 matt s++) {
5828 1.230 matt pdep[s] = pde;
5829 1.230 matt PTE_SYNC(&pdep[s]);
5830 1.230 matt }
5831 1.230 matt va += L1_SS_SIZE;
5832 1.230 matt pa += L1_SS_SIZE;
5833 1.230 matt resid -= L1_SS_SIZE;
5834 1.230 matt continue;
5835 1.230 matt }
5836 1.230 matt #endif
5837 1.43 thorpej /* See if we can use a section mapping. */
5838 1.134 thorpej if (L1_S_MAPPABLE_P(va, pa, resid)) {
5839 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5840 1.43 thorpej printf("S");
5841 1.43 thorpej #endif
5842 1.262 matt pdep[l1idx] = L1_S_PROTO | pa |
5843 1.134 thorpej L1_S_PROT(PTE_KERNEL, prot) | f1 |
5844 1.134 thorpej L1_S_DOM(PMAP_DOMAIN_KERNEL);
5845 1.262 matt PTE_SYNC(&pdep[l1idx]);
5846 1.81 thorpej va += L1_S_SIZE;
5847 1.81 thorpej pa += L1_S_SIZE;
5848 1.81 thorpej resid -= L1_S_SIZE;
5849 1.43 thorpej continue;
5850 1.43 thorpej }
5851 1.45 thorpej
5852 1.45 thorpej /*
5853 1.45 thorpej * Ok, we're going to use an L2 table. Make sure
5854 1.45 thorpej * one is actually in the corresponding L1 slot
5855 1.45 thorpej * for the current VA.
5856 1.45 thorpej */
5857 1.262 matt if ((pdep[l1idx] & L1_TYPE_MASK) != L1_TYPE_C)
5858 1.46 thorpej panic("pmap_map_chunk: no L2 table for VA 0x%08lx", va);
5859 1.46 thorpej
5860 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5861 1.46 thorpej pte = (pt_entry_t *)
5862 1.262 matt kernel_pt_lookup(pdep[l1idx] & L2_S_FRAME);
5863 1.134 thorpej #else
5864 1.134 thorpej pte = (pt_entry_t *) kernel_pt_lookup(
5865 1.262 matt pdep[l1idx] & L1_C_ADDR_MASK);
5866 1.134 thorpej #endif
5867 1.46 thorpej if (pte == NULL)
5868 1.46 thorpej panic("pmap_map_chunk: can't find L2 table for VA"
5869 1.46 thorpej "0x%08lx", va);
5870 1.43 thorpej
5871 1.43 thorpej /* See if we can use a L2 large page mapping. */
5872 1.134 thorpej if (L2_L_MAPPABLE_P(va, pa, resid)) {
5873 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5874 1.43 thorpej printf("L");
5875 1.43 thorpej #endif
5876 1.43 thorpej for (i = 0; i < 16; i++) {
5877 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5878 1.43 thorpej pte[((va >> PGSHIFT) & 0x3f0) + i] =
5879 1.83 thorpej L2_L_PROTO | pa |
5880 1.134 thorpej L2_L_PROT(PTE_KERNEL, prot) | f2l;
5881 1.134 thorpej PTE_SYNC(&pte[((va >> PGSHIFT) & 0x3f0) + i]);
5882 1.134 thorpej #else
5883 1.134 thorpej pte[l2pte_index(va) + i] =
5884 1.134 thorpej L2_L_PROTO | pa |
5885 1.134 thorpej L2_L_PROT(PTE_KERNEL, prot) | f2l;
5886 1.134 thorpej PTE_SYNC(&pte[l2pte_index(va) + i]);
5887 1.134 thorpej #endif
5888 1.43 thorpej }
5889 1.81 thorpej va += L2_L_SIZE;
5890 1.81 thorpej pa += L2_L_SIZE;
5891 1.81 thorpej resid -= L2_L_SIZE;
5892 1.43 thorpej continue;
5893 1.43 thorpej }
5894 1.43 thorpej
5895 1.43 thorpej /* Use a small page mapping. */
5896 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5897 1.43 thorpej printf("P");
5898 1.43 thorpej #endif
5899 1.262 matt pt_entry_t npte =
5900 1.262 matt L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot) | f2s;
5901 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
5902 1.262 matt pt_entry_t *ptep = &pte[(va >> PGSHIFT) & 0x3ff];
5903 1.134 thorpej #else
5904 1.262 matt pt_entry_t *ptep = &pte[l2pte_index(va)];
5905 1.134 thorpej #endif
5906 1.262 matt l2pte_set(ptep, npte, 0);
5907 1.262 matt PTE_SYNC(ptep);
5908 1.130 thorpej va += PAGE_SIZE;
5909 1.130 thorpej pa += PAGE_SIZE;
5910 1.130 thorpej resid -= PAGE_SIZE;
5911 1.43 thorpej }
5912 1.43 thorpej #ifdef VERBOSE_INIT_ARM
5913 1.43 thorpej printf("\n");
5914 1.43 thorpej #endif
5915 1.43 thorpej return (size);
5916 1.135 thorpej }
5917 1.135 thorpej
5918 1.135 thorpej /********************** Static device map routines ***************************/
5919 1.135 thorpej
5920 1.135 thorpej static const struct pmap_devmap *pmap_devmap_table;
5921 1.135 thorpej
5922 1.135 thorpej /*
5923 1.136 thorpej * Register the devmap table. This is provided in case early console
5924 1.136 thorpej * initialization needs to register mappings created by bootstrap code
5925 1.136 thorpej * before pmap_devmap_bootstrap() is called.
5926 1.136 thorpej */
5927 1.136 thorpej void
5928 1.136 thorpej pmap_devmap_register(const struct pmap_devmap *table)
5929 1.136 thorpej {
5930 1.136 thorpej
5931 1.136 thorpej pmap_devmap_table = table;
5932 1.136 thorpej }
5933 1.136 thorpej
5934 1.136 thorpej /*
5935 1.135 thorpej * Map all of the static regions in the devmap table, and remember
5936 1.135 thorpej * the devmap table so other parts of the kernel can look up entries
5937 1.135 thorpej * later.
5938 1.135 thorpej */
5939 1.135 thorpej void
5940 1.135 thorpej pmap_devmap_bootstrap(vaddr_t l1pt, const struct pmap_devmap *table)
5941 1.135 thorpej {
5942 1.135 thorpej int i;
5943 1.135 thorpej
5944 1.135 thorpej pmap_devmap_table = table;
5945 1.135 thorpej
5946 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
5947 1.135 thorpej #ifdef VERBOSE_INIT_ARM
5948 1.135 thorpej printf("devmap: %08lx -> %08lx @ %08lx\n",
5949 1.135 thorpej pmap_devmap_table[i].pd_pa,
5950 1.135 thorpej pmap_devmap_table[i].pd_pa +
5951 1.135 thorpej pmap_devmap_table[i].pd_size - 1,
5952 1.135 thorpej pmap_devmap_table[i].pd_va);
5953 1.135 thorpej #endif
5954 1.135 thorpej pmap_map_chunk(l1pt, pmap_devmap_table[i].pd_va,
5955 1.135 thorpej pmap_devmap_table[i].pd_pa,
5956 1.135 thorpej pmap_devmap_table[i].pd_size,
5957 1.135 thorpej pmap_devmap_table[i].pd_prot,
5958 1.135 thorpej pmap_devmap_table[i].pd_cache);
5959 1.135 thorpej }
5960 1.135 thorpej }
5961 1.135 thorpej
5962 1.135 thorpej const struct pmap_devmap *
5963 1.135 thorpej pmap_devmap_find_pa(paddr_t pa, psize_t size)
5964 1.135 thorpej {
5965 1.153 scw uint64_t endpa;
5966 1.135 thorpej int i;
5967 1.135 thorpej
5968 1.135 thorpej if (pmap_devmap_table == NULL)
5969 1.135 thorpej return (NULL);
5970 1.135 thorpej
5971 1.158 christos endpa = (uint64_t)pa + (uint64_t)(size - 1);
5972 1.153 scw
5973 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
5974 1.135 thorpej if (pa >= pmap_devmap_table[i].pd_pa &&
5975 1.153 scw endpa <= (uint64_t)pmap_devmap_table[i].pd_pa +
5976 1.158 christos (uint64_t)(pmap_devmap_table[i].pd_size - 1))
5977 1.135 thorpej return (&pmap_devmap_table[i]);
5978 1.135 thorpej }
5979 1.135 thorpej
5980 1.135 thorpej return (NULL);
5981 1.135 thorpej }
5982 1.135 thorpej
5983 1.135 thorpej const struct pmap_devmap *
5984 1.135 thorpej pmap_devmap_find_va(vaddr_t va, vsize_t size)
5985 1.135 thorpej {
5986 1.135 thorpej int i;
5987 1.135 thorpej
5988 1.135 thorpej if (pmap_devmap_table == NULL)
5989 1.135 thorpej return (NULL);
5990 1.135 thorpej
5991 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
5992 1.135 thorpej if (va >= pmap_devmap_table[i].pd_va &&
5993 1.158 christos va + size - 1 <= pmap_devmap_table[i].pd_va +
5994 1.158 christos pmap_devmap_table[i].pd_size - 1)
5995 1.135 thorpej return (&pmap_devmap_table[i]);
5996 1.135 thorpej }
5997 1.135 thorpej
5998 1.135 thorpej return (NULL);
5999 1.40 thorpej }
6000 1.85 thorpej
6001 1.85 thorpej /********************** PTE initialization routines **************************/
6002 1.85 thorpej
6003 1.85 thorpej /*
6004 1.85 thorpej * These routines are called when the CPU type is identified to set up
6005 1.85 thorpej * the PTE prototypes, cache modes, etc.
6006 1.85 thorpej *
6007 1.190 ad * The variables are always here, just in case modules need to reference
6008 1.85 thorpej * them (though, they shouldn't).
6009 1.85 thorpej */
6010 1.85 thorpej
6011 1.86 thorpej pt_entry_t pte_l1_s_cache_mode;
6012 1.220 macallan pt_entry_t pte_l1_s_wc_mode;
6013 1.134 thorpej pt_entry_t pte_l1_s_cache_mode_pt;
6014 1.86 thorpej pt_entry_t pte_l1_s_cache_mask;
6015 1.86 thorpej
6016 1.86 thorpej pt_entry_t pte_l2_l_cache_mode;
6017 1.220 macallan pt_entry_t pte_l2_l_wc_mode;
6018 1.134 thorpej pt_entry_t pte_l2_l_cache_mode_pt;
6019 1.86 thorpej pt_entry_t pte_l2_l_cache_mask;
6020 1.86 thorpej
6021 1.86 thorpej pt_entry_t pte_l2_s_cache_mode;
6022 1.220 macallan pt_entry_t pte_l2_s_wc_mode;
6023 1.134 thorpej pt_entry_t pte_l2_s_cache_mode_pt;
6024 1.86 thorpej pt_entry_t pte_l2_s_cache_mask;
6025 1.85 thorpej
6026 1.214 jmcneill pt_entry_t pte_l1_s_prot_u;
6027 1.214 jmcneill pt_entry_t pte_l1_s_prot_w;
6028 1.214 jmcneill pt_entry_t pte_l1_s_prot_ro;
6029 1.214 jmcneill pt_entry_t pte_l1_s_prot_mask;
6030 1.214 jmcneill
6031 1.85 thorpej pt_entry_t pte_l2_s_prot_u;
6032 1.85 thorpej pt_entry_t pte_l2_s_prot_w;
6033 1.214 jmcneill pt_entry_t pte_l2_s_prot_ro;
6034 1.85 thorpej pt_entry_t pte_l2_s_prot_mask;
6035 1.85 thorpej
6036 1.214 jmcneill pt_entry_t pte_l2_l_prot_u;
6037 1.214 jmcneill pt_entry_t pte_l2_l_prot_w;
6038 1.214 jmcneill pt_entry_t pte_l2_l_prot_ro;
6039 1.214 jmcneill pt_entry_t pte_l2_l_prot_mask;
6040 1.214 jmcneill
6041 1.230 matt pt_entry_t pte_l1_ss_proto;
6042 1.85 thorpej pt_entry_t pte_l1_s_proto;
6043 1.85 thorpej pt_entry_t pte_l1_c_proto;
6044 1.85 thorpej pt_entry_t pte_l2_s_proto;
6045 1.85 thorpej
6046 1.88 thorpej void (*pmap_copy_page_func)(paddr_t, paddr_t);
6047 1.88 thorpej void (*pmap_zero_page_func)(paddr_t);
6048 1.88 thorpej
6049 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
6050 1.85 thorpej void
6051 1.85 thorpej pmap_pte_init_generic(void)
6052 1.85 thorpej {
6053 1.85 thorpej
6054 1.86 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
6055 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
6056 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_generic;
6057 1.86 thorpej
6058 1.86 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
6059 1.220 macallan pte_l2_l_wc_mode = L2_B;
6060 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_generic;
6061 1.86 thorpej
6062 1.86 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
6063 1.220 macallan pte_l2_s_wc_mode = L2_B;
6064 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_generic;
6065 1.85 thorpej
6066 1.134 thorpej /*
6067 1.134 thorpej * If we have a write-through cache, set B and C. If
6068 1.134 thorpej * we have a write-back cache, then we assume setting
6069 1.230 matt * only C will make those pages write-through (except for those
6070 1.230 matt * Cortex CPUs which can read the L1 caches).
6071 1.134 thorpej */
6072 1.230 matt if (cpufuncs.cf_dcache_wb_range == (void *) cpufunc_nullop
6073 1.234 matt #if ARM_MMU_V7 > 0
6074 1.234 matt || CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid)
6075 1.234 matt #endif
6076 1.234 matt #if ARM_MMU_V6 > 0
6077 1.234 matt || CPU_ID_ARM11_P(curcpu()->ci_arm_cpuid) /* arm116 errata 399234 */
6078 1.230 matt #endif
6079 1.230 matt || false) {
6080 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
6081 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
6082 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
6083 1.230 matt } else {
6084 1.230 matt pte_l1_s_cache_mode_pt = L1_S_C; /* write through */
6085 1.230 matt pte_l2_l_cache_mode_pt = L2_C; /* write through */
6086 1.230 matt pte_l2_s_cache_mode_pt = L2_C; /* write through */
6087 1.134 thorpej }
6088 1.134 thorpej
6089 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_generic;
6090 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_generic;
6091 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_generic;
6092 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_generic;
6093 1.214 jmcneill
6094 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_generic;
6095 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_generic;
6096 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
6097 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
6098 1.85 thorpej
6099 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_generic;
6100 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_generic;
6101 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
6102 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
6103 1.214 jmcneill
6104 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_generic;
6105 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_generic;
6106 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_generic;
6107 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_generic;
6108 1.88 thorpej
6109 1.88 thorpej pmap_copy_page_func = pmap_copy_page_generic;
6110 1.88 thorpej pmap_zero_page_func = pmap_zero_page_generic;
6111 1.85 thorpej }
6112 1.85 thorpej
6113 1.131 thorpej #if defined(CPU_ARM8)
6114 1.131 thorpej void
6115 1.131 thorpej pmap_pte_init_arm8(void)
6116 1.131 thorpej {
6117 1.131 thorpej
6118 1.134 thorpej /*
6119 1.134 thorpej * ARM8 is compatible with generic, but we need to use
6120 1.134 thorpej * the page tables uncached.
6121 1.134 thorpej */
6122 1.131 thorpej pmap_pte_init_generic();
6123 1.134 thorpej
6124 1.134 thorpej pte_l1_s_cache_mode_pt = 0;
6125 1.134 thorpej pte_l2_l_cache_mode_pt = 0;
6126 1.134 thorpej pte_l2_s_cache_mode_pt = 0;
6127 1.131 thorpej }
6128 1.131 thorpej #endif /* CPU_ARM8 */
6129 1.131 thorpej
6130 1.148 bsh #if defined(CPU_ARM9) && defined(ARM9_CACHE_WRITE_THROUGH)
6131 1.85 thorpej void
6132 1.85 thorpej pmap_pte_init_arm9(void)
6133 1.85 thorpej {
6134 1.85 thorpej
6135 1.85 thorpej /*
6136 1.85 thorpej * ARM9 is compatible with generic, but we want to use
6137 1.85 thorpej * write-through caching for now.
6138 1.85 thorpej */
6139 1.85 thorpej pmap_pte_init_generic();
6140 1.86 thorpej
6141 1.86 thorpej pte_l1_s_cache_mode = L1_S_C;
6142 1.86 thorpej pte_l2_l_cache_mode = L2_C;
6143 1.86 thorpej pte_l2_s_cache_mode = L2_C;
6144 1.134 thorpej
6145 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
6146 1.220 macallan pte_l2_l_wc_mode = L2_B;
6147 1.220 macallan pte_l2_s_wc_mode = L2_B;
6148 1.220 macallan
6149 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
6150 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
6151 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
6152 1.85 thorpej }
6153 1.204 uebayasi #endif /* CPU_ARM9 && ARM9_CACHE_WRITE_THROUGH */
6154 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
6155 1.138 rearnsha
6156 1.138 rearnsha #if defined(CPU_ARM10)
6157 1.138 rearnsha void
6158 1.138 rearnsha pmap_pte_init_arm10(void)
6159 1.138 rearnsha {
6160 1.138 rearnsha
6161 1.138 rearnsha /*
6162 1.138 rearnsha * ARM10 is compatible with generic, but we want to use
6163 1.138 rearnsha * write-through caching for now.
6164 1.138 rearnsha */
6165 1.138 rearnsha pmap_pte_init_generic();
6166 1.138 rearnsha
6167 1.138 rearnsha pte_l1_s_cache_mode = L1_S_B | L1_S_C;
6168 1.138 rearnsha pte_l2_l_cache_mode = L2_B | L2_C;
6169 1.138 rearnsha pte_l2_s_cache_mode = L2_B | L2_C;
6170 1.138 rearnsha
6171 1.220 macallan pte_l1_s_cache_mode = L1_S_B;
6172 1.220 macallan pte_l2_l_cache_mode = L2_B;
6173 1.220 macallan pte_l2_s_cache_mode = L2_B;
6174 1.220 macallan
6175 1.138 rearnsha pte_l1_s_cache_mode_pt = L1_S_C;
6176 1.138 rearnsha pte_l2_l_cache_mode_pt = L2_C;
6177 1.138 rearnsha pte_l2_s_cache_mode_pt = L2_C;
6178 1.138 rearnsha
6179 1.138 rearnsha }
6180 1.138 rearnsha #endif /* CPU_ARM10 */
6181 1.131 thorpej
6182 1.204 uebayasi #if defined(CPU_ARM11) && defined(ARM11_CACHE_WRITE_THROUGH)
6183 1.204 uebayasi void
6184 1.204 uebayasi pmap_pte_init_arm11(void)
6185 1.204 uebayasi {
6186 1.204 uebayasi
6187 1.204 uebayasi /*
6188 1.204 uebayasi * ARM11 is compatible with generic, but we want to use
6189 1.204 uebayasi * write-through caching for now.
6190 1.204 uebayasi */
6191 1.204 uebayasi pmap_pte_init_generic();
6192 1.204 uebayasi
6193 1.204 uebayasi pte_l1_s_cache_mode = L1_S_C;
6194 1.204 uebayasi pte_l2_l_cache_mode = L2_C;
6195 1.204 uebayasi pte_l2_s_cache_mode = L2_C;
6196 1.204 uebayasi
6197 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
6198 1.220 macallan pte_l2_l_wc_mode = L2_B;
6199 1.220 macallan pte_l2_s_wc_mode = L2_B;
6200 1.220 macallan
6201 1.204 uebayasi pte_l1_s_cache_mode_pt = L1_S_C;
6202 1.204 uebayasi pte_l2_l_cache_mode_pt = L2_C;
6203 1.204 uebayasi pte_l2_s_cache_mode_pt = L2_C;
6204 1.204 uebayasi }
6205 1.204 uebayasi #endif /* CPU_ARM11 && ARM11_CACHE_WRITE_THROUGH */
6206 1.204 uebayasi
6207 1.131 thorpej #if ARM_MMU_SA1 == 1
6208 1.131 thorpej void
6209 1.131 thorpej pmap_pte_init_sa1(void)
6210 1.131 thorpej {
6211 1.131 thorpej
6212 1.134 thorpej /*
6213 1.134 thorpej * The StrongARM SA-1 cache does not have a write-through
6214 1.134 thorpej * mode. So, do the generic initialization, then reset
6215 1.134 thorpej * the page table cache mode to B=1,C=1, and note that
6216 1.134 thorpej * the PTEs need to be sync'd.
6217 1.134 thorpej */
6218 1.131 thorpej pmap_pte_init_generic();
6219 1.134 thorpej
6220 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
6221 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
6222 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
6223 1.134 thorpej
6224 1.134 thorpej pmap_needs_pte_sync = 1;
6225 1.131 thorpej }
6226 1.134 thorpej #endif /* ARM_MMU_SA1 == 1*/
6227 1.85 thorpej
6228 1.85 thorpej #if ARM_MMU_XSCALE == 1
6229 1.141 scw #if (ARM_NMMUS > 1)
6230 1.141 scw static u_int xscale_use_minidata;
6231 1.141 scw #endif
6232 1.141 scw
6233 1.85 thorpej void
6234 1.85 thorpej pmap_pte_init_xscale(void)
6235 1.85 thorpej {
6236 1.96 thorpej uint32_t auxctl;
6237 1.134 thorpej int write_through = 0;
6238 1.85 thorpej
6239 1.96 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
6240 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
6241 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_xscale;
6242 1.86 thorpej
6243 1.96 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
6244 1.220 macallan pte_l2_l_wc_mode = L2_B;
6245 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_xscale;
6246 1.86 thorpej
6247 1.96 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
6248 1.220 macallan pte_l2_s_wc_mode = L2_B;
6249 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_xscale;
6250 1.106 thorpej
6251 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
6252 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
6253 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
6254 1.134 thorpej
6255 1.106 thorpej #ifdef XSCALE_CACHE_READ_WRITE_ALLOCATE
6256 1.106 thorpej /*
6257 1.106 thorpej * The XScale core has an enhanced mode where writes that
6258 1.106 thorpej * miss the cache cause a cache line to be allocated. This
6259 1.106 thorpej * is significantly faster than the traditional, write-through
6260 1.106 thorpej * behavior of this case.
6261 1.106 thorpej */
6262 1.174 matt pte_l1_s_cache_mode |= L1_S_XS_TEX(TEX_XSCALE_X);
6263 1.174 matt pte_l2_l_cache_mode |= L2_XS_L_TEX(TEX_XSCALE_X);
6264 1.174 matt pte_l2_s_cache_mode |= L2_XS_T_TEX(TEX_XSCALE_X);
6265 1.106 thorpej #endif /* XSCALE_CACHE_READ_WRITE_ALLOCATE */
6266 1.85 thorpej
6267 1.95 thorpej #ifdef XSCALE_CACHE_WRITE_THROUGH
6268 1.95 thorpej /*
6269 1.95 thorpej * Some versions of the XScale core have various bugs in
6270 1.95 thorpej * their cache units, the work-around for which is to run
6271 1.95 thorpej * the cache in write-through mode. Unfortunately, this
6272 1.95 thorpej * has a major (negative) impact on performance. So, we
6273 1.95 thorpej * go ahead and run fast-and-loose, in the hopes that we
6274 1.95 thorpej * don't line up the planets in a way that will trip the
6275 1.95 thorpej * bugs.
6276 1.95 thorpej *
6277 1.95 thorpej * However, we give you the option to be slow-but-correct.
6278 1.95 thorpej */
6279 1.129 bsh write_through = 1;
6280 1.129 bsh #elif defined(XSCALE_CACHE_WRITE_BACK)
6281 1.134 thorpej /* force write back cache mode */
6282 1.129 bsh write_through = 0;
6283 1.154 bsh #elif defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
6284 1.129 bsh /*
6285 1.129 bsh * Intel PXA2[15]0 processors are known to have a bug in
6286 1.129 bsh * write-back cache on revision 4 and earlier (stepping
6287 1.129 bsh * A[01] and B[012]). Fixed for C0 and later.
6288 1.129 bsh */
6289 1.129 bsh {
6290 1.134 thorpej uint32_t id, type;
6291 1.129 bsh
6292 1.129 bsh id = cpufunc_id();
6293 1.129 bsh type = id & ~(CPU_ID_XSCALE_COREREV_MASK|CPU_ID_REVISION_MASK);
6294 1.129 bsh
6295 1.129 bsh if (type == CPU_ID_PXA250 || type == CPU_ID_PXA210) {
6296 1.129 bsh if ((id & CPU_ID_REVISION_MASK) < 5) {
6297 1.129 bsh /* write through for stepping A0-1 and B0-2 */
6298 1.129 bsh write_through = 1;
6299 1.129 bsh }
6300 1.129 bsh }
6301 1.129 bsh }
6302 1.95 thorpej #endif /* XSCALE_CACHE_WRITE_THROUGH */
6303 1.129 bsh
6304 1.129 bsh if (write_through) {
6305 1.129 bsh pte_l1_s_cache_mode = L1_S_C;
6306 1.129 bsh pte_l2_l_cache_mode = L2_C;
6307 1.129 bsh pte_l2_s_cache_mode = L2_C;
6308 1.129 bsh }
6309 1.95 thorpej
6310 1.141 scw #if (ARM_NMMUS > 1)
6311 1.141 scw xscale_use_minidata = 1;
6312 1.141 scw #endif
6313 1.141 scw
6314 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_xscale;
6315 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_xscale;
6316 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_xscale;
6317 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_xscale;
6318 1.214 jmcneill
6319 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_xscale;
6320 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_xscale;
6321 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_xscale;
6322 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_xscale;
6323 1.85 thorpej
6324 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_xscale;
6325 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_xscale;
6326 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_xscale;
6327 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_xscale;
6328 1.214 jmcneill
6329 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_xscale;
6330 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_xscale;
6331 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_xscale;
6332 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_xscale;
6333 1.88 thorpej
6334 1.88 thorpej pmap_copy_page_func = pmap_copy_page_xscale;
6335 1.88 thorpej pmap_zero_page_func = pmap_zero_page_xscale;
6336 1.96 thorpej
6337 1.96 thorpej /*
6338 1.96 thorpej * Disable ECC protection of page table access, for now.
6339 1.96 thorpej */
6340 1.157 perry __asm volatile("mrc p15, 0, %0, c1, c0, 1" : "=r" (auxctl));
6341 1.96 thorpej auxctl &= ~XSCALE_AUXCTL_P;
6342 1.157 perry __asm volatile("mcr p15, 0, %0, c1, c0, 1" : : "r" (auxctl));
6343 1.85 thorpej }
6344 1.87 thorpej
6345 1.87 thorpej /*
6346 1.87 thorpej * xscale_setup_minidata:
6347 1.87 thorpej *
6348 1.87 thorpej * Set up the mini-data cache clean area. We require the
6349 1.87 thorpej * caller to allocate the right amount of physically and
6350 1.87 thorpej * virtually contiguous space.
6351 1.87 thorpej */
6352 1.87 thorpej void
6353 1.87 thorpej xscale_setup_minidata(vaddr_t l1pt, vaddr_t va, paddr_t pa)
6354 1.87 thorpej {
6355 1.87 thorpej extern vaddr_t xscale_minidata_clean_addr;
6356 1.87 thorpej extern vsize_t xscale_minidata_clean_size; /* already initialized */
6357 1.87 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
6358 1.87 thorpej vsize_t size;
6359 1.96 thorpej uint32_t auxctl;
6360 1.87 thorpej
6361 1.87 thorpej xscale_minidata_clean_addr = va;
6362 1.87 thorpej
6363 1.87 thorpej /* Round it to page size. */
6364 1.87 thorpej size = (xscale_minidata_clean_size + L2_S_OFFSET) & L2_S_FRAME;
6365 1.87 thorpej
6366 1.87 thorpej for (; size != 0;
6367 1.87 thorpej va += L2_S_SIZE, pa += L2_S_SIZE, size -= L2_S_SIZE) {
6368 1.262 matt const size_t l1idx = L1_IDX(va);
6369 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
6370 1.262 matt pt_entry_t *ptep = (pt_entry_t *)
6371 1.262 matt kernel_pt_lookup(pde[l1idx] & L2_S_FRAME);
6372 1.134 thorpej #else
6373 1.262 matt pt_entry_t *ptep = (pt_entry_t *) kernel_pt_lookup(
6374 1.262 matt pde[l1idx] & L1_C_ADDR_MASK);
6375 1.134 thorpej #endif
6376 1.262 matt if (ptep == NULL)
6377 1.87 thorpej panic("xscale_setup_minidata: can't find L2 table for "
6378 1.87 thorpej "VA 0x%08lx", va);
6379 1.262 matt
6380 1.134 thorpej #ifndef ARM32_NEW_VM_LAYOUT
6381 1.262 matt ptep += (va >> PGSHIFT) & 0x3ff;
6382 1.134 thorpej #else
6383 1.262 matt ptep += l2pte_index(va);
6384 1.134 thorpej #endif
6385 1.262 matt pt_entry_t opte = *ptep;
6386 1.262 matt l2pte_set(ptep,
6387 1.262 matt L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, VM_PROT_READ)
6388 1.262 matt | L2_C | L2_XS_T_TEX(TEX_XSCALE_X), opte);
6389 1.87 thorpej }
6390 1.96 thorpej
6391 1.96 thorpej /*
6392 1.96 thorpej * Configure the mini-data cache for write-back with
6393 1.96 thorpej * read/write-allocate.
6394 1.96 thorpej *
6395 1.96 thorpej * NOTE: In order to reconfigure the mini-data cache, we must
6396 1.96 thorpej * make sure it contains no valid data! In order to do that,
6397 1.96 thorpej * we must issue a global data cache invalidate command!
6398 1.96 thorpej *
6399 1.96 thorpej * WE ASSUME WE ARE RUNNING UN-CACHED WHEN THIS ROUTINE IS CALLED!
6400 1.96 thorpej * THIS IS VERY IMPORTANT!
6401 1.96 thorpej */
6402 1.134 thorpej
6403 1.96 thorpej /* Invalidate data and mini-data. */
6404 1.157 perry __asm volatile("mcr p15, 0, %0, c7, c6, 0" : : "r" (0));
6405 1.157 perry __asm volatile("mrc p15, 0, %0, c1, c0, 1" : "=r" (auxctl));
6406 1.96 thorpej auxctl = (auxctl & ~XSCALE_AUXCTL_MD_MASK) | XSCALE_AUXCTL_MD_WB_RWA;
6407 1.157 perry __asm volatile("mcr p15, 0, %0, c1, c0, 1" : : "r" (auxctl));
6408 1.87 thorpej }
6409 1.141 scw
6410 1.141 scw /*
6411 1.141 scw * Change the PTEs for the specified kernel mappings such that they
6412 1.141 scw * will use the mini data cache instead of the main data cache.
6413 1.141 scw */
6414 1.141 scw void
6415 1.141 scw pmap_uarea(vaddr_t va)
6416 1.141 scw {
6417 1.141 scw vaddr_t next_bucket, eva;
6418 1.141 scw
6419 1.141 scw #if (ARM_NMMUS > 1)
6420 1.141 scw if (xscale_use_minidata == 0)
6421 1.141 scw return;
6422 1.141 scw #endif
6423 1.141 scw
6424 1.141 scw eva = va + USPACE;
6425 1.141 scw
6426 1.141 scw while (va < eva) {
6427 1.141 scw next_bucket = L2_NEXT_BUCKET(va);
6428 1.141 scw if (next_bucket > eva)
6429 1.141 scw next_bucket = eva;
6430 1.141 scw
6431 1.262 matt struct l2_bucket *l2b = pmap_get_l2_bucket(pmap_kernel(), va);
6432 1.141 scw KDASSERT(l2b != NULL);
6433 1.141 scw
6434 1.262 matt pt_entry_t * const sptep = &l2b->l2b_kva[l2pte_index(va)];
6435 1.262 matt pt_entry_t *ptep = sptep;
6436 1.141 scw
6437 1.141 scw while (va < next_bucket) {
6438 1.262 matt const pt_entry_t opte = *ptep;
6439 1.262 matt if (!l2pte_minidata(opte)) {
6440 1.141 scw cpu_dcache_wbinv_range(va, PAGE_SIZE);
6441 1.141 scw cpu_tlb_flushD_SE(va);
6442 1.262 matt l2pte_set(ptep, opte & ~L2_B, opte);
6443 1.141 scw }
6444 1.262 matt ptep += PAGE_SIZE / L2_S_SIZE;
6445 1.141 scw va += PAGE_SIZE;
6446 1.141 scw }
6447 1.141 scw PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
6448 1.141 scw }
6449 1.141 scw cpu_cpwait();
6450 1.141 scw }
6451 1.85 thorpej #endif /* ARM_MMU_XSCALE == 1 */
6452 1.134 thorpej
6453 1.221 bsh
6454 1.221 bsh #if defined(CPU_ARM11MPCORE)
6455 1.221 bsh
6456 1.221 bsh void
6457 1.221 bsh pmap_pte_init_arm11mpcore(void)
6458 1.221 bsh {
6459 1.221 bsh
6460 1.221 bsh /* cache mode is controlled by 5 bits (B, C, TEX) */
6461 1.221 bsh pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv6;
6462 1.221 bsh pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv6;
6463 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
6464 1.221 bsh /* use extended small page (without APn, with TEX) */
6465 1.221 bsh pte_l2_s_cache_mask = L2_XS_CACHE_MASK_armv6;
6466 1.221 bsh #else
6467 1.221 bsh pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv6c;
6468 1.221 bsh #endif
6469 1.221 bsh
6470 1.221 bsh /* write-back, write-allocate */
6471 1.221 bsh pte_l1_s_cache_mode = L1_S_C | L1_S_B | L1_S_V6_TEX(0x01);
6472 1.221 bsh pte_l2_l_cache_mode = L2_C | L2_B | L2_V6_L_TEX(0x01);
6473 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
6474 1.221 bsh pte_l2_s_cache_mode = L2_C | L2_B | L2_V6_XS_TEX(0x01);
6475 1.221 bsh #else
6476 1.221 bsh /* no TEX. read-allocate */
6477 1.221 bsh pte_l2_s_cache_mode = L2_C | L2_B;
6478 1.221 bsh #endif
6479 1.221 bsh /*
6480 1.221 bsh * write-back, write-allocate for page tables.
6481 1.221 bsh */
6482 1.221 bsh pte_l1_s_cache_mode_pt = L1_S_C | L1_S_B | L1_S_V6_TEX(0x01);
6483 1.221 bsh pte_l2_l_cache_mode_pt = L2_C | L2_B | L2_V6_L_TEX(0x01);
6484 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
6485 1.221 bsh pte_l2_s_cache_mode_pt = L2_C | L2_B | L2_V6_XS_TEX(0x01);
6486 1.221 bsh #else
6487 1.221 bsh pte_l2_s_cache_mode_pt = L2_C | L2_B;
6488 1.221 bsh #endif
6489 1.221 bsh
6490 1.221 bsh pte_l1_s_prot_u = L1_S_PROT_U_armv6;
6491 1.221 bsh pte_l1_s_prot_w = L1_S_PROT_W_armv6;
6492 1.221 bsh pte_l1_s_prot_ro = L1_S_PROT_RO_armv6;
6493 1.221 bsh pte_l1_s_prot_mask = L1_S_PROT_MASK_armv6;
6494 1.221 bsh
6495 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
6496 1.221 bsh pte_l2_s_prot_u = L2_S_PROT_U_armv6n;
6497 1.221 bsh pte_l2_s_prot_w = L2_S_PROT_W_armv6n;
6498 1.221 bsh pte_l2_s_prot_ro = L2_S_PROT_RO_armv6n;
6499 1.221 bsh pte_l2_s_prot_mask = L2_S_PROT_MASK_armv6n;
6500 1.221 bsh
6501 1.221 bsh #else
6502 1.221 bsh /* with AP[0..3] */
6503 1.221 bsh pte_l2_s_prot_u = L2_S_PROT_U_generic;
6504 1.221 bsh pte_l2_s_prot_w = L2_S_PROT_W_generic;
6505 1.221 bsh pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
6506 1.221 bsh pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
6507 1.221 bsh #endif
6508 1.221 bsh
6509 1.221 bsh #ifdef ARM11MPCORE_COMPAT_MMU
6510 1.221 bsh /* with AP[0..3] */
6511 1.221 bsh pte_l2_l_prot_u = L2_L_PROT_U_generic;
6512 1.221 bsh pte_l2_l_prot_w = L2_L_PROT_W_generic;
6513 1.221 bsh pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
6514 1.221 bsh pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
6515 1.221 bsh
6516 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv6;
6517 1.221 bsh pte_l1_s_proto = L1_S_PROTO_armv6;
6518 1.221 bsh pte_l1_c_proto = L1_C_PROTO_armv6;
6519 1.221 bsh pte_l2_s_proto = L2_S_PROTO_armv6c;
6520 1.221 bsh #else
6521 1.221 bsh pte_l2_l_prot_u = L2_L_PROT_U_armv6n;
6522 1.221 bsh pte_l2_l_prot_w = L2_L_PROT_W_armv6n;
6523 1.221 bsh pte_l2_l_prot_ro = L2_L_PROT_RO_armv6n;
6524 1.221 bsh pte_l2_l_prot_mask = L2_L_PROT_MASK_armv6n;
6525 1.221 bsh
6526 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv6;
6527 1.221 bsh pte_l1_s_proto = L1_S_PROTO_armv6;
6528 1.221 bsh pte_l1_c_proto = L1_C_PROTO_armv6;
6529 1.221 bsh pte_l2_s_proto = L2_S_PROTO_armv6n;
6530 1.221 bsh #endif
6531 1.221 bsh
6532 1.221 bsh pmap_copy_page_func = pmap_copy_page_generic;
6533 1.221 bsh pmap_zero_page_func = pmap_zero_page_generic;
6534 1.221 bsh pmap_needs_pte_sync = 1;
6535 1.221 bsh }
6536 1.221 bsh #endif /* CPU_ARM11MPCORE */
6537 1.221 bsh
6538 1.221 bsh
6539 1.214 jmcneill #if ARM_MMU_V7 == 1
6540 1.214 jmcneill void
6541 1.214 jmcneill pmap_pte_init_armv7(void)
6542 1.214 jmcneill {
6543 1.214 jmcneill /*
6544 1.214 jmcneill * The ARMv7-A MMU is mostly compatible with generic. If the
6545 1.214 jmcneill * AP field is zero, that now means "no access" rather than
6546 1.214 jmcneill * read-only. The prototypes are a little different because of
6547 1.214 jmcneill * the XN bit.
6548 1.214 jmcneill */
6549 1.214 jmcneill pmap_pte_init_generic();
6550 1.214 jmcneill
6551 1.214 jmcneill pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv7;
6552 1.214 jmcneill pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv7;
6553 1.214 jmcneill pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv7;
6554 1.214 jmcneill
6555 1.237 matt if (CPU_ID_CORTEX_A9_P(curcpu()->ci_arm_cpuid)) {
6556 1.237 matt /*
6557 1.237 matt * write-back, no write-allocate, shareable for normal pages.
6558 1.237 matt */
6559 1.237 matt pte_l1_s_cache_mode = L1_S_C | L1_S_B | L1_S_V6_S;
6560 1.237 matt pte_l2_l_cache_mode = L2_C | L2_B | L2_XS_S;
6561 1.237 matt pte_l2_s_cache_mode = L2_C | L2_B | L2_XS_S;
6562 1.237 matt
6563 1.237 matt /*
6564 1.237 matt * write-back, no write-allocate, shareable for page tables.
6565 1.237 matt */
6566 1.237 matt pte_l1_s_cache_mode_pt = L1_S_C | L1_S_B | L1_S_V6_S;
6567 1.237 matt pte_l2_l_cache_mode_pt = L2_C | L2_B | L2_XS_S;
6568 1.237 matt pte_l2_s_cache_mode_pt = L2_C | L2_B | L2_XS_S;
6569 1.237 matt }
6570 1.237 matt
6571 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_armv7;
6572 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_armv7;
6573 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_armv7;
6574 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_armv7;
6575 1.214 jmcneill
6576 1.214 jmcneill pte_l2_s_prot_u = L2_S_PROT_U_armv7;
6577 1.214 jmcneill pte_l2_s_prot_w = L2_S_PROT_W_armv7;
6578 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_armv7;
6579 1.214 jmcneill pte_l2_s_prot_mask = L2_S_PROT_MASK_armv7;
6580 1.214 jmcneill
6581 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_armv7;
6582 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_armv7;
6583 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_armv7;
6584 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_armv7;
6585 1.214 jmcneill
6586 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv7;
6587 1.214 jmcneill pte_l1_s_proto = L1_S_PROTO_armv7;
6588 1.214 jmcneill pte_l1_c_proto = L1_C_PROTO_armv7;
6589 1.214 jmcneill pte_l2_s_proto = L2_S_PROTO_armv7;
6590 1.237 matt
6591 1.237 matt pmap_needs_pte_sync = 1;
6592 1.214 jmcneill }
6593 1.214 jmcneill #endif /* ARM_MMU_V7 */
6594 1.214 jmcneill
6595 1.170 chris /*
6596 1.170 chris * return the PA of the current L1 table, for use when handling a crash dump
6597 1.170 chris */
6598 1.197 cegger uint32_t pmap_kernel_L1_addr(void)
6599 1.170 chris {
6600 1.170 chris return pmap_kernel()->pm_l1->l1_physaddr;
6601 1.170 chris }
6602 1.170 chris
6603 1.134 thorpej #if defined(DDB)
6604 1.134 thorpej /*
6605 1.134 thorpej * A couple of ddb-callable functions for dumping pmaps
6606 1.134 thorpej */
6607 1.134 thorpej void pmap_dump_all(void);
6608 1.134 thorpej void pmap_dump(pmap_t);
6609 1.134 thorpej
6610 1.134 thorpej void
6611 1.134 thorpej pmap_dump_all(void)
6612 1.134 thorpej {
6613 1.134 thorpej pmap_t pm;
6614 1.134 thorpej
6615 1.134 thorpej LIST_FOREACH(pm, &pmap_pmaps, pm_list) {
6616 1.134 thorpej if (pm == pmap_kernel())
6617 1.134 thorpej continue;
6618 1.134 thorpej pmap_dump(pm);
6619 1.134 thorpej printf("\n");
6620 1.134 thorpej }
6621 1.134 thorpej }
6622 1.134 thorpej
6623 1.134 thorpej static pt_entry_t ncptes[64];
6624 1.134 thorpej static void pmap_dump_ncpg(pmap_t);
6625 1.134 thorpej
6626 1.134 thorpej void
6627 1.134 thorpej pmap_dump(pmap_t pm)
6628 1.134 thorpej {
6629 1.134 thorpej struct l2_dtable *l2;
6630 1.134 thorpej struct l2_bucket *l2b;
6631 1.134 thorpej pt_entry_t *ptep, pte;
6632 1.134 thorpej vaddr_t l2_va, l2b_va, va;
6633 1.134 thorpej int i, j, k, occ, rows = 0;
6634 1.134 thorpej
6635 1.134 thorpej if (pm == pmap_kernel())
6636 1.134 thorpej printf("pmap_kernel (%p): ", pm);
6637 1.134 thorpej else
6638 1.134 thorpej printf("user pmap (%p): ", pm);
6639 1.134 thorpej
6640 1.258 matt printf("domain %d, l1 at %p\n", pmap_domain(pm), pmap_l1_kva(pm));
6641 1.134 thorpej
6642 1.134 thorpej l2_va = 0;
6643 1.134 thorpej for (i = 0; i < L2_SIZE; i++, l2_va += 0x01000000) {
6644 1.134 thorpej l2 = pm->pm_l2[i];
6645 1.134 thorpej
6646 1.134 thorpej if (l2 == NULL || l2->l2_occupancy == 0)
6647 1.134 thorpej continue;
6648 1.134 thorpej
6649 1.134 thorpej l2b_va = l2_va;
6650 1.134 thorpej for (j = 0; j < L2_BUCKET_SIZE; j++, l2b_va += 0x00100000) {
6651 1.134 thorpej l2b = &l2->l2_bucket[j];
6652 1.134 thorpej
6653 1.134 thorpej if (l2b->l2b_occupancy == 0 || l2b->l2b_kva == NULL)
6654 1.134 thorpej continue;
6655 1.134 thorpej
6656 1.134 thorpej ptep = l2b->l2b_kva;
6657 1.134 thorpej
6658 1.134 thorpej for (k = 0; k < 256 && ptep[k] == 0; k++)
6659 1.134 thorpej ;
6660 1.134 thorpej
6661 1.134 thorpej k &= ~63;
6662 1.134 thorpej occ = l2b->l2b_occupancy;
6663 1.134 thorpej va = l2b_va + (k * 4096);
6664 1.134 thorpej for (; k < 256; k++, va += 0x1000) {
6665 1.142 chris char ch = ' ';
6666 1.134 thorpej if ((k % 64) == 0) {
6667 1.134 thorpej if ((rows % 8) == 0) {
6668 1.134 thorpej printf(
6669 1.134 thorpej " |0000 |8000 |10000 |18000 |20000 |28000 |30000 |38000\n");
6670 1.134 thorpej }
6671 1.134 thorpej printf("%08lx: ", va);
6672 1.134 thorpej }
6673 1.134 thorpej
6674 1.134 thorpej ncptes[k & 63] = 0;
6675 1.134 thorpej pte = ptep[k];
6676 1.134 thorpej if (pte == 0) {
6677 1.134 thorpej ch = '.';
6678 1.134 thorpej } else {
6679 1.134 thorpej occ--;
6680 1.134 thorpej switch (pte & 0x0c) {
6681 1.134 thorpej case 0x00:
6682 1.134 thorpej ch = 'D'; /* No cache No buff */
6683 1.134 thorpej break;
6684 1.134 thorpej case 0x04:
6685 1.134 thorpej ch = 'B'; /* No cache buff */
6686 1.134 thorpej break;
6687 1.134 thorpej case 0x08:
6688 1.141 scw if (pte & 0x40)
6689 1.141 scw ch = 'm';
6690 1.141 scw else
6691 1.141 scw ch = 'C'; /* Cache No buff */
6692 1.134 thorpej break;
6693 1.134 thorpej case 0x0c:
6694 1.134 thorpej ch = 'F'; /* Cache Buff */
6695 1.134 thorpej break;
6696 1.134 thorpej }
6697 1.134 thorpej
6698 1.134 thorpej if ((pte & L2_S_PROT_U) == L2_S_PROT_U)
6699 1.134 thorpej ch += 0x20;
6700 1.134 thorpej
6701 1.134 thorpej if ((pte & 0xc) == 0)
6702 1.134 thorpej ncptes[k & 63] = pte;
6703 1.134 thorpej }
6704 1.134 thorpej
6705 1.134 thorpej if ((k % 64) == 63) {
6706 1.134 thorpej rows++;
6707 1.134 thorpej printf("%c\n", ch);
6708 1.134 thorpej pmap_dump_ncpg(pm);
6709 1.134 thorpej if (occ == 0)
6710 1.134 thorpej break;
6711 1.134 thorpej } else
6712 1.134 thorpej printf("%c", ch);
6713 1.134 thorpej }
6714 1.134 thorpej }
6715 1.134 thorpej }
6716 1.134 thorpej }
6717 1.134 thorpej
6718 1.134 thorpej static void
6719 1.134 thorpej pmap_dump_ncpg(pmap_t pm)
6720 1.134 thorpej {
6721 1.134 thorpej struct vm_page *pg;
6722 1.215 uebayasi struct vm_page_md *md;
6723 1.134 thorpej struct pv_entry *pv;
6724 1.134 thorpej int i;
6725 1.134 thorpej
6726 1.134 thorpej for (i = 0; i < 63; i++) {
6727 1.134 thorpej if (ncptes[i] == 0)
6728 1.134 thorpej continue;
6729 1.134 thorpej
6730 1.134 thorpej pg = PHYS_TO_VM_PAGE(l2pte_pa(ncptes[i]));
6731 1.134 thorpej if (pg == NULL)
6732 1.134 thorpej continue;
6733 1.215 uebayasi md = VM_PAGE_TO_MD(pg);
6734 1.134 thorpej
6735 1.134 thorpej printf(" pa 0x%08lx: krw %d kro %d urw %d uro %d\n",
6736 1.155 yamt VM_PAGE_TO_PHYS(pg),
6737 1.215 uebayasi md->krw_mappings, md->kro_mappings,
6738 1.215 uebayasi md->urw_mappings, md->uro_mappings);
6739 1.134 thorpej
6740 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
6741 1.134 thorpej printf(" %c va 0x%08lx, flags 0x%x\n",
6742 1.134 thorpej (pm == pv->pv_pmap) ? '*' : ' ',
6743 1.134 thorpej pv->pv_va, pv->pv_flags);
6744 1.134 thorpej }
6745 1.134 thorpej }
6746 1.134 thorpej }
6747 1.134 thorpej #endif
6748 1.174 matt
6749 1.174 matt #ifdef PMAP_STEAL_MEMORY
6750 1.174 matt void
6751 1.174 matt pmap_boot_pageadd(pv_addr_t *newpv)
6752 1.174 matt {
6753 1.174 matt pv_addr_t *pv, *npv;
6754 1.174 matt
6755 1.174 matt if ((pv = SLIST_FIRST(&pmap_boot_freeq)) != NULL) {
6756 1.174 matt if (newpv->pv_pa < pv->pv_va) {
6757 1.174 matt KASSERT(newpv->pv_pa + newpv->pv_size <= pv->pv_pa);
6758 1.174 matt if (newpv->pv_pa + newpv->pv_size == pv->pv_pa) {
6759 1.174 matt newpv->pv_size += pv->pv_size;
6760 1.174 matt SLIST_REMOVE_HEAD(&pmap_boot_freeq, pv_list);
6761 1.174 matt }
6762 1.174 matt pv = NULL;
6763 1.174 matt } else {
6764 1.174 matt for (; (npv = SLIST_NEXT(pv, pv_list)) != NULL;
6765 1.174 matt pv = npv) {
6766 1.174 matt KASSERT(pv->pv_pa + pv->pv_size < npv->pv_pa);
6767 1.174 matt KASSERT(pv->pv_pa < newpv->pv_pa);
6768 1.174 matt if (newpv->pv_pa > npv->pv_pa)
6769 1.174 matt continue;
6770 1.174 matt if (pv->pv_pa + pv->pv_size == newpv->pv_pa) {
6771 1.174 matt pv->pv_size += newpv->pv_size;
6772 1.174 matt return;
6773 1.174 matt }
6774 1.174 matt if (newpv->pv_pa + newpv->pv_size < npv->pv_pa)
6775 1.174 matt break;
6776 1.174 matt newpv->pv_size += npv->pv_size;
6777 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
6778 1.174 matt SLIST_REMOVE_AFTER(newpv, pv_list);
6779 1.174 matt return;
6780 1.174 matt }
6781 1.174 matt }
6782 1.174 matt }
6783 1.174 matt
6784 1.174 matt if (pv) {
6785 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
6786 1.174 matt } else {
6787 1.174 matt SLIST_INSERT_HEAD(&pmap_boot_freeq, newpv, pv_list);
6788 1.174 matt }
6789 1.174 matt }
6790 1.174 matt
6791 1.174 matt void
6792 1.174 matt pmap_boot_pagealloc(psize_t amount, psize_t mask, psize_t match,
6793 1.174 matt pv_addr_t *rpv)
6794 1.174 matt {
6795 1.174 matt pv_addr_t *pv, **pvp;
6796 1.174 matt struct vm_physseg *ps;
6797 1.174 matt size_t i;
6798 1.174 matt
6799 1.174 matt KASSERT(amount & PGOFSET);
6800 1.174 matt KASSERT((mask & PGOFSET) == 0);
6801 1.174 matt KASSERT((match & PGOFSET) == 0);
6802 1.174 matt KASSERT(amount != 0);
6803 1.174 matt
6804 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
6805 1.174 matt (pv = *pvp) != NULL;
6806 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
6807 1.174 matt pv_addr_t *newpv;
6808 1.174 matt psize_t off;
6809 1.174 matt /*
6810 1.174 matt * If this entry is too small to satify the request...
6811 1.174 matt */
6812 1.174 matt KASSERT(pv->pv_size > 0);
6813 1.174 matt if (pv->pv_size < amount)
6814 1.174 matt continue;
6815 1.174 matt
6816 1.174 matt for (off = 0; off <= mask; off += PAGE_SIZE) {
6817 1.174 matt if (((pv->pv_pa + off) & mask) == match
6818 1.174 matt && off + amount <= pv->pv_size)
6819 1.174 matt break;
6820 1.174 matt }
6821 1.174 matt if (off > mask)
6822 1.174 matt continue;
6823 1.174 matt
6824 1.174 matt rpv->pv_va = pv->pv_va + off;
6825 1.174 matt rpv->pv_pa = pv->pv_pa + off;
6826 1.174 matt rpv->pv_size = amount;
6827 1.174 matt pv->pv_size -= amount;
6828 1.174 matt if (pv->pv_size == 0) {
6829 1.174 matt KASSERT(off == 0);
6830 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
6831 1.174 matt *pvp = SLIST_NEXT(pv, pv_list);
6832 1.174 matt } else if (off == 0) {
6833 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
6834 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
6835 1.174 matt *newpv = *pv;
6836 1.174 matt newpv->pv_pa += amount;
6837 1.174 matt newpv->pv_va += amount;
6838 1.174 matt *pvp = newpv;
6839 1.174 matt } else if (off < pv->pv_size) {
6840 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
6841 1.174 matt *newpv = *pv;
6842 1.174 matt newpv->pv_size -= off;
6843 1.174 matt newpv->pv_pa += off + amount;
6844 1.174 matt newpv->pv_va += off + amount;
6845 1.174 matt
6846 1.174 matt SLIST_NEXT(pv, pv_list) = newpv;
6847 1.174 matt pv->pv_size = off;
6848 1.174 matt } else {
6849 1.174 matt KASSERT((vaddr_t) pv != rpv->pv_va);
6850 1.174 matt }
6851 1.174 matt memset((void *)rpv->pv_va, 0, amount);
6852 1.174 matt return;
6853 1.174 matt }
6854 1.174 matt
6855 1.174 matt if (vm_nphysseg == 0)
6856 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
6857 1.174 matt
6858 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
6859 1.174 matt (pv = *pvp) != NULL;
6860 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
6861 1.174 matt if (SLIST_NEXT(pv, pv_list) == NULL)
6862 1.174 matt break;
6863 1.174 matt }
6864 1.174 matt KASSERT(mask == 0);
6865 1.218 uebayasi for (i = 0; i < vm_nphysseg; i++) {
6866 1.218 uebayasi ps = VM_PHYSMEM_PTR(i);
6867 1.174 matt if (ps->avail_start == atop(pv->pv_pa + pv->pv_size)
6868 1.174 matt && pv->pv_va + pv->pv_size <= ptoa(ps->avail_end)) {
6869 1.174 matt rpv->pv_va = pv->pv_va;
6870 1.174 matt rpv->pv_pa = pv->pv_pa;
6871 1.174 matt rpv->pv_size = amount;
6872 1.174 matt *pvp = NULL;
6873 1.174 matt pmap_map_chunk(kernel_l1pt.pv_va,
6874 1.174 matt ptoa(ps->avail_start) + (pv->pv_va - pv->pv_pa),
6875 1.174 matt ptoa(ps->avail_start),
6876 1.174 matt amount - pv->pv_size,
6877 1.174 matt VM_PROT_READ|VM_PROT_WRITE,
6878 1.174 matt PTE_CACHE);
6879 1.174 matt ps->avail_start += atop(amount - pv->pv_size);
6880 1.174 matt /*
6881 1.174 matt * If we consumed the entire physseg, remove it.
6882 1.174 matt */
6883 1.174 matt if (ps->avail_start == ps->avail_end) {
6884 1.218 uebayasi for (--vm_nphysseg; i < vm_nphysseg; i++)
6885 1.218 uebayasi VM_PHYSMEM_PTR_SWAP(i, i + 1);
6886 1.174 matt }
6887 1.174 matt memset((void *)rpv->pv_va, 0, rpv->pv_size);
6888 1.174 matt return;
6889 1.174 matt }
6890 1.174 matt }
6891 1.174 matt
6892 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
6893 1.174 matt }
6894 1.174 matt
6895 1.174 matt vaddr_t
6896 1.174 matt pmap_steal_memory(vsize_t size, vaddr_t *vstartp, vaddr_t *vendp)
6897 1.174 matt {
6898 1.174 matt pv_addr_t pv;
6899 1.174 matt
6900 1.174 matt pmap_boot_pagealloc(size, 0, 0, &pv);
6901 1.174 matt
6902 1.174 matt return pv.pv_va;
6903 1.174 matt }
6904 1.174 matt #endif /* PMAP_STEAL_MEMORY */
6905 1.186 matt
6906 1.186 matt SYSCTL_SETUP(sysctl_machdep_pmap_setup, "sysctl machdep.kmpages setup")
6907 1.186 matt {
6908 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
6909 1.186 matt CTLFLAG_PERMANENT,
6910 1.186 matt CTLTYPE_NODE, "machdep", NULL,
6911 1.186 matt NULL, 0, NULL, 0,
6912 1.186 matt CTL_MACHDEP, CTL_EOL);
6913 1.186 matt
6914 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
6915 1.186 matt CTLFLAG_PERMANENT,
6916 1.186 matt CTLTYPE_INT, "kmpages",
6917 1.186 matt SYSCTL_DESCR("count of pages allocated to kernel memory allocators"),
6918 1.186 matt NULL, 0, &pmap_kmpages, 0,
6919 1.186 matt CTL_MACHDEP, CTL_CREATE, CTL_EOL);
6920 1.186 matt }
6921 1.241 matt
6922 1.241 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
6923 1.241 matt struct vm_page *
6924 1.241 matt arm_pmap_alloc_poolpage(int flags)
6925 1.241 matt {
6926 1.241 matt /*
6927 1.241 matt * On some systems, only some pages may be "coherent" for dma and we
6928 1.248 matt * want to prefer those for pool pages (think mbufs) but fallback to
6929 1.248 matt * any page if none is available.
6930 1.241 matt */
6931 1.248 matt if (arm_poolpage_vmfreelist != VM_FREELIST_DEFAULT) {
6932 1.241 matt return uvm_pagealloc_strat(NULL, 0, NULL, flags,
6933 1.248 matt UVM_PGA_STRAT_FALLBACK, arm_poolpage_vmfreelist);
6934 1.248 matt }
6935 1.241 matt
6936 1.241 matt return uvm_pagealloc(NULL, 0, NULL, flags);
6937 1.241 matt }
6938 1.241 matt #endif
6939