pmap.c revision 1.291 1 1.291 skrll /* $NetBSD: pmap.c,v 1.291 2014/04/22 14:20:03 skrll Exp $ */
2 1.12 chris
3 1.12 chris /*
4 1.134 thorpej * Copyright 2003 Wasabi Systems, Inc.
5 1.134 thorpej * All rights reserved.
6 1.134 thorpej *
7 1.134 thorpej * Written by Steve C. Woodford for Wasabi Systems, Inc.
8 1.134 thorpej *
9 1.134 thorpej * Redistribution and use in source and binary forms, with or without
10 1.134 thorpej * modification, are permitted provided that the following conditions
11 1.134 thorpej * are met:
12 1.134 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.134 thorpej * notice, this list of conditions and the following disclaimer.
14 1.134 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.134 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.134 thorpej * documentation and/or other materials provided with the distribution.
17 1.134 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.134 thorpej * must display the following acknowledgement:
19 1.134 thorpej * This product includes software developed for the NetBSD Project by
20 1.134 thorpej * Wasabi Systems, Inc.
21 1.134 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.134 thorpej * or promote products derived from this software without specific prior
23 1.134 thorpej * written permission.
24 1.134 thorpej *
25 1.134 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.134 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.134 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.134 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.134 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.134 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.134 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.134 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.134 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.134 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.134 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.134 thorpej */
37 1.134 thorpej
38 1.134 thorpej /*
39 1.134 thorpej * Copyright (c) 2002-2003 Wasabi Systems, Inc.
40 1.12 chris * Copyright (c) 2001 Richard Earnshaw
41 1.119 chris * Copyright (c) 2001-2002 Christopher Gilbert
42 1.12 chris * All rights reserved.
43 1.12 chris *
44 1.12 chris * 1. Redistributions of source code must retain the above copyright
45 1.12 chris * notice, this list of conditions and the following disclaimer.
46 1.12 chris * 2. Redistributions in binary form must reproduce the above copyright
47 1.12 chris * notice, this list of conditions and the following disclaimer in the
48 1.12 chris * documentation and/or other materials provided with the distribution.
49 1.12 chris * 3. The name of the company nor the name of the author may be used to
50 1.12 chris * endorse or promote products derived from this software without specific
51 1.12 chris * prior written permission.
52 1.12 chris *
53 1.12 chris * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
54 1.12 chris * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
55 1.12 chris * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
56 1.12 chris * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
57 1.12 chris * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
58 1.12 chris * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
59 1.12 chris * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.12 chris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.12 chris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.12 chris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.12 chris * SUCH DAMAGE.
64 1.12 chris */
65 1.1 matt
66 1.1 matt /*-
67 1.1 matt * Copyright (c) 1999 The NetBSD Foundation, Inc.
68 1.1 matt * All rights reserved.
69 1.1 matt *
70 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
71 1.1 matt * by Charles M. Hannum.
72 1.1 matt *
73 1.1 matt * Redistribution and use in source and binary forms, with or without
74 1.1 matt * modification, are permitted provided that the following conditions
75 1.1 matt * are met:
76 1.1 matt * 1. Redistributions of source code must retain the above copyright
77 1.1 matt * notice, this list of conditions and the following disclaimer.
78 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
79 1.1 matt * notice, this list of conditions and the following disclaimer in the
80 1.1 matt * documentation and/or other materials provided with the distribution.
81 1.1 matt *
82 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
83 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
84 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
85 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
86 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
87 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
88 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
89 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
90 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
91 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
92 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
93 1.1 matt */
94 1.1 matt
95 1.1 matt /*
96 1.1 matt * Copyright (c) 1994-1998 Mark Brinicombe.
97 1.1 matt * Copyright (c) 1994 Brini.
98 1.1 matt * All rights reserved.
99 1.1 matt *
100 1.1 matt * This code is derived from software written for Brini by Mark Brinicombe
101 1.1 matt *
102 1.1 matt * Redistribution and use in source and binary forms, with or without
103 1.1 matt * modification, are permitted provided that the following conditions
104 1.1 matt * are met:
105 1.1 matt * 1. Redistributions of source code must retain the above copyright
106 1.1 matt * notice, this list of conditions and the following disclaimer.
107 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
108 1.1 matt * notice, this list of conditions and the following disclaimer in the
109 1.1 matt * documentation and/or other materials provided with the distribution.
110 1.1 matt * 3. All advertising materials mentioning features or use of this software
111 1.1 matt * must display the following acknowledgement:
112 1.1 matt * This product includes software developed by Mark Brinicombe.
113 1.1 matt * 4. The name of the author may not be used to endorse or promote products
114 1.1 matt * derived from this software without specific prior written permission.
115 1.1 matt *
116 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
117 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
118 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
119 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
120 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
121 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
122 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
123 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
124 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
125 1.1 matt *
126 1.1 matt * RiscBSD kernel project
127 1.1 matt *
128 1.1 matt * pmap.c
129 1.1 matt *
130 1.223 wiz * Machine dependent vm stuff
131 1.1 matt *
132 1.1 matt * Created : 20/09/94
133 1.1 matt */
134 1.1 matt
135 1.1 matt /*
136 1.174 matt * armv6 and VIPT cache support by 3am Software Foundry,
137 1.174 matt * Copyright (c) 2007 Microsoft
138 1.174 matt */
139 1.174 matt
140 1.174 matt /*
141 1.1 matt * Performance improvements, UVM changes, overhauls and part-rewrites
142 1.1 matt * were contributed by Neil A. Carson <neil (at) causality.com>.
143 1.1 matt */
144 1.1 matt
145 1.1 matt /*
146 1.134 thorpej * Overhauled again to speedup the pmap, use MMU Domains so that L1 tables
147 1.134 thorpej * can be shared, and re-work the KVM layout, by Steve Woodford of Wasabi
148 1.134 thorpej * Systems, Inc.
149 1.134 thorpej *
150 1.134 thorpej * There are still a few things outstanding at this time:
151 1.134 thorpej *
152 1.134 thorpej * - There are some unresolved issues for MP systems:
153 1.134 thorpej *
154 1.134 thorpej * o The L1 metadata needs a lock, or more specifically, some places
155 1.134 thorpej * need to acquire an exclusive lock when modifying L1 translation
156 1.134 thorpej * table entries.
157 1.134 thorpej *
158 1.134 thorpej * o When one cpu modifies an L1 entry, and that L1 table is also
159 1.134 thorpej * being used by another cpu, then the latter will need to be told
160 1.134 thorpej * that a tlb invalidation may be necessary. (But only if the old
161 1.134 thorpej * domain number in the L1 entry being over-written is currently
162 1.134 thorpej * the active domain on that cpu). I guess there are lots more tlb
163 1.134 thorpej * shootdown issues too...
164 1.134 thorpej *
165 1.256 matt * o If the vector_page is at 0x00000000 instead of in kernel VA space,
166 1.256 matt * then MP systems will lose big-time because of the MMU domain hack.
167 1.134 thorpej * The only way this can be solved (apart from moving the vector
168 1.134 thorpej * page to 0xffff0000) is to reserve the first 1MB of user address
169 1.134 thorpej * space for kernel use only. This would require re-linking all
170 1.134 thorpej * applications so that the text section starts above this 1MB
171 1.134 thorpej * boundary.
172 1.134 thorpej *
173 1.134 thorpej * o Tracking which VM space is resident in the cache/tlb has not yet
174 1.134 thorpej * been implemented for MP systems.
175 1.134 thorpej *
176 1.134 thorpej * o Finally, there is a pathological condition where two cpus running
177 1.134 thorpej * two separate processes (not lwps) which happen to share an L1
178 1.134 thorpej * can get into a fight over one or more L1 entries. This will result
179 1.134 thorpej * in a significant slow-down if both processes are in tight loops.
180 1.1 matt */
181 1.1 matt
182 1.1 matt /*
183 1.1 matt * Special compilation symbols
184 1.1 matt * PMAP_DEBUG - Build in pmap_debug_level code
185 1.1 matt */
186 1.134 thorpej
187 1.1 matt /* Include header files */
188 1.1 matt
189 1.134 thorpej #include "opt_cpuoptions.h"
190 1.1 matt #include "opt_pmap_debug.h"
191 1.1 matt #include "opt_ddb.h"
192 1.137 martin #include "opt_lockdebug.h"
193 1.137 martin #include "opt_multiprocessor.h"
194 1.1 matt
195 1.271 matt #ifdef MULTIPROCESSOR
196 1.271 matt #define _INTR_PRIVATE
197 1.271 matt #endif
198 1.271 matt
199 1.171 matt #include <sys/param.h>
200 1.1 matt #include <sys/types.h>
201 1.1 matt #include <sys/kernel.h>
202 1.1 matt #include <sys/systm.h>
203 1.1 matt #include <sys/proc.h>
204 1.271 matt #include <sys/intr.h>
205 1.10 chris #include <sys/pool.h>
206 1.225 para #include <sys/kmem.h>
207 1.16 chris #include <sys/cdefs.h>
208 1.171 matt #include <sys/cpu.h>
209 1.186 matt #include <sys/sysctl.h>
210 1.263 matt #include <sys/bus.h>
211 1.271 matt #include <sys/atomic.h>
212 1.271 matt #include <sys/kernhist.h>
213 1.225 para
214 1.1 matt #include <uvm/uvm.h>
215 1.1 matt
216 1.263 matt #include <arm/locore.h>
217 1.271 matt //#include <arm/arm32/katelib.h>
218 1.16 chris
219 1.291 skrll __KERNEL_RCSID(0, "$NetBSD: pmap.c,v 1.291 2014/04/22 14:20:03 skrll Exp $");
220 1.215 uebayasi
221 1.271 matt //#define PMAP_DEBUG
222 1.1 matt #ifdef PMAP_DEBUG
223 1.140 matt
224 1.140 matt /* XXX need to get rid of all refs to this */
225 1.134 thorpej int pmap_debug_level = 0;
226 1.17 chris
227 1.17 chris /*
228 1.17 chris * for switching to potentially finer grained debugging
229 1.17 chris */
230 1.17 chris #define PDB_FOLLOW 0x0001
231 1.17 chris #define PDB_INIT 0x0002
232 1.17 chris #define PDB_ENTER 0x0004
233 1.17 chris #define PDB_REMOVE 0x0008
234 1.17 chris #define PDB_CREATE 0x0010
235 1.17 chris #define PDB_PTPAGE 0x0020
236 1.48 chris #define PDB_GROWKERN 0x0040
237 1.17 chris #define PDB_BITS 0x0080
238 1.17 chris #define PDB_COLLECT 0x0100
239 1.17 chris #define PDB_PROTECT 0x0200
240 1.48 chris #define PDB_MAP_L1 0x0400
241 1.17 chris #define PDB_BOOTSTRAP 0x1000
242 1.17 chris #define PDB_PARANOIA 0x2000
243 1.17 chris #define PDB_WIRING 0x4000
244 1.17 chris #define PDB_PVDUMP 0x8000
245 1.134 thorpej #define PDB_VAC 0x10000
246 1.134 thorpej #define PDB_KENTER 0x20000
247 1.134 thorpej #define PDB_KREMOVE 0x40000
248 1.174 matt #define PDB_EXEC 0x80000
249 1.17 chris
250 1.134 thorpej int debugmap = 1;
251 1.271 matt int pmapdebug = 0;
252 1.17 chris #define NPDEBUG(_lev_,_stat_) \
253 1.17 chris if (pmapdebug & (_lev_)) \
254 1.17 chris ((_stat_))
255 1.286 skrll
256 1.1 matt #else /* PMAP_DEBUG */
257 1.48 chris #define NPDEBUG(_lev_,_stat_) /* Nothing */
258 1.1 matt #endif /* PMAP_DEBUG */
259 1.1 matt
260 1.134 thorpej /*
261 1.134 thorpej * pmap_kernel() points here
262 1.134 thorpej */
263 1.271 matt static struct pmap kernel_pmap_store = {
264 1.271 matt #ifndef ARM_MMU_EXTENDED
265 1.271 matt .pm_activated = true,
266 1.271 matt .pm_domain = PMAP_DOMAIN_KERNEL,
267 1.271 matt .pm_cstate.cs_all = PMAP_CACHE_STATE_ALL,
268 1.271 matt #endif
269 1.271 matt };
270 1.271 matt struct pmap * const kernel_pmap_ptr = &kernel_pmap_store;
271 1.271 matt #undef pmap_kernel
272 1.271 matt #define pmap_kernel() (&kernel_pmap_store)
273 1.241 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
274 1.241 matt int arm_poolpage_vmfreelist = VM_FREELIST_DEFAULT;
275 1.241 matt #endif
276 1.1 matt
277 1.10 chris /*
278 1.134 thorpej * Pool and cache that pmap structures are allocated from.
279 1.134 thorpej * We use a cache to avoid clearing the pm_l2[] array (1KB)
280 1.134 thorpej * in pmap_create().
281 1.134 thorpej */
282 1.168 ad static struct pool_cache pmap_cache;
283 1.134 thorpej static LIST_HEAD(, pmap) pmap_pmaps;
284 1.48 chris
285 1.48 chris /*
286 1.134 thorpej * Pool of PV structures
287 1.10 chris */
288 1.134 thorpej static struct pool pmap_pv_pool;
289 1.134 thorpej static void *pmap_bootstrap_pv_page_alloc(struct pool *, int);
290 1.134 thorpej static void pmap_bootstrap_pv_page_free(struct pool *, void *);
291 1.134 thorpej static struct pool_allocator pmap_bootstrap_pv_allocator = {
292 1.134 thorpej pmap_bootstrap_pv_page_alloc, pmap_bootstrap_pv_page_free
293 1.134 thorpej };
294 1.10 chris
295 1.134 thorpej /*
296 1.134 thorpej * Pool and cache of l2_dtable structures.
297 1.134 thorpej * We use a cache to avoid clearing the structures when they're
298 1.134 thorpej * allocated. (196 bytes)
299 1.134 thorpej */
300 1.134 thorpej static struct pool_cache pmap_l2dtable_cache;
301 1.134 thorpej static vaddr_t pmap_kernel_l2dtable_kva;
302 1.10 chris
303 1.111 thorpej /*
304 1.134 thorpej * Pool and cache of L2 page descriptors.
305 1.134 thorpej * We use a cache to avoid clearing the descriptor table
306 1.134 thorpej * when they're allocated. (1KB)
307 1.111 thorpej */
308 1.134 thorpej static struct pool_cache pmap_l2ptp_cache;
309 1.134 thorpej static vaddr_t pmap_kernel_l2ptp_kva;
310 1.134 thorpej static paddr_t pmap_kernel_l2ptp_phys;
311 1.111 thorpej
312 1.183 matt #ifdef PMAPCOUNTERS
313 1.174 matt #define PMAP_EVCNT_INITIALIZER(name) \
314 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap", name)
315 1.174 matt
316 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
317 1.194 matt static struct evcnt pmap_ev_vac_clean_one =
318 1.194 matt PMAP_EVCNT_INITIALIZER("clean page (1 color)");
319 1.194 matt static struct evcnt pmap_ev_vac_flush_one =
320 1.194 matt PMAP_EVCNT_INITIALIZER("flush page (1 color)");
321 1.194 matt static struct evcnt pmap_ev_vac_flush_lots =
322 1.194 matt PMAP_EVCNT_INITIALIZER("flush page (2+ colors)");
323 1.195 matt static struct evcnt pmap_ev_vac_flush_lots2 =
324 1.195 matt PMAP_EVCNT_INITIALIZER("flush page (2+ colors, kmpage)");
325 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_clean_one);
326 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_one);
327 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots);
328 1.195 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots2);
329 1.194 matt
330 1.174 matt static struct evcnt pmap_ev_vac_color_new =
331 1.174 matt PMAP_EVCNT_INITIALIZER("new page color");
332 1.174 matt static struct evcnt pmap_ev_vac_color_reuse =
333 1.174 matt PMAP_EVCNT_INITIALIZER("ok first page color");
334 1.174 matt static struct evcnt pmap_ev_vac_color_ok =
335 1.174 matt PMAP_EVCNT_INITIALIZER("ok page color");
336 1.182 matt static struct evcnt pmap_ev_vac_color_blind =
337 1.182 matt PMAP_EVCNT_INITIALIZER("blind page color");
338 1.174 matt static struct evcnt pmap_ev_vac_color_change =
339 1.174 matt PMAP_EVCNT_INITIALIZER("change page color");
340 1.174 matt static struct evcnt pmap_ev_vac_color_erase =
341 1.174 matt PMAP_EVCNT_INITIALIZER("erase page color");
342 1.174 matt static struct evcnt pmap_ev_vac_color_none =
343 1.174 matt PMAP_EVCNT_INITIALIZER("no page color");
344 1.174 matt static struct evcnt pmap_ev_vac_color_restore =
345 1.174 matt PMAP_EVCNT_INITIALIZER("restore page color");
346 1.174 matt
347 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_new);
348 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_reuse);
349 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_ok);
350 1.182 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_blind);
351 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_change);
352 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_erase);
353 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_none);
354 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_restore);
355 1.174 matt #endif
356 1.174 matt
357 1.174 matt static struct evcnt pmap_ev_mappings =
358 1.174 matt PMAP_EVCNT_INITIALIZER("pages mapped");
359 1.174 matt static struct evcnt pmap_ev_unmappings =
360 1.174 matt PMAP_EVCNT_INITIALIZER("pages unmapped");
361 1.174 matt static struct evcnt pmap_ev_remappings =
362 1.174 matt PMAP_EVCNT_INITIALIZER("pages remapped");
363 1.174 matt
364 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_mappings);
365 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_unmappings);
366 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_remappings);
367 1.174 matt
368 1.174 matt static struct evcnt pmap_ev_kernel_mappings =
369 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages mapped");
370 1.174 matt static struct evcnt pmap_ev_kernel_unmappings =
371 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages unmapped");
372 1.174 matt static struct evcnt pmap_ev_kernel_remappings =
373 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages remapped");
374 1.174 matt
375 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_mappings);
376 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_unmappings);
377 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_remappings);
378 1.174 matt
379 1.174 matt static struct evcnt pmap_ev_kenter_mappings =
380 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages mapped");
381 1.174 matt static struct evcnt pmap_ev_kenter_unmappings =
382 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages unmapped");
383 1.174 matt static struct evcnt pmap_ev_kenter_remappings =
384 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages remapped");
385 1.174 matt static struct evcnt pmap_ev_pt_mappings =
386 1.174 matt PMAP_EVCNT_INITIALIZER("page table pages mapped");
387 1.174 matt
388 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_mappings);
389 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_unmappings);
390 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_remappings);
391 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_pt_mappings);
392 1.174 matt
393 1.271 matt static struct evcnt pmap_ev_fixup_mod =
394 1.271 matt PMAP_EVCNT_INITIALIZER("page modification emulations");
395 1.271 matt static struct evcnt pmap_ev_fixup_ref =
396 1.271 matt PMAP_EVCNT_INITIALIZER("page reference emulations");
397 1.271 matt static struct evcnt pmap_ev_fixup_exec =
398 1.271 matt PMAP_EVCNT_INITIALIZER("exec pages fixed up");
399 1.271 matt static struct evcnt pmap_ev_fixup_pdes =
400 1.271 matt PMAP_EVCNT_INITIALIZER("pdes fixed up");
401 1.271 matt #ifndef ARM_MMU_EXTENDED
402 1.271 matt static struct evcnt pmap_ev_fixup_ptesync =
403 1.271 matt PMAP_EVCNT_INITIALIZER("ptesync fixed");
404 1.271 matt #endif
405 1.271 matt
406 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_mod);
407 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_ref);
408 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_exec);
409 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_pdes);
410 1.271 matt #ifndef ARM_MMU_EXTENDED
411 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_ptesync);
412 1.271 matt #endif
413 1.271 matt
414 1.174 matt #ifdef PMAP_CACHE_VIPT
415 1.174 matt static struct evcnt pmap_ev_exec_mappings =
416 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages mapped");
417 1.174 matt static struct evcnt pmap_ev_exec_cached =
418 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages cached");
419 1.174 matt
420 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_mappings);
421 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_cached);
422 1.174 matt
423 1.174 matt static struct evcnt pmap_ev_exec_synced =
424 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced");
425 1.174 matt static struct evcnt pmap_ev_exec_synced_map =
426 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (MP)");
427 1.274 matt #ifndef ARM_MMU_EXTENDED
428 1.174 matt static struct evcnt pmap_ev_exec_synced_unmap =
429 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (UM)");
430 1.174 matt static struct evcnt pmap_ev_exec_synced_remap =
431 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (RM)");
432 1.174 matt static struct evcnt pmap_ev_exec_synced_clearbit =
433 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (DG)");
434 1.174 matt static struct evcnt pmap_ev_exec_synced_kremove =
435 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (KU)");
436 1.271 matt #endif
437 1.174 matt
438 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced);
439 1.274 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_map);
440 1.271 matt #ifndef ARM_MMU_EXTENDED
441 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_unmap);
442 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_remap);
443 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_clearbit);
444 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_kremove);
445 1.271 matt #endif
446 1.174 matt
447 1.174 matt static struct evcnt pmap_ev_exec_discarded_unmap =
448 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (UM)");
449 1.174 matt static struct evcnt pmap_ev_exec_discarded_zero =
450 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (ZP)");
451 1.174 matt static struct evcnt pmap_ev_exec_discarded_copy =
452 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (CP)");
453 1.174 matt static struct evcnt pmap_ev_exec_discarded_page_protect =
454 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (PP)");
455 1.174 matt static struct evcnt pmap_ev_exec_discarded_clearbit =
456 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (DG)");
457 1.174 matt static struct evcnt pmap_ev_exec_discarded_kremove =
458 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (KU)");
459 1.271 matt #ifdef ARM_MMU_EXTENDED
460 1.271 matt static struct evcnt pmap_ev_exec_discarded_modfixup =
461 1.271 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (MF)");
462 1.271 matt #endif
463 1.174 matt
464 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_unmap);
465 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_zero);
466 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_copy);
467 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_page_protect);
468 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_clearbit);
469 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_kremove);
470 1.271 matt #ifdef ARM_MMU_EXTENDED
471 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_modfixup);
472 1.271 matt #endif
473 1.174 matt #endif /* PMAP_CACHE_VIPT */
474 1.174 matt
475 1.174 matt static struct evcnt pmap_ev_updates = PMAP_EVCNT_INITIALIZER("updates");
476 1.174 matt static struct evcnt pmap_ev_collects = PMAP_EVCNT_INITIALIZER("collects");
477 1.174 matt static struct evcnt pmap_ev_activations = PMAP_EVCNT_INITIALIZER("activations");
478 1.174 matt
479 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_updates);
480 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_collects);
481 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_activations);
482 1.174 matt
483 1.174 matt #define PMAPCOUNT(x) ((void)(pmap_ev_##x.ev_count++))
484 1.174 matt #else
485 1.174 matt #define PMAPCOUNT(x) ((void)0)
486 1.174 matt #endif
487 1.174 matt
488 1.134 thorpej /*
489 1.134 thorpej * pmap copy/zero page, and mem(5) hook point
490 1.134 thorpej */
491 1.54 thorpej static pt_entry_t *csrc_pte, *cdst_pte;
492 1.54 thorpej static vaddr_t csrcp, cdstp;
493 1.271 matt #ifdef MULTIPROCESSOR
494 1.271 matt static size_t cnptes;
495 1.271 matt #define cpu_csrc_pte(o) (csrc_pte + cnptes * cpu_number() + ((o) >> L2_S_SHIFT))
496 1.271 matt #define cpu_cdst_pte(o) (cdst_pte + cnptes * cpu_number() + ((o) >> L2_S_SHIFT))
497 1.271 matt #define cpu_csrcp(o) (csrcp + L2_S_SIZE * cnptes * cpu_number() + (o))
498 1.271 matt #define cpu_cdstp(o) (cdstp + L2_S_SIZE * cnptes * cpu_number() + (o))
499 1.271 matt #else
500 1.271 matt #define cpu_csrc_pte(o) (csrc_pte + ((o) >> L2_S_SHIFT))
501 1.271 matt #define cpu_cdst_pte(o) (cdst_pte + ((o) >> L2_S_SHIFT))
502 1.271 matt #define cpu_csrcp(o) (csrcp + (o))
503 1.271 matt #define cpu_cdstp(o) (cdstp + (o))
504 1.271 matt #endif
505 1.271 matt vaddr_t memhook; /* used by mem.c & others */
506 1.271 matt kmutex_t memlock __cacheline_aligned; /* used by mem.c & others */
507 1.271 matt kmutex_t pmap_lock __cacheline_aligned;
508 1.161 christos extern void *msgbufaddr;
509 1.186 matt int pmap_kmpages;
510 1.17 chris /*
511 1.134 thorpej * Flag to indicate if pmap_init() has done its thing
512 1.134 thorpej */
513 1.159 thorpej bool pmap_initialized;
514 1.134 thorpej
515 1.284 matt #if defined(ARM_MMU_EXTENDED) && defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
516 1.284 matt /*
517 1.284 matt * Start of direct-mapped memory
518 1.284 matt */
519 1.284 matt vaddr_t pmap_directbase = KERNEL_BASE;
520 1.284 matt #endif
521 1.284 matt
522 1.134 thorpej /*
523 1.134 thorpej * Misc. locking data structures
524 1.17 chris */
525 1.1 matt
526 1.271 matt static inline void
527 1.271 matt pmap_acquire_pmap_lock(pmap_t pm)
528 1.271 matt {
529 1.271 matt if (pm == pmap_kernel()) {
530 1.271 matt #ifdef MULTIPROCESSOR
531 1.271 matt KERNEL_LOCK(1, NULL);
532 1.271 matt #endif
533 1.271 matt } else {
534 1.271 matt mutex_enter(pm->pm_lock);
535 1.271 matt }
536 1.271 matt }
537 1.271 matt
538 1.271 matt static inline void
539 1.271 matt pmap_release_pmap_lock(pmap_t pm)
540 1.271 matt {
541 1.271 matt if (pm == pmap_kernel()) {
542 1.271 matt #ifdef MULTIPROCESSOR
543 1.271 matt KERNEL_UNLOCK_ONE(NULL);
544 1.271 matt #endif
545 1.271 matt } else {
546 1.271 matt mutex_exit(pm->pm_lock);
547 1.271 matt }
548 1.271 matt }
549 1.271 matt
550 1.271 matt static inline void
551 1.271 matt pmap_acquire_page_lock(struct vm_page_md *md)
552 1.271 matt {
553 1.271 matt mutex_enter(&pmap_lock);
554 1.271 matt }
555 1.271 matt
556 1.271 matt static inline void
557 1.271 matt pmap_release_page_lock(struct vm_page_md *md)
558 1.271 matt {
559 1.271 matt mutex_exit(&pmap_lock);
560 1.271 matt }
561 1.271 matt
562 1.271 matt #ifdef DIAGNOSTIC
563 1.271 matt static inline int
564 1.271 matt pmap_page_locked_p(struct vm_page_md *md)
565 1.271 matt {
566 1.271 matt return mutex_owned(&pmap_lock);
567 1.271 matt }
568 1.271 matt #endif
569 1.1 matt
570 1.33 chris
571 1.69 thorpej /*
572 1.134 thorpej * Metadata for L1 translation tables.
573 1.69 thorpej */
574 1.271 matt #ifndef ARM_MMU_EXTENDED
575 1.134 thorpej struct l1_ttable {
576 1.134 thorpej /* Entry on the L1 Table list */
577 1.134 thorpej SLIST_ENTRY(l1_ttable) l1_link;
578 1.1 matt
579 1.134 thorpej /* Entry on the L1 Least Recently Used list */
580 1.134 thorpej TAILQ_ENTRY(l1_ttable) l1_lru;
581 1.1 matt
582 1.134 thorpej /* Track how many domains are allocated from this L1 */
583 1.134 thorpej volatile u_int l1_domain_use_count;
584 1.1 matt
585 1.134 thorpej /*
586 1.134 thorpej * A free-list of domain numbers for this L1.
587 1.134 thorpej * We avoid using ffs() and a bitmap to track domains since ffs()
588 1.134 thorpej * is slow on ARM.
589 1.134 thorpej */
590 1.242 skrll uint8_t l1_domain_first;
591 1.242 skrll uint8_t l1_domain_free[PMAP_DOMAINS];
592 1.1 matt
593 1.134 thorpej /* Physical address of this L1 page table */
594 1.134 thorpej paddr_t l1_physaddr;
595 1.1 matt
596 1.134 thorpej /* KVA of this L1 page table */
597 1.134 thorpej pd_entry_t *l1_kva;
598 1.134 thorpej };
599 1.1 matt
600 1.134 thorpej /*
601 1.134 thorpej * L1 Page Tables are tracked using a Least Recently Used list.
602 1.134 thorpej * - New L1s are allocated from the HEAD.
603 1.134 thorpej * - Freed L1s are added to the TAIl.
604 1.134 thorpej * - Recently accessed L1s (where an 'access' is some change to one of
605 1.134 thorpej * the userland pmaps which owns this L1) are moved to the TAIL.
606 1.17 chris */
607 1.134 thorpej static TAILQ_HEAD(, l1_ttable) l1_lru_list;
608 1.226 matt static kmutex_t l1_lru_lock __cacheline_aligned;
609 1.17 chris
610 1.134 thorpej /*
611 1.134 thorpej * A list of all L1 tables
612 1.134 thorpej */
613 1.134 thorpej static SLIST_HEAD(, l1_ttable) l1_list;
614 1.271 matt #endif /* ARM_MMU_EXTENDED */
615 1.17 chris
616 1.17 chris /*
617 1.134 thorpej * The l2_dtable tracks L2_BUCKET_SIZE worth of L1 slots.
618 1.134 thorpej *
619 1.134 thorpej * This is normally 16MB worth L2 page descriptors for any given pmap.
620 1.134 thorpej * Reference counts are maintained for L2 descriptors so they can be
621 1.134 thorpej * freed when empty.
622 1.17 chris */
623 1.134 thorpej struct l2_dtable {
624 1.134 thorpej /* The number of L2 page descriptors allocated to this l2_dtable */
625 1.134 thorpej u_int l2_occupancy;
626 1.17 chris
627 1.134 thorpej /* List of L2 page descriptors */
628 1.134 thorpej struct l2_bucket {
629 1.134 thorpej pt_entry_t *l2b_kva; /* KVA of L2 Descriptor Table */
630 1.271 matt paddr_t l2b_pa; /* Physical address of same */
631 1.271 matt u_short l2b_l1slot; /* This L2 table's L1 index */
632 1.134 thorpej u_short l2b_occupancy; /* How many active descriptors */
633 1.134 thorpej } l2_bucket[L2_BUCKET_SIZE];
634 1.17 chris };
635 1.17 chris
636 1.17 chris /*
637 1.134 thorpej * Given an L1 table index, calculate the corresponding l2_dtable index
638 1.134 thorpej * and bucket index within the l2_dtable.
639 1.17 chris */
640 1.271 matt #define L2_BUCKET_XSHIFT (L2_BUCKET_XLOG2 - L1_S_SHIFT)
641 1.271 matt #define L2_BUCKET_XFRAME (~(vaddr_t)0 << L2_BUCKET_XLOG2)
642 1.271 matt #define L2_BUCKET_IDX(l1slot) ((l1slot) >> L2_BUCKET_XSHIFT)
643 1.271 matt #define L2_IDX(l1slot) (L2_BUCKET_IDX(l1slot) >> L2_BUCKET_LOG2)
644 1.271 matt #define L2_BUCKET(l1slot) (L2_BUCKET_IDX(l1slot) & (L2_BUCKET_SIZE - 1))
645 1.271 matt
646 1.271 matt __CTASSERT(0x100000000ULL == ((uint64_t)L2_SIZE * L2_BUCKET_SIZE * L1_S_SIZE));
647 1.271 matt __CTASSERT(L2_BUCKET_XFRAME == ~(L2_BUCKET_XSIZE-1));
648 1.17 chris
649 1.134 thorpej /*
650 1.134 thorpej * Given a virtual address, this macro returns the
651 1.134 thorpej * virtual address required to drop into the next L2 bucket.
652 1.134 thorpej */
653 1.271 matt #define L2_NEXT_BUCKET_VA(va) (((va) & L2_BUCKET_XFRAME) + L2_BUCKET_XSIZE)
654 1.17 chris
655 1.17 chris /*
656 1.134 thorpej * L2 allocation.
657 1.17 chris */
658 1.134 thorpej #define pmap_alloc_l2_dtable() \
659 1.134 thorpej pool_cache_get(&pmap_l2dtable_cache, PR_NOWAIT)
660 1.134 thorpej #define pmap_free_l2_dtable(l2) \
661 1.134 thorpej pool_cache_put(&pmap_l2dtable_cache, (l2))
662 1.134 thorpej #define pmap_alloc_l2_ptp(pap) \
663 1.134 thorpej ((pt_entry_t *)pool_cache_get_paddr(&pmap_l2ptp_cache,\
664 1.134 thorpej PR_NOWAIT, (pap)))
665 1.1 matt
666 1.1 matt /*
667 1.134 thorpej * We try to map the page tables write-through, if possible. However, not
668 1.134 thorpej * all CPUs have a write-through cache mode, so on those we have to sync
669 1.134 thorpej * the cache when we frob page tables.
670 1.113 thorpej *
671 1.134 thorpej * We try to evaluate this at compile time, if possible. However, it's
672 1.134 thorpej * not always possible to do that, hence this run-time var.
673 1.134 thorpej */
674 1.134 thorpej int pmap_needs_pte_sync;
675 1.113 thorpej
676 1.113 thorpej /*
677 1.134 thorpej * Real definition of pv_entry.
678 1.113 thorpej */
679 1.134 thorpej struct pv_entry {
680 1.183 matt SLIST_ENTRY(pv_entry) pv_link; /* next pv_entry */
681 1.134 thorpej pmap_t pv_pmap; /* pmap where mapping lies */
682 1.134 thorpej vaddr_t pv_va; /* virtual address for mapping */
683 1.134 thorpej u_int pv_flags; /* flags */
684 1.134 thorpej };
685 1.113 thorpej
686 1.113 thorpej /*
687 1.134 thorpej * Macro to determine if a mapping might be resident in the
688 1.134 thorpej * instruction cache and/or TLB
689 1.17 chris */
690 1.271 matt #if ARM_MMU_V7 > 0 && !defined(ARM_MMU_EXTENDED)
691 1.253 matt /*
692 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to be filled even if
693 1.253 matt * there are no explicit accesses, so there may be always be TLB entries to
694 1.253 matt * flush. If we used ASIDs then this would not be a problem.
695 1.253 matt */
696 1.253 matt #define PV_BEEN_EXECD(f) (((f) & PVF_EXEC) == PVF_EXEC)
697 1.253 matt #else
698 1.134 thorpej #define PV_BEEN_EXECD(f) (((f) & (PVF_REF | PVF_EXEC)) == (PVF_REF | PVF_EXEC))
699 1.253 matt #endif
700 1.174 matt #define PV_IS_EXEC_P(f) (((f) & PVF_EXEC) != 0)
701 1.268 matt #define PV_IS_KENTRY_P(f) (((f) & PVF_KENTRY) != 0)
702 1.268 matt #define PV_IS_WRITE_P(f) (((f) & PVF_WRITE) != 0)
703 1.17 chris
704 1.17 chris /*
705 1.134 thorpej * Macro to determine if a mapping might be resident in the
706 1.134 thorpej * data cache and/or TLB
707 1.1 matt */
708 1.271 matt #if ARM_MMU_V7 > 0 && !defined(ARM_MMU_EXTENDED)
709 1.253 matt /*
710 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to be filled even if
711 1.253 matt * there are no explicit accesses, so there may be always be TLB entries to
712 1.253 matt * flush. If we used ASIDs then this would not be a problem.
713 1.253 matt */
714 1.253 matt #define PV_BEEN_REFD(f) (1)
715 1.253 matt #else
716 1.134 thorpej #define PV_BEEN_REFD(f) (((f) & PVF_REF) != 0)
717 1.253 matt #endif
718 1.1 matt
719 1.1 matt /*
720 1.134 thorpej * Local prototypes
721 1.1 matt */
722 1.271 matt static bool pmap_set_pt_cache_mode(pd_entry_t *, vaddr_t, size_t);
723 1.134 thorpej static void pmap_alloc_specials(vaddr_t *, int, vaddr_t *,
724 1.134 thorpej pt_entry_t **);
725 1.159 thorpej static bool pmap_is_current(pmap_t);
726 1.159 thorpej static bool pmap_is_cached(pmap_t);
727 1.215 uebayasi static void pmap_enter_pv(struct vm_page_md *, paddr_t, struct pv_entry *,
728 1.134 thorpej pmap_t, vaddr_t, u_int);
729 1.215 uebayasi static struct pv_entry *pmap_find_pv(struct vm_page_md *, pmap_t, vaddr_t);
730 1.215 uebayasi static struct pv_entry *pmap_remove_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
731 1.215 uebayasi static u_int pmap_modify_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t,
732 1.134 thorpej u_int, u_int);
733 1.17 chris
734 1.134 thorpej static void pmap_pinit(pmap_t);
735 1.134 thorpej static int pmap_pmap_ctor(void *, void *, int);
736 1.17 chris
737 1.134 thorpej static void pmap_alloc_l1(pmap_t);
738 1.134 thorpej static void pmap_free_l1(pmap_t);
739 1.271 matt #ifndef ARM_MMU_EXTENDED
740 1.134 thorpej static void pmap_use_l1(pmap_t);
741 1.271 matt #endif
742 1.17 chris
743 1.134 thorpej static struct l2_bucket *pmap_get_l2_bucket(pmap_t, vaddr_t);
744 1.134 thorpej static struct l2_bucket *pmap_alloc_l2_bucket(pmap_t, vaddr_t);
745 1.134 thorpej static void pmap_free_l2_bucket(pmap_t, struct l2_bucket *, u_int);
746 1.134 thorpej static int pmap_l2ptp_ctor(void *, void *, int);
747 1.134 thorpej static int pmap_l2dtable_ctor(void *, void *, int);
748 1.51 chris
749 1.215 uebayasi static void pmap_vac_me_harder(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
750 1.174 matt #ifdef PMAP_CACHE_VIVT
751 1.215 uebayasi static void pmap_vac_me_kpmap(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
752 1.215 uebayasi static void pmap_vac_me_user(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
753 1.174 matt #endif
754 1.17 chris
755 1.215 uebayasi static void pmap_clearbit(struct vm_page_md *, paddr_t, u_int);
756 1.174 matt #ifdef PMAP_CACHE_VIVT
757 1.271 matt static bool pmap_clean_page(struct vm_page_md *, bool);
758 1.174 matt #endif
759 1.174 matt #ifdef PMAP_CACHE_VIPT
760 1.215 uebayasi static void pmap_syncicache_page(struct vm_page_md *, paddr_t);
761 1.194 matt enum pmap_flush_op {
762 1.194 matt PMAP_FLUSH_PRIMARY,
763 1.194 matt PMAP_FLUSH_SECONDARY,
764 1.194 matt PMAP_CLEAN_PRIMARY
765 1.194 matt };
766 1.271 matt #ifndef ARM_MMU_EXTENDED
767 1.215 uebayasi static void pmap_flush_page(struct vm_page_md *, paddr_t, enum pmap_flush_op);
768 1.174 matt #endif
769 1.271 matt #endif
770 1.215 uebayasi static void pmap_page_remove(struct vm_page_md *, paddr_t);
771 1.17 chris
772 1.271 matt #ifndef ARM_MMU_EXTENDED
773 1.134 thorpej static void pmap_init_l1(struct l1_ttable *, pd_entry_t *);
774 1.271 matt #endif
775 1.134 thorpej static vaddr_t kernel_pt_lookup(paddr_t);
776 1.17 chris
777 1.17 chris
778 1.17 chris /*
779 1.134 thorpej * Misc variables
780 1.134 thorpej */
781 1.134 thorpej vaddr_t virtual_avail;
782 1.134 thorpej vaddr_t virtual_end;
783 1.134 thorpej vaddr_t pmap_curmaxkvaddr;
784 1.17 chris
785 1.196 nonaka paddr_t avail_start;
786 1.196 nonaka paddr_t avail_end;
787 1.17 chris
788 1.174 matt pv_addrqh_t pmap_boot_freeq = SLIST_HEAD_INITIALIZER(&pmap_boot_freeq);
789 1.174 matt pv_addr_t kernelpages;
790 1.174 matt pv_addr_t kernel_l1pt;
791 1.174 matt pv_addr_t systempage;
792 1.17 chris
793 1.134 thorpej /* Function to set the debug level of the pmap code */
794 1.17 chris
795 1.134 thorpej #ifdef PMAP_DEBUG
796 1.134 thorpej void
797 1.134 thorpej pmap_debug(int level)
798 1.134 thorpej {
799 1.134 thorpej pmap_debug_level = level;
800 1.134 thorpej printf("pmap_debug: level=%d\n", pmap_debug_level);
801 1.1 matt }
802 1.134 thorpej #endif /* PMAP_DEBUG */
803 1.1 matt
804 1.251 matt #ifdef PMAP_CACHE_VIPT
805 1.251 matt #define PMAP_VALIDATE_MD_PAGE(md) \
806 1.251 matt KASSERTMSG(arm_cache_prefer_mask == 0 || (((md)->pvh_attrs & PVF_WRITE) == 0) == ((md)->urw_mappings + (md)->krw_mappings == 0), \
807 1.251 matt "(md) %p: attrs=%#x urw=%u krw=%u", (md), \
808 1.251 matt (md)->pvh_attrs, (md)->urw_mappings, (md)->krw_mappings);
809 1.251 matt #endif /* PMAP_CACHE_VIPT */
810 1.1 matt /*
811 1.134 thorpej * A bunch of routines to conditionally flush the caches/TLB depending
812 1.134 thorpej * on whether the specified pmap actually needs to be flushed at any
813 1.134 thorpej * given time.
814 1.1 matt */
815 1.157 perry static inline void
816 1.259 matt pmap_tlb_flush_SE(pmap_t pm, vaddr_t va, u_int flags)
817 1.134 thorpej {
818 1.271 matt #ifdef ARM_MMU_EXTENDED
819 1.271 matt pmap_tlb_invalidate_addr(pm, va);
820 1.271 matt #else
821 1.259 matt if (pm->pm_cstate.cs_tlb_id != 0) {
822 1.259 matt if (PV_BEEN_EXECD(flags)) {
823 1.259 matt cpu_tlb_flushID_SE(va);
824 1.259 matt } else if (PV_BEEN_REFD(flags)) {
825 1.259 matt cpu_tlb_flushD_SE(va);
826 1.259 matt }
827 1.259 matt }
828 1.271 matt #endif /* ARM_MMU_EXTENDED */
829 1.1 matt }
830 1.1 matt
831 1.157 perry static inline void
832 1.134 thorpej pmap_tlb_flushID(pmap_t pm)
833 1.1 matt {
834 1.271 matt #ifdef ARM_MMU_EXTENDED
835 1.271 matt pmap_tlb_asid_release_all(pm);
836 1.271 matt #else
837 1.134 thorpej if (pm->pm_cstate.cs_tlb_id) {
838 1.134 thorpej cpu_tlb_flushID();
839 1.253 matt #if ARM_MMU_V7 == 0
840 1.253 matt /*
841 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to
842 1.253 matt * be filled even if there are no explicit accesses, so there
843 1.253 matt * may be always be TLB entries to flush. If we used ASIDs
844 1.253 matt * then it would not be a problem.
845 1.253 matt * This is not true for other CPUs.
846 1.253 matt */
847 1.134 thorpej pm->pm_cstate.cs_tlb = 0;
848 1.259 matt #endif /* ARM_MMU_V7 */
849 1.1 matt }
850 1.271 matt #endif /* ARM_MMU_EXTENDED */
851 1.134 thorpej }
852 1.1 matt
853 1.157 perry static inline void
854 1.134 thorpej pmap_tlb_flushD(pmap_t pm)
855 1.134 thorpej {
856 1.271 matt #ifdef ARM_MMU_EXTENDED
857 1.271 matt pmap_tlb_asid_release_all(pm);
858 1.271 matt #else
859 1.134 thorpej if (pm->pm_cstate.cs_tlb_d) {
860 1.134 thorpej cpu_tlb_flushD();
861 1.253 matt #if ARM_MMU_V7 == 0
862 1.253 matt /*
863 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to
864 1.253 matt * be filled even if there are no explicit accesses, so there
865 1.253 matt * may be always be TLB entries to flush. If we used ASIDs
866 1.253 matt * then it would not be a problem.
867 1.253 matt * This is not true for other CPUs.
868 1.253 matt */
869 1.134 thorpej pm->pm_cstate.cs_tlb_d = 0;
870 1.260 matt #endif /* ARM_MMU_V7 */
871 1.1 matt }
872 1.271 matt #endif /* ARM_MMU_EXTENDED */
873 1.1 matt }
874 1.1 matt
875 1.174 matt #ifdef PMAP_CACHE_VIVT
876 1.157 perry static inline void
877 1.259 matt pmap_cache_wbinv_page(pmap_t pm, vaddr_t va, bool do_inv, u_int flags)
878 1.17 chris {
879 1.259 matt if (PV_BEEN_EXECD(flags) && pm->pm_cstate.cs_cache_id) {
880 1.259 matt cpu_idcache_wbinv_range(va, PAGE_SIZE);
881 1.259 matt } else if (PV_BEEN_REFD(flags) && pm->pm_cstate.cs_cache_d) {
882 1.134 thorpej if (do_inv) {
883 1.259 matt if (flags & PVF_WRITE)
884 1.259 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
885 1.134 thorpej else
886 1.259 matt cpu_dcache_inv_range(va, PAGE_SIZE);
887 1.259 matt } else if (flags & PVF_WRITE) {
888 1.259 matt cpu_dcache_wb_range(va, PAGE_SIZE);
889 1.259 matt }
890 1.1 matt }
891 1.134 thorpej }
892 1.1 matt
893 1.157 perry static inline void
894 1.259 matt pmap_cache_wbinv_all(pmap_t pm, u_int flags)
895 1.134 thorpej {
896 1.259 matt if (PV_BEEN_EXECD(flags)) {
897 1.259 matt if (pm->pm_cstate.cs_cache_id) {
898 1.259 matt cpu_idcache_wbinv_all();
899 1.259 matt pm->pm_cstate.cs_cache = 0;
900 1.259 matt }
901 1.259 matt } else if (pm->pm_cstate.cs_cache_d) {
902 1.134 thorpej cpu_dcache_wbinv_all();
903 1.134 thorpej pm->pm_cstate.cs_cache_d = 0;
904 1.134 thorpej }
905 1.134 thorpej }
906 1.174 matt #endif /* PMAP_CACHE_VIVT */
907 1.1 matt
908 1.258 matt static inline uint8_t
909 1.258 matt pmap_domain(pmap_t pm)
910 1.258 matt {
911 1.271 matt #ifdef ARM_MMU_EXTENDED
912 1.271 matt return pm == pmap_kernel() ? PMAP_DOMAIN_KERNEL : PMAP_DOMAIN_USER;
913 1.271 matt #else
914 1.258 matt return pm->pm_domain;
915 1.271 matt #endif
916 1.258 matt }
917 1.258 matt
918 1.258 matt static inline pd_entry_t *
919 1.258 matt pmap_l1_kva(pmap_t pm)
920 1.258 matt {
921 1.271 matt #ifdef ARM_MMU_EXTENDED
922 1.271 matt return pm->pm_l1;
923 1.271 matt #else
924 1.258 matt return pm->pm_l1->l1_kva;
925 1.271 matt #endif
926 1.258 matt }
927 1.258 matt
928 1.159 thorpej static inline bool
929 1.134 thorpej pmap_is_current(pmap_t pm)
930 1.1 matt {
931 1.182 matt if (pm == pmap_kernel() || curproc->p_vmspace->vm_map.pmap == pm)
932 1.174 matt return true;
933 1.1 matt
934 1.174 matt return false;
935 1.134 thorpej }
936 1.1 matt
937 1.159 thorpej static inline bool
938 1.134 thorpej pmap_is_cached(pmap_t pm)
939 1.134 thorpej {
940 1.271 matt #ifdef ARM_MMU_EXTENDED
941 1.271 matt struct pmap_tlb_info * const ti = cpu_tlb_info(curcpu());
942 1.271 matt if (pm == pmap_kernel() || PMAP_PAI_ASIDVALID_P(PMAP_PAI(pm, ti), ti))
943 1.271 matt return true;
944 1.271 matt #else
945 1.267 matt struct cpu_info * const ci = curcpu();
946 1.271 matt if (pm == pmap_kernel() || ci->ci_pmap_lastuser == NULL
947 1.271 matt || ci->ci_pmap_lastuser == pm)
948 1.271 matt return true;
949 1.271 matt #endif /* ARM_MMU_EXTENDED */
950 1.17 chris
951 1.174 matt return false;
952 1.134 thorpej }
953 1.1 matt
954 1.134 thorpej /*
955 1.134 thorpej * PTE_SYNC_CURRENT:
956 1.134 thorpej *
957 1.134 thorpej * Make sure the pte is written out to RAM.
958 1.134 thorpej * We need to do this for one of two cases:
959 1.134 thorpej * - We're dealing with the kernel pmap
960 1.134 thorpej * - There is no pmap active in the cache/tlb.
961 1.134 thorpej * - The specified pmap is 'active' in the cache/tlb.
962 1.134 thorpej */
963 1.134 thorpej #ifdef PMAP_INCLUDE_PTE_SYNC
964 1.134 thorpej #define PTE_SYNC_CURRENT(pm, ptep) \
965 1.134 thorpej do { \
966 1.134 thorpej if (PMAP_NEEDS_PTE_SYNC && \
967 1.134 thorpej pmap_is_cached(pm)) \
968 1.134 thorpej PTE_SYNC(ptep); \
969 1.134 thorpej } while (/*CONSTCOND*/0)
970 1.134 thorpej #else
971 1.134 thorpej #define PTE_SYNC_CURRENT(pm, ptep) /* nothing */
972 1.134 thorpej #endif
973 1.1 matt
974 1.1 matt /*
975 1.17 chris * main pv_entry manipulation functions:
976 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page list
977 1.249 skrll * pmap_remove_pv: remove a mapping from a vm_page list
978 1.17 chris *
979 1.17 chris * NOTE: pmap_enter_pv expects to lock the pvh itself
980 1.250 skrll * pmap_remove_pv expects the caller to lock the pvh before calling
981 1.17 chris */
982 1.17 chris
983 1.17 chris /*
984 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page lst
985 1.17 chris *
986 1.17 chris * => caller should hold the proper lock on pmap_main_lock
987 1.17 chris * => caller should have pmap locked
988 1.49 thorpej * => we will gain the lock on the vm_page and allocate the new pv_entry
989 1.17 chris * => caller should adjust ptp's wire_count before calling
990 1.17 chris * => caller should not adjust pmap's wire_count
991 1.17 chris */
992 1.134 thorpej static void
993 1.215 uebayasi pmap_enter_pv(struct vm_page_md *md, paddr_t pa, struct pv_entry *pv, pmap_t pm,
994 1.134 thorpej vaddr_t va, u_int flags)
995 1.134 thorpej {
996 1.182 matt struct pv_entry **pvp;
997 1.17 chris
998 1.134 thorpej NPDEBUG(PDB_PVDUMP,
999 1.215 uebayasi printf("pmap_enter_pv: pm %p, md %p, flags 0x%x\n", pm, md, flags));
1000 1.134 thorpej
1001 1.205 uebayasi pv->pv_pmap = pm;
1002 1.205 uebayasi pv->pv_va = va;
1003 1.205 uebayasi pv->pv_flags = flags;
1004 1.134 thorpej
1005 1.215 uebayasi pvp = &SLIST_FIRST(&md->pvh_list);
1006 1.182 matt #ifdef PMAP_CACHE_VIPT
1007 1.182 matt /*
1008 1.185 matt * Insert unmanaged entries, writeable first, at the head of
1009 1.185 matt * the pv list.
1010 1.182 matt */
1011 1.268 matt if (__predict_true(!PV_IS_KENTRY_P(flags))) {
1012 1.268 matt while (*pvp != NULL && PV_IS_KENTRY_P((*pvp)->pv_flags))
1013 1.183 matt pvp = &SLIST_NEXT(*pvp, pv_link);
1014 1.268 matt }
1015 1.268 matt if (!PV_IS_WRITE_P(flags)) {
1016 1.268 matt while (*pvp != NULL && PV_IS_WRITE_P((*pvp)->pv_flags))
1017 1.185 matt pvp = &SLIST_NEXT(*pvp, pv_link);
1018 1.182 matt }
1019 1.182 matt #endif
1020 1.205 uebayasi SLIST_NEXT(pv, pv_link) = *pvp; /* add to ... */
1021 1.205 uebayasi *pvp = pv; /* ... locked list */
1022 1.215 uebayasi md->pvh_attrs |= flags & (PVF_REF | PVF_MOD);
1023 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
1024 1.205 uebayasi if ((pv->pv_flags & PVF_KWRITE) == PVF_KWRITE)
1025 1.215 uebayasi md->pvh_attrs |= PVF_KMOD;
1026 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
1027 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1028 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1029 1.183 matt #endif
1030 1.134 thorpej if (pm == pmap_kernel()) {
1031 1.174 matt PMAPCOUNT(kernel_mappings);
1032 1.134 thorpej if (flags & PVF_WRITE)
1033 1.215 uebayasi md->krw_mappings++;
1034 1.134 thorpej else
1035 1.215 uebayasi md->kro_mappings++;
1036 1.206 uebayasi } else {
1037 1.206 uebayasi if (flags & PVF_WRITE)
1038 1.215 uebayasi md->urw_mappings++;
1039 1.206 uebayasi else
1040 1.215 uebayasi md->uro_mappings++;
1041 1.206 uebayasi }
1042 1.174 matt
1043 1.174 matt #ifdef PMAP_CACHE_VIPT
1044 1.271 matt #ifndef ARM_MMU_EXTENDED
1045 1.174 matt /*
1046 1.251 matt * Even though pmap_vac_me_harder will set PVF_WRITE for us,
1047 1.251 matt * do it here as well to keep the mappings & KVF_WRITE consistent.
1048 1.251 matt */
1049 1.251 matt if (arm_cache_prefer_mask != 0 && (flags & PVF_WRITE) != 0) {
1050 1.251 matt md->pvh_attrs |= PVF_WRITE;
1051 1.251 matt }
1052 1.271 matt #endif
1053 1.251 matt /*
1054 1.174 matt * If this is an exec mapping and its the first exec mapping
1055 1.174 matt * for this page, make sure to sync the I-cache.
1056 1.174 matt */
1057 1.174 matt if (PV_IS_EXEC_P(flags)) {
1058 1.271 matt #ifndef ARM_MMU_EXTENDED
1059 1.215 uebayasi if (!PV_IS_EXEC_P(md->pvh_attrs)) {
1060 1.215 uebayasi pmap_syncicache_page(md, pa);
1061 1.174 matt PMAPCOUNT(exec_synced_map);
1062 1.174 matt }
1063 1.271 matt #endif
1064 1.174 matt PMAPCOUNT(exec_mappings);
1065 1.174 matt }
1066 1.174 matt #endif
1067 1.174 matt
1068 1.174 matt PMAPCOUNT(mappings);
1069 1.134 thorpej
1070 1.205 uebayasi if (pv->pv_flags & PVF_WIRED)
1071 1.134 thorpej ++pm->pm_stats.wired_count;
1072 1.17 chris }
1073 1.17 chris
1074 1.17 chris /*
1075 1.134 thorpej *
1076 1.134 thorpej * pmap_find_pv: Find a pv entry
1077 1.134 thorpej *
1078 1.134 thorpej * => caller should hold lock on vm_page
1079 1.134 thorpej */
1080 1.157 perry static inline struct pv_entry *
1081 1.215 uebayasi pmap_find_pv(struct vm_page_md *md, pmap_t pm, vaddr_t va)
1082 1.134 thorpej {
1083 1.134 thorpej struct pv_entry *pv;
1084 1.134 thorpej
1085 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1086 1.134 thorpej if (pm == pv->pv_pmap && va == pv->pv_va)
1087 1.134 thorpej break;
1088 1.134 thorpej }
1089 1.134 thorpej
1090 1.134 thorpej return (pv);
1091 1.134 thorpej }
1092 1.134 thorpej
1093 1.134 thorpej /*
1094 1.134 thorpej * pmap_remove_pv: try to remove a mapping from a pv_list
1095 1.17 chris *
1096 1.17 chris * => caller should hold proper lock on pmap_main_lock
1097 1.17 chris * => pmap should be locked
1098 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
1099 1.17 chris * => caller should adjust ptp's wire_count and free PTP if needed
1100 1.17 chris * => caller should NOT adjust pmap's wire_count
1101 1.205 uebayasi * => we return the removed pv
1102 1.17 chris */
1103 1.134 thorpej static struct pv_entry *
1104 1.215 uebayasi pmap_remove_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1105 1.17 chris {
1106 1.205 uebayasi struct pv_entry *pv, **prevptr;
1107 1.17 chris
1108 1.134 thorpej NPDEBUG(PDB_PVDUMP,
1109 1.215 uebayasi printf("pmap_remove_pv: pm %p, md %p, va 0x%08lx\n", pm, md, va));
1110 1.134 thorpej
1111 1.215 uebayasi prevptr = &SLIST_FIRST(&md->pvh_list); /* prev pv_entry ptr */
1112 1.205 uebayasi pv = *prevptr;
1113 1.134 thorpej
1114 1.205 uebayasi while (pv) {
1115 1.205 uebayasi if (pv->pv_pmap == pm && pv->pv_va == va) { /* match? */
1116 1.215 uebayasi NPDEBUG(PDB_PVDUMP, printf("pmap_remove_pv: pm %p, md "
1117 1.215 uebayasi "%p, flags 0x%x\n", pm, md, pv->pv_flags));
1118 1.205 uebayasi if (pv->pv_flags & PVF_WIRED) {
1119 1.156 scw --pm->pm_stats.wired_count;
1120 1.156 scw }
1121 1.205 uebayasi *prevptr = SLIST_NEXT(pv, pv_link); /* remove it! */
1122 1.134 thorpej if (pm == pmap_kernel()) {
1123 1.174 matt PMAPCOUNT(kernel_unmappings);
1124 1.205 uebayasi if (pv->pv_flags & PVF_WRITE)
1125 1.215 uebayasi md->krw_mappings--;
1126 1.134 thorpej else
1127 1.215 uebayasi md->kro_mappings--;
1128 1.206 uebayasi } else {
1129 1.206 uebayasi if (pv->pv_flags & PVF_WRITE)
1130 1.215 uebayasi md->urw_mappings--;
1131 1.206 uebayasi else
1132 1.215 uebayasi md->uro_mappings--;
1133 1.206 uebayasi }
1134 1.174 matt
1135 1.174 matt PMAPCOUNT(unmappings);
1136 1.174 matt #ifdef PMAP_CACHE_VIPT
1137 1.205 uebayasi if (!(pv->pv_flags & PVF_WRITE))
1138 1.174 matt break;
1139 1.174 matt /*
1140 1.174 matt * If this page has had an exec mapping, then if
1141 1.174 matt * this was the last mapping, discard the contents,
1142 1.174 matt * otherwise sync the i-cache for this page.
1143 1.174 matt */
1144 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
1145 1.271 matt #ifdef ARM_MMU_EXTENDED
1146 1.271 matt md->pvh_attrs &= ~PVF_EXEC;
1147 1.271 matt PMAPCOUNT(exec_discarded_unmap);
1148 1.271 matt #else
1149 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
1150 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
1151 1.174 matt PMAPCOUNT(exec_discarded_unmap);
1152 1.174 matt } else {
1153 1.215 uebayasi pmap_syncicache_page(md, pa);
1154 1.174 matt PMAPCOUNT(exec_synced_unmap);
1155 1.174 matt }
1156 1.271 matt #endif /* ARM_MMU_EXTENDED */
1157 1.174 matt }
1158 1.174 matt #endif /* PMAP_CACHE_VIPT */
1159 1.17 chris break;
1160 1.17 chris }
1161 1.205 uebayasi prevptr = &SLIST_NEXT(pv, pv_link); /* previous pointer */
1162 1.205 uebayasi pv = *prevptr; /* advance */
1163 1.17 chris }
1164 1.134 thorpej
1165 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
1166 1.182 matt /*
1167 1.185 matt * If we no longer have a WRITEABLE KENTRY at the head of list,
1168 1.185 matt * clear the KMOD attribute from the page.
1169 1.185 matt */
1170 1.215 uebayasi if (SLIST_FIRST(&md->pvh_list) == NULL
1171 1.215 uebayasi || (SLIST_FIRST(&md->pvh_list)->pv_flags & PVF_KWRITE) != PVF_KWRITE)
1172 1.215 uebayasi md->pvh_attrs &= ~PVF_KMOD;
1173 1.185 matt
1174 1.185 matt /*
1175 1.182 matt * If this was a writeable page and there are no more writeable
1176 1.183 matt * mappings (ignoring KMPAGE), clear the WRITE flag and writeback
1177 1.183 matt * the contents to memory.
1178 1.182 matt */
1179 1.251 matt if (arm_cache_prefer_mask != 0) {
1180 1.251 matt if (md->krw_mappings + md->urw_mappings == 0)
1181 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
1182 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
1183 1.251 matt }
1184 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1185 1.271 matt #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
1186 1.182 matt
1187 1.205 uebayasi return(pv); /* return removed pv */
1188 1.17 chris }
1189 1.17 chris
1190 1.17 chris /*
1191 1.17 chris *
1192 1.17 chris * pmap_modify_pv: Update pv flags
1193 1.17 chris *
1194 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
1195 1.17 chris * => caller should NOT adjust pmap's wire_count
1196 1.29 rearnsha * => caller must call pmap_vac_me_harder() if writable status of a page
1197 1.29 rearnsha * may have changed.
1198 1.17 chris * => we return the old flags
1199 1.286 skrll *
1200 1.1 matt * Modify a physical-virtual mapping in the pv table
1201 1.1 matt */
1202 1.134 thorpej static u_int
1203 1.215 uebayasi pmap_modify_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va,
1204 1.134 thorpej u_int clr_mask, u_int set_mask)
1205 1.1 matt {
1206 1.1 matt struct pv_entry *npv;
1207 1.1 matt u_int flags, oflags;
1208 1.1 matt
1209 1.268 matt KASSERT(!PV_IS_KENTRY_P(clr_mask));
1210 1.268 matt KASSERT(!PV_IS_KENTRY_P(set_mask));
1211 1.185 matt
1212 1.215 uebayasi if ((npv = pmap_find_pv(md, pm, va)) == NULL)
1213 1.134 thorpej return (0);
1214 1.134 thorpej
1215 1.134 thorpej NPDEBUG(PDB_PVDUMP,
1216 1.215 uebayasi printf("pmap_modify_pv: pm %p, md %p, clr 0x%x, set 0x%x, flags 0x%x\n", pm, md, clr_mask, set_mask, npv->pv_flags));
1217 1.134 thorpej
1218 1.1 matt /*
1219 1.1 matt * There is at least one VA mapping this page.
1220 1.1 matt */
1221 1.1 matt
1222 1.183 matt if (clr_mask & (PVF_REF | PVF_MOD)) {
1223 1.215 uebayasi md->pvh_attrs |= set_mask & (PVF_REF | PVF_MOD);
1224 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
1225 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
1226 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1227 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1228 1.271 matt #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
1229 1.183 matt }
1230 1.134 thorpej
1231 1.134 thorpej oflags = npv->pv_flags;
1232 1.134 thorpej npv->pv_flags = flags = (oflags & ~clr_mask) | set_mask;
1233 1.134 thorpej
1234 1.134 thorpej if ((flags ^ oflags) & PVF_WIRED) {
1235 1.134 thorpej if (flags & PVF_WIRED)
1236 1.134 thorpej ++pm->pm_stats.wired_count;
1237 1.134 thorpej else
1238 1.134 thorpej --pm->pm_stats.wired_count;
1239 1.134 thorpej }
1240 1.134 thorpej
1241 1.134 thorpej if ((flags ^ oflags) & PVF_WRITE) {
1242 1.134 thorpej if (pm == pmap_kernel()) {
1243 1.134 thorpej if (flags & PVF_WRITE) {
1244 1.215 uebayasi md->krw_mappings++;
1245 1.215 uebayasi md->kro_mappings--;
1246 1.134 thorpej } else {
1247 1.215 uebayasi md->kro_mappings++;
1248 1.215 uebayasi md->krw_mappings--;
1249 1.1 matt }
1250 1.134 thorpej } else {
1251 1.206 uebayasi if (flags & PVF_WRITE) {
1252 1.215 uebayasi md->urw_mappings++;
1253 1.215 uebayasi md->uro_mappings--;
1254 1.206 uebayasi } else {
1255 1.215 uebayasi md->uro_mappings++;
1256 1.215 uebayasi md->urw_mappings--;
1257 1.206 uebayasi }
1258 1.1 matt }
1259 1.1 matt }
1260 1.174 matt #ifdef PMAP_CACHE_VIPT
1261 1.251 matt if (arm_cache_prefer_mask != 0) {
1262 1.251 matt if (md->urw_mappings + md->krw_mappings == 0) {
1263 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
1264 1.251 matt } else {
1265 1.251 matt md->pvh_attrs |= PVF_WRITE;
1266 1.251 matt }
1267 1.247 matt }
1268 1.271 matt #ifndef ARM_MMU_EXTENDED
1269 1.174 matt /*
1270 1.174 matt * We have two cases here: the first is from enter_pv (new exec
1271 1.174 matt * page), the second is a combined pmap_remove_pv/pmap_enter_pv.
1272 1.174 matt * Since in latter, pmap_enter_pv won't do anything, we just have
1273 1.174 matt * to do what pmap_remove_pv would do.
1274 1.174 matt */
1275 1.215 uebayasi if ((PV_IS_EXEC_P(flags) && !PV_IS_EXEC_P(md->pvh_attrs))
1276 1.215 uebayasi || (PV_IS_EXEC_P(md->pvh_attrs)
1277 1.174 matt || (!(flags & PVF_WRITE) && (oflags & PVF_WRITE)))) {
1278 1.215 uebayasi pmap_syncicache_page(md, pa);
1279 1.174 matt PMAPCOUNT(exec_synced_remap);
1280 1.174 matt }
1281 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1282 1.271 matt #endif /* !ARM_MMU_EXTENDED */
1283 1.271 matt #endif /* PMAP_CACHE_VIPT */
1284 1.174 matt
1285 1.174 matt PMAPCOUNT(remappings);
1286 1.134 thorpej
1287 1.134 thorpej return (oflags);
1288 1.1 matt }
1289 1.1 matt
1290 1.134 thorpej /*
1291 1.134 thorpej * Allocate an L1 translation table for the specified pmap.
1292 1.134 thorpej * This is called at pmap creation time.
1293 1.134 thorpej */
1294 1.134 thorpej static void
1295 1.134 thorpej pmap_alloc_l1(pmap_t pm)
1296 1.1 matt {
1297 1.271 matt #ifdef ARM_MMU_EXTENDED
1298 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
1299 1.271 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
1300 1.271 matt struct vm_page *pg = arm_pmap_alloc_poolpage(UVM_PGA_ZERO);
1301 1.271 matt #else
1302 1.271 matt struct vm_page *pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
1303 1.271 matt #endif
1304 1.284 matt bool ok __diagused;
1305 1.271 matt KASSERT(pg != NULL);
1306 1.271 matt pm->pm_l1_pa = VM_PAGE_TO_PHYS(pg);
1307 1.284 matt vaddr_t va = pmap_direct_mapped_phys(pm->pm_l1_pa, &ok, 0xdeadbeef);
1308 1.284 matt KASSERT(ok);
1309 1.284 matt KASSERT(va >= KERNEL_BASE);
1310 1.271 matt
1311 1.271 matt #else
1312 1.271 matt KASSERTMSG(kernel_map != NULL, "pm %p", pm);
1313 1.271 matt vaddr_t va = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
1314 1.271 matt UVM_KMF_WIRED|UVM_KMF_ZERO);
1315 1.271 matt KASSERT(!va);
1316 1.271 matt pmap_extract(pmap_kernel(), va, &pm->pm_l1_pa);
1317 1.271 matt #endif
1318 1.271 matt pm->pm_l1 = (pd_entry_t *)va;
1319 1.271 matt #else
1320 1.134 thorpej struct l1_ttable *l1;
1321 1.242 skrll uint8_t domain;
1322 1.134 thorpej
1323 1.134 thorpej /*
1324 1.134 thorpej * Remove the L1 at the head of the LRU list
1325 1.134 thorpej */
1326 1.226 matt mutex_spin_enter(&l1_lru_lock);
1327 1.134 thorpej l1 = TAILQ_FIRST(&l1_lru_list);
1328 1.134 thorpej KDASSERT(l1 != NULL);
1329 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1330 1.1 matt
1331 1.134 thorpej /*
1332 1.134 thorpej * Pick the first available domain number, and update
1333 1.134 thorpej * the link to the next number.
1334 1.134 thorpej */
1335 1.134 thorpej domain = l1->l1_domain_first;
1336 1.134 thorpej l1->l1_domain_first = l1->l1_domain_free[domain];
1337 1.115 thorpej
1338 1.134 thorpej /*
1339 1.134 thorpej * If there are still free domain numbers in this L1,
1340 1.134 thorpej * put it back on the TAIL of the LRU list.
1341 1.134 thorpej */
1342 1.134 thorpej if (++l1->l1_domain_use_count < PMAP_DOMAINS)
1343 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1344 1.1 matt
1345 1.226 matt mutex_spin_exit(&l1_lru_lock);
1346 1.1 matt
1347 1.134 thorpej /*
1348 1.134 thorpej * Fix up the relevant bits in the pmap structure
1349 1.134 thorpej */
1350 1.134 thorpej pm->pm_l1 = l1;
1351 1.230 matt pm->pm_domain = domain + 1;
1352 1.271 matt #endif
1353 1.1 matt }
1354 1.1 matt
1355 1.1 matt /*
1356 1.134 thorpej * Free an L1 translation table.
1357 1.134 thorpej * This is called at pmap destruction time.
1358 1.1 matt */
1359 1.134 thorpej static void
1360 1.134 thorpej pmap_free_l1(pmap_t pm)
1361 1.1 matt {
1362 1.271 matt #ifdef ARM_MMU_EXTENDED
1363 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
1364 1.271 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pm->pm_l1_pa);
1365 1.271 matt uvm_pagefree(pg);
1366 1.271 matt #else
1367 1.271 matt uvm_km_free(kernel_map, (vaddr_t)pm->pm_l1, PAGE_SIZE, UVM_KMF_WIRED);
1368 1.271 matt #endif
1369 1.271 matt pm->pm_l1 = NULL;
1370 1.271 matt pm->pm_l1_pa = 0;
1371 1.271 matt #else
1372 1.134 thorpej struct l1_ttable *l1 = pm->pm_l1;
1373 1.1 matt
1374 1.226 matt mutex_spin_enter(&l1_lru_lock);
1375 1.1 matt
1376 1.134 thorpej /*
1377 1.134 thorpej * If this L1 is currently on the LRU list, remove it.
1378 1.134 thorpej */
1379 1.134 thorpej if (l1->l1_domain_use_count < PMAP_DOMAINS)
1380 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1381 1.1 matt
1382 1.1 matt /*
1383 1.134 thorpej * Free up the domain number which was allocated to the pmap
1384 1.1 matt */
1385 1.258 matt l1->l1_domain_free[pmap_domain(pm) - 1] = l1->l1_domain_first;
1386 1.258 matt l1->l1_domain_first = pmap_domain(pm) - 1;
1387 1.134 thorpej l1->l1_domain_use_count--;
1388 1.1 matt
1389 1.134 thorpej /*
1390 1.134 thorpej * The L1 now must have at least 1 free domain, so add
1391 1.134 thorpej * it back to the LRU list. If the use count is zero,
1392 1.134 thorpej * put it at the head of the list, otherwise it goes
1393 1.134 thorpej * to the tail.
1394 1.134 thorpej */
1395 1.134 thorpej if (l1->l1_domain_use_count == 0)
1396 1.134 thorpej TAILQ_INSERT_HEAD(&l1_lru_list, l1, l1_lru);
1397 1.134 thorpej else
1398 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1399 1.54 thorpej
1400 1.226 matt mutex_spin_exit(&l1_lru_lock);
1401 1.271 matt #endif /* ARM_MMU_EXTENDED */
1402 1.134 thorpej }
1403 1.54 thorpej
1404 1.271 matt #ifndef ARM_MMU_EXTENDED
1405 1.157 perry static inline void
1406 1.134 thorpej pmap_use_l1(pmap_t pm)
1407 1.134 thorpej {
1408 1.134 thorpej struct l1_ttable *l1;
1409 1.54 thorpej
1410 1.134 thorpej /*
1411 1.134 thorpej * Do nothing if we're in interrupt context.
1412 1.134 thorpej * Access to an L1 by the kernel pmap must not affect
1413 1.134 thorpej * the LRU list.
1414 1.134 thorpej */
1415 1.171 matt if (cpu_intr_p() || pm == pmap_kernel())
1416 1.134 thorpej return;
1417 1.54 thorpej
1418 1.134 thorpej l1 = pm->pm_l1;
1419 1.1 matt
1420 1.17 chris /*
1421 1.134 thorpej * If the L1 is not currently on the LRU list, just return
1422 1.17 chris */
1423 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS)
1424 1.134 thorpej return;
1425 1.134 thorpej
1426 1.226 matt mutex_spin_enter(&l1_lru_lock);
1427 1.1 matt
1428 1.10 chris /*
1429 1.134 thorpej * Check the use count again, now that we've acquired the lock
1430 1.10 chris */
1431 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS) {
1432 1.226 matt mutex_spin_exit(&l1_lru_lock);
1433 1.134 thorpej return;
1434 1.134 thorpej }
1435 1.111 thorpej
1436 1.111 thorpej /*
1437 1.134 thorpej * Move the L1 to the back of the LRU list
1438 1.111 thorpej */
1439 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1440 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1441 1.111 thorpej
1442 1.226 matt mutex_spin_exit(&l1_lru_lock);
1443 1.1 matt }
1444 1.271 matt #endif /* !ARM_MMU_EXTENDED */
1445 1.1 matt
1446 1.1 matt /*
1447 1.134 thorpej * void pmap_free_l2_ptp(pt_entry_t *, paddr_t *)
1448 1.1 matt *
1449 1.134 thorpej * Free an L2 descriptor table.
1450 1.1 matt */
1451 1.157 perry static inline void
1452 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1453 1.271 matt pmap_free_l2_ptp(bool need_sync, pt_entry_t *l2, paddr_t pa)
1454 1.271 matt #else
1455 1.134 thorpej pmap_free_l2_ptp(pt_entry_t *l2, paddr_t pa)
1456 1.134 thorpej #endif
1457 1.1 matt {
1458 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1459 1.1 matt /*
1460 1.134 thorpej * Note: With a write-back cache, we may need to sync this
1461 1.134 thorpej * L2 table before re-using it.
1462 1.134 thorpej * This is because it may have belonged to a non-current
1463 1.134 thorpej * pmap, in which case the cache syncs would have been
1464 1.174 matt * skipped for the pages that were being unmapped. If the
1465 1.134 thorpej * L2 table were then to be immediately re-allocated to
1466 1.134 thorpej * the *current* pmap, it may well contain stale mappings
1467 1.134 thorpej * which have not yet been cleared by a cache write-back
1468 1.134 thorpej * and so would still be visible to the mmu.
1469 1.1 matt */
1470 1.134 thorpej if (need_sync)
1471 1.134 thorpej PTE_SYNC_RANGE(l2, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1472 1.271 matt #endif /* PMAP_INCLUDE_PTE_SYNC && PMAP_CACHE_VIVT */
1473 1.134 thorpej pool_cache_put_paddr(&pmap_l2ptp_cache, (void *)l2, pa);
1474 1.1 matt }
1475 1.1 matt
1476 1.1 matt /*
1477 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1478 1.134 thorpej * and VA, or NULL if no L2 bucket exists for the address.
1479 1.1 matt */
1480 1.157 perry static inline struct l2_bucket *
1481 1.134 thorpej pmap_get_l2_bucket(pmap_t pm, vaddr_t va)
1482 1.134 thorpej {
1483 1.271 matt const size_t l1slot = l1pte_index(va);
1484 1.134 thorpej struct l2_dtable *l2;
1485 1.134 thorpej struct l2_bucket *l2b;
1486 1.1 matt
1487 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL ||
1488 1.271 matt (l2b = &l2->l2_bucket[L2_BUCKET(l1slot)])->l2b_kva == NULL)
1489 1.134 thorpej return (NULL);
1490 1.1 matt
1491 1.134 thorpej return (l2b);
1492 1.1 matt }
1493 1.1 matt
1494 1.1 matt /*
1495 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1496 1.134 thorpej * and VA.
1497 1.1 matt *
1498 1.134 thorpej * If no L2 bucket exists, perform the necessary allocations to put an L2
1499 1.134 thorpej * bucket/page table in place.
1500 1.1 matt *
1501 1.134 thorpej * Note that if a new L2 bucket/page was allocated, the caller *must*
1502 1.286 skrll * increment the bucket occupancy counter appropriately *before*
1503 1.134 thorpej * releasing the pmap's lock to ensure no other thread or cpu deallocates
1504 1.134 thorpej * the bucket/page in the meantime.
1505 1.1 matt */
1506 1.134 thorpej static struct l2_bucket *
1507 1.134 thorpej pmap_alloc_l2_bucket(pmap_t pm, vaddr_t va)
1508 1.134 thorpej {
1509 1.271 matt const size_t l1slot = l1pte_index(va);
1510 1.134 thorpej struct l2_dtable *l2;
1511 1.134 thorpej
1512 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
1513 1.134 thorpej /*
1514 1.134 thorpej * No mapping at this address, as there is
1515 1.134 thorpej * no entry in the L1 table.
1516 1.134 thorpej * Need to allocate a new l2_dtable.
1517 1.134 thorpej */
1518 1.134 thorpej if ((l2 = pmap_alloc_l2_dtable()) == NULL)
1519 1.134 thorpej return (NULL);
1520 1.134 thorpej
1521 1.134 thorpej /*
1522 1.134 thorpej * Link it into the parent pmap
1523 1.134 thorpej */
1524 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2;
1525 1.134 thorpej }
1526 1.1 matt
1527 1.271 matt struct l2_bucket * const l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
1528 1.1 matt
1529 1.10 chris /*
1530 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
1531 1.10 chris */
1532 1.134 thorpej if (l2b->l2b_kva == NULL) {
1533 1.134 thorpej pt_entry_t *ptep;
1534 1.134 thorpej
1535 1.134 thorpej /*
1536 1.134 thorpej * No L2 page table has been allocated. Chances are, this
1537 1.134 thorpej * is because we just allocated the l2_dtable, above.
1538 1.134 thorpej */
1539 1.271 matt if ((ptep = pmap_alloc_l2_ptp(&l2b->l2b_pa)) == NULL) {
1540 1.134 thorpej /*
1541 1.134 thorpej * Oops, no more L2 page tables available at this
1542 1.134 thorpej * time. We may need to deallocate the l2_dtable
1543 1.134 thorpej * if we allocated a new one above.
1544 1.134 thorpej */
1545 1.134 thorpej if (l2->l2_occupancy == 0) {
1546 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = NULL;
1547 1.134 thorpej pmap_free_l2_dtable(l2);
1548 1.134 thorpej }
1549 1.134 thorpej return (NULL);
1550 1.134 thorpej }
1551 1.1 matt
1552 1.134 thorpej l2->l2_occupancy++;
1553 1.134 thorpej l2b->l2b_kva = ptep;
1554 1.271 matt l2b->l2b_l1slot = l1slot;
1555 1.271 matt
1556 1.271 matt #ifdef ARM_MMU_EXTENDED
1557 1.271 matt /*
1558 1.271 matt * We know there will be a mapping here, so simply
1559 1.271 matt * enter this PTP into the L1 now.
1560 1.271 matt */
1561 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
1562 1.271 matt pd_entry_t npde = L1_C_PROTO | l2b->l2b_pa
1563 1.271 matt | L1_C_DOM(pmap_domain(pm));
1564 1.271 matt KASSERT(*pdep == 0);
1565 1.271 matt l1pte_setone(pdep, npde);
1566 1.271 matt PTE_SYNC(pdep);
1567 1.271 matt #endif
1568 1.134 thorpej }
1569 1.16 chris
1570 1.134 thorpej return (l2b);
1571 1.1 matt }
1572 1.1 matt
1573 1.1 matt /*
1574 1.134 thorpej * One or more mappings in the specified L2 descriptor table have just been
1575 1.134 thorpej * invalidated.
1576 1.1 matt *
1577 1.134 thorpej * Garbage collect the metadata and descriptor table itself if necessary.
1578 1.1 matt *
1579 1.134 thorpej * The pmap lock must be acquired when this is called (not necessary
1580 1.134 thorpej * for the kernel pmap).
1581 1.1 matt */
1582 1.134 thorpej static void
1583 1.134 thorpej pmap_free_l2_bucket(pmap_t pm, struct l2_bucket *l2b, u_int count)
1584 1.1 matt {
1585 1.134 thorpej KDASSERT(count <= l2b->l2b_occupancy);
1586 1.1 matt
1587 1.134 thorpej /*
1588 1.134 thorpej * Update the bucket's reference count according to how many
1589 1.134 thorpej * PTEs the caller has just invalidated.
1590 1.134 thorpej */
1591 1.134 thorpej l2b->l2b_occupancy -= count;
1592 1.1 matt
1593 1.1 matt /*
1594 1.134 thorpej * Note:
1595 1.134 thorpej *
1596 1.134 thorpej * Level 2 page tables allocated to the kernel pmap are never freed
1597 1.134 thorpej * as that would require checking all Level 1 page tables and
1598 1.134 thorpej * removing any references to the Level 2 page table. See also the
1599 1.134 thorpej * comment elsewhere about never freeing bootstrap L2 descriptors.
1600 1.134 thorpej *
1601 1.134 thorpej * We make do with just invalidating the mapping in the L2 table.
1602 1.134 thorpej *
1603 1.134 thorpej * This isn't really a big deal in practice and, in fact, leads
1604 1.134 thorpej * to a performance win over time as we don't need to continually
1605 1.134 thorpej * alloc/free.
1606 1.1 matt */
1607 1.134 thorpej if (l2b->l2b_occupancy > 0 || pm == pmap_kernel())
1608 1.134 thorpej return;
1609 1.1 matt
1610 1.134 thorpej /*
1611 1.134 thorpej * There are no more valid mappings in this level 2 page table.
1612 1.134 thorpej * Go ahead and NULL-out the pointer in the bucket, then
1613 1.134 thorpej * free the page table.
1614 1.134 thorpej */
1615 1.271 matt const size_t l1slot = l2b->l2b_l1slot;
1616 1.271 matt pt_entry_t * const ptep = l2b->l2b_kva;
1617 1.134 thorpej l2b->l2b_kva = NULL;
1618 1.1 matt
1619 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
1620 1.273 matt pd_entry_t pde __diagused = *pdep;
1621 1.1 matt
1622 1.271 matt #ifdef ARM_MMU_EXTENDED
1623 1.271 matt /*
1624 1.271 matt * Invalidate the L1 slot.
1625 1.271 matt */
1626 1.271 matt KASSERT((pde & L1_TYPE_MASK) == L1_TYPE_C);
1627 1.271 matt #else
1628 1.134 thorpej /*
1629 1.271 matt * If the L1 slot matches the pmap's domain number, then invalidate it.
1630 1.134 thorpej */
1631 1.271 matt if ((pde & (L1_C_DOM_MASK|L1_TYPE_MASK))
1632 1.271 matt == (L1_C_DOM(pmap_domain(pm))|L1_TYPE_C)) {
1633 1.271 matt #endif
1634 1.271 matt l1pte_setone(pdep, 0);
1635 1.271 matt PDE_SYNC(pdep);
1636 1.271 matt #ifndef ARM_MMU_EXTENDED
1637 1.1 matt }
1638 1.271 matt #endif
1639 1.1 matt
1640 1.134 thorpej /*
1641 1.134 thorpej * Release the L2 descriptor table back to the pool cache.
1642 1.134 thorpej */
1643 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1644 1.271 matt pmap_free_l2_ptp(!pmap_is_cached(pm), ptep, l2b->l2b_pa);
1645 1.134 thorpej #else
1646 1.271 matt pmap_free_l2_ptp(ptep, l2b->l2b_pa);
1647 1.134 thorpej #endif
1648 1.134 thorpej
1649 1.134 thorpej /*
1650 1.134 thorpej * Update the reference count in the associated l2_dtable
1651 1.134 thorpej */
1652 1.271 matt struct l2_dtable * const l2 = pm->pm_l2[L2_IDX(l1slot)];
1653 1.134 thorpej if (--l2->l2_occupancy > 0)
1654 1.134 thorpej return;
1655 1.1 matt
1656 1.134 thorpej /*
1657 1.134 thorpej * There are no more valid mappings in any of the Level 1
1658 1.134 thorpej * slots managed by this l2_dtable. Go ahead and NULL-out
1659 1.134 thorpej * the pointer in the parent pmap and free the l2_dtable.
1660 1.134 thorpej */
1661 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = NULL;
1662 1.134 thorpej pmap_free_l2_dtable(l2);
1663 1.1 matt }
1664 1.1 matt
1665 1.1 matt /*
1666 1.134 thorpej * Pool cache constructors for L2 descriptor tables, metadata and pmap
1667 1.134 thorpej * structures.
1668 1.1 matt */
1669 1.134 thorpej static int
1670 1.134 thorpej pmap_l2ptp_ctor(void *arg, void *v, int flags)
1671 1.1 matt {
1672 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1673 1.134 thorpej vaddr_t va = (vaddr_t)v & ~PGOFSET;
1674 1.134 thorpej
1675 1.134 thorpej /*
1676 1.134 thorpej * The mappings for these page tables were initially made using
1677 1.134 thorpej * pmap_kenter_pa() by the pool subsystem. Therefore, the cache-
1678 1.134 thorpej * mode will not be right for page table mappings. To avoid
1679 1.134 thorpej * polluting the pmap_kenter_pa() code with a special case for
1680 1.134 thorpej * page tables, we simply fix up the cache-mode here if it's not
1681 1.134 thorpej * correct.
1682 1.134 thorpej */
1683 1.271 matt if (pte_l2_s_cache_mode != pte_l2_s_cache_mode_pt) {
1684 1.271 matt const struct l2_bucket * const l2b =
1685 1.271 matt pmap_get_l2_bucket(pmap_kernel(), va);
1686 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
1687 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
1688 1.271 matt const pt_entry_t opte = *ptep;
1689 1.1 matt
1690 1.271 matt if ((opte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
1691 1.271 matt /*
1692 1.271 matt * Page tables must have the cache-mode set correctly.
1693 1.271 matt */
1694 1.271 matt const pt_entry_t npte = (pte & ~L2_S_CACHE_MASK)
1695 1.271 matt | pte_l2_s_cache_mode_pt;
1696 1.271 matt l2pte_set(ptep, npte, opte);
1697 1.271 matt PTE_SYNC(ptep);
1698 1.271 matt cpu_tlb_flushD_SE(va);
1699 1.271 matt cpu_cpwait();
1700 1.271 matt }
1701 1.134 thorpej }
1702 1.134 thorpej #endif
1703 1.1 matt
1704 1.134 thorpej memset(v, 0, L2_TABLE_SIZE_REAL);
1705 1.134 thorpej PTE_SYNC_RANGE(v, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1706 1.134 thorpej return (0);
1707 1.1 matt }
1708 1.1 matt
1709 1.134 thorpej static int
1710 1.134 thorpej pmap_l2dtable_ctor(void *arg, void *v, int flags)
1711 1.93 thorpej {
1712 1.93 thorpej
1713 1.134 thorpej memset(v, 0, sizeof(struct l2_dtable));
1714 1.134 thorpej return (0);
1715 1.134 thorpej }
1716 1.93 thorpej
1717 1.134 thorpej static int
1718 1.134 thorpej pmap_pmap_ctor(void *arg, void *v, int flags)
1719 1.134 thorpej {
1720 1.93 thorpej
1721 1.134 thorpej memset(v, 0, sizeof(struct pmap));
1722 1.134 thorpej return (0);
1723 1.93 thorpej }
1724 1.93 thorpej
1725 1.165 scw static void
1726 1.165 scw pmap_pinit(pmap_t pm)
1727 1.165 scw {
1728 1.257 matt #ifndef ARM_HAS_VBAR
1729 1.165 scw struct l2_bucket *l2b;
1730 1.165 scw
1731 1.165 scw if (vector_page < KERNEL_BASE) {
1732 1.165 scw /*
1733 1.165 scw * Map the vector page.
1734 1.165 scw */
1735 1.165 scw pmap_enter(pm, vector_page, systempage.pv_pa,
1736 1.262 matt VM_PROT_READ | VM_PROT_EXECUTE,
1737 1.262 matt VM_PROT_READ | VM_PROT_EXECUTE | PMAP_WIRED);
1738 1.165 scw pmap_update(pm);
1739 1.165 scw
1740 1.271 matt pm->pm_pl1vec = pmap_l1_kva(pm) + l1pte_index(vector_page);
1741 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
1742 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", vector_page);
1743 1.271 matt pm->pm_l1vec = l2b->l2b_pa | L1_C_PROTO |
1744 1.258 matt L1_C_DOM(pmap_domain(pm));
1745 1.165 scw } else
1746 1.165 scw pm->pm_pl1vec = NULL;
1747 1.257 matt #endif
1748 1.165 scw }
1749 1.165 scw
1750 1.174 matt #ifdef PMAP_CACHE_VIVT
1751 1.93 thorpej /*
1752 1.134 thorpej * Since we have a virtually indexed cache, we may need to inhibit caching if
1753 1.134 thorpej * there is more than one mapping and at least one of them is writable.
1754 1.134 thorpej * Since we purge the cache on every context switch, we only need to check for
1755 1.134 thorpej * other mappings within the same pmap, or kernel_pmap.
1756 1.134 thorpej * This function is also called when a page is unmapped, to possibly reenable
1757 1.134 thorpej * caching on any remaining mappings.
1758 1.134 thorpej *
1759 1.134 thorpej * The code implements the following logic, where:
1760 1.134 thorpej *
1761 1.134 thorpej * KW = # of kernel read/write pages
1762 1.134 thorpej * KR = # of kernel read only pages
1763 1.134 thorpej * UW = # of user read/write pages
1764 1.134 thorpej * UR = # of user read only pages
1765 1.286 skrll *
1766 1.134 thorpej * KC = kernel mapping is cacheable
1767 1.134 thorpej * UC = user mapping is cacheable
1768 1.93 thorpej *
1769 1.134 thorpej * KW=0,KR=0 KW=0,KR>0 KW=1,KR=0 KW>1,KR>=0
1770 1.134 thorpej * +---------------------------------------------
1771 1.134 thorpej * UW=0,UR=0 | --- KC=1 KC=1 KC=0
1772 1.134 thorpej * UW=0,UR>0 | UC=1 KC=1,UC=1 KC=0,UC=0 KC=0,UC=0
1773 1.134 thorpej * UW=1,UR=0 | UC=1 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1774 1.134 thorpej * UW>1,UR>=0 | UC=0 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1775 1.93 thorpej */
1776 1.111 thorpej
1777 1.134 thorpej static const int pmap_vac_flags[4][4] = {
1778 1.134 thorpej {-1, 0, 0, PVF_KNC},
1779 1.134 thorpej {0, 0, PVF_NC, PVF_NC},
1780 1.134 thorpej {0, PVF_NC, PVF_NC, PVF_NC},
1781 1.134 thorpej {PVF_UNC, PVF_NC, PVF_NC, PVF_NC}
1782 1.134 thorpej };
1783 1.93 thorpej
1784 1.157 perry static inline int
1785 1.215 uebayasi pmap_get_vac_flags(const struct vm_page_md *md)
1786 1.134 thorpej {
1787 1.134 thorpej int kidx, uidx;
1788 1.93 thorpej
1789 1.134 thorpej kidx = 0;
1790 1.215 uebayasi if (md->kro_mappings || md->krw_mappings > 1)
1791 1.134 thorpej kidx |= 1;
1792 1.215 uebayasi if (md->krw_mappings)
1793 1.134 thorpej kidx |= 2;
1794 1.134 thorpej
1795 1.134 thorpej uidx = 0;
1796 1.215 uebayasi if (md->uro_mappings || md->urw_mappings > 1)
1797 1.134 thorpej uidx |= 1;
1798 1.215 uebayasi if (md->urw_mappings)
1799 1.134 thorpej uidx |= 2;
1800 1.111 thorpej
1801 1.134 thorpej return (pmap_vac_flags[uidx][kidx]);
1802 1.111 thorpej }
1803 1.111 thorpej
1804 1.157 perry static inline void
1805 1.215 uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1806 1.111 thorpej {
1807 1.134 thorpej int nattr;
1808 1.134 thorpej
1809 1.215 uebayasi nattr = pmap_get_vac_flags(md);
1810 1.111 thorpej
1811 1.134 thorpej if (nattr < 0) {
1812 1.215 uebayasi md->pvh_attrs &= ~PVF_NC;
1813 1.134 thorpej return;
1814 1.134 thorpej }
1815 1.93 thorpej
1816 1.215 uebayasi if (nattr == 0 && (md->pvh_attrs & PVF_NC) == 0)
1817 1.134 thorpej return;
1818 1.111 thorpej
1819 1.134 thorpej if (pm == pmap_kernel())
1820 1.215 uebayasi pmap_vac_me_kpmap(md, pa, pm, va);
1821 1.134 thorpej else
1822 1.215 uebayasi pmap_vac_me_user(md, pa, pm, va);
1823 1.134 thorpej
1824 1.215 uebayasi md->pvh_attrs = (md->pvh_attrs & ~PVF_NC) | nattr;
1825 1.93 thorpej }
1826 1.93 thorpej
1827 1.134 thorpej static void
1828 1.215 uebayasi pmap_vac_me_kpmap(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1829 1.1 matt {
1830 1.134 thorpej u_int u_cacheable, u_entries;
1831 1.134 thorpej struct pv_entry *pv;
1832 1.134 thorpej pmap_t last_pmap = pm;
1833 1.134 thorpej
1834 1.286 skrll /*
1835 1.134 thorpej * Pass one, see if there are both kernel and user pmaps for
1836 1.134 thorpej * this page. Calculate whether there are user-writable or
1837 1.134 thorpej * kernel-writable pages.
1838 1.134 thorpej */
1839 1.134 thorpej u_cacheable = 0;
1840 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1841 1.134 thorpej if (pv->pv_pmap != pm && (pv->pv_flags & PVF_NC) == 0)
1842 1.134 thorpej u_cacheable++;
1843 1.1 matt }
1844 1.1 matt
1845 1.215 uebayasi u_entries = md->urw_mappings + md->uro_mappings;
1846 1.1 matt
1847 1.286 skrll /*
1848 1.134 thorpej * We know we have just been updating a kernel entry, so if
1849 1.134 thorpej * all user pages are already cacheable, then there is nothing
1850 1.134 thorpej * further to do.
1851 1.134 thorpej */
1852 1.215 uebayasi if (md->k_mappings == 0 && u_cacheable == u_entries)
1853 1.134 thorpej return;
1854 1.1 matt
1855 1.134 thorpej if (u_entries) {
1856 1.286 skrll /*
1857 1.134 thorpej * Scan over the list again, for each entry, if it
1858 1.134 thorpej * might not be set correctly, call pmap_vac_me_user
1859 1.134 thorpej * to recalculate the settings.
1860 1.134 thorpej */
1861 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1862 1.286 skrll /*
1863 1.134 thorpej * We know kernel mappings will get set
1864 1.134 thorpej * correctly in other calls. We also know
1865 1.134 thorpej * that if the pmap is the same as last_pmap
1866 1.134 thorpej * then we've just handled this entry.
1867 1.134 thorpej */
1868 1.134 thorpej if (pv->pv_pmap == pm || pv->pv_pmap == last_pmap)
1869 1.134 thorpej continue;
1870 1.1 matt
1871 1.286 skrll /*
1872 1.134 thorpej * If there are kernel entries and this page
1873 1.134 thorpej * is writable but non-cacheable, then we can
1874 1.286 skrll * skip this entry also.
1875 1.134 thorpej */
1876 1.215 uebayasi if (md->k_mappings &&
1877 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) ==
1878 1.134 thorpej (PVF_NC | PVF_WRITE))
1879 1.134 thorpej continue;
1880 1.111 thorpej
1881 1.286 skrll /*
1882 1.286 skrll * Similarly if there are no kernel-writable
1883 1.286 skrll * entries and the page is already
1884 1.134 thorpej * read-only/cacheable.
1885 1.134 thorpej */
1886 1.215 uebayasi if (md->krw_mappings == 0 &&
1887 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) == 0)
1888 1.134 thorpej continue;
1889 1.5 toshii
1890 1.286 skrll /*
1891 1.134 thorpej * For some of the remaining cases, we know
1892 1.134 thorpej * that we must recalculate, but for others we
1893 1.134 thorpej * can't tell if they are correct or not, so
1894 1.134 thorpej * we recalculate anyway.
1895 1.134 thorpej */
1896 1.215 uebayasi pmap_vac_me_user(md, pa, (last_pmap = pv->pv_pmap), 0);
1897 1.134 thorpej }
1898 1.48 chris
1899 1.215 uebayasi if (md->k_mappings == 0)
1900 1.134 thorpej return;
1901 1.111 thorpej }
1902 1.111 thorpej
1903 1.215 uebayasi pmap_vac_me_user(md, pa, pm, va);
1904 1.134 thorpej }
1905 1.111 thorpej
1906 1.134 thorpej static void
1907 1.215 uebayasi pmap_vac_me_user(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1908 1.134 thorpej {
1909 1.134 thorpej pmap_t kpmap = pmap_kernel();
1910 1.184 dogcow struct pv_entry *pv, *npv = NULL;
1911 1.134 thorpej u_int entries = 0;
1912 1.134 thorpej u_int writable = 0;
1913 1.134 thorpej u_int cacheable_entries = 0;
1914 1.134 thorpej u_int kern_cacheable = 0;
1915 1.134 thorpej u_int other_writable = 0;
1916 1.48 chris
1917 1.134 thorpej /*
1918 1.134 thorpej * Count mappings and writable mappings in this pmap.
1919 1.134 thorpej * Include kernel mappings as part of our own.
1920 1.134 thorpej * Keep a pointer to the first one.
1921 1.134 thorpej */
1922 1.188 matt npv = NULL;
1923 1.271 matt KASSERT(pmap_page_locked_p(md));
1924 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1925 1.134 thorpej /* Count mappings in the same pmap */
1926 1.134 thorpej if (pm == pv->pv_pmap || kpmap == pv->pv_pmap) {
1927 1.134 thorpej if (entries++ == 0)
1928 1.134 thorpej npv = pv;
1929 1.1 matt
1930 1.134 thorpej /* Cacheable mappings */
1931 1.134 thorpej if ((pv->pv_flags & PVF_NC) == 0) {
1932 1.134 thorpej cacheable_entries++;
1933 1.134 thorpej if (kpmap == pv->pv_pmap)
1934 1.134 thorpej kern_cacheable++;
1935 1.134 thorpej }
1936 1.110 thorpej
1937 1.134 thorpej /* Writable mappings */
1938 1.134 thorpej if (pv->pv_flags & PVF_WRITE)
1939 1.134 thorpej ++writable;
1940 1.134 thorpej } else
1941 1.134 thorpej if (pv->pv_flags & PVF_WRITE)
1942 1.134 thorpej other_writable = 1;
1943 1.134 thorpej }
1944 1.1 matt
1945 1.134 thorpej /*
1946 1.134 thorpej * Enable or disable caching as necessary.
1947 1.134 thorpej * Note: the first entry might be part of the kernel pmap,
1948 1.134 thorpej * so we can't assume this is indicative of the state of the
1949 1.134 thorpej * other (maybe non-kpmap) entries.
1950 1.134 thorpej */
1951 1.134 thorpej if ((entries > 1 && writable) ||
1952 1.134 thorpej (entries > 0 && pm == kpmap && other_writable)) {
1953 1.271 matt if (cacheable_entries == 0) {
1954 1.134 thorpej return;
1955 1.271 matt }
1956 1.1 matt
1957 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1958 1.134 thorpej if ((pm != pv->pv_pmap && kpmap != pv->pv_pmap) ||
1959 1.134 thorpej (pv->pv_flags & PVF_NC))
1960 1.134 thorpej continue;
1961 1.1 matt
1962 1.134 thorpej pv->pv_flags |= PVF_NC;
1963 1.26 rearnsha
1964 1.262 matt struct l2_bucket * const l2b
1965 1.262 matt = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
1966 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
1967 1.262 matt pt_entry_t * const ptep
1968 1.262 matt = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
1969 1.262 matt const pt_entry_t opte = *ptep;
1970 1.262 matt pt_entry_t npte = opte & ~L2_S_CACHE_MASK;
1971 1.134 thorpej
1972 1.259 matt if ((va != pv->pv_va || pm != pv->pv_pmap)
1973 1.266 matt && l2pte_valid_p(npte)) {
1974 1.174 matt #ifdef PMAP_CACHE_VIVT
1975 1.259 matt pmap_cache_wbinv_page(pv->pv_pmap, pv->pv_va,
1976 1.259 matt true, pv->pv_flags);
1977 1.174 matt #endif
1978 1.259 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va,
1979 1.259 matt pv->pv_flags);
1980 1.134 thorpej }
1981 1.1 matt
1982 1.262 matt l2pte_set(ptep, npte, opte);
1983 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
1984 1.134 thorpej }
1985 1.134 thorpej cpu_cpwait();
1986 1.134 thorpej } else
1987 1.134 thorpej if (entries > cacheable_entries) {
1988 1.1 matt /*
1989 1.134 thorpej * Turn cacheing back on for some pages. If it is a kernel
1990 1.134 thorpej * page, only do so if there are no other writable pages.
1991 1.1 matt */
1992 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1993 1.134 thorpej if (!(pv->pv_flags & PVF_NC) || (pm != pv->pv_pmap &&
1994 1.134 thorpej (kpmap != pv->pv_pmap || other_writable)))
1995 1.134 thorpej continue;
1996 1.134 thorpej
1997 1.134 thorpej pv->pv_flags &= ~PVF_NC;
1998 1.1 matt
1999 1.262 matt struct l2_bucket * const l2b
2000 1.262 matt = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
2001 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
2002 1.262 matt pt_entry_t * const ptep
2003 1.262 matt = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2004 1.262 matt const pt_entry_t opte = *ptep;
2005 1.262 matt pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
2006 1.262 matt | pte_l2_s_cache_mode;
2007 1.134 thorpej
2008 1.266 matt if (l2pte_valid_p(opte)) {
2009 1.259 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va,
2010 1.259 matt pv->pv_flags);
2011 1.134 thorpej }
2012 1.1 matt
2013 1.262 matt l2pte_set(ptep, npte, opte);
2014 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
2015 1.134 thorpej }
2016 1.111 thorpej }
2017 1.1 matt }
2018 1.174 matt #endif
2019 1.174 matt
2020 1.174 matt #ifdef PMAP_CACHE_VIPT
2021 1.174 matt static void
2022 1.215 uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
2023 1.174 matt {
2024 1.271 matt #ifndef ARM_MMU_EXTENDED
2025 1.182 matt struct pv_entry *pv;
2026 1.174 matt vaddr_t tst_mask;
2027 1.174 matt bool bad_alias;
2028 1.183 matt const u_int
2029 1.215 uebayasi rw_mappings = md->urw_mappings + md->krw_mappings,
2030 1.215 uebayasi ro_mappings = md->uro_mappings + md->kro_mappings;
2031 1.174 matt
2032 1.174 matt /* do we need to do anything? */
2033 1.174 matt if (arm_cache_prefer_mask == 0)
2034 1.174 matt return;
2035 1.174 matt
2036 1.215 uebayasi NPDEBUG(PDB_VAC, printf("pmap_vac_me_harder: md=%p, pmap=%p va=%08lx\n",
2037 1.215 uebayasi md, pm, va));
2038 1.174 matt
2039 1.182 matt KASSERT(!va || pm);
2040 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2041 1.174 matt
2042 1.174 matt /* Already a conflict? */
2043 1.215 uebayasi if (__predict_false(md->pvh_attrs & PVF_NC)) {
2044 1.174 matt /* just an add, things are already non-cached */
2045 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_DIRTY));
2046 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2047 1.174 matt bad_alias = false;
2048 1.174 matt if (va) {
2049 1.174 matt PMAPCOUNT(vac_color_none);
2050 1.174 matt bad_alias = true;
2051 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2052 1.174 matt goto fixup;
2053 1.174 matt }
2054 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2055 1.174 matt /* the list can't be empty because it would be cachable */
2056 1.215 uebayasi if (md->pvh_attrs & PVF_KMPAGE) {
2057 1.215 uebayasi tst_mask = md->pvh_attrs;
2058 1.174 matt } else {
2059 1.174 matt KASSERT(pv);
2060 1.174 matt tst_mask = pv->pv_va;
2061 1.183 matt pv = SLIST_NEXT(pv, pv_link);
2062 1.174 matt }
2063 1.179 matt /*
2064 1.179 matt * Only check for a bad alias if we have writable mappings.
2065 1.179 matt */
2066 1.183 matt tst_mask &= arm_cache_prefer_mask;
2067 1.251 matt if (rw_mappings > 0) {
2068 1.183 matt for (; pv && !bad_alias; pv = SLIST_NEXT(pv, pv_link)) {
2069 1.179 matt /* if there's a bad alias, stop checking. */
2070 1.179 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask))
2071 1.179 matt bad_alias = true;
2072 1.179 matt }
2073 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2074 1.183 matt if (!bad_alias)
2075 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2076 1.183 matt } else {
2077 1.194 matt /*
2078 1.194 matt * We have only read-only mappings. Let's see if there
2079 1.194 matt * are multiple colors in use or if we mapped a KMPAGE.
2080 1.194 matt * If the latter, we have a bad alias. If the former,
2081 1.194 matt * we need to remember that.
2082 1.194 matt */
2083 1.194 matt for (; pv; pv = SLIST_NEXT(pv, pv_link)) {
2084 1.194 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask)) {
2085 1.215 uebayasi if (md->pvh_attrs & PVF_KMPAGE)
2086 1.194 matt bad_alias = true;
2087 1.194 matt break;
2088 1.194 matt }
2089 1.194 matt }
2090 1.215 uebayasi md->pvh_attrs &= ~PVF_WRITE;
2091 1.194 matt /*
2092 1.286 skrll * No KMPAGE and we exited early, so we must have
2093 1.194 matt * multiple color mappings.
2094 1.194 matt */
2095 1.194 matt if (!bad_alias && pv != NULL)
2096 1.215 uebayasi md->pvh_attrs |= PVF_MULTCLR;
2097 1.174 matt }
2098 1.194 matt
2099 1.174 matt /* If no conflicting colors, set everything back to cached */
2100 1.174 matt if (!bad_alias) {
2101 1.183 matt #ifdef DEBUG
2102 1.215 uebayasi if ((md->pvh_attrs & PVF_WRITE)
2103 1.183 matt || ro_mappings < 2) {
2104 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link)
2105 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
2106 1.183 matt }
2107 1.183 matt #endif
2108 1.215 uebayasi md->pvh_attrs &= (PAGE_SIZE - 1) & ~PVF_NC;
2109 1.215 uebayasi md->pvh_attrs |= tst_mask | PVF_COLORED;
2110 1.185 matt /*
2111 1.185 matt * Restore DIRTY bit if page is modified
2112 1.185 matt */
2113 1.215 uebayasi if (md->pvh_attrs & PVF_DMOD)
2114 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2115 1.183 matt PMAPCOUNT(vac_color_restore);
2116 1.174 matt } else {
2117 1.215 uebayasi KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
2118 1.215 uebayasi KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
2119 1.174 matt }
2120 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2121 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2122 1.174 matt } else if (!va) {
2123 1.251 matt KASSERT(pmap_is_page_colored_p(md));
2124 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_WRITE)
2125 1.215 uebayasi || (md->pvh_attrs & PVF_DIRTY));
2126 1.194 matt if (rw_mappings == 0) {
2127 1.215 uebayasi md->pvh_attrs &= ~PVF_WRITE;
2128 1.194 matt if (ro_mappings == 1
2129 1.215 uebayasi && (md->pvh_attrs & PVF_MULTCLR)) {
2130 1.194 matt /*
2131 1.194 matt * If this is the last readonly mapping
2132 1.194 matt * but it doesn't match the current color
2133 1.194 matt * for the page, change the current color
2134 1.194 matt * to match this last readonly mapping.
2135 1.194 matt */
2136 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2137 1.215 uebayasi tst_mask = (md->pvh_attrs ^ pv->pv_va)
2138 1.194 matt & arm_cache_prefer_mask;
2139 1.194 matt if (tst_mask) {
2140 1.215 uebayasi md->pvh_attrs ^= tst_mask;
2141 1.194 matt PMAPCOUNT(vac_color_change);
2142 1.194 matt }
2143 1.194 matt }
2144 1.194 matt }
2145 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2146 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2147 1.174 matt return;
2148 1.215 uebayasi } else if (!pmap_is_page_colored_p(md)) {
2149 1.174 matt /* not colored so we just use its color */
2150 1.215 uebayasi KASSERT(md->pvh_attrs & (PVF_WRITE|PVF_DIRTY));
2151 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2152 1.174 matt PMAPCOUNT(vac_color_new);
2153 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2154 1.215 uebayasi md->pvh_attrs |= PVF_COLORED
2155 1.183 matt | (va & arm_cache_prefer_mask)
2156 1.183 matt | (rw_mappings > 0 ? PVF_WRITE : 0);
2157 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2158 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2159 1.174 matt return;
2160 1.215 uebayasi } else if (((md->pvh_attrs ^ va) & arm_cache_prefer_mask) == 0) {
2161 1.182 matt bad_alias = false;
2162 1.183 matt if (rw_mappings > 0) {
2163 1.182 matt /*
2164 1.194 matt * We now have writeable mappings and if we have
2165 1.194 matt * readonly mappings in more than once color, we have
2166 1.194 matt * an aliasing problem. Regardless mark the page as
2167 1.194 matt * writeable.
2168 1.182 matt */
2169 1.215 uebayasi if (md->pvh_attrs & PVF_MULTCLR) {
2170 1.194 matt if (ro_mappings < 2) {
2171 1.194 matt /*
2172 1.194 matt * If we only have less than two
2173 1.194 matt * read-only mappings, just flush the
2174 1.194 matt * non-primary colors from the cache.
2175 1.194 matt */
2176 1.215 uebayasi pmap_flush_page(md, pa,
2177 1.194 matt PMAP_FLUSH_SECONDARY);
2178 1.194 matt } else {
2179 1.194 matt bad_alias = true;
2180 1.182 matt }
2181 1.182 matt }
2182 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2183 1.182 matt }
2184 1.182 matt /* If no conflicting colors, set everything back to cached */
2185 1.182 matt if (!bad_alias) {
2186 1.183 matt #ifdef DEBUG
2187 1.183 matt if (rw_mappings > 0
2188 1.215 uebayasi || (md->pvh_attrs & PMAP_KMPAGE)) {
2189 1.215 uebayasi tst_mask = md->pvh_attrs & arm_cache_prefer_mask;
2190 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link)
2191 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
2192 1.183 matt }
2193 1.183 matt #endif
2194 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list))
2195 1.182 matt PMAPCOUNT(vac_color_reuse);
2196 1.182 matt else
2197 1.182 matt PMAPCOUNT(vac_color_ok);
2198 1.183 matt
2199 1.182 matt /* matching color, just return */
2200 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2201 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2202 1.182 matt return;
2203 1.182 matt }
2204 1.215 uebayasi KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
2205 1.215 uebayasi KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
2206 1.182 matt
2207 1.182 matt /* color conflict. evict from cache. */
2208 1.182 matt
2209 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
2210 1.215 uebayasi md->pvh_attrs &= ~PVF_COLORED;
2211 1.215 uebayasi md->pvh_attrs |= PVF_NC;
2212 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2213 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2214 1.183 matt PMAPCOUNT(vac_color_erase);
2215 1.183 matt } else if (rw_mappings == 0
2216 1.215 uebayasi && (md->pvh_attrs & PVF_KMPAGE) == 0) {
2217 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_WRITE) == 0);
2218 1.183 matt
2219 1.183 matt /*
2220 1.183 matt * If the page has dirty cache lines, clean it.
2221 1.183 matt */
2222 1.215 uebayasi if (md->pvh_attrs & PVF_DIRTY)
2223 1.215 uebayasi pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
2224 1.183 matt
2225 1.179 matt /*
2226 1.183 matt * If this is the first remapping (we know that there are no
2227 1.183 matt * writeable mappings), then this is a simple color change.
2228 1.183 matt * Otherwise this is a seconary r/o mapping, which means
2229 1.183 matt * we don't have to do anything.
2230 1.179 matt */
2231 1.183 matt if (ro_mappings == 1) {
2232 1.215 uebayasi KASSERT(((md->pvh_attrs ^ va) & arm_cache_prefer_mask) != 0);
2233 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2234 1.215 uebayasi md->pvh_attrs |= (va & arm_cache_prefer_mask);
2235 1.183 matt PMAPCOUNT(vac_color_change);
2236 1.183 matt } else {
2237 1.183 matt PMAPCOUNT(vac_color_blind);
2238 1.183 matt }
2239 1.215 uebayasi md->pvh_attrs |= PVF_MULTCLR;
2240 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2241 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2242 1.174 matt return;
2243 1.174 matt } else {
2244 1.183 matt if (rw_mappings > 0)
2245 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2246 1.182 matt
2247 1.174 matt /* color conflict. evict from cache. */
2248 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
2249 1.174 matt
2250 1.174 matt /* the list can't be empty because this was a enter/modify */
2251 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2252 1.215 uebayasi if ((md->pvh_attrs & PVF_KMPAGE) == 0) {
2253 1.183 matt KASSERT(pv);
2254 1.183 matt /*
2255 1.183 matt * If there's only one mapped page, change color to the
2256 1.185 matt * page's new color and return. Restore the DIRTY bit
2257 1.185 matt * that was erased by pmap_flush_page.
2258 1.183 matt */
2259 1.183 matt if (SLIST_NEXT(pv, pv_link) == NULL) {
2260 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2261 1.215 uebayasi md->pvh_attrs |= (va & arm_cache_prefer_mask);
2262 1.215 uebayasi if (md->pvh_attrs & PVF_DMOD)
2263 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2264 1.183 matt PMAPCOUNT(vac_color_change);
2265 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2266 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2267 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2268 1.183 matt return;
2269 1.183 matt }
2270 1.174 matt }
2271 1.174 matt bad_alias = true;
2272 1.215 uebayasi md->pvh_attrs &= ~PVF_COLORED;
2273 1.215 uebayasi md->pvh_attrs |= PVF_NC;
2274 1.174 matt PMAPCOUNT(vac_color_erase);
2275 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2276 1.174 matt }
2277 1.174 matt
2278 1.174 matt fixup:
2279 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2280 1.174 matt
2281 1.174 matt /*
2282 1.174 matt * Turn cacheing on/off for all pages.
2283 1.174 matt */
2284 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2285 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pv->pv_pmap,
2286 1.262 matt pv->pv_va);
2287 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
2288 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2289 1.262 matt const pt_entry_t opte = *ptep;
2290 1.262 matt pt_entry_t npte = opte & ~L2_S_CACHE_MASK;
2291 1.174 matt if (bad_alias) {
2292 1.174 matt pv->pv_flags |= PVF_NC;
2293 1.174 matt } else {
2294 1.174 matt pv->pv_flags &= ~PVF_NC;
2295 1.262 matt npte |= pte_l2_s_cache_mode;
2296 1.174 matt }
2297 1.183 matt
2298 1.262 matt if (opte == npte) /* only update is there's a change */
2299 1.174 matt continue;
2300 1.174 matt
2301 1.266 matt if (l2pte_valid_p(npte)) {
2302 1.262 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va, pv->pv_flags);
2303 1.174 matt }
2304 1.174 matt
2305 1.262 matt l2pte_set(ptep, npte, opte);
2306 1.174 matt PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
2307 1.174 matt }
2308 1.271 matt #endif /* !ARM_MMU_EXTENDED */
2309 1.174 matt }
2310 1.174 matt #endif /* PMAP_CACHE_VIPT */
2311 1.174 matt
2312 1.1 matt
2313 1.1 matt /*
2314 1.134 thorpej * Modify pte bits for all ptes corresponding to the given physical address.
2315 1.134 thorpej * We use `maskbits' rather than `clearbits' because we're always passing
2316 1.134 thorpej * constants and the latter would require an extra inversion at run-time.
2317 1.1 matt */
2318 1.134 thorpej static void
2319 1.215 uebayasi pmap_clearbit(struct vm_page_md *md, paddr_t pa, u_int maskbits)
2320 1.1 matt {
2321 1.134 thorpej struct pv_entry *pv;
2322 1.174 matt #ifdef PMAP_CACHE_VIPT
2323 1.215 uebayasi const bool want_syncicache = PV_IS_EXEC_P(md->pvh_attrs);
2324 1.271 matt #ifdef ARM_MMU_EXTENDED
2325 1.271 matt const u_int execbits = (maskbits & PVF_EXEC) ? L2_XS_XN : 0;
2326 1.271 matt #else
2327 1.271 matt const u_int execbits = 0;
2328 1.262 matt bool need_vac_me_harder = false;
2329 1.174 matt bool need_syncicache = false;
2330 1.174 matt #endif
2331 1.271 matt #else
2332 1.271 matt const u_int execbits = 0;
2333 1.271 matt #endif
2334 1.1 matt
2335 1.134 thorpej NPDEBUG(PDB_BITS,
2336 1.215 uebayasi printf("pmap_clearbit: md %p mask 0x%x\n",
2337 1.215 uebayasi md, maskbits));
2338 1.1 matt
2339 1.174 matt #ifdef PMAP_CACHE_VIPT
2340 1.174 matt /*
2341 1.174 matt * If we might want to sync the I-cache and we've modified it,
2342 1.174 matt * then we know we definitely need to sync or discard it.
2343 1.174 matt */
2344 1.262 matt if (want_syncicache) {
2345 1.271 matt #ifdef ARM_MMU_EXTENDED
2346 1.271 matt if (md->pvh_attrs & PVF_MOD)
2347 1.271 matt md->pvh_attrs &= ~PVF_EXEC;
2348 1.271 matt #else
2349 1.215 uebayasi need_syncicache = md->pvh_attrs & PVF_MOD;
2350 1.271 matt #endif
2351 1.262 matt }
2352 1.174 matt #endif
2353 1.271 matt KASSERT(pmap_page_locked_p(md));
2354 1.271 matt
2355 1.17 chris /*
2356 1.134 thorpej * Clear saved attributes (modify, reference)
2357 1.17 chris */
2358 1.215 uebayasi md->pvh_attrs &= ~(maskbits & (PVF_MOD | PVF_REF));
2359 1.134 thorpej
2360 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
2361 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
2362 1.174 matt if (need_syncicache) {
2363 1.174 matt /*
2364 1.174 matt * No one has it mapped, so just discard it. The next
2365 1.174 matt * exec remapping will cause it to be synced.
2366 1.174 matt */
2367 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2368 1.174 matt PMAPCOUNT(exec_discarded_clearbit);
2369 1.174 matt }
2370 1.174 matt #endif
2371 1.17 chris return;
2372 1.1 matt }
2373 1.1 matt
2374 1.17 chris /*
2375 1.134 thorpej * Loop over all current mappings setting/clearing as appropos
2376 1.17 chris */
2377 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2378 1.271 matt pmap_t pm = pv->pv_pmap;
2379 1.271 matt const vaddr_t va = pv->pv_va;
2380 1.271 matt const u_int oflags = pv->pv_flags;
2381 1.271 matt #ifndef ARM_MMU_EXTENDED
2382 1.185 matt /*
2383 1.185 matt * Kernel entries are unmanaged and as such not to be changed.
2384 1.185 matt */
2385 1.268 matt if (PV_IS_KENTRY_P(oflags))
2386 1.185 matt continue;
2387 1.271 matt #endif
2388 1.134 thorpej pv->pv_flags &= ~maskbits;
2389 1.48 chris
2390 1.271 matt pmap_release_page_lock(md);
2391 1.134 thorpej pmap_acquire_pmap_lock(pm);
2392 1.48 chris
2393 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pm, va);
2394 1.271 matt if (l2b == NULL) {
2395 1.271 matt pmap_release_pmap_lock(pm);
2396 1.271 matt pmap_acquire_page_lock(md);
2397 1.271 matt continue;
2398 1.271 matt }
2399 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
2400 1.1 matt
2401 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
2402 1.262 matt const pt_entry_t opte = *ptep;
2403 1.271 matt pt_entry_t npte = opte | execbits;
2404 1.271 matt
2405 1.271 matt KASSERT((opte & L2_XS_nG) == (pm == pmap_kernel() ? 0 : L2_XS_nG));
2406 1.114 thorpej
2407 1.134 thorpej NPDEBUG(PDB_BITS,
2408 1.271 matt printf( "%s: pv %p, pm %p, va 0x%08lx, flag 0x%x\n",
2409 1.271 matt __func__, pv, pm, va, oflags));
2410 1.114 thorpej
2411 1.134 thorpej if (maskbits & (PVF_WRITE|PVF_MOD)) {
2412 1.174 matt #ifdef PMAP_CACHE_VIVT
2413 1.271 matt if ((oflags & PVF_NC)) {
2414 1.286 skrll /*
2415 1.134 thorpej * Entry is not cacheable:
2416 1.134 thorpej *
2417 1.286 skrll * Don't turn caching on again if this is a
2418 1.134 thorpej * modified emulation. This would be
2419 1.134 thorpej * inconsitent with the settings created by
2420 1.134 thorpej * pmap_vac_me_harder(). Otherwise, it's safe
2421 1.134 thorpej * to re-enable cacheing.
2422 1.134 thorpej *
2423 1.134 thorpej * There's no need to call pmap_vac_me_harder()
2424 1.134 thorpej * here: all pages are losing their write
2425 1.134 thorpej * permission.
2426 1.134 thorpej */
2427 1.134 thorpej if (maskbits & PVF_WRITE) {
2428 1.134 thorpej npte |= pte_l2_s_cache_mode;
2429 1.134 thorpej pv->pv_flags &= ~PVF_NC;
2430 1.134 thorpej }
2431 1.134 thorpej } else
2432 1.214 jmcneill if (l2pte_writable_p(opte)) {
2433 1.286 skrll /*
2434 1.134 thorpej * Entry is writable/cacheable: check if pmap
2435 1.134 thorpej * is current if it is flush it, otherwise it
2436 1.134 thorpej * won't be in the cache
2437 1.134 thorpej */
2438 1.271 matt pmap_cache_wbinv_page(pm, va,
2439 1.259 matt (maskbits & PVF_REF) != 0,
2440 1.259 matt oflags|PVF_WRITE);
2441 1.134 thorpej }
2442 1.174 matt #endif
2443 1.111 thorpej
2444 1.134 thorpej /* make the pte read only */
2445 1.214 jmcneill npte = l2pte_set_readonly(npte);
2446 1.111 thorpej
2447 1.271 matt pmap_acquire_page_lock(md);
2448 1.271 matt #ifdef MULTIPROCESSOR
2449 1.271 matt pv = pmap_find_pv(md, pm, va);
2450 1.271 matt #endif
2451 1.271 matt if (pv != NULL && (maskbits & oflags & PVF_WRITE)) {
2452 1.134 thorpej /*
2453 1.134 thorpej * Keep alias accounting up to date
2454 1.134 thorpej */
2455 1.271 matt if (pm == pmap_kernel()) {
2456 1.215 uebayasi md->krw_mappings--;
2457 1.215 uebayasi md->kro_mappings++;
2458 1.174 matt } else {
2459 1.215 uebayasi md->urw_mappings--;
2460 1.215 uebayasi md->uro_mappings++;
2461 1.134 thorpej }
2462 1.174 matt #ifdef PMAP_CACHE_VIPT
2463 1.251 matt if (arm_cache_prefer_mask != 0) {
2464 1.251 matt if (md->urw_mappings + md->krw_mappings == 0) {
2465 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
2466 1.251 matt } else {
2467 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2468 1.251 matt }
2469 1.247 matt }
2470 1.271 matt #ifndef ARM_MMU_EXTENDED
2471 1.174 matt if (want_syncicache)
2472 1.174 matt need_syncicache = true;
2473 1.183 matt need_vac_me_harder = true;
2474 1.174 matt #endif
2475 1.271 matt #endif /* PMAP_CACHE_VIPT */
2476 1.134 thorpej }
2477 1.271 matt pmap_release_page_lock(md);
2478 1.134 thorpej }
2479 1.1 matt
2480 1.134 thorpej if (maskbits & PVF_REF) {
2481 1.271 matt if (true
2482 1.271 matt #ifndef ARM_MMU_EXTENDED
2483 1.271 matt && (oflags & PVF_NC) == 0
2484 1.271 matt #endif
2485 1.259 matt && (maskbits & (PVF_WRITE|PVF_MOD)) == 0
2486 1.266 matt && l2pte_valid_p(npte)) {
2487 1.183 matt #ifdef PMAP_CACHE_VIVT
2488 1.134 thorpej /*
2489 1.134 thorpej * Check npte here; we may have already
2490 1.134 thorpej * done the wbinv above, and the validity
2491 1.134 thorpej * of the PTE is the same for opte and
2492 1.134 thorpej * npte.
2493 1.134 thorpej */
2494 1.271 matt pmap_cache_wbinv_page(pm, va, true, oflags);
2495 1.183 matt #endif
2496 1.134 thorpej }
2497 1.1 matt
2498 1.134 thorpej /*
2499 1.134 thorpej * Make the PTE invalid so that we will take a
2500 1.134 thorpej * page fault the next time the mapping is
2501 1.134 thorpej * referenced.
2502 1.134 thorpej */
2503 1.134 thorpej npte &= ~L2_TYPE_MASK;
2504 1.134 thorpej npte |= L2_TYPE_INV;
2505 1.134 thorpej }
2506 1.1 matt
2507 1.134 thorpej if (npte != opte) {
2508 1.262 matt l2pte_set(ptep, npte, opte);
2509 1.134 thorpej PTE_SYNC(ptep);
2510 1.262 matt
2511 1.134 thorpej /* Flush the TLB entry if a current pmap. */
2512 1.271 matt pmap_tlb_flush_SE(pm, va, oflags);
2513 1.134 thorpej }
2514 1.1 matt
2515 1.134 thorpej pmap_release_pmap_lock(pm);
2516 1.271 matt pmap_acquire_page_lock(md);
2517 1.133 thorpej
2518 1.134 thorpej NPDEBUG(PDB_BITS,
2519 1.134 thorpej printf("pmap_clearbit: pm %p va 0x%lx opte 0x%08x npte 0x%08x\n",
2520 1.134 thorpej pm, va, opte, npte));
2521 1.134 thorpej }
2522 1.133 thorpej
2523 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
2524 1.174 matt /*
2525 1.174 matt * If we need to sync the I-cache and we haven't done it yet, do it.
2526 1.174 matt */
2527 1.262 matt if (need_syncicache) {
2528 1.271 matt pmap_release_page_lock(md);
2529 1.215 uebayasi pmap_syncicache_page(md, pa);
2530 1.271 matt pmap_acquire_page_lock(md);
2531 1.174 matt PMAPCOUNT(exec_synced_clearbit);
2532 1.174 matt }
2533 1.262 matt
2534 1.183 matt /*
2535 1.187 skrll * If we are changing this to read-only, we need to call vac_me_harder
2536 1.183 matt * so we can change all the read-only pages to cacheable. We pretend
2537 1.183 matt * this as a page deletion.
2538 1.183 matt */
2539 1.183 matt if (need_vac_me_harder) {
2540 1.215 uebayasi if (md->pvh_attrs & PVF_NC)
2541 1.215 uebayasi pmap_vac_me_harder(md, pa, NULL, 0);
2542 1.183 matt }
2543 1.271 matt #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
2544 1.1 matt }
2545 1.1 matt
2546 1.1 matt /*
2547 1.134 thorpej * pmap_clean_page()
2548 1.134 thorpej *
2549 1.134 thorpej * This is a local function used to work out the best strategy to clean
2550 1.134 thorpej * a single page referenced by its entry in the PV table. It's used by
2551 1.134 thorpej * pmap_copy_page, pmap_zero page and maybe some others later on.
2552 1.134 thorpej *
2553 1.134 thorpej * Its policy is effectively:
2554 1.134 thorpej * o If there are no mappings, we don't bother doing anything with the cache.
2555 1.134 thorpej * o If there is one mapping, we clean just that page.
2556 1.134 thorpej * o If there are multiple mappings, we clean the entire cache.
2557 1.134 thorpej *
2558 1.134 thorpej * So that some functions can be further optimised, it returns 0 if it didn't
2559 1.134 thorpej * clean the entire cache, or 1 if it did.
2560 1.134 thorpej *
2561 1.134 thorpej * XXX One bug in this routine is that if the pv_entry has a single page
2562 1.134 thorpej * mapped at 0x00000000 a whole cache clean will be performed rather than
2563 1.134 thorpej * just the 1 page. Since this should not occur in everyday use and if it does
2564 1.134 thorpej * it will just result in not the most efficient clean for the page.
2565 1.1 matt */
2566 1.174 matt #ifdef PMAP_CACHE_VIVT
2567 1.271 matt static bool
2568 1.271 matt pmap_clean_page(struct vm_page_md *md, bool is_src)
2569 1.1 matt {
2570 1.271 matt struct pv_entry *pv;
2571 1.211 he pmap_t pm_to_clean = NULL;
2572 1.271 matt bool cache_needs_cleaning = false;
2573 1.271 matt vaddr_t page_to_clean = 0;
2574 1.134 thorpej u_int flags = 0;
2575 1.17 chris
2576 1.108 thorpej /*
2577 1.134 thorpej * Since we flush the cache each time we change to a different
2578 1.134 thorpej * user vmspace, we only need to flush the page if it is in the
2579 1.134 thorpej * current pmap.
2580 1.17 chris */
2581 1.271 matt KASSERT(pmap_page_locked_p(md));
2582 1.271 matt SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2583 1.271 matt if (pmap_is_current(pv->pv_pmap)) {
2584 1.271 matt flags |= pv->pv_flags;
2585 1.108 thorpej /*
2586 1.286 skrll * The page is mapped non-cacheable in
2587 1.17 chris * this map. No need to flush the cache.
2588 1.17 chris */
2589 1.271 matt if (pv->pv_flags & PVF_NC) {
2590 1.17 chris #ifdef DIAGNOSTIC
2591 1.271 matt KASSERT(!cache_needs_cleaning);
2592 1.17 chris #endif
2593 1.17 chris break;
2594 1.271 matt } else if (is_src && (pv->pv_flags & PVF_WRITE) == 0)
2595 1.17 chris continue;
2596 1.108 thorpej if (cache_needs_cleaning) {
2597 1.17 chris page_to_clean = 0;
2598 1.17 chris break;
2599 1.134 thorpej } else {
2600 1.271 matt page_to_clean = pv->pv_va;
2601 1.271 matt pm_to_clean = pv->pv_pmap;
2602 1.134 thorpej }
2603 1.271 matt cache_needs_cleaning = true;
2604 1.17 chris }
2605 1.1 matt }
2606 1.1 matt
2607 1.108 thorpej if (page_to_clean) {
2608 1.259 matt pmap_cache_wbinv_page(pm_to_clean, page_to_clean,
2609 1.259 matt !is_src, flags | PVF_REF);
2610 1.108 thorpej } else if (cache_needs_cleaning) {
2611 1.209 uebayasi pmap_t const pm = curproc->p_vmspace->vm_map.pmap;
2612 1.209 uebayasi
2613 1.259 matt pmap_cache_wbinv_all(pm, flags);
2614 1.271 matt return true;
2615 1.1 matt }
2616 1.271 matt return false;
2617 1.1 matt }
2618 1.174 matt #endif
2619 1.174 matt
2620 1.174 matt #ifdef PMAP_CACHE_VIPT
2621 1.174 matt /*
2622 1.174 matt * Sync a page with the I-cache. Since this is a VIPT, we must pick the
2623 1.174 matt * right cache alias to make sure we flush the right stuff.
2624 1.174 matt */
2625 1.174 matt void
2626 1.215 uebayasi pmap_syncicache_page(struct vm_page_md *md, paddr_t pa)
2627 1.174 matt {
2628 1.271 matt pmap_t kpm = pmap_kernel();
2629 1.271 matt const size_t way_size = arm_pcache.icache_type == CACHE_TYPE_PIPT
2630 1.271 matt ? PAGE_SIZE
2631 1.271 matt : arm_pcache.icache_way_size;
2632 1.174 matt
2633 1.215 uebayasi NPDEBUG(PDB_EXEC, printf("pmap_syncicache_page: md=%p (attrs=%#x)\n",
2634 1.215 uebayasi md, md->pvh_attrs));
2635 1.174 matt /*
2636 1.174 matt * No need to clean the page if it's non-cached.
2637 1.174 matt */
2638 1.271 matt #ifndef ARM_MMU_EXTENDED
2639 1.215 uebayasi if (md->pvh_attrs & PVF_NC)
2640 1.174 matt return;
2641 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & PVF_COLORED);
2642 1.271 matt #endif
2643 1.271 matt
2644 1.284 matt pt_entry_t * const ptep = cpu_cdst_pte(0);
2645 1.284 matt const vaddr_t dstp = cpu_cdstp(0);
2646 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
2647 1.284 matt if (way_size <= PAGE_SIZE) {
2648 1.284 matt bool ok = false;
2649 1.284 matt vaddr_t vdstp = pmap_direct_mapped_phys(pa, &ok, dstp);
2650 1.284 matt if (ok) {
2651 1.284 matt cpu_icache_sync_range(vdstp, way_size);
2652 1.284 matt return;
2653 1.284 matt }
2654 1.271 matt }
2655 1.271 matt #endif
2656 1.174 matt
2657 1.174 matt /*
2658 1.271 matt * We don't worry about the color of the exec page, we map the
2659 1.271 matt * same page to pages in the way and then do the icache_sync on
2660 1.271 matt * the entire way making sure we are cleaned.
2661 1.174 matt */
2662 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa | pte_l2_s_cache_mode
2663 1.271 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE);
2664 1.271 matt
2665 1.271 matt for (size_t i = 0, j = 0; i < way_size;
2666 1.271 matt i += PAGE_SIZE, j += PAGE_SIZE / L2_S_SIZE) {
2667 1.271 matt pmap_tlb_flush_SE(kpm, dstp + i, PVF_REF | PVF_EXEC);
2668 1.271 matt /*
2669 1.271 matt * Set up a PTE with to flush these cache lines.
2670 1.271 matt */
2671 1.271 matt l2pte_set(ptep + j, npte, 0);
2672 1.271 matt }
2673 1.271 matt PTE_SYNC_RANGE(ptep, way_size / L2_S_SIZE);
2674 1.174 matt
2675 1.174 matt /*
2676 1.174 matt * Flush it.
2677 1.174 matt */
2678 1.271 matt cpu_icache_sync_range(dstp, way_size);
2679 1.271 matt
2680 1.271 matt for (size_t i = 0, j = 0; i < way_size;
2681 1.271 matt i += PAGE_SIZE, j += PAGE_SIZE / L2_S_SIZE) {
2682 1.271 matt /*
2683 1.271 matt * Unmap the page(s).
2684 1.271 matt */
2685 1.271 matt l2pte_reset(ptep + j);
2686 1.271 matt pmap_tlb_flush_SE(kpm, dstp + i, PVF_REF | PVF_EXEC);
2687 1.271 matt }
2688 1.271 matt PTE_SYNC_RANGE(ptep, way_size / L2_S_SIZE);
2689 1.174 matt
2690 1.215 uebayasi md->pvh_attrs |= PVF_EXEC;
2691 1.174 matt PMAPCOUNT(exec_synced);
2692 1.174 matt }
2693 1.174 matt
2694 1.271 matt #ifndef ARM_MMU_EXTENDED
2695 1.174 matt void
2696 1.215 uebayasi pmap_flush_page(struct vm_page_md *md, paddr_t pa, enum pmap_flush_op flush)
2697 1.174 matt {
2698 1.194 matt vsize_t va_offset, end_va;
2699 1.254 matt bool wbinv_p;
2700 1.174 matt
2701 1.194 matt if (arm_cache_prefer_mask == 0)
2702 1.194 matt return;
2703 1.174 matt
2704 1.194 matt switch (flush) {
2705 1.194 matt case PMAP_FLUSH_PRIMARY:
2706 1.215 uebayasi if (md->pvh_attrs & PVF_MULTCLR) {
2707 1.194 matt va_offset = 0;
2708 1.194 matt end_va = arm_cache_prefer_mask;
2709 1.215 uebayasi md->pvh_attrs &= ~PVF_MULTCLR;
2710 1.194 matt PMAPCOUNT(vac_flush_lots);
2711 1.194 matt } else {
2712 1.215 uebayasi va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2713 1.194 matt end_va = va_offset;
2714 1.194 matt PMAPCOUNT(vac_flush_one);
2715 1.194 matt }
2716 1.194 matt /*
2717 1.194 matt * Mark that the page is no longer dirty.
2718 1.194 matt */
2719 1.215 uebayasi md->pvh_attrs &= ~PVF_DIRTY;
2720 1.254 matt wbinv_p = true;
2721 1.194 matt break;
2722 1.194 matt case PMAP_FLUSH_SECONDARY:
2723 1.194 matt va_offset = 0;
2724 1.194 matt end_va = arm_cache_prefer_mask;
2725 1.254 matt wbinv_p = true;
2726 1.215 uebayasi md->pvh_attrs &= ~PVF_MULTCLR;
2727 1.194 matt PMAPCOUNT(vac_flush_lots);
2728 1.194 matt break;
2729 1.194 matt case PMAP_CLEAN_PRIMARY:
2730 1.215 uebayasi va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2731 1.194 matt end_va = va_offset;
2732 1.254 matt wbinv_p = false;
2733 1.185 matt /*
2734 1.185 matt * Mark that the page is no longer dirty.
2735 1.185 matt */
2736 1.215 uebayasi if ((md->pvh_attrs & PVF_DMOD) == 0)
2737 1.215 uebayasi md->pvh_attrs &= ~PVF_DIRTY;
2738 1.194 matt PMAPCOUNT(vac_clean_one);
2739 1.194 matt break;
2740 1.194 matt default:
2741 1.194 matt return;
2742 1.185 matt }
2743 1.174 matt
2744 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_NC));
2745 1.194 matt
2746 1.215 uebayasi NPDEBUG(PDB_VAC, printf("pmap_flush_page: md=%p (attrs=%#x)\n",
2747 1.215 uebayasi md, md->pvh_attrs));
2748 1.194 matt
2749 1.254 matt const size_t scache_line_size = arm_scache.dcache_line_size;
2750 1.254 matt
2751 1.194 matt for (; va_offset <= end_va; va_offset += PAGE_SIZE) {
2752 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
2753 1.271 matt const vaddr_t dstp = cpu_cdstp(va_offset);
2754 1.262 matt const pt_entry_t opte = *ptep;
2755 1.194 matt
2756 1.194 matt if (flush == PMAP_FLUSH_SECONDARY
2757 1.215 uebayasi && va_offset == (md->pvh_attrs & arm_cache_prefer_mask))
2758 1.194 matt continue;
2759 1.194 matt
2760 1.271 matt pmap_tlb_flush_SE(pmap_kernel(), dstp, PVF_REF | PVF_EXEC);
2761 1.194 matt /*
2762 1.194 matt * Set up a PTE with the right coloring to flush
2763 1.194 matt * existing cache entries.
2764 1.194 matt */
2765 1.262 matt const pt_entry_t npte = L2_S_PROTO
2766 1.215 uebayasi | pa
2767 1.194 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
2768 1.194 matt | pte_l2_s_cache_mode;
2769 1.262 matt l2pte_set(ptep, npte, opte);
2770 1.194 matt PTE_SYNC(ptep);
2771 1.194 matt
2772 1.194 matt /*
2773 1.262 matt * Flush it. Make sure to flush secondary cache too since
2774 1.262 matt * bus_dma will ignore uncached pages.
2775 1.194 matt */
2776 1.254 matt if (scache_line_size != 0) {
2777 1.286 skrll cpu_dcache_wb_range(dstp, PAGE_SIZE);
2778 1.254 matt if (wbinv_p) {
2779 1.286 skrll cpu_sdcache_wbinv_range(dstp, pa, PAGE_SIZE);
2780 1.271 matt cpu_dcache_inv_range(dstp, PAGE_SIZE);
2781 1.254 matt } else {
2782 1.271 matt cpu_sdcache_wb_range(dstp, pa, PAGE_SIZE);
2783 1.254 matt }
2784 1.254 matt } else {
2785 1.254 matt if (wbinv_p) {
2786 1.271 matt cpu_dcache_wbinv_range(dstp, PAGE_SIZE);
2787 1.254 matt } else {
2788 1.271 matt cpu_dcache_wb_range(dstp, PAGE_SIZE);
2789 1.254 matt }
2790 1.254 matt }
2791 1.194 matt
2792 1.194 matt /*
2793 1.194 matt * Restore the page table entry since we might have interrupted
2794 1.194 matt * pmap_zero_page or pmap_copy_page which was already using
2795 1.194 matt * this pte.
2796 1.194 matt */
2797 1.271 matt if (opte) {
2798 1.271 matt l2pte_set(ptep, opte, npte);
2799 1.271 matt } else {
2800 1.271 matt l2pte_reset(ptep);
2801 1.271 matt }
2802 1.194 matt PTE_SYNC(ptep);
2803 1.271 matt pmap_tlb_flush_SE(pmap_kernel(), dstp, PVF_REF | PVF_EXEC);
2804 1.194 matt }
2805 1.174 matt }
2806 1.271 matt #endif /* ARM_MMU_EXTENDED */
2807 1.174 matt #endif /* PMAP_CACHE_VIPT */
2808 1.1 matt
2809 1.1 matt /*
2810 1.134 thorpej * Routine: pmap_page_remove
2811 1.134 thorpej * Function:
2812 1.134 thorpej * Removes this physical page from
2813 1.134 thorpej * all physical maps in which it resides.
2814 1.134 thorpej * Reflects back modify bits to the pager.
2815 1.1 matt */
2816 1.134 thorpej static void
2817 1.215 uebayasi pmap_page_remove(struct vm_page_md *md, paddr_t pa)
2818 1.1 matt {
2819 1.134 thorpej struct l2_bucket *l2b;
2820 1.271 matt struct pv_entry *pv;
2821 1.208 uebayasi pt_entry_t *ptep;
2822 1.271 matt #ifndef ARM_MMU_EXTENDED
2823 1.271 matt bool flush = false;
2824 1.271 matt #endif
2825 1.271 matt u_int flags = 0;
2826 1.134 thorpej
2827 1.134 thorpej NPDEBUG(PDB_FOLLOW,
2828 1.217 uebayasi printf("pmap_page_remove: md %p (0x%08lx)\n", md,
2829 1.215 uebayasi pa));
2830 1.71 thorpej
2831 1.271 matt struct pv_entry **pvp = &SLIST_FIRST(&md->pvh_list);
2832 1.271 matt pmap_acquire_page_lock(md);
2833 1.271 matt if (*pvp == NULL) {
2834 1.174 matt #ifdef PMAP_CACHE_VIPT
2835 1.174 matt /*
2836 1.174 matt * We *know* the page contents are about to be replaced.
2837 1.174 matt * Discard the exec contents
2838 1.174 matt */
2839 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs))
2840 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2841 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2842 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2843 1.174 matt #endif
2844 1.271 matt pmap_release_page_lock(md);
2845 1.134 thorpej return;
2846 1.134 thorpej }
2847 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
2848 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || pmap_is_page_colored_p(md));
2849 1.174 matt #endif
2850 1.79 thorpej
2851 1.1 matt /*
2852 1.134 thorpej * Clear alias counts
2853 1.1 matt */
2854 1.182 matt #ifdef PMAP_CACHE_VIVT
2855 1.215 uebayasi md->k_mappings = 0;
2856 1.182 matt #endif
2857 1.215 uebayasi md->urw_mappings = md->uro_mappings = 0;
2858 1.134 thorpej
2859 1.174 matt #ifdef PMAP_CACHE_VIVT
2860 1.271 matt pmap_clean_page(md, false);
2861 1.174 matt #endif
2862 1.134 thorpej
2863 1.271 matt while ((pv = *pvp) != NULL) {
2864 1.271 matt pmap_t pm = pv->pv_pmap;
2865 1.271 matt #ifndef ARM_MMU_EXTENDED
2866 1.209 uebayasi if (flush == false && pmap_is_current(pm))
2867 1.160 thorpej flush = true;
2868 1.271 matt #endif
2869 1.134 thorpej
2870 1.182 matt if (pm == pmap_kernel()) {
2871 1.182 matt #ifdef PMAP_CACHE_VIPT
2872 1.182 matt /*
2873 1.182 matt * If this was unmanaged mapping, it must be preserved.
2874 1.182 matt * Move it back on the list and advance the end-of-list
2875 1.182 matt * pointer.
2876 1.182 matt */
2877 1.268 matt if (PV_IS_KENTRY_P(pv->pv_flags)) {
2878 1.182 matt *pvp = pv;
2879 1.183 matt pvp = &SLIST_NEXT(pv, pv_link);
2880 1.182 matt continue;
2881 1.182 matt }
2882 1.182 matt if (pv->pv_flags & PVF_WRITE)
2883 1.215 uebayasi md->krw_mappings--;
2884 1.182 matt else
2885 1.215 uebayasi md->kro_mappings--;
2886 1.182 matt #endif
2887 1.174 matt PMAPCOUNT(kernel_unmappings);
2888 1.182 matt }
2889 1.271 matt *pvp = SLIST_NEXT(pv, pv_link); /* remove from list */
2890 1.174 matt PMAPCOUNT(unmappings);
2891 1.174 matt
2892 1.271 matt pmap_release_page_lock(md);
2893 1.134 thorpej pmap_acquire_pmap_lock(pm);
2894 1.134 thorpej
2895 1.271 matt #ifdef ARM_MMU_EXTENDED
2896 1.271 matt pmap_tlb_invalidate_addr(pm, pv->pv_va);
2897 1.271 matt #endif
2898 1.271 matt
2899 1.134 thorpej l2b = pmap_get_l2_bucket(pm, pv->pv_va);
2900 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", pv->pv_va);
2901 1.134 thorpej
2902 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2903 1.134 thorpej
2904 1.134 thorpej /*
2905 1.134 thorpej * Update statistics
2906 1.134 thorpej */
2907 1.134 thorpej --pm->pm_stats.resident_count;
2908 1.134 thorpej
2909 1.134 thorpej /* Wired bit */
2910 1.134 thorpej if (pv->pv_flags & PVF_WIRED)
2911 1.134 thorpej --pm->pm_stats.wired_count;
2912 1.88 thorpej
2913 1.134 thorpej flags |= pv->pv_flags;
2914 1.88 thorpej
2915 1.134 thorpej /*
2916 1.134 thorpej * Invalidate the PTEs.
2917 1.134 thorpej */
2918 1.262 matt l2pte_reset(ptep);
2919 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
2920 1.290 skrll pmap_free_l2_bucket(pm, l2b, PAGE_SIZE / L2_S_SIZE);
2921 1.271 matt pmap_release_pmap_lock(pm);
2922 1.88 thorpej
2923 1.134 thorpej pool_put(&pmap_pv_pool, pv);
2924 1.271 matt pmap_acquire_page_lock(md);
2925 1.271 matt #ifdef MULTIPROCESSOR
2926 1.182 matt /*
2927 1.271 matt * Restart of the beginning of the list.
2928 1.182 matt */
2929 1.271 matt pvp = &SLIST_FIRST(&md->pvh_list);
2930 1.271 matt #endif
2931 1.271 matt }
2932 1.271 matt /*
2933 1.271 matt * if we reach the end of the list and there are still mappings, they
2934 1.271 matt * might be able to be cached now. And they must be kernel mappings.
2935 1.271 matt */
2936 1.271 matt if (!SLIST_EMPTY(&md->pvh_list)) {
2937 1.271 matt pmap_vac_me_harder(md, pa, pmap_kernel(), 0);
2938 1.134 thorpej }
2939 1.271 matt
2940 1.174 matt #ifdef PMAP_CACHE_VIPT
2941 1.174 matt /*
2942 1.182 matt * Its EXEC cache is now gone.
2943 1.174 matt */
2944 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs))
2945 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2946 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2947 1.215 uebayasi KASSERT(md->urw_mappings == 0);
2948 1.215 uebayasi KASSERT(md->uro_mappings == 0);
2949 1.271 matt #ifndef ARM_MMU_EXTENDED
2950 1.251 matt if (arm_cache_prefer_mask != 0) {
2951 1.251 matt if (md->krw_mappings == 0)
2952 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
2953 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2954 1.251 matt }
2955 1.271 matt #endif /* ARM_MMU_EXTENDED */
2956 1.271 matt #endif /* PMAP_CACHE_VIPT */
2957 1.271 matt pmap_release_page_lock(md);
2958 1.88 thorpej
2959 1.271 matt #ifndef ARM_MMU_EXTENDED
2960 1.134 thorpej if (flush) {
2961 1.152 scw /*
2962 1.212 skrll * Note: We can't use pmap_tlb_flush{I,D}() here since that
2963 1.152 scw * would need a subsequent call to pmap_update() to ensure
2964 1.152 scw * curpm->pm_cstate.cs_all is reset. Our callers are not
2965 1.152 scw * required to do that (see pmap(9)), so we can't modify
2966 1.152 scw * the current pmap's state.
2967 1.152 scw */
2968 1.134 thorpej if (PV_BEEN_EXECD(flags))
2969 1.152 scw cpu_tlb_flushID();
2970 1.134 thorpej else
2971 1.152 scw cpu_tlb_flushD();
2972 1.134 thorpej }
2973 1.88 thorpej cpu_cpwait();
2974 1.271 matt #endif /* ARM_MMU_EXTENDED */
2975 1.88 thorpej }
2976 1.1 matt
2977 1.134 thorpej /*
2978 1.134 thorpej * pmap_t pmap_create(void)
2979 1.286 skrll *
2980 1.134 thorpej * Create a new pmap structure from scratch.
2981 1.17 chris */
2982 1.134 thorpej pmap_t
2983 1.134 thorpej pmap_create(void)
2984 1.17 chris {
2985 1.134 thorpej pmap_t pm;
2986 1.134 thorpej
2987 1.168 ad pm = pool_cache_get(&pmap_cache, PR_WAITOK);
2988 1.79 thorpej
2989 1.222 rmind mutex_init(&pm->pm_obj_lock, MUTEX_DEFAULT, IPL_NONE);
2990 1.222 rmind uvm_obj_init(&pm->pm_obj, NULL, false, 1);
2991 1.222 rmind uvm_obj_setlock(&pm->pm_obj, &pm->pm_obj_lock);
2992 1.222 rmind
2993 1.134 thorpej pm->pm_stats.wired_count = 0;
2994 1.134 thorpej pm->pm_stats.resident_count = 1;
2995 1.271 matt #ifdef ARM_MMU_EXTENDED
2996 1.271 matt #ifdef MULTIPROCESSOR
2997 1.271 matt kcpuset_create(&pm->pm_active, true);
2998 1.271 matt kcpuset_create(&pm->pm_onproc, true);
2999 1.271 matt #endif
3000 1.271 matt #else
3001 1.134 thorpej pm->pm_cstate.cs_all = 0;
3002 1.271 matt #endif
3003 1.134 thorpej pmap_alloc_l1(pm);
3004 1.79 thorpej
3005 1.17 chris /*
3006 1.134 thorpej * Note: The pool cache ensures that the pm_l2[] array is already
3007 1.134 thorpej * initialised to zero.
3008 1.17 chris */
3009 1.32 thorpej
3010 1.134 thorpej pmap_pinit(pm);
3011 1.134 thorpej
3012 1.134 thorpej LIST_INSERT_HEAD(&pmap_pmaps, pm, pm_list);
3013 1.17 chris
3014 1.134 thorpej return (pm);
3015 1.17 chris }
3016 1.134 thorpej
3017 1.220 macallan u_int
3018 1.220 macallan arm32_mmap_flags(paddr_t pa)
3019 1.220 macallan {
3020 1.220 macallan /*
3021 1.220 macallan * the upper 8 bits in pmap_enter()'s flags are reserved for MD stuff
3022 1.220 macallan * and we're using the upper bits in page numbers to pass flags around
3023 1.220 macallan * so we might as well use the same bits
3024 1.220 macallan */
3025 1.220 macallan return (u_int)pa & PMAP_MD_MASK;
3026 1.220 macallan }
3027 1.1 matt /*
3028 1.198 cegger * int pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot,
3029 1.198 cegger * u_int flags)
3030 1.286 skrll *
3031 1.134 thorpej * Insert the given physical page (p) at
3032 1.134 thorpej * the specified virtual address (v) in the
3033 1.134 thorpej * target physical map with the protection requested.
3034 1.1 matt *
3035 1.134 thorpej * NB: This is the only routine which MAY NOT lazy-evaluate
3036 1.134 thorpej * or lose information. That is, this routine must actually
3037 1.134 thorpej * insert this page into the given map NOW.
3038 1.1 matt */
3039 1.134 thorpej int
3040 1.198 cegger pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
3041 1.1 matt {
3042 1.134 thorpej struct l2_bucket *l2b;
3043 1.134 thorpej struct vm_page *pg, *opg;
3044 1.134 thorpej u_int nflags;
3045 1.134 thorpej u_int oflags;
3046 1.271 matt const bool kpm_p = (pm == pmap_kernel());
3047 1.257 matt #ifdef ARM_HAS_VBAR
3048 1.257 matt const bool vector_page_p = false;
3049 1.257 matt #else
3050 1.257 matt const bool vector_page_p = (va == vector_page);
3051 1.257 matt #endif
3052 1.71 thorpej
3053 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
3054 1.271 matt
3055 1.289 skrll UVMHIST_LOG(maphist, " (pm %p va %#x pa %#x prot %#x",
3056 1.271 matt pm, va, pa, prot);
3057 1.271 matt UVMHIST_LOG(maphist, " flag %#x", flags, 0, 0, 0);
3058 1.71 thorpej
3059 1.134 thorpej KDASSERT((flags & PMAP_WIRED) == 0 || (flags & VM_PROT_ALL) != 0);
3060 1.134 thorpej KDASSERT(((va | pa) & PGOFSET) == 0);
3061 1.79 thorpej
3062 1.71 thorpej /*
3063 1.134 thorpej * Get a pointer to the page. Later on in this function, we
3064 1.134 thorpej * test for a managed page by checking pg != NULL.
3065 1.71 thorpej */
3066 1.134 thorpej pg = pmap_initialized ? PHYS_TO_VM_PAGE(pa) : NULL;
3067 1.134 thorpej
3068 1.134 thorpej nflags = 0;
3069 1.134 thorpej if (prot & VM_PROT_WRITE)
3070 1.134 thorpej nflags |= PVF_WRITE;
3071 1.134 thorpej if (prot & VM_PROT_EXECUTE)
3072 1.134 thorpej nflags |= PVF_EXEC;
3073 1.134 thorpej if (flags & PMAP_WIRED)
3074 1.134 thorpej nflags |= PVF_WIRED;
3075 1.134 thorpej
3076 1.134 thorpej pmap_acquire_pmap_lock(pm);
3077 1.1 matt
3078 1.1 matt /*
3079 1.134 thorpej * Fetch the L2 bucket which maps this page, allocating one if
3080 1.134 thorpej * necessary for user pmaps.
3081 1.1 matt */
3082 1.271 matt if (kpm_p) {
3083 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
3084 1.271 matt } else {
3085 1.134 thorpej l2b = pmap_alloc_l2_bucket(pm, va);
3086 1.271 matt }
3087 1.134 thorpej if (l2b == NULL) {
3088 1.134 thorpej if (flags & PMAP_CANFAIL) {
3089 1.134 thorpej pmap_release_pmap_lock(pm);
3090 1.134 thorpej return (ENOMEM);
3091 1.134 thorpej }
3092 1.134 thorpej panic("pmap_enter: failed to allocate L2 bucket");
3093 1.134 thorpej }
3094 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(va)];
3095 1.262 matt const pt_entry_t opte = *ptep;
3096 1.262 matt pt_entry_t npte = pa;
3097 1.134 thorpej oflags = 0;
3098 1.88 thorpej
3099 1.134 thorpej if (opte) {
3100 1.134 thorpej /*
3101 1.134 thorpej * There is already a mapping at this address.
3102 1.134 thorpej * If the physical address is different, lookup the
3103 1.134 thorpej * vm_page.
3104 1.134 thorpej */
3105 1.134 thorpej if (l2pte_pa(opte) != pa)
3106 1.134 thorpej opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3107 1.134 thorpej else
3108 1.134 thorpej opg = pg;
3109 1.134 thorpej } else
3110 1.134 thorpej opg = NULL;
3111 1.88 thorpej
3112 1.134 thorpej if (pg) {
3113 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3114 1.215 uebayasi
3115 1.134 thorpej /*
3116 1.134 thorpej * This is to be a managed mapping.
3117 1.134 thorpej */
3118 1.271 matt pmap_acquire_page_lock(md);
3119 1.251 matt if ((flags & VM_PROT_ALL) || (md->pvh_attrs & PVF_REF)) {
3120 1.134 thorpej /*
3121 1.134 thorpej * - The access type indicates that we don't need
3122 1.134 thorpej * to do referenced emulation.
3123 1.134 thorpej * OR
3124 1.134 thorpej * - The physical page has already been referenced
3125 1.134 thorpej * so no need to re-do referenced emulation here.
3126 1.134 thorpej */
3127 1.214 jmcneill npte |= l2pte_set_readonly(L2_S_PROTO);
3128 1.88 thorpej
3129 1.134 thorpej nflags |= PVF_REF;
3130 1.88 thorpej
3131 1.134 thorpej if ((prot & VM_PROT_WRITE) != 0 &&
3132 1.134 thorpej ((flags & VM_PROT_WRITE) != 0 ||
3133 1.215 uebayasi (md->pvh_attrs & PVF_MOD) != 0)) {
3134 1.134 thorpej /*
3135 1.134 thorpej * This is a writable mapping, and the
3136 1.134 thorpej * page's mod state indicates it has
3137 1.134 thorpej * already been modified. Make it
3138 1.134 thorpej * writable from the outset.
3139 1.134 thorpej */
3140 1.214 jmcneill npte = l2pte_set_writable(npte);
3141 1.134 thorpej nflags |= PVF_MOD;
3142 1.134 thorpej }
3143 1.271 matt
3144 1.271 matt #ifdef ARM_MMU_EXTENDED
3145 1.286 skrll /*
3146 1.271 matt * If the page has been cleaned, then the pvh_attrs
3147 1.271 matt * will have PVF_EXEC set, so mark it execute so we
3148 1.271 matt * don't get an access fault when trying to execute
3149 1.271 matt * from it.
3150 1.271 matt */
3151 1.271 matt if (md->pvh_attrs & nflags & PVF_EXEC) {
3152 1.271 matt npte &= ~L2_XS_XN;
3153 1.271 matt }
3154 1.271 matt #endif
3155 1.134 thorpej } else {
3156 1.134 thorpej /*
3157 1.134 thorpej * Need to do page referenced emulation.
3158 1.134 thorpej */
3159 1.134 thorpej npte |= L2_TYPE_INV;
3160 1.134 thorpej }
3161 1.88 thorpej
3162 1.252 macallan if (flags & ARM32_MMAP_WRITECOMBINE) {
3163 1.252 macallan npte |= pte_l2_s_wc_mode;
3164 1.252 macallan } else
3165 1.252 macallan npte |= pte_l2_s_cache_mode;
3166 1.1 matt
3167 1.134 thorpej if (pg == opg) {
3168 1.134 thorpej /*
3169 1.134 thorpej * We're changing the attrs of an existing mapping.
3170 1.134 thorpej */
3171 1.215 uebayasi oflags = pmap_modify_pv(md, pa, pm, va,
3172 1.134 thorpej PVF_WRITE | PVF_EXEC | PVF_WIRED |
3173 1.134 thorpej PVF_MOD | PVF_REF, nflags);
3174 1.1 matt
3175 1.174 matt #ifdef PMAP_CACHE_VIVT
3176 1.134 thorpej /*
3177 1.134 thorpej * We may need to flush the cache if we're
3178 1.134 thorpej * doing rw-ro...
3179 1.134 thorpej */
3180 1.134 thorpej if (pm->pm_cstate.cs_cache_d &&
3181 1.134 thorpej (oflags & PVF_NC) == 0 &&
3182 1.214 jmcneill l2pte_writable_p(opte) &&
3183 1.134 thorpej (prot & VM_PROT_WRITE) == 0)
3184 1.134 thorpej cpu_dcache_wb_range(va, PAGE_SIZE);
3185 1.174 matt #endif
3186 1.134 thorpej } else {
3187 1.271 matt struct pv_entry *pv;
3188 1.134 thorpej /*
3189 1.134 thorpej * New mapping, or changing the backing page
3190 1.134 thorpej * of an existing mapping.
3191 1.134 thorpej */
3192 1.134 thorpej if (opg) {
3193 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3194 1.215 uebayasi paddr_t opa = VM_PAGE_TO_PHYS(opg);
3195 1.215 uebayasi
3196 1.134 thorpej /*
3197 1.134 thorpej * Replacing an existing mapping with a new one.
3198 1.134 thorpej * It is part of our managed memory so we
3199 1.134 thorpej * must remove it from the PV list
3200 1.134 thorpej */
3201 1.215 uebayasi pv = pmap_remove_pv(omd, opa, pm, va);
3202 1.215 uebayasi pmap_vac_me_harder(omd, opa, pm, 0);
3203 1.205 uebayasi oflags = pv->pv_flags;
3204 1.1 matt
3205 1.174 matt #ifdef PMAP_CACHE_VIVT
3206 1.134 thorpej /*
3207 1.134 thorpej * If the old mapping was valid (ref/mod
3208 1.134 thorpej * emulation creates 'invalid' mappings
3209 1.134 thorpej * initially) then make sure to frob
3210 1.134 thorpej * the cache.
3211 1.134 thorpej */
3212 1.266 matt if (!(oflags & PVF_NC) && l2pte_valid_p(opte)) {
3213 1.259 matt pmap_cache_wbinv_page(pm, va, true,
3214 1.259 matt oflags);
3215 1.134 thorpej }
3216 1.174 matt #endif
3217 1.277 matt } else {
3218 1.277 matt pmap_release_page_lock(md);
3219 1.277 matt pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
3220 1.277 matt if (pv == NULL) {
3221 1.277 matt pmap_release_pmap_lock(pm);
3222 1.277 matt if ((flags & PMAP_CANFAIL) == 0)
3223 1.277 matt panic("pmap_enter: "
3224 1.277 matt "no pv entries");
3225 1.277 matt
3226 1.291 skrll pmap_free_l2_bucket(pm, l2b, 0);
3227 1.277 matt UVMHIST_LOG(maphist, " <-- done (ENOMEM)",
3228 1.277 matt 0, 0, 0, 0);
3229 1.277 matt return (ENOMEM);
3230 1.277 matt }
3231 1.277 matt pmap_acquire_page_lock(md);
3232 1.134 thorpej }
3233 1.25 rearnsha
3234 1.215 uebayasi pmap_enter_pv(md, pa, pv, pm, va, nflags);
3235 1.25 rearnsha }
3236 1.271 matt pmap_release_page_lock(md);
3237 1.134 thorpej } else {
3238 1.134 thorpej /*
3239 1.134 thorpej * We're mapping an unmanaged page.
3240 1.134 thorpej * These are always readable, and possibly writable, from
3241 1.134 thorpej * the get go as we don't need to track ref/mod status.
3242 1.134 thorpej */
3243 1.214 jmcneill npte |= l2pte_set_readonly(L2_S_PROTO);
3244 1.134 thorpej if (prot & VM_PROT_WRITE)
3245 1.214 jmcneill npte = l2pte_set_writable(npte);
3246 1.25 rearnsha
3247 1.134 thorpej /*
3248 1.134 thorpej * Make sure the vector table is mapped cacheable
3249 1.134 thorpej */
3250 1.271 matt if ((vector_page_p && !kpm_p)
3251 1.257 matt || (flags & ARM32_MMAP_CACHEABLE)) {
3252 1.134 thorpej npte |= pte_l2_s_cache_mode;
3253 1.271 matt #ifdef ARM_MMU_EXTENDED
3254 1.271 matt npte &= ~L2_XS_XN; /* and executable */
3255 1.271 matt #endif
3256 1.220 macallan } else if (flags & ARM32_MMAP_WRITECOMBINE) {
3257 1.220 macallan npte |= pte_l2_s_wc_mode;
3258 1.220 macallan }
3259 1.134 thorpej if (opg) {
3260 1.134 thorpej /*
3261 1.134 thorpej * Looks like there's an existing 'managed' mapping
3262 1.134 thorpej * at this address.
3263 1.25 rearnsha */
3264 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3265 1.215 uebayasi paddr_t opa = VM_PAGE_TO_PHYS(opg);
3266 1.215 uebayasi
3267 1.271 matt pmap_acquire_page_lock(omd);
3268 1.271 matt struct pv_entry *pv = pmap_remove_pv(omd, opa, pm, va);
3269 1.215 uebayasi pmap_vac_me_harder(omd, opa, pm, 0);
3270 1.205 uebayasi oflags = pv->pv_flags;
3271 1.271 matt pmap_release_page_lock(omd);
3272 1.134 thorpej
3273 1.174 matt #ifdef PMAP_CACHE_VIVT
3274 1.266 matt if (!(oflags & PVF_NC) && l2pte_valid_p(opte)) {
3275 1.259 matt pmap_cache_wbinv_page(pm, va, true, oflags);
3276 1.134 thorpej }
3277 1.174 matt #endif
3278 1.205 uebayasi pool_put(&pmap_pv_pool, pv);
3279 1.25 rearnsha }
3280 1.25 rearnsha }
3281 1.25 rearnsha
3282 1.134 thorpej /*
3283 1.134 thorpej * Make sure userland mappings get the right permissions
3284 1.134 thorpej */
3285 1.271 matt if (!vector_page_p && !kpm_p) {
3286 1.134 thorpej npte |= L2_S_PROT_U;
3287 1.271 matt #ifdef ARM_MMU_EXTENDED
3288 1.271 matt npte |= L2_XS_nG; /* user pages are not global */
3289 1.271 matt #endif
3290 1.257 matt }
3291 1.25 rearnsha
3292 1.134 thorpej /*
3293 1.134 thorpej * Keep the stats up to date
3294 1.134 thorpej */
3295 1.134 thorpej if (opte == 0) {
3296 1.271 matt l2b->l2b_occupancy += PAGE_SIZE / L2_S_SIZE;
3297 1.134 thorpej pm->pm_stats.resident_count++;
3298 1.286 skrll }
3299 1.1 matt
3300 1.271 matt UVMHIST_LOG(maphist, " opte %#x npte %#x", opte, npte, 0, 0);
3301 1.1 matt
3302 1.274 matt #if defined(ARM_MMU_EXTENDED)
3303 1.274 matt /*
3304 1.274 matt * If exec protection was requested but the page hasn't been synced,
3305 1.274 matt * sync it now and allow execution from it.
3306 1.274 matt */
3307 1.274 matt if ((nflags & PVF_EXEC) && (npte & L2_XS_XN)) {
3308 1.274 matt struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3309 1.274 matt npte &= ~L2_XS_XN;
3310 1.274 matt pmap_syncicache_page(md, pa);
3311 1.274 matt PMAPCOUNT(exec_synced_map);
3312 1.274 matt }
3313 1.274 matt #endif
3314 1.1 matt /*
3315 1.134 thorpej * If this is just a wiring change, the two PTEs will be
3316 1.134 thorpej * identical, so there's no need to update the page table.
3317 1.1 matt */
3318 1.134 thorpej if (npte != opte) {
3319 1.1 matt
3320 1.262 matt l2pte_set(ptep, npte, opte);
3321 1.237 matt PTE_SYNC(ptep);
3322 1.271 matt #ifndef ARM_MMU_EXTENDED
3323 1.271 matt bool is_cached = pmap_is_cached(pm);
3324 1.134 thorpej if (is_cached) {
3325 1.134 thorpej /*
3326 1.134 thorpej * We only need to frob the cache/tlb if this pmap
3327 1.134 thorpej * is current
3328 1.134 thorpej */
3329 1.266 matt if (!vector_page_p && l2pte_valid_p(npte)) {
3330 1.25 rearnsha /*
3331 1.134 thorpej * This mapping is likely to be accessed as
3332 1.134 thorpej * soon as we return to userland. Fix up the
3333 1.134 thorpej * L1 entry to avoid taking another
3334 1.134 thorpej * page/domain fault.
3335 1.25 rearnsha */
3336 1.271 matt pd_entry_t *pdep = pmap_l1_kva(pm)
3337 1.271 matt + l1pte_index(va);
3338 1.271 matt pd_entry_t pde = L1_C_PROTO | l2b->l2b_pa
3339 1.271 matt | L1_C_DOM(pmap_domain(pm));
3340 1.271 matt if (*pdep != pde) {
3341 1.271 matt l1pte_setone(pdep, pde);
3342 1.271 matt PTE_SYNC(pdep);
3343 1.12 chris }
3344 1.1 matt }
3345 1.1 matt }
3346 1.271 matt #endif /* !ARMM_MMU_EXTENDED */
3347 1.134 thorpej
3348 1.259 matt pmap_tlb_flush_SE(pm, va, oflags);
3349 1.134 thorpej
3350 1.271 matt #ifndef ARM_MMU_EXTENDED
3351 1.271 matt UVMHIST_LOG(maphist, " is_cached %d cs 0x%08x\n",
3352 1.271 matt is_cached, pm->pm_cstate.cs_all, 0, 0);
3353 1.134 thorpej
3354 1.134 thorpej if (pg != NULL) {
3355 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3356 1.215 uebayasi
3357 1.271 matt pmap_acquire_page_lock(md);
3358 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, va);
3359 1.271 matt pmap_release_page_lock(md);
3360 1.1 matt }
3361 1.274 matt #endif
3362 1.1 matt }
3363 1.185 matt #if defined(PMAP_CACHE_VIPT) && defined(DIAGNOSTIC)
3364 1.188 matt if (pg) {
3365 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3366 1.215 uebayasi
3367 1.271 matt pmap_acquire_page_lock(md);
3368 1.271 matt #ifndef ARM_MMU_EXTENDED
3369 1.271 matt KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
3370 1.227 matt #endif
3371 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
3372 1.271 matt pmap_release_page_lock(md);
3373 1.188 matt }
3374 1.183 matt #endif
3375 1.134 thorpej
3376 1.134 thorpej pmap_release_pmap_lock(pm);
3377 1.134 thorpej
3378 1.134 thorpej return (0);
3379 1.1 matt }
3380 1.1 matt
3381 1.1 matt /*
3382 1.1 matt * pmap_remove()
3383 1.1 matt *
3384 1.1 matt * pmap_remove is responsible for nuking a number of mappings for a range
3385 1.1 matt * of virtual address space in the current pmap. To do this efficiently
3386 1.1 matt * is interesting, because in a number of cases a wide virtual address
3387 1.1 matt * range may be supplied that contains few actual mappings. So, the
3388 1.1 matt * optimisations are:
3389 1.134 thorpej * 1. Skip over hunks of address space for which no L1 or L2 entry exists.
3390 1.1 matt * 2. Build up a list of pages we've hit, up to a maximum, so we can
3391 1.1 matt * maybe do just a partial cache clean. This path of execution is
3392 1.1 matt * complicated by the fact that the cache must be flushed _before_
3393 1.1 matt * the PTE is nuked, being a VAC :-)
3394 1.134 thorpej * 3. If we're called after UVM calls pmap_remove_all(), we can defer
3395 1.134 thorpej * all invalidations until pmap_update(), since pmap_remove_all() has
3396 1.134 thorpej * already flushed the cache.
3397 1.134 thorpej * 4. Maybe later fast-case a single page, but I don't think this is
3398 1.1 matt * going to make _that_ much difference overall.
3399 1.1 matt */
3400 1.1 matt
3401 1.134 thorpej #define PMAP_REMOVE_CLEAN_LIST_SIZE 3
3402 1.1 matt
3403 1.1 matt void
3404 1.200 rmind pmap_remove(pmap_t pm, vaddr_t sva, vaddr_t eva)
3405 1.1 matt {
3406 1.134 thorpej vaddr_t next_bucket;
3407 1.134 thorpej u_int cleanlist_idx, total, cnt;
3408 1.134 thorpej struct {
3409 1.1 matt vaddr_t va;
3410 1.174 matt pt_entry_t *ptep;
3411 1.1 matt } cleanlist[PMAP_REMOVE_CLEAN_LIST_SIZE];
3412 1.259 matt u_int mappings;
3413 1.1 matt
3414 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
3415 1.271 matt UVMHIST_LOG(maphist, " (pm=%p, sva=%#x, eva=%#x)", pm, sva, eva, 0);
3416 1.1 matt
3417 1.17 chris /*
3418 1.134 thorpej * we lock in the pmap => pv_head direction
3419 1.17 chris */
3420 1.134 thorpej pmap_acquire_pmap_lock(pm);
3421 1.134 thorpej
3422 1.134 thorpej if (pm->pm_remove_all || !pmap_is_cached(pm)) {
3423 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3424 1.271 matt #ifndef ARM_MMU_EXTENDED
3425 1.134 thorpej if (pm->pm_cstate.cs_tlb == 0)
3426 1.160 thorpej pm->pm_remove_all = true;
3427 1.271 matt #endif
3428 1.134 thorpej } else
3429 1.134 thorpej cleanlist_idx = 0;
3430 1.134 thorpej
3431 1.134 thorpej total = 0;
3432 1.134 thorpej
3433 1.1 matt while (sva < eva) {
3434 1.134 thorpej /*
3435 1.134 thorpej * Do one L2 bucket's worth at a time.
3436 1.134 thorpej */
3437 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(sva);
3438 1.134 thorpej if (next_bucket > eva)
3439 1.134 thorpej next_bucket = eva;
3440 1.134 thorpej
3441 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pm, sva);
3442 1.134 thorpej if (l2b == NULL) {
3443 1.134 thorpej sva = next_bucket;
3444 1.134 thorpej continue;
3445 1.134 thorpej }
3446 1.134 thorpej
3447 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(sva)];
3448 1.134 thorpej
3449 1.262 matt for (mappings = 0;
3450 1.262 matt sva < next_bucket;
3451 1.262 matt sva += PAGE_SIZE, ptep += PAGE_SIZE / L2_S_SIZE) {
3452 1.262 matt pt_entry_t opte = *ptep;
3453 1.134 thorpej
3454 1.262 matt if (opte == 0) {
3455 1.156 scw /* Nothing here, move along */
3456 1.1 matt continue;
3457 1.1 matt }
3458 1.1 matt
3459 1.259 matt u_int flags = PVF_REF;
3460 1.262 matt paddr_t pa = l2pte_pa(opte);
3461 1.262 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
3462 1.1 matt
3463 1.1 matt /*
3464 1.134 thorpej * Update flags. In a number of circumstances,
3465 1.134 thorpej * we could cluster a lot of these and do a
3466 1.134 thorpej * number of sequential pages in one go.
3467 1.1 matt */
3468 1.262 matt if (pg != NULL) {
3469 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3470 1.205 uebayasi struct pv_entry *pv;
3471 1.215 uebayasi
3472 1.271 matt pmap_acquire_page_lock(md);
3473 1.215 uebayasi pv = pmap_remove_pv(md, pa, pm, sva);
3474 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, 0);
3475 1.271 matt pmap_release_page_lock(md);
3476 1.205 uebayasi if (pv != NULL) {
3477 1.261 matt if (pm->pm_remove_all == false) {
3478 1.261 matt flags = pv->pv_flags;
3479 1.261 matt }
3480 1.205 uebayasi pool_put(&pmap_pv_pool, pv);
3481 1.134 thorpej }
3482 1.134 thorpej }
3483 1.271 matt mappings += PAGE_SIZE / L2_S_SIZE;
3484 1.156 scw
3485 1.266 matt if (!l2pte_valid_p(opte)) {
3486 1.156 scw /*
3487 1.156 scw * Ref/Mod emulation is still active for this
3488 1.156 scw * mapping, therefore it is has not yet been
3489 1.156 scw * accessed. No need to frob the cache/tlb.
3490 1.156 scw */
3491 1.262 matt l2pte_reset(ptep);
3492 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
3493 1.134 thorpej continue;
3494 1.134 thorpej }
3495 1.1 matt
3496 1.271 matt #ifdef ARM_MMU_EXTENDED
3497 1.271 matt if (pm == pmap_kernel()) {
3498 1.271 matt l2pte_reset(ptep);
3499 1.271 matt PTE_SYNC(ptep);
3500 1.271 matt pmap_tlb_flush_SE(pm, sva, flags);
3501 1.271 matt continue;
3502 1.271 matt }
3503 1.271 matt #endif
3504 1.1 matt if (cleanlist_idx < PMAP_REMOVE_CLEAN_LIST_SIZE) {
3505 1.1 matt /* Add to the clean list. */
3506 1.174 matt cleanlist[cleanlist_idx].ptep = ptep;
3507 1.134 thorpej cleanlist[cleanlist_idx].va =
3508 1.259 matt sva | (flags & PVF_EXEC);
3509 1.1 matt cleanlist_idx++;
3510 1.271 matt } else if (cleanlist_idx == PMAP_REMOVE_CLEAN_LIST_SIZE) {
3511 1.1 matt /* Nuke everything if needed. */
3512 1.174 matt #ifdef PMAP_CACHE_VIVT
3513 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
3514 1.174 matt #endif
3515 1.1 matt /*
3516 1.1 matt * Roll back the previous PTE list,
3517 1.1 matt * and zero out the current PTE.
3518 1.1 matt */
3519 1.113 thorpej for (cnt = 0;
3520 1.134 thorpej cnt < PMAP_REMOVE_CLEAN_LIST_SIZE; cnt++) {
3521 1.262 matt l2pte_reset(cleanlist[cnt].ptep);
3522 1.181 scw PTE_SYNC(cleanlist[cnt].ptep);
3523 1.1 matt }
3524 1.262 matt l2pte_reset(ptep);
3525 1.134 thorpej PTE_SYNC(ptep);
3526 1.1 matt cleanlist_idx++;
3527 1.160 thorpej pm->pm_remove_all = true;
3528 1.1 matt } else {
3529 1.262 matt l2pte_reset(ptep);
3530 1.134 thorpej PTE_SYNC(ptep);
3531 1.160 thorpej if (pm->pm_remove_all == false) {
3532 1.259 matt pmap_tlb_flush_SE(pm, sva, flags);
3533 1.134 thorpej }
3534 1.134 thorpej }
3535 1.134 thorpej }
3536 1.134 thorpej
3537 1.134 thorpej /*
3538 1.134 thorpej * Deal with any left overs
3539 1.134 thorpej */
3540 1.134 thorpej if (cleanlist_idx <= PMAP_REMOVE_CLEAN_LIST_SIZE) {
3541 1.134 thorpej total += cleanlist_idx;
3542 1.134 thorpej for (cnt = 0; cnt < cleanlist_idx; cnt++) {
3543 1.271 matt #ifdef ARM_MMU_EXTENDED
3544 1.271 matt vaddr_t clva = cleanlist[cnt].va;
3545 1.271 matt pmap_tlb_flush_SE(pm, clva, PVF_REF);
3546 1.271 matt #else
3547 1.259 matt vaddr_t va = cleanlist[cnt].va;
3548 1.134 thorpej if (pm->pm_cstate.cs_all != 0) {
3549 1.259 matt vaddr_t clva = va & ~PAGE_MASK;
3550 1.259 matt u_int flags = va & PVF_EXEC;
3551 1.174 matt #ifdef PMAP_CACHE_VIVT
3552 1.259 matt pmap_cache_wbinv_page(pm, clva, true,
3553 1.259 matt PVF_REF | PVF_WRITE | flags);
3554 1.174 matt #endif
3555 1.259 matt pmap_tlb_flush_SE(pm, clva,
3556 1.259 matt PVF_REF | flags);
3557 1.134 thorpej }
3558 1.271 matt #endif /* ARM_MMU_EXTENDED */
3559 1.262 matt l2pte_reset(cleanlist[cnt].ptep);
3560 1.174 matt PTE_SYNC_CURRENT(pm, cleanlist[cnt].ptep);
3561 1.1 matt }
3562 1.1 matt
3563 1.1 matt /*
3564 1.134 thorpej * If it looks like we're removing a whole bunch
3565 1.134 thorpej * of mappings, it's faster to just write-back
3566 1.134 thorpej * the whole cache now and defer TLB flushes until
3567 1.134 thorpej * pmap_update() is called.
3568 1.1 matt */
3569 1.134 thorpej if (total <= PMAP_REMOVE_CLEAN_LIST_SIZE)
3570 1.134 thorpej cleanlist_idx = 0;
3571 1.134 thorpej else {
3572 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3573 1.174 matt #ifdef PMAP_CACHE_VIVT
3574 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
3575 1.174 matt #endif
3576 1.160 thorpej pm->pm_remove_all = true;
3577 1.134 thorpej }
3578 1.134 thorpej }
3579 1.134 thorpej
3580 1.290 skrll
3581 1.290 skrll pmap_free_l2_bucket(pm, l2b, mappings);
3582 1.288 matt pm->pm_stats.resident_count -= mappings / (PAGE_SIZE/L2_S_SIZE);
3583 1.134 thorpej }
3584 1.134 thorpej
3585 1.134 thorpej pmap_release_pmap_lock(pm);
3586 1.134 thorpej }
3587 1.134 thorpej
3588 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3589 1.182 matt static struct pv_entry *
3590 1.182 matt pmap_kremove_pg(struct vm_page *pg, vaddr_t va)
3591 1.182 matt {
3592 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3593 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3594 1.182 matt struct pv_entry *pv;
3595 1.182 matt
3596 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & (PVF_COLORED|PVF_NC));
3597 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_KMPAGE) == 0);
3598 1.271 matt KASSERT(pmap_page_locked_p(md));
3599 1.182 matt
3600 1.215 uebayasi pv = pmap_remove_pv(md, pa, pmap_kernel(), va);
3601 1.271 matt KASSERTMSG(pv, "pg %p (pa #%lx) va %#lx", pg, pa, va);
3602 1.268 matt KASSERT(PV_IS_KENTRY_P(pv->pv_flags));
3603 1.182 matt
3604 1.182 matt /*
3605 1.182 matt * If we are removing a writeable mapping to a cached exec page,
3606 1.182 matt * if it's the last mapping then clear it execness other sync
3607 1.182 matt * the page to the icache.
3608 1.182 matt */
3609 1.215 uebayasi if ((md->pvh_attrs & (PVF_NC|PVF_EXEC)) == PVF_EXEC
3610 1.182 matt && (pv->pv_flags & PVF_WRITE) != 0) {
3611 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
3612 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
3613 1.182 matt PMAPCOUNT(exec_discarded_kremove);
3614 1.182 matt } else {
3615 1.215 uebayasi pmap_syncicache_page(md, pa);
3616 1.182 matt PMAPCOUNT(exec_synced_kremove);
3617 1.182 matt }
3618 1.182 matt }
3619 1.215 uebayasi pmap_vac_me_harder(md, pa, pmap_kernel(), 0);
3620 1.182 matt
3621 1.182 matt return pv;
3622 1.182 matt }
3623 1.271 matt #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
3624 1.182 matt
3625 1.134 thorpej /*
3626 1.134 thorpej * pmap_kenter_pa: enter an unmanaged, wired kernel mapping
3627 1.134 thorpej *
3628 1.134 thorpej * We assume there is already sufficient KVM space available
3629 1.134 thorpej * to do this, as we can't allocate L2 descriptor tables/metadata
3630 1.134 thorpej * from here.
3631 1.134 thorpej */
3632 1.134 thorpej void
3633 1.201 cegger pmap_kenter_pa(vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
3634 1.134 thorpej {
3635 1.186 matt #ifdef PMAP_CACHE_VIVT
3636 1.213 cegger struct vm_page *pg = (flags & PMAP_KMPAGE) ? PHYS_TO_VM_PAGE(pa) : NULL;
3637 1.186 matt #endif
3638 1.174 matt #ifdef PMAP_CACHE_VIPT
3639 1.174 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
3640 1.174 matt struct vm_page *opg;
3641 1.271 matt #ifndef ARM_MMU_EXTENDED
3642 1.182 matt struct pv_entry *pv = NULL;
3643 1.174 matt #endif
3644 1.271 matt #endif
3645 1.277 matt struct vm_page_md *md = pg != NULL ? VM_PAGE_TO_MD(pg) : NULL;
3646 1.174 matt
3647 1.271 matt UVMHIST_FUNC(__func__);
3648 1.271 matt
3649 1.271 matt if (pmap_initialized) {
3650 1.271 matt UVMHIST_CALLED(maphist);
3651 1.271 matt UVMHIST_LOG(maphist, " (va=%#x, pa=%#x, prot=%#x, flags=%#x",
3652 1.271 matt va, pa, prot, flags);
3653 1.271 matt }
3654 1.134 thorpej
3655 1.271 matt pmap_t kpm = pmap_kernel();
3656 1.271 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(kpm, va);
3657 1.271 matt const size_t l1slot __diagused = l1pte_index(va);
3658 1.271 matt KASSERTMSG(l2b != NULL,
3659 1.271 matt "va %#lx pa %#lx prot %d maxkvaddr %#lx: l2 %p l2b %p kva %p",
3660 1.271 matt va, pa, prot, pmap_curmaxkvaddr, kpm->pm_l2[L2_IDX(l1slot)],
3661 1.271 matt kpm->pm_l2[L2_IDX(l1slot)]
3662 1.271 matt ? &kpm->pm_l2[L2_IDX(l1slot)]->l2_bucket[L2_BUCKET(l1slot)]
3663 1.271 matt : NULL,
3664 1.271 matt kpm->pm_l2[L2_IDX(l1slot)]
3665 1.271 matt ? kpm->pm_l2[L2_IDX(l1slot)]->l2_bucket[L2_BUCKET(l1slot)].l2b_kva
3666 1.286 skrll : NULL);
3667 1.271 matt KASSERT(l2b->l2b_kva != NULL);
3668 1.134 thorpej
3669 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
3670 1.262 matt const pt_entry_t opte = *ptep;
3671 1.134 thorpej
3672 1.174 matt if (opte == 0) {
3673 1.174 matt PMAPCOUNT(kenter_mappings);
3674 1.271 matt l2b->l2b_occupancy += PAGE_SIZE / L2_S_SIZE;
3675 1.174 matt } else {
3676 1.174 matt PMAPCOUNT(kenter_remappings);
3677 1.174 matt #ifdef PMAP_CACHE_VIPT
3678 1.174 matt opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3679 1.279 skrll #if !defined(ARM_MMU_EXTENDED) || defined(DIAGNOSTIC)
3680 1.280 matt struct vm_page_md *omd __diagused = VM_PAGE_TO_MD(opg);
3681 1.228 he #endif
3682 1.269 matt if (opg && arm_cache_prefer_mask != 0) {
3683 1.174 matt KASSERT(opg != pg);
3684 1.215 uebayasi KASSERT((omd->pvh_attrs & PVF_KMPAGE) == 0);
3685 1.213 cegger KASSERT((flags & PMAP_KMPAGE) == 0);
3686 1.271 matt #ifndef ARM_MMU_EXTENDED
3687 1.277 matt pmap_acquire_page_lock(omd);
3688 1.182 matt pv = pmap_kremove_pg(opg, va);
3689 1.277 matt pmap_release_page_lock(omd);
3690 1.271 matt #endif
3691 1.174 matt }
3692 1.174 matt #endif
3693 1.266 matt if (l2pte_valid_p(opte)) {
3694 1.174 matt #ifdef PMAP_CACHE_VIVT
3695 1.174 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
3696 1.174 matt #endif
3697 1.174 matt cpu_tlb_flushD_SE(va);
3698 1.174 matt cpu_cpwait();
3699 1.174 matt }
3700 1.174 matt }
3701 1.134 thorpej
3702 1.271 matt pt_entry_t npte = L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot)
3703 1.265 matt | ((flags & PMAP_NOCACHE)
3704 1.265 matt ? 0
3705 1.265 matt : ((flags & PMAP_PTE)
3706 1.265 matt ? pte_l2_s_cache_mode_pt : pte_l2_s_cache_mode));
3707 1.271 matt #ifdef ARM_MMU_EXTENDED
3708 1.271 matt if (prot & VM_PROT_EXECUTE)
3709 1.271 matt npte &= ~L2_XS_XN;
3710 1.271 matt #endif
3711 1.262 matt l2pte_set(ptep, npte, opte);
3712 1.134 thorpej PTE_SYNC(ptep);
3713 1.174 matt
3714 1.174 matt if (pg) {
3715 1.213 cegger if (flags & PMAP_KMPAGE) {
3716 1.215 uebayasi KASSERT(md->urw_mappings == 0);
3717 1.215 uebayasi KASSERT(md->uro_mappings == 0);
3718 1.215 uebayasi KASSERT(md->krw_mappings == 0);
3719 1.215 uebayasi KASSERT(md->kro_mappings == 0);
3720 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3721 1.186 matt KASSERT(pv == NULL);
3722 1.207 uebayasi KASSERT(arm_cache_prefer_mask == 0 || (va & PVF_COLORED) == 0);
3723 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_NC) == 0);
3724 1.182 matt /* if there is a color conflict, evict from cache. */
3725 1.215 uebayasi if (pmap_is_page_colored_p(md)
3726 1.215 uebayasi && ((va ^ md->pvh_attrs) & arm_cache_prefer_mask)) {
3727 1.183 matt PMAPCOUNT(vac_color_change);
3728 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
3729 1.215 uebayasi } else if (md->pvh_attrs & PVF_MULTCLR) {
3730 1.195 matt /*
3731 1.195 matt * If this page has multiple colors, expunge
3732 1.195 matt * them.
3733 1.195 matt */
3734 1.195 matt PMAPCOUNT(vac_flush_lots2);
3735 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_SECONDARY);
3736 1.183 matt }
3737 1.278 matt /*
3738 1.278 matt * Since this is a KMPAGE, there can be no contention
3739 1.278 matt * for this page so don't lock it.
3740 1.278 matt */
3741 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
3742 1.271 matt md->pvh_attrs |= PVF_KMPAGE | PVF_COLORED | PVF_DIRTY
3743 1.183 matt | (va & arm_cache_prefer_mask);
3744 1.271 matt #else /* !PMAP_CACHE_VIPT || ARM_MMU_EXTENDED */
3745 1.215 uebayasi md->pvh_attrs |= PVF_KMPAGE;
3746 1.186 matt #endif
3747 1.278 matt atomic_inc_32(&pmap_kmpages);
3748 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3749 1.269 matt } else if (arm_cache_prefer_mask != 0) {
3750 1.182 matt if (pv == NULL) {
3751 1.182 matt pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
3752 1.182 matt KASSERT(pv != NULL);
3753 1.182 matt }
3754 1.271 matt pmap_acquire_page_lock(md);
3755 1.215 uebayasi pmap_enter_pv(md, pa, pv, pmap_kernel(), va,
3756 1.182 matt PVF_WIRED | PVF_KENTRY
3757 1.183 matt | (prot & VM_PROT_WRITE ? PVF_WRITE : 0));
3758 1.183 matt if ((prot & VM_PROT_WRITE)
3759 1.215 uebayasi && !(md->pvh_attrs & PVF_NC))
3760 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
3761 1.215 uebayasi KASSERT((prot & VM_PROT_WRITE) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
3762 1.215 uebayasi pmap_vac_me_harder(md, pa, pmap_kernel(), va);
3763 1.271 matt pmap_release_page_lock(md);
3764 1.186 matt #endif
3765 1.179 matt }
3766 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3767 1.182 matt } else {
3768 1.182 matt if (pv != NULL)
3769 1.182 matt pool_put(&pmap_pv_pool, pv);
3770 1.186 matt #endif
3771 1.174 matt }
3772 1.277 matt KASSERT(md == NULL || !pmap_page_locked_p(md));
3773 1.271 matt if (pmap_initialized) {
3774 1.271 matt UVMHIST_LOG(maphist, " <-- done (ptep %p: %#x -> %#x)",
3775 1.271 matt ptep, opte, npte, 0);
3776 1.271 matt }
3777 1.277 matt
3778 1.134 thorpej }
3779 1.134 thorpej
3780 1.134 thorpej void
3781 1.134 thorpej pmap_kremove(vaddr_t va, vsize_t len)
3782 1.134 thorpej {
3783 1.271 matt #ifdef UVMHIST
3784 1.271 matt u_int total_mappings = 0;
3785 1.271 matt #endif
3786 1.174 matt
3787 1.174 matt PMAPCOUNT(kenter_unmappings);
3788 1.134 thorpej
3789 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
3790 1.134 thorpej
3791 1.271 matt UVMHIST_LOG(maphist, " (va=%#x, len=%#x)", va, len, 0, 0);
3792 1.271 matt
3793 1.271 matt const vaddr_t eva = va + len;
3794 1.134 thorpej
3795 1.134 thorpej while (va < eva) {
3796 1.271 matt vaddr_t next_bucket = L2_NEXT_BUCKET_VA(va);
3797 1.134 thorpej if (next_bucket > eva)
3798 1.134 thorpej next_bucket = eva;
3799 1.134 thorpej
3800 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pmap_kernel(), va);
3801 1.134 thorpej KDASSERT(l2b != NULL);
3802 1.134 thorpej
3803 1.262 matt pt_entry_t * const sptep = &l2b->l2b_kva[l2pte_index(va)];
3804 1.262 matt pt_entry_t *ptep = sptep;
3805 1.271 matt u_int mappings = 0;
3806 1.134 thorpej
3807 1.134 thorpej while (va < next_bucket) {
3808 1.262 matt const pt_entry_t opte = *ptep;
3809 1.262 matt struct vm_page *opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3810 1.262 matt if (opg != NULL) {
3811 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3812 1.215 uebayasi
3813 1.215 uebayasi if (omd->pvh_attrs & PVF_KMPAGE) {
3814 1.215 uebayasi KASSERT(omd->urw_mappings == 0);
3815 1.215 uebayasi KASSERT(omd->uro_mappings == 0);
3816 1.215 uebayasi KASSERT(omd->krw_mappings == 0);
3817 1.215 uebayasi KASSERT(omd->kro_mappings == 0);
3818 1.215 uebayasi omd->pvh_attrs &= ~PVF_KMPAGE;
3819 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3820 1.251 matt if (arm_cache_prefer_mask != 0) {
3821 1.251 matt omd->pvh_attrs &= ~PVF_WRITE;
3822 1.251 matt }
3823 1.186 matt #endif
3824 1.278 matt atomic_dec_32(&pmap_kmpages);
3825 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3826 1.269 matt } else if (arm_cache_prefer_mask != 0) {
3827 1.278 matt pmap_acquire_page_lock(omd);
3828 1.182 matt pool_put(&pmap_pv_pool,
3829 1.182 matt pmap_kremove_pg(opg, va));
3830 1.278 matt pmap_release_page_lock(omd);
3831 1.186 matt #endif
3832 1.179 matt }
3833 1.174 matt }
3834 1.266 matt if (l2pte_valid_p(opte)) {
3835 1.174 matt #ifdef PMAP_CACHE_VIVT
3836 1.134 thorpej cpu_dcache_wbinv_range(va, PAGE_SIZE);
3837 1.174 matt #endif
3838 1.134 thorpej cpu_tlb_flushD_SE(va);
3839 1.134 thorpej }
3840 1.134 thorpej if (opte) {
3841 1.262 matt l2pte_reset(ptep);
3842 1.271 matt mappings += PAGE_SIZE / L2_S_SIZE;
3843 1.134 thorpej }
3844 1.134 thorpej va += PAGE_SIZE;
3845 1.262 matt ptep += PAGE_SIZE / L2_S_SIZE;
3846 1.134 thorpej }
3847 1.287 matt KDASSERTMSG(mappings <= l2b->l2b_occupancy, "%u %u",
3848 1.287 matt mappings, l2b->l2b_occupancy);
3849 1.134 thorpej l2b->l2b_occupancy -= mappings;
3850 1.134 thorpej PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
3851 1.271 matt #ifdef UVMHIST
3852 1.271 matt total_mappings += mappings;
3853 1.271 matt #endif
3854 1.134 thorpej }
3855 1.134 thorpej cpu_cpwait();
3856 1.271 matt UVMHIST_LOG(maphist, " <--- done (%u mappings removed)",
3857 1.271 matt total_mappings, 0, 0, 0);
3858 1.134 thorpej }
3859 1.134 thorpej
3860 1.159 thorpej bool
3861 1.134 thorpej pmap_extract(pmap_t pm, vaddr_t va, paddr_t *pap)
3862 1.134 thorpej {
3863 1.134 thorpej struct l2_dtable *l2;
3864 1.271 matt pd_entry_t *pdep, pde;
3865 1.134 thorpej pt_entry_t *ptep, pte;
3866 1.134 thorpej paddr_t pa;
3867 1.271 matt u_int l1slot;
3868 1.134 thorpej
3869 1.134 thorpej pmap_acquire_pmap_lock(pm);
3870 1.134 thorpej
3871 1.271 matt l1slot = l1pte_index(va);
3872 1.271 matt pdep = pmap_l1_kva(pm) + l1slot;
3873 1.271 matt pde = *pdep;
3874 1.134 thorpej
3875 1.271 matt if (l1pte_section_p(pde)) {
3876 1.134 thorpej /*
3877 1.134 thorpej * These should only happen for pmap_kernel()
3878 1.134 thorpej */
3879 1.134 thorpej KDASSERT(pm == pmap_kernel());
3880 1.134 thorpej pmap_release_pmap_lock(pm);
3881 1.235 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
3882 1.271 matt if (l1pte_supersection_p(pde)) {
3883 1.271 matt pa = (pde & L1_SS_FRAME) | (va & L1_SS_OFFSET);
3884 1.235 matt } else
3885 1.235 matt #endif
3886 1.271 matt pa = (pde & L1_S_FRAME) | (va & L1_S_OFFSET);
3887 1.134 thorpej } else {
3888 1.134 thorpej /*
3889 1.134 thorpej * Note that we can't rely on the validity of the L1
3890 1.134 thorpej * descriptor as an indication that a mapping exists.
3891 1.134 thorpej * We have to look it up in the L2 dtable.
3892 1.134 thorpej */
3893 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
3894 1.134 thorpej
3895 1.134 thorpej if (l2 == NULL ||
3896 1.271 matt (ptep = l2->l2_bucket[L2_BUCKET(l1slot)].l2b_kva) == NULL) {
3897 1.134 thorpej pmap_release_pmap_lock(pm);
3898 1.174 matt return false;
3899 1.134 thorpej }
3900 1.134 thorpej
3901 1.283 matt pte = ptep[l2pte_index(va)];
3902 1.134 thorpej pmap_release_pmap_lock(pm);
3903 1.134 thorpej
3904 1.134 thorpej if (pte == 0)
3905 1.174 matt return false;
3906 1.134 thorpej
3907 1.134 thorpej switch (pte & L2_TYPE_MASK) {
3908 1.134 thorpej case L2_TYPE_L:
3909 1.134 thorpej pa = (pte & L2_L_FRAME) | (va & L2_L_OFFSET);
3910 1.134 thorpej break;
3911 1.134 thorpej
3912 1.134 thorpej default:
3913 1.283 matt pa = (pte & ~PAGE_MASK) | (va & PAGE_MASK);
3914 1.134 thorpej break;
3915 1.134 thorpej }
3916 1.134 thorpej }
3917 1.134 thorpej
3918 1.134 thorpej if (pap != NULL)
3919 1.134 thorpej *pap = pa;
3920 1.134 thorpej
3921 1.174 matt return true;
3922 1.134 thorpej }
3923 1.134 thorpej
3924 1.134 thorpej void
3925 1.134 thorpej pmap_protect(pmap_t pm, vaddr_t sva, vaddr_t eva, vm_prot_t prot)
3926 1.134 thorpej {
3927 1.134 thorpej struct l2_bucket *l2b;
3928 1.134 thorpej vaddr_t next_bucket;
3929 1.134 thorpej
3930 1.134 thorpej NPDEBUG(PDB_PROTECT,
3931 1.134 thorpej printf("pmap_protect: pm %p sva 0x%lx eva 0x%lx prot 0x%x\n",
3932 1.134 thorpej pm, sva, eva, prot));
3933 1.134 thorpej
3934 1.134 thorpej if ((prot & VM_PROT_READ) == 0) {
3935 1.134 thorpej pmap_remove(pm, sva, eva);
3936 1.134 thorpej return;
3937 1.134 thorpej }
3938 1.134 thorpej
3939 1.134 thorpej if (prot & VM_PROT_WRITE) {
3940 1.134 thorpej /*
3941 1.134 thorpej * If this is a read->write transition, just ignore it and let
3942 1.134 thorpej * uvm_fault() take care of it later.
3943 1.134 thorpej */
3944 1.134 thorpej return;
3945 1.134 thorpej }
3946 1.134 thorpej
3947 1.134 thorpej pmap_acquire_pmap_lock(pm);
3948 1.134 thorpej
3949 1.262 matt const bool flush = eva - sva >= PAGE_SIZE * 4;
3950 1.262 matt u_int clr_mask = PVF_WRITE | ((prot & VM_PROT_EXECUTE) ? 0 : PVF_EXEC);
3951 1.262 matt u_int flags = 0;
3952 1.134 thorpej
3953 1.134 thorpej while (sva < eva) {
3954 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(sva);
3955 1.134 thorpej if (next_bucket > eva)
3956 1.134 thorpej next_bucket = eva;
3957 1.134 thorpej
3958 1.134 thorpej l2b = pmap_get_l2_bucket(pm, sva);
3959 1.134 thorpej if (l2b == NULL) {
3960 1.134 thorpej sva = next_bucket;
3961 1.134 thorpej continue;
3962 1.134 thorpej }
3963 1.134 thorpej
3964 1.271 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(sva)];
3965 1.134 thorpej
3966 1.134 thorpej while (sva < next_bucket) {
3967 1.271 matt const pt_entry_t opte = *ptep;
3968 1.271 matt if (l2pte_valid_p(opte) && l2pte_writable_p(opte)) {
3969 1.134 thorpej struct vm_page *pg;
3970 1.134 thorpej u_int f;
3971 1.134 thorpej
3972 1.174 matt #ifdef PMAP_CACHE_VIVT
3973 1.174 matt /*
3974 1.174 matt * OK, at this point, we know we're doing
3975 1.174 matt * write-protect operation. If the pmap is
3976 1.174 matt * active, write-back the page.
3977 1.174 matt */
3978 1.264 kiyohara pmap_cache_wbinv_page(pm, sva, false,
3979 1.264 kiyohara PVF_REF | PVF_WRITE);
3980 1.174 matt #endif
3981 1.174 matt
3982 1.271 matt pg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3983 1.271 matt pt_entry_t npte = l2pte_set_readonly(opte);
3984 1.271 matt l2pte_set(ptep, npte, opte);
3985 1.134 thorpej PTE_SYNC(ptep);
3986 1.134 thorpej
3987 1.134 thorpej if (pg != NULL) {
3988 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3989 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3990 1.215 uebayasi
3991 1.271 matt pmap_acquire_page_lock(md);
3992 1.215 uebayasi f = pmap_modify_pv(md, pa, pm, sva,
3993 1.174 matt clr_mask, 0);
3994 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, sva);
3995 1.271 matt pmap_release_page_lock(md);
3996 1.226 matt } else {
3997 1.134 thorpej f = PVF_REF | PVF_EXEC;
3998 1.226 matt }
3999 1.134 thorpej
4000 1.262 matt if (flush) {
4001 1.134 thorpej flags |= f;
4002 1.259 matt } else {
4003 1.259 matt pmap_tlb_flush_SE(pm, sva, f);
4004 1.259 matt }
4005 1.1 matt }
4006 1.134 thorpej
4007 1.134 thorpej sva += PAGE_SIZE;
4008 1.271 matt ptep += PAGE_SIZE / L2_S_SIZE;
4009 1.134 thorpej }
4010 1.1 matt }
4011 1.1 matt
4012 1.134 thorpej if (flush) {
4013 1.262 matt if (PV_BEEN_EXECD(flags)) {
4014 1.134 thorpej pmap_tlb_flushID(pm);
4015 1.262 matt } else if (PV_BEEN_REFD(flags)) {
4016 1.134 thorpej pmap_tlb_flushD(pm);
4017 1.262 matt }
4018 1.134 thorpej }
4019 1.262 matt
4020 1.262 matt pmap_release_pmap_lock(pm);
4021 1.134 thorpej }
4022 1.134 thorpej
4023 1.134 thorpej void
4024 1.174 matt pmap_icache_sync_range(pmap_t pm, vaddr_t sva, vaddr_t eva)
4025 1.174 matt {
4026 1.174 matt struct l2_bucket *l2b;
4027 1.174 matt pt_entry_t *ptep;
4028 1.174 matt vaddr_t next_bucket;
4029 1.174 matt vsize_t page_size = trunc_page(sva) + PAGE_SIZE - sva;
4030 1.174 matt
4031 1.174 matt NPDEBUG(PDB_EXEC,
4032 1.174 matt printf("pmap_icache_sync_range: pm %p sva 0x%lx eva 0x%lx\n",
4033 1.174 matt pm, sva, eva));
4034 1.174 matt
4035 1.174 matt pmap_acquire_pmap_lock(pm);
4036 1.174 matt
4037 1.174 matt while (sva < eva) {
4038 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(sva);
4039 1.174 matt if (next_bucket > eva)
4040 1.174 matt next_bucket = eva;
4041 1.174 matt
4042 1.174 matt l2b = pmap_get_l2_bucket(pm, sva);
4043 1.174 matt if (l2b == NULL) {
4044 1.174 matt sva = next_bucket;
4045 1.174 matt continue;
4046 1.174 matt }
4047 1.174 matt
4048 1.174 matt for (ptep = &l2b->l2b_kva[l2pte_index(sva)];
4049 1.174 matt sva < next_bucket;
4050 1.271 matt sva += page_size,
4051 1.271 matt ptep += PAGE_SIZE / L2_S_SIZE,
4052 1.271 matt page_size = PAGE_SIZE) {
4053 1.266 matt if (l2pte_valid_p(*ptep)) {
4054 1.174 matt cpu_icache_sync_range(sva,
4055 1.174 matt min(page_size, eva - sva));
4056 1.174 matt }
4057 1.174 matt }
4058 1.174 matt }
4059 1.174 matt
4060 1.174 matt pmap_release_pmap_lock(pm);
4061 1.174 matt }
4062 1.174 matt
4063 1.174 matt void
4064 1.134 thorpej pmap_page_protect(struct vm_page *pg, vm_prot_t prot)
4065 1.134 thorpej {
4066 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4067 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4068 1.134 thorpej
4069 1.134 thorpej NPDEBUG(PDB_PROTECT,
4070 1.215 uebayasi printf("pmap_page_protect: md %p (0x%08lx), prot 0x%x\n",
4071 1.215 uebayasi md, pa, prot));
4072 1.134 thorpej
4073 1.134 thorpej switch(prot) {
4074 1.174 matt case VM_PROT_READ|VM_PROT_WRITE:
4075 1.271 matt #if defined(ARM_MMU_EXTENDED)
4076 1.271 matt pmap_acquire_page_lock(md);
4077 1.215 uebayasi pmap_clearbit(md, pa, PVF_EXEC);
4078 1.271 matt pmap_release_page_lock(md);
4079 1.174 matt break;
4080 1.174 matt #endif
4081 1.134 thorpej case VM_PROT_READ|VM_PROT_WRITE|VM_PROT_EXECUTE:
4082 1.174 matt break;
4083 1.134 thorpej
4084 1.134 thorpej case VM_PROT_READ:
4085 1.271 matt #if defined(ARM_MMU_EXTENDED)
4086 1.271 matt pmap_acquire_page_lock(md);
4087 1.215 uebayasi pmap_clearbit(md, pa, PVF_WRITE|PVF_EXEC);
4088 1.271 matt pmap_release_page_lock(md);
4089 1.174 matt break;
4090 1.174 matt #endif
4091 1.134 thorpej case VM_PROT_READ|VM_PROT_EXECUTE:
4092 1.271 matt pmap_acquire_page_lock(md);
4093 1.215 uebayasi pmap_clearbit(md, pa, PVF_WRITE);
4094 1.271 matt pmap_release_page_lock(md);
4095 1.134 thorpej break;
4096 1.134 thorpej
4097 1.134 thorpej default:
4098 1.215 uebayasi pmap_page_remove(md, pa);
4099 1.134 thorpej break;
4100 1.134 thorpej }
4101 1.134 thorpej }
4102 1.134 thorpej
4103 1.134 thorpej /*
4104 1.134 thorpej * pmap_clear_modify:
4105 1.134 thorpej *
4106 1.134 thorpej * Clear the "modified" attribute for a page.
4107 1.134 thorpej */
4108 1.159 thorpej bool
4109 1.134 thorpej pmap_clear_modify(struct vm_page *pg)
4110 1.134 thorpej {
4111 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4112 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4113 1.159 thorpej bool rv;
4114 1.134 thorpej
4115 1.271 matt pmap_acquire_page_lock(md);
4116 1.226 matt
4117 1.215 uebayasi if (md->pvh_attrs & PVF_MOD) {
4118 1.160 thorpej rv = true;
4119 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
4120 1.194 matt /*
4121 1.194 matt * If we are going to clear the modified bit and there are
4122 1.194 matt * no other modified bits set, flush the page to memory and
4123 1.194 matt * mark it clean.
4124 1.194 matt */
4125 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) == PVF_MOD)
4126 1.215 uebayasi pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
4127 1.194 matt #endif
4128 1.215 uebayasi pmap_clearbit(md, pa, PVF_MOD);
4129 1.271 matt } else {
4130 1.160 thorpej rv = false;
4131 1.271 matt }
4132 1.271 matt pmap_release_page_lock(md);
4133 1.134 thorpej
4134 1.271 matt return rv;
4135 1.134 thorpej }
4136 1.134 thorpej
4137 1.134 thorpej /*
4138 1.134 thorpej * pmap_clear_reference:
4139 1.134 thorpej *
4140 1.134 thorpej * Clear the "referenced" attribute for a page.
4141 1.134 thorpej */
4142 1.159 thorpej bool
4143 1.134 thorpej pmap_clear_reference(struct vm_page *pg)
4144 1.134 thorpej {
4145 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4146 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4147 1.159 thorpej bool rv;
4148 1.134 thorpej
4149 1.271 matt pmap_acquire_page_lock(md);
4150 1.226 matt
4151 1.215 uebayasi if (md->pvh_attrs & PVF_REF) {
4152 1.160 thorpej rv = true;
4153 1.215 uebayasi pmap_clearbit(md, pa, PVF_REF);
4154 1.271 matt } else {
4155 1.160 thorpej rv = false;
4156 1.271 matt }
4157 1.271 matt pmap_release_page_lock(md);
4158 1.134 thorpej
4159 1.271 matt return rv;
4160 1.134 thorpej }
4161 1.134 thorpej
4162 1.134 thorpej /*
4163 1.134 thorpej * pmap_is_modified:
4164 1.134 thorpej *
4165 1.134 thorpej * Test if a page has the "modified" attribute.
4166 1.134 thorpej */
4167 1.134 thorpej /* See <arm/arm32/pmap.h> */
4168 1.134 thorpej
4169 1.134 thorpej /*
4170 1.134 thorpej * pmap_is_referenced:
4171 1.134 thorpej *
4172 1.134 thorpej * Test if a page has the "referenced" attribute.
4173 1.134 thorpej */
4174 1.134 thorpej /* See <arm/arm32/pmap.h> */
4175 1.134 thorpej
4176 1.271 matt #if defined(ARM_MMU_EXTENDED) && 0
4177 1.271 matt int
4178 1.271 matt pmap_prefetchabt_fixup(void *v)
4179 1.271 matt {
4180 1.271 matt struct trapframe * const tf = v;
4181 1.271 matt vaddr_t va = trunc_page(tf->tf_pc);
4182 1.271 matt int rv = ABORT_FIXUP_FAILED;
4183 1.271 matt
4184 1.271 matt if (!TRAP_USERMODE(tf) && va < VM_MAXUSER_ADDRESS)
4185 1.271 matt return rv;
4186 1.271 matt
4187 1.271 matt kpreempt_disable();
4188 1.271 matt pmap_t pm = curcpu()->ci_pmap_cur;
4189 1.271 matt const size_t l1slot = l1pte_index(va);
4190 1.271 matt struct l2_dtable * const l2 = pm->pm_l2[L2_IDX(l1slot)];
4191 1.271 matt if (l2 == NULL)
4192 1.271 matt goto out;
4193 1.271 matt
4194 1.271 matt struct l2_bucket * const l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
4195 1.271 matt if (l2b->l2b_kva == NULL)
4196 1.271 matt goto out;
4197 1.271 matt
4198 1.271 matt /*
4199 1.271 matt * Check the PTE itself.
4200 1.286 skrll */
4201 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
4202 1.271 matt const pt_entry_t opte = *ptep;
4203 1.271 matt if ((opte & L2_S_PROT_U) == 0 || (opte & L2_XS_XN) == 0)
4204 1.271 matt goto out;
4205 1.271 matt
4206 1.271 matt paddr_t pa = l2pte_pa(pte);
4207 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
4208 1.271 matt KASSERT(pg != NULL);
4209 1.271 matt
4210 1.271 matt struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
4211 1.271 matt
4212 1.271 matt pmap_acquire_page_lock(md);
4213 1.271 matt struct pv_entry * const pv = pmap_find_pv(md, pm, va);
4214 1.271 matt KASSERT(pv != NULL);
4215 1.271 matt
4216 1.271 matt if (PV_IS_EXEC_P(pv->pv_flags)) {
4217 1.271 matt if (!PV_IS_EXEC_P(md->pvh_attrs)) {
4218 1.271 matt pmap_syncicache_page(md, pa);
4219 1.271 matt }
4220 1.271 matt rv = ABORT_FIXUP_RETURN;
4221 1.271 matt l2pte_set(ptep, opte & ~L2_XS_XN, opte);
4222 1.271 matt pmap_tlb_flush_SE(pm, va, PVF_EXEC | PVF_REF);
4223 1.271 matt }
4224 1.271 matt pmap_release_page_lock(md);
4225 1.271 matt
4226 1.271 matt out:
4227 1.271 matt kpreempt_enable();
4228 1.271 matt return rv;
4229 1.271 matt }
4230 1.271 matt #endif
4231 1.271 matt
4232 1.134 thorpej int
4233 1.134 thorpej pmap_fault_fixup(pmap_t pm, vaddr_t va, vm_prot_t ftype, int user)
4234 1.134 thorpej {
4235 1.134 thorpej struct l2_dtable *l2;
4236 1.134 thorpej struct l2_bucket *l2b;
4237 1.134 thorpej paddr_t pa;
4238 1.271 matt const size_t l1slot = l1pte_index(va);
4239 1.134 thorpej int rv = 0;
4240 1.134 thorpej
4241 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
4242 1.271 matt
4243 1.271 matt va = trunc_page(va);
4244 1.271 matt
4245 1.271 matt KASSERT(!user || (pm != pmap_kernel()));
4246 1.271 matt
4247 1.271 matt UVMHIST_LOG(maphist, " (pm=%#x, va=%#x, ftype=%#x, user=%d)",
4248 1.271 matt pm, va, ftype, user);
4249 1.271 matt #ifdef ARM_MMU_EXTENDED
4250 1.271 matt UVMHIST_LOG(maphist, " ti=%#x pai=%#x asid=%#x",
4251 1.271 matt cpu_tlb_info(curcpu()), PMAP_PAI(pm, cpu_tlb_info(curcpu())),
4252 1.271 matt PMAP_PAI(pm, cpu_tlb_info(curcpu()))->pai_asid, 0);
4253 1.271 matt #endif
4254 1.271 matt
4255 1.134 thorpej pmap_acquire_pmap_lock(pm);
4256 1.134 thorpej
4257 1.134 thorpej /*
4258 1.134 thorpej * If there is no l2_dtable for this address, then the process
4259 1.134 thorpej * has no business accessing it.
4260 1.134 thorpej *
4261 1.134 thorpej * Note: This will catch userland processes trying to access
4262 1.134 thorpej * kernel addresses.
4263 1.134 thorpej */
4264 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
4265 1.271 matt if (l2 == NULL) {
4266 1.271 matt UVMHIST_LOG(maphist, " no l2 for l1slot %#x", l1slot, 0, 0, 0);
4267 1.134 thorpej goto out;
4268 1.271 matt }
4269 1.134 thorpej
4270 1.1 matt /*
4271 1.134 thorpej * Likewise if there is no L2 descriptor table
4272 1.1 matt */
4273 1.271 matt l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
4274 1.271 matt if (l2b->l2b_kva == NULL) {
4275 1.271 matt UVMHIST_LOG(maphist, " <-- done (no ptep for l1slot %#x)", l1slot, 0, 0, 0);
4276 1.134 thorpej goto out;
4277 1.271 matt }
4278 1.134 thorpej
4279 1.134 thorpej /*
4280 1.134 thorpej * Check the PTE itself.
4281 1.134 thorpej */
4282 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
4283 1.271 matt pt_entry_t const opte = *ptep;
4284 1.271 matt if (opte == 0 || (opte & L2_TYPE_MASK) == L2_TYPE_L) {
4285 1.271 matt UVMHIST_LOG(maphist, " <-- done (empty pde for l1slot %#x)", l1slot, 0, 0, 0);
4286 1.134 thorpej goto out;
4287 1.271 matt }
4288 1.134 thorpej
4289 1.271 matt #ifndef ARM_HAS_VBAR
4290 1.134 thorpej /*
4291 1.134 thorpej * Catch a userland access to the vector page mapped at 0x0
4292 1.134 thorpej */
4293 1.271 matt if (user && (opte & L2_S_PROT_U) == 0) {
4294 1.271 matt UVMHIST_LOG(maphist, " <-- done (vector_page)", 0, 0, 0, 0);
4295 1.134 thorpej goto out;
4296 1.271 matt }
4297 1.271 matt #endif
4298 1.134 thorpej
4299 1.271 matt pa = l2pte_pa(opte);
4300 1.134 thorpej
4301 1.271 matt if ((ftype & VM_PROT_WRITE) && !l2pte_writable_p(opte)) {
4302 1.134 thorpej /*
4303 1.134 thorpej * This looks like a good candidate for "page modified"
4304 1.134 thorpej * emulation...
4305 1.134 thorpej */
4306 1.134 thorpej struct pv_entry *pv;
4307 1.134 thorpej struct vm_page *pg;
4308 1.134 thorpej
4309 1.134 thorpej /* Extract the physical address of the page */
4310 1.271 matt if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL) {
4311 1.271 matt UVMHIST_LOG(maphist, " <-- done (mod/ref unmanaged page)", 0, 0, 0, 0);
4312 1.134 thorpej goto out;
4313 1.271 matt }
4314 1.134 thorpej
4315 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4316 1.215 uebayasi
4317 1.134 thorpej /* Get the current flags for this page. */
4318 1.271 matt pmap_acquire_page_lock(md);
4319 1.215 uebayasi pv = pmap_find_pv(md, pm, va);
4320 1.268 matt if (pv == NULL || PV_IS_KENTRY_P(pv->pv_flags)) {
4321 1.271 matt pmap_release_page_lock(md);
4322 1.271 matt UVMHIST_LOG(maphist, " <-- done (mod/ref emul: no PV)", 0, 0, 0, 0);
4323 1.134 thorpej goto out;
4324 1.134 thorpej }
4325 1.134 thorpej
4326 1.134 thorpej /*
4327 1.134 thorpej * Do the flags say this page is writable? If not then it
4328 1.134 thorpej * is a genuine write fault. If yes then the write fault is
4329 1.134 thorpej * our fault as we did not reflect the write access in the
4330 1.134 thorpej * PTE. Now we know a write has occurred we can correct this
4331 1.134 thorpej * and also set the modified bit
4332 1.134 thorpej */
4333 1.134 thorpej if ((pv->pv_flags & PVF_WRITE) == 0) {
4334 1.271 matt pmap_release_page_lock(md);
4335 1.134 thorpej goto out;
4336 1.134 thorpej }
4337 1.134 thorpej
4338 1.215 uebayasi md->pvh_attrs |= PVF_REF | PVF_MOD;
4339 1.134 thorpej pv->pv_flags |= PVF_REF | PVF_MOD;
4340 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
4341 1.185 matt /*
4342 1.185 matt * If there are cacheable mappings for this page, mark it dirty.
4343 1.185 matt */
4344 1.215 uebayasi if ((md->pvh_attrs & PVF_NC) == 0)
4345 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
4346 1.185 matt #endif
4347 1.271 matt #ifdef ARM_MMU_EXTENDED
4348 1.271 matt if (md->pvh_attrs & PVF_EXEC) {
4349 1.271 matt md->pvh_attrs &= ~PVF_EXEC;
4350 1.271 matt PMAPCOUNT(exec_discarded_modfixup);
4351 1.271 matt }
4352 1.271 matt #endif
4353 1.271 matt pmap_release_page_lock(md);
4354 1.134 thorpej
4355 1.286 skrll /*
4356 1.134 thorpej * Re-enable write permissions for the page. No need to call
4357 1.134 thorpej * pmap_vac_me_harder(), since this is just a
4358 1.134 thorpej * modified-emulation fault, and the PVF_WRITE bit isn't
4359 1.134 thorpej * changing. We've already set the cacheable bits based on
4360 1.134 thorpej * the assumption that we can write to this page.
4361 1.134 thorpej */
4362 1.271 matt const pt_entry_t npte =
4363 1.271 matt l2pte_set_writable((opte & ~L2_TYPE_MASK) | L2_S_PROTO)
4364 1.271 matt #ifdef ARM_MMU_EXTENDED
4365 1.271 matt | (pm != pmap_kernel() ? L2_XS_nG : 0)
4366 1.271 matt #endif
4367 1.271 matt | 0;
4368 1.271 matt l2pte_set(ptep, npte, opte);
4369 1.134 thorpej PTE_SYNC(ptep);
4370 1.271 matt PMAPCOUNT(fixup_mod);
4371 1.134 thorpej rv = 1;
4372 1.271 matt UVMHIST_LOG(maphist, " <-- done (mod/ref emul: changed pte from %#x to %#x)",
4373 1.271 matt opte, npte, 0, 0);
4374 1.271 matt } else if ((opte & L2_TYPE_MASK) == L2_TYPE_INV) {
4375 1.134 thorpej /*
4376 1.134 thorpej * This looks like a good candidate for "page referenced"
4377 1.134 thorpej * emulation.
4378 1.134 thorpej */
4379 1.134 thorpej struct vm_page *pg;
4380 1.134 thorpej
4381 1.134 thorpej /* Extract the physical address of the page */
4382 1.271 matt if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL) {
4383 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul: unmanaged page)", 0, 0, 0, 0);
4384 1.134 thorpej goto out;
4385 1.271 matt }
4386 1.134 thorpej
4387 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4388 1.215 uebayasi
4389 1.134 thorpej /* Get the current flags for this page. */
4390 1.271 matt pmap_acquire_page_lock(md);
4391 1.271 matt struct pv_entry *pv = pmap_find_pv(md, pm, va);
4392 1.268 matt if (pv == NULL || PV_IS_KENTRY_P(pv->pv_flags)) {
4393 1.271 matt pmap_release_page_lock(md);
4394 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul no PV)", 0, 0, 0, 0);
4395 1.134 thorpej goto out;
4396 1.134 thorpej }
4397 1.134 thorpej
4398 1.215 uebayasi md->pvh_attrs |= PVF_REF;
4399 1.134 thorpej pv->pv_flags |= PVF_REF;
4400 1.1 matt
4401 1.271 matt pt_entry_t npte =
4402 1.271 matt l2pte_set_readonly((opte & ~L2_TYPE_MASK) | L2_S_PROTO);
4403 1.271 matt #ifdef ARM_MMU_EXTENDED
4404 1.271 matt if (pm != pmap_kernel()) {
4405 1.271 matt npte |= L2_XS_nG;
4406 1.271 matt }
4407 1.271 matt /*
4408 1.271 matt * If we got called from prefetch abort, then ftype will have
4409 1.271 matt * VM_PROT_EXECUTE set. Now see if we have no-execute set in
4410 1.271 matt * the PTE.
4411 1.271 matt */
4412 1.271 matt if (user && (ftype & VM_PROT_EXECUTE) && (npte & L2_XS_XN)) {
4413 1.271 matt /*
4414 1.271 matt * Is this a mapping of an executable page?
4415 1.271 matt */
4416 1.271 matt if ((pv->pv_flags & PVF_EXEC) == 0) {
4417 1.281 skrll pmap_release_page_lock(md);
4418 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul: no exec)",
4419 1.271 matt 0, 0, 0, 0);
4420 1.271 matt goto out;
4421 1.271 matt }
4422 1.271 matt /*
4423 1.271 matt * If we haven't synced the page, do so now.
4424 1.271 matt */
4425 1.271 matt if ((md->pvh_attrs & PVF_EXEC) == 0) {
4426 1.271 matt UVMHIST_LOG(maphist, " ref emul: syncicache page #%#x",
4427 1.271 matt pa, 0, 0, 0);
4428 1.271 matt pmap_syncicache_page(md, pa);
4429 1.271 matt PMAPCOUNT(fixup_exec);
4430 1.271 matt }
4431 1.271 matt npte &= ~L2_XS_XN;
4432 1.271 matt }
4433 1.271 matt #endif /* ARM_MMU_EXTENDED */
4434 1.271 matt pmap_release_page_lock(md);
4435 1.271 matt l2pte_set(ptep, npte, opte);
4436 1.271 matt PTE_SYNC(ptep);
4437 1.271 matt PMAPCOUNT(fixup_ref);
4438 1.271 matt rv = 1;
4439 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul: changed pte from %#x to %#x)",
4440 1.271 matt opte, npte, 0, 0);
4441 1.271 matt #ifdef ARM_MMU_EXTENDED
4442 1.271 matt } else if (user && (ftype & VM_PROT_EXECUTE) && (opte & L2_XS_XN)) {
4443 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
4444 1.271 matt if (pg == NULL) {
4445 1.271 matt UVMHIST_LOG(maphist, " <-- done (unmanaged page)", 0, 0, 0, 0);
4446 1.271 matt goto out;
4447 1.271 matt }
4448 1.271 matt
4449 1.271 matt struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
4450 1.271 matt
4451 1.271 matt /* Get the current flags for this page. */
4452 1.271 matt pmap_acquire_page_lock(md);
4453 1.271 matt struct pv_entry * const pv = pmap_find_pv(md, pm, va);
4454 1.271 matt if (pv == NULL || (pv->pv_flags & PVF_EXEC) == 0) {
4455 1.271 matt pmap_release_page_lock(md);
4456 1.271 matt UVMHIST_LOG(maphist, " <-- done (no PV or not EXEC)", 0, 0, 0, 0);
4457 1.271 matt goto out;
4458 1.271 matt }
4459 1.134 thorpej
4460 1.271 matt /*
4461 1.271 matt * If we haven't synced the page, do so now.
4462 1.271 matt */
4463 1.271 matt if ((md->pvh_attrs & PVF_EXEC) == 0) {
4464 1.271 matt UVMHIST_LOG(maphist, "syncicache page #%#x",
4465 1.271 matt pa, 0, 0, 0);
4466 1.271 matt pmap_syncicache_page(md, pa);
4467 1.271 matt }
4468 1.271 matt pmap_release_page_lock(md);
4469 1.271 matt /*
4470 1.271 matt * Turn off no-execute.
4471 1.271 matt */
4472 1.271 matt KASSERT(opte & L2_XS_nG);
4473 1.271 matt l2pte_set(ptep, opte & ~L2_XS_XN, opte);
4474 1.134 thorpej PTE_SYNC(ptep);
4475 1.134 thorpej rv = 1;
4476 1.271 matt PMAPCOUNT(fixup_exec);
4477 1.271 matt UVMHIST_LOG(maphist, "exec: changed pte from %#x to %#x",
4478 1.271 matt opte, opte & ~L2_XS_XN, 0, 0);
4479 1.271 matt #endif
4480 1.134 thorpej }
4481 1.134 thorpej
4482 1.271 matt #ifndef ARM_MMU_EXTENDED
4483 1.134 thorpej /*
4484 1.134 thorpej * We know there is a valid mapping here, so simply
4485 1.134 thorpej * fix up the L1 if necessary.
4486 1.134 thorpej */
4487 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
4488 1.271 matt pd_entry_t pde = L1_C_PROTO | l2b->l2b_pa | L1_C_DOM(pmap_domain(pm));
4489 1.271 matt if (*pdep != pde) {
4490 1.271 matt l1pte_setone(pdep, pde);
4491 1.271 matt PTE_SYNC(pdep);
4492 1.134 thorpej rv = 1;
4493 1.271 matt PMAPCOUNT(fixup_pdes);
4494 1.134 thorpej }
4495 1.271 matt #endif
4496 1.134 thorpej
4497 1.134 thorpej #ifdef CPU_SA110
4498 1.134 thorpej /*
4499 1.134 thorpej * There are bugs in the rev K SA110. This is a check for one
4500 1.134 thorpej * of them.
4501 1.134 thorpej */
4502 1.134 thorpej if (rv == 0 && curcpu()->ci_arm_cputype == CPU_ID_SA110 &&
4503 1.134 thorpej curcpu()->ci_arm_cpurev < 3) {
4504 1.134 thorpej /* Always current pmap */
4505 1.271 matt if (l2pte_valid_p(opte)) {
4506 1.134 thorpej extern int kernel_debug;
4507 1.134 thorpej if (kernel_debug & 1) {
4508 1.134 thorpej struct proc *p = curlwp->l_proc;
4509 1.134 thorpej printf("prefetch_abort: page is already "
4510 1.271 matt "mapped - pte=%p *pte=%08x\n", ptep, opte);
4511 1.134 thorpej printf("prefetch_abort: pc=%08lx proc=%p "
4512 1.134 thorpej "process=%s\n", va, p, p->p_comm);
4513 1.134 thorpej printf("prefetch_abort: far=%08x fs=%x\n",
4514 1.134 thorpej cpu_faultaddress(), cpu_faultstatus());
4515 1.113 thorpej }
4516 1.134 thorpej #ifdef DDB
4517 1.134 thorpej if (kernel_debug & 2)
4518 1.134 thorpej Debugger();
4519 1.134 thorpej #endif
4520 1.134 thorpej rv = 1;
4521 1.1 matt }
4522 1.1 matt }
4523 1.134 thorpej #endif /* CPU_SA110 */
4524 1.104 thorpej
4525 1.271 matt #ifndef ARM_MMU_EXTENDED
4526 1.238 matt /*
4527 1.238 matt * If 'rv == 0' at this point, it generally indicates that there is a
4528 1.238 matt * stale TLB entry for the faulting address. That might be due to a
4529 1.238 matt * wrong setting of pmap_needs_pte_sync. So set it and retry.
4530 1.238 matt */
4531 1.271 matt if (rv == 0
4532 1.271 matt && pm->pm_l1->l1_domain_use_count == 1
4533 1.238 matt && pmap_needs_pte_sync == 0) {
4534 1.240 matt pmap_needs_pte_sync = 1;
4535 1.239 matt PTE_SYNC(ptep);
4536 1.271 matt PMAPCOUNT(fixup_ptesync);
4537 1.238 matt rv = 1;
4538 1.238 matt }
4539 1.271 matt #endif
4540 1.238 matt
4541 1.271 matt #if defined(DEBUG) || 1
4542 1.134 thorpej /*
4543 1.134 thorpej * If 'rv == 0' at this point, it generally indicates that there is a
4544 1.134 thorpej * stale TLB entry for the faulting address. This happens when two or
4545 1.134 thorpej * more processes are sharing an L1. Since we don't flush the TLB on
4546 1.134 thorpej * a context switch between such processes, we can take domain faults
4547 1.134 thorpej * for mappings which exist at the same VA in both processes. EVEN IF
4548 1.134 thorpej * WE'VE RECENTLY FIXED UP THE CORRESPONDING L1 in pmap_enter(), for
4549 1.134 thorpej * example.
4550 1.134 thorpej *
4551 1.134 thorpej * This is extremely likely to happen if pmap_enter() updated the L1
4552 1.134 thorpej * entry for a recently entered mapping. In this case, the TLB is
4553 1.134 thorpej * flushed for the new mapping, but there may still be TLB entries for
4554 1.134 thorpej * other mappings belonging to other processes in the 1MB range
4555 1.134 thorpej * covered by the L1 entry.
4556 1.134 thorpej *
4557 1.134 thorpej * Since 'rv == 0', we know that the L1 already contains the correct
4558 1.134 thorpej * value, so the fault must be due to a stale TLB entry.
4559 1.134 thorpej *
4560 1.134 thorpej * Since we always need to flush the TLB anyway in the case where we
4561 1.134 thorpej * fixed up the L1, or frobbed the L2 PTE, we effectively deal with
4562 1.134 thorpej * stale TLB entries dynamically.
4563 1.134 thorpej *
4564 1.134 thorpej * However, the above condition can ONLY happen if the current L1 is
4565 1.134 thorpej * being shared. If it happens when the L1 is unshared, it indicates
4566 1.134 thorpej * that other parts of the pmap are not doing their job WRT managing
4567 1.134 thorpej * the TLB.
4568 1.134 thorpej */
4569 1.271 matt if (rv == 0
4570 1.271 matt #ifndef ARM_MMU_EXTENDED
4571 1.271 matt && pm->pm_l1->l1_domain_use_count == 1
4572 1.271 matt #endif
4573 1.271 matt && true) {
4574 1.271 matt #ifdef DEBUG
4575 1.134 thorpej extern int last_fault_code;
4576 1.271 matt #else
4577 1.271 matt int last_fault_code = ftype & VM_PROT_EXECUTE
4578 1.271 matt ? armreg_ifsr_read()
4579 1.271 matt : armreg_dfsr_read();
4580 1.271 matt #endif
4581 1.134 thorpej printf("fixup: pm %p, va 0x%lx, ftype %d - nothing to do!\n",
4582 1.134 thorpej pm, va, ftype);
4583 1.271 matt printf("fixup: l2 %p, l2b %p, ptep %p, pte %#x\n",
4584 1.271 matt l2, l2b, ptep, opte);
4585 1.271 matt
4586 1.271 matt #ifndef ARM_MMU_EXTENDED
4587 1.271 matt printf("fixup: pdep %p, pde %#x, fsr %#x\n",
4588 1.271 matt pdep, pde, last_fault_code);
4589 1.271 matt #else
4590 1.271 matt printf("fixup: pdep %p, pde %#x, ttbcr %#x\n",
4591 1.271 matt &pmap_l1_kva(pm)[l1slot], pmap_l1_kva(pm)[l1slot],
4592 1.271 matt armreg_ttbcr_read());
4593 1.271 matt printf("fixup: fsr %#x cpm %p casid %#x contextidr %#x dacr %#x\n",
4594 1.271 matt last_fault_code, curcpu()->ci_pmap_cur,
4595 1.271 matt curcpu()->ci_pmap_asid_cur,
4596 1.271 matt armreg_contextidr_read(), armreg_dacr_read());
4597 1.271 matt #ifdef _ARM_ARCH_7
4598 1.271 matt if (ftype & VM_PROT_WRITE)
4599 1.271 matt armreg_ats1cuw_write(va);
4600 1.271 matt else
4601 1.271 matt armreg_ats1cur_write(va);
4602 1.271 matt arm_isb();
4603 1.271 matt printf("fixup: par %#x\n", armreg_par_read());
4604 1.271 matt #endif
4605 1.271 matt #endif
4606 1.134 thorpej #ifdef DDB
4607 1.272 matt extern int kernel_debug;
4608 1.255 skrll
4609 1.272 matt if (kernel_debug & 2) {
4610 1.272 matt pmap_release_pmap_lock(pm);
4611 1.272 matt #ifdef UVMHIST
4612 1.272 matt KERNHIST_DUMP(maphist);
4613 1.272 matt #endif
4614 1.271 matt cpu_Debugger();
4615 1.272 matt pmap_acquire_pmap_lock(pm);
4616 1.272 matt }
4617 1.134 thorpej #endif
4618 1.134 thorpej }
4619 1.134 thorpej #endif
4620 1.134 thorpej
4621 1.271 matt pmap_tlb_flush_SE(pm, va,
4622 1.271 matt (ftype & VM_PROT_EXECUTE) ? PVF_EXEC | PVF_REF : PVF_REF);
4623 1.134 thorpej
4624 1.134 thorpej rv = 1;
4625 1.104 thorpej
4626 1.134 thorpej out:
4627 1.134 thorpej pmap_release_pmap_lock(pm);
4628 1.134 thorpej
4629 1.134 thorpej return (rv);
4630 1.134 thorpej }
4631 1.134 thorpej
4632 1.134 thorpej /*
4633 1.134 thorpej * Routine: pmap_procwr
4634 1.134 thorpej *
4635 1.1 matt * Function:
4636 1.134 thorpej * Synchronize caches corresponding to [addr, addr+len) in p.
4637 1.134 thorpej *
4638 1.134 thorpej */
4639 1.134 thorpej void
4640 1.134 thorpej pmap_procwr(struct proc *p, vaddr_t va, int len)
4641 1.134 thorpej {
4642 1.134 thorpej /* We only need to do anything if it is the current process. */
4643 1.134 thorpej if (p == curproc)
4644 1.134 thorpej cpu_icache_sync_range(va, len);
4645 1.134 thorpej }
4646 1.134 thorpej
4647 1.134 thorpej /*
4648 1.134 thorpej * Routine: pmap_unwire
4649 1.134 thorpej * Function: Clear the wired attribute for a map/virtual-address pair.
4650 1.134 thorpej *
4651 1.134 thorpej * In/out conditions:
4652 1.134 thorpej * The mapping must already exist in the pmap.
4653 1.1 matt */
4654 1.134 thorpej void
4655 1.134 thorpej pmap_unwire(pmap_t pm, vaddr_t va)
4656 1.134 thorpej {
4657 1.134 thorpej struct l2_bucket *l2b;
4658 1.134 thorpej pt_entry_t *ptep, pte;
4659 1.134 thorpej struct vm_page *pg;
4660 1.134 thorpej paddr_t pa;
4661 1.134 thorpej
4662 1.134 thorpej NPDEBUG(PDB_WIRING, printf("pmap_unwire: pm %p, va 0x%08lx\n", pm, va));
4663 1.134 thorpej
4664 1.134 thorpej pmap_acquire_pmap_lock(pm);
4665 1.134 thorpej
4666 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
4667 1.134 thorpej KDASSERT(l2b != NULL);
4668 1.134 thorpej
4669 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
4670 1.134 thorpej pte = *ptep;
4671 1.134 thorpej
4672 1.134 thorpej /* Extract the physical address of the page */
4673 1.134 thorpej pa = l2pte_pa(pte);
4674 1.1 matt
4675 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) != NULL) {
4676 1.134 thorpej /* Update the wired bit in the pv entry for this page. */
4677 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4678 1.215 uebayasi
4679 1.271 matt pmap_acquire_page_lock(md);
4680 1.215 uebayasi (void) pmap_modify_pv(md, pa, pm, va, PVF_WIRED, 0);
4681 1.271 matt pmap_release_page_lock(md);
4682 1.134 thorpej }
4683 1.134 thorpej
4684 1.134 thorpej pmap_release_pmap_lock(pm);
4685 1.134 thorpej }
4686 1.134 thorpej
4687 1.134 thorpej void
4688 1.173 scw pmap_activate(struct lwp *l)
4689 1.1 matt {
4690 1.267 matt struct cpu_info * const ci = curcpu();
4691 1.165 scw extern int block_userspace_access;
4692 1.271 matt pmap_t npm = l->l_proc->p_vmspace->vm_map.pmap;
4693 1.271 matt #ifdef ARM_MMU_EXTENDED
4694 1.271 matt struct pmap_asid_info * const pai = PMAP_PAI(npm, cpu_tlb_info(ci));
4695 1.271 matt #endif
4696 1.271 matt
4697 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
4698 1.271 matt
4699 1.271 matt UVMHIST_LOG(maphist, "(l=%#x) pm=%#x", l, npm, 0, 0);
4700 1.165 scw
4701 1.173 scw /*
4702 1.173 scw * If activating a non-current lwp or the current lwp is
4703 1.173 scw * already active, just return.
4704 1.173 scw */
4705 1.271 matt if (false
4706 1.271 matt || l != curlwp
4707 1.271 matt #ifdef ARM_MMU_EXTENDED
4708 1.271 matt || (ci->ci_pmap_cur == npm &&
4709 1.271 matt (npm == pmap_kernel()
4710 1.271 matt /* || PMAP_PAI_ASIDVALID_P(pai, cpu_tlb_info(ci)) */))
4711 1.271 matt #else
4712 1.271 matt || npm->pm_activated == true
4713 1.271 matt #endif
4714 1.271 matt || false) {
4715 1.271 matt UVMHIST_LOG(maphist, " <-- (same pmap)", curlwp, l, 0, 0);
4716 1.173 scw return;
4717 1.271 matt }
4718 1.173 scw
4719 1.271 matt #ifndef ARM_MMU_EXTENDED
4720 1.271 matt const uint32_t ndacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2))
4721 1.271 matt | (DOMAIN_CLIENT << (pmap_domain(npm) * 2));
4722 1.134 thorpej
4723 1.165 scw /*
4724 1.165 scw * If TTB and DACR are unchanged, short-circuit all the
4725 1.165 scw * TLB/cache management stuff.
4726 1.165 scw */
4727 1.271 matt pmap_t opm = ci->ci_lastlwp
4728 1.271 matt ? ci->ci_lastlwp->l_proc->p_vmspace->vm_map.pmap
4729 1.271 matt : NULL;
4730 1.271 matt if (opm != NULL) {
4731 1.271 matt uint32_t odacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2))
4732 1.271 matt | (DOMAIN_CLIENT << (pmap_domain(opm) * 2));
4733 1.134 thorpej
4734 1.165 scw if (opm->pm_l1 == npm->pm_l1 && odacr == ndacr)
4735 1.165 scw goto all_done;
4736 1.271 matt }
4737 1.271 matt #endif /* !ARM_MMU_EXTENDED */
4738 1.134 thorpej
4739 1.174 matt PMAPCOUNT(activations);
4740 1.165 scw block_userspace_access = 1;
4741 1.134 thorpej
4742 1.271 matt #ifndef ARM_MMU_EXTENDED
4743 1.165 scw /*
4744 1.165 scw * If switching to a user vmspace which is different to the
4745 1.165 scw * most recent one, and the most recent one is potentially
4746 1.165 scw * live in the cache, we must write-back and invalidate the
4747 1.165 scw * entire cache.
4748 1.165 scw */
4749 1.271 matt pmap_t rpm = ci->ci_pmap_lastuser;
4750 1.271 matt #endif
4751 1.203 scw
4752 1.203 scw /*
4753 1.203 scw * XXXSCW: There's a corner case here which can leave turds in the cache as
4754 1.203 scw * reported in kern/41058. They're probably left over during tear-down and
4755 1.203 scw * switching away from an exiting process. Until the root cause is identified
4756 1.203 scw * and fixed, zap the cache when switching pmaps. This will result in a few
4757 1.203 scw * unnecessary cache flushes, but that's better than silently corrupting data.
4758 1.203 scw */
4759 1.271 matt #ifndef ARM_MMU_EXTENDED
4760 1.203 scw #if 0
4761 1.165 scw if (npm != pmap_kernel() && rpm && npm != rpm &&
4762 1.165 scw rpm->pm_cstate.cs_cache) {
4763 1.165 scw rpm->pm_cstate.cs_cache = 0;
4764 1.174 matt #ifdef PMAP_CACHE_VIVT
4765 1.165 scw cpu_idcache_wbinv_all();
4766 1.174 matt #endif
4767 1.165 scw }
4768 1.203 scw #else
4769 1.203 scw if (rpm) {
4770 1.203 scw rpm->pm_cstate.cs_cache = 0;
4771 1.203 scw if (npm == pmap_kernel())
4772 1.267 matt ci->ci_pmap_lastuser = NULL;
4773 1.203 scw #ifdef PMAP_CACHE_VIVT
4774 1.203 scw cpu_idcache_wbinv_all();
4775 1.203 scw #endif
4776 1.203 scw }
4777 1.203 scw #endif
4778 1.134 thorpej
4779 1.165 scw /* No interrupts while we frob the TTB/DACR */
4780 1.271 matt uint32_t oldirqstate = disable_interrupts(IF32_bits);
4781 1.271 matt #endif /* !ARM_MMU_EXTENDED */
4782 1.1 matt
4783 1.257 matt #ifndef ARM_HAS_VBAR
4784 1.165 scw /*
4785 1.165 scw * For ARM_VECTORS_LOW, we MUST, I repeat, MUST fix up the L1
4786 1.165 scw * entry corresponding to 'vector_page' in the incoming L1 table
4787 1.165 scw * before switching to it otherwise subsequent interrupts/exceptions
4788 1.165 scw * (including domain faults!) will jump into hyperspace.
4789 1.165 scw */
4790 1.165 scw if (npm->pm_pl1vec != NULL) {
4791 1.165 scw cpu_tlb_flushID_SE((u_int)vector_page);
4792 1.165 scw cpu_cpwait();
4793 1.165 scw *npm->pm_pl1vec = npm->pm_l1vec;
4794 1.165 scw PTE_SYNC(npm->pm_pl1vec);
4795 1.165 scw }
4796 1.257 matt #endif
4797 1.1 matt
4798 1.271 matt #ifdef ARM_MMU_EXTENDED
4799 1.271 matt /*
4800 1.271 matt * Assume that TTBR1 has only global mappings and TTBR0 only has
4801 1.271 matt * non-global mappings. To prevent speculation from doing evil things
4802 1.271 matt * we disable translation table walks using TTBR0 before setting the
4803 1.271 matt * CONTEXTIDR (ASID) or new TTBR0 value. Once both are set, table
4804 1.271 matt * walks are reenabled.
4805 1.271 matt */
4806 1.271 matt UVMHIST_LOG(maphist, " acquiring asid", 0, 0, 0, 0);
4807 1.271 matt const uint32_t old_ttbcr = armreg_ttbcr_read();
4808 1.271 matt armreg_ttbcr_write(old_ttbcr | TTBCR_S_PD0);
4809 1.271 matt arm_isb();
4810 1.271 matt pmap_tlb_asid_acquire(npm, l);
4811 1.271 matt UVMHIST_LOG(maphist, " setting ttbr pa=%#x asid=%#x", npm->pm_l1_pa, pai->pai_asid, 0, 0);
4812 1.271 matt cpu_setttb(npm->pm_l1_pa, pai->pai_asid);
4813 1.271 matt /*
4814 1.271 matt * Now we can reenable tablewalks since the CONTEXTIDR and TTRB0 have
4815 1.286 skrll * been updated.
4816 1.271 matt */
4817 1.271 matt arm_isb();
4818 1.271 matt if (npm != pmap_kernel()) {
4819 1.271 matt armreg_ttbcr_write(old_ttbcr & ~TTBCR_S_PD0);
4820 1.271 matt }
4821 1.271 matt cpu_cpwait();
4822 1.271 matt ci->ci_pmap_asid_cur = pai->pai_asid;
4823 1.271 matt #else
4824 1.165 scw cpu_domains(ndacr);
4825 1.165 scw if (npm == pmap_kernel() || npm == rpm) {
4826 1.134 thorpej /*
4827 1.165 scw * Switching to a kernel thread, or back to the
4828 1.165 scw * same user vmspace as before... Simply update
4829 1.165 scw * the TTB (no TLB flush required)
4830 1.134 thorpej */
4831 1.237 matt cpu_setttb(npm->pm_l1->l1_physaddr, false);
4832 1.165 scw cpu_cpwait();
4833 1.165 scw } else {
4834 1.165 scw /*
4835 1.165 scw * Otherwise, update TTB and flush TLB
4836 1.165 scw */
4837 1.165 scw cpu_context_switch(npm->pm_l1->l1_physaddr);
4838 1.165 scw if (rpm != NULL)
4839 1.165 scw rpm->pm_cstate.cs_tlb = 0;
4840 1.165 scw }
4841 1.165 scw
4842 1.165 scw restore_interrupts(oldirqstate);
4843 1.271 matt #endif /* ARM_MMU_EXTENDED */
4844 1.165 scw
4845 1.165 scw block_userspace_access = 0;
4846 1.165 scw
4847 1.271 matt #ifndef ARM_MMU_EXTENDED
4848 1.165 scw all_done:
4849 1.165 scw /*
4850 1.165 scw * The new pmap is resident. Make sure it's marked
4851 1.165 scw * as resident in the cache/TLB.
4852 1.165 scw */
4853 1.165 scw npm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
4854 1.165 scw if (npm != pmap_kernel())
4855 1.267 matt ci->ci_pmap_lastuser = npm;
4856 1.1 matt
4857 1.165 scw /* The old pmap is not longer active */
4858 1.271 matt if (opm != npm) {
4859 1.271 matt if (opm != NULL)
4860 1.271 matt opm->pm_activated = false;
4861 1.1 matt
4862 1.271 matt /* But the new one is */
4863 1.271 matt npm->pm_activated = true;
4864 1.271 matt }
4865 1.271 matt #endif
4866 1.271 matt ci->ci_pmap_cur = npm;
4867 1.271 matt UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
4868 1.165 scw }
4869 1.1 matt
4870 1.165 scw void
4871 1.134 thorpej pmap_deactivate(struct lwp *l)
4872 1.134 thorpej {
4873 1.271 matt pmap_t pm = l->l_proc->p_vmspace->vm_map.pmap;
4874 1.271 matt
4875 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
4876 1.271 matt
4877 1.271 matt UVMHIST_LOG(maphist, "(l=%#x) pm=%#x", l, pm, 0, 0);
4878 1.165 scw
4879 1.271 matt #ifdef ARM_MMU_EXTENDED
4880 1.271 matt kpreempt_disable();
4881 1.271 matt struct cpu_info * const ci = curcpu();
4882 1.271 matt struct pmap_asid_info * const pai = PMAP_PAI(pm, cpu_tlb_info(ci));
4883 1.271 matt /*
4884 1.271 matt * Disable translation table walks from TTBR0 while no pmap has been
4885 1.271 matt * activated.
4886 1.271 matt */
4887 1.271 matt const uint32_t old_ttbcr = armreg_ttbcr_read();
4888 1.271 matt armreg_ttbcr_write(old_ttbcr | TTBCR_S_PD0);
4889 1.271 matt arm_isb();
4890 1.271 matt pmap_tlb_asid_deactivate(pm);
4891 1.271 matt cpu_setttb(pmap_kernel()->pm_l1_pa, pai->pai_asid);
4892 1.271 matt ci->ci_pmap_cur = pmap_kernel();
4893 1.286 skrll kpreempt_enable();
4894 1.271 matt #else
4895 1.178 scw /*
4896 1.178 scw * If the process is exiting, make sure pmap_activate() does
4897 1.178 scw * a full MMU context-switch and cache flush, which we might
4898 1.178 scw * otherwise skip. See PR port-arm/38950.
4899 1.178 scw */
4900 1.178 scw if (l->l_proc->p_sflag & PS_WEXIT)
4901 1.267 matt curcpu()->ci_lastlwp = NULL;
4902 1.178 scw
4903 1.271 matt pm->pm_activated = false;
4904 1.271 matt #endif
4905 1.271 matt UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
4906 1.1 matt }
4907 1.1 matt
4908 1.1 matt void
4909 1.134 thorpej pmap_update(pmap_t pm)
4910 1.1 matt {
4911 1.1 matt
4912 1.134 thorpej if (pm->pm_remove_all) {
4913 1.271 matt #ifdef ARM_MMU_EXTENDED
4914 1.271 matt KASSERTMSG(curcpu()->ci_pmap_cur != pm || pm->pm_pai[0].pai_asid == curcpu()->ci_pmap_asid_cur, "pmap/asid %p/%#x != %s cur pmap/asid %p/%#x", pm, pm->pm_pai[0].pai_asid, curcpu()->ci_data.cpu_name, curcpu()->ci_pmap_cur, curcpu()->ci_pmap_asid_cur);
4915 1.271 matt /*
4916 1.271 matt * Finish up the pmap_remove_all() optimisation by flushing
4917 1.271 matt * all our ASIDs.
4918 1.271 matt */
4919 1.271 matt pmap_tlb_asid_release_all(pm);
4920 1.271 matt #else
4921 1.134 thorpej /*
4922 1.134 thorpej * Finish up the pmap_remove_all() optimisation by flushing
4923 1.134 thorpej * the TLB.
4924 1.134 thorpej */
4925 1.134 thorpej pmap_tlb_flushID(pm);
4926 1.271 matt #endif
4927 1.160 thorpej pm->pm_remove_all = false;
4928 1.134 thorpej }
4929 1.1 matt
4930 1.271 matt #ifdef ARM_MMU_EXTENDED
4931 1.271 matt
4932 1.271 matt #if defined(MULTIPROCESSOR) && PMAP_MAX_TLB > 1
4933 1.271 matt u_int pending = atomic_swap_uint(&pmap->pm_shootdown_pending, 0);
4934 1.271 matt if (pending && pmap_tlb_shootdown_bystanders(pmap)) {
4935 1.271 matt PMAP_COUNT(shootdown_ipis);
4936 1.271 matt }
4937 1.271 matt #endif
4938 1.271 matt KASSERTMSG(curcpu()->ci_pmap_cur != pm || pm->pm_pai[0].pai_asid == curcpu()->ci_pmap_asid_cur, "pmap/asid %p/%#x != %s cur pmap/asid %p/%#x", pm, pm->pm_pai[0].pai_asid, curcpu()->ci_data.cpu_name, curcpu()->ci_pmap_cur, curcpu()->ci_pmap_asid_cur);
4939 1.271 matt #else
4940 1.134 thorpej if (pmap_is_current(pm)) {
4941 1.107 thorpej /*
4942 1.134 thorpej * If we're dealing with a current userland pmap, move its L1
4943 1.134 thorpej * to the end of the LRU.
4944 1.107 thorpej */
4945 1.134 thorpej if (pm != pmap_kernel())
4946 1.134 thorpej pmap_use_l1(pm);
4947 1.134 thorpej
4948 1.1 matt /*
4949 1.134 thorpej * We can assume we're done with frobbing the cache/tlb for
4950 1.134 thorpej * now. Make sure any future pmap ops don't skip cache/tlb
4951 1.134 thorpej * flushes.
4952 1.1 matt */
4953 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
4954 1.1 matt }
4955 1.271 matt #endif
4956 1.1 matt
4957 1.174 matt PMAPCOUNT(updates);
4958 1.174 matt
4959 1.96 thorpej /*
4960 1.134 thorpej * make sure TLB/cache operations have completed.
4961 1.96 thorpej */
4962 1.134 thorpej cpu_cpwait();
4963 1.134 thorpej }
4964 1.134 thorpej
4965 1.134 thorpej void
4966 1.134 thorpej pmap_remove_all(pmap_t pm)
4967 1.134 thorpej {
4968 1.96 thorpej
4969 1.1 matt /*
4970 1.134 thorpej * The vmspace described by this pmap is about to be torn down.
4971 1.134 thorpej * Until pmap_update() is called, UVM will only make calls
4972 1.134 thorpej * to pmap_remove(). We can make life much simpler by flushing
4973 1.134 thorpej * the cache now, and deferring TLB invalidation to pmap_update().
4974 1.1 matt */
4975 1.174 matt #ifdef PMAP_CACHE_VIVT
4976 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
4977 1.174 matt #endif
4978 1.160 thorpej pm->pm_remove_all = true;
4979 1.1 matt }
4980 1.1 matt
4981 1.1 matt /*
4982 1.134 thorpej * Retire the given physical map from service.
4983 1.134 thorpej * Should only be called if the map contains no valid mappings.
4984 1.1 matt */
4985 1.134 thorpej void
4986 1.134 thorpej pmap_destroy(pmap_t pm)
4987 1.1 matt {
4988 1.134 thorpej u_int count;
4989 1.1 matt
4990 1.134 thorpej if (pm == NULL)
4991 1.134 thorpej return;
4992 1.1 matt
4993 1.134 thorpej if (pm->pm_remove_all) {
4994 1.134 thorpej pmap_tlb_flushID(pm);
4995 1.160 thorpej pm->pm_remove_all = false;
4996 1.1 matt }
4997 1.79 thorpej
4998 1.49 thorpej /*
4999 1.134 thorpej * Drop reference count
5000 1.49 thorpej */
5001 1.222 rmind mutex_enter(pm->pm_lock);
5002 1.134 thorpej count = --pm->pm_obj.uo_refs;
5003 1.222 rmind mutex_exit(pm->pm_lock);
5004 1.134 thorpej if (count > 0) {
5005 1.271 matt #ifndef ARM_MMU_EXTENDED
5006 1.134 thorpej if (pmap_is_current(pm)) {
5007 1.134 thorpej if (pm != pmap_kernel())
5008 1.134 thorpej pmap_use_l1(pm);
5009 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5010 1.134 thorpej }
5011 1.271 matt #endif
5012 1.134 thorpej return;
5013 1.134 thorpej }
5014 1.66 thorpej
5015 1.1 matt /*
5016 1.134 thorpej * reference count is zero, free pmap resources and then free pmap.
5017 1.1 matt */
5018 1.134 thorpej
5019 1.257 matt #ifndef ARM_HAS_VBAR
5020 1.134 thorpej if (vector_page < KERNEL_BASE) {
5021 1.165 scw KDASSERT(!pmap_is_current(pm));
5022 1.147 scw
5023 1.134 thorpej /* Remove the vector page mapping */
5024 1.134 thorpej pmap_remove(pm, vector_page, vector_page + PAGE_SIZE);
5025 1.134 thorpej pmap_update(pm);
5026 1.1 matt }
5027 1.257 matt #endif
5028 1.1 matt
5029 1.134 thorpej LIST_REMOVE(pm, pm_list);
5030 1.134 thorpej
5031 1.134 thorpej pmap_free_l1(pm);
5032 1.134 thorpej
5033 1.271 matt #ifdef ARM_MMU_EXTENDED
5034 1.271 matt #ifdef MULTIPROCESSOR
5035 1.271 matt kcpuset_destroy(pm->pm_active);
5036 1.271 matt kcpuset_destroy(pm->pm_onproc);
5037 1.271 matt #endif
5038 1.271 matt #else
5039 1.267 matt struct cpu_info * const ci = curcpu();
5040 1.267 matt if (ci->ci_pmap_lastuser == pm)
5041 1.267 matt ci->ci_pmap_lastuser = NULL;
5042 1.271 matt #endif
5043 1.165 scw
5044 1.222 rmind uvm_obj_destroy(&pm->pm_obj, false);
5045 1.222 rmind mutex_destroy(&pm->pm_obj_lock);
5046 1.168 ad pool_cache_put(&pmap_cache, pm);
5047 1.134 thorpej }
5048 1.134 thorpej
5049 1.134 thorpej
5050 1.134 thorpej /*
5051 1.134 thorpej * void pmap_reference(pmap_t pm)
5052 1.134 thorpej *
5053 1.134 thorpej * Add a reference to the specified pmap.
5054 1.134 thorpej */
5055 1.134 thorpej void
5056 1.134 thorpej pmap_reference(pmap_t pm)
5057 1.134 thorpej {
5058 1.1 matt
5059 1.134 thorpej if (pm == NULL)
5060 1.134 thorpej return;
5061 1.1 matt
5062 1.271 matt #ifndef ARM_MMU_EXTENDED
5063 1.134 thorpej pmap_use_l1(pm);
5064 1.271 matt #endif
5065 1.104 thorpej
5066 1.222 rmind mutex_enter(pm->pm_lock);
5067 1.134 thorpej pm->pm_obj.uo_refs++;
5068 1.222 rmind mutex_exit(pm->pm_lock);
5069 1.134 thorpej }
5070 1.49 thorpej
5071 1.214 jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
5072 1.174 matt
5073 1.174 matt static struct evcnt pmap_prefer_nochange_ev =
5074 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "nochange");
5075 1.174 matt static struct evcnt pmap_prefer_change_ev =
5076 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "change");
5077 1.174 matt
5078 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_change_ev);
5079 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_nochange_ev);
5080 1.174 matt
5081 1.174 matt void
5082 1.174 matt pmap_prefer(vaddr_t hint, vaddr_t *vap, int td)
5083 1.174 matt {
5084 1.174 matt vsize_t mask = arm_cache_prefer_mask | (PAGE_SIZE - 1);
5085 1.174 matt vaddr_t va = *vap;
5086 1.174 matt vaddr_t diff = (hint - va) & mask;
5087 1.174 matt if (diff == 0) {
5088 1.174 matt pmap_prefer_nochange_ev.ev_count++;
5089 1.174 matt } else {
5090 1.174 matt pmap_prefer_change_ev.ev_count++;
5091 1.174 matt if (__predict_false(td))
5092 1.174 matt va -= mask + 1;
5093 1.174 matt *vap = va + diff;
5094 1.174 matt }
5095 1.174 matt }
5096 1.214 jmcneill #endif /* ARM_MMU_V6 | ARM_MMU_V7 */
5097 1.174 matt
5098 1.134 thorpej /*
5099 1.134 thorpej * pmap_zero_page()
5100 1.286 skrll *
5101 1.134 thorpej * Zero a given physical page by mapping it at a page hook point.
5102 1.134 thorpej * In doing the zero page op, the page we zero is mapped cachable, as with
5103 1.134 thorpej * StrongARM accesses to non-cached pages are non-burst making writing
5104 1.134 thorpej * _any_ bulk data very slow.
5105 1.134 thorpej */
5106 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
5107 1.134 thorpej void
5108 1.271 matt pmap_zero_page_generic(paddr_t pa)
5109 1.134 thorpej {
5110 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5111 1.271 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
5112 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5113 1.174 matt #endif
5114 1.244 matt #if defined(PMAP_CACHE_VIPT)
5115 1.174 matt /* Choose the last page color it had, if any */
5116 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
5117 1.174 matt #else
5118 1.174 matt const vsize_t va_offset = 0;
5119 1.174 matt #endif
5120 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
5121 1.244 matt /*
5122 1.244 matt * Is this page mapped at its natural color?
5123 1.244 matt * If we have all of memory mapped, then just convert PA to VA.
5124 1.244 matt */
5125 1.284 matt bool okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5126 1.271 matt || va_offset == (pa & arm_cache_prefer_mask);
5127 1.271 matt const vaddr_t vdstp = okcolor
5128 1.284 matt ? pmap_direct_mapped_phys(pa, &okcolor, cpu_cdstp(va_offset))
5129 1.271 matt : cpu_cdstp(va_offset);
5130 1.244 matt #else
5131 1.244 matt const bool okcolor = false;
5132 1.271 matt const vaddr_t vdstp = cpu_cdstp(va_offset);
5133 1.244 matt #endif
5134 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
5135 1.1 matt
5136 1.244 matt
5137 1.174 matt #ifdef DEBUG
5138 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5139 1.134 thorpej panic("pmap_zero_page: page has mappings");
5140 1.134 thorpej #endif
5141 1.1 matt
5142 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5143 1.120 chris
5144 1.244 matt if (!okcolor) {
5145 1.244 matt /*
5146 1.244 matt * Hook in the page, zero it, and purge the cache for that
5147 1.244 matt * zeroed page. Invalidate the TLB as needed.
5148 1.244 matt */
5149 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa | pte_l2_s_cache_mode
5150 1.271 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE);
5151 1.271 matt l2pte_set(ptep, npte, 0);
5152 1.244 matt PTE_SYNC(ptep);
5153 1.271 matt cpu_tlb_flushD_SE(vdstp);
5154 1.244 matt cpu_cpwait();
5155 1.284 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(PMAP_CACHE_VIPT) \
5156 1.284 matt && !defined(ARM_MMU_EXTENDED)
5157 1.244 matt /*
5158 1.244 matt * If we are direct-mapped and our color isn't ok, then before
5159 1.244 matt * we bzero the page invalidate its contents from the cache and
5160 1.244 matt * reset the color to its natural color.
5161 1.244 matt */
5162 1.271 matt cpu_dcache_inv_range(vdstp, PAGE_SIZE);
5163 1.244 matt md->pvh_attrs &= ~arm_cache_prefer_mask;
5164 1.271 matt md->pvh_attrs |= (pa & arm_cache_prefer_mask);
5165 1.244 matt #endif
5166 1.244 matt }
5167 1.244 matt bzero_page(vdstp);
5168 1.244 matt if (!okcolor) {
5169 1.244 matt /*
5170 1.244 matt * Unmap the page.
5171 1.244 matt */
5172 1.271 matt l2pte_reset(ptep);
5173 1.244 matt PTE_SYNC(ptep);
5174 1.271 matt cpu_tlb_flushD_SE(vdstp);
5175 1.174 matt #ifdef PMAP_CACHE_VIVT
5176 1.271 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5177 1.174 matt #endif
5178 1.244 matt }
5179 1.174 matt #ifdef PMAP_CACHE_VIPT
5180 1.174 matt /*
5181 1.174 matt * This page is now cache resident so it now has a page color.
5182 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
5183 1.174 matt */
5184 1.271 matt #ifndef ARM_MMU_EXTENDED
5185 1.215 uebayasi if (!pmap_is_page_colored_p(md)) {
5186 1.174 matt PMAPCOUNT(vac_color_new);
5187 1.215 uebayasi md->pvh_attrs |= PVF_COLORED;
5188 1.174 matt }
5189 1.271 matt md->pvh_attrs |= PVF_DIRTY;
5190 1.271 matt #endif
5191 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
5192 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
5193 1.174 matt PMAPCOUNT(exec_discarded_zero);
5194 1.174 matt }
5195 1.174 matt #endif
5196 1.134 thorpej }
5197 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
5198 1.1 matt
5199 1.134 thorpej #if ARM_MMU_XSCALE == 1
5200 1.134 thorpej void
5201 1.271 matt pmap_zero_page_xscale(paddr_t pa)
5202 1.134 thorpej {
5203 1.134 thorpej #ifdef DEBUG
5204 1.271 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
5205 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5206 1.1 matt
5207 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5208 1.134 thorpej panic("pmap_zero_page: page has mappings");
5209 1.134 thorpej #endif
5210 1.1 matt
5211 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5212 1.1 matt
5213 1.134 thorpej /*
5214 1.134 thorpej * Hook in the page, zero it, and purge the cache for that
5215 1.134 thorpej * zeroed page. Invalidate the TLB as needed.
5216 1.134 thorpej */
5217 1.286 skrll
5218 1.271 matt pt_entry_t npte = L2_S_PROTO | pa |
5219 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
5220 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5221 1.271 matt l2pte_set(cdst_pte, npte, 0);
5222 1.134 thorpej PTE_SYNC(cdst_pte);
5223 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
5224 1.134 thorpej cpu_cpwait();
5225 1.134 thorpej bzero_page(cdstp);
5226 1.134 thorpej xscale_cache_clean_minidata();
5227 1.271 matt l2pte_reset(cdst_pte);
5228 1.271 matt PTE_SYNC(cdst_pte);
5229 1.134 thorpej }
5230 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
5231 1.1 matt
5232 1.134 thorpej /* pmap_pageidlezero()
5233 1.134 thorpej *
5234 1.134 thorpej * The same as above, except that we assume that the page is not
5235 1.134 thorpej * mapped. This means we never have to flush the cache first. Called
5236 1.134 thorpej * from the idle loop.
5237 1.134 thorpej */
5238 1.159 thorpej bool
5239 1.271 matt pmap_pageidlezero(paddr_t pa)
5240 1.134 thorpej {
5241 1.160 thorpej bool rv = true;
5242 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5243 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
5244 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5245 1.174 matt #endif
5246 1.174 matt #ifdef PMAP_CACHE_VIPT
5247 1.174 matt /* Choose the last page color it had, if any */
5248 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
5249 1.174 matt #else
5250 1.174 matt const vsize_t va_offset = 0;
5251 1.174 matt #endif
5252 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
5253 1.284 matt bool okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5254 1.271 matt || va_offset == (pa & arm_cache_prefer_mask);
5255 1.271 matt const vaddr_t vdstp = okcolor
5256 1.284 matt ? pmap_direct_mapped_phys(pa, &okcolor, cpu_cdstp(va_offset))
5257 1.271 matt : cpu_cdstp(va_offset);
5258 1.271 matt #else
5259 1.271 matt const bool okcolor = false;
5260 1.271 matt const vaddr_t vdstp = cpu_cdstp(va_offset);
5261 1.271 matt #endif
5262 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
5263 1.174 matt
5264 1.174 matt
5265 1.134 thorpej #ifdef DEBUG
5266 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5267 1.134 thorpej panic("pmap_pageidlezero: page has mappings");
5268 1.1 matt #endif
5269 1.1 matt
5270 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5271 1.134 thorpej
5272 1.271 matt if (!okcolor) {
5273 1.271 matt /*
5274 1.271 matt * Hook in the page, zero it, and purge the cache for that
5275 1.271 matt * zeroed page. Invalidate the TLB as needed.
5276 1.271 matt */
5277 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa |
5278 1.271 matt L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
5279 1.271 matt l2pte_set(ptep, npte, 0);
5280 1.271 matt PTE_SYNC(ptep);
5281 1.271 matt cpu_tlb_flushD_SE(vdstp);
5282 1.271 matt cpu_cpwait();
5283 1.271 matt }
5284 1.1 matt
5285 1.271 matt uint64_t *ptr = (uint64_t *)vdstp;
5286 1.271 matt for (size_t i = 0; i < PAGE_SIZE / sizeof(*ptr); i++) {
5287 1.174 matt if (sched_curcpu_runnable_p() != 0) {
5288 1.134 thorpej /*
5289 1.134 thorpej * A process has become ready. Abort now,
5290 1.134 thorpej * so we don't keep it waiting while we
5291 1.134 thorpej * do slow memory access to finish this
5292 1.134 thorpej * page.
5293 1.134 thorpej */
5294 1.160 thorpej rv = false;
5295 1.134 thorpej break;
5296 1.134 thorpej }
5297 1.134 thorpej *ptr++ = 0;
5298 1.11 chris }
5299 1.1 matt
5300 1.174 matt #ifdef PMAP_CACHE_VIVT
5301 1.134 thorpej if (rv)
5302 1.286 skrll /*
5303 1.134 thorpej * if we aborted we'll rezero this page again later so don't
5304 1.134 thorpej * purge it unless we finished it
5305 1.134 thorpej */
5306 1.271 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5307 1.174 matt #elif defined(PMAP_CACHE_VIPT)
5308 1.174 matt /*
5309 1.174 matt * This page is now cache resident so it now has a page color.
5310 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
5311 1.174 matt */
5312 1.271 matt #ifndef ARM_MMU_EXTENDED
5313 1.215 uebayasi if (!pmap_is_page_colored_p(md)) {
5314 1.174 matt PMAPCOUNT(vac_color_new);
5315 1.215 uebayasi md->pvh_attrs |= PVF_COLORED;
5316 1.174 matt }
5317 1.271 matt #endif
5318 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
5319 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
5320 1.174 matt PMAPCOUNT(exec_discarded_zero);
5321 1.174 matt }
5322 1.174 matt #endif
5323 1.174 matt /*
5324 1.174 matt * Unmap the page.
5325 1.174 matt */
5326 1.271 matt if (!okcolor) {
5327 1.271 matt l2pte_reset(ptep);
5328 1.271 matt PTE_SYNC(ptep);
5329 1.271 matt cpu_tlb_flushD_SE(vdstp);
5330 1.271 matt }
5331 1.1 matt
5332 1.271 matt return rv;
5333 1.1 matt }
5334 1.286 skrll
5335 1.48 chris /*
5336 1.134 thorpej * pmap_copy_page()
5337 1.48 chris *
5338 1.134 thorpej * Copy one physical page into another, by mapping the pages into
5339 1.134 thorpej * hook points. The same comment regarding cachability as in
5340 1.134 thorpej * pmap_zero_page also applies here.
5341 1.48 chris */
5342 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
5343 1.1 matt void
5344 1.134 thorpej pmap_copy_page_generic(paddr_t src, paddr_t dst)
5345 1.1 matt {
5346 1.174 matt struct vm_page * const src_pg = PHYS_TO_VM_PAGE(src);
5347 1.215 uebayasi struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
5348 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5349 1.174 matt struct vm_page * const dst_pg = PHYS_TO_VM_PAGE(dst);
5350 1.215 uebayasi struct vm_page_md *dst_md = VM_PAGE_TO_MD(dst_pg);
5351 1.174 matt #endif
5352 1.174 matt #ifdef PMAP_CACHE_VIPT
5353 1.215 uebayasi const vsize_t src_va_offset = src_md->pvh_attrs & arm_cache_prefer_mask;
5354 1.215 uebayasi const vsize_t dst_va_offset = dst_md->pvh_attrs & arm_cache_prefer_mask;
5355 1.174 matt #else
5356 1.174 matt const vsize_t src_va_offset = 0;
5357 1.174 matt const vsize_t dst_va_offset = 0;
5358 1.174 matt #endif
5359 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
5360 1.244 matt /*
5361 1.244 matt * Is this page mapped at its natural color?
5362 1.244 matt * If we have all of memory mapped, then just convert PA to VA.
5363 1.244 matt */
5364 1.284 matt bool src_okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5365 1.271 matt || src_va_offset == (src & arm_cache_prefer_mask);
5366 1.284 matt bool dst_okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5367 1.271 matt || dst_va_offset == (dst & arm_cache_prefer_mask);
5368 1.244 matt const vaddr_t vsrcp = src_okcolor
5369 1.284 matt ? pmap_direct_mapped_phys(src, &src_okcolor,
5370 1.284 matt cpu_csrcp(src_va_offset))
5371 1.271 matt : cpu_csrcp(src_va_offset);
5372 1.284 matt const vaddr_t vdstp = pmap_direct_mapped_phys(dst, &dst_okcolor,
5373 1.284 matt cpu_cdstp(dst_va_offset));
5374 1.244 matt #else
5375 1.244 matt const bool src_okcolor = false;
5376 1.244 matt const bool dst_okcolor = false;
5377 1.271 matt const vaddr_t vsrcp = cpu_csrcp(src_va_offset);
5378 1.271 matt const vaddr_t vdstp = cpu_cdstp(dst_va_offset);
5379 1.244 matt #endif
5380 1.271 matt pt_entry_t * const src_ptep = cpu_csrc_pte(src_va_offset);
5381 1.271 matt pt_entry_t * const dst_ptep = cpu_cdst_pte(dst_va_offset);
5382 1.174 matt
5383 1.134 thorpej #ifdef DEBUG
5384 1.215 uebayasi if (!SLIST_EMPTY(&dst_md->pvh_list))
5385 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
5386 1.134 thorpej #endif
5387 1.83 thorpej
5388 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
5389 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || src_md->pvh_attrs & (PVF_COLORED|PVF_NC));
5390 1.174 matt #endif
5391 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
5392 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
5393 1.105 thorpej
5394 1.134 thorpej /*
5395 1.134 thorpej * Clean the source page. Hold the source page's lock for
5396 1.134 thorpej * the duration of the copy so that no other mappings can
5397 1.134 thorpej * be created while we have a potentially aliased mapping.
5398 1.134 thorpej */
5399 1.174 matt #ifdef PMAP_CACHE_VIVT
5400 1.271 matt pmap_acquire_page_lock(src_md);
5401 1.271 matt (void) pmap_clean_page(src_md, true);
5402 1.271 matt pmap_release_page_lock(src_md);
5403 1.174 matt #endif
5404 1.105 thorpej
5405 1.134 thorpej /*
5406 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
5407 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
5408 1.134 thorpej * as required.
5409 1.134 thorpej */
5410 1.244 matt if (!src_okcolor) {
5411 1.271 matt const pt_entry_t nsrc_pte = L2_S_PROTO
5412 1.244 matt | src
5413 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
5414 1.244 matt | ((src_md->pvh_attrs & PVF_NC) ? 0 : pte_l2_s_cache_mode)
5415 1.271 matt #else // defined(PMAP_CACHE_VIVT) || defined(ARM_MMU_EXTENDED)
5416 1.244 matt | pte_l2_s_cache_mode
5417 1.174 matt #endif
5418 1.244 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ);
5419 1.271 matt l2pte_set(src_ptep, nsrc_pte, 0);
5420 1.244 matt PTE_SYNC(src_ptep);
5421 1.271 matt cpu_tlb_flushD_SE(vsrcp);
5422 1.244 matt cpu_cpwait();
5423 1.244 matt }
5424 1.244 matt if (!dst_okcolor) {
5425 1.271 matt const pt_entry_t ndst_pte = L2_S_PROTO | dst |
5426 1.244 matt L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
5427 1.271 matt l2pte_set(dst_ptep, ndst_pte, 0);
5428 1.244 matt PTE_SYNC(dst_ptep);
5429 1.271 matt cpu_tlb_flushD_SE(vdstp);
5430 1.244 matt cpu_cpwait();
5431 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(PMAP_CACHE_VIPT)
5432 1.244 matt /*
5433 1.244 matt * If we are direct-mapped and our color isn't ok, then before
5434 1.244 matt * we bcopy to the new page invalidate its contents from the
5435 1.244 matt * cache and reset its color to its natural color.
5436 1.244 matt */
5437 1.271 matt cpu_dcache_inv_range(vdstp, PAGE_SIZE);
5438 1.244 matt dst_md->pvh_attrs &= ~arm_cache_prefer_mask;
5439 1.244 matt dst_md->pvh_attrs |= (dst & arm_cache_prefer_mask);
5440 1.174 matt #endif
5441 1.244 matt }
5442 1.244 matt bcopy_page(vsrcp, vdstp);
5443 1.174 matt #ifdef PMAP_CACHE_VIVT
5444 1.244 matt cpu_dcache_inv_range(vsrcp, PAGE_SIZE);
5445 1.244 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5446 1.174 matt #endif
5447 1.174 matt /*
5448 1.174 matt * Unmap the pages.
5449 1.174 matt */
5450 1.244 matt if (!src_okcolor) {
5451 1.271 matt l2pte_reset(src_ptep);
5452 1.244 matt PTE_SYNC(src_ptep);
5453 1.271 matt cpu_tlb_flushD_SE(vsrcp);
5454 1.244 matt cpu_cpwait();
5455 1.244 matt }
5456 1.244 matt if (!dst_okcolor) {
5457 1.271 matt l2pte_reset(dst_ptep);
5458 1.244 matt PTE_SYNC(dst_ptep);
5459 1.271 matt cpu_tlb_flushD_SE(vdstp);
5460 1.244 matt cpu_cpwait();
5461 1.244 matt }
5462 1.174 matt #ifdef PMAP_CACHE_VIPT
5463 1.174 matt /*
5464 1.174 matt * Now that the destination page is in the cache, mark it as colored.
5465 1.174 matt * If this was an exec page, discard it.
5466 1.174 matt */
5467 1.271 matt pmap_acquire_page_lock(dst_md);
5468 1.271 matt #ifndef ARM_MMU_EXTENDED
5469 1.271 matt if (arm_pcache.cache_type == CACHE_TYPE_PIPT) {
5470 1.271 matt dst_md->pvh_attrs &= ~arm_cache_prefer_mask;
5471 1.271 matt dst_md->pvh_attrs |= (dst & arm_cache_prefer_mask);
5472 1.271 matt }
5473 1.215 uebayasi if (!pmap_is_page_colored_p(dst_md)) {
5474 1.174 matt PMAPCOUNT(vac_color_new);
5475 1.215 uebayasi dst_md->pvh_attrs |= PVF_COLORED;
5476 1.174 matt }
5477 1.271 matt dst_md->pvh_attrs |= PVF_DIRTY;
5478 1.271 matt #endif
5479 1.215 uebayasi if (PV_IS_EXEC_P(dst_md->pvh_attrs)) {
5480 1.215 uebayasi dst_md->pvh_attrs &= ~PVF_EXEC;
5481 1.174 matt PMAPCOUNT(exec_discarded_copy);
5482 1.174 matt }
5483 1.271 matt pmap_release_page_lock(dst_md);
5484 1.174 matt #endif
5485 1.1 matt }
5486 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
5487 1.1 matt
5488 1.134 thorpej #if ARM_MMU_XSCALE == 1
5489 1.1 matt void
5490 1.134 thorpej pmap_copy_page_xscale(paddr_t src, paddr_t dst)
5491 1.1 matt {
5492 1.226 matt struct vm_page *src_pg = PHYS_TO_VM_PAGE(src);
5493 1.226 matt struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
5494 1.134 thorpej #ifdef DEBUG
5495 1.216 uebayasi struct vm_page_md *dst_md = VM_PAGE_TO_MD(PHYS_TO_VM_PAGE(dst));
5496 1.14 chs
5497 1.215 uebayasi if (!SLIST_EMPTY(&dst_md->pvh_list))
5498 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
5499 1.134 thorpej #endif
5500 1.13 chris
5501 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
5502 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
5503 1.14 chs
5504 1.134 thorpej /*
5505 1.134 thorpej * Clean the source page. Hold the source page's lock for
5506 1.134 thorpej * the duration of the copy so that no other mappings can
5507 1.134 thorpej * be created while we have a potentially aliased mapping.
5508 1.134 thorpej */
5509 1.174 matt #ifdef PMAP_CACHE_VIVT
5510 1.271 matt pmap_acquire_page_lock(src_md);
5511 1.271 matt (void) pmap_clean_page(src_md, true);
5512 1.271 matt pmap_release_page_lock(src_md);
5513 1.174 matt #endif
5514 1.105 thorpej
5515 1.134 thorpej /*
5516 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
5517 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
5518 1.134 thorpej * as required.
5519 1.134 thorpej */
5520 1.134 thorpej *csrc_pte = L2_S_PROTO | src |
5521 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_READ) |
5522 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5523 1.134 thorpej PTE_SYNC(csrc_pte);
5524 1.134 thorpej *cdst_pte = L2_S_PROTO | dst |
5525 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
5526 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5527 1.134 thorpej PTE_SYNC(cdst_pte);
5528 1.134 thorpej cpu_tlb_flushD_SE(csrcp);
5529 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
5530 1.134 thorpej cpu_cpwait();
5531 1.134 thorpej bcopy_page(csrcp, cdstp);
5532 1.134 thorpej xscale_cache_clean_minidata();
5533 1.1 matt }
5534 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
5535 1.1 matt
5536 1.1 matt /*
5537 1.134 thorpej * void pmap_virtual_space(vaddr_t *start, vaddr_t *end)
5538 1.1 matt *
5539 1.134 thorpej * Return the start and end addresses of the kernel's virtual space.
5540 1.134 thorpej * These values are setup in pmap_bootstrap and are updated as pages
5541 1.134 thorpej * are allocated.
5542 1.1 matt */
5543 1.1 matt void
5544 1.134 thorpej pmap_virtual_space(vaddr_t *start, vaddr_t *end)
5545 1.1 matt {
5546 1.134 thorpej *start = virtual_avail;
5547 1.134 thorpej *end = virtual_end;
5548 1.1 matt }
5549 1.1 matt
5550 1.1 matt /*
5551 1.134 thorpej * Helper function for pmap_grow_l2_bucket()
5552 1.1 matt */
5553 1.157 perry static inline int
5554 1.271 matt pmap_grow_map(vaddr_t va, paddr_t *pap)
5555 1.1 matt {
5556 1.2 matt paddr_t pa;
5557 1.1 matt
5558 1.160 thorpej if (uvm.page_init_done == false) {
5559 1.174 matt #ifdef PMAP_STEAL_MEMORY
5560 1.174 matt pv_addr_t pv;
5561 1.174 matt pmap_boot_pagealloc(PAGE_SIZE,
5562 1.174 matt #ifdef PMAP_CACHE_VIPT
5563 1.174 matt arm_cache_prefer_mask,
5564 1.174 matt va & arm_cache_prefer_mask,
5565 1.174 matt #else
5566 1.174 matt 0, 0,
5567 1.174 matt #endif
5568 1.174 matt &pv);
5569 1.174 matt pa = pv.pv_pa;
5570 1.174 matt #else
5571 1.160 thorpej if (uvm_page_physget(&pa) == false)
5572 1.134 thorpej return (1);
5573 1.174 matt #endif /* PMAP_STEAL_MEMORY */
5574 1.134 thorpej } else {
5575 1.134 thorpej struct vm_page *pg;
5576 1.134 thorpej pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_USERESERVE);
5577 1.134 thorpej if (pg == NULL)
5578 1.134 thorpej return (1);
5579 1.134 thorpej pa = VM_PAGE_TO_PHYS(pg);
5580 1.174 matt /*
5581 1.182 matt * This new page must not have any mappings. Enter it via
5582 1.182 matt * pmap_kenter_pa and let that routine do the hard work.
5583 1.174 matt */
5584 1.275 matt struct vm_page_md *md __diagused = VM_PAGE_TO_MD(pg);
5585 1.215 uebayasi KASSERT(SLIST_EMPTY(&md->pvh_list));
5586 1.201 cegger pmap_kenter_pa(va, pa,
5587 1.265 matt VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE|PMAP_PTE);
5588 1.134 thorpej }
5589 1.1 matt
5590 1.134 thorpej if (pap)
5591 1.134 thorpej *pap = pa;
5592 1.1 matt
5593 1.174 matt PMAPCOUNT(pt_mappings);
5594 1.271 matt #ifdef DEBUG
5595 1.271 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pmap_kernel(), va);
5596 1.134 thorpej KDASSERT(l2b != NULL);
5597 1.1 matt
5598 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
5599 1.271 matt const pt_entry_t opte = *ptep;
5600 1.271 matt KDASSERT((opte & L2_S_CACHE_MASK) == pte_l2_s_cache_mode_pt);
5601 1.271 matt #endif
5602 1.134 thorpej memset((void *)va, 0, PAGE_SIZE);
5603 1.134 thorpej return (0);
5604 1.1 matt }
5605 1.1 matt
5606 1.1 matt /*
5607 1.134 thorpej * This is the same as pmap_alloc_l2_bucket(), except that it is only
5608 1.134 thorpej * used by pmap_growkernel().
5609 1.1 matt */
5610 1.157 perry static inline struct l2_bucket *
5611 1.134 thorpej pmap_grow_l2_bucket(pmap_t pm, vaddr_t va)
5612 1.1 matt {
5613 1.134 thorpej struct l2_dtable *l2;
5614 1.134 thorpej struct l2_bucket *l2b;
5615 1.271 matt u_short l1slot;
5616 1.134 thorpej vaddr_t nva;
5617 1.134 thorpej
5618 1.271 matt l1slot = l1pte_index(va);
5619 1.134 thorpej
5620 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
5621 1.134 thorpej /*
5622 1.134 thorpej * No mapping at this address, as there is
5623 1.134 thorpej * no entry in the L1 table.
5624 1.134 thorpej * Need to allocate a new l2_dtable.
5625 1.134 thorpej */
5626 1.134 thorpej nva = pmap_kernel_l2dtable_kva;
5627 1.134 thorpej if ((nva & PGOFSET) == 0) {
5628 1.134 thorpej /*
5629 1.134 thorpej * Need to allocate a backing page
5630 1.134 thorpej */
5631 1.271 matt if (pmap_grow_map(nva, NULL))
5632 1.134 thorpej return (NULL);
5633 1.134 thorpej }
5634 1.1 matt
5635 1.134 thorpej l2 = (struct l2_dtable *)nva;
5636 1.134 thorpej nva += sizeof(struct l2_dtable);
5637 1.82 thorpej
5638 1.134 thorpej if ((nva & PGOFSET) < (pmap_kernel_l2dtable_kva & PGOFSET)) {
5639 1.134 thorpej /*
5640 1.134 thorpej * The new l2_dtable straddles a page boundary.
5641 1.134 thorpej * Map in another page to cover it.
5642 1.134 thorpej */
5643 1.271 matt if (pmap_grow_map(nva, NULL))
5644 1.134 thorpej return (NULL);
5645 1.134 thorpej }
5646 1.1 matt
5647 1.134 thorpej pmap_kernel_l2dtable_kva = nva;
5648 1.1 matt
5649 1.134 thorpej /*
5650 1.134 thorpej * Link it into the parent pmap
5651 1.134 thorpej */
5652 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2;
5653 1.82 thorpej }
5654 1.75 reinoud
5655 1.271 matt l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
5656 1.134 thorpej
5657 1.134 thorpej /*
5658 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
5659 1.134 thorpej */
5660 1.134 thorpej if (l2b->l2b_kva == NULL) {
5661 1.134 thorpej pt_entry_t *ptep;
5662 1.134 thorpej
5663 1.134 thorpej /*
5664 1.134 thorpej * No L2 page table has been allocated. Chances are, this
5665 1.134 thorpej * is because we just allocated the l2_dtable, above.
5666 1.134 thorpej */
5667 1.134 thorpej nva = pmap_kernel_l2ptp_kva;
5668 1.134 thorpej ptep = (pt_entry_t *)nva;
5669 1.134 thorpej if ((nva & PGOFSET) == 0) {
5670 1.134 thorpej /*
5671 1.134 thorpej * Need to allocate a backing page
5672 1.134 thorpej */
5673 1.271 matt if (pmap_grow_map(nva, &pmap_kernel_l2ptp_phys))
5674 1.134 thorpej return (NULL);
5675 1.134 thorpej PTE_SYNC_RANGE(ptep, PAGE_SIZE / sizeof(pt_entry_t));
5676 1.134 thorpej }
5677 1.134 thorpej
5678 1.134 thorpej l2->l2_occupancy++;
5679 1.134 thorpej l2b->l2b_kva = ptep;
5680 1.271 matt l2b->l2b_l1slot = l1slot;
5681 1.271 matt l2b->l2b_pa = pmap_kernel_l2ptp_phys;
5682 1.134 thorpej
5683 1.134 thorpej pmap_kernel_l2ptp_kva += L2_TABLE_SIZE_REAL;
5684 1.134 thorpej pmap_kernel_l2ptp_phys += L2_TABLE_SIZE_REAL;
5685 1.82 thorpej }
5686 1.1 matt
5687 1.134 thorpej return (l2b);
5688 1.134 thorpej }
5689 1.134 thorpej
5690 1.134 thorpej vaddr_t
5691 1.134 thorpej pmap_growkernel(vaddr_t maxkvaddr)
5692 1.134 thorpej {
5693 1.134 thorpej pmap_t kpm = pmap_kernel();
5694 1.271 matt #ifndef ARM_MMU_EXTENDED
5695 1.134 thorpej struct l1_ttable *l1;
5696 1.271 matt #endif
5697 1.134 thorpej int s;
5698 1.134 thorpej
5699 1.134 thorpej if (maxkvaddr <= pmap_curmaxkvaddr)
5700 1.134 thorpej goto out; /* we are OK */
5701 1.1 matt
5702 1.134 thorpej NPDEBUG(PDB_GROWKERN,
5703 1.134 thorpej printf("pmap_growkernel: growing kernel from 0x%lx to 0x%lx\n",
5704 1.134 thorpej pmap_curmaxkvaddr, maxkvaddr));
5705 1.1 matt
5706 1.134 thorpej KDASSERT(maxkvaddr <= virtual_end);
5707 1.34 thorpej
5708 1.134 thorpej /*
5709 1.134 thorpej * whoops! we need to add kernel PTPs
5710 1.134 thorpej */
5711 1.1 matt
5712 1.134 thorpej s = splhigh(); /* to be safe */
5713 1.222 rmind mutex_enter(kpm->pm_lock);
5714 1.1 matt
5715 1.134 thorpej /* Map 1MB at a time */
5716 1.271 matt size_t l1slot = l1pte_index(pmap_curmaxkvaddr);
5717 1.271 matt #ifdef ARM_MMU_EXTENDED
5718 1.271 matt pd_entry_t * const spdep = &kpm->pm_l1[l1slot];
5719 1.271 matt pd_entry_t *pdep = spdep;
5720 1.271 matt #endif
5721 1.271 matt for (;pmap_curmaxkvaddr < maxkvaddr; pmap_curmaxkvaddr += L1_S_SIZE,
5722 1.271 matt #ifdef ARM_MMU_EXTENDED
5723 1.271 matt pdep++,
5724 1.271 matt #endif
5725 1.271 matt l1slot++) {
5726 1.271 matt struct l2_bucket *l2b =
5727 1.271 matt pmap_grow_l2_bucket(kpm, pmap_curmaxkvaddr);
5728 1.271 matt KASSERT(l2b != NULL);
5729 1.271 matt
5730 1.271 matt const pd_entry_t npde = L1_C_PROTO | l2b->l2b_pa
5731 1.271 matt | L1_C_DOM(PMAP_DOMAIN_KERNEL);
5732 1.271 matt #ifdef ARM_MMU_EXTENDED
5733 1.271 matt l1pte_setone(pdep, npde);
5734 1.271 matt #else
5735 1.134 thorpej /* Distribute new L1 entry to all other L1s */
5736 1.134 thorpej SLIST_FOREACH(l1, &l1_list, l1_link) {
5737 1.271 matt pd_entry_t * const pdep = &l1->l1_kva[l1slot];
5738 1.271 matt l1pte_setone(pdep, npde);
5739 1.271 matt PDE_SYNC(pdep);
5740 1.134 thorpej }
5741 1.271 matt #endif
5742 1.1 matt }
5743 1.271 matt #ifdef ARM_MMU_EXTENDED
5744 1.271 matt PDE_SYNC_RANGE(spdep, pdep - spdep);
5745 1.271 matt #endif
5746 1.1 matt
5747 1.271 matt #ifdef PMAP_CACHE_VIVT
5748 1.134 thorpej /*
5749 1.134 thorpej * flush out the cache, expensive but growkernel will happen so
5750 1.134 thorpej * rarely
5751 1.134 thorpej */
5752 1.134 thorpej cpu_dcache_wbinv_all();
5753 1.134 thorpej cpu_tlb_flushD();
5754 1.134 thorpej cpu_cpwait();
5755 1.271 matt #endif
5756 1.134 thorpej
5757 1.222 rmind mutex_exit(kpm->pm_lock);
5758 1.134 thorpej splx(s);
5759 1.1 matt
5760 1.134 thorpej out:
5761 1.134 thorpej return (pmap_curmaxkvaddr);
5762 1.1 matt }
5763 1.1 matt
5764 1.134 thorpej /************************ Utility routines ****************************/
5765 1.1 matt
5766 1.257 matt #ifndef ARM_HAS_VBAR
5767 1.134 thorpej /*
5768 1.134 thorpej * vector_page_setprot:
5769 1.134 thorpej *
5770 1.134 thorpej * Manipulate the protection of the vector page.
5771 1.134 thorpej */
5772 1.134 thorpej void
5773 1.134 thorpej vector_page_setprot(int prot)
5774 1.11 chris {
5775 1.134 thorpej struct l2_bucket *l2b;
5776 1.134 thorpej pt_entry_t *ptep;
5777 1.134 thorpej
5778 1.256 matt #if defined(CPU_ARMV7) || defined(CPU_ARM11)
5779 1.256 matt /*
5780 1.256 matt * If we are using VBAR to use the vectors in the kernel, then it's
5781 1.256 matt * already mapped in the kernel text so no need to anything here.
5782 1.256 matt */
5783 1.256 matt if (vector_page != ARM_VECTORS_LOW && vector_page != ARM_VECTORS_HIGH) {
5784 1.256 matt KASSERT((armreg_pfr1_read() & ARM_PFR1_SEC_MASK) != 0);
5785 1.256 matt return;
5786 1.256 matt }
5787 1.256 matt #endif
5788 1.256 matt
5789 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), vector_page);
5790 1.271 matt KASSERT(l2b != NULL);
5791 1.17 chris
5792 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(vector_page)];
5793 1.72 thorpej
5794 1.271 matt const pt_entry_t opte = *ptep;
5795 1.271 matt #ifdef ARM_MMU_EXTENDED
5796 1.271 matt const pt_entry_t npte = (opte & ~(L2_S_PROT_MASK|L2_XS_XN))
5797 1.271 matt | L2_S_PROT(PTE_KERNEL, prot);
5798 1.271 matt #else
5799 1.271 matt const pt_entry_t npte = (opte & ~L2_S_PROT_MASK)
5800 1.271 matt | L2_S_PROT(PTE_KERNEL, prot);
5801 1.271 matt #endif
5802 1.271 matt l2pte_set(ptep, npte, opte);
5803 1.134 thorpej PTE_SYNC(ptep);
5804 1.134 thorpej cpu_tlb_flushD_SE(vector_page);
5805 1.32 thorpej cpu_cpwait();
5806 1.17 chris }
5807 1.257 matt #endif
5808 1.17 chris
5809 1.17 chris /*
5810 1.134 thorpej * Fetch pointers to the PDE/PTE for the given pmap/VA pair.
5811 1.160 thorpej * Returns true if the mapping exists, else false.
5812 1.134 thorpej *
5813 1.134 thorpej * NOTE: This function is only used by a couple of arm-specific modules.
5814 1.134 thorpej * It is not safe to take any pmap locks here, since we could be right
5815 1.134 thorpej * in the middle of debugging the pmap anyway...
5816 1.134 thorpej *
5817 1.160 thorpej * It is possible for this routine to return false even though a valid
5818 1.134 thorpej * mapping does exist. This is because we don't lock, so the metadata
5819 1.134 thorpej * state may be inconsistent.
5820 1.134 thorpej *
5821 1.134 thorpej * NOTE: We can return a NULL *ptp in the case where the L1 pde is
5822 1.134 thorpej * a "section" mapping.
5823 1.1 matt */
5824 1.159 thorpej bool
5825 1.134 thorpej pmap_get_pde_pte(pmap_t pm, vaddr_t va, pd_entry_t **pdp, pt_entry_t **ptp)
5826 1.1 matt {
5827 1.134 thorpej struct l2_dtable *l2;
5828 1.271 matt pd_entry_t *pdep, pde;
5829 1.134 thorpej pt_entry_t *ptep;
5830 1.271 matt u_short l1slot;
5831 1.134 thorpej
5832 1.134 thorpej if (pm->pm_l1 == NULL)
5833 1.174 matt return false;
5834 1.134 thorpej
5835 1.271 matt l1slot = l1pte_index(va);
5836 1.271 matt *pdp = pdep = pmap_l1_kva(pm) + l1slot;
5837 1.271 matt pde = *pdep;
5838 1.1 matt
5839 1.271 matt if (l1pte_section_p(pde)) {
5840 1.134 thorpej *ptp = NULL;
5841 1.174 matt return true;
5842 1.1 matt }
5843 1.1 matt
5844 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
5845 1.134 thorpej if (l2 == NULL ||
5846 1.271 matt (ptep = l2->l2_bucket[L2_BUCKET(l1slot)].l2b_kva) == NULL) {
5847 1.174 matt return false;
5848 1.29 rearnsha }
5849 1.21 chris
5850 1.134 thorpej *ptp = &ptep[l2pte_index(va)];
5851 1.174 matt return true;
5852 1.1 matt }
5853 1.1 matt
5854 1.159 thorpej bool
5855 1.134 thorpej pmap_get_pde(pmap_t pm, vaddr_t va, pd_entry_t **pdp)
5856 1.1 matt {
5857 1.1 matt
5858 1.134 thorpej if (pm->pm_l1 == NULL)
5859 1.174 matt return false;
5860 1.50 thorpej
5861 1.271 matt *pdp = pmap_l1_kva(pm) + l1pte_index(va);
5862 1.50 thorpej
5863 1.174 matt return true;
5864 1.1 matt }
5865 1.1 matt
5866 1.134 thorpej /************************ Bootstrapping routines ****************************/
5867 1.134 thorpej
5868 1.271 matt #ifndef ARM_MMU_EXTENDED
5869 1.134 thorpej static void
5870 1.134 thorpej pmap_init_l1(struct l1_ttable *l1, pd_entry_t *l1pt)
5871 1.1 matt {
5872 1.134 thorpej int i;
5873 1.134 thorpej
5874 1.134 thorpej l1->l1_kva = l1pt;
5875 1.134 thorpej l1->l1_domain_use_count = 0;
5876 1.134 thorpej l1->l1_domain_first = 0;
5877 1.134 thorpej
5878 1.134 thorpej for (i = 0; i < PMAP_DOMAINS; i++)
5879 1.134 thorpej l1->l1_domain_free[i] = i + 1;
5880 1.1 matt
5881 1.134 thorpej /*
5882 1.134 thorpej * Copy the kernel's L1 entries to each new L1.
5883 1.134 thorpej */
5884 1.134 thorpej if (pmap_initialized)
5885 1.258 matt memcpy(l1pt, pmap_l1_kva(pmap_kernel()), L1_TABLE_SIZE);
5886 1.50 thorpej
5887 1.134 thorpej if (pmap_extract(pmap_kernel(), (vaddr_t)l1pt,
5888 1.160 thorpej &l1->l1_physaddr) == false)
5889 1.134 thorpej panic("pmap_init_l1: can't get PA of L1 at %p", l1pt);
5890 1.50 thorpej
5891 1.134 thorpej SLIST_INSERT_HEAD(&l1_list, l1, l1_link);
5892 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
5893 1.1 matt }
5894 1.271 matt #endif /* !ARM_MMU_EXTENDED */
5895 1.1 matt
5896 1.50 thorpej /*
5897 1.134 thorpej * pmap_bootstrap() is called from the board-specific initarm() routine
5898 1.134 thorpej * once the kernel L1/L2 descriptors tables have been set up.
5899 1.134 thorpej *
5900 1.134 thorpej * This is a somewhat convoluted process since pmap bootstrap is, effectively,
5901 1.134 thorpej * spread over a number of disparate files/functions.
5902 1.50 thorpej *
5903 1.134 thorpej * We are passed the following parameters
5904 1.134 thorpej * - kernel_l1pt
5905 1.134 thorpej * This is a pointer to the base of the kernel's L1 translation table.
5906 1.134 thorpej * - vstart
5907 1.134 thorpej * 1MB-aligned start of managed kernel virtual memory.
5908 1.134 thorpej * - vend
5909 1.134 thorpej * 1MB-aligned end of managed kernel virtual memory.
5910 1.50 thorpej *
5911 1.134 thorpej * We use the first parameter to build the metadata (struct l1_ttable and
5912 1.134 thorpej * struct l2_dtable) necessary to track kernel mappings.
5913 1.50 thorpej */
5914 1.134 thorpej #define PMAP_STATIC_L2_SIZE 16
5915 1.134 thorpej void
5916 1.174 matt pmap_bootstrap(vaddr_t vstart, vaddr_t vend)
5917 1.1 matt {
5918 1.271 matt static struct l2_dtable static_l2[PMAP_STATIC_L2_SIZE];
5919 1.271 matt #ifndef ARM_MMU_EXTENDED
5920 1.134 thorpej static struct l1_ttable static_l1;
5921 1.134 thorpej struct l1_ttable *l1 = &static_l1;
5922 1.271 matt #endif
5923 1.134 thorpej struct l2_dtable *l2;
5924 1.134 thorpej struct l2_bucket *l2b;
5925 1.174 matt pd_entry_t *l1pt = (pd_entry_t *) kernel_l1pt.pv_va;
5926 1.134 thorpej pmap_t pm = pmap_kernel();
5927 1.134 thorpej pt_entry_t *ptep;
5928 1.2 matt paddr_t pa;
5929 1.134 thorpej vsize_t size;
5930 1.271 matt int nptes, l2idx, l2next = 0;
5931 1.134 thorpej
5932 1.271 matt #ifdef ARM_MMU_EXTENDED
5933 1.271 matt KASSERT(pte_l1_s_cache_mode == pte_l1_s_cache_mode_pt);
5934 1.271 matt KASSERT(pte_l2_s_cache_mode == pte_l2_s_cache_mode_pt);
5935 1.271 matt #endif
5936 1.271 matt
5937 1.271 matt #ifdef VERBOSE_INIT_ARM
5938 1.271 matt printf("kpm ");
5939 1.271 matt #endif
5940 1.134 thorpej /*
5941 1.134 thorpej * Initialise the kernel pmap object
5942 1.134 thorpej */
5943 1.271 matt curcpu()->ci_pmap_cur = pm;
5944 1.271 matt #ifdef ARM_MMU_EXTENDED
5945 1.271 matt pm->pm_l1 = l1pt;
5946 1.271 matt pm->pm_l1_pa = kernel_l1pt.pv_pa;
5947 1.271 matt #ifdef VERBOSE_INIT_ARM
5948 1.271 matt printf("tlb0 ");
5949 1.271 matt #endif
5950 1.271 matt pmap_tlb_info_init(&pmap_tlb0_info);
5951 1.271 matt #ifdef MULTIPROCESSOR
5952 1.271 matt #ifdef VERBOSE_INIT_ARM
5953 1.271 matt printf("kcpusets ");
5954 1.271 matt #endif
5955 1.271 matt pm->pm_onproc = kcpuset_running;
5956 1.271 matt pm->pm_active = kcpuset_running;
5957 1.271 matt #endif
5958 1.271 matt #else
5959 1.134 thorpej pm->pm_l1 = l1;
5960 1.271 matt #endif
5961 1.222 rmind
5962 1.271 matt #ifdef VERBOSE_INIT_ARM
5963 1.271 matt printf("locks ");
5964 1.271 matt #endif
5965 1.278 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
5966 1.278 matt if (arm_cache_prefer_mask != 0) {
5967 1.278 matt mutex_init(&pmap_lock, MUTEX_DEFAULT, IPL_VM);
5968 1.278 matt } else {
5969 1.278 matt #endif
5970 1.278 matt mutex_init(&pmap_lock, MUTEX_DEFAULT, IPL_NONE);
5971 1.278 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
5972 1.278 matt }
5973 1.278 matt #endif
5974 1.222 rmind mutex_init(&pm->pm_obj_lock, MUTEX_DEFAULT, IPL_NONE);
5975 1.222 rmind uvm_obj_init(&pm->pm_obj, NULL, false, 1);
5976 1.222 rmind uvm_obj_setlock(&pm->pm_obj, &pm->pm_obj_lock);
5977 1.134 thorpej
5978 1.271 matt #ifdef VERBOSE_INIT_ARM
5979 1.271 matt printf("l1pt ");
5980 1.271 matt #endif
5981 1.134 thorpej /*
5982 1.134 thorpej * Scan the L1 translation table created by initarm() and create
5983 1.134 thorpej * the required metadata for all valid mappings found in it.
5984 1.134 thorpej */
5985 1.275 matt for (size_t l1slot = 0;
5986 1.275 matt l1slot < L1_TABLE_SIZE / sizeof(pd_entry_t);
5987 1.271 matt l1slot++) {
5988 1.271 matt pd_entry_t pde = l1pt[l1slot];
5989 1.134 thorpej
5990 1.134 thorpej /*
5991 1.134 thorpej * We're only interested in Coarse mappings.
5992 1.134 thorpej * pmap_extract() can deal with section mappings without
5993 1.134 thorpej * recourse to checking L2 metadata.
5994 1.134 thorpej */
5995 1.134 thorpej if ((pde & L1_TYPE_MASK) != L1_TYPE_C)
5996 1.134 thorpej continue;
5997 1.134 thorpej
5998 1.134 thorpej /*
5999 1.134 thorpej * Lookup the KVA of this L2 descriptor table
6000 1.134 thorpej */
6001 1.271 matt pa = l1pte_pa(pde);
6002 1.134 thorpej ptep = (pt_entry_t *)kernel_pt_lookup(pa);
6003 1.134 thorpej if (ptep == NULL) {
6004 1.134 thorpej panic("pmap_bootstrap: No L2 for va 0x%x, pa 0x%lx",
6005 1.271 matt (u_int)l1slot << L1_S_SHIFT, pa);
6006 1.134 thorpej }
6007 1.134 thorpej
6008 1.134 thorpej /*
6009 1.134 thorpej * Fetch the associated L2 metadata structure.
6010 1.134 thorpej * Allocate a new one if necessary.
6011 1.134 thorpej */
6012 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
6013 1.134 thorpej if (l2next == PMAP_STATIC_L2_SIZE)
6014 1.134 thorpej panic("pmap_bootstrap: out of static L2s");
6015 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2 = &static_l2[l2next++];
6016 1.134 thorpej }
6017 1.134 thorpej
6018 1.134 thorpej /*
6019 1.134 thorpej * One more L1 slot tracked...
6020 1.134 thorpej */
6021 1.134 thorpej l2->l2_occupancy++;
6022 1.134 thorpej
6023 1.134 thorpej /*
6024 1.134 thorpej * Fill in the details of the L2 descriptor in the
6025 1.134 thorpej * appropriate bucket.
6026 1.134 thorpej */
6027 1.271 matt l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
6028 1.134 thorpej l2b->l2b_kva = ptep;
6029 1.271 matt l2b->l2b_pa = pa;
6030 1.271 matt l2b->l2b_l1slot = l1slot;
6031 1.1 matt
6032 1.134 thorpej /*
6033 1.134 thorpej * Establish an initial occupancy count for this descriptor
6034 1.134 thorpej */
6035 1.134 thorpej for (l2idx = 0;
6036 1.134 thorpej l2idx < (L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
6037 1.134 thorpej l2idx++) {
6038 1.134 thorpej if ((ptep[l2idx] & L2_TYPE_MASK) != L2_TYPE_INV) {
6039 1.271 matt l2b->l2b_occupancy += PAGE_SIZE / L2_S_SIZE;
6040 1.134 thorpej }
6041 1.134 thorpej }
6042 1.1 matt
6043 1.134 thorpej /*
6044 1.134 thorpej * Make sure the descriptor itself has the correct cache mode.
6045 1.146 jdolecek * If not, fix it, but whine about the problem. Port-meisters
6046 1.134 thorpej * should consider this a clue to fix up their initarm()
6047 1.134 thorpej * function. :)
6048 1.134 thorpej */
6049 1.271 matt if (pmap_set_pt_cache_mode(l1pt, (vaddr_t)ptep, 1)) {
6050 1.134 thorpej printf("pmap_bootstrap: WARNING! wrong cache mode for "
6051 1.134 thorpej "L2 pte @ %p\n", ptep);
6052 1.134 thorpej }
6053 1.134 thorpej }
6054 1.61 thorpej
6055 1.271 matt #ifdef VERBOSE_INIT_ARM
6056 1.271 matt printf("cache(l1pt) ");
6057 1.271 matt #endif
6058 1.134 thorpej /*
6059 1.134 thorpej * Ensure the primary (kernel) L1 has the correct cache mode for
6060 1.134 thorpej * a page table. Bitch if it is not correctly set.
6061 1.134 thorpej */
6062 1.271 matt if (pmap_set_pt_cache_mode(l1pt, kernel_l1pt.pv_va,
6063 1.271 matt L1_TABLE_SIZE / L2_S_SIZE)) {
6064 1.271 matt printf("pmap_bootstrap: WARNING! wrong cache mode for "
6065 1.271 matt "primary L1 @ 0x%lx\n", kernel_l1pt.pv_va);
6066 1.1 matt }
6067 1.1 matt
6068 1.271 matt #ifdef PMAP_CACHE_VIVT
6069 1.134 thorpej cpu_dcache_wbinv_all();
6070 1.134 thorpej cpu_tlb_flushID();
6071 1.134 thorpej cpu_cpwait();
6072 1.271 matt #endif
6073 1.1 matt
6074 1.113 thorpej /*
6075 1.134 thorpej * now we allocate the "special" VAs which are used for tmp mappings
6076 1.134 thorpej * by the pmap (and other modules). we allocate the VAs by advancing
6077 1.134 thorpej * virtual_avail (note that there are no pages mapped at these VAs).
6078 1.134 thorpej *
6079 1.134 thorpej * Managed KVM space start from wherever initarm() tells us.
6080 1.113 thorpej */
6081 1.134 thorpej virtual_avail = vstart;
6082 1.134 thorpej virtual_end = vend;
6083 1.113 thorpej
6084 1.271 matt #ifdef VERBOSE_INIT_ARM
6085 1.271 matt printf("specials ");
6086 1.271 matt #endif
6087 1.174 matt #ifdef PMAP_CACHE_VIPT
6088 1.174 matt /*
6089 1.174 matt * If we have a VIPT cache, we need one page/pte per possible alias
6090 1.174 matt * page so we won't violate cache aliasing rules.
6091 1.174 matt */
6092 1.286 skrll virtual_avail = (virtual_avail + arm_cache_prefer_mask) & ~arm_cache_prefer_mask;
6093 1.271 matt nptes = (arm_cache_prefer_mask >> L2_S_SHIFT) + 1;
6094 1.271 matt if (arm_pcache.icache_type != CACHE_TYPE_PIPT
6095 1.271 matt && arm_pcache.icache_way_size > nptes * L2_S_SIZE) {
6096 1.271 matt nptes = arm_pcache.icache_way_size >> L2_S_SHIFT;
6097 1.271 matt }
6098 1.174 matt #else
6099 1.271 matt nptes = PAGE_SIZE / L2_S_SIZE;
6100 1.271 matt #endif
6101 1.271 matt #ifdef MULTIPROCESSOR
6102 1.271 matt cnptes = nptes;
6103 1.271 matt nptes *= arm_cpu_max;
6104 1.174 matt #endif
6105 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &csrcp, &csrc_pte);
6106 1.271 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)csrc_pte, nptes);
6107 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &cdstp, &cdst_pte);
6108 1.271 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)cdst_pte, nptes);
6109 1.183 matt pmap_alloc_specials(&virtual_avail, nptes, &memhook, NULL);
6110 1.275 matt if (msgbufaddr == NULL) {
6111 1.275 matt pmap_alloc_specials(&virtual_avail,
6112 1.275 matt round_page(MSGBUFSIZE) / PAGE_SIZE,
6113 1.275 matt (void *)&msgbufaddr, NULL);
6114 1.275 matt }
6115 1.134 thorpej
6116 1.134 thorpej /*
6117 1.134 thorpej * Allocate a range of kernel virtual address space to be used
6118 1.134 thorpej * for L2 descriptor tables and metadata allocation in
6119 1.134 thorpej * pmap_growkernel().
6120 1.134 thorpej */
6121 1.134 thorpej size = ((virtual_end - pmap_curmaxkvaddr) + L1_S_OFFSET) / L1_S_SIZE;
6122 1.134 thorpej pmap_alloc_specials(&virtual_avail,
6123 1.134 thorpej round_page(size * L2_TABLE_SIZE_REAL) / PAGE_SIZE,
6124 1.134 thorpej &pmap_kernel_l2ptp_kva, NULL);
6125 1.1 matt
6126 1.134 thorpej size = (size + (L2_BUCKET_SIZE - 1)) / L2_BUCKET_SIZE;
6127 1.134 thorpej pmap_alloc_specials(&virtual_avail,
6128 1.134 thorpej round_page(size * sizeof(struct l2_dtable)) / PAGE_SIZE,
6129 1.134 thorpej &pmap_kernel_l2dtable_kva, NULL);
6130 1.1 matt
6131 1.271 matt #ifndef ARM_MMU_EXTENDED
6132 1.134 thorpej /*
6133 1.134 thorpej * init the static-global locks and global pmap list.
6134 1.134 thorpej */
6135 1.226 matt mutex_init(&l1_lru_lock, MUTEX_DEFAULT, IPL_VM);
6136 1.1 matt
6137 1.134 thorpej /*
6138 1.134 thorpej * We can now initialise the first L1's metadata.
6139 1.134 thorpej */
6140 1.134 thorpej SLIST_INIT(&l1_list);
6141 1.134 thorpej TAILQ_INIT(&l1_lru_list);
6142 1.174 matt pmap_init_l1(l1, l1pt);
6143 1.271 matt #endif /* ARM_MMU_EXTENDED */
6144 1.1 matt
6145 1.257 matt #ifndef ARM_HAS_VBAR
6146 1.165 scw /* Set up vector page L1 details, if necessary */
6147 1.165 scw if (vector_page < KERNEL_BASE) {
6148 1.271 matt pm->pm_pl1vec = pmap_l1_kva(pm) + l1pte_index(vector_page);
6149 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
6150 1.210 uebayasi KDASSERT(l2b != NULL);
6151 1.271 matt pm->pm_l1vec = l2b->l2b_pa | L1_C_PROTO |
6152 1.258 matt L1_C_DOM(pmap_domain(pm));
6153 1.165 scw } else
6154 1.165 scw pm->pm_pl1vec = NULL;
6155 1.257 matt #endif
6156 1.165 scw
6157 1.271 matt #ifdef VERBOSE_INIT_ARM
6158 1.271 matt printf("pools ");
6159 1.271 matt #endif
6160 1.1 matt /*
6161 1.168 ad * Initialize the pmap cache
6162 1.1 matt */
6163 1.168 ad pool_cache_bootstrap(&pmap_cache, sizeof(struct pmap), 0, 0, 0,
6164 1.168 ad "pmappl", NULL, IPL_NONE, pmap_pmap_ctor, NULL, NULL);
6165 1.134 thorpej LIST_INIT(&pmap_pmaps);
6166 1.134 thorpej LIST_INSERT_HEAD(&pmap_pmaps, pm, pm_list);
6167 1.1 matt
6168 1.134 thorpej /*
6169 1.134 thorpej * Initialize the pv pool.
6170 1.134 thorpej */
6171 1.134 thorpej pool_init(&pmap_pv_pool, sizeof(struct pv_entry), 0, 0, 0, "pvepl",
6172 1.162 ad &pmap_bootstrap_pv_allocator, IPL_NONE);
6173 1.29 rearnsha
6174 1.134 thorpej /*
6175 1.134 thorpej * Initialize the L2 dtable pool and cache.
6176 1.134 thorpej */
6177 1.168 ad pool_cache_bootstrap(&pmap_l2dtable_cache, sizeof(struct l2_dtable), 0,
6178 1.168 ad 0, 0, "l2dtblpl", NULL, IPL_NONE, pmap_l2dtable_ctor, NULL, NULL);
6179 1.1 matt
6180 1.134 thorpej /*
6181 1.134 thorpej * Initialise the L2 descriptor table pool and cache
6182 1.134 thorpej */
6183 1.168 ad pool_cache_bootstrap(&pmap_l2ptp_cache, L2_TABLE_SIZE_REAL, 0,
6184 1.168 ad L2_TABLE_SIZE_REAL, 0, "l2ptppl", NULL, IPL_NONE,
6185 1.134 thorpej pmap_l2ptp_ctor, NULL, NULL);
6186 1.61 thorpej
6187 1.271 matt mutex_init(&memlock, MUTEX_DEFAULT, IPL_NONE);
6188 1.271 matt
6189 1.134 thorpej cpu_dcache_wbinv_all();
6190 1.1 matt }
6191 1.1 matt
6192 1.271 matt static bool
6193 1.271 matt pmap_set_pt_cache_mode(pd_entry_t *kl1, vaddr_t va, size_t nptes)
6194 1.1 matt {
6195 1.271 matt #ifdef ARM_MMU_EXTENDED
6196 1.271 matt return false;
6197 1.271 matt #else
6198 1.271 matt if (pte_l1_s_cache_mode == pte_l1_s_cache_mode_pt
6199 1.271 matt && pte_l2_s_cache_mode == pte_l2_s_cache_mode_pt)
6200 1.271 matt return false;
6201 1.271 matt
6202 1.271 matt const vaddr_t eva = va + nptes * PAGE_SIZE;
6203 1.134 thorpej int rv = 0;
6204 1.134 thorpej
6205 1.271 matt while (va < eva) {
6206 1.271 matt /*
6207 1.271 matt * Make sure the descriptor itself has the correct cache mode
6208 1.271 matt */
6209 1.271 matt pd_entry_t * const pdep = &kl1[l1pte_index(va)];
6210 1.271 matt pd_entry_t pde = *pdep;
6211 1.134 thorpej
6212 1.271 matt if (l1pte_section_p(pde)) {
6213 1.271 matt __CTASSERT((L1_S_CACHE_MASK & L1_S_V6_SUPER) == 0);
6214 1.271 matt if ((pde & L1_S_CACHE_MASK) != pte_l1_s_cache_mode_pt) {
6215 1.271 matt *pdep = (pde & ~L1_S_CACHE_MASK) |
6216 1.271 matt pte_l1_s_cache_mode_pt;
6217 1.271 matt PDE_SYNC(pdep);
6218 1.271 matt cpu_dcache_wbinv_range((vaddr_t)pdep,
6219 1.271 matt sizeof(*pdep));
6220 1.271 matt rv = 1;
6221 1.271 matt }
6222 1.271 matt return rv;
6223 1.271 matt if (pde & L1_S_V6_SUPER) {
6224 1.271 matt va = (va & -L1_SS_SIZE) + L1_SS_SIZE;
6225 1.271 matt } else {
6226 1.271 matt va = (va & -L1_S_SIZE) + L1_S_SIZE;
6227 1.271 matt }
6228 1.271 matt continue;
6229 1.134 thorpej }
6230 1.271 matt vaddr_t pa = l1pte_pa(pde);
6231 1.271 matt pt_entry_t *ptep = (pt_entry_t *)kernel_pt_lookup(pa);
6232 1.134 thorpej if (ptep == NULL)
6233 1.271 matt panic("pmap_bootstrap: No PTP for va %#lx\n", va);
6234 1.134 thorpej
6235 1.271 matt ptep += l2pte_index(va);
6236 1.271 matt const pt_entry_t opte = *ptep;
6237 1.271 matt if ((opte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
6238 1.271 matt const pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
6239 1.271 matt | pte_l2_s_cache_mode_pt;
6240 1.271 matt l2pte_set(ptep, npte, opte);
6241 1.134 thorpej PTE_SYNC(ptep);
6242 1.134 thorpej cpu_dcache_wbinv_range((vaddr_t)ptep, sizeof(*ptep));
6243 1.134 thorpej rv = 1;
6244 1.134 thorpej }
6245 1.271 matt va += PAGE_SIZE;
6246 1.134 thorpej }
6247 1.134 thorpej
6248 1.134 thorpej return (rv);
6249 1.271 matt #endif
6250 1.134 thorpej }
6251 1.1 matt
6252 1.134 thorpej static void
6253 1.134 thorpej pmap_alloc_specials(vaddr_t *availp, int pages, vaddr_t *vap, pt_entry_t **ptep)
6254 1.134 thorpej {
6255 1.134 thorpej vaddr_t va = *availp;
6256 1.134 thorpej struct l2_bucket *l2b;
6257 1.1 matt
6258 1.134 thorpej if (ptep) {
6259 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
6260 1.134 thorpej if (l2b == NULL)
6261 1.134 thorpej panic("pmap_alloc_specials: no l2b for 0x%lx", va);
6262 1.62 thorpej
6263 1.134 thorpej if (ptep)
6264 1.134 thorpej *ptep = &l2b->l2b_kva[l2pte_index(va)];
6265 1.1 matt }
6266 1.1 matt
6267 1.134 thorpej *vap = va;
6268 1.134 thorpej *availp = va + (PAGE_SIZE * pages);
6269 1.134 thorpej }
6270 1.134 thorpej
6271 1.134 thorpej void
6272 1.134 thorpej pmap_init(void)
6273 1.134 thorpej {
6274 1.1 matt
6275 1.113 thorpej /*
6276 1.134 thorpej * Set the available memory vars - These do not map to real memory
6277 1.134 thorpej * addresses and cannot as the physical memory is fragmented.
6278 1.134 thorpej * They are used by ps for %mem calculations.
6279 1.134 thorpej * One could argue whether this should be the entire memory or just
6280 1.134 thorpej * the memory that is useable in a user process.
6281 1.113 thorpej */
6282 1.218 uebayasi avail_start = ptoa(VM_PHYSMEM_PTR(0)->start);
6283 1.218 uebayasi avail_end = ptoa(VM_PHYSMEM_PTR(vm_nphysseg - 1)->end);
6284 1.63 thorpej
6285 1.1 matt /*
6286 1.134 thorpej * Now we need to free enough pv_entry structures to allow us to get
6287 1.134 thorpej * the kmem_map/kmem_object allocated and inited (done after this
6288 1.134 thorpej * function is finished). to do this we allocate one bootstrap page out
6289 1.134 thorpej * of kernel_map and use it to provide an initial pool of pv_entry
6290 1.134 thorpej * structures. we never free this page.
6291 1.1 matt */
6292 1.271 matt pool_setlowat(&pmap_pv_pool, (PAGE_SIZE / sizeof(struct pv_entry)) * 2);
6293 1.62 thorpej
6294 1.271 matt #ifdef ARM_MMU_EXTENDED
6295 1.271 matt pmap_tlb_info_evcnt_attach(&pmap_tlb0_info);
6296 1.271 matt #endif
6297 1.191 matt
6298 1.160 thorpej pmap_initialized = true;
6299 1.1 matt }
6300 1.17 chris
6301 1.134 thorpej static vaddr_t last_bootstrap_page = 0;
6302 1.134 thorpej static void *free_bootstrap_pages = NULL;
6303 1.1 matt
6304 1.134 thorpej static void *
6305 1.134 thorpej pmap_bootstrap_pv_page_alloc(struct pool *pp, int flags)
6306 1.1 matt {
6307 1.134 thorpej extern void *pool_page_alloc(struct pool *, int);
6308 1.134 thorpej vaddr_t new_page;
6309 1.134 thorpej void *rv;
6310 1.134 thorpej
6311 1.134 thorpej if (pmap_initialized)
6312 1.134 thorpej return (pool_page_alloc(pp, flags));
6313 1.134 thorpej
6314 1.134 thorpej if (free_bootstrap_pages) {
6315 1.134 thorpej rv = free_bootstrap_pages;
6316 1.134 thorpej free_bootstrap_pages = *((void **)rv);
6317 1.134 thorpej return (rv);
6318 1.134 thorpej }
6319 1.134 thorpej
6320 1.271 matt KASSERT(kernel_map != NULL);
6321 1.151 yamt new_page = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
6322 1.151 yamt UVM_KMF_WIRED | ((flags & PR_WAITOK) ? 0 : UVM_KMF_NOWAIT));
6323 1.1 matt
6324 1.134 thorpej KASSERT(new_page > last_bootstrap_page);
6325 1.134 thorpej last_bootstrap_page = new_page;
6326 1.134 thorpej return ((void *)new_page);
6327 1.17 chris }
6328 1.17 chris
6329 1.134 thorpej static void
6330 1.134 thorpej pmap_bootstrap_pv_page_free(struct pool *pp, void *v)
6331 1.17 chris {
6332 1.134 thorpej extern void pool_page_free(struct pool *, void *);
6333 1.17 chris
6334 1.150 joff if ((vaddr_t)v <= last_bootstrap_page) {
6335 1.150 joff *((void **)v) = free_bootstrap_pages;
6336 1.150 joff free_bootstrap_pages = v;
6337 1.134 thorpej return;
6338 1.134 thorpej }
6339 1.114 thorpej
6340 1.150 joff if (pmap_initialized) {
6341 1.150 joff pool_page_free(pp, v);
6342 1.134 thorpej return;
6343 1.57 thorpej }
6344 1.17 chris }
6345 1.17 chris
6346 1.17 chris /*
6347 1.134 thorpej * pmap_postinit()
6348 1.17 chris *
6349 1.134 thorpej * This routine is called after the vm and kmem subsystems have been
6350 1.134 thorpej * initialised. This allows the pmap code to perform any initialisation
6351 1.134 thorpej * that can only be done one the memory allocation is in place.
6352 1.17 chris */
6353 1.134 thorpej void
6354 1.134 thorpej pmap_postinit(void)
6355 1.17 chris {
6356 1.271 matt #ifndef ARM_MMU_EXTENDED
6357 1.134 thorpej extern paddr_t physical_start, physical_end;
6358 1.134 thorpej struct l1_ttable *l1;
6359 1.134 thorpej struct pglist plist;
6360 1.134 thorpej struct vm_page *m;
6361 1.271 matt pd_entry_t *pdep;
6362 1.134 thorpej vaddr_t va, eva;
6363 1.134 thorpej u_int loop, needed;
6364 1.134 thorpej int error;
6365 1.271 matt #endif
6366 1.114 thorpej
6367 1.271 matt pool_cache_setlowat(&pmap_l2ptp_cache, (PAGE_SIZE / L2_TABLE_SIZE_REAL) * 4);
6368 1.169 matt pool_cache_setlowat(&pmap_l2dtable_cache,
6369 1.134 thorpej (PAGE_SIZE / sizeof(struct l2_dtable)) * 2);
6370 1.17 chris
6371 1.271 matt #ifndef ARM_MMU_EXTENDED
6372 1.134 thorpej needed = (maxproc / PMAP_DOMAINS) + ((maxproc % PMAP_DOMAINS) ? 1 : 0);
6373 1.134 thorpej needed -= 1;
6374 1.48 chris
6375 1.225 para l1 = kmem_alloc(sizeof(*l1) * needed, KM_SLEEP);
6376 1.48 chris
6377 1.134 thorpej for (loop = 0; loop < needed; loop++, l1++) {
6378 1.134 thorpej /* Allocate a L1 page table */
6379 1.151 yamt va = uvm_km_alloc(kernel_map, L1_TABLE_SIZE, 0, UVM_KMF_VAONLY);
6380 1.134 thorpej if (va == 0)
6381 1.134 thorpej panic("Cannot allocate L1 KVM");
6382 1.134 thorpej
6383 1.134 thorpej error = uvm_pglistalloc(L1_TABLE_SIZE, physical_start,
6384 1.225 para physical_end, L1_TABLE_SIZE, 0, &plist, 1, 1);
6385 1.134 thorpej if (error)
6386 1.134 thorpej panic("Cannot allocate L1 physical pages");
6387 1.134 thorpej
6388 1.134 thorpej m = TAILQ_FIRST(&plist);
6389 1.134 thorpej eva = va + L1_TABLE_SIZE;
6390 1.271 matt pdep = (pd_entry_t *)va;
6391 1.48 chris
6392 1.134 thorpej while (m && va < eva) {
6393 1.134 thorpej paddr_t pa = VM_PAGE_TO_PHYS(m);
6394 1.48 chris
6395 1.182 matt pmap_kenter_pa(va, pa,
6396 1.265 matt VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE|PMAP_PTE);
6397 1.48 chris
6398 1.134 thorpej va += PAGE_SIZE;
6399 1.176 ad m = TAILQ_NEXT(m, pageq.queue);
6400 1.48 chris }
6401 1.48 chris
6402 1.134 thorpej #ifdef DIAGNOSTIC
6403 1.134 thorpej if (m)
6404 1.134 thorpej panic("pmap_alloc_l1pt: pglist not empty");
6405 1.134 thorpej #endif /* DIAGNOSTIC */
6406 1.48 chris
6407 1.271 matt pmap_init_l1(l1, pdep);
6408 1.48 chris }
6409 1.48 chris
6410 1.134 thorpej #ifdef DEBUG
6411 1.134 thorpej printf("pmap_postinit: Allocated %d static L1 descriptor tables\n",
6412 1.134 thorpej needed);
6413 1.134 thorpej #endif
6414 1.271 matt #endif /* !ARM_MMU_EXTENDED */
6415 1.48 chris }
6416 1.48 chris
6417 1.76 thorpej /*
6418 1.134 thorpej * Note that the following routines are used by board-specific initialisation
6419 1.134 thorpej * code to configure the initial kernel page tables.
6420 1.134 thorpej *
6421 1.134 thorpej * If ARM32_NEW_VM_LAYOUT is *not* defined, they operate on the assumption that
6422 1.134 thorpej * L2 page-table pages are 4KB in size and use 4 L1 slots. This mimics the
6423 1.134 thorpej * behaviour of the old pmap, and provides an easy migration path for
6424 1.134 thorpej * initial bring-up of the new pmap on existing ports. Fortunately,
6425 1.134 thorpej * pmap_bootstrap() compensates for this hackery. This is only a stop-gap and
6426 1.134 thorpej * will be deprecated.
6427 1.76 thorpej *
6428 1.134 thorpej * If ARM32_NEW_VM_LAYOUT *is* defined, these functions deal with 1KB L2 page
6429 1.134 thorpej * tables.
6430 1.76 thorpej */
6431 1.40 thorpej
6432 1.40 thorpej /*
6433 1.46 thorpej * This list exists for the benefit of pmap_map_chunk(). It keeps track
6434 1.46 thorpej * of the kernel L2 tables during bootstrap, so that pmap_map_chunk() can
6435 1.46 thorpej * find them as necessary.
6436 1.46 thorpej *
6437 1.134 thorpej * Note that the data on this list MUST remain valid after initarm() returns,
6438 1.134 thorpej * as pmap_bootstrap() uses it to contruct L2 table metadata.
6439 1.46 thorpej */
6440 1.46 thorpej SLIST_HEAD(, pv_addr) kernel_pt_list = SLIST_HEAD_INITIALIZER(kernel_pt_list);
6441 1.46 thorpej
6442 1.46 thorpej static vaddr_t
6443 1.46 thorpej kernel_pt_lookup(paddr_t pa)
6444 1.46 thorpej {
6445 1.46 thorpej pv_addr_t *pv;
6446 1.46 thorpej
6447 1.46 thorpej SLIST_FOREACH(pv, &kernel_pt_list, pv_list) {
6448 1.134 thorpej if (pv->pv_pa == (pa & ~PGOFSET))
6449 1.134 thorpej return (pv->pv_va | (pa & PGOFSET));
6450 1.46 thorpej }
6451 1.46 thorpej return (0);
6452 1.46 thorpej }
6453 1.46 thorpej
6454 1.46 thorpej /*
6455 1.40 thorpej * pmap_map_section:
6456 1.40 thorpej *
6457 1.40 thorpej * Create a single section mapping.
6458 1.40 thorpej */
6459 1.40 thorpej void
6460 1.40 thorpej pmap_map_section(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
6461 1.40 thorpej {
6462 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6463 1.271 matt const size_t l1slot = l1pte_index(va);
6464 1.134 thorpej pd_entry_t fl;
6465 1.40 thorpej
6466 1.81 thorpej KASSERT(((va | pa) & L1_S_OFFSET) == 0);
6467 1.40 thorpej
6468 1.134 thorpej switch (cache) {
6469 1.134 thorpej case PTE_NOCACHE:
6470 1.134 thorpej default:
6471 1.134 thorpej fl = 0;
6472 1.134 thorpej break;
6473 1.134 thorpej
6474 1.134 thorpej case PTE_CACHE:
6475 1.134 thorpej fl = pte_l1_s_cache_mode;
6476 1.134 thorpej break;
6477 1.134 thorpej
6478 1.134 thorpej case PTE_PAGETABLE:
6479 1.134 thorpej fl = pte_l1_s_cache_mode_pt;
6480 1.134 thorpej break;
6481 1.134 thorpej }
6482 1.134 thorpej
6483 1.271 matt const pd_entry_t npde = L1_S_PROTO | pa |
6484 1.134 thorpej L1_S_PROT(PTE_KERNEL, prot) | fl | L1_S_DOM(PMAP_DOMAIN_KERNEL);
6485 1.271 matt l1pte_setone(pdep + l1slot, npde);
6486 1.271 matt PDE_SYNC(pdep + l1slot);
6487 1.41 thorpej }
6488 1.41 thorpej
6489 1.41 thorpej /*
6490 1.41 thorpej * pmap_map_entry:
6491 1.41 thorpej *
6492 1.41 thorpej * Create a single page mapping.
6493 1.41 thorpej */
6494 1.41 thorpej void
6495 1.47 thorpej pmap_map_entry(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
6496 1.41 thorpej {
6497 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6498 1.271 matt const size_t l1slot = l1pte_index(va);
6499 1.262 matt pt_entry_t npte;
6500 1.262 matt pt_entry_t *ptep;
6501 1.41 thorpej
6502 1.41 thorpej KASSERT(((va | pa) & PGOFSET) == 0);
6503 1.41 thorpej
6504 1.134 thorpej switch (cache) {
6505 1.134 thorpej case PTE_NOCACHE:
6506 1.134 thorpej default:
6507 1.262 matt npte = 0;
6508 1.134 thorpej break;
6509 1.134 thorpej
6510 1.134 thorpej case PTE_CACHE:
6511 1.262 matt npte = pte_l2_s_cache_mode;
6512 1.134 thorpej break;
6513 1.134 thorpej
6514 1.134 thorpej case PTE_PAGETABLE:
6515 1.262 matt npte = pte_l2_s_cache_mode_pt;
6516 1.134 thorpej break;
6517 1.134 thorpej }
6518 1.134 thorpej
6519 1.271 matt if ((pdep[l1slot] & L1_TYPE_MASK) != L1_TYPE_C)
6520 1.47 thorpej panic("pmap_map_entry: no L2 table for VA 0x%08lx", va);
6521 1.47 thorpej
6522 1.275 matt ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pdep[l1slot]));
6523 1.262 matt if (ptep == NULL)
6524 1.47 thorpej panic("pmap_map_entry: can't find L2 table for VA 0x%08lx", va);
6525 1.47 thorpej
6526 1.262 matt npte |= L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot);
6527 1.271 matt #ifdef ARM_MMU_EXTENDED
6528 1.271 matt if (prot & VM_PROT_EXECUTE) {
6529 1.271 matt npte &= ~L2_XS_XN;
6530 1.271 matt }
6531 1.271 matt #endif
6532 1.262 matt ptep += l2pte_index(va);
6533 1.262 matt l2pte_set(ptep, npte, 0);
6534 1.262 matt PTE_SYNC(ptep);
6535 1.42 thorpej }
6536 1.42 thorpej
6537 1.42 thorpej /*
6538 1.42 thorpej * pmap_link_l2pt:
6539 1.42 thorpej *
6540 1.134 thorpej * Link the L2 page table specified by "l2pv" into the L1
6541 1.42 thorpej * page table at the slot for "va".
6542 1.42 thorpej */
6543 1.42 thorpej void
6544 1.46 thorpej pmap_link_l2pt(vaddr_t l1pt, vaddr_t va, pv_addr_t *l2pv)
6545 1.42 thorpej {
6546 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt + l1pte_index(va);
6547 1.42 thorpej
6548 1.271 matt KASSERT((va & ((L1_S_SIZE * (PAGE_SIZE / L2_T_SIZE)) - 1)) == 0);
6549 1.46 thorpej KASSERT((l2pv->pv_pa & PGOFSET) == 0);
6550 1.46 thorpej
6551 1.271 matt const pd_entry_t npde = L1_S_DOM(PMAP_DOMAIN_KERNEL) | L1_C_PROTO
6552 1.271 matt | l2pv->pv_pa;
6553 1.134 thorpej
6554 1.271 matt l1pte_set(pdep, npde);
6555 1.271 matt PDE_SYNC_RANGE(pdep, PAGE_SIZE / L2_T_SIZE);
6556 1.42 thorpej
6557 1.46 thorpej SLIST_INSERT_HEAD(&kernel_pt_list, l2pv, pv_list);
6558 1.43 thorpej }
6559 1.43 thorpej
6560 1.43 thorpej /*
6561 1.43 thorpej * pmap_map_chunk:
6562 1.43 thorpej *
6563 1.43 thorpej * Map a chunk of memory using the most efficient mappings
6564 1.43 thorpej * possible (section, large page, small page) into the
6565 1.43 thorpej * provided L1 and L2 tables at the specified virtual address.
6566 1.43 thorpej */
6567 1.43 thorpej vsize_t
6568 1.46 thorpej pmap_map_chunk(vaddr_t l1pt, vaddr_t va, paddr_t pa, vsize_t size,
6569 1.46 thorpej int prot, int cache)
6570 1.43 thorpej {
6571 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6572 1.271 matt pt_entry_t f1, f2s, f2l;
6573 1.286 skrll vsize_t resid;
6574 1.43 thorpej
6575 1.130 thorpej resid = (size + (PAGE_SIZE - 1)) & ~(PAGE_SIZE - 1);
6576 1.43 thorpej
6577 1.44 thorpej if (l1pt == 0)
6578 1.44 thorpej panic("pmap_map_chunk: no L1 table provided");
6579 1.44 thorpej
6580 1.286 skrll #ifdef VERBOSE_INIT_ARM
6581 1.43 thorpej printf("pmap_map_chunk: pa=0x%lx va=0x%lx size=0x%lx resid=0x%lx "
6582 1.43 thorpej "prot=0x%x cache=%d\n", pa, va, size, resid, prot, cache);
6583 1.43 thorpej #endif
6584 1.43 thorpej
6585 1.134 thorpej switch (cache) {
6586 1.134 thorpej case PTE_NOCACHE:
6587 1.134 thorpej default:
6588 1.134 thorpej f1 = 0;
6589 1.134 thorpej f2l = 0;
6590 1.134 thorpej f2s = 0;
6591 1.134 thorpej break;
6592 1.134 thorpej
6593 1.134 thorpej case PTE_CACHE:
6594 1.134 thorpej f1 = pte_l1_s_cache_mode;
6595 1.134 thorpej f2l = pte_l2_l_cache_mode;
6596 1.134 thorpej f2s = pte_l2_s_cache_mode;
6597 1.134 thorpej break;
6598 1.134 thorpej
6599 1.134 thorpej case PTE_PAGETABLE:
6600 1.134 thorpej f1 = pte_l1_s_cache_mode_pt;
6601 1.134 thorpej f2l = pte_l2_l_cache_mode_pt;
6602 1.134 thorpej f2s = pte_l2_s_cache_mode_pt;
6603 1.134 thorpej break;
6604 1.134 thorpej }
6605 1.134 thorpej
6606 1.43 thorpej size = resid;
6607 1.43 thorpej
6608 1.43 thorpej while (resid > 0) {
6609 1.271 matt const size_t l1slot = l1pte_index(va);
6610 1.236 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
6611 1.230 matt /* See if we can use a supersection mapping. */
6612 1.230 matt if (L1_SS_PROTO && L1_SS_MAPPABLE_P(va, pa, resid)) {
6613 1.230 matt /* Supersection are always domain 0 */
6614 1.271 matt const pd_entry_t npde = L1_SS_PROTO | pa
6615 1.271 matt #ifdef ARM_MMU_EXTENDED_XXX
6616 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L1_S_V6_XN)
6617 1.271 matt #endif
6618 1.284 matt #ifdef ARM_MMU_EXTENDED
6619 1.284 matt | (va & 0x80000000 ? 0 : L1_S_V6_nG)
6620 1.284 matt #endif
6621 1.271 matt | L1_S_PROT(PTE_KERNEL, prot) | f1;
6622 1.230 matt #ifdef VERBOSE_INIT_ARM
6623 1.230 matt printf("sS");
6624 1.230 matt #endif
6625 1.271 matt l1pte_set(&pdep[l1slot], npde);
6626 1.271 matt PDE_SYNC_RANGE(&pdep[l1slot], L1_SS_SIZE / L1_S_SIZE);
6627 1.230 matt va += L1_SS_SIZE;
6628 1.230 matt pa += L1_SS_SIZE;
6629 1.230 matt resid -= L1_SS_SIZE;
6630 1.230 matt continue;
6631 1.230 matt }
6632 1.230 matt #endif
6633 1.43 thorpej /* See if we can use a section mapping. */
6634 1.134 thorpej if (L1_S_MAPPABLE_P(va, pa, resid)) {
6635 1.271 matt const pd_entry_t npde = L1_S_PROTO | pa
6636 1.271 matt #ifdef ARM_MMU_EXTENDED_XXX
6637 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L1_S_V6_XN)
6638 1.271 matt #endif
6639 1.284 matt #ifdef ARM_MMU_EXTENDED
6640 1.284 matt | (va & 0x80000000 ? 0 : L1_S_V6_nG)
6641 1.284 matt #endif
6642 1.271 matt | L1_S_PROT(PTE_KERNEL, prot) | f1
6643 1.271 matt | L1_S_DOM(PMAP_DOMAIN_KERNEL);
6644 1.43 thorpej #ifdef VERBOSE_INIT_ARM
6645 1.43 thorpej printf("S");
6646 1.43 thorpej #endif
6647 1.271 matt l1pte_set(&pdep[l1slot], npde);
6648 1.271 matt PDE_SYNC(&pdep[l1slot]);
6649 1.81 thorpej va += L1_S_SIZE;
6650 1.81 thorpej pa += L1_S_SIZE;
6651 1.81 thorpej resid -= L1_S_SIZE;
6652 1.43 thorpej continue;
6653 1.43 thorpej }
6654 1.45 thorpej
6655 1.45 thorpej /*
6656 1.45 thorpej * Ok, we're going to use an L2 table. Make sure
6657 1.45 thorpej * one is actually in the corresponding L1 slot
6658 1.45 thorpej * for the current VA.
6659 1.45 thorpej */
6660 1.271 matt if ((pdep[l1slot] & L1_TYPE_MASK) != L1_TYPE_C)
6661 1.271 matt panic("%s: no L2 table for VA %#lx", __func__, va);
6662 1.46 thorpej
6663 1.271 matt pt_entry_t *ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pdep[l1slot]));
6664 1.271 matt if (ptep == NULL)
6665 1.271 matt panic("%s: can't find L2 table for VA %#lx", __func__,
6666 1.271 matt va);
6667 1.271 matt
6668 1.271 matt ptep += l2pte_index(va);
6669 1.43 thorpej
6670 1.43 thorpej /* See if we can use a L2 large page mapping. */
6671 1.134 thorpej if (L2_L_MAPPABLE_P(va, pa, resid)) {
6672 1.271 matt const pt_entry_t npte = L2_L_PROTO | pa
6673 1.271 matt #ifdef ARM_MMU_EXTENDED_XXX
6674 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L2_XS_L_XN)
6675 1.271 matt #endif
6676 1.284 matt #ifdef ARM_MMU_EXTENDED
6677 1.284 matt | (va & 0x80000000 ? 0 : L2_XS_nG)
6678 1.284 matt #endif
6679 1.271 matt | L2_L_PROT(PTE_KERNEL, prot) | f2l;
6680 1.43 thorpej #ifdef VERBOSE_INIT_ARM
6681 1.43 thorpej printf("L");
6682 1.43 thorpej #endif
6683 1.271 matt l2pte_set(ptep, npte, 0);
6684 1.271 matt PTE_SYNC_RANGE(ptep, L2_L_SIZE / L2_S_SIZE);
6685 1.81 thorpej va += L2_L_SIZE;
6686 1.81 thorpej pa += L2_L_SIZE;
6687 1.81 thorpej resid -= L2_L_SIZE;
6688 1.43 thorpej continue;
6689 1.43 thorpej }
6690 1.43 thorpej
6691 1.43 thorpej /* Use a small page mapping. */
6692 1.43 thorpej #ifdef VERBOSE_INIT_ARM
6693 1.43 thorpej printf("P");
6694 1.43 thorpej #endif
6695 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa
6696 1.271 matt #ifdef ARM_MMU_EXTENDED_XXX
6697 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L2_XS_XN)
6698 1.134 thorpej #endif
6699 1.284 matt #ifdef ARM_MMU_EXTENDED
6700 1.284 matt | (va & 0x80000000 ? 0 : L2_XS_nG)
6701 1.284 matt #endif
6702 1.271 matt | L2_S_PROT(PTE_KERNEL, prot) | f2s;
6703 1.262 matt l2pte_set(ptep, npte, 0);
6704 1.262 matt PTE_SYNC(ptep);
6705 1.130 thorpej va += PAGE_SIZE;
6706 1.130 thorpej pa += PAGE_SIZE;
6707 1.130 thorpej resid -= PAGE_SIZE;
6708 1.43 thorpej }
6709 1.43 thorpej #ifdef VERBOSE_INIT_ARM
6710 1.43 thorpej printf("\n");
6711 1.43 thorpej #endif
6712 1.43 thorpej return (size);
6713 1.135 thorpej }
6714 1.135 thorpej
6715 1.135 thorpej /********************** Static device map routines ***************************/
6716 1.135 thorpej
6717 1.135 thorpej static const struct pmap_devmap *pmap_devmap_table;
6718 1.135 thorpej
6719 1.135 thorpej /*
6720 1.136 thorpej * Register the devmap table. This is provided in case early console
6721 1.136 thorpej * initialization needs to register mappings created by bootstrap code
6722 1.136 thorpej * before pmap_devmap_bootstrap() is called.
6723 1.136 thorpej */
6724 1.136 thorpej void
6725 1.136 thorpej pmap_devmap_register(const struct pmap_devmap *table)
6726 1.136 thorpej {
6727 1.136 thorpej
6728 1.136 thorpej pmap_devmap_table = table;
6729 1.136 thorpej }
6730 1.136 thorpej
6731 1.136 thorpej /*
6732 1.135 thorpej * Map all of the static regions in the devmap table, and remember
6733 1.135 thorpej * the devmap table so other parts of the kernel can look up entries
6734 1.135 thorpej * later.
6735 1.135 thorpej */
6736 1.135 thorpej void
6737 1.135 thorpej pmap_devmap_bootstrap(vaddr_t l1pt, const struct pmap_devmap *table)
6738 1.135 thorpej {
6739 1.135 thorpej int i;
6740 1.135 thorpej
6741 1.135 thorpej pmap_devmap_table = table;
6742 1.135 thorpej
6743 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
6744 1.135 thorpej #ifdef VERBOSE_INIT_ARM
6745 1.135 thorpej printf("devmap: %08lx -> %08lx @ %08lx\n",
6746 1.135 thorpej pmap_devmap_table[i].pd_pa,
6747 1.135 thorpej pmap_devmap_table[i].pd_pa +
6748 1.135 thorpej pmap_devmap_table[i].pd_size - 1,
6749 1.135 thorpej pmap_devmap_table[i].pd_va);
6750 1.135 thorpej #endif
6751 1.135 thorpej pmap_map_chunk(l1pt, pmap_devmap_table[i].pd_va,
6752 1.135 thorpej pmap_devmap_table[i].pd_pa,
6753 1.135 thorpej pmap_devmap_table[i].pd_size,
6754 1.135 thorpej pmap_devmap_table[i].pd_prot,
6755 1.135 thorpej pmap_devmap_table[i].pd_cache);
6756 1.135 thorpej }
6757 1.135 thorpej }
6758 1.135 thorpej
6759 1.135 thorpej const struct pmap_devmap *
6760 1.135 thorpej pmap_devmap_find_pa(paddr_t pa, psize_t size)
6761 1.135 thorpej {
6762 1.153 scw uint64_t endpa;
6763 1.135 thorpej int i;
6764 1.135 thorpej
6765 1.135 thorpej if (pmap_devmap_table == NULL)
6766 1.135 thorpej return (NULL);
6767 1.135 thorpej
6768 1.158 christos endpa = (uint64_t)pa + (uint64_t)(size - 1);
6769 1.153 scw
6770 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
6771 1.135 thorpej if (pa >= pmap_devmap_table[i].pd_pa &&
6772 1.153 scw endpa <= (uint64_t)pmap_devmap_table[i].pd_pa +
6773 1.158 christos (uint64_t)(pmap_devmap_table[i].pd_size - 1))
6774 1.135 thorpej return (&pmap_devmap_table[i]);
6775 1.135 thorpej }
6776 1.135 thorpej
6777 1.135 thorpej return (NULL);
6778 1.135 thorpej }
6779 1.135 thorpej
6780 1.135 thorpej const struct pmap_devmap *
6781 1.135 thorpej pmap_devmap_find_va(vaddr_t va, vsize_t size)
6782 1.135 thorpej {
6783 1.135 thorpej int i;
6784 1.135 thorpej
6785 1.135 thorpej if (pmap_devmap_table == NULL)
6786 1.135 thorpej return (NULL);
6787 1.135 thorpej
6788 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
6789 1.135 thorpej if (va >= pmap_devmap_table[i].pd_va &&
6790 1.158 christos va + size - 1 <= pmap_devmap_table[i].pd_va +
6791 1.158 christos pmap_devmap_table[i].pd_size - 1)
6792 1.135 thorpej return (&pmap_devmap_table[i]);
6793 1.135 thorpej }
6794 1.135 thorpej
6795 1.135 thorpej return (NULL);
6796 1.40 thorpej }
6797 1.85 thorpej
6798 1.85 thorpej /********************** PTE initialization routines **************************/
6799 1.85 thorpej
6800 1.85 thorpej /*
6801 1.85 thorpej * These routines are called when the CPU type is identified to set up
6802 1.85 thorpej * the PTE prototypes, cache modes, etc.
6803 1.85 thorpej *
6804 1.190 ad * The variables are always here, just in case modules need to reference
6805 1.85 thorpej * them (though, they shouldn't).
6806 1.85 thorpej */
6807 1.85 thorpej
6808 1.86 thorpej pt_entry_t pte_l1_s_cache_mode;
6809 1.220 macallan pt_entry_t pte_l1_s_wc_mode;
6810 1.134 thorpej pt_entry_t pte_l1_s_cache_mode_pt;
6811 1.86 thorpej pt_entry_t pte_l1_s_cache_mask;
6812 1.86 thorpej
6813 1.86 thorpej pt_entry_t pte_l2_l_cache_mode;
6814 1.220 macallan pt_entry_t pte_l2_l_wc_mode;
6815 1.134 thorpej pt_entry_t pte_l2_l_cache_mode_pt;
6816 1.86 thorpej pt_entry_t pte_l2_l_cache_mask;
6817 1.86 thorpej
6818 1.86 thorpej pt_entry_t pte_l2_s_cache_mode;
6819 1.220 macallan pt_entry_t pte_l2_s_wc_mode;
6820 1.134 thorpej pt_entry_t pte_l2_s_cache_mode_pt;
6821 1.86 thorpej pt_entry_t pte_l2_s_cache_mask;
6822 1.85 thorpej
6823 1.214 jmcneill pt_entry_t pte_l1_s_prot_u;
6824 1.214 jmcneill pt_entry_t pte_l1_s_prot_w;
6825 1.214 jmcneill pt_entry_t pte_l1_s_prot_ro;
6826 1.214 jmcneill pt_entry_t pte_l1_s_prot_mask;
6827 1.214 jmcneill
6828 1.85 thorpej pt_entry_t pte_l2_s_prot_u;
6829 1.85 thorpej pt_entry_t pte_l2_s_prot_w;
6830 1.214 jmcneill pt_entry_t pte_l2_s_prot_ro;
6831 1.85 thorpej pt_entry_t pte_l2_s_prot_mask;
6832 1.85 thorpej
6833 1.214 jmcneill pt_entry_t pte_l2_l_prot_u;
6834 1.214 jmcneill pt_entry_t pte_l2_l_prot_w;
6835 1.214 jmcneill pt_entry_t pte_l2_l_prot_ro;
6836 1.214 jmcneill pt_entry_t pte_l2_l_prot_mask;
6837 1.214 jmcneill
6838 1.230 matt pt_entry_t pte_l1_ss_proto;
6839 1.85 thorpej pt_entry_t pte_l1_s_proto;
6840 1.85 thorpej pt_entry_t pte_l1_c_proto;
6841 1.85 thorpej pt_entry_t pte_l2_s_proto;
6842 1.85 thorpej
6843 1.88 thorpej void (*pmap_copy_page_func)(paddr_t, paddr_t);
6844 1.88 thorpej void (*pmap_zero_page_func)(paddr_t);
6845 1.88 thorpej
6846 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
6847 1.85 thorpej void
6848 1.85 thorpej pmap_pte_init_generic(void)
6849 1.85 thorpej {
6850 1.85 thorpej
6851 1.86 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
6852 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
6853 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_generic;
6854 1.86 thorpej
6855 1.86 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
6856 1.220 macallan pte_l2_l_wc_mode = L2_B;
6857 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_generic;
6858 1.86 thorpej
6859 1.86 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
6860 1.220 macallan pte_l2_s_wc_mode = L2_B;
6861 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_generic;
6862 1.85 thorpej
6863 1.134 thorpej /*
6864 1.134 thorpej * If we have a write-through cache, set B and C. If
6865 1.134 thorpej * we have a write-back cache, then we assume setting
6866 1.230 matt * only C will make those pages write-through (except for those
6867 1.230 matt * Cortex CPUs which can read the L1 caches).
6868 1.134 thorpej */
6869 1.230 matt if (cpufuncs.cf_dcache_wb_range == (void *) cpufunc_nullop
6870 1.234 matt #if ARM_MMU_V7 > 0
6871 1.234 matt || CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid)
6872 1.234 matt #endif
6873 1.234 matt #if ARM_MMU_V6 > 0
6874 1.234 matt || CPU_ID_ARM11_P(curcpu()->ci_arm_cpuid) /* arm116 errata 399234 */
6875 1.230 matt #endif
6876 1.230 matt || false) {
6877 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
6878 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
6879 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
6880 1.230 matt } else {
6881 1.230 matt pte_l1_s_cache_mode_pt = L1_S_C; /* write through */
6882 1.230 matt pte_l2_l_cache_mode_pt = L2_C; /* write through */
6883 1.230 matt pte_l2_s_cache_mode_pt = L2_C; /* write through */
6884 1.134 thorpej }
6885 1.134 thorpej
6886 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_generic;
6887 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_generic;
6888 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_generic;
6889 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_generic;
6890 1.214 jmcneill
6891 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_generic;
6892 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_generic;
6893 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
6894 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
6895 1.85 thorpej
6896 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_generic;
6897 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_generic;
6898 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
6899 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
6900 1.214 jmcneill
6901 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_generic;
6902 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_generic;
6903 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_generic;
6904 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_generic;
6905 1.88 thorpej
6906 1.88 thorpej pmap_copy_page_func = pmap_copy_page_generic;
6907 1.88 thorpej pmap_zero_page_func = pmap_zero_page_generic;
6908 1.85 thorpej }
6909 1.85 thorpej
6910 1.131 thorpej #if defined(CPU_ARM8)
6911 1.131 thorpej void
6912 1.131 thorpej pmap_pte_init_arm8(void)
6913 1.131 thorpej {
6914 1.131 thorpej
6915 1.134 thorpej /*
6916 1.134 thorpej * ARM8 is compatible with generic, but we need to use
6917 1.134 thorpej * the page tables uncached.
6918 1.134 thorpej */
6919 1.131 thorpej pmap_pte_init_generic();
6920 1.134 thorpej
6921 1.134 thorpej pte_l1_s_cache_mode_pt = 0;
6922 1.134 thorpej pte_l2_l_cache_mode_pt = 0;
6923 1.134 thorpej pte_l2_s_cache_mode_pt = 0;
6924 1.131 thorpej }
6925 1.131 thorpej #endif /* CPU_ARM8 */
6926 1.131 thorpej
6927 1.148 bsh #if defined(CPU_ARM9) && defined(ARM9_CACHE_WRITE_THROUGH)
6928 1.85 thorpej void
6929 1.85 thorpej pmap_pte_init_arm9(void)
6930 1.85 thorpej {
6931 1.85 thorpej
6932 1.85 thorpej /*
6933 1.85 thorpej * ARM9 is compatible with generic, but we want to use
6934 1.85 thorpej * write-through caching for now.
6935 1.85 thorpej */
6936 1.85 thorpej pmap_pte_init_generic();
6937 1.86 thorpej
6938 1.86 thorpej pte_l1_s_cache_mode = L1_S_C;
6939 1.86 thorpej pte_l2_l_cache_mode = L2_C;
6940 1.86 thorpej pte_l2_s_cache_mode = L2_C;
6941 1.134 thorpej
6942 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
6943 1.220 macallan pte_l2_l_wc_mode = L2_B;
6944 1.220 macallan pte_l2_s_wc_mode = L2_B;
6945 1.220 macallan
6946 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
6947 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
6948 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
6949 1.85 thorpej }
6950 1.204 uebayasi #endif /* CPU_ARM9 && ARM9_CACHE_WRITE_THROUGH */
6951 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
6952 1.138 rearnsha
6953 1.138 rearnsha #if defined(CPU_ARM10)
6954 1.138 rearnsha void
6955 1.138 rearnsha pmap_pte_init_arm10(void)
6956 1.138 rearnsha {
6957 1.138 rearnsha
6958 1.138 rearnsha /*
6959 1.138 rearnsha * ARM10 is compatible with generic, but we want to use
6960 1.138 rearnsha * write-through caching for now.
6961 1.138 rearnsha */
6962 1.138 rearnsha pmap_pte_init_generic();
6963 1.138 rearnsha
6964 1.138 rearnsha pte_l1_s_cache_mode = L1_S_B | L1_S_C;
6965 1.138 rearnsha pte_l2_l_cache_mode = L2_B | L2_C;
6966 1.138 rearnsha pte_l2_s_cache_mode = L2_B | L2_C;
6967 1.138 rearnsha
6968 1.220 macallan pte_l1_s_cache_mode = L1_S_B;
6969 1.220 macallan pte_l2_l_cache_mode = L2_B;
6970 1.220 macallan pte_l2_s_cache_mode = L2_B;
6971 1.220 macallan
6972 1.138 rearnsha pte_l1_s_cache_mode_pt = L1_S_C;
6973 1.138 rearnsha pte_l2_l_cache_mode_pt = L2_C;
6974 1.138 rearnsha pte_l2_s_cache_mode_pt = L2_C;
6975 1.138 rearnsha
6976 1.138 rearnsha }
6977 1.138 rearnsha #endif /* CPU_ARM10 */
6978 1.131 thorpej
6979 1.204 uebayasi #if defined(CPU_ARM11) && defined(ARM11_CACHE_WRITE_THROUGH)
6980 1.204 uebayasi void
6981 1.204 uebayasi pmap_pte_init_arm11(void)
6982 1.204 uebayasi {
6983 1.204 uebayasi
6984 1.204 uebayasi /*
6985 1.204 uebayasi * ARM11 is compatible with generic, but we want to use
6986 1.204 uebayasi * write-through caching for now.
6987 1.204 uebayasi */
6988 1.204 uebayasi pmap_pte_init_generic();
6989 1.204 uebayasi
6990 1.204 uebayasi pte_l1_s_cache_mode = L1_S_C;
6991 1.204 uebayasi pte_l2_l_cache_mode = L2_C;
6992 1.204 uebayasi pte_l2_s_cache_mode = L2_C;
6993 1.204 uebayasi
6994 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
6995 1.220 macallan pte_l2_l_wc_mode = L2_B;
6996 1.220 macallan pte_l2_s_wc_mode = L2_B;
6997 1.220 macallan
6998 1.204 uebayasi pte_l1_s_cache_mode_pt = L1_S_C;
6999 1.204 uebayasi pte_l2_l_cache_mode_pt = L2_C;
7000 1.204 uebayasi pte_l2_s_cache_mode_pt = L2_C;
7001 1.204 uebayasi }
7002 1.204 uebayasi #endif /* CPU_ARM11 && ARM11_CACHE_WRITE_THROUGH */
7003 1.204 uebayasi
7004 1.131 thorpej #if ARM_MMU_SA1 == 1
7005 1.131 thorpej void
7006 1.131 thorpej pmap_pte_init_sa1(void)
7007 1.131 thorpej {
7008 1.131 thorpej
7009 1.134 thorpej /*
7010 1.134 thorpej * The StrongARM SA-1 cache does not have a write-through
7011 1.134 thorpej * mode. So, do the generic initialization, then reset
7012 1.134 thorpej * the page table cache mode to B=1,C=1, and note that
7013 1.134 thorpej * the PTEs need to be sync'd.
7014 1.134 thorpej */
7015 1.131 thorpej pmap_pte_init_generic();
7016 1.134 thorpej
7017 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
7018 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
7019 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
7020 1.134 thorpej
7021 1.134 thorpej pmap_needs_pte_sync = 1;
7022 1.131 thorpej }
7023 1.134 thorpej #endif /* ARM_MMU_SA1 == 1*/
7024 1.85 thorpej
7025 1.85 thorpej #if ARM_MMU_XSCALE == 1
7026 1.141 scw #if (ARM_NMMUS > 1)
7027 1.141 scw static u_int xscale_use_minidata;
7028 1.141 scw #endif
7029 1.141 scw
7030 1.85 thorpej void
7031 1.85 thorpej pmap_pte_init_xscale(void)
7032 1.85 thorpej {
7033 1.96 thorpej uint32_t auxctl;
7034 1.134 thorpej int write_through = 0;
7035 1.85 thorpej
7036 1.96 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
7037 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
7038 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_xscale;
7039 1.86 thorpej
7040 1.96 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
7041 1.220 macallan pte_l2_l_wc_mode = L2_B;
7042 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_xscale;
7043 1.86 thorpej
7044 1.96 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
7045 1.220 macallan pte_l2_s_wc_mode = L2_B;
7046 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_xscale;
7047 1.106 thorpej
7048 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
7049 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
7050 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
7051 1.134 thorpej
7052 1.106 thorpej #ifdef XSCALE_CACHE_READ_WRITE_ALLOCATE
7053 1.106 thorpej /*
7054 1.106 thorpej * The XScale core has an enhanced mode where writes that
7055 1.106 thorpej * miss the cache cause a cache line to be allocated. This
7056 1.106 thorpej * is significantly faster than the traditional, write-through
7057 1.106 thorpej * behavior of this case.
7058 1.106 thorpej */
7059 1.174 matt pte_l1_s_cache_mode |= L1_S_XS_TEX(TEX_XSCALE_X);
7060 1.174 matt pte_l2_l_cache_mode |= L2_XS_L_TEX(TEX_XSCALE_X);
7061 1.174 matt pte_l2_s_cache_mode |= L2_XS_T_TEX(TEX_XSCALE_X);
7062 1.106 thorpej #endif /* XSCALE_CACHE_READ_WRITE_ALLOCATE */
7063 1.85 thorpej
7064 1.95 thorpej #ifdef XSCALE_CACHE_WRITE_THROUGH
7065 1.95 thorpej /*
7066 1.95 thorpej * Some versions of the XScale core have various bugs in
7067 1.95 thorpej * their cache units, the work-around for which is to run
7068 1.95 thorpej * the cache in write-through mode. Unfortunately, this
7069 1.95 thorpej * has a major (negative) impact on performance. So, we
7070 1.95 thorpej * go ahead and run fast-and-loose, in the hopes that we
7071 1.95 thorpej * don't line up the planets in a way that will trip the
7072 1.95 thorpej * bugs.
7073 1.95 thorpej *
7074 1.95 thorpej * However, we give you the option to be slow-but-correct.
7075 1.95 thorpej */
7076 1.129 bsh write_through = 1;
7077 1.129 bsh #elif defined(XSCALE_CACHE_WRITE_BACK)
7078 1.134 thorpej /* force write back cache mode */
7079 1.129 bsh write_through = 0;
7080 1.154 bsh #elif defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
7081 1.129 bsh /*
7082 1.129 bsh * Intel PXA2[15]0 processors are known to have a bug in
7083 1.129 bsh * write-back cache on revision 4 and earlier (stepping
7084 1.129 bsh * A[01] and B[012]). Fixed for C0 and later.
7085 1.129 bsh */
7086 1.129 bsh {
7087 1.134 thorpej uint32_t id, type;
7088 1.129 bsh
7089 1.129 bsh id = cpufunc_id();
7090 1.129 bsh type = id & ~(CPU_ID_XSCALE_COREREV_MASK|CPU_ID_REVISION_MASK);
7091 1.129 bsh
7092 1.129 bsh if (type == CPU_ID_PXA250 || type == CPU_ID_PXA210) {
7093 1.129 bsh if ((id & CPU_ID_REVISION_MASK) < 5) {
7094 1.129 bsh /* write through for stepping A0-1 and B0-2 */
7095 1.129 bsh write_through = 1;
7096 1.129 bsh }
7097 1.129 bsh }
7098 1.129 bsh }
7099 1.95 thorpej #endif /* XSCALE_CACHE_WRITE_THROUGH */
7100 1.129 bsh
7101 1.129 bsh if (write_through) {
7102 1.129 bsh pte_l1_s_cache_mode = L1_S_C;
7103 1.129 bsh pte_l2_l_cache_mode = L2_C;
7104 1.129 bsh pte_l2_s_cache_mode = L2_C;
7105 1.129 bsh }
7106 1.95 thorpej
7107 1.141 scw #if (ARM_NMMUS > 1)
7108 1.141 scw xscale_use_minidata = 1;
7109 1.141 scw #endif
7110 1.141 scw
7111 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_xscale;
7112 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_xscale;
7113 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_xscale;
7114 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_xscale;
7115 1.214 jmcneill
7116 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_xscale;
7117 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_xscale;
7118 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_xscale;
7119 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_xscale;
7120 1.85 thorpej
7121 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_xscale;
7122 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_xscale;
7123 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_xscale;
7124 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_xscale;
7125 1.214 jmcneill
7126 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_xscale;
7127 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_xscale;
7128 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_xscale;
7129 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_xscale;
7130 1.88 thorpej
7131 1.88 thorpej pmap_copy_page_func = pmap_copy_page_xscale;
7132 1.88 thorpej pmap_zero_page_func = pmap_zero_page_xscale;
7133 1.96 thorpej
7134 1.96 thorpej /*
7135 1.96 thorpej * Disable ECC protection of page table access, for now.
7136 1.96 thorpej */
7137 1.157 perry __asm volatile("mrc p15, 0, %0, c1, c0, 1" : "=r" (auxctl));
7138 1.96 thorpej auxctl &= ~XSCALE_AUXCTL_P;
7139 1.157 perry __asm volatile("mcr p15, 0, %0, c1, c0, 1" : : "r" (auxctl));
7140 1.85 thorpej }
7141 1.87 thorpej
7142 1.87 thorpej /*
7143 1.87 thorpej * xscale_setup_minidata:
7144 1.87 thorpej *
7145 1.87 thorpej * Set up the mini-data cache clean area. We require the
7146 1.87 thorpej * caller to allocate the right amount of physically and
7147 1.87 thorpej * virtually contiguous space.
7148 1.87 thorpej */
7149 1.87 thorpej void
7150 1.87 thorpej xscale_setup_minidata(vaddr_t l1pt, vaddr_t va, paddr_t pa)
7151 1.87 thorpej {
7152 1.87 thorpej extern vaddr_t xscale_minidata_clean_addr;
7153 1.87 thorpej extern vsize_t xscale_minidata_clean_size; /* already initialized */
7154 1.87 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
7155 1.87 thorpej vsize_t size;
7156 1.96 thorpej uint32_t auxctl;
7157 1.87 thorpej
7158 1.87 thorpej xscale_minidata_clean_addr = va;
7159 1.87 thorpej
7160 1.87 thorpej /* Round it to page size. */
7161 1.87 thorpej size = (xscale_minidata_clean_size + L2_S_OFFSET) & L2_S_FRAME;
7162 1.87 thorpej
7163 1.87 thorpej for (; size != 0;
7164 1.87 thorpej va += L2_S_SIZE, pa += L2_S_SIZE, size -= L2_S_SIZE) {
7165 1.271 matt const size_t l1slot = l1pte_index(va);
7166 1.271 matt pt_entry_t *ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pde[l1slot]));
7167 1.262 matt if (ptep == NULL)
7168 1.87 thorpej panic("xscale_setup_minidata: can't find L2 table for "
7169 1.87 thorpej "VA 0x%08lx", va);
7170 1.286 skrll
7171 1.262 matt ptep += l2pte_index(va);
7172 1.262 matt pt_entry_t opte = *ptep;
7173 1.286 skrll l2pte_set(ptep,
7174 1.262 matt L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, VM_PROT_READ)
7175 1.262 matt | L2_C | L2_XS_T_TEX(TEX_XSCALE_X), opte);
7176 1.87 thorpej }
7177 1.96 thorpej
7178 1.96 thorpej /*
7179 1.96 thorpej * Configure the mini-data cache for write-back with
7180 1.96 thorpej * read/write-allocate.
7181 1.96 thorpej *
7182 1.96 thorpej * NOTE: In order to reconfigure the mini-data cache, we must
7183 1.96 thorpej * make sure it contains no valid data! In order to do that,
7184 1.96 thorpej * we must issue a global data cache invalidate command!
7185 1.96 thorpej *
7186 1.96 thorpej * WE ASSUME WE ARE RUNNING UN-CACHED WHEN THIS ROUTINE IS CALLED!
7187 1.96 thorpej * THIS IS VERY IMPORTANT!
7188 1.96 thorpej */
7189 1.134 thorpej
7190 1.96 thorpej /* Invalidate data and mini-data. */
7191 1.157 perry __asm volatile("mcr p15, 0, %0, c7, c6, 0" : : "r" (0));
7192 1.157 perry __asm volatile("mrc p15, 0, %0, c1, c0, 1" : "=r" (auxctl));
7193 1.96 thorpej auxctl = (auxctl & ~XSCALE_AUXCTL_MD_MASK) | XSCALE_AUXCTL_MD_WB_RWA;
7194 1.157 perry __asm volatile("mcr p15, 0, %0, c1, c0, 1" : : "r" (auxctl));
7195 1.87 thorpej }
7196 1.141 scw
7197 1.141 scw /*
7198 1.141 scw * Change the PTEs for the specified kernel mappings such that they
7199 1.141 scw * will use the mini data cache instead of the main data cache.
7200 1.141 scw */
7201 1.141 scw void
7202 1.141 scw pmap_uarea(vaddr_t va)
7203 1.141 scw {
7204 1.141 scw vaddr_t next_bucket, eva;
7205 1.141 scw
7206 1.141 scw #if (ARM_NMMUS > 1)
7207 1.141 scw if (xscale_use_minidata == 0)
7208 1.141 scw return;
7209 1.141 scw #endif
7210 1.141 scw
7211 1.141 scw eva = va + USPACE;
7212 1.141 scw
7213 1.141 scw while (va < eva) {
7214 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(va);
7215 1.141 scw if (next_bucket > eva)
7216 1.141 scw next_bucket = eva;
7217 1.141 scw
7218 1.262 matt struct l2_bucket *l2b = pmap_get_l2_bucket(pmap_kernel(), va);
7219 1.141 scw KDASSERT(l2b != NULL);
7220 1.141 scw
7221 1.262 matt pt_entry_t * const sptep = &l2b->l2b_kva[l2pte_index(va)];
7222 1.262 matt pt_entry_t *ptep = sptep;
7223 1.141 scw
7224 1.141 scw while (va < next_bucket) {
7225 1.262 matt const pt_entry_t opte = *ptep;
7226 1.268 matt if (!l2pte_minidata_p(opte)) {
7227 1.141 scw cpu_dcache_wbinv_range(va, PAGE_SIZE);
7228 1.141 scw cpu_tlb_flushD_SE(va);
7229 1.262 matt l2pte_set(ptep, opte & ~L2_B, opte);
7230 1.141 scw }
7231 1.262 matt ptep += PAGE_SIZE / L2_S_SIZE;
7232 1.141 scw va += PAGE_SIZE;
7233 1.141 scw }
7234 1.141 scw PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
7235 1.141 scw }
7236 1.141 scw cpu_cpwait();
7237 1.141 scw }
7238 1.85 thorpej #endif /* ARM_MMU_XSCALE == 1 */
7239 1.134 thorpej
7240 1.221 bsh
7241 1.221 bsh #if defined(CPU_ARM11MPCORE)
7242 1.221 bsh
7243 1.221 bsh void
7244 1.221 bsh pmap_pte_init_arm11mpcore(void)
7245 1.221 bsh {
7246 1.221 bsh
7247 1.221 bsh /* cache mode is controlled by 5 bits (B, C, TEX) */
7248 1.221 bsh pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv6;
7249 1.221 bsh pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv6;
7250 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7251 1.221 bsh /* use extended small page (without APn, with TEX) */
7252 1.221 bsh pte_l2_s_cache_mask = L2_XS_CACHE_MASK_armv6;
7253 1.221 bsh #else
7254 1.221 bsh pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv6c;
7255 1.221 bsh #endif
7256 1.221 bsh
7257 1.221 bsh /* write-back, write-allocate */
7258 1.221 bsh pte_l1_s_cache_mode = L1_S_C | L1_S_B | L1_S_V6_TEX(0x01);
7259 1.221 bsh pte_l2_l_cache_mode = L2_C | L2_B | L2_V6_L_TEX(0x01);
7260 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7261 1.221 bsh pte_l2_s_cache_mode = L2_C | L2_B | L2_V6_XS_TEX(0x01);
7262 1.221 bsh #else
7263 1.221 bsh /* no TEX. read-allocate */
7264 1.221 bsh pte_l2_s_cache_mode = L2_C | L2_B;
7265 1.221 bsh #endif
7266 1.221 bsh /*
7267 1.221 bsh * write-back, write-allocate for page tables.
7268 1.221 bsh */
7269 1.221 bsh pte_l1_s_cache_mode_pt = L1_S_C | L1_S_B | L1_S_V6_TEX(0x01);
7270 1.221 bsh pte_l2_l_cache_mode_pt = L2_C | L2_B | L2_V6_L_TEX(0x01);
7271 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7272 1.221 bsh pte_l2_s_cache_mode_pt = L2_C | L2_B | L2_V6_XS_TEX(0x01);
7273 1.221 bsh #else
7274 1.221 bsh pte_l2_s_cache_mode_pt = L2_C | L2_B;
7275 1.221 bsh #endif
7276 1.221 bsh
7277 1.221 bsh pte_l1_s_prot_u = L1_S_PROT_U_armv6;
7278 1.221 bsh pte_l1_s_prot_w = L1_S_PROT_W_armv6;
7279 1.221 bsh pte_l1_s_prot_ro = L1_S_PROT_RO_armv6;
7280 1.221 bsh pte_l1_s_prot_mask = L1_S_PROT_MASK_armv6;
7281 1.221 bsh
7282 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7283 1.221 bsh pte_l2_s_prot_u = L2_S_PROT_U_armv6n;
7284 1.221 bsh pte_l2_s_prot_w = L2_S_PROT_W_armv6n;
7285 1.221 bsh pte_l2_s_prot_ro = L2_S_PROT_RO_armv6n;
7286 1.221 bsh pte_l2_s_prot_mask = L2_S_PROT_MASK_armv6n;
7287 1.221 bsh
7288 1.221 bsh #else
7289 1.221 bsh /* with AP[0..3] */
7290 1.221 bsh pte_l2_s_prot_u = L2_S_PROT_U_generic;
7291 1.221 bsh pte_l2_s_prot_w = L2_S_PROT_W_generic;
7292 1.221 bsh pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
7293 1.221 bsh pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
7294 1.221 bsh #endif
7295 1.221 bsh
7296 1.221 bsh #ifdef ARM11MPCORE_COMPAT_MMU
7297 1.221 bsh /* with AP[0..3] */
7298 1.221 bsh pte_l2_l_prot_u = L2_L_PROT_U_generic;
7299 1.221 bsh pte_l2_l_prot_w = L2_L_PROT_W_generic;
7300 1.221 bsh pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
7301 1.221 bsh pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
7302 1.221 bsh
7303 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv6;
7304 1.221 bsh pte_l1_s_proto = L1_S_PROTO_armv6;
7305 1.221 bsh pte_l1_c_proto = L1_C_PROTO_armv6;
7306 1.221 bsh pte_l2_s_proto = L2_S_PROTO_armv6c;
7307 1.221 bsh #else
7308 1.221 bsh pte_l2_l_prot_u = L2_L_PROT_U_armv6n;
7309 1.221 bsh pte_l2_l_prot_w = L2_L_PROT_W_armv6n;
7310 1.221 bsh pte_l2_l_prot_ro = L2_L_PROT_RO_armv6n;
7311 1.221 bsh pte_l2_l_prot_mask = L2_L_PROT_MASK_armv6n;
7312 1.221 bsh
7313 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv6;
7314 1.221 bsh pte_l1_s_proto = L1_S_PROTO_armv6;
7315 1.221 bsh pte_l1_c_proto = L1_C_PROTO_armv6;
7316 1.221 bsh pte_l2_s_proto = L2_S_PROTO_armv6n;
7317 1.221 bsh #endif
7318 1.221 bsh
7319 1.221 bsh pmap_copy_page_func = pmap_copy_page_generic;
7320 1.221 bsh pmap_zero_page_func = pmap_zero_page_generic;
7321 1.221 bsh pmap_needs_pte_sync = 1;
7322 1.221 bsh }
7323 1.221 bsh #endif /* CPU_ARM11MPCORE */
7324 1.221 bsh
7325 1.221 bsh
7326 1.214 jmcneill #if ARM_MMU_V7 == 1
7327 1.214 jmcneill void
7328 1.214 jmcneill pmap_pte_init_armv7(void)
7329 1.214 jmcneill {
7330 1.214 jmcneill /*
7331 1.214 jmcneill * The ARMv7-A MMU is mostly compatible with generic. If the
7332 1.214 jmcneill * AP field is zero, that now means "no access" rather than
7333 1.214 jmcneill * read-only. The prototypes are a little different because of
7334 1.214 jmcneill * the XN bit.
7335 1.214 jmcneill */
7336 1.214 jmcneill pmap_pte_init_generic();
7337 1.214 jmcneill
7338 1.271 matt pmap_needs_pte_sync = 1;
7339 1.271 matt
7340 1.214 jmcneill pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv7;
7341 1.214 jmcneill pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv7;
7342 1.214 jmcneill pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv7;
7343 1.214 jmcneill
7344 1.271 matt /*
7345 1.271 matt * If the core support coherent walk then updates to translation tables
7346 1.271 matt * do not require a clean to the point of unification to ensure
7347 1.271 matt * visibility by subsequent translation table walks. That means we can
7348 1.271 matt * map everything shareable and cached and the right thing will happen.
7349 1.271 matt */
7350 1.271 matt if (__SHIFTOUT(armreg_mmfr3_read(), __BITS(23,20))) {
7351 1.271 matt pmap_needs_pte_sync = 0;
7352 1.271 matt
7353 1.237 matt /*
7354 1.237 matt * write-back, no write-allocate, shareable for normal pages.
7355 1.237 matt */
7356 1.271 matt pte_l1_s_cache_mode |= L1_S_V6_S;
7357 1.271 matt pte_l2_l_cache_mode |= L2_XS_S;
7358 1.271 matt pte_l2_s_cache_mode |= L2_XS_S;
7359 1.284 matt }
7360 1.237 matt
7361 1.284 matt /*
7362 1.284 matt * Page tables are just all other memory. We can use write-back since
7363 1.284 matt * pmap_needs_pte_sync is 1 (or the MMU can read out of cache).
7364 1.284 matt */
7365 1.284 matt pte_l1_s_cache_mode_pt = pte_l1_s_cache_mode;
7366 1.284 matt pte_l2_l_cache_mode_pt = pte_l2_l_cache_mode;
7367 1.284 matt pte_l2_s_cache_mode_pt = pte_l2_s_cache_mode;
7368 1.271 matt
7369 1.271 matt /*
7370 1.271 matt * Check the Memory Model Features to see if this CPU supports
7371 1.271 matt * the TLBIASID coproc op.
7372 1.271 matt */
7373 1.271 matt if (__SHIFTOUT(armreg_mmfr2_read(), __BITS(16,19)) >= 2) {
7374 1.271 matt arm_has_tlbiasid_p = true;
7375 1.237 matt }
7376 1.237 matt
7377 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_armv7;
7378 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_armv7;
7379 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_armv7;
7380 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_armv7;
7381 1.214 jmcneill
7382 1.214 jmcneill pte_l2_s_prot_u = L2_S_PROT_U_armv7;
7383 1.214 jmcneill pte_l2_s_prot_w = L2_S_PROT_W_armv7;
7384 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_armv7;
7385 1.214 jmcneill pte_l2_s_prot_mask = L2_S_PROT_MASK_armv7;
7386 1.214 jmcneill
7387 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_armv7;
7388 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_armv7;
7389 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_armv7;
7390 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_armv7;
7391 1.214 jmcneill
7392 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv7;
7393 1.214 jmcneill pte_l1_s_proto = L1_S_PROTO_armv7;
7394 1.214 jmcneill pte_l1_c_proto = L1_C_PROTO_armv7;
7395 1.214 jmcneill pte_l2_s_proto = L2_S_PROTO_armv7;
7396 1.237 matt
7397 1.214 jmcneill }
7398 1.214 jmcneill #endif /* ARM_MMU_V7 */
7399 1.214 jmcneill
7400 1.170 chris /*
7401 1.170 chris * return the PA of the current L1 table, for use when handling a crash dump
7402 1.170 chris */
7403 1.271 matt uint32_t
7404 1.271 matt pmap_kernel_L1_addr(void)
7405 1.170 chris {
7406 1.271 matt #ifdef ARM_MMU_EXTENDED
7407 1.271 matt return pmap_kernel()->pm_l1_pa;
7408 1.271 matt #else
7409 1.170 chris return pmap_kernel()->pm_l1->l1_physaddr;
7410 1.271 matt #endif
7411 1.170 chris }
7412 1.170 chris
7413 1.134 thorpej #if defined(DDB)
7414 1.134 thorpej /*
7415 1.134 thorpej * A couple of ddb-callable functions for dumping pmaps
7416 1.134 thorpej */
7417 1.134 thorpej void pmap_dump_all(void);
7418 1.134 thorpej void pmap_dump(pmap_t);
7419 1.134 thorpej
7420 1.134 thorpej void
7421 1.134 thorpej pmap_dump_all(void)
7422 1.134 thorpej {
7423 1.134 thorpej pmap_t pm;
7424 1.134 thorpej
7425 1.134 thorpej LIST_FOREACH(pm, &pmap_pmaps, pm_list) {
7426 1.134 thorpej if (pm == pmap_kernel())
7427 1.134 thorpej continue;
7428 1.134 thorpej pmap_dump(pm);
7429 1.134 thorpej printf("\n");
7430 1.134 thorpej }
7431 1.134 thorpej }
7432 1.134 thorpej
7433 1.134 thorpej static pt_entry_t ncptes[64];
7434 1.134 thorpej static void pmap_dump_ncpg(pmap_t);
7435 1.134 thorpej
7436 1.134 thorpej void
7437 1.134 thorpej pmap_dump(pmap_t pm)
7438 1.134 thorpej {
7439 1.134 thorpej struct l2_dtable *l2;
7440 1.134 thorpej struct l2_bucket *l2b;
7441 1.134 thorpej pt_entry_t *ptep, pte;
7442 1.134 thorpej vaddr_t l2_va, l2b_va, va;
7443 1.134 thorpej int i, j, k, occ, rows = 0;
7444 1.134 thorpej
7445 1.134 thorpej if (pm == pmap_kernel())
7446 1.134 thorpej printf("pmap_kernel (%p): ", pm);
7447 1.134 thorpej else
7448 1.134 thorpej printf("user pmap (%p): ", pm);
7449 1.134 thorpej
7450 1.271 matt #ifdef ARM_MMU_EXTENDED
7451 1.271 matt printf("l1 at %p\n", pmap_l1_kva(pm));
7452 1.271 matt #else
7453 1.258 matt printf("domain %d, l1 at %p\n", pmap_domain(pm), pmap_l1_kva(pm));
7454 1.271 matt #endif
7455 1.134 thorpej
7456 1.134 thorpej l2_va = 0;
7457 1.134 thorpej for (i = 0; i < L2_SIZE; i++, l2_va += 0x01000000) {
7458 1.134 thorpej l2 = pm->pm_l2[i];
7459 1.134 thorpej
7460 1.134 thorpej if (l2 == NULL || l2->l2_occupancy == 0)
7461 1.134 thorpej continue;
7462 1.134 thorpej
7463 1.134 thorpej l2b_va = l2_va;
7464 1.134 thorpej for (j = 0; j < L2_BUCKET_SIZE; j++, l2b_va += 0x00100000) {
7465 1.134 thorpej l2b = &l2->l2_bucket[j];
7466 1.134 thorpej
7467 1.134 thorpej if (l2b->l2b_occupancy == 0 || l2b->l2b_kva == NULL)
7468 1.134 thorpej continue;
7469 1.134 thorpej
7470 1.134 thorpej ptep = l2b->l2b_kva;
7471 1.286 skrll
7472 1.134 thorpej for (k = 0; k < 256 && ptep[k] == 0; k++)
7473 1.134 thorpej ;
7474 1.134 thorpej
7475 1.134 thorpej k &= ~63;
7476 1.134 thorpej occ = l2b->l2b_occupancy;
7477 1.134 thorpej va = l2b_va + (k * 4096);
7478 1.134 thorpej for (; k < 256; k++, va += 0x1000) {
7479 1.142 chris char ch = ' ';
7480 1.134 thorpej if ((k % 64) == 0) {
7481 1.134 thorpej if ((rows % 8) == 0) {
7482 1.134 thorpej printf(
7483 1.134 thorpej " |0000 |8000 |10000 |18000 |20000 |28000 |30000 |38000\n");
7484 1.134 thorpej }
7485 1.134 thorpej printf("%08lx: ", va);
7486 1.134 thorpej }
7487 1.134 thorpej
7488 1.134 thorpej ncptes[k & 63] = 0;
7489 1.134 thorpej pte = ptep[k];
7490 1.134 thorpej if (pte == 0) {
7491 1.134 thorpej ch = '.';
7492 1.134 thorpej } else {
7493 1.134 thorpej occ--;
7494 1.134 thorpej switch (pte & 0x0c) {
7495 1.134 thorpej case 0x00:
7496 1.134 thorpej ch = 'D'; /* No cache No buff */
7497 1.134 thorpej break;
7498 1.134 thorpej case 0x04:
7499 1.134 thorpej ch = 'B'; /* No cache buff */
7500 1.134 thorpej break;
7501 1.134 thorpej case 0x08:
7502 1.141 scw if (pte & 0x40)
7503 1.141 scw ch = 'm';
7504 1.141 scw else
7505 1.141 scw ch = 'C'; /* Cache No buff */
7506 1.134 thorpej break;
7507 1.134 thorpej case 0x0c:
7508 1.134 thorpej ch = 'F'; /* Cache Buff */
7509 1.134 thorpej break;
7510 1.134 thorpej }
7511 1.134 thorpej
7512 1.134 thorpej if ((pte & L2_S_PROT_U) == L2_S_PROT_U)
7513 1.134 thorpej ch += 0x20;
7514 1.134 thorpej
7515 1.134 thorpej if ((pte & 0xc) == 0)
7516 1.134 thorpej ncptes[k & 63] = pte;
7517 1.134 thorpej }
7518 1.134 thorpej
7519 1.134 thorpej if ((k % 64) == 63) {
7520 1.134 thorpej rows++;
7521 1.134 thorpej printf("%c\n", ch);
7522 1.134 thorpej pmap_dump_ncpg(pm);
7523 1.134 thorpej if (occ == 0)
7524 1.134 thorpej break;
7525 1.134 thorpej } else
7526 1.134 thorpej printf("%c", ch);
7527 1.134 thorpej }
7528 1.134 thorpej }
7529 1.134 thorpej }
7530 1.134 thorpej }
7531 1.134 thorpej
7532 1.134 thorpej static void
7533 1.134 thorpej pmap_dump_ncpg(pmap_t pm)
7534 1.134 thorpej {
7535 1.134 thorpej struct vm_page *pg;
7536 1.215 uebayasi struct vm_page_md *md;
7537 1.134 thorpej struct pv_entry *pv;
7538 1.134 thorpej int i;
7539 1.134 thorpej
7540 1.134 thorpej for (i = 0; i < 63; i++) {
7541 1.134 thorpej if (ncptes[i] == 0)
7542 1.134 thorpej continue;
7543 1.134 thorpej
7544 1.134 thorpej pg = PHYS_TO_VM_PAGE(l2pte_pa(ncptes[i]));
7545 1.134 thorpej if (pg == NULL)
7546 1.134 thorpej continue;
7547 1.215 uebayasi md = VM_PAGE_TO_MD(pg);
7548 1.134 thorpej
7549 1.134 thorpej printf(" pa 0x%08lx: krw %d kro %d urw %d uro %d\n",
7550 1.155 yamt VM_PAGE_TO_PHYS(pg),
7551 1.215 uebayasi md->krw_mappings, md->kro_mappings,
7552 1.215 uebayasi md->urw_mappings, md->uro_mappings);
7553 1.134 thorpej
7554 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
7555 1.134 thorpej printf(" %c va 0x%08lx, flags 0x%x\n",
7556 1.134 thorpej (pm == pv->pv_pmap) ? '*' : ' ',
7557 1.134 thorpej pv->pv_va, pv->pv_flags);
7558 1.134 thorpej }
7559 1.134 thorpej }
7560 1.134 thorpej }
7561 1.134 thorpej #endif
7562 1.174 matt
7563 1.174 matt #ifdef PMAP_STEAL_MEMORY
7564 1.174 matt void
7565 1.174 matt pmap_boot_pageadd(pv_addr_t *newpv)
7566 1.174 matt {
7567 1.174 matt pv_addr_t *pv, *npv;
7568 1.174 matt
7569 1.174 matt if ((pv = SLIST_FIRST(&pmap_boot_freeq)) != NULL) {
7570 1.174 matt if (newpv->pv_pa < pv->pv_va) {
7571 1.174 matt KASSERT(newpv->pv_pa + newpv->pv_size <= pv->pv_pa);
7572 1.174 matt if (newpv->pv_pa + newpv->pv_size == pv->pv_pa) {
7573 1.174 matt newpv->pv_size += pv->pv_size;
7574 1.174 matt SLIST_REMOVE_HEAD(&pmap_boot_freeq, pv_list);
7575 1.174 matt }
7576 1.174 matt pv = NULL;
7577 1.174 matt } else {
7578 1.174 matt for (; (npv = SLIST_NEXT(pv, pv_list)) != NULL;
7579 1.174 matt pv = npv) {
7580 1.174 matt KASSERT(pv->pv_pa + pv->pv_size < npv->pv_pa);
7581 1.174 matt KASSERT(pv->pv_pa < newpv->pv_pa);
7582 1.174 matt if (newpv->pv_pa > npv->pv_pa)
7583 1.174 matt continue;
7584 1.174 matt if (pv->pv_pa + pv->pv_size == newpv->pv_pa) {
7585 1.174 matt pv->pv_size += newpv->pv_size;
7586 1.174 matt return;
7587 1.174 matt }
7588 1.174 matt if (newpv->pv_pa + newpv->pv_size < npv->pv_pa)
7589 1.174 matt break;
7590 1.174 matt newpv->pv_size += npv->pv_size;
7591 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
7592 1.174 matt SLIST_REMOVE_AFTER(newpv, pv_list);
7593 1.174 matt return;
7594 1.174 matt }
7595 1.174 matt }
7596 1.174 matt }
7597 1.174 matt
7598 1.174 matt if (pv) {
7599 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
7600 1.174 matt } else {
7601 1.174 matt SLIST_INSERT_HEAD(&pmap_boot_freeq, newpv, pv_list);
7602 1.174 matt }
7603 1.174 matt }
7604 1.174 matt
7605 1.174 matt void
7606 1.174 matt pmap_boot_pagealloc(psize_t amount, psize_t mask, psize_t match,
7607 1.174 matt pv_addr_t *rpv)
7608 1.174 matt {
7609 1.174 matt pv_addr_t *pv, **pvp;
7610 1.174 matt struct vm_physseg *ps;
7611 1.174 matt size_t i;
7612 1.174 matt
7613 1.174 matt KASSERT(amount & PGOFSET);
7614 1.174 matt KASSERT((mask & PGOFSET) == 0);
7615 1.174 matt KASSERT((match & PGOFSET) == 0);
7616 1.174 matt KASSERT(amount != 0);
7617 1.174 matt
7618 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
7619 1.174 matt (pv = *pvp) != NULL;
7620 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
7621 1.174 matt pv_addr_t *newpv;
7622 1.174 matt psize_t off;
7623 1.174 matt /*
7624 1.174 matt * If this entry is too small to satify the request...
7625 1.174 matt */
7626 1.174 matt KASSERT(pv->pv_size > 0);
7627 1.174 matt if (pv->pv_size < amount)
7628 1.174 matt continue;
7629 1.174 matt
7630 1.174 matt for (off = 0; off <= mask; off += PAGE_SIZE) {
7631 1.174 matt if (((pv->pv_pa + off) & mask) == match
7632 1.174 matt && off + amount <= pv->pv_size)
7633 1.174 matt break;
7634 1.174 matt }
7635 1.174 matt if (off > mask)
7636 1.174 matt continue;
7637 1.174 matt
7638 1.174 matt rpv->pv_va = pv->pv_va + off;
7639 1.174 matt rpv->pv_pa = pv->pv_pa + off;
7640 1.174 matt rpv->pv_size = amount;
7641 1.174 matt pv->pv_size -= amount;
7642 1.174 matt if (pv->pv_size == 0) {
7643 1.174 matt KASSERT(off == 0);
7644 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
7645 1.174 matt *pvp = SLIST_NEXT(pv, pv_list);
7646 1.174 matt } else if (off == 0) {
7647 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
7648 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
7649 1.174 matt *newpv = *pv;
7650 1.174 matt newpv->pv_pa += amount;
7651 1.174 matt newpv->pv_va += amount;
7652 1.174 matt *pvp = newpv;
7653 1.174 matt } else if (off < pv->pv_size) {
7654 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
7655 1.174 matt *newpv = *pv;
7656 1.174 matt newpv->pv_size -= off;
7657 1.174 matt newpv->pv_pa += off + amount;
7658 1.174 matt newpv->pv_va += off + amount;
7659 1.174 matt
7660 1.174 matt SLIST_NEXT(pv, pv_list) = newpv;
7661 1.174 matt pv->pv_size = off;
7662 1.174 matt } else {
7663 1.174 matt KASSERT((vaddr_t) pv != rpv->pv_va);
7664 1.174 matt }
7665 1.174 matt memset((void *)rpv->pv_va, 0, amount);
7666 1.174 matt return;
7667 1.174 matt }
7668 1.174 matt
7669 1.174 matt if (vm_nphysseg == 0)
7670 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
7671 1.174 matt
7672 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
7673 1.174 matt (pv = *pvp) != NULL;
7674 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
7675 1.174 matt if (SLIST_NEXT(pv, pv_list) == NULL)
7676 1.174 matt break;
7677 1.174 matt }
7678 1.174 matt KASSERT(mask == 0);
7679 1.218 uebayasi for (i = 0; i < vm_nphysseg; i++) {
7680 1.218 uebayasi ps = VM_PHYSMEM_PTR(i);
7681 1.174 matt if (ps->avail_start == atop(pv->pv_pa + pv->pv_size)
7682 1.174 matt && pv->pv_va + pv->pv_size <= ptoa(ps->avail_end)) {
7683 1.174 matt rpv->pv_va = pv->pv_va;
7684 1.174 matt rpv->pv_pa = pv->pv_pa;
7685 1.174 matt rpv->pv_size = amount;
7686 1.174 matt *pvp = NULL;
7687 1.174 matt pmap_map_chunk(kernel_l1pt.pv_va,
7688 1.286 skrll ptoa(ps->avail_start) + (pv->pv_va - pv->pv_pa),
7689 1.174 matt ptoa(ps->avail_start),
7690 1.174 matt amount - pv->pv_size,
7691 1.174 matt VM_PROT_READ|VM_PROT_WRITE,
7692 1.174 matt PTE_CACHE);
7693 1.174 matt ps->avail_start += atop(amount - pv->pv_size);
7694 1.174 matt /*
7695 1.174 matt * If we consumed the entire physseg, remove it.
7696 1.174 matt */
7697 1.174 matt if (ps->avail_start == ps->avail_end) {
7698 1.218 uebayasi for (--vm_nphysseg; i < vm_nphysseg; i++)
7699 1.218 uebayasi VM_PHYSMEM_PTR_SWAP(i, i + 1);
7700 1.174 matt }
7701 1.174 matt memset((void *)rpv->pv_va, 0, rpv->pv_size);
7702 1.174 matt return;
7703 1.174 matt }
7704 1.286 skrll }
7705 1.174 matt
7706 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
7707 1.174 matt }
7708 1.174 matt
7709 1.174 matt vaddr_t
7710 1.174 matt pmap_steal_memory(vsize_t size, vaddr_t *vstartp, vaddr_t *vendp)
7711 1.174 matt {
7712 1.174 matt pv_addr_t pv;
7713 1.174 matt
7714 1.174 matt pmap_boot_pagealloc(size, 0, 0, &pv);
7715 1.174 matt
7716 1.174 matt return pv.pv_va;
7717 1.174 matt }
7718 1.174 matt #endif /* PMAP_STEAL_MEMORY */
7719 1.186 matt
7720 1.186 matt SYSCTL_SETUP(sysctl_machdep_pmap_setup, "sysctl machdep.kmpages setup")
7721 1.186 matt {
7722 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
7723 1.186 matt CTLFLAG_PERMANENT,
7724 1.186 matt CTLTYPE_NODE, "machdep", NULL,
7725 1.186 matt NULL, 0, NULL, 0,
7726 1.186 matt CTL_MACHDEP, CTL_EOL);
7727 1.186 matt
7728 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
7729 1.186 matt CTLFLAG_PERMANENT,
7730 1.186 matt CTLTYPE_INT, "kmpages",
7731 1.186 matt SYSCTL_DESCR("count of pages allocated to kernel memory allocators"),
7732 1.186 matt NULL, 0, &pmap_kmpages, 0,
7733 1.186 matt CTL_MACHDEP, CTL_CREATE, CTL_EOL);
7734 1.186 matt }
7735 1.241 matt
7736 1.241 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
7737 1.241 matt struct vm_page *
7738 1.241 matt arm_pmap_alloc_poolpage(int flags)
7739 1.241 matt {
7740 1.241 matt /*
7741 1.241 matt * On some systems, only some pages may be "coherent" for dma and we
7742 1.248 matt * want to prefer those for pool pages (think mbufs) but fallback to
7743 1.284 matt * any page if none is available. But we can only fallback if we
7744 1.284 matt * aren't direct mapping memory or all of memory can be direct-mapped.
7745 1.284 matt * If that isn't true, pool changes can only come from direct-mapped
7746 1.284 matt * memory.
7747 1.241 matt */
7748 1.248 matt if (arm_poolpage_vmfreelist != VM_FREELIST_DEFAULT) {
7749 1.241 matt return uvm_pagealloc_strat(NULL, 0, NULL, flags,
7750 1.284 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(ARM_MMU_EXTENDED)
7751 1.284 matt (pmap_directbase < KERNEL_BASE
7752 1.284 matt ? UVM_PGA_STRAT_ONLY
7753 1.284 matt : UVM_PGA_STRAT_FALLBACK),
7754 1.284 matt #else
7755 1.284 matt UVM_PGA_STRAT_FALLBACK,
7756 1.284 matt #endif
7757 1.284 matt arm_poolpage_vmfreelist);
7758 1.248 matt }
7759 1.241 matt
7760 1.241 matt return uvm_pagealloc(NULL, 0, NULL, flags);
7761 1.241 matt }
7762 1.241 matt #endif
7763 1.271 matt
7764 1.271 matt #if defined(ARM_MMU_EXTENDED) && defined(MULTIPROCESSOR)
7765 1.271 matt void
7766 1.271 matt pmap_md_tlb_info_attach(struct pmap_tlb_info *ti, struct cpu_info *ci)
7767 1.271 matt {
7768 1.271 matt /* nothing */
7769 1.271 matt }
7770 1.271 matt
7771 1.271 matt int
7772 1.271 matt pic_ipi_shootdown(void *arg)
7773 1.271 matt {
7774 1.271 matt #if PMAP_NEED_TLB_SHOOTDOWN
7775 1.271 matt pmap_tlb_shootdown_process()
7776 1.271 matt #endif
7777 1.271 matt return 1;
7778 1.271 matt }
7779 1.271 matt #endif /* ARM_MMU_EXTENDED && MULTIPROCESSOR */
7780 1.284 matt
7781 1.284 matt
7782 1.284 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
7783 1.284 matt vaddr_t
7784 1.284 matt pmap_direct_mapped_phys(paddr_t pa, bool *ok_p, vaddr_t va)
7785 1.284 matt {
7786 1.284 matt bool ok = false;
7787 1.284 matt if (physical_start <= pa && pa < physical_end) {
7788 1.284 matt #ifdef ARM_MMU_EXTENDED
7789 1.284 matt const vaddr_t newva = pmap_directbase + pa - physical_start;
7790 1.284 matt if (newva >= KERNEL_BASE) {
7791 1.284 matt va = newva;
7792 1.284 matt ok = true;
7793 1.284 matt }
7794 1.284 matt #else
7795 1.284 matt va = KERNEL_BASE + pa - physical_start;
7796 1.284 matt ok = true;
7797 1.284 matt #endif
7798 1.284 matt }
7799 1.284 matt KASSERT(ok_p);
7800 1.284 matt *ok_p = ok;
7801 1.284 matt return va;
7802 1.284 matt }
7803 1.284 matt
7804 1.284 matt vaddr_t
7805 1.284 matt pmap_map_poolpage(paddr_t pa)
7806 1.284 matt {
7807 1.284 matt bool ok __diagused;
7808 1.284 matt vaddr_t va = pmap_direct_mapped_phys(pa, &ok, 0);
7809 1.284 matt KASSERT(ok);
7810 1.284 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
7811 1.284 matt if (arm_cache_prefer_mask != 0) {
7812 1.284 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
7813 1.285 skrll struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
7814 1.284 matt pmap_acquire_page_lock(md);
7815 1.284 matt pmap_vac_me_harder(md, pa, pmap_kernel(), va);
7816 1.284 matt pmap_release_page_lock(md);
7817 1.284 matt }
7818 1.284 matt #endif
7819 1.284 matt return va;
7820 1.284 matt }
7821 1.284 matt
7822 1.284 matt paddr_t
7823 1.284 matt pmap_unmap_poolpage(vaddr_t va)
7824 1.284 matt {
7825 1.284 matt KASSERT(va >= KERNEL_BASE);
7826 1.284 matt #if defined(ARM_MMU_EXTENDED)
7827 1.284 matt return va - pmap_directbase + physical_start;
7828 1.284 matt #else
7829 1.284 matt #ifdef PMAP_CACHE_VIVT
7830 1.284 matt cpu_idcache_wbinv_range(va, PAGE_SIZE);
7831 1.284 matt #endif
7832 1.284 matt return va - KERNEL_BASE + physical_start;
7833 1.284 matt #endif
7834 1.284 matt }
7835 1.284 matt #endif /* __HAVE_MM_MD_DIRECT_MAPPED_PHYS */
7836