pmap.c revision 1.367 1 1.367 skrll /* $NetBSD: pmap.c,v 1.367 2018/08/28 14:45:33 skrll Exp $ */
2 1.12 chris
3 1.12 chris /*
4 1.134 thorpej * Copyright 2003 Wasabi Systems, Inc.
5 1.134 thorpej * All rights reserved.
6 1.134 thorpej *
7 1.134 thorpej * Written by Steve C. Woodford for Wasabi Systems, Inc.
8 1.134 thorpej *
9 1.134 thorpej * Redistribution and use in source and binary forms, with or without
10 1.134 thorpej * modification, are permitted provided that the following conditions
11 1.134 thorpej * are met:
12 1.134 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.134 thorpej * notice, this list of conditions and the following disclaimer.
14 1.134 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.134 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.134 thorpej * documentation and/or other materials provided with the distribution.
17 1.134 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.134 thorpej * must display the following acknowledgement:
19 1.134 thorpej * This product includes software developed for the NetBSD Project by
20 1.134 thorpej * Wasabi Systems, Inc.
21 1.134 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.134 thorpej * or promote products derived from this software without specific prior
23 1.134 thorpej * written permission.
24 1.134 thorpej *
25 1.134 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.134 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.134 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.134 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.134 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.134 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.134 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.134 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.134 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.134 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.134 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.134 thorpej */
37 1.134 thorpej
38 1.134 thorpej /*
39 1.134 thorpej * Copyright (c) 2002-2003 Wasabi Systems, Inc.
40 1.12 chris * Copyright (c) 2001 Richard Earnshaw
41 1.119 chris * Copyright (c) 2001-2002 Christopher Gilbert
42 1.12 chris * All rights reserved.
43 1.12 chris *
44 1.12 chris * 1. Redistributions of source code must retain the above copyright
45 1.12 chris * notice, this list of conditions and the following disclaimer.
46 1.12 chris * 2. Redistributions in binary form must reproduce the above copyright
47 1.12 chris * notice, this list of conditions and the following disclaimer in the
48 1.12 chris * documentation and/or other materials provided with the distribution.
49 1.12 chris * 3. The name of the company nor the name of the author may be used to
50 1.12 chris * endorse or promote products derived from this software without specific
51 1.12 chris * prior written permission.
52 1.12 chris *
53 1.12 chris * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
54 1.12 chris * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
55 1.12 chris * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
56 1.12 chris * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
57 1.12 chris * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
58 1.12 chris * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
59 1.12 chris * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.12 chris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.12 chris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.12 chris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.12 chris * SUCH DAMAGE.
64 1.12 chris */
65 1.1 matt
66 1.1 matt /*-
67 1.1 matt * Copyright (c) 1999 The NetBSD Foundation, Inc.
68 1.1 matt * All rights reserved.
69 1.1 matt *
70 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
71 1.1 matt * by Charles M. Hannum.
72 1.1 matt *
73 1.1 matt * Redistribution and use in source and binary forms, with or without
74 1.1 matt * modification, are permitted provided that the following conditions
75 1.1 matt * are met:
76 1.1 matt * 1. Redistributions of source code must retain the above copyright
77 1.1 matt * notice, this list of conditions and the following disclaimer.
78 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
79 1.1 matt * notice, this list of conditions and the following disclaimer in the
80 1.1 matt * documentation and/or other materials provided with the distribution.
81 1.1 matt *
82 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
83 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
84 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
85 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
86 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
87 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
88 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
89 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
90 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
91 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
92 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
93 1.1 matt */
94 1.1 matt
95 1.1 matt /*
96 1.1 matt * Copyright (c) 1994-1998 Mark Brinicombe.
97 1.1 matt * Copyright (c) 1994 Brini.
98 1.1 matt * All rights reserved.
99 1.1 matt *
100 1.1 matt * This code is derived from software written for Brini by Mark Brinicombe
101 1.1 matt *
102 1.1 matt * Redistribution and use in source and binary forms, with or without
103 1.1 matt * modification, are permitted provided that the following conditions
104 1.1 matt * are met:
105 1.1 matt * 1. Redistributions of source code must retain the above copyright
106 1.1 matt * notice, this list of conditions and the following disclaimer.
107 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
108 1.1 matt * notice, this list of conditions and the following disclaimer in the
109 1.1 matt * documentation and/or other materials provided with the distribution.
110 1.1 matt * 3. All advertising materials mentioning features or use of this software
111 1.1 matt * must display the following acknowledgement:
112 1.1 matt * This product includes software developed by Mark Brinicombe.
113 1.1 matt * 4. The name of the author may not be used to endorse or promote products
114 1.1 matt * derived from this software without specific prior written permission.
115 1.1 matt *
116 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
117 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
118 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
119 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
120 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
121 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
122 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
123 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
124 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
125 1.1 matt *
126 1.1 matt * RiscBSD kernel project
127 1.1 matt *
128 1.1 matt * pmap.c
129 1.1 matt *
130 1.223 wiz * Machine dependent vm stuff
131 1.1 matt *
132 1.1 matt * Created : 20/09/94
133 1.1 matt */
134 1.1 matt
135 1.1 matt /*
136 1.174 matt * armv6 and VIPT cache support by 3am Software Foundry,
137 1.174 matt * Copyright (c) 2007 Microsoft
138 1.174 matt */
139 1.174 matt
140 1.174 matt /*
141 1.1 matt * Performance improvements, UVM changes, overhauls and part-rewrites
142 1.1 matt * were contributed by Neil A. Carson <neil (at) causality.com>.
143 1.1 matt */
144 1.1 matt
145 1.1 matt /*
146 1.134 thorpej * Overhauled again to speedup the pmap, use MMU Domains so that L1 tables
147 1.134 thorpej * can be shared, and re-work the KVM layout, by Steve Woodford of Wasabi
148 1.134 thorpej * Systems, Inc.
149 1.134 thorpej *
150 1.134 thorpej * There are still a few things outstanding at this time:
151 1.134 thorpej *
152 1.134 thorpej * - There are some unresolved issues for MP systems:
153 1.134 thorpej *
154 1.134 thorpej * o The L1 metadata needs a lock, or more specifically, some places
155 1.134 thorpej * need to acquire an exclusive lock when modifying L1 translation
156 1.134 thorpej * table entries.
157 1.134 thorpej *
158 1.134 thorpej * o When one cpu modifies an L1 entry, and that L1 table is also
159 1.134 thorpej * being used by another cpu, then the latter will need to be told
160 1.134 thorpej * that a tlb invalidation may be necessary. (But only if the old
161 1.134 thorpej * domain number in the L1 entry being over-written is currently
162 1.134 thorpej * the active domain on that cpu). I guess there are lots more tlb
163 1.134 thorpej * shootdown issues too...
164 1.134 thorpej *
165 1.256 matt * o If the vector_page is at 0x00000000 instead of in kernel VA space,
166 1.256 matt * then MP systems will lose big-time because of the MMU domain hack.
167 1.134 thorpej * The only way this can be solved (apart from moving the vector
168 1.134 thorpej * page to 0xffff0000) is to reserve the first 1MB of user address
169 1.134 thorpej * space for kernel use only. This would require re-linking all
170 1.134 thorpej * applications so that the text section starts above this 1MB
171 1.134 thorpej * boundary.
172 1.134 thorpej *
173 1.134 thorpej * o Tracking which VM space is resident in the cache/tlb has not yet
174 1.134 thorpej * been implemented for MP systems.
175 1.134 thorpej *
176 1.134 thorpej * o Finally, there is a pathological condition where two cpus running
177 1.134 thorpej * two separate processes (not lwps) which happen to share an L1
178 1.134 thorpej * can get into a fight over one or more L1 entries. This will result
179 1.134 thorpej * in a significant slow-down if both processes are in tight loops.
180 1.1 matt */
181 1.1 matt
182 1.1 matt /*
183 1.1 matt * Special compilation symbols
184 1.1 matt * PMAP_DEBUG - Build in pmap_debug_level code
185 1.1 matt */
186 1.134 thorpej
187 1.1 matt /* Include header files */
188 1.1 matt
189 1.319 skrll #include "opt_arm_debug.h"
190 1.134 thorpej #include "opt_cpuoptions.h"
191 1.1 matt #include "opt_pmap_debug.h"
192 1.1 matt #include "opt_ddb.h"
193 1.137 martin #include "opt_lockdebug.h"
194 1.137 martin #include "opt_multiprocessor.h"
195 1.1 matt
196 1.271 matt #ifdef MULTIPROCESSOR
197 1.271 matt #define _INTR_PRIVATE
198 1.271 matt #endif
199 1.271 matt
200 1.171 matt #include <sys/param.h>
201 1.1 matt #include <sys/types.h>
202 1.1 matt #include <sys/kernel.h>
203 1.1 matt #include <sys/systm.h>
204 1.1 matt #include <sys/proc.h>
205 1.271 matt #include <sys/intr.h>
206 1.10 chris #include <sys/pool.h>
207 1.225 para #include <sys/kmem.h>
208 1.16 chris #include <sys/cdefs.h>
209 1.171 matt #include <sys/cpu.h>
210 1.186 matt #include <sys/sysctl.h>
211 1.263 matt #include <sys/bus.h>
212 1.271 matt #include <sys/atomic.h>
213 1.271 matt #include <sys/kernhist.h>
214 1.225 para
215 1.1 matt #include <uvm/uvm.h>
216 1.328 skrll #include <uvm/pmap/pmap_pvt.h>
217 1.1 matt
218 1.263 matt #include <arm/locore.h>
219 1.16 chris
220 1.367 skrll __KERNEL_RCSID(0, "$NetBSD: pmap.c,v 1.367 2018/08/28 14:45:33 skrll Exp $");
221 1.215 uebayasi
222 1.271 matt //#define PMAP_DEBUG
223 1.1 matt #ifdef PMAP_DEBUG
224 1.140 matt
225 1.140 matt /* XXX need to get rid of all refs to this */
226 1.134 thorpej int pmap_debug_level = 0;
227 1.17 chris
228 1.17 chris /*
229 1.17 chris * for switching to potentially finer grained debugging
230 1.17 chris */
231 1.17 chris #define PDB_FOLLOW 0x0001
232 1.17 chris #define PDB_INIT 0x0002
233 1.17 chris #define PDB_ENTER 0x0004
234 1.17 chris #define PDB_REMOVE 0x0008
235 1.17 chris #define PDB_CREATE 0x0010
236 1.17 chris #define PDB_PTPAGE 0x0020
237 1.48 chris #define PDB_GROWKERN 0x0040
238 1.17 chris #define PDB_BITS 0x0080
239 1.17 chris #define PDB_COLLECT 0x0100
240 1.17 chris #define PDB_PROTECT 0x0200
241 1.48 chris #define PDB_MAP_L1 0x0400
242 1.17 chris #define PDB_BOOTSTRAP 0x1000
243 1.17 chris #define PDB_PARANOIA 0x2000
244 1.17 chris #define PDB_WIRING 0x4000
245 1.17 chris #define PDB_PVDUMP 0x8000
246 1.134 thorpej #define PDB_VAC 0x10000
247 1.134 thorpej #define PDB_KENTER 0x20000
248 1.134 thorpej #define PDB_KREMOVE 0x40000
249 1.174 matt #define PDB_EXEC 0x80000
250 1.17 chris
251 1.134 thorpej int debugmap = 1;
252 1.271 matt int pmapdebug = 0;
253 1.17 chris #define NPDEBUG(_lev_,_stat_) \
254 1.17 chris if (pmapdebug & (_lev_)) \
255 1.17 chris ((_stat_))
256 1.286 skrll
257 1.1 matt #else /* PMAP_DEBUG */
258 1.48 chris #define NPDEBUG(_lev_,_stat_) /* Nothing */
259 1.1 matt #endif /* PMAP_DEBUG */
260 1.1 matt
261 1.366 skrll
262 1.366 skrll #ifdef VERBOSE_INIT_ARM
263 1.366 skrll #define VPRINTF(...) printf(__VA_ARGS__)
264 1.366 skrll #else
265 1.366 skrll #define VPRINTF(...) do { } while (/* CONSTCOND */ 0)
266 1.366 skrll #endif
267 1.366 skrll
268 1.134 thorpej /*
269 1.134 thorpej * pmap_kernel() points here
270 1.134 thorpej */
271 1.271 matt static struct pmap kernel_pmap_store = {
272 1.271 matt #ifndef ARM_MMU_EXTENDED
273 1.271 matt .pm_activated = true,
274 1.271 matt .pm_domain = PMAP_DOMAIN_KERNEL,
275 1.271 matt .pm_cstate.cs_all = PMAP_CACHE_STATE_ALL,
276 1.271 matt #endif
277 1.271 matt };
278 1.271 matt struct pmap * const kernel_pmap_ptr = &kernel_pmap_store;
279 1.271 matt #undef pmap_kernel
280 1.271 matt #define pmap_kernel() (&kernel_pmap_store)
281 1.241 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
282 1.241 matt int arm_poolpage_vmfreelist = VM_FREELIST_DEFAULT;
283 1.241 matt #endif
284 1.1 matt
285 1.10 chris /*
286 1.134 thorpej * Pool and cache that pmap structures are allocated from.
287 1.134 thorpej * We use a cache to avoid clearing the pm_l2[] array (1KB)
288 1.134 thorpej * in pmap_create().
289 1.134 thorpej */
290 1.168 ad static struct pool_cache pmap_cache;
291 1.48 chris
292 1.48 chris /*
293 1.134 thorpej * Pool of PV structures
294 1.10 chris */
295 1.134 thorpej static struct pool pmap_pv_pool;
296 1.134 thorpej static void *pmap_bootstrap_pv_page_alloc(struct pool *, int);
297 1.134 thorpej static void pmap_bootstrap_pv_page_free(struct pool *, void *);
298 1.134 thorpej static struct pool_allocator pmap_bootstrap_pv_allocator = {
299 1.134 thorpej pmap_bootstrap_pv_page_alloc, pmap_bootstrap_pv_page_free
300 1.134 thorpej };
301 1.10 chris
302 1.134 thorpej /*
303 1.134 thorpej * Pool and cache of l2_dtable structures.
304 1.134 thorpej * We use a cache to avoid clearing the structures when they're
305 1.134 thorpej * allocated. (196 bytes)
306 1.134 thorpej */
307 1.134 thorpej static struct pool_cache pmap_l2dtable_cache;
308 1.134 thorpej static vaddr_t pmap_kernel_l2dtable_kva;
309 1.10 chris
310 1.111 thorpej /*
311 1.134 thorpej * Pool and cache of L2 page descriptors.
312 1.134 thorpej * We use a cache to avoid clearing the descriptor table
313 1.134 thorpej * when they're allocated. (1KB)
314 1.111 thorpej */
315 1.134 thorpej static struct pool_cache pmap_l2ptp_cache;
316 1.134 thorpej static vaddr_t pmap_kernel_l2ptp_kva;
317 1.134 thorpej static paddr_t pmap_kernel_l2ptp_phys;
318 1.111 thorpej
319 1.183 matt #ifdef PMAPCOUNTERS
320 1.174 matt #define PMAP_EVCNT_INITIALIZER(name) \
321 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap", name)
322 1.174 matt
323 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
324 1.194 matt static struct evcnt pmap_ev_vac_clean_one =
325 1.194 matt PMAP_EVCNT_INITIALIZER("clean page (1 color)");
326 1.194 matt static struct evcnt pmap_ev_vac_flush_one =
327 1.194 matt PMAP_EVCNT_INITIALIZER("flush page (1 color)");
328 1.194 matt static struct evcnt pmap_ev_vac_flush_lots =
329 1.194 matt PMAP_EVCNT_INITIALIZER("flush page (2+ colors)");
330 1.195 matt static struct evcnt pmap_ev_vac_flush_lots2 =
331 1.195 matt PMAP_EVCNT_INITIALIZER("flush page (2+ colors, kmpage)");
332 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_clean_one);
333 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_one);
334 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots);
335 1.195 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots2);
336 1.194 matt
337 1.174 matt static struct evcnt pmap_ev_vac_color_new =
338 1.174 matt PMAP_EVCNT_INITIALIZER("new page color");
339 1.174 matt static struct evcnt pmap_ev_vac_color_reuse =
340 1.174 matt PMAP_EVCNT_INITIALIZER("ok first page color");
341 1.174 matt static struct evcnt pmap_ev_vac_color_ok =
342 1.174 matt PMAP_EVCNT_INITIALIZER("ok page color");
343 1.182 matt static struct evcnt pmap_ev_vac_color_blind =
344 1.182 matt PMAP_EVCNT_INITIALIZER("blind page color");
345 1.174 matt static struct evcnt pmap_ev_vac_color_change =
346 1.174 matt PMAP_EVCNT_INITIALIZER("change page color");
347 1.174 matt static struct evcnt pmap_ev_vac_color_erase =
348 1.174 matt PMAP_EVCNT_INITIALIZER("erase page color");
349 1.174 matt static struct evcnt pmap_ev_vac_color_none =
350 1.174 matt PMAP_EVCNT_INITIALIZER("no page color");
351 1.174 matt static struct evcnt pmap_ev_vac_color_restore =
352 1.174 matt PMAP_EVCNT_INITIALIZER("restore page color");
353 1.174 matt
354 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_new);
355 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_reuse);
356 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_ok);
357 1.182 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_blind);
358 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_change);
359 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_erase);
360 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_none);
361 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_restore);
362 1.174 matt #endif
363 1.174 matt
364 1.174 matt static struct evcnt pmap_ev_mappings =
365 1.174 matt PMAP_EVCNT_INITIALIZER("pages mapped");
366 1.174 matt static struct evcnt pmap_ev_unmappings =
367 1.174 matt PMAP_EVCNT_INITIALIZER("pages unmapped");
368 1.174 matt static struct evcnt pmap_ev_remappings =
369 1.174 matt PMAP_EVCNT_INITIALIZER("pages remapped");
370 1.174 matt
371 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_mappings);
372 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_unmappings);
373 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_remappings);
374 1.174 matt
375 1.174 matt static struct evcnt pmap_ev_kernel_mappings =
376 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages mapped");
377 1.174 matt static struct evcnt pmap_ev_kernel_unmappings =
378 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages unmapped");
379 1.174 matt static struct evcnt pmap_ev_kernel_remappings =
380 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages remapped");
381 1.174 matt
382 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_mappings);
383 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_unmappings);
384 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_remappings);
385 1.174 matt
386 1.174 matt static struct evcnt pmap_ev_kenter_mappings =
387 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages mapped");
388 1.174 matt static struct evcnt pmap_ev_kenter_unmappings =
389 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages unmapped");
390 1.174 matt static struct evcnt pmap_ev_kenter_remappings =
391 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages remapped");
392 1.174 matt static struct evcnt pmap_ev_pt_mappings =
393 1.174 matt PMAP_EVCNT_INITIALIZER("page table pages mapped");
394 1.174 matt
395 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_mappings);
396 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_unmappings);
397 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_remappings);
398 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_pt_mappings);
399 1.174 matt
400 1.271 matt static struct evcnt pmap_ev_fixup_mod =
401 1.271 matt PMAP_EVCNT_INITIALIZER("page modification emulations");
402 1.271 matt static struct evcnt pmap_ev_fixup_ref =
403 1.271 matt PMAP_EVCNT_INITIALIZER("page reference emulations");
404 1.271 matt static struct evcnt pmap_ev_fixup_exec =
405 1.271 matt PMAP_EVCNT_INITIALIZER("exec pages fixed up");
406 1.271 matt static struct evcnt pmap_ev_fixup_pdes =
407 1.271 matt PMAP_EVCNT_INITIALIZER("pdes fixed up");
408 1.271 matt #ifndef ARM_MMU_EXTENDED
409 1.271 matt static struct evcnt pmap_ev_fixup_ptesync =
410 1.271 matt PMAP_EVCNT_INITIALIZER("ptesync fixed");
411 1.271 matt #endif
412 1.271 matt
413 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_mod);
414 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_ref);
415 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_exec);
416 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_pdes);
417 1.271 matt #ifndef ARM_MMU_EXTENDED
418 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_ptesync);
419 1.271 matt #endif
420 1.271 matt
421 1.174 matt #ifdef PMAP_CACHE_VIPT
422 1.174 matt static struct evcnt pmap_ev_exec_mappings =
423 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages mapped");
424 1.174 matt static struct evcnt pmap_ev_exec_cached =
425 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages cached");
426 1.174 matt
427 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_mappings);
428 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_cached);
429 1.174 matt
430 1.174 matt static struct evcnt pmap_ev_exec_synced =
431 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced");
432 1.174 matt static struct evcnt pmap_ev_exec_synced_map =
433 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (MP)");
434 1.174 matt static struct evcnt pmap_ev_exec_synced_unmap =
435 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (UM)");
436 1.174 matt static struct evcnt pmap_ev_exec_synced_remap =
437 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (RM)");
438 1.174 matt static struct evcnt pmap_ev_exec_synced_clearbit =
439 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (DG)");
440 1.345 skrll #ifndef ARM_MMU_EXTENDED
441 1.174 matt static struct evcnt pmap_ev_exec_synced_kremove =
442 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (KU)");
443 1.271 matt #endif
444 1.174 matt
445 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced);
446 1.274 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_map);
447 1.271 matt #ifndef ARM_MMU_EXTENDED
448 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_unmap);
449 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_remap);
450 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_clearbit);
451 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_kremove);
452 1.271 matt #endif
453 1.174 matt
454 1.174 matt static struct evcnt pmap_ev_exec_discarded_unmap =
455 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (UM)");
456 1.174 matt static struct evcnt pmap_ev_exec_discarded_zero =
457 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (ZP)");
458 1.174 matt static struct evcnt pmap_ev_exec_discarded_copy =
459 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (CP)");
460 1.174 matt static struct evcnt pmap_ev_exec_discarded_page_protect =
461 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (PP)");
462 1.174 matt static struct evcnt pmap_ev_exec_discarded_clearbit =
463 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (DG)");
464 1.174 matt static struct evcnt pmap_ev_exec_discarded_kremove =
465 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (KU)");
466 1.271 matt #ifdef ARM_MMU_EXTENDED
467 1.271 matt static struct evcnt pmap_ev_exec_discarded_modfixup =
468 1.271 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (MF)");
469 1.271 matt #endif
470 1.174 matt
471 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_unmap);
472 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_zero);
473 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_copy);
474 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_page_protect);
475 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_clearbit);
476 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_kremove);
477 1.271 matt #ifdef ARM_MMU_EXTENDED
478 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_modfixup);
479 1.271 matt #endif
480 1.174 matt #endif /* PMAP_CACHE_VIPT */
481 1.174 matt
482 1.174 matt static struct evcnt pmap_ev_updates = PMAP_EVCNT_INITIALIZER("updates");
483 1.174 matt static struct evcnt pmap_ev_collects = PMAP_EVCNT_INITIALIZER("collects");
484 1.174 matt static struct evcnt pmap_ev_activations = PMAP_EVCNT_INITIALIZER("activations");
485 1.174 matt
486 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_updates);
487 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_collects);
488 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_activations);
489 1.174 matt
490 1.174 matt #define PMAPCOUNT(x) ((void)(pmap_ev_##x.ev_count++))
491 1.174 matt #else
492 1.174 matt #define PMAPCOUNT(x) ((void)0)
493 1.174 matt #endif
494 1.174 matt
495 1.348 skrll #ifdef ARM_MMU_EXTENDED
496 1.348 skrll void pmap_md_pdetab_activate(pmap_t, struct lwp *);
497 1.348 skrll void pmap_md_pdetab_deactivate(pmap_t pm);
498 1.348 skrll #endif
499 1.348 skrll
500 1.134 thorpej /*
501 1.134 thorpej * pmap copy/zero page, and mem(5) hook point
502 1.134 thorpej */
503 1.54 thorpej static pt_entry_t *csrc_pte, *cdst_pte;
504 1.54 thorpej static vaddr_t csrcp, cdstp;
505 1.271 matt #ifdef MULTIPROCESSOR
506 1.271 matt static size_t cnptes;
507 1.271 matt #define cpu_csrc_pte(o) (csrc_pte + cnptes * cpu_number() + ((o) >> L2_S_SHIFT))
508 1.271 matt #define cpu_cdst_pte(o) (cdst_pte + cnptes * cpu_number() + ((o) >> L2_S_SHIFT))
509 1.271 matt #define cpu_csrcp(o) (csrcp + L2_S_SIZE * cnptes * cpu_number() + (o))
510 1.271 matt #define cpu_cdstp(o) (cdstp + L2_S_SIZE * cnptes * cpu_number() + (o))
511 1.271 matt #else
512 1.271 matt #define cpu_csrc_pte(o) (csrc_pte + ((o) >> L2_S_SHIFT))
513 1.271 matt #define cpu_cdst_pte(o) (cdst_pte + ((o) >> L2_S_SHIFT))
514 1.271 matt #define cpu_csrcp(o) (csrcp + (o))
515 1.271 matt #define cpu_cdstp(o) (cdstp + (o))
516 1.271 matt #endif
517 1.271 matt vaddr_t memhook; /* used by mem.c & others */
518 1.271 matt kmutex_t memlock __cacheline_aligned; /* used by mem.c & others */
519 1.271 matt kmutex_t pmap_lock __cacheline_aligned;
520 1.161 christos extern void *msgbufaddr;
521 1.186 matt int pmap_kmpages;
522 1.17 chris /*
523 1.134 thorpej * Flag to indicate if pmap_init() has done its thing
524 1.134 thorpej */
525 1.159 thorpej bool pmap_initialized;
526 1.134 thorpej
527 1.284 matt #if defined(ARM_MMU_EXTENDED) && defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
528 1.284 matt /*
529 1.324 matt * Virtual end of direct-mapped memory
530 1.284 matt */
531 1.323 matt vaddr_t pmap_directlimit;
532 1.284 matt #endif
533 1.284 matt
534 1.134 thorpej /*
535 1.134 thorpej * Misc. locking data structures
536 1.17 chris */
537 1.1 matt
538 1.271 matt static inline void
539 1.271 matt pmap_acquire_pmap_lock(pmap_t pm)
540 1.271 matt {
541 1.271 matt if (pm == pmap_kernel()) {
542 1.271 matt #ifdef MULTIPROCESSOR
543 1.271 matt KERNEL_LOCK(1, NULL);
544 1.271 matt #endif
545 1.271 matt } else {
546 1.271 matt mutex_enter(pm->pm_lock);
547 1.271 matt }
548 1.271 matt }
549 1.271 matt
550 1.271 matt static inline void
551 1.271 matt pmap_release_pmap_lock(pmap_t pm)
552 1.271 matt {
553 1.271 matt if (pm == pmap_kernel()) {
554 1.271 matt #ifdef MULTIPROCESSOR
555 1.271 matt KERNEL_UNLOCK_ONE(NULL);
556 1.271 matt #endif
557 1.271 matt } else {
558 1.271 matt mutex_exit(pm->pm_lock);
559 1.271 matt }
560 1.271 matt }
561 1.271 matt
562 1.271 matt static inline void
563 1.271 matt pmap_acquire_page_lock(struct vm_page_md *md)
564 1.271 matt {
565 1.271 matt mutex_enter(&pmap_lock);
566 1.271 matt }
567 1.271 matt
568 1.271 matt static inline void
569 1.271 matt pmap_release_page_lock(struct vm_page_md *md)
570 1.271 matt {
571 1.271 matt mutex_exit(&pmap_lock);
572 1.271 matt }
573 1.271 matt
574 1.271 matt #ifdef DIAGNOSTIC
575 1.271 matt static inline int
576 1.271 matt pmap_page_locked_p(struct vm_page_md *md)
577 1.271 matt {
578 1.271 matt return mutex_owned(&pmap_lock);
579 1.271 matt }
580 1.271 matt #endif
581 1.1 matt
582 1.33 chris
583 1.69 thorpej /*
584 1.134 thorpej * Metadata for L1 translation tables.
585 1.69 thorpej */
586 1.271 matt #ifndef ARM_MMU_EXTENDED
587 1.134 thorpej struct l1_ttable {
588 1.134 thorpej /* Entry on the L1 Table list */
589 1.134 thorpej SLIST_ENTRY(l1_ttable) l1_link;
590 1.1 matt
591 1.134 thorpej /* Entry on the L1 Least Recently Used list */
592 1.134 thorpej TAILQ_ENTRY(l1_ttable) l1_lru;
593 1.1 matt
594 1.134 thorpej /* Track how many domains are allocated from this L1 */
595 1.134 thorpej volatile u_int l1_domain_use_count;
596 1.1 matt
597 1.134 thorpej /*
598 1.134 thorpej * A free-list of domain numbers for this L1.
599 1.134 thorpej * We avoid using ffs() and a bitmap to track domains since ffs()
600 1.134 thorpej * is slow on ARM.
601 1.134 thorpej */
602 1.242 skrll uint8_t l1_domain_first;
603 1.242 skrll uint8_t l1_domain_free[PMAP_DOMAINS];
604 1.1 matt
605 1.134 thorpej /* Physical address of this L1 page table */
606 1.134 thorpej paddr_t l1_physaddr;
607 1.1 matt
608 1.134 thorpej /* KVA of this L1 page table */
609 1.134 thorpej pd_entry_t *l1_kva;
610 1.134 thorpej };
611 1.1 matt
612 1.134 thorpej /*
613 1.134 thorpej * L1 Page Tables are tracked using a Least Recently Used list.
614 1.134 thorpej * - New L1s are allocated from the HEAD.
615 1.134 thorpej * - Freed L1s are added to the TAIl.
616 1.134 thorpej * - Recently accessed L1s (where an 'access' is some change to one of
617 1.134 thorpej * the userland pmaps which owns this L1) are moved to the TAIL.
618 1.17 chris */
619 1.134 thorpej static TAILQ_HEAD(, l1_ttable) l1_lru_list;
620 1.226 matt static kmutex_t l1_lru_lock __cacheline_aligned;
621 1.17 chris
622 1.134 thorpej /*
623 1.134 thorpej * A list of all L1 tables
624 1.134 thorpej */
625 1.134 thorpej static SLIST_HEAD(, l1_ttable) l1_list;
626 1.271 matt #endif /* ARM_MMU_EXTENDED */
627 1.17 chris
628 1.17 chris /*
629 1.134 thorpej * The l2_dtable tracks L2_BUCKET_SIZE worth of L1 slots.
630 1.134 thorpej *
631 1.134 thorpej * This is normally 16MB worth L2 page descriptors for any given pmap.
632 1.134 thorpej * Reference counts are maintained for L2 descriptors so they can be
633 1.134 thorpej * freed when empty.
634 1.17 chris */
635 1.299 matt struct l2_bucket {
636 1.299 matt pt_entry_t *l2b_kva; /* KVA of L2 Descriptor Table */
637 1.299 matt paddr_t l2b_pa; /* Physical address of same */
638 1.299 matt u_short l2b_l1slot; /* This L2 table's L1 index */
639 1.299 matt u_short l2b_occupancy; /* How many active descriptors */
640 1.299 matt };
641 1.299 matt
642 1.134 thorpej struct l2_dtable {
643 1.134 thorpej /* The number of L2 page descriptors allocated to this l2_dtable */
644 1.134 thorpej u_int l2_occupancy;
645 1.17 chris
646 1.134 thorpej /* List of L2 page descriptors */
647 1.299 matt struct l2_bucket l2_bucket[L2_BUCKET_SIZE];
648 1.17 chris };
649 1.17 chris
650 1.17 chris /*
651 1.134 thorpej * Given an L1 table index, calculate the corresponding l2_dtable index
652 1.134 thorpej * and bucket index within the l2_dtable.
653 1.17 chris */
654 1.271 matt #define L2_BUCKET_XSHIFT (L2_BUCKET_XLOG2 - L1_S_SHIFT)
655 1.271 matt #define L2_BUCKET_XFRAME (~(vaddr_t)0 << L2_BUCKET_XLOG2)
656 1.271 matt #define L2_BUCKET_IDX(l1slot) ((l1slot) >> L2_BUCKET_XSHIFT)
657 1.271 matt #define L2_IDX(l1slot) (L2_BUCKET_IDX(l1slot) >> L2_BUCKET_LOG2)
658 1.271 matt #define L2_BUCKET(l1slot) (L2_BUCKET_IDX(l1slot) & (L2_BUCKET_SIZE - 1))
659 1.271 matt
660 1.271 matt __CTASSERT(0x100000000ULL == ((uint64_t)L2_SIZE * L2_BUCKET_SIZE * L1_S_SIZE));
661 1.271 matt __CTASSERT(L2_BUCKET_XFRAME == ~(L2_BUCKET_XSIZE-1));
662 1.17 chris
663 1.134 thorpej /*
664 1.134 thorpej * Given a virtual address, this macro returns the
665 1.134 thorpej * virtual address required to drop into the next L2 bucket.
666 1.134 thorpej */
667 1.271 matt #define L2_NEXT_BUCKET_VA(va) (((va) & L2_BUCKET_XFRAME) + L2_BUCKET_XSIZE)
668 1.17 chris
669 1.17 chris /*
670 1.134 thorpej * L2 allocation.
671 1.17 chris */
672 1.134 thorpej #define pmap_alloc_l2_dtable() \
673 1.134 thorpej pool_cache_get(&pmap_l2dtable_cache, PR_NOWAIT)
674 1.134 thorpej #define pmap_free_l2_dtable(l2) \
675 1.134 thorpej pool_cache_put(&pmap_l2dtable_cache, (l2))
676 1.134 thorpej #define pmap_alloc_l2_ptp(pap) \
677 1.134 thorpej ((pt_entry_t *)pool_cache_get_paddr(&pmap_l2ptp_cache,\
678 1.134 thorpej PR_NOWAIT, (pap)))
679 1.1 matt
680 1.1 matt /*
681 1.134 thorpej * We try to map the page tables write-through, if possible. However, not
682 1.134 thorpej * all CPUs have a write-through cache mode, so on those we have to sync
683 1.134 thorpej * the cache when we frob page tables.
684 1.113 thorpej *
685 1.134 thorpej * We try to evaluate this at compile time, if possible. However, it's
686 1.134 thorpej * not always possible to do that, hence this run-time var.
687 1.134 thorpej */
688 1.134 thorpej int pmap_needs_pte_sync;
689 1.113 thorpej
690 1.113 thorpej /*
691 1.134 thorpej * Real definition of pv_entry.
692 1.113 thorpej */
693 1.134 thorpej struct pv_entry {
694 1.183 matt SLIST_ENTRY(pv_entry) pv_link; /* next pv_entry */
695 1.134 thorpej pmap_t pv_pmap; /* pmap where mapping lies */
696 1.134 thorpej vaddr_t pv_va; /* virtual address for mapping */
697 1.134 thorpej u_int pv_flags; /* flags */
698 1.134 thorpej };
699 1.113 thorpej
700 1.113 thorpej /*
701 1.304 skrll * Macros to determine if a mapping might be resident in the
702 1.304 skrll * instruction/data cache and/or TLB
703 1.17 chris */
704 1.271 matt #if ARM_MMU_V7 > 0 && !defined(ARM_MMU_EXTENDED)
705 1.253 matt /*
706 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to be filled even if
707 1.253 matt * there are no explicit accesses, so there may be always be TLB entries to
708 1.253 matt * flush. If we used ASIDs then this would not be a problem.
709 1.253 matt */
710 1.253 matt #define PV_BEEN_EXECD(f) (((f) & PVF_EXEC) == PVF_EXEC)
711 1.304 skrll #define PV_BEEN_REFD(f) (true)
712 1.253 matt #else
713 1.134 thorpej #define PV_BEEN_EXECD(f) (((f) & (PVF_REF | PVF_EXEC)) == (PVF_REF | PVF_EXEC))
714 1.304 skrll #define PV_BEEN_REFD(f) (((f) & PVF_REF) != 0)
715 1.253 matt #endif
716 1.174 matt #define PV_IS_EXEC_P(f) (((f) & PVF_EXEC) != 0)
717 1.268 matt #define PV_IS_KENTRY_P(f) (((f) & PVF_KENTRY) != 0)
718 1.268 matt #define PV_IS_WRITE_P(f) (((f) & PVF_WRITE) != 0)
719 1.17 chris
720 1.17 chris /*
721 1.134 thorpej * Local prototypes
722 1.1 matt */
723 1.271 matt static bool pmap_set_pt_cache_mode(pd_entry_t *, vaddr_t, size_t);
724 1.134 thorpej static void pmap_alloc_specials(vaddr_t *, int, vaddr_t *,
725 1.134 thorpej pt_entry_t **);
726 1.292 joerg static bool pmap_is_current(pmap_t) __unused;
727 1.159 thorpej static bool pmap_is_cached(pmap_t);
728 1.215 uebayasi static void pmap_enter_pv(struct vm_page_md *, paddr_t, struct pv_entry *,
729 1.134 thorpej pmap_t, vaddr_t, u_int);
730 1.215 uebayasi static struct pv_entry *pmap_find_pv(struct vm_page_md *, pmap_t, vaddr_t);
731 1.215 uebayasi static struct pv_entry *pmap_remove_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
732 1.215 uebayasi static u_int pmap_modify_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t,
733 1.134 thorpej u_int, u_int);
734 1.17 chris
735 1.134 thorpej static void pmap_pinit(pmap_t);
736 1.134 thorpej static int pmap_pmap_ctor(void *, void *, int);
737 1.17 chris
738 1.134 thorpej static void pmap_alloc_l1(pmap_t);
739 1.134 thorpej static void pmap_free_l1(pmap_t);
740 1.271 matt #ifndef ARM_MMU_EXTENDED
741 1.134 thorpej static void pmap_use_l1(pmap_t);
742 1.271 matt #endif
743 1.17 chris
744 1.134 thorpej static struct l2_bucket *pmap_get_l2_bucket(pmap_t, vaddr_t);
745 1.134 thorpej static struct l2_bucket *pmap_alloc_l2_bucket(pmap_t, vaddr_t);
746 1.134 thorpej static void pmap_free_l2_bucket(pmap_t, struct l2_bucket *, u_int);
747 1.134 thorpej static int pmap_l2ptp_ctor(void *, void *, int);
748 1.134 thorpej static int pmap_l2dtable_ctor(void *, void *, int);
749 1.51 chris
750 1.215 uebayasi static void pmap_vac_me_harder(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
751 1.174 matt #ifdef PMAP_CACHE_VIVT
752 1.215 uebayasi static void pmap_vac_me_kpmap(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
753 1.215 uebayasi static void pmap_vac_me_user(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
754 1.174 matt #endif
755 1.17 chris
756 1.215 uebayasi static void pmap_clearbit(struct vm_page_md *, paddr_t, u_int);
757 1.174 matt #ifdef PMAP_CACHE_VIVT
758 1.271 matt static bool pmap_clean_page(struct vm_page_md *, bool);
759 1.174 matt #endif
760 1.174 matt #ifdef PMAP_CACHE_VIPT
761 1.215 uebayasi static void pmap_syncicache_page(struct vm_page_md *, paddr_t);
762 1.194 matt enum pmap_flush_op {
763 1.194 matt PMAP_FLUSH_PRIMARY,
764 1.194 matt PMAP_FLUSH_SECONDARY,
765 1.194 matt PMAP_CLEAN_PRIMARY
766 1.194 matt };
767 1.271 matt #ifndef ARM_MMU_EXTENDED
768 1.215 uebayasi static void pmap_flush_page(struct vm_page_md *, paddr_t, enum pmap_flush_op);
769 1.174 matt #endif
770 1.271 matt #endif
771 1.215 uebayasi static void pmap_page_remove(struct vm_page_md *, paddr_t);
772 1.328 skrll static void pmap_pv_remove(paddr_t);
773 1.17 chris
774 1.271 matt #ifndef ARM_MMU_EXTENDED
775 1.134 thorpej static void pmap_init_l1(struct l1_ttable *, pd_entry_t *);
776 1.271 matt #endif
777 1.134 thorpej static vaddr_t kernel_pt_lookup(paddr_t);
778 1.17 chris
779 1.17 chris
780 1.17 chris /*
781 1.134 thorpej * Misc variables
782 1.134 thorpej */
783 1.134 thorpej vaddr_t virtual_avail;
784 1.134 thorpej vaddr_t virtual_end;
785 1.134 thorpej vaddr_t pmap_curmaxkvaddr;
786 1.17 chris
787 1.196 nonaka paddr_t avail_start;
788 1.196 nonaka paddr_t avail_end;
789 1.17 chris
790 1.174 matt pv_addrqh_t pmap_boot_freeq = SLIST_HEAD_INITIALIZER(&pmap_boot_freeq);
791 1.174 matt pv_addr_t kernelpages;
792 1.174 matt pv_addr_t kernel_l1pt;
793 1.174 matt pv_addr_t systempage;
794 1.17 chris
795 1.134 thorpej /* Function to set the debug level of the pmap code */
796 1.17 chris
797 1.134 thorpej #ifdef PMAP_DEBUG
798 1.134 thorpej void
799 1.134 thorpej pmap_debug(int level)
800 1.134 thorpej {
801 1.134 thorpej pmap_debug_level = level;
802 1.134 thorpej printf("pmap_debug: level=%d\n", pmap_debug_level);
803 1.1 matt }
804 1.134 thorpej #endif /* PMAP_DEBUG */
805 1.1 matt
806 1.251 matt #ifdef PMAP_CACHE_VIPT
807 1.251 matt #define PMAP_VALIDATE_MD_PAGE(md) \
808 1.251 matt KASSERTMSG(arm_cache_prefer_mask == 0 || (((md)->pvh_attrs & PVF_WRITE) == 0) == ((md)->urw_mappings + (md)->krw_mappings == 0), \
809 1.251 matt "(md) %p: attrs=%#x urw=%u krw=%u", (md), \
810 1.251 matt (md)->pvh_attrs, (md)->urw_mappings, (md)->krw_mappings);
811 1.251 matt #endif /* PMAP_CACHE_VIPT */
812 1.1 matt /*
813 1.134 thorpej * A bunch of routines to conditionally flush the caches/TLB depending
814 1.134 thorpej * on whether the specified pmap actually needs to be flushed at any
815 1.134 thorpej * given time.
816 1.1 matt */
817 1.157 perry static inline void
818 1.259 matt pmap_tlb_flush_SE(pmap_t pm, vaddr_t va, u_int flags)
819 1.134 thorpej {
820 1.271 matt #ifdef ARM_MMU_EXTENDED
821 1.271 matt pmap_tlb_invalidate_addr(pm, va);
822 1.271 matt #else
823 1.259 matt if (pm->pm_cstate.cs_tlb_id != 0) {
824 1.259 matt if (PV_BEEN_EXECD(flags)) {
825 1.259 matt cpu_tlb_flushID_SE(va);
826 1.259 matt } else if (PV_BEEN_REFD(flags)) {
827 1.259 matt cpu_tlb_flushD_SE(va);
828 1.259 matt }
829 1.259 matt }
830 1.271 matt #endif /* ARM_MMU_EXTENDED */
831 1.1 matt }
832 1.1 matt
833 1.336 skrll #ifndef ARM_MMU_EXTENDED
834 1.157 perry static inline void
835 1.134 thorpej pmap_tlb_flushID(pmap_t pm)
836 1.1 matt {
837 1.134 thorpej if (pm->pm_cstate.cs_tlb_id) {
838 1.134 thorpej cpu_tlb_flushID();
839 1.253 matt #if ARM_MMU_V7 == 0
840 1.253 matt /*
841 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to
842 1.253 matt * be filled even if there are no explicit accesses, so there
843 1.253 matt * may be always be TLB entries to flush. If we used ASIDs
844 1.253 matt * then it would not be a problem.
845 1.253 matt * This is not true for other CPUs.
846 1.253 matt */
847 1.134 thorpej pm->pm_cstate.cs_tlb = 0;
848 1.259 matt #endif /* ARM_MMU_V7 */
849 1.1 matt }
850 1.134 thorpej }
851 1.1 matt
852 1.157 perry static inline void
853 1.134 thorpej pmap_tlb_flushD(pmap_t pm)
854 1.134 thorpej {
855 1.134 thorpej if (pm->pm_cstate.cs_tlb_d) {
856 1.134 thorpej cpu_tlb_flushD();
857 1.253 matt #if ARM_MMU_V7 == 0
858 1.253 matt /*
859 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to
860 1.253 matt * be filled even if there are no explicit accesses, so there
861 1.253 matt * may be always be TLB entries to flush. If we used ASIDs
862 1.253 matt * then it would not be a problem.
863 1.253 matt * This is not true for other CPUs.
864 1.253 matt */
865 1.134 thorpej pm->pm_cstate.cs_tlb_d = 0;
866 1.260 matt #endif /* ARM_MMU_V7 */
867 1.1 matt }
868 1.308 matt }
869 1.271 matt #endif /* ARM_MMU_EXTENDED */
870 1.1 matt
871 1.174 matt #ifdef PMAP_CACHE_VIVT
872 1.157 perry static inline void
873 1.259 matt pmap_cache_wbinv_page(pmap_t pm, vaddr_t va, bool do_inv, u_int flags)
874 1.17 chris {
875 1.259 matt if (PV_BEEN_EXECD(flags) && pm->pm_cstate.cs_cache_id) {
876 1.259 matt cpu_idcache_wbinv_range(va, PAGE_SIZE);
877 1.259 matt } else if (PV_BEEN_REFD(flags) && pm->pm_cstate.cs_cache_d) {
878 1.134 thorpej if (do_inv) {
879 1.259 matt if (flags & PVF_WRITE)
880 1.259 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
881 1.134 thorpej else
882 1.259 matt cpu_dcache_inv_range(va, PAGE_SIZE);
883 1.259 matt } else if (flags & PVF_WRITE) {
884 1.259 matt cpu_dcache_wb_range(va, PAGE_SIZE);
885 1.259 matt }
886 1.1 matt }
887 1.134 thorpej }
888 1.1 matt
889 1.157 perry static inline void
890 1.259 matt pmap_cache_wbinv_all(pmap_t pm, u_int flags)
891 1.134 thorpej {
892 1.259 matt if (PV_BEEN_EXECD(flags)) {
893 1.259 matt if (pm->pm_cstate.cs_cache_id) {
894 1.259 matt cpu_idcache_wbinv_all();
895 1.259 matt pm->pm_cstate.cs_cache = 0;
896 1.259 matt }
897 1.259 matt } else if (pm->pm_cstate.cs_cache_d) {
898 1.134 thorpej cpu_dcache_wbinv_all();
899 1.134 thorpej pm->pm_cstate.cs_cache_d = 0;
900 1.134 thorpej }
901 1.134 thorpej }
902 1.174 matt #endif /* PMAP_CACHE_VIVT */
903 1.1 matt
904 1.258 matt static inline uint8_t
905 1.258 matt pmap_domain(pmap_t pm)
906 1.258 matt {
907 1.271 matt #ifdef ARM_MMU_EXTENDED
908 1.271 matt return pm == pmap_kernel() ? PMAP_DOMAIN_KERNEL : PMAP_DOMAIN_USER;
909 1.271 matt #else
910 1.258 matt return pm->pm_domain;
911 1.271 matt #endif
912 1.258 matt }
913 1.258 matt
914 1.258 matt static inline pd_entry_t *
915 1.258 matt pmap_l1_kva(pmap_t pm)
916 1.258 matt {
917 1.271 matt #ifdef ARM_MMU_EXTENDED
918 1.271 matt return pm->pm_l1;
919 1.271 matt #else
920 1.258 matt return pm->pm_l1->l1_kva;
921 1.271 matt #endif
922 1.258 matt }
923 1.258 matt
924 1.159 thorpej static inline bool
925 1.134 thorpej pmap_is_current(pmap_t pm)
926 1.1 matt {
927 1.182 matt if (pm == pmap_kernel() || curproc->p_vmspace->vm_map.pmap == pm)
928 1.174 matt return true;
929 1.1 matt
930 1.174 matt return false;
931 1.134 thorpej }
932 1.1 matt
933 1.159 thorpej static inline bool
934 1.134 thorpej pmap_is_cached(pmap_t pm)
935 1.134 thorpej {
936 1.271 matt #ifdef ARM_MMU_EXTENDED
937 1.318 matt if (pm == pmap_kernel())
938 1.318 matt return true;
939 1.318 matt #ifdef MULTIPROCESSOR
940 1.318 matt // Is this pmap active on any CPU?
941 1.318 matt if (!kcpuset_iszero(pm->pm_active))
942 1.318 matt return true;
943 1.318 matt #else
944 1.271 matt struct pmap_tlb_info * const ti = cpu_tlb_info(curcpu());
945 1.318 matt // Is this pmap active?
946 1.318 matt if (PMAP_PAI_ASIDVALID_P(PMAP_PAI(pm, ti), ti))
947 1.271 matt return true;
948 1.318 matt #endif
949 1.271 matt #else
950 1.267 matt struct cpu_info * const ci = curcpu();
951 1.271 matt if (pm == pmap_kernel() || ci->ci_pmap_lastuser == NULL
952 1.271 matt || ci->ci_pmap_lastuser == pm)
953 1.271 matt return true;
954 1.271 matt #endif /* ARM_MMU_EXTENDED */
955 1.17 chris
956 1.174 matt return false;
957 1.134 thorpej }
958 1.1 matt
959 1.134 thorpej /*
960 1.134 thorpej * PTE_SYNC_CURRENT:
961 1.134 thorpej *
962 1.134 thorpej * Make sure the pte is written out to RAM.
963 1.134 thorpej * We need to do this for one of two cases:
964 1.134 thorpej * - We're dealing with the kernel pmap
965 1.134 thorpej * - There is no pmap active in the cache/tlb.
966 1.134 thorpej * - The specified pmap is 'active' in the cache/tlb.
967 1.134 thorpej */
968 1.316 skrll
969 1.344 christos #ifdef PMAP_INCLUDE_PTE_SYNC
970 1.316 skrll static inline void
971 1.316 skrll pmap_pte_sync_current(pmap_t pm, pt_entry_t *ptep)
972 1.316 skrll {
973 1.316 skrll if (PMAP_NEEDS_PTE_SYNC && pmap_is_cached(pm))
974 1.316 skrll PTE_SYNC(ptep);
975 1.317 joerg arm_dsb();
976 1.316 skrll }
977 1.316 skrll
978 1.344 christos # define PTE_SYNC_CURRENT(pm, ptep) pmap_pte_sync_current(pm, ptep)
979 1.134 thorpej #else
980 1.344 christos # define PTE_SYNC_CURRENT(pm, ptep) __nothing
981 1.134 thorpej #endif
982 1.1 matt
983 1.1 matt /*
984 1.17 chris * main pv_entry manipulation functions:
985 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page list
986 1.249 skrll * pmap_remove_pv: remove a mapping from a vm_page list
987 1.17 chris *
988 1.17 chris * NOTE: pmap_enter_pv expects to lock the pvh itself
989 1.250 skrll * pmap_remove_pv expects the caller to lock the pvh before calling
990 1.17 chris */
991 1.17 chris
992 1.17 chris /*
993 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page lst
994 1.17 chris *
995 1.17 chris * => caller should hold the proper lock on pmap_main_lock
996 1.17 chris * => caller should have pmap locked
997 1.49 thorpej * => we will gain the lock on the vm_page and allocate the new pv_entry
998 1.17 chris * => caller should adjust ptp's wire_count before calling
999 1.17 chris * => caller should not adjust pmap's wire_count
1000 1.17 chris */
1001 1.134 thorpej static void
1002 1.215 uebayasi pmap_enter_pv(struct vm_page_md *md, paddr_t pa, struct pv_entry *pv, pmap_t pm,
1003 1.134 thorpej vaddr_t va, u_int flags)
1004 1.134 thorpej {
1005 1.182 matt struct pv_entry **pvp;
1006 1.17 chris
1007 1.134 thorpej NPDEBUG(PDB_PVDUMP,
1008 1.215 uebayasi printf("pmap_enter_pv: pm %p, md %p, flags 0x%x\n", pm, md, flags));
1009 1.134 thorpej
1010 1.205 uebayasi pv->pv_pmap = pm;
1011 1.205 uebayasi pv->pv_va = va;
1012 1.205 uebayasi pv->pv_flags = flags;
1013 1.134 thorpej
1014 1.215 uebayasi pvp = &SLIST_FIRST(&md->pvh_list);
1015 1.182 matt #ifdef PMAP_CACHE_VIPT
1016 1.182 matt /*
1017 1.185 matt * Insert unmanaged entries, writeable first, at the head of
1018 1.185 matt * the pv list.
1019 1.182 matt */
1020 1.268 matt if (__predict_true(!PV_IS_KENTRY_P(flags))) {
1021 1.268 matt while (*pvp != NULL && PV_IS_KENTRY_P((*pvp)->pv_flags))
1022 1.183 matt pvp = &SLIST_NEXT(*pvp, pv_link);
1023 1.268 matt }
1024 1.268 matt if (!PV_IS_WRITE_P(flags)) {
1025 1.268 matt while (*pvp != NULL && PV_IS_WRITE_P((*pvp)->pv_flags))
1026 1.185 matt pvp = &SLIST_NEXT(*pvp, pv_link);
1027 1.182 matt }
1028 1.182 matt #endif
1029 1.205 uebayasi SLIST_NEXT(pv, pv_link) = *pvp; /* add to ... */
1030 1.205 uebayasi *pvp = pv; /* ... locked list */
1031 1.215 uebayasi md->pvh_attrs |= flags & (PVF_REF | PVF_MOD);
1032 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
1033 1.205 uebayasi if ((pv->pv_flags & PVF_KWRITE) == PVF_KWRITE)
1034 1.215 uebayasi md->pvh_attrs |= PVF_KMOD;
1035 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
1036 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1037 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1038 1.183 matt #endif
1039 1.134 thorpej if (pm == pmap_kernel()) {
1040 1.174 matt PMAPCOUNT(kernel_mappings);
1041 1.134 thorpej if (flags & PVF_WRITE)
1042 1.215 uebayasi md->krw_mappings++;
1043 1.134 thorpej else
1044 1.215 uebayasi md->kro_mappings++;
1045 1.206 uebayasi } else {
1046 1.206 uebayasi if (flags & PVF_WRITE)
1047 1.215 uebayasi md->urw_mappings++;
1048 1.206 uebayasi else
1049 1.215 uebayasi md->uro_mappings++;
1050 1.206 uebayasi }
1051 1.174 matt
1052 1.174 matt #ifdef PMAP_CACHE_VIPT
1053 1.271 matt #ifndef ARM_MMU_EXTENDED
1054 1.174 matt /*
1055 1.251 matt * Even though pmap_vac_me_harder will set PVF_WRITE for us,
1056 1.251 matt * do it here as well to keep the mappings & KVF_WRITE consistent.
1057 1.251 matt */
1058 1.251 matt if (arm_cache_prefer_mask != 0 && (flags & PVF_WRITE) != 0) {
1059 1.251 matt md->pvh_attrs |= PVF_WRITE;
1060 1.251 matt }
1061 1.271 matt #endif
1062 1.251 matt /*
1063 1.174 matt * If this is an exec mapping and its the first exec mapping
1064 1.174 matt * for this page, make sure to sync the I-cache.
1065 1.174 matt */
1066 1.174 matt if (PV_IS_EXEC_P(flags)) {
1067 1.215 uebayasi if (!PV_IS_EXEC_P(md->pvh_attrs)) {
1068 1.215 uebayasi pmap_syncicache_page(md, pa);
1069 1.174 matt PMAPCOUNT(exec_synced_map);
1070 1.174 matt }
1071 1.174 matt PMAPCOUNT(exec_mappings);
1072 1.174 matt }
1073 1.174 matt #endif
1074 1.174 matt
1075 1.174 matt PMAPCOUNT(mappings);
1076 1.134 thorpej
1077 1.205 uebayasi if (pv->pv_flags & PVF_WIRED)
1078 1.134 thorpej ++pm->pm_stats.wired_count;
1079 1.17 chris }
1080 1.17 chris
1081 1.17 chris /*
1082 1.134 thorpej *
1083 1.134 thorpej * pmap_find_pv: Find a pv entry
1084 1.134 thorpej *
1085 1.134 thorpej * => caller should hold lock on vm_page
1086 1.134 thorpej */
1087 1.157 perry static inline struct pv_entry *
1088 1.215 uebayasi pmap_find_pv(struct vm_page_md *md, pmap_t pm, vaddr_t va)
1089 1.134 thorpej {
1090 1.134 thorpej struct pv_entry *pv;
1091 1.134 thorpej
1092 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1093 1.134 thorpej if (pm == pv->pv_pmap && va == pv->pv_va)
1094 1.134 thorpej break;
1095 1.134 thorpej }
1096 1.134 thorpej
1097 1.134 thorpej return (pv);
1098 1.134 thorpej }
1099 1.134 thorpej
1100 1.134 thorpej /*
1101 1.134 thorpej * pmap_remove_pv: try to remove a mapping from a pv_list
1102 1.17 chris *
1103 1.17 chris * => caller should hold proper lock on pmap_main_lock
1104 1.17 chris * => pmap should be locked
1105 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
1106 1.17 chris * => caller should adjust ptp's wire_count and free PTP if needed
1107 1.17 chris * => caller should NOT adjust pmap's wire_count
1108 1.205 uebayasi * => we return the removed pv
1109 1.17 chris */
1110 1.134 thorpej static struct pv_entry *
1111 1.215 uebayasi pmap_remove_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1112 1.17 chris {
1113 1.205 uebayasi struct pv_entry *pv, **prevptr;
1114 1.17 chris
1115 1.134 thorpej NPDEBUG(PDB_PVDUMP,
1116 1.215 uebayasi printf("pmap_remove_pv: pm %p, md %p, va 0x%08lx\n", pm, md, va));
1117 1.134 thorpej
1118 1.215 uebayasi prevptr = &SLIST_FIRST(&md->pvh_list); /* prev pv_entry ptr */
1119 1.205 uebayasi pv = *prevptr;
1120 1.134 thorpej
1121 1.205 uebayasi while (pv) {
1122 1.205 uebayasi if (pv->pv_pmap == pm && pv->pv_va == va) { /* match? */
1123 1.215 uebayasi NPDEBUG(PDB_PVDUMP, printf("pmap_remove_pv: pm %p, md "
1124 1.215 uebayasi "%p, flags 0x%x\n", pm, md, pv->pv_flags));
1125 1.205 uebayasi if (pv->pv_flags & PVF_WIRED) {
1126 1.156 scw --pm->pm_stats.wired_count;
1127 1.156 scw }
1128 1.205 uebayasi *prevptr = SLIST_NEXT(pv, pv_link); /* remove it! */
1129 1.134 thorpej if (pm == pmap_kernel()) {
1130 1.174 matt PMAPCOUNT(kernel_unmappings);
1131 1.205 uebayasi if (pv->pv_flags & PVF_WRITE)
1132 1.215 uebayasi md->krw_mappings--;
1133 1.134 thorpej else
1134 1.215 uebayasi md->kro_mappings--;
1135 1.206 uebayasi } else {
1136 1.206 uebayasi if (pv->pv_flags & PVF_WRITE)
1137 1.215 uebayasi md->urw_mappings--;
1138 1.206 uebayasi else
1139 1.215 uebayasi md->uro_mappings--;
1140 1.206 uebayasi }
1141 1.174 matt
1142 1.174 matt PMAPCOUNT(unmappings);
1143 1.174 matt #ifdef PMAP_CACHE_VIPT
1144 1.174 matt /*
1145 1.174 matt * If this page has had an exec mapping, then if
1146 1.174 matt * this was the last mapping, discard the contents,
1147 1.174 matt * otherwise sync the i-cache for this page.
1148 1.174 matt */
1149 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
1150 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
1151 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
1152 1.174 matt PMAPCOUNT(exec_discarded_unmap);
1153 1.345 skrll } else if (pv->pv_flags & PVF_WRITE) {
1154 1.215 uebayasi pmap_syncicache_page(md, pa);
1155 1.174 matt PMAPCOUNT(exec_synced_unmap);
1156 1.174 matt }
1157 1.174 matt }
1158 1.174 matt #endif /* PMAP_CACHE_VIPT */
1159 1.17 chris break;
1160 1.17 chris }
1161 1.205 uebayasi prevptr = &SLIST_NEXT(pv, pv_link); /* previous pointer */
1162 1.205 uebayasi pv = *prevptr; /* advance */
1163 1.17 chris }
1164 1.134 thorpej
1165 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
1166 1.182 matt /*
1167 1.185 matt * If we no longer have a WRITEABLE KENTRY at the head of list,
1168 1.185 matt * clear the KMOD attribute from the page.
1169 1.185 matt */
1170 1.215 uebayasi if (SLIST_FIRST(&md->pvh_list) == NULL
1171 1.215 uebayasi || (SLIST_FIRST(&md->pvh_list)->pv_flags & PVF_KWRITE) != PVF_KWRITE)
1172 1.215 uebayasi md->pvh_attrs &= ~PVF_KMOD;
1173 1.185 matt
1174 1.185 matt /*
1175 1.182 matt * If this was a writeable page and there are no more writeable
1176 1.183 matt * mappings (ignoring KMPAGE), clear the WRITE flag and writeback
1177 1.183 matt * the contents to memory.
1178 1.182 matt */
1179 1.251 matt if (arm_cache_prefer_mask != 0) {
1180 1.251 matt if (md->krw_mappings + md->urw_mappings == 0)
1181 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
1182 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
1183 1.251 matt }
1184 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1185 1.271 matt #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
1186 1.182 matt
1187 1.346 skrll /* return removed pv */
1188 1.346 skrll return pv;
1189 1.17 chris }
1190 1.17 chris
1191 1.17 chris /*
1192 1.17 chris *
1193 1.17 chris * pmap_modify_pv: Update pv flags
1194 1.17 chris *
1195 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
1196 1.17 chris * => caller should NOT adjust pmap's wire_count
1197 1.29 rearnsha * => caller must call pmap_vac_me_harder() if writable status of a page
1198 1.29 rearnsha * may have changed.
1199 1.17 chris * => we return the old flags
1200 1.286 skrll *
1201 1.1 matt * Modify a physical-virtual mapping in the pv table
1202 1.1 matt */
1203 1.134 thorpej static u_int
1204 1.215 uebayasi pmap_modify_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va,
1205 1.134 thorpej u_int clr_mask, u_int set_mask)
1206 1.1 matt {
1207 1.1 matt struct pv_entry *npv;
1208 1.1 matt u_int flags, oflags;
1209 1.1 matt
1210 1.268 matt KASSERT(!PV_IS_KENTRY_P(clr_mask));
1211 1.268 matt KASSERT(!PV_IS_KENTRY_P(set_mask));
1212 1.185 matt
1213 1.215 uebayasi if ((npv = pmap_find_pv(md, pm, va)) == NULL)
1214 1.134 thorpej return (0);
1215 1.134 thorpej
1216 1.134 thorpej NPDEBUG(PDB_PVDUMP,
1217 1.215 uebayasi printf("pmap_modify_pv: pm %p, md %p, clr 0x%x, set 0x%x, flags 0x%x\n", pm, md, clr_mask, set_mask, npv->pv_flags));
1218 1.134 thorpej
1219 1.1 matt /*
1220 1.1 matt * There is at least one VA mapping this page.
1221 1.1 matt */
1222 1.1 matt
1223 1.183 matt if (clr_mask & (PVF_REF | PVF_MOD)) {
1224 1.215 uebayasi md->pvh_attrs |= set_mask & (PVF_REF | PVF_MOD);
1225 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
1226 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
1227 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1228 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1229 1.271 matt #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
1230 1.183 matt }
1231 1.134 thorpej
1232 1.134 thorpej oflags = npv->pv_flags;
1233 1.134 thorpej npv->pv_flags = flags = (oflags & ~clr_mask) | set_mask;
1234 1.134 thorpej
1235 1.134 thorpej if ((flags ^ oflags) & PVF_WIRED) {
1236 1.134 thorpej if (flags & PVF_WIRED)
1237 1.134 thorpej ++pm->pm_stats.wired_count;
1238 1.134 thorpej else
1239 1.134 thorpej --pm->pm_stats.wired_count;
1240 1.134 thorpej }
1241 1.134 thorpej
1242 1.134 thorpej if ((flags ^ oflags) & PVF_WRITE) {
1243 1.134 thorpej if (pm == pmap_kernel()) {
1244 1.134 thorpej if (flags & PVF_WRITE) {
1245 1.215 uebayasi md->krw_mappings++;
1246 1.215 uebayasi md->kro_mappings--;
1247 1.134 thorpej } else {
1248 1.215 uebayasi md->kro_mappings++;
1249 1.215 uebayasi md->krw_mappings--;
1250 1.1 matt }
1251 1.134 thorpej } else {
1252 1.206 uebayasi if (flags & PVF_WRITE) {
1253 1.215 uebayasi md->urw_mappings++;
1254 1.215 uebayasi md->uro_mappings--;
1255 1.206 uebayasi } else {
1256 1.215 uebayasi md->uro_mappings++;
1257 1.215 uebayasi md->urw_mappings--;
1258 1.206 uebayasi }
1259 1.1 matt }
1260 1.1 matt }
1261 1.174 matt #ifdef PMAP_CACHE_VIPT
1262 1.251 matt if (arm_cache_prefer_mask != 0) {
1263 1.251 matt if (md->urw_mappings + md->krw_mappings == 0) {
1264 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
1265 1.251 matt } else {
1266 1.251 matt md->pvh_attrs |= PVF_WRITE;
1267 1.251 matt }
1268 1.247 matt }
1269 1.174 matt /*
1270 1.174 matt * We have two cases here: the first is from enter_pv (new exec
1271 1.174 matt * page), the second is a combined pmap_remove_pv/pmap_enter_pv.
1272 1.174 matt * Since in latter, pmap_enter_pv won't do anything, we just have
1273 1.174 matt * to do what pmap_remove_pv would do.
1274 1.174 matt */
1275 1.215 uebayasi if ((PV_IS_EXEC_P(flags) && !PV_IS_EXEC_P(md->pvh_attrs))
1276 1.215 uebayasi || (PV_IS_EXEC_P(md->pvh_attrs)
1277 1.174 matt || (!(flags & PVF_WRITE) && (oflags & PVF_WRITE)))) {
1278 1.215 uebayasi pmap_syncicache_page(md, pa);
1279 1.174 matt PMAPCOUNT(exec_synced_remap);
1280 1.174 matt }
1281 1.345 skrll #ifndef ARM_MMU_EXTENDED
1282 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1283 1.271 matt #endif /* !ARM_MMU_EXTENDED */
1284 1.271 matt #endif /* PMAP_CACHE_VIPT */
1285 1.174 matt
1286 1.174 matt PMAPCOUNT(remappings);
1287 1.134 thorpej
1288 1.134 thorpej return (oflags);
1289 1.1 matt }
1290 1.1 matt
1291 1.134 thorpej /*
1292 1.134 thorpej * Allocate an L1 translation table for the specified pmap.
1293 1.134 thorpej * This is called at pmap creation time.
1294 1.134 thorpej */
1295 1.134 thorpej static void
1296 1.134 thorpej pmap_alloc_l1(pmap_t pm)
1297 1.1 matt {
1298 1.271 matt #ifdef ARM_MMU_EXTENDED
1299 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
1300 1.312 matt struct vm_page *pg;
1301 1.312 matt bool ok __diagused;
1302 1.312 matt for (;;) {
1303 1.271 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
1304 1.312 matt pg = arm_pmap_alloc_poolpage(UVM_PGA_ZERO);
1305 1.271 matt #else
1306 1.312 matt pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
1307 1.271 matt #endif
1308 1.312 matt if (pg != NULL)
1309 1.312 matt break;
1310 1.312 matt uvm_wait("pmapl1alloc");
1311 1.312 matt }
1312 1.271 matt pm->pm_l1_pa = VM_PAGE_TO_PHYS(pg);
1313 1.295 matt vaddr_t va = pmap_direct_mapped_phys(pm->pm_l1_pa, &ok, 0);
1314 1.284 matt KASSERT(ok);
1315 1.284 matt KASSERT(va >= KERNEL_BASE);
1316 1.271 matt
1317 1.271 matt #else
1318 1.271 matt KASSERTMSG(kernel_map != NULL, "pm %p", pm);
1319 1.271 matt vaddr_t va = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
1320 1.271 matt UVM_KMF_WIRED|UVM_KMF_ZERO);
1321 1.298 kiyohara KASSERT(va);
1322 1.271 matt pmap_extract(pmap_kernel(), va, &pm->pm_l1_pa);
1323 1.271 matt #endif
1324 1.271 matt pm->pm_l1 = (pd_entry_t *)va;
1325 1.295 matt PTE_SYNC_RANGE(pm->pm_l1, PAGE_SIZE / sizeof(pt_entry_t));
1326 1.271 matt #else
1327 1.134 thorpej struct l1_ttable *l1;
1328 1.242 skrll uint8_t domain;
1329 1.134 thorpej
1330 1.134 thorpej /*
1331 1.134 thorpej * Remove the L1 at the head of the LRU list
1332 1.134 thorpej */
1333 1.226 matt mutex_spin_enter(&l1_lru_lock);
1334 1.134 thorpej l1 = TAILQ_FIRST(&l1_lru_list);
1335 1.134 thorpej KDASSERT(l1 != NULL);
1336 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1337 1.1 matt
1338 1.134 thorpej /*
1339 1.134 thorpej * Pick the first available domain number, and update
1340 1.134 thorpej * the link to the next number.
1341 1.134 thorpej */
1342 1.134 thorpej domain = l1->l1_domain_first;
1343 1.134 thorpej l1->l1_domain_first = l1->l1_domain_free[domain];
1344 1.115 thorpej
1345 1.134 thorpej /*
1346 1.134 thorpej * If there are still free domain numbers in this L1,
1347 1.134 thorpej * put it back on the TAIL of the LRU list.
1348 1.134 thorpej */
1349 1.134 thorpej if (++l1->l1_domain_use_count < PMAP_DOMAINS)
1350 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1351 1.1 matt
1352 1.226 matt mutex_spin_exit(&l1_lru_lock);
1353 1.1 matt
1354 1.134 thorpej /*
1355 1.134 thorpej * Fix up the relevant bits in the pmap structure
1356 1.134 thorpej */
1357 1.134 thorpej pm->pm_l1 = l1;
1358 1.230 matt pm->pm_domain = domain + 1;
1359 1.271 matt #endif
1360 1.1 matt }
1361 1.1 matt
1362 1.1 matt /*
1363 1.134 thorpej * Free an L1 translation table.
1364 1.134 thorpej * This is called at pmap destruction time.
1365 1.1 matt */
1366 1.134 thorpej static void
1367 1.134 thorpej pmap_free_l1(pmap_t pm)
1368 1.1 matt {
1369 1.271 matt #ifdef ARM_MMU_EXTENDED
1370 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
1371 1.271 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pm->pm_l1_pa);
1372 1.271 matt uvm_pagefree(pg);
1373 1.271 matt #else
1374 1.271 matt uvm_km_free(kernel_map, (vaddr_t)pm->pm_l1, PAGE_SIZE, UVM_KMF_WIRED);
1375 1.271 matt #endif
1376 1.271 matt pm->pm_l1 = NULL;
1377 1.271 matt pm->pm_l1_pa = 0;
1378 1.271 matt #else
1379 1.134 thorpej struct l1_ttable *l1 = pm->pm_l1;
1380 1.1 matt
1381 1.226 matt mutex_spin_enter(&l1_lru_lock);
1382 1.1 matt
1383 1.134 thorpej /*
1384 1.134 thorpej * If this L1 is currently on the LRU list, remove it.
1385 1.134 thorpej */
1386 1.134 thorpej if (l1->l1_domain_use_count < PMAP_DOMAINS)
1387 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1388 1.1 matt
1389 1.1 matt /*
1390 1.134 thorpej * Free up the domain number which was allocated to the pmap
1391 1.1 matt */
1392 1.258 matt l1->l1_domain_free[pmap_domain(pm) - 1] = l1->l1_domain_first;
1393 1.258 matt l1->l1_domain_first = pmap_domain(pm) - 1;
1394 1.134 thorpej l1->l1_domain_use_count--;
1395 1.1 matt
1396 1.134 thorpej /*
1397 1.134 thorpej * The L1 now must have at least 1 free domain, so add
1398 1.134 thorpej * it back to the LRU list. If the use count is zero,
1399 1.134 thorpej * put it at the head of the list, otherwise it goes
1400 1.134 thorpej * to the tail.
1401 1.134 thorpej */
1402 1.134 thorpej if (l1->l1_domain_use_count == 0)
1403 1.134 thorpej TAILQ_INSERT_HEAD(&l1_lru_list, l1, l1_lru);
1404 1.134 thorpej else
1405 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1406 1.54 thorpej
1407 1.226 matt mutex_spin_exit(&l1_lru_lock);
1408 1.271 matt #endif /* ARM_MMU_EXTENDED */
1409 1.134 thorpej }
1410 1.54 thorpej
1411 1.271 matt #ifndef ARM_MMU_EXTENDED
1412 1.157 perry static inline void
1413 1.134 thorpej pmap_use_l1(pmap_t pm)
1414 1.134 thorpej {
1415 1.134 thorpej struct l1_ttable *l1;
1416 1.54 thorpej
1417 1.134 thorpej /*
1418 1.134 thorpej * Do nothing if we're in interrupt context.
1419 1.134 thorpej * Access to an L1 by the kernel pmap must not affect
1420 1.134 thorpej * the LRU list.
1421 1.134 thorpej */
1422 1.171 matt if (cpu_intr_p() || pm == pmap_kernel())
1423 1.134 thorpej return;
1424 1.54 thorpej
1425 1.134 thorpej l1 = pm->pm_l1;
1426 1.1 matt
1427 1.17 chris /*
1428 1.134 thorpej * If the L1 is not currently on the LRU list, just return
1429 1.17 chris */
1430 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS)
1431 1.134 thorpej return;
1432 1.134 thorpej
1433 1.226 matt mutex_spin_enter(&l1_lru_lock);
1434 1.1 matt
1435 1.10 chris /*
1436 1.134 thorpej * Check the use count again, now that we've acquired the lock
1437 1.10 chris */
1438 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS) {
1439 1.226 matt mutex_spin_exit(&l1_lru_lock);
1440 1.134 thorpej return;
1441 1.134 thorpej }
1442 1.111 thorpej
1443 1.111 thorpej /*
1444 1.134 thorpej * Move the L1 to the back of the LRU list
1445 1.111 thorpej */
1446 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1447 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1448 1.111 thorpej
1449 1.226 matt mutex_spin_exit(&l1_lru_lock);
1450 1.1 matt }
1451 1.271 matt #endif /* !ARM_MMU_EXTENDED */
1452 1.1 matt
1453 1.1 matt /*
1454 1.134 thorpej * void pmap_free_l2_ptp(pt_entry_t *, paddr_t *)
1455 1.1 matt *
1456 1.134 thorpej * Free an L2 descriptor table.
1457 1.1 matt */
1458 1.157 perry static inline void
1459 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1460 1.271 matt pmap_free_l2_ptp(bool need_sync, pt_entry_t *l2, paddr_t pa)
1461 1.271 matt #else
1462 1.134 thorpej pmap_free_l2_ptp(pt_entry_t *l2, paddr_t pa)
1463 1.134 thorpej #endif
1464 1.1 matt {
1465 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1466 1.1 matt /*
1467 1.134 thorpej * Note: With a write-back cache, we may need to sync this
1468 1.134 thorpej * L2 table before re-using it.
1469 1.134 thorpej * This is because it may have belonged to a non-current
1470 1.134 thorpej * pmap, in which case the cache syncs would have been
1471 1.174 matt * skipped for the pages that were being unmapped. If the
1472 1.134 thorpej * L2 table were then to be immediately re-allocated to
1473 1.134 thorpej * the *current* pmap, it may well contain stale mappings
1474 1.134 thorpej * which have not yet been cleared by a cache write-back
1475 1.134 thorpej * and so would still be visible to the mmu.
1476 1.1 matt */
1477 1.134 thorpej if (need_sync)
1478 1.134 thorpej PTE_SYNC_RANGE(l2, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1479 1.271 matt #endif /* PMAP_INCLUDE_PTE_SYNC && PMAP_CACHE_VIVT */
1480 1.134 thorpej pool_cache_put_paddr(&pmap_l2ptp_cache, (void *)l2, pa);
1481 1.1 matt }
1482 1.1 matt
1483 1.1 matt /*
1484 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1485 1.134 thorpej * and VA, or NULL if no L2 bucket exists for the address.
1486 1.1 matt */
1487 1.157 perry static inline struct l2_bucket *
1488 1.134 thorpej pmap_get_l2_bucket(pmap_t pm, vaddr_t va)
1489 1.134 thorpej {
1490 1.271 matt const size_t l1slot = l1pte_index(va);
1491 1.134 thorpej struct l2_dtable *l2;
1492 1.134 thorpej struct l2_bucket *l2b;
1493 1.1 matt
1494 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL ||
1495 1.271 matt (l2b = &l2->l2_bucket[L2_BUCKET(l1slot)])->l2b_kva == NULL)
1496 1.134 thorpej return (NULL);
1497 1.1 matt
1498 1.134 thorpej return (l2b);
1499 1.1 matt }
1500 1.1 matt
1501 1.1 matt /*
1502 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1503 1.134 thorpej * and VA.
1504 1.1 matt *
1505 1.134 thorpej * If no L2 bucket exists, perform the necessary allocations to put an L2
1506 1.134 thorpej * bucket/page table in place.
1507 1.1 matt *
1508 1.134 thorpej * Note that if a new L2 bucket/page was allocated, the caller *must*
1509 1.286 skrll * increment the bucket occupancy counter appropriately *before*
1510 1.134 thorpej * releasing the pmap's lock to ensure no other thread or cpu deallocates
1511 1.134 thorpej * the bucket/page in the meantime.
1512 1.1 matt */
1513 1.134 thorpej static struct l2_bucket *
1514 1.134 thorpej pmap_alloc_l2_bucket(pmap_t pm, vaddr_t va)
1515 1.134 thorpej {
1516 1.271 matt const size_t l1slot = l1pte_index(va);
1517 1.134 thorpej struct l2_dtable *l2;
1518 1.134 thorpej
1519 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
1520 1.134 thorpej /*
1521 1.134 thorpej * No mapping at this address, as there is
1522 1.134 thorpej * no entry in the L1 table.
1523 1.134 thorpej * Need to allocate a new l2_dtable.
1524 1.134 thorpej */
1525 1.134 thorpej if ((l2 = pmap_alloc_l2_dtable()) == NULL)
1526 1.134 thorpej return (NULL);
1527 1.134 thorpej
1528 1.134 thorpej /*
1529 1.134 thorpej * Link it into the parent pmap
1530 1.134 thorpej */
1531 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2;
1532 1.134 thorpej }
1533 1.1 matt
1534 1.271 matt struct l2_bucket * const l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
1535 1.1 matt
1536 1.10 chris /*
1537 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
1538 1.10 chris */
1539 1.134 thorpej if (l2b->l2b_kva == NULL) {
1540 1.134 thorpej pt_entry_t *ptep;
1541 1.134 thorpej
1542 1.134 thorpej /*
1543 1.134 thorpej * No L2 page table has been allocated. Chances are, this
1544 1.134 thorpej * is because we just allocated the l2_dtable, above.
1545 1.134 thorpej */
1546 1.271 matt if ((ptep = pmap_alloc_l2_ptp(&l2b->l2b_pa)) == NULL) {
1547 1.134 thorpej /*
1548 1.134 thorpej * Oops, no more L2 page tables available at this
1549 1.134 thorpej * time. We may need to deallocate the l2_dtable
1550 1.134 thorpej * if we allocated a new one above.
1551 1.134 thorpej */
1552 1.134 thorpej if (l2->l2_occupancy == 0) {
1553 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = NULL;
1554 1.134 thorpej pmap_free_l2_dtable(l2);
1555 1.134 thorpej }
1556 1.134 thorpej return (NULL);
1557 1.134 thorpej }
1558 1.1 matt
1559 1.134 thorpej l2->l2_occupancy++;
1560 1.134 thorpej l2b->l2b_kva = ptep;
1561 1.271 matt l2b->l2b_l1slot = l1slot;
1562 1.271 matt
1563 1.271 matt #ifdef ARM_MMU_EXTENDED
1564 1.271 matt /*
1565 1.271 matt * We know there will be a mapping here, so simply
1566 1.271 matt * enter this PTP into the L1 now.
1567 1.271 matt */
1568 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
1569 1.271 matt pd_entry_t npde = L1_C_PROTO | l2b->l2b_pa
1570 1.271 matt | L1_C_DOM(pmap_domain(pm));
1571 1.271 matt KASSERT(*pdep == 0);
1572 1.271 matt l1pte_setone(pdep, npde);
1573 1.322 skrll PDE_SYNC(pdep);
1574 1.271 matt #endif
1575 1.134 thorpej }
1576 1.16 chris
1577 1.134 thorpej return (l2b);
1578 1.1 matt }
1579 1.1 matt
1580 1.1 matt /*
1581 1.134 thorpej * One or more mappings in the specified L2 descriptor table have just been
1582 1.134 thorpej * invalidated.
1583 1.1 matt *
1584 1.134 thorpej * Garbage collect the metadata and descriptor table itself if necessary.
1585 1.1 matt *
1586 1.134 thorpej * The pmap lock must be acquired when this is called (not necessary
1587 1.134 thorpej * for the kernel pmap).
1588 1.1 matt */
1589 1.134 thorpej static void
1590 1.134 thorpej pmap_free_l2_bucket(pmap_t pm, struct l2_bucket *l2b, u_int count)
1591 1.1 matt {
1592 1.134 thorpej KDASSERT(count <= l2b->l2b_occupancy);
1593 1.1 matt
1594 1.134 thorpej /*
1595 1.134 thorpej * Update the bucket's reference count according to how many
1596 1.134 thorpej * PTEs the caller has just invalidated.
1597 1.134 thorpej */
1598 1.134 thorpej l2b->l2b_occupancy -= count;
1599 1.1 matt
1600 1.1 matt /*
1601 1.134 thorpej * Note:
1602 1.134 thorpej *
1603 1.134 thorpej * Level 2 page tables allocated to the kernel pmap are never freed
1604 1.134 thorpej * as that would require checking all Level 1 page tables and
1605 1.134 thorpej * removing any references to the Level 2 page table. See also the
1606 1.134 thorpej * comment elsewhere about never freeing bootstrap L2 descriptors.
1607 1.134 thorpej *
1608 1.134 thorpej * We make do with just invalidating the mapping in the L2 table.
1609 1.134 thorpej *
1610 1.134 thorpej * This isn't really a big deal in practice and, in fact, leads
1611 1.134 thorpej * to a performance win over time as we don't need to continually
1612 1.134 thorpej * alloc/free.
1613 1.1 matt */
1614 1.134 thorpej if (l2b->l2b_occupancy > 0 || pm == pmap_kernel())
1615 1.134 thorpej return;
1616 1.1 matt
1617 1.134 thorpej /*
1618 1.134 thorpej * There are no more valid mappings in this level 2 page table.
1619 1.134 thorpej * Go ahead and NULL-out the pointer in the bucket, then
1620 1.134 thorpej * free the page table.
1621 1.134 thorpej */
1622 1.271 matt const size_t l1slot = l2b->l2b_l1slot;
1623 1.271 matt pt_entry_t * const ptep = l2b->l2b_kva;
1624 1.134 thorpej l2b->l2b_kva = NULL;
1625 1.1 matt
1626 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
1627 1.273 matt pd_entry_t pde __diagused = *pdep;
1628 1.1 matt
1629 1.271 matt #ifdef ARM_MMU_EXTENDED
1630 1.271 matt /*
1631 1.271 matt * Invalidate the L1 slot.
1632 1.271 matt */
1633 1.271 matt KASSERT((pde & L1_TYPE_MASK) == L1_TYPE_C);
1634 1.271 matt #else
1635 1.134 thorpej /*
1636 1.271 matt * If the L1 slot matches the pmap's domain number, then invalidate it.
1637 1.134 thorpej */
1638 1.271 matt if ((pde & (L1_C_DOM_MASK|L1_TYPE_MASK))
1639 1.271 matt == (L1_C_DOM(pmap_domain(pm))|L1_TYPE_C)) {
1640 1.271 matt #endif
1641 1.271 matt l1pte_setone(pdep, 0);
1642 1.271 matt PDE_SYNC(pdep);
1643 1.271 matt #ifndef ARM_MMU_EXTENDED
1644 1.1 matt }
1645 1.271 matt #endif
1646 1.1 matt
1647 1.134 thorpej /*
1648 1.134 thorpej * Release the L2 descriptor table back to the pool cache.
1649 1.134 thorpej */
1650 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1651 1.271 matt pmap_free_l2_ptp(!pmap_is_cached(pm), ptep, l2b->l2b_pa);
1652 1.134 thorpej #else
1653 1.271 matt pmap_free_l2_ptp(ptep, l2b->l2b_pa);
1654 1.134 thorpej #endif
1655 1.134 thorpej
1656 1.134 thorpej /*
1657 1.134 thorpej * Update the reference count in the associated l2_dtable
1658 1.134 thorpej */
1659 1.271 matt struct l2_dtable * const l2 = pm->pm_l2[L2_IDX(l1slot)];
1660 1.134 thorpej if (--l2->l2_occupancy > 0)
1661 1.134 thorpej return;
1662 1.1 matt
1663 1.134 thorpej /*
1664 1.134 thorpej * There are no more valid mappings in any of the Level 1
1665 1.134 thorpej * slots managed by this l2_dtable. Go ahead and NULL-out
1666 1.134 thorpej * the pointer in the parent pmap and free the l2_dtable.
1667 1.134 thorpej */
1668 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = NULL;
1669 1.134 thorpej pmap_free_l2_dtable(l2);
1670 1.1 matt }
1671 1.1 matt
1672 1.1 matt /*
1673 1.134 thorpej * Pool cache constructors for L2 descriptor tables, metadata and pmap
1674 1.134 thorpej * structures.
1675 1.1 matt */
1676 1.134 thorpej static int
1677 1.134 thorpej pmap_l2ptp_ctor(void *arg, void *v, int flags)
1678 1.1 matt {
1679 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1680 1.134 thorpej vaddr_t va = (vaddr_t)v & ~PGOFSET;
1681 1.134 thorpej
1682 1.134 thorpej /*
1683 1.134 thorpej * The mappings for these page tables were initially made using
1684 1.134 thorpej * pmap_kenter_pa() by the pool subsystem. Therefore, the cache-
1685 1.134 thorpej * mode will not be right for page table mappings. To avoid
1686 1.134 thorpej * polluting the pmap_kenter_pa() code with a special case for
1687 1.134 thorpej * page tables, we simply fix up the cache-mode here if it's not
1688 1.134 thorpej * correct.
1689 1.134 thorpej */
1690 1.271 matt if (pte_l2_s_cache_mode != pte_l2_s_cache_mode_pt) {
1691 1.271 matt const struct l2_bucket * const l2b =
1692 1.271 matt pmap_get_l2_bucket(pmap_kernel(), va);
1693 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
1694 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
1695 1.271 matt const pt_entry_t opte = *ptep;
1696 1.1 matt
1697 1.271 matt if ((opte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
1698 1.271 matt /*
1699 1.271 matt * Page tables must have the cache-mode set correctly.
1700 1.271 matt */
1701 1.343 skrll const pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
1702 1.271 matt | pte_l2_s_cache_mode_pt;
1703 1.271 matt l2pte_set(ptep, npte, opte);
1704 1.271 matt PTE_SYNC(ptep);
1705 1.271 matt cpu_tlb_flushD_SE(va);
1706 1.271 matt cpu_cpwait();
1707 1.271 matt }
1708 1.134 thorpej }
1709 1.134 thorpej #endif
1710 1.1 matt
1711 1.134 thorpej memset(v, 0, L2_TABLE_SIZE_REAL);
1712 1.134 thorpej PTE_SYNC_RANGE(v, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1713 1.134 thorpej return (0);
1714 1.1 matt }
1715 1.1 matt
1716 1.134 thorpej static int
1717 1.134 thorpej pmap_l2dtable_ctor(void *arg, void *v, int flags)
1718 1.93 thorpej {
1719 1.93 thorpej
1720 1.134 thorpej memset(v, 0, sizeof(struct l2_dtable));
1721 1.134 thorpej return (0);
1722 1.134 thorpej }
1723 1.93 thorpej
1724 1.134 thorpej static int
1725 1.134 thorpej pmap_pmap_ctor(void *arg, void *v, int flags)
1726 1.134 thorpej {
1727 1.93 thorpej
1728 1.134 thorpej memset(v, 0, sizeof(struct pmap));
1729 1.134 thorpej return (0);
1730 1.93 thorpej }
1731 1.93 thorpej
1732 1.165 scw static void
1733 1.165 scw pmap_pinit(pmap_t pm)
1734 1.165 scw {
1735 1.257 matt #ifndef ARM_HAS_VBAR
1736 1.165 scw struct l2_bucket *l2b;
1737 1.165 scw
1738 1.165 scw if (vector_page < KERNEL_BASE) {
1739 1.165 scw /*
1740 1.165 scw * Map the vector page.
1741 1.165 scw */
1742 1.165 scw pmap_enter(pm, vector_page, systempage.pv_pa,
1743 1.262 matt VM_PROT_READ | VM_PROT_EXECUTE,
1744 1.262 matt VM_PROT_READ | VM_PROT_EXECUTE | PMAP_WIRED);
1745 1.165 scw pmap_update(pm);
1746 1.165 scw
1747 1.271 matt pm->pm_pl1vec = pmap_l1_kva(pm) + l1pte_index(vector_page);
1748 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
1749 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", vector_page);
1750 1.271 matt pm->pm_l1vec = l2b->l2b_pa | L1_C_PROTO |
1751 1.258 matt L1_C_DOM(pmap_domain(pm));
1752 1.165 scw } else
1753 1.165 scw pm->pm_pl1vec = NULL;
1754 1.257 matt #endif
1755 1.165 scw }
1756 1.165 scw
1757 1.174 matt #ifdef PMAP_CACHE_VIVT
1758 1.93 thorpej /*
1759 1.134 thorpej * Since we have a virtually indexed cache, we may need to inhibit caching if
1760 1.134 thorpej * there is more than one mapping and at least one of them is writable.
1761 1.134 thorpej * Since we purge the cache on every context switch, we only need to check for
1762 1.134 thorpej * other mappings within the same pmap, or kernel_pmap.
1763 1.134 thorpej * This function is also called when a page is unmapped, to possibly reenable
1764 1.134 thorpej * caching on any remaining mappings.
1765 1.134 thorpej *
1766 1.134 thorpej * The code implements the following logic, where:
1767 1.134 thorpej *
1768 1.134 thorpej * KW = # of kernel read/write pages
1769 1.134 thorpej * KR = # of kernel read only pages
1770 1.134 thorpej * UW = # of user read/write pages
1771 1.134 thorpej * UR = # of user read only pages
1772 1.286 skrll *
1773 1.134 thorpej * KC = kernel mapping is cacheable
1774 1.134 thorpej * UC = user mapping is cacheable
1775 1.93 thorpej *
1776 1.134 thorpej * KW=0,KR=0 KW=0,KR>0 KW=1,KR=0 KW>1,KR>=0
1777 1.134 thorpej * +---------------------------------------------
1778 1.134 thorpej * UW=0,UR=0 | --- KC=1 KC=1 KC=0
1779 1.134 thorpej * UW=0,UR>0 | UC=1 KC=1,UC=1 KC=0,UC=0 KC=0,UC=0
1780 1.134 thorpej * UW=1,UR=0 | UC=1 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1781 1.134 thorpej * UW>1,UR>=0 | UC=0 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1782 1.93 thorpej */
1783 1.111 thorpej
1784 1.134 thorpej static const int pmap_vac_flags[4][4] = {
1785 1.134 thorpej {-1, 0, 0, PVF_KNC},
1786 1.134 thorpej {0, 0, PVF_NC, PVF_NC},
1787 1.134 thorpej {0, PVF_NC, PVF_NC, PVF_NC},
1788 1.134 thorpej {PVF_UNC, PVF_NC, PVF_NC, PVF_NC}
1789 1.134 thorpej };
1790 1.93 thorpej
1791 1.157 perry static inline int
1792 1.215 uebayasi pmap_get_vac_flags(const struct vm_page_md *md)
1793 1.134 thorpej {
1794 1.134 thorpej int kidx, uidx;
1795 1.93 thorpej
1796 1.134 thorpej kidx = 0;
1797 1.215 uebayasi if (md->kro_mappings || md->krw_mappings > 1)
1798 1.134 thorpej kidx |= 1;
1799 1.215 uebayasi if (md->krw_mappings)
1800 1.134 thorpej kidx |= 2;
1801 1.134 thorpej
1802 1.134 thorpej uidx = 0;
1803 1.215 uebayasi if (md->uro_mappings || md->urw_mappings > 1)
1804 1.134 thorpej uidx |= 1;
1805 1.215 uebayasi if (md->urw_mappings)
1806 1.134 thorpej uidx |= 2;
1807 1.111 thorpej
1808 1.134 thorpej return (pmap_vac_flags[uidx][kidx]);
1809 1.111 thorpej }
1810 1.111 thorpej
1811 1.157 perry static inline void
1812 1.215 uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1813 1.111 thorpej {
1814 1.134 thorpej int nattr;
1815 1.134 thorpej
1816 1.215 uebayasi nattr = pmap_get_vac_flags(md);
1817 1.111 thorpej
1818 1.134 thorpej if (nattr < 0) {
1819 1.215 uebayasi md->pvh_attrs &= ~PVF_NC;
1820 1.134 thorpej return;
1821 1.134 thorpej }
1822 1.93 thorpej
1823 1.215 uebayasi if (nattr == 0 && (md->pvh_attrs & PVF_NC) == 0)
1824 1.134 thorpej return;
1825 1.111 thorpej
1826 1.134 thorpej if (pm == pmap_kernel())
1827 1.215 uebayasi pmap_vac_me_kpmap(md, pa, pm, va);
1828 1.134 thorpej else
1829 1.215 uebayasi pmap_vac_me_user(md, pa, pm, va);
1830 1.134 thorpej
1831 1.215 uebayasi md->pvh_attrs = (md->pvh_attrs & ~PVF_NC) | nattr;
1832 1.93 thorpej }
1833 1.93 thorpej
1834 1.134 thorpej static void
1835 1.215 uebayasi pmap_vac_me_kpmap(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1836 1.1 matt {
1837 1.134 thorpej u_int u_cacheable, u_entries;
1838 1.134 thorpej struct pv_entry *pv;
1839 1.134 thorpej pmap_t last_pmap = pm;
1840 1.134 thorpej
1841 1.286 skrll /*
1842 1.134 thorpej * Pass one, see if there are both kernel and user pmaps for
1843 1.134 thorpej * this page. Calculate whether there are user-writable or
1844 1.134 thorpej * kernel-writable pages.
1845 1.134 thorpej */
1846 1.134 thorpej u_cacheable = 0;
1847 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1848 1.134 thorpej if (pv->pv_pmap != pm && (pv->pv_flags & PVF_NC) == 0)
1849 1.134 thorpej u_cacheable++;
1850 1.1 matt }
1851 1.1 matt
1852 1.215 uebayasi u_entries = md->urw_mappings + md->uro_mappings;
1853 1.1 matt
1854 1.286 skrll /*
1855 1.134 thorpej * We know we have just been updating a kernel entry, so if
1856 1.134 thorpej * all user pages are already cacheable, then there is nothing
1857 1.134 thorpej * further to do.
1858 1.134 thorpej */
1859 1.215 uebayasi if (md->k_mappings == 0 && u_cacheable == u_entries)
1860 1.134 thorpej return;
1861 1.1 matt
1862 1.134 thorpej if (u_entries) {
1863 1.286 skrll /*
1864 1.134 thorpej * Scan over the list again, for each entry, if it
1865 1.134 thorpej * might not be set correctly, call pmap_vac_me_user
1866 1.134 thorpej * to recalculate the settings.
1867 1.134 thorpej */
1868 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1869 1.286 skrll /*
1870 1.134 thorpej * We know kernel mappings will get set
1871 1.134 thorpej * correctly in other calls. We also know
1872 1.134 thorpej * that if the pmap is the same as last_pmap
1873 1.134 thorpej * then we've just handled this entry.
1874 1.134 thorpej */
1875 1.134 thorpej if (pv->pv_pmap == pm || pv->pv_pmap == last_pmap)
1876 1.134 thorpej continue;
1877 1.1 matt
1878 1.286 skrll /*
1879 1.134 thorpej * If there are kernel entries and this page
1880 1.134 thorpej * is writable but non-cacheable, then we can
1881 1.286 skrll * skip this entry also.
1882 1.134 thorpej */
1883 1.215 uebayasi if (md->k_mappings &&
1884 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) ==
1885 1.134 thorpej (PVF_NC | PVF_WRITE))
1886 1.134 thorpej continue;
1887 1.111 thorpej
1888 1.286 skrll /*
1889 1.286 skrll * Similarly if there are no kernel-writable
1890 1.286 skrll * entries and the page is already
1891 1.134 thorpej * read-only/cacheable.
1892 1.134 thorpej */
1893 1.215 uebayasi if (md->krw_mappings == 0 &&
1894 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) == 0)
1895 1.134 thorpej continue;
1896 1.5 toshii
1897 1.286 skrll /*
1898 1.134 thorpej * For some of the remaining cases, we know
1899 1.134 thorpej * that we must recalculate, but for others we
1900 1.134 thorpej * can't tell if they are correct or not, so
1901 1.134 thorpej * we recalculate anyway.
1902 1.134 thorpej */
1903 1.215 uebayasi pmap_vac_me_user(md, pa, (last_pmap = pv->pv_pmap), 0);
1904 1.134 thorpej }
1905 1.48 chris
1906 1.215 uebayasi if (md->k_mappings == 0)
1907 1.134 thorpej return;
1908 1.111 thorpej }
1909 1.111 thorpej
1910 1.215 uebayasi pmap_vac_me_user(md, pa, pm, va);
1911 1.134 thorpej }
1912 1.111 thorpej
1913 1.134 thorpej static void
1914 1.215 uebayasi pmap_vac_me_user(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1915 1.134 thorpej {
1916 1.134 thorpej pmap_t kpmap = pmap_kernel();
1917 1.184 dogcow struct pv_entry *pv, *npv = NULL;
1918 1.134 thorpej u_int entries = 0;
1919 1.134 thorpej u_int writable = 0;
1920 1.134 thorpej u_int cacheable_entries = 0;
1921 1.134 thorpej u_int kern_cacheable = 0;
1922 1.134 thorpej u_int other_writable = 0;
1923 1.48 chris
1924 1.134 thorpej /*
1925 1.134 thorpej * Count mappings and writable mappings in this pmap.
1926 1.134 thorpej * Include kernel mappings as part of our own.
1927 1.134 thorpej * Keep a pointer to the first one.
1928 1.134 thorpej */
1929 1.188 matt npv = NULL;
1930 1.271 matt KASSERT(pmap_page_locked_p(md));
1931 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1932 1.134 thorpej /* Count mappings in the same pmap */
1933 1.134 thorpej if (pm == pv->pv_pmap || kpmap == pv->pv_pmap) {
1934 1.134 thorpej if (entries++ == 0)
1935 1.134 thorpej npv = pv;
1936 1.1 matt
1937 1.134 thorpej /* Cacheable mappings */
1938 1.134 thorpej if ((pv->pv_flags & PVF_NC) == 0) {
1939 1.134 thorpej cacheable_entries++;
1940 1.134 thorpej if (kpmap == pv->pv_pmap)
1941 1.134 thorpej kern_cacheable++;
1942 1.134 thorpej }
1943 1.110 thorpej
1944 1.134 thorpej /* Writable mappings */
1945 1.134 thorpej if (pv->pv_flags & PVF_WRITE)
1946 1.134 thorpej ++writable;
1947 1.355 skrll } else if (pv->pv_flags & PVF_WRITE)
1948 1.134 thorpej other_writable = 1;
1949 1.134 thorpej }
1950 1.1 matt
1951 1.134 thorpej /*
1952 1.134 thorpej * Enable or disable caching as necessary.
1953 1.134 thorpej * Note: the first entry might be part of the kernel pmap,
1954 1.134 thorpej * so we can't assume this is indicative of the state of the
1955 1.134 thorpej * other (maybe non-kpmap) entries.
1956 1.134 thorpej */
1957 1.134 thorpej if ((entries > 1 && writable) ||
1958 1.134 thorpej (entries > 0 && pm == kpmap && other_writable)) {
1959 1.271 matt if (cacheable_entries == 0) {
1960 1.134 thorpej return;
1961 1.271 matt }
1962 1.1 matt
1963 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1964 1.134 thorpej if ((pm != pv->pv_pmap && kpmap != pv->pv_pmap) ||
1965 1.134 thorpej (pv->pv_flags & PVF_NC))
1966 1.134 thorpej continue;
1967 1.1 matt
1968 1.134 thorpej pv->pv_flags |= PVF_NC;
1969 1.26 rearnsha
1970 1.262 matt struct l2_bucket * const l2b
1971 1.262 matt = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
1972 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
1973 1.262 matt pt_entry_t * const ptep
1974 1.262 matt = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
1975 1.262 matt const pt_entry_t opte = *ptep;
1976 1.262 matt pt_entry_t npte = opte & ~L2_S_CACHE_MASK;
1977 1.134 thorpej
1978 1.259 matt if ((va != pv->pv_va || pm != pv->pv_pmap)
1979 1.343 skrll && l2pte_valid_p(opte)) {
1980 1.259 matt pmap_cache_wbinv_page(pv->pv_pmap, pv->pv_va,
1981 1.259 matt true, pv->pv_flags);
1982 1.259 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va,
1983 1.259 matt pv->pv_flags);
1984 1.134 thorpej }
1985 1.1 matt
1986 1.262 matt l2pte_set(ptep, npte, opte);
1987 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
1988 1.134 thorpej }
1989 1.134 thorpej cpu_cpwait();
1990 1.355 skrll } else if (entries > cacheable_entries) {
1991 1.1 matt /*
1992 1.134 thorpej * Turn cacheing back on for some pages. If it is a kernel
1993 1.134 thorpej * page, only do so if there are no other writable pages.
1994 1.1 matt */
1995 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1996 1.134 thorpej if (!(pv->pv_flags & PVF_NC) || (pm != pv->pv_pmap &&
1997 1.134 thorpej (kpmap != pv->pv_pmap || other_writable)))
1998 1.134 thorpej continue;
1999 1.134 thorpej
2000 1.134 thorpej pv->pv_flags &= ~PVF_NC;
2001 1.1 matt
2002 1.262 matt struct l2_bucket * const l2b
2003 1.262 matt = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
2004 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
2005 1.262 matt pt_entry_t * const ptep
2006 1.262 matt = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2007 1.262 matt const pt_entry_t opte = *ptep;
2008 1.262 matt pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
2009 1.262 matt | pte_l2_s_cache_mode;
2010 1.134 thorpej
2011 1.266 matt if (l2pte_valid_p(opte)) {
2012 1.259 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va,
2013 1.259 matt pv->pv_flags);
2014 1.134 thorpej }
2015 1.1 matt
2016 1.262 matt l2pte_set(ptep, npte, opte);
2017 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
2018 1.134 thorpej }
2019 1.111 thorpej }
2020 1.1 matt }
2021 1.174 matt #endif
2022 1.174 matt
2023 1.174 matt #ifdef PMAP_CACHE_VIPT
2024 1.174 matt static void
2025 1.215 uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
2026 1.174 matt {
2027 1.271 matt #ifndef ARM_MMU_EXTENDED
2028 1.182 matt struct pv_entry *pv;
2029 1.174 matt vaddr_t tst_mask;
2030 1.174 matt bool bad_alias;
2031 1.183 matt const u_int
2032 1.215 uebayasi rw_mappings = md->urw_mappings + md->krw_mappings,
2033 1.215 uebayasi ro_mappings = md->uro_mappings + md->kro_mappings;
2034 1.174 matt
2035 1.174 matt /* do we need to do anything? */
2036 1.174 matt if (arm_cache_prefer_mask == 0)
2037 1.174 matt return;
2038 1.174 matt
2039 1.215 uebayasi NPDEBUG(PDB_VAC, printf("pmap_vac_me_harder: md=%p, pmap=%p va=%08lx\n",
2040 1.215 uebayasi md, pm, va));
2041 1.174 matt
2042 1.182 matt KASSERT(!va || pm);
2043 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2044 1.174 matt
2045 1.174 matt /* Already a conflict? */
2046 1.215 uebayasi if (__predict_false(md->pvh_attrs & PVF_NC)) {
2047 1.174 matt /* just an add, things are already non-cached */
2048 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_DIRTY));
2049 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2050 1.174 matt bad_alias = false;
2051 1.174 matt if (va) {
2052 1.174 matt PMAPCOUNT(vac_color_none);
2053 1.174 matt bad_alias = true;
2054 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2055 1.174 matt goto fixup;
2056 1.174 matt }
2057 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2058 1.174 matt /* the list can't be empty because it would be cachable */
2059 1.215 uebayasi if (md->pvh_attrs & PVF_KMPAGE) {
2060 1.215 uebayasi tst_mask = md->pvh_attrs;
2061 1.174 matt } else {
2062 1.174 matt KASSERT(pv);
2063 1.174 matt tst_mask = pv->pv_va;
2064 1.183 matt pv = SLIST_NEXT(pv, pv_link);
2065 1.174 matt }
2066 1.179 matt /*
2067 1.179 matt * Only check for a bad alias if we have writable mappings.
2068 1.179 matt */
2069 1.183 matt tst_mask &= arm_cache_prefer_mask;
2070 1.251 matt if (rw_mappings > 0) {
2071 1.183 matt for (; pv && !bad_alias; pv = SLIST_NEXT(pv, pv_link)) {
2072 1.179 matt /* if there's a bad alias, stop checking. */
2073 1.179 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask))
2074 1.179 matt bad_alias = true;
2075 1.179 matt }
2076 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2077 1.183 matt if (!bad_alias)
2078 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2079 1.183 matt } else {
2080 1.194 matt /*
2081 1.194 matt * We have only read-only mappings. Let's see if there
2082 1.194 matt * are multiple colors in use or if we mapped a KMPAGE.
2083 1.194 matt * If the latter, we have a bad alias. If the former,
2084 1.194 matt * we need to remember that.
2085 1.194 matt */
2086 1.194 matt for (; pv; pv = SLIST_NEXT(pv, pv_link)) {
2087 1.194 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask)) {
2088 1.215 uebayasi if (md->pvh_attrs & PVF_KMPAGE)
2089 1.194 matt bad_alias = true;
2090 1.194 matt break;
2091 1.194 matt }
2092 1.194 matt }
2093 1.215 uebayasi md->pvh_attrs &= ~PVF_WRITE;
2094 1.194 matt /*
2095 1.286 skrll * No KMPAGE and we exited early, so we must have
2096 1.194 matt * multiple color mappings.
2097 1.194 matt */
2098 1.194 matt if (!bad_alias && pv != NULL)
2099 1.215 uebayasi md->pvh_attrs |= PVF_MULTCLR;
2100 1.174 matt }
2101 1.194 matt
2102 1.174 matt /* If no conflicting colors, set everything back to cached */
2103 1.174 matt if (!bad_alias) {
2104 1.183 matt #ifdef DEBUG
2105 1.215 uebayasi if ((md->pvh_attrs & PVF_WRITE)
2106 1.183 matt || ro_mappings < 2) {
2107 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link)
2108 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
2109 1.183 matt }
2110 1.183 matt #endif
2111 1.215 uebayasi md->pvh_attrs &= (PAGE_SIZE - 1) & ~PVF_NC;
2112 1.215 uebayasi md->pvh_attrs |= tst_mask | PVF_COLORED;
2113 1.185 matt /*
2114 1.185 matt * Restore DIRTY bit if page is modified
2115 1.185 matt */
2116 1.215 uebayasi if (md->pvh_attrs & PVF_DMOD)
2117 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2118 1.183 matt PMAPCOUNT(vac_color_restore);
2119 1.174 matt } else {
2120 1.215 uebayasi KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
2121 1.215 uebayasi KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
2122 1.174 matt }
2123 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2124 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2125 1.174 matt } else if (!va) {
2126 1.251 matt KASSERT(pmap_is_page_colored_p(md));
2127 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_WRITE)
2128 1.215 uebayasi || (md->pvh_attrs & PVF_DIRTY));
2129 1.194 matt if (rw_mappings == 0) {
2130 1.215 uebayasi md->pvh_attrs &= ~PVF_WRITE;
2131 1.194 matt if (ro_mappings == 1
2132 1.215 uebayasi && (md->pvh_attrs & PVF_MULTCLR)) {
2133 1.194 matt /*
2134 1.194 matt * If this is the last readonly mapping
2135 1.194 matt * but it doesn't match the current color
2136 1.194 matt * for the page, change the current color
2137 1.194 matt * to match this last readonly mapping.
2138 1.194 matt */
2139 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2140 1.215 uebayasi tst_mask = (md->pvh_attrs ^ pv->pv_va)
2141 1.194 matt & arm_cache_prefer_mask;
2142 1.194 matt if (tst_mask) {
2143 1.215 uebayasi md->pvh_attrs ^= tst_mask;
2144 1.194 matt PMAPCOUNT(vac_color_change);
2145 1.194 matt }
2146 1.194 matt }
2147 1.194 matt }
2148 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2149 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2150 1.174 matt return;
2151 1.215 uebayasi } else if (!pmap_is_page_colored_p(md)) {
2152 1.174 matt /* not colored so we just use its color */
2153 1.215 uebayasi KASSERT(md->pvh_attrs & (PVF_WRITE|PVF_DIRTY));
2154 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2155 1.174 matt PMAPCOUNT(vac_color_new);
2156 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2157 1.215 uebayasi md->pvh_attrs |= PVF_COLORED
2158 1.183 matt | (va & arm_cache_prefer_mask)
2159 1.183 matt | (rw_mappings > 0 ? PVF_WRITE : 0);
2160 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2161 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2162 1.174 matt return;
2163 1.215 uebayasi } else if (((md->pvh_attrs ^ va) & arm_cache_prefer_mask) == 0) {
2164 1.182 matt bad_alias = false;
2165 1.183 matt if (rw_mappings > 0) {
2166 1.182 matt /*
2167 1.194 matt * We now have writeable mappings and if we have
2168 1.194 matt * readonly mappings in more than once color, we have
2169 1.194 matt * an aliasing problem. Regardless mark the page as
2170 1.194 matt * writeable.
2171 1.182 matt */
2172 1.215 uebayasi if (md->pvh_attrs & PVF_MULTCLR) {
2173 1.194 matt if (ro_mappings < 2) {
2174 1.194 matt /*
2175 1.194 matt * If we only have less than two
2176 1.194 matt * read-only mappings, just flush the
2177 1.194 matt * non-primary colors from the cache.
2178 1.194 matt */
2179 1.215 uebayasi pmap_flush_page(md, pa,
2180 1.194 matt PMAP_FLUSH_SECONDARY);
2181 1.194 matt } else {
2182 1.194 matt bad_alias = true;
2183 1.182 matt }
2184 1.182 matt }
2185 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2186 1.182 matt }
2187 1.182 matt /* If no conflicting colors, set everything back to cached */
2188 1.182 matt if (!bad_alias) {
2189 1.183 matt #ifdef DEBUG
2190 1.183 matt if (rw_mappings > 0
2191 1.215 uebayasi || (md->pvh_attrs & PMAP_KMPAGE)) {
2192 1.215 uebayasi tst_mask = md->pvh_attrs & arm_cache_prefer_mask;
2193 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link)
2194 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
2195 1.183 matt }
2196 1.183 matt #endif
2197 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list))
2198 1.182 matt PMAPCOUNT(vac_color_reuse);
2199 1.182 matt else
2200 1.182 matt PMAPCOUNT(vac_color_ok);
2201 1.183 matt
2202 1.182 matt /* matching color, just return */
2203 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2204 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2205 1.182 matt return;
2206 1.182 matt }
2207 1.215 uebayasi KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
2208 1.215 uebayasi KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
2209 1.182 matt
2210 1.182 matt /* color conflict. evict from cache. */
2211 1.182 matt
2212 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
2213 1.215 uebayasi md->pvh_attrs &= ~PVF_COLORED;
2214 1.215 uebayasi md->pvh_attrs |= PVF_NC;
2215 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2216 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2217 1.183 matt PMAPCOUNT(vac_color_erase);
2218 1.183 matt } else if (rw_mappings == 0
2219 1.215 uebayasi && (md->pvh_attrs & PVF_KMPAGE) == 0) {
2220 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_WRITE) == 0);
2221 1.183 matt
2222 1.183 matt /*
2223 1.183 matt * If the page has dirty cache lines, clean it.
2224 1.183 matt */
2225 1.215 uebayasi if (md->pvh_attrs & PVF_DIRTY)
2226 1.215 uebayasi pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
2227 1.183 matt
2228 1.179 matt /*
2229 1.183 matt * If this is the first remapping (we know that there are no
2230 1.183 matt * writeable mappings), then this is a simple color change.
2231 1.183 matt * Otherwise this is a seconary r/o mapping, which means
2232 1.183 matt * we don't have to do anything.
2233 1.179 matt */
2234 1.183 matt if (ro_mappings == 1) {
2235 1.215 uebayasi KASSERT(((md->pvh_attrs ^ va) & arm_cache_prefer_mask) != 0);
2236 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2237 1.215 uebayasi md->pvh_attrs |= (va & arm_cache_prefer_mask);
2238 1.183 matt PMAPCOUNT(vac_color_change);
2239 1.183 matt } else {
2240 1.183 matt PMAPCOUNT(vac_color_blind);
2241 1.183 matt }
2242 1.215 uebayasi md->pvh_attrs |= PVF_MULTCLR;
2243 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2244 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2245 1.174 matt return;
2246 1.174 matt } else {
2247 1.183 matt if (rw_mappings > 0)
2248 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2249 1.182 matt
2250 1.174 matt /* color conflict. evict from cache. */
2251 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
2252 1.174 matt
2253 1.174 matt /* the list can't be empty because this was a enter/modify */
2254 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2255 1.215 uebayasi if ((md->pvh_attrs & PVF_KMPAGE) == 0) {
2256 1.183 matt KASSERT(pv);
2257 1.183 matt /*
2258 1.183 matt * If there's only one mapped page, change color to the
2259 1.185 matt * page's new color and return. Restore the DIRTY bit
2260 1.185 matt * that was erased by pmap_flush_page.
2261 1.183 matt */
2262 1.183 matt if (SLIST_NEXT(pv, pv_link) == NULL) {
2263 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2264 1.215 uebayasi md->pvh_attrs |= (va & arm_cache_prefer_mask);
2265 1.215 uebayasi if (md->pvh_attrs & PVF_DMOD)
2266 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2267 1.183 matt PMAPCOUNT(vac_color_change);
2268 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2269 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2270 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2271 1.183 matt return;
2272 1.183 matt }
2273 1.174 matt }
2274 1.174 matt bad_alias = true;
2275 1.215 uebayasi md->pvh_attrs &= ~PVF_COLORED;
2276 1.215 uebayasi md->pvh_attrs |= PVF_NC;
2277 1.174 matt PMAPCOUNT(vac_color_erase);
2278 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2279 1.174 matt }
2280 1.174 matt
2281 1.174 matt fixup:
2282 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2283 1.174 matt
2284 1.174 matt /*
2285 1.174 matt * Turn cacheing on/off for all pages.
2286 1.174 matt */
2287 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2288 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pv->pv_pmap,
2289 1.262 matt pv->pv_va);
2290 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
2291 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2292 1.262 matt const pt_entry_t opte = *ptep;
2293 1.262 matt pt_entry_t npte = opte & ~L2_S_CACHE_MASK;
2294 1.174 matt if (bad_alias) {
2295 1.174 matt pv->pv_flags |= PVF_NC;
2296 1.174 matt } else {
2297 1.174 matt pv->pv_flags &= ~PVF_NC;
2298 1.262 matt npte |= pte_l2_s_cache_mode;
2299 1.174 matt }
2300 1.183 matt
2301 1.262 matt if (opte == npte) /* only update is there's a change */
2302 1.174 matt continue;
2303 1.174 matt
2304 1.343 skrll if (l2pte_valid_p(opte)) {
2305 1.262 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va, pv->pv_flags);
2306 1.174 matt }
2307 1.174 matt
2308 1.262 matt l2pte_set(ptep, npte, opte);
2309 1.174 matt PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
2310 1.174 matt }
2311 1.271 matt #endif /* !ARM_MMU_EXTENDED */
2312 1.174 matt }
2313 1.174 matt #endif /* PMAP_CACHE_VIPT */
2314 1.174 matt
2315 1.1 matt
2316 1.1 matt /*
2317 1.134 thorpej * Modify pte bits for all ptes corresponding to the given physical address.
2318 1.134 thorpej * We use `maskbits' rather than `clearbits' because we're always passing
2319 1.134 thorpej * constants and the latter would require an extra inversion at run-time.
2320 1.1 matt */
2321 1.134 thorpej static void
2322 1.215 uebayasi pmap_clearbit(struct vm_page_md *md, paddr_t pa, u_int maskbits)
2323 1.1 matt {
2324 1.134 thorpej struct pv_entry *pv;
2325 1.174 matt #ifdef PMAP_CACHE_VIPT
2326 1.215 uebayasi const bool want_syncicache = PV_IS_EXEC_P(md->pvh_attrs);
2327 1.345 skrll bool need_syncicache = false;
2328 1.271 matt #ifdef ARM_MMU_EXTENDED
2329 1.271 matt const u_int execbits = (maskbits & PVF_EXEC) ? L2_XS_XN : 0;
2330 1.271 matt #else
2331 1.271 matt const u_int execbits = 0;
2332 1.262 matt bool need_vac_me_harder = false;
2333 1.174 matt #endif
2334 1.271 matt #else
2335 1.271 matt const u_int execbits = 0;
2336 1.271 matt #endif
2337 1.1 matt
2338 1.134 thorpej NPDEBUG(PDB_BITS,
2339 1.215 uebayasi printf("pmap_clearbit: md %p mask 0x%x\n",
2340 1.215 uebayasi md, maskbits));
2341 1.1 matt
2342 1.174 matt #ifdef PMAP_CACHE_VIPT
2343 1.174 matt /*
2344 1.174 matt * If we might want to sync the I-cache and we've modified it,
2345 1.174 matt * then we know we definitely need to sync or discard it.
2346 1.174 matt */
2347 1.262 matt if (want_syncicache) {
2348 1.345 skrll if (md->pvh_attrs & PVF_MOD) {
2349 1.345 skrll need_syncicache = true;
2350 1.345 skrll }
2351 1.262 matt }
2352 1.174 matt #endif
2353 1.271 matt KASSERT(pmap_page_locked_p(md));
2354 1.271 matt
2355 1.17 chris /*
2356 1.134 thorpej * Clear saved attributes (modify, reference)
2357 1.17 chris */
2358 1.215 uebayasi md->pvh_attrs &= ~(maskbits & (PVF_MOD | PVF_REF));
2359 1.134 thorpej
2360 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
2361 1.345 skrll #if defined(PMAP_CACHE_VIPT)
2362 1.174 matt if (need_syncicache) {
2363 1.174 matt /*
2364 1.174 matt * No one has it mapped, so just discard it. The next
2365 1.174 matt * exec remapping will cause it to be synced.
2366 1.174 matt */
2367 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2368 1.174 matt PMAPCOUNT(exec_discarded_clearbit);
2369 1.174 matt }
2370 1.174 matt #endif
2371 1.17 chris return;
2372 1.1 matt }
2373 1.1 matt
2374 1.17 chris /*
2375 1.134 thorpej * Loop over all current mappings setting/clearing as appropos
2376 1.17 chris */
2377 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2378 1.271 matt pmap_t pm = pv->pv_pmap;
2379 1.271 matt const vaddr_t va = pv->pv_va;
2380 1.271 matt const u_int oflags = pv->pv_flags;
2381 1.271 matt #ifndef ARM_MMU_EXTENDED
2382 1.185 matt /*
2383 1.185 matt * Kernel entries are unmanaged and as such not to be changed.
2384 1.185 matt */
2385 1.268 matt if (PV_IS_KENTRY_P(oflags))
2386 1.185 matt continue;
2387 1.271 matt #endif
2388 1.134 thorpej pv->pv_flags &= ~maskbits;
2389 1.48 chris
2390 1.271 matt pmap_release_page_lock(md);
2391 1.134 thorpej pmap_acquire_pmap_lock(pm);
2392 1.48 chris
2393 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pm, va);
2394 1.271 matt if (l2b == NULL) {
2395 1.271 matt pmap_release_pmap_lock(pm);
2396 1.271 matt pmap_acquire_page_lock(md);
2397 1.271 matt continue;
2398 1.271 matt }
2399 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
2400 1.1 matt
2401 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
2402 1.262 matt const pt_entry_t opte = *ptep;
2403 1.271 matt pt_entry_t npte = opte | execbits;
2404 1.271 matt
2405 1.302 matt #ifdef ARM_MMU_EXTENDED
2406 1.302 matt KASSERT((opte & L2_XS_nG) == (pm == pmap_kernel() ? 0 : L2_XS_nG));
2407 1.301 nonaka #endif
2408 1.114 thorpej
2409 1.134 thorpej NPDEBUG(PDB_BITS,
2410 1.271 matt printf( "%s: pv %p, pm %p, va 0x%08lx, flag 0x%x\n",
2411 1.271 matt __func__, pv, pm, va, oflags));
2412 1.114 thorpej
2413 1.134 thorpej if (maskbits & (PVF_WRITE|PVF_MOD)) {
2414 1.174 matt #ifdef PMAP_CACHE_VIVT
2415 1.271 matt if ((oflags & PVF_NC)) {
2416 1.286 skrll /*
2417 1.134 thorpej * Entry is not cacheable:
2418 1.134 thorpej *
2419 1.286 skrll * Don't turn caching on again if this is a
2420 1.134 thorpej * modified emulation. This would be
2421 1.134 thorpej * inconsitent with the settings created by
2422 1.134 thorpej * pmap_vac_me_harder(). Otherwise, it's safe
2423 1.134 thorpej * to re-enable cacheing.
2424 1.134 thorpej *
2425 1.134 thorpej * There's no need to call pmap_vac_me_harder()
2426 1.134 thorpej * here: all pages are losing their write
2427 1.134 thorpej * permission.
2428 1.134 thorpej */
2429 1.134 thorpej if (maskbits & PVF_WRITE) {
2430 1.134 thorpej npte |= pte_l2_s_cache_mode;
2431 1.134 thorpej pv->pv_flags &= ~PVF_NC;
2432 1.134 thorpej }
2433 1.355 skrll } else if (l2pte_writable_p(opte)) {
2434 1.286 skrll /*
2435 1.134 thorpej * Entry is writable/cacheable: check if pmap
2436 1.134 thorpej * is current if it is flush it, otherwise it
2437 1.134 thorpej * won't be in the cache
2438 1.134 thorpej */
2439 1.271 matt pmap_cache_wbinv_page(pm, va,
2440 1.259 matt (maskbits & PVF_REF) != 0,
2441 1.259 matt oflags|PVF_WRITE);
2442 1.134 thorpej }
2443 1.174 matt #endif
2444 1.111 thorpej
2445 1.134 thorpej /* make the pte read only */
2446 1.214 jmcneill npte = l2pte_set_readonly(npte);
2447 1.111 thorpej
2448 1.271 matt pmap_acquire_page_lock(md);
2449 1.271 matt #ifdef MULTIPROCESSOR
2450 1.271 matt pv = pmap_find_pv(md, pm, va);
2451 1.271 matt #endif
2452 1.271 matt if (pv != NULL && (maskbits & oflags & PVF_WRITE)) {
2453 1.134 thorpej /*
2454 1.134 thorpej * Keep alias accounting up to date
2455 1.134 thorpej */
2456 1.271 matt if (pm == pmap_kernel()) {
2457 1.215 uebayasi md->krw_mappings--;
2458 1.215 uebayasi md->kro_mappings++;
2459 1.174 matt } else {
2460 1.215 uebayasi md->urw_mappings--;
2461 1.215 uebayasi md->uro_mappings++;
2462 1.134 thorpej }
2463 1.174 matt #ifdef PMAP_CACHE_VIPT
2464 1.251 matt if (arm_cache_prefer_mask != 0) {
2465 1.251 matt if (md->urw_mappings + md->krw_mappings == 0) {
2466 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
2467 1.251 matt } else {
2468 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2469 1.251 matt }
2470 1.247 matt }
2471 1.174 matt if (want_syncicache)
2472 1.174 matt need_syncicache = true;
2473 1.345 skrll #ifndef ARM_MMU_EXTENDED
2474 1.183 matt need_vac_me_harder = true;
2475 1.174 matt #endif
2476 1.271 matt #endif /* PMAP_CACHE_VIPT */
2477 1.134 thorpej }
2478 1.271 matt pmap_release_page_lock(md);
2479 1.134 thorpej }
2480 1.1 matt
2481 1.134 thorpej if (maskbits & PVF_REF) {
2482 1.271 matt if (true
2483 1.271 matt #ifndef ARM_MMU_EXTENDED
2484 1.271 matt && (oflags & PVF_NC) == 0
2485 1.271 matt #endif
2486 1.259 matt && (maskbits & (PVF_WRITE|PVF_MOD)) == 0
2487 1.266 matt && l2pte_valid_p(npte)) {
2488 1.183 matt #ifdef PMAP_CACHE_VIVT
2489 1.134 thorpej /*
2490 1.134 thorpej * Check npte here; we may have already
2491 1.134 thorpej * done the wbinv above, and the validity
2492 1.134 thorpej * of the PTE is the same for opte and
2493 1.134 thorpej * npte.
2494 1.134 thorpej */
2495 1.271 matt pmap_cache_wbinv_page(pm, va, true, oflags);
2496 1.183 matt #endif
2497 1.134 thorpej }
2498 1.1 matt
2499 1.134 thorpej /*
2500 1.134 thorpej * Make the PTE invalid so that we will take a
2501 1.134 thorpej * page fault the next time the mapping is
2502 1.134 thorpej * referenced.
2503 1.134 thorpej */
2504 1.134 thorpej npte &= ~L2_TYPE_MASK;
2505 1.134 thorpej npte |= L2_TYPE_INV;
2506 1.134 thorpej }
2507 1.1 matt
2508 1.134 thorpej if (npte != opte) {
2509 1.307 skrll l2pte_reset(ptep);
2510 1.134 thorpej PTE_SYNC(ptep);
2511 1.262 matt
2512 1.134 thorpej /* Flush the TLB entry if a current pmap. */
2513 1.271 matt pmap_tlb_flush_SE(pm, va, oflags);
2514 1.307 skrll
2515 1.307 skrll l2pte_set(ptep, npte, 0);
2516 1.307 skrll PTE_SYNC(ptep);
2517 1.134 thorpej }
2518 1.1 matt
2519 1.134 thorpej pmap_release_pmap_lock(pm);
2520 1.271 matt pmap_acquire_page_lock(md);
2521 1.133 thorpej
2522 1.134 thorpej NPDEBUG(PDB_BITS,
2523 1.134 thorpej printf("pmap_clearbit: pm %p va 0x%lx opte 0x%08x npte 0x%08x\n",
2524 1.134 thorpej pm, va, opte, npte));
2525 1.134 thorpej }
2526 1.133 thorpej
2527 1.345 skrll #if defined(PMAP_CACHE_VIPT)
2528 1.174 matt /*
2529 1.174 matt * If we need to sync the I-cache and we haven't done it yet, do it.
2530 1.174 matt */
2531 1.262 matt if (need_syncicache) {
2532 1.271 matt pmap_release_page_lock(md);
2533 1.215 uebayasi pmap_syncicache_page(md, pa);
2534 1.271 matt pmap_acquire_page_lock(md);
2535 1.174 matt PMAPCOUNT(exec_synced_clearbit);
2536 1.174 matt }
2537 1.345 skrll #ifndef ARM_MMU_EXTENDED
2538 1.183 matt /*
2539 1.187 skrll * If we are changing this to read-only, we need to call vac_me_harder
2540 1.183 matt * so we can change all the read-only pages to cacheable. We pretend
2541 1.183 matt * this as a page deletion.
2542 1.183 matt */
2543 1.183 matt if (need_vac_me_harder) {
2544 1.215 uebayasi if (md->pvh_attrs & PVF_NC)
2545 1.215 uebayasi pmap_vac_me_harder(md, pa, NULL, 0);
2546 1.183 matt }
2547 1.345 skrll #endif /* !ARM_MMU_EXTENDED */
2548 1.345 skrll #endif /* PMAP_CACHE_VIPT */
2549 1.1 matt }
2550 1.1 matt
2551 1.1 matt /*
2552 1.134 thorpej * pmap_clean_page()
2553 1.134 thorpej *
2554 1.134 thorpej * This is a local function used to work out the best strategy to clean
2555 1.134 thorpej * a single page referenced by its entry in the PV table. It's used by
2556 1.309 skrll * pmap_copy_page, pmap_zero_page and maybe some others later on.
2557 1.134 thorpej *
2558 1.134 thorpej * Its policy is effectively:
2559 1.134 thorpej * o If there are no mappings, we don't bother doing anything with the cache.
2560 1.134 thorpej * o If there is one mapping, we clean just that page.
2561 1.134 thorpej * o If there are multiple mappings, we clean the entire cache.
2562 1.134 thorpej *
2563 1.134 thorpej * So that some functions can be further optimised, it returns 0 if it didn't
2564 1.134 thorpej * clean the entire cache, or 1 if it did.
2565 1.134 thorpej *
2566 1.134 thorpej * XXX One bug in this routine is that if the pv_entry has a single page
2567 1.134 thorpej * mapped at 0x00000000 a whole cache clean will be performed rather than
2568 1.134 thorpej * just the 1 page. Since this should not occur in everyday use and if it does
2569 1.134 thorpej * it will just result in not the most efficient clean for the page.
2570 1.1 matt */
2571 1.174 matt #ifdef PMAP_CACHE_VIVT
2572 1.271 matt static bool
2573 1.271 matt pmap_clean_page(struct vm_page_md *md, bool is_src)
2574 1.1 matt {
2575 1.271 matt struct pv_entry *pv;
2576 1.211 he pmap_t pm_to_clean = NULL;
2577 1.271 matt bool cache_needs_cleaning = false;
2578 1.271 matt vaddr_t page_to_clean = 0;
2579 1.134 thorpej u_int flags = 0;
2580 1.17 chris
2581 1.108 thorpej /*
2582 1.134 thorpej * Since we flush the cache each time we change to a different
2583 1.134 thorpej * user vmspace, we only need to flush the page if it is in the
2584 1.134 thorpej * current pmap.
2585 1.17 chris */
2586 1.271 matt KASSERT(pmap_page_locked_p(md));
2587 1.271 matt SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2588 1.271 matt if (pmap_is_current(pv->pv_pmap)) {
2589 1.271 matt flags |= pv->pv_flags;
2590 1.108 thorpej /*
2591 1.286 skrll * The page is mapped non-cacheable in
2592 1.17 chris * this map. No need to flush the cache.
2593 1.17 chris */
2594 1.271 matt if (pv->pv_flags & PVF_NC) {
2595 1.17 chris #ifdef DIAGNOSTIC
2596 1.271 matt KASSERT(!cache_needs_cleaning);
2597 1.17 chris #endif
2598 1.17 chris break;
2599 1.271 matt } else if (is_src && (pv->pv_flags & PVF_WRITE) == 0)
2600 1.17 chris continue;
2601 1.108 thorpej if (cache_needs_cleaning) {
2602 1.17 chris page_to_clean = 0;
2603 1.17 chris break;
2604 1.134 thorpej } else {
2605 1.271 matt page_to_clean = pv->pv_va;
2606 1.271 matt pm_to_clean = pv->pv_pmap;
2607 1.134 thorpej }
2608 1.271 matt cache_needs_cleaning = true;
2609 1.17 chris }
2610 1.1 matt }
2611 1.1 matt
2612 1.108 thorpej if (page_to_clean) {
2613 1.259 matt pmap_cache_wbinv_page(pm_to_clean, page_to_clean,
2614 1.259 matt !is_src, flags | PVF_REF);
2615 1.108 thorpej } else if (cache_needs_cleaning) {
2616 1.209 uebayasi pmap_t const pm = curproc->p_vmspace->vm_map.pmap;
2617 1.209 uebayasi
2618 1.259 matt pmap_cache_wbinv_all(pm, flags);
2619 1.271 matt return true;
2620 1.1 matt }
2621 1.271 matt return false;
2622 1.1 matt }
2623 1.174 matt #endif
2624 1.174 matt
2625 1.174 matt #ifdef PMAP_CACHE_VIPT
2626 1.174 matt /*
2627 1.174 matt * Sync a page with the I-cache. Since this is a VIPT, we must pick the
2628 1.174 matt * right cache alias to make sure we flush the right stuff.
2629 1.174 matt */
2630 1.174 matt void
2631 1.215 uebayasi pmap_syncicache_page(struct vm_page_md *md, paddr_t pa)
2632 1.174 matt {
2633 1.271 matt pmap_t kpm = pmap_kernel();
2634 1.271 matt const size_t way_size = arm_pcache.icache_type == CACHE_TYPE_PIPT
2635 1.271 matt ? PAGE_SIZE
2636 1.271 matt : arm_pcache.icache_way_size;
2637 1.174 matt
2638 1.215 uebayasi NPDEBUG(PDB_EXEC, printf("pmap_syncicache_page: md=%p (attrs=%#x)\n",
2639 1.215 uebayasi md, md->pvh_attrs));
2640 1.174 matt /*
2641 1.174 matt * No need to clean the page if it's non-cached.
2642 1.174 matt */
2643 1.271 matt #ifndef ARM_MMU_EXTENDED
2644 1.215 uebayasi if (md->pvh_attrs & PVF_NC)
2645 1.174 matt return;
2646 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & PVF_COLORED);
2647 1.271 matt #endif
2648 1.271 matt
2649 1.284 matt pt_entry_t * const ptep = cpu_cdst_pte(0);
2650 1.284 matt const vaddr_t dstp = cpu_cdstp(0);
2651 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
2652 1.284 matt if (way_size <= PAGE_SIZE) {
2653 1.284 matt bool ok = false;
2654 1.284 matt vaddr_t vdstp = pmap_direct_mapped_phys(pa, &ok, dstp);
2655 1.284 matt if (ok) {
2656 1.284 matt cpu_icache_sync_range(vdstp, way_size);
2657 1.284 matt return;
2658 1.284 matt }
2659 1.271 matt }
2660 1.271 matt #endif
2661 1.174 matt
2662 1.174 matt /*
2663 1.271 matt * We don't worry about the color of the exec page, we map the
2664 1.271 matt * same page to pages in the way and then do the icache_sync on
2665 1.271 matt * the entire way making sure we are cleaned.
2666 1.174 matt */
2667 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa | pte_l2_s_cache_mode
2668 1.271 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE);
2669 1.271 matt
2670 1.271 matt for (size_t i = 0, j = 0; i < way_size;
2671 1.271 matt i += PAGE_SIZE, j += PAGE_SIZE / L2_S_SIZE) {
2672 1.307 skrll l2pte_reset(ptep + j);
2673 1.307 skrll PTE_SYNC(ptep + j);
2674 1.307 skrll
2675 1.271 matt pmap_tlb_flush_SE(kpm, dstp + i, PVF_REF | PVF_EXEC);
2676 1.271 matt /*
2677 1.271 matt * Set up a PTE with to flush these cache lines.
2678 1.271 matt */
2679 1.271 matt l2pte_set(ptep + j, npte, 0);
2680 1.271 matt }
2681 1.271 matt PTE_SYNC_RANGE(ptep, way_size / L2_S_SIZE);
2682 1.174 matt
2683 1.174 matt /*
2684 1.174 matt * Flush it.
2685 1.174 matt */
2686 1.271 matt cpu_icache_sync_range(dstp, way_size);
2687 1.271 matt
2688 1.271 matt for (size_t i = 0, j = 0; i < way_size;
2689 1.271 matt i += PAGE_SIZE, j += PAGE_SIZE / L2_S_SIZE) {
2690 1.271 matt /*
2691 1.271 matt * Unmap the page(s).
2692 1.271 matt */
2693 1.271 matt l2pte_reset(ptep + j);
2694 1.271 matt pmap_tlb_flush_SE(kpm, dstp + i, PVF_REF | PVF_EXEC);
2695 1.271 matt }
2696 1.271 matt PTE_SYNC_RANGE(ptep, way_size / L2_S_SIZE);
2697 1.174 matt
2698 1.215 uebayasi md->pvh_attrs |= PVF_EXEC;
2699 1.174 matt PMAPCOUNT(exec_synced);
2700 1.174 matt }
2701 1.174 matt
2702 1.271 matt #ifndef ARM_MMU_EXTENDED
2703 1.174 matt void
2704 1.215 uebayasi pmap_flush_page(struct vm_page_md *md, paddr_t pa, enum pmap_flush_op flush)
2705 1.174 matt {
2706 1.194 matt vsize_t va_offset, end_va;
2707 1.254 matt bool wbinv_p;
2708 1.174 matt
2709 1.194 matt if (arm_cache_prefer_mask == 0)
2710 1.194 matt return;
2711 1.174 matt
2712 1.194 matt switch (flush) {
2713 1.194 matt case PMAP_FLUSH_PRIMARY:
2714 1.215 uebayasi if (md->pvh_attrs & PVF_MULTCLR) {
2715 1.194 matt va_offset = 0;
2716 1.194 matt end_va = arm_cache_prefer_mask;
2717 1.215 uebayasi md->pvh_attrs &= ~PVF_MULTCLR;
2718 1.194 matt PMAPCOUNT(vac_flush_lots);
2719 1.194 matt } else {
2720 1.215 uebayasi va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2721 1.194 matt end_va = va_offset;
2722 1.194 matt PMAPCOUNT(vac_flush_one);
2723 1.194 matt }
2724 1.194 matt /*
2725 1.194 matt * Mark that the page is no longer dirty.
2726 1.194 matt */
2727 1.215 uebayasi md->pvh_attrs &= ~PVF_DIRTY;
2728 1.254 matt wbinv_p = true;
2729 1.194 matt break;
2730 1.194 matt case PMAP_FLUSH_SECONDARY:
2731 1.194 matt va_offset = 0;
2732 1.194 matt end_va = arm_cache_prefer_mask;
2733 1.254 matt wbinv_p = true;
2734 1.215 uebayasi md->pvh_attrs &= ~PVF_MULTCLR;
2735 1.194 matt PMAPCOUNT(vac_flush_lots);
2736 1.194 matt break;
2737 1.194 matt case PMAP_CLEAN_PRIMARY:
2738 1.215 uebayasi va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2739 1.194 matt end_va = va_offset;
2740 1.254 matt wbinv_p = false;
2741 1.185 matt /*
2742 1.185 matt * Mark that the page is no longer dirty.
2743 1.185 matt */
2744 1.215 uebayasi if ((md->pvh_attrs & PVF_DMOD) == 0)
2745 1.215 uebayasi md->pvh_attrs &= ~PVF_DIRTY;
2746 1.194 matt PMAPCOUNT(vac_clean_one);
2747 1.194 matt break;
2748 1.194 matt default:
2749 1.194 matt return;
2750 1.185 matt }
2751 1.174 matt
2752 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_NC));
2753 1.194 matt
2754 1.215 uebayasi NPDEBUG(PDB_VAC, printf("pmap_flush_page: md=%p (attrs=%#x)\n",
2755 1.215 uebayasi md, md->pvh_attrs));
2756 1.194 matt
2757 1.254 matt const size_t scache_line_size = arm_scache.dcache_line_size;
2758 1.254 matt
2759 1.194 matt for (; va_offset <= end_va; va_offset += PAGE_SIZE) {
2760 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
2761 1.271 matt const vaddr_t dstp = cpu_cdstp(va_offset);
2762 1.262 matt const pt_entry_t opte = *ptep;
2763 1.194 matt
2764 1.194 matt if (flush == PMAP_FLUSH_SECONDARY
2765 1.215 uebayasi && va_offset == (md->pvh_attrs & arm_cache_prefer_mask))
2766 1.194 matt continue;
2767 1.194 matt
2768 1.271 matt pmap_tlb_flush_SE(pmap_kernel(), dstp, PVF_REF | PVF_EXEC);
2769 1.194 matt /*
2770 1.194 matt * Set up a PTE with the right coloring to flush
2771 1.194 matt * existing cache entries.
2772 1.194 matt */
2773 1.262 matt const pt_entry_t npte = L2_S_PROTO
2774 1.215 uebayasi | pa
2775 1.194 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
2776 1.194 matt | pte_l2_s_cache_mode;
2777 1.262 matt l2pte_set(ptep, npte, opte);
2778 1.194 matt PTE_SYNC(ptep);
2779 1.194 matt
2780 1.194 matt /*
2781 1.262 matt * Flush it. Make sure to flush secondary cache too since
2782 1.262 matt * bus_dma will ignore uncached pages.
2783 1.194 matt */
2784 1.254 matt if (scache_line_size != 0) {
2785 1.286 skrll cpu_dcache_wb_range(dstp, PAGE_SIZE);
2786 1.254 matt if (wbinv_p) {
2787 1.286 skrll cpu_sdcache_wbinv_range(dstp, pa, PAGE_SIZE);
2788 1.271 matt cpu_dcache_inv_range(dstp, PAGE_SIZE);
2789 1.254 matt } else {
2790 1.271 matt cpu_sdcache_wb_range(dstp, pa, PAGE_SIZE);
2791 1.254 matt }
2792 1.254 matt } else {
2793 1.254 matt if (wbinv_p) {
2794 1.271 matt cpu_dcache_wbinv_range(dstp, PAGE_SIZE);
2795 1.254 matt } else {
2796 1.271 matt cpu_dcache_wb_range(dstp, PAGE_SIZE);
2797 1.254 matt }
2798 1.254 matt }
2799 1.194 matt
2800 1.194 matt /*
2801 1.194 matt * Restore the page table entry since we might have interrupted
2802 1.194 matt * pmap_zero_page or pmap_copy_page which was already using
2803 1.194 matt * this pte.
2804 1.194 matt */
2805 1.271 matt if (opte) {
2806 1.271 matt l2pte_set(ptep, opte, npte);
2807 1.271 matt } else {
2808 1.271 matt l2pte_reset(ptep);
2809 1.271 matt }
2810 1.194 matt PTE_SYNC(ptep);
2811 1.271 matt pmap_tlb_flush_SE(pmap_kernel(), dstp, PVF_REF | PVF_EXEC);
2812 1.194 matt }
2813 1.174 matt }
2814 1.271 matt #endif /* ARM_MMU_EXTENDED */
2815 1.174 matt #endif /* PMAP_CACHE_VIPT */
2816 1.1 matt
2817 1.1 matt /*
2818 1.134 thorpej * Routine: pmap_page_remove
2819 1.134 thorpej * Function:
2820 1.134 thorpej * Removes this physical page from
2821 1.134 thorpej * all physical maps in which it resides.
2822 1.134 thorpej * Reflects back modify bits to the pager.
2823 1.1 matt */
2824 1.134 thorpej static void
2825 1.215 uebayasi pmap_page_remove(struct vm_page_md *md, paddr_t pa)
2826 1.1 matt {
2827 1.134 thorpej struct l2_bucket *l2b;
2828 1.271 matt struct pv_entry *pv;
2829 1.208 uebayasi pt_entry_t *ptep;
2830 1.271 matt #ifndef ARM_MMU_EXTENDED
2831 1.271 matt bool flush = false;
2832 1.271 matt #endif
2833 1.271 matt u_int flags = 0;
2834 1.134 thorpej
2835 1.134 thorpej NPDEBUG(PDB_FOLLOW,
2836 1.217 uebayasi printf("pmap_page_remove: md %p (0x%08lx)\n", md,
2837 1.215 uebayasi pa));
2838 1.71 thorpej
2839 1.271 matt struct pv_entry **pvp = &SLIST_FIRST(&md->pvh_list);
2840 1.271 matt pmap_acquire_page_lock(md);
2841 1.271 matt if (*pvp == NULL) {
2842 1.174 matt #ifdef PMAP_CACHE_VIPT
2843 1.174 matt /*
2844 1.174 matt * We *know* the page contents are about to be replaced.
2845 1.174 matt * Discard the exec contents
2846 1.174 matt */
2847 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs))
2848 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2849 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2850 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2851 1.174 matt #endif
2852 1.271 matt pmap_release_page_lock(md);
2853 1.134 thorpej return;
2854 1.134 thorpej }
2855 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
2856 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || pmap_is_page_colored_p(md));
2857 1.174 matt #endif
2858 1.79 thorpej
2859 1.1 matt /*
2860 1.134 thorpej * Clear alias counts
2861 1.1 matt */
2862 1.182 matt #ifdef PMAP_CACHE_VIVT
2863 1.215 uebayasi md->k_mappings = 0;
2864 1.182 matt #endif
2865 1.215 uebayasi md->urw_mappings = md->uro_mappings = 0;
2866 1.134 thorpej
2867 1.174 matt #ifdef PMAP_CACHE_VIVT
2868 1.271 matt pmap_clean_page(md, false);
2869 1.174 matt #endif
2870 1.134 thorpej
2871 1.271 matt while ((pv = *pvp) != NULL) {
2872 1.271 matt pmap_t pm = pv->pv_pmap;
2873 1.271 matt #ifndef ARM_MMU_EXTENDED
2874 1.209 uebayasi if (flush == false && pmap_is_current(pm))
2875 1.160 thorpej flush = true;
2876 1.271 matt #endif
2877 1.134 thorpej
2878 1.182 matt if (pm == pmap_kernel()) {
2879 1.182 matt #ifdef PMAP_CACHE_VIPT
2880 1.182 matt /*
2881 1.182 matt * If this was unmanaged mapping, it must be preserved.
2882 1.182 matt * Move it back on the list and advance the end-of-list
2883 1.182 matt * pointer.
2884 1.182 matt */
2885 1.268 matt if (PV_IS_KENTRY_P(pv->pv_flags)) {
2886 1.182 matt *pvp = pv;
2887 1.183 matt pvp = &SLIST_NEXT(pv, pv_link);
2888 1.182 matt continue;
2889 1.182 matt }
2890 1.182 matt if (pv->pv_flags & PVF_WRITE)
2891 1.215 uebayasi md->krw_mappings--;
2892 1.182 matt else
2893 1.215 uebayasi md->kro_mappings--;
2894 1.182 matt #endif
2895 1.174 matt PMAPCOUNT(kernel_unmappings);
2896 1.182 matt }
2897 1.271 matt *pvp = SLIST_NEXT(pv, pv_link); /* remove from list */
2898 1.174 matt PMAPCOUNT(unmappings);
2899 1.174 matt
2900 1.271 matt pmap_release_page_lock(md);
2901 1.134 thorpej pmap_acquire_pmap_lock(pm);
2902 1.134 thorpej
2903 1.134 thorpej l2b = pmap_get_l2_bucket(pm, pv->pv_va);
2904 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", pv->pv_va);
2905 1.134 thorpej
2906 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2907 1.134 thorpej
2908 1.134 thorpej /*
2909 1.134 thorpej * Update statistics
2910 1.134 thorpej */
2911 1.134 thorpej --pm->pm_stats.resident_count;
2912 1.134 thorpej
2913 1.134 thorpej /* Wired bit */
2914 1.134 thorpej if (pv->pv_flags & PVF_WIRED)
2915 1.134 thorpej --pm->pm_stats.wired_count;
2916 1.88 thorpej
2917 1.134 thorpej flags |= pv->pv_flags;
2918 1.88 thorpej
2919 1.134 thorpej /*
2920 1.134 thorpej * Invalidate the PTEs.
2921 1.134 thorpej */
2922 1.262 matt l2pte_reset(ptep);
2923 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
2924 1.307 skrll
2925 1.307 skrll #ifdef ARM_MMU_EXTENDED
2926 1.307 skrll pmap_tlb_invalidate_addr(pm, pv->pv_va);
2927 1.307 skrll #endif
2928 1.307 skrll
2929 1.290 skrll pmap_free_l2_bucket(pm, l2b, PAGE_SIZE / L2_S_SIZE);
2930 1.307 skrll
2931 1.271 matt pmap_release_pmap_lock(pm);
2932 1.88 thorpej
2933 1.134 thorpej pool_put(&pmap_pv_pool, pv);
2934 1.271 matt pmap_acquire_page_lock(md);
2935 1.271 matt #ifdef MULTIPROCESSOR
2936 1.182 matt /*
2937 1.271 matt * Restart of the beginning of the list.
2938 1.182 matt */
2939 1.271 matt pvp = &SLIST_FIRST(&md->pvh_list);
2940 1.271 matt #endif
2941 1.271 matt }
2942 1.271 matt /*
2943 1.271 matt * if we reach the end of the list and there are still mappings, they
2944 1.271 matt * might be able to be cached now. And they must be kernel mappings.
2945 1.271 matt */
2946 1.271 matt if (!SLIST_EMPTY(&md->pvh_list)) {
2947 1.271 matt pmap_vac_me_harder(md, pa, pmap_kernel(), 0);
2948 1.134 thorpej }
2949 1.271 matt
2950 1.174 matt #ifdef PMAP_CACHE_VIPT
2951 1.174 matt /*
2952 1.182 matt * Its EXEC cache is now gone.
2953 1.174 matt */
2954 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs))
2955 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2956 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2957 1.215 uebayasi KASSERT(md->urw_mappings == 0);
2958 1.215 uebayasi KASSERT(md->uro_mappings == 0);
2959 1.271 matt #ifndef ARM_MMU_EXTENDED
2960 1.251 matt if (arm_cache_prefer_mask != 0) {
2961 1.251 matt if (md->krw_mappings == 0)
2962 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
2963 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2964 1.251 matt }
2965 1.271 matt #endif /* ARM_MMU_EXTENDED */
2966 1.271 matt #endif /* PMAP_CACHE_VIPT */
2967 1.271 matt pmap_release_page_lock(md);
2968 1.88 thorpej
2969 1.271 matt #ifndef ARM_MMU_EXTENDED
2970 1.134 thorpej if (flush) {
2971 1.152 scw /*
2972 1.212 skrll * Note: We can't use pmap_tlb_flush{I,D}() here since that
2973 1.152 scw * would need a subsequent call to pmap_update() to ensure
2974 1.152 scw * curpm->pm_cstate.cs_all is reset. Our callers are not
2975 1.152 scw * required to do that (see pmap(9)), so we can't modify
2976 1.152 scw * the current pmap's state.
2977 1.152 scw */
2978 1.134 thorpej if (PV_BEEN_EXECD(flags))
2979 1.152 scw cpu_tlb_flushID();
2980 1.134 thorpej else
2981 1.152 scw cpu_tlb_flushD();
2982 1.134 thorpej }
2983 1.88 thorpej cpu_cpwait();
2984 1.271 matt #endif /* ARM_MMU_EXTENDED */
2985 1.88 thorpej }
2986 1.1 matt
2987 1.134 thorpej /*
2988 1.134 thorpej * pmap_t pmap_create(void)
2989 1.286 skrll *
2990 1.134 thorpej * Create a new pmap structure from scratch.
2991 1.17 chris */
2992 1.134 thorpej pmap_t
2993 1.134 thorpej pmap_create(void)
2994 1.17 chris {
2995 1.134 thorpej pmap_t pm;
2996 1.134 thorpej
2997 1.168 ad pm = pool_cache_get(&pmap_cache, PR_WAITOK);
2998 1.79 thorpej
2999 1.222 rmind mutex_init(&pm->pm_obj_lock, MUTEX_DEFAULT, IPL_NONE);
3000 1.222 rmind uvm_obj_init(&pm->pm_obj, NULL, false, 1);
3001 1.222 rmind uvm_obj_setlock(&pm->pm_obj, &pm->pm_obj_lock);
3002 1.222 rmind
3003 1.134 thorpej pm->pm_stats.wired_count = 0;
3004 1.134 thorpej pm->pm_stats.resident_count = 1;
3005 1.271 matt #ifdef ARM_MMU_EXTENDED
3006 1.271 matt #ifdef MULTIPROCESSOR
3007 1.271 matt kcpuset_create(&pm->pm_active, true);
3008 1.271 matt kcpuset_create(&pm->pm_onproc, true);
3009 1.271 matt #endif
3010 1.271 matt #else
3011 1.134 thorpej pm->pm_cstate.cs_all = 0;
3012 1.271 matt #endif
3013 1.134 thorpej pmap_alloc_l1(pm);
3014 1.79 thorpej
3015 1.17 chris /*
3016 1.134 thorpej * Note: The pool cache ensures that the pm_l2[] array is already
3017 1.134 thorpej * initialised to zero.
3018 1.17 chris */
3019 1.32 thorpej
3020 1.134 thorpej pmap_pinit(pm);
3021 1.134 thorpej
3022 1.134 thorpej return (pm);
3023 1.17 chris }
3024 1.134 thorpej
3025 1.220 macallan u_int
3026 1.220 macallan arm32_mmap_flags(paddr_t pa)
3027 1.220 macallan {
3028 1.220 macallan /*
3029 1.220 macallan * the upper 8 bits in pmap_enter()'s flags are reserved for MD stuff
3030 1.220 macallan * and we're using the upper bits in page numbers to pass flags around
3031 1.220 macallan * so we might as well use the same bits
3032 1.220 macallan */
3033 1.220 macallan return (u_int)pa & PMAP_MD_MASK;
3034 1.220 macallan }
3035 1.1 matt /*
3036 1.198 cegger * int pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot,
3037 1.198 cegger * u_int flags)
3038 1.286 skrll *
3039 1.134 thorpej * Insert the given physical page (p) at
3040 1.134 thorpej * the specified virtual address (v) in the
3041 1.134 thorpej * target physical map with the protection requested.
3042 1.1 matt *
3043 1.134 thorpej * NB: This is the only routine which MAY NOT lazy-evaluate
3044 1.134 thorpej * or lose information. That is, this routine must actually
3045 1.134 thorpej * insert this page into the given map NOW.
3046 1.1 matt */
3047 1.134 thorpej int
3048 1.198 cegger pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
3049 1.1 matt {
3050 1.134 thorpej struct l2_bucket *l2b;
3051 1.134 thorpej struct vm_page *pg, *opg;
3052 1.134 thorpej u_int nflags;
3053 1.134 thorpej u_int oflags;
3054 1.271 matt const bool kpm_p = (pm == pmap_kernel());
3055 1.257 matt #ifdef ARM_HAS_VBAR
3056 1.257 matt const bool vector_page_p = false;
3057 1.257 matt #else
3058 1.257 matt const bool vector_page_p = (va == vector_page);
3059 1.257 matt #endif
3060 1.71 thorpej
3061 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
3062 1.271 matt
3063 1.359 pgoyette UVMHIST_LOG(maphist, " (pm %#jx va %#jx pa %#jx prot %#jx",
3064 1.359 pgoyette (uintptr_t)pm, va, pa, prot);
3065 1.359 pgoyette UVMHIST_LOG(maphist, " flag %#jx", flags, 0, 0, 0);
3066 1.71 thorpej
3067 1.134 thorpej KDASSERT((flags & PMAP_WIRED) == 0 || (flags & VM_PROT_ALL) != 0);
3068 1.134 thorpej KDASSERT(((va | pa) & PGOFSET) == 0);
3069 1.79 thorpej
3070 1.71 thorpej /*
3071 1.134 thorpej * Get a pointer to the page. Later on in this function, we
3072 1.134 thorpej * test for a managed page by checking pg != NULL.
3073 1.71 thorpej */
3074 1.134 thorpej pg = pmap_initialized ? PHYS_TO_VM_PAGE(pa) : NULL;
3075 1.134 thorpej
3076 1.134 thorpej nflags = 0;
3077 1.134 thorpej if (prot & VM_PROT_WRITE)
3078 1.134 thorpej nflags |= PVF_WRITE;
3079 1.134 thorpej if (prot & VM_PROT_EXECUTE)
3080 1.134 thorpej nflags |= PVF_EXEC;
3081 1.134 thorpej if (flags & PMAP_WIRED)
3082 1.134 thorpej nflags |= PVF_WIRED;
3083 1.134 thorpej
3084 1.134 thorpej pmap_acquire_pmap_lock(pm);
3085 1.1 matt
3086 1.1 matt /*
3087 1.134 thorpej * Fetch the L2 bucket which maps this page, allocating one if
3088 1.134 thorpej * necessary for user pmaps.
3089 1.1 matt */
3090 1.271 matt if (kpm_p) {
3091 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
3092 1.271 matt } else {
3093 1.134 thorpej l2b = pmap_alloc_l2_bucket(pm, va);
3094 1.271 matt }
3095 1.134 thorpej if (l2b == NULL) {
3096 1.134 thorpej if (flags & PMAP_CANFAIL) {
3097 1.134 thorpej pmap_release_pmap_lock(pm);
3098 1.134 thorpej return (ENOMEM);
3099 1.134 thorpej }
3100 1.134 thorpej panic("pmap_enter: failed to allocate L2 bucket");
3101 1.134 thorpej }
3102 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(va)];
3103 1.262 matt const pt_entry_t opte = *ptep;
3104 1.262 matt pt_entry_t npte = pa;
3105 1.134 thorpej oflags = 0;
3106 1.88 thorpej
3107 1.134 thorpej if (opte) {
3108 1.134 thorpej /*
3109 1.134 thorpej * There is already a mapping at this address.
3110 1.134 thorpej * If the physical address is different, lookup the
3111 1.134 thorpej * vm_page.
3112 1.134 thorpej */
3113 1.328 skrll if (l2pte_pa(opte) != pa) {
3114 1.328 skrll KASSERT(!pmap_pv_tracked(pa));
3115 1.134 thorpej opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3116 1.328 skrll } else
3117 1.134 thorpej opg = pg;
3118 1.134 thorpej } else
3119 1.134 thorpej opg = NULL;
3120 1.88 thorpej
3121 1.328 skrll struct pmap_page *pp = pmap_pv_tracked(pa);
3122 1.328 skrll
3123 1.328 skrll if (pg || pp) {
3124 1.328 skrll KASSERT((pg != NULL) != (pp != NULL));
3125 1.328 skrll struct vm_page_md *md = (pg != NULL) ? VM_PAGE_TO_MD(pg) :
3126 1.328 skrll PMAP_PAGE_TO_MD(pp);
3127 1.215 uebayasi
3128 1.134 thorpej /*
3129 1.134 thorpej * This is to be a managed mapping.
3130 1.134 thorpej */
3131 1.271 matt pmap_acquire_page_lock(md);
3132 1.251 matt if ((flags & VM_PROT_ALL) || (md->pvh_attrs & PVF_REF)) {
3133 1.134 thorpej /*
3134 1.134 thorpej * - The access type indicates that we don't need
3135 1.134 thorpej * to do referenced emulation.
3136 1.134 thorpej * OR
3137 1.134 thorpej * - The physical page has already been referenced
3138 1.134 thorpej * so no need to re-do referenced emulation here.
3139 1.134 thorpej */
3140 1.214 jmcneill npte |= l2pte_set_readonly(L2_S_PROTO);
3141 1.88 thorpej
3142 1.134 thorpej nflags |= PVF_REF;
3143 1.88 thorpej
3144 1.134 thorpej if ((prot & VM_PROT_WRITE) != 0 &&
3145 1.134 thorpej ((flags & VM_PROT_WRITE) != 0 ||
3146 1.215 uebayasi (md->pvh_attrs & PVF_MOD) != 0)) {
3147 1.134 thorpej /*
3148 1.134 thorpej * This is a writable mapping, and the
3149 1.134 thorpej * page's mod state indicates it has
3150 1.134 thorpej * already been modified. Make it
3151 1.134 thorpej * writable from the outset.
3152 1.134 thorpej */
3153 1.214 jmcneill npte = l2pte_set_writable(npte);
3154 1.134 thorpej nflags |= PVF_MOD;
3155 1.134 thorpej }
3156 1.271 matt
3157 1.271 matt #ifdef ARM_MMU_EXTENDED
3158 1.286 skrll /*
3159 1.271 matt * If the page has been cleaned, then the pvh_attrs
3160 1.271 matt * will have PVF_EXEC set, so mark it execute so we
3161 1.271 matt * don't get an access fault when trying to execute
3162 1.271 matt * from it.
3163 1.271 matt */
3164 1.271 matt if (md->pvh_attrs & nflags & PVF_EXEC) {
3165 1.271 matt npte &= ~L2_XS_XN;
3166 1.271 matt }
3167 1.271 matt #endif
3168 1.134 thorpej } else {
3169 1.134 thorpej /*
3170 1.134 thorpej * Need to do page referenced emulation.
3171 1.134 thorpej */
3172 1.134 thorpej npte |= L2_TYPE_INV;
3173 1.134 thorpej }
3174 1.88 thorpej
3175 1.252 macallan if (flags & ARM32_MMAP_WRITECOMBINE) {
3176 1.252 macallan npte |= pte_l2_s_wc_mode;
3177 1.252 macallan } else
3178 1.252 macallan npte |= pte_l2_s_cache_mode;
3179 1.1 matt
3180 1.328 skrll if (pg != NULL && pg == opg) {
3181 1.134 thorpej /*
3182 1.134 thorpej * We're changing the attrs of an existing mapping.
3183 1.134 thorpej */
3184 1.215 uebayasi oflags = pmap_modify_pv(md, pa, pm, va,
3185 1.134 thorpej PVF_WRITE | PVF_EXEC | PVF_WIRED |
3186 1.134 thorpej PVF_MOD | PVF_REF, nflags);
3187 1.1 matt
3188 1.174 matt #ifdef PMAP_CACHE_VIVT
3189 1.134 thorpej /*
3190 1.134 thorpej * We may need to flush the cache if we're
3191 1.134 thorpej * doing rw-ro...
3192 1.134 thorpej */
3193 1.134 thorpej if (pm->pm_cstate.cs_cache_d &&
3194 1.134 thorpej (oflags & PVF_NC) == 0 &&
3195 1.214 jmcneill l2pte_writable_p(opte) &&
3196 1.134 thorpej (prot & VM_PROT_WRITE) == 0)
3197 1.134 thorpej cpu_dcache_wb_range(va, PAGE_SIZE);
3198 1.174 matt #endif
3199 1.134 thorpej } else {
3200 1.271 matt struct pv_entry *pv;
3201 1.134 thorpej /*
3202 1.134 thorpej * New mapping, or changing the backing page
3203 1.134 thorpej * of an existing mapping.
3204 1.134 thorpej */
3205 1.134 thorpej if (opg) {
3206 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3207 1.215 uebayasi paddr_t opa = VM_PAGE_TO_PHYS(opg);
3208 1.215 uebayasi
3209 1.134 thorpej /*
3210 1.134 thorpej * Replacing an existing mapping with a new one.
3211 1.134 thorpej * It is part of our managed memory so we
3212 1.134 thorpej * must remove it from the PV list
3213 1.134 thorpej */
3214 1.215 uebayasi pv = pmap_remove_pv(omd, opa, pm, va);
3215 1.215 uebayasi pmap_vac_me_harder(omd, opa, pm, 0);
3216 1.205 uebayasi oflags = pv->pv_flags;
3217 1.1 matt
3218 1.174 matt #ifdef PMAP_CACHE_VIVT
3219 1.134 thorpej /*
3220 1.134 thorpej * If the old mapping was valid (ref/mod
3221 1.134 thorpej * emulation creates 'invalid' mappings
3222 1.134 thorpej * initially) then make sure to frob
3223 1.134 thorpej * the cache.
3224 1.134 thorpej */
3225 1.266 matt if (!(oflags & PVF_NC) && l2pte_valid_p(opte)) {
3226 1.259 matt pmap_cache_wbinv_page(pm, va, true,
3227 1.259 matt oflags);
3228 1.134 thorpej }
3229 1.174 matt #endif
3230 1.277 matt } else {
3231 1.277 matt pmap_release_page_lock(md);
3232 1.277 matt pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
3233 1.277 matt if (pv == NULL) {
3234 1.277 matt pmap_release_pmap_lock(pm);
3235 1.277 matt if ((flags & PMAP_CANFAIL) == 0)
3236 1.277 matt panic("pmap_enter: "
3237 1.277 matt "no pv entries");
3238 1.277 matt
3239 1.291 skrll pmap_free_l2_bucket(pm, l2b, 0);
3240 1.277 matt UVMHIST_LOG(maphist, " <-- done (ENOMEM)",
3241 1.277 matt 0, 0, 0, 0);
3242 1.277 matt return (ENOMEM);
3243 1.277 matt }
3244 1.277 matt pmap_acquire_page_lock(md);
3245 1.134 thorpej }
3246 1.25 rearnsha
3247 1.215 uebayasi pmap_enter_pv(md, pa, pv, pm, va, nflags);
3248 1.25 rearnsha }
3249 1.271 matt pmap_release_page_lock(md);
3250 1.134 thorpej } else {
3251 1.134 thorpej /*
3252 1.134 thorpej * We're mapping an unmanaged page.
3253 1.134 thorpej * These are always readable, and possibly writable, from
3254 1.134 thorpej * the get go as we don't need to track ref/mod status.
3255 1.134 thorpej */
3256 1.214 jmcneill npte |= l2pte_set_readonly(L2_S_PROTO);
3257 1.134 thorpej if (prot & VM_PROT_WRITE)
3258 1.214 jmcneill npte = l2pte_set_writable(npte);
3259 1.25 rearnsha
3260 1.134 thorpej /*
3261 1.134 thorpej * Make sure the vector table is mapped cacheable
3262 1.134 thorpej */
3263 1.271 matt if ((vector_page_p && !kpm_p)
3264 1.257 matt || (flags & ARM32_MMAP_CACHEABLE)) {
3265 1.134 thorpej npte |= pte_l2_s_cache_mode;
3266 1.271 matt #ifdef ARM_MMU_EXTENDED
3267 1.271 matt npte &= ~L2_XS_XN; /* and executable */
3268 1.271 matt #endif
3269 1.220 macallan } else if (flags & ARM32_MMAP_WRITECOMBINE) {
3270 1.220 macallan npte |= pte_l2_s_wc_mode;
3271 1.220 macallan }
3272 1.134 thorpej if (opg) {
3273 1.134 thorpej /*
3274 1.134 thorpej * Looks like there's an existing 'managed' mapping
3275 1.134 thorpej * at this address.
3276 1.25 rearnsha */
3277 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3278 1.215 uebayasi paddr_t opa = VM_PAGE_TO_PHYS(opg);
3279 1.215 uebayasi
3280 1.271 matt pmap_acquire_page_lock(omd);
3281 1.271 matt struct pv_entry *pv = pmap_remove_pv(omd, opa, pm, va);
3282 1.215 uebayasi pmap_vac_me_harder(omd, opa, pm, 0);
3283 1.205 uebayasi oflags = pv->pv_flags;
3284 1.271 matt pmap_release_page_lock(omd);
3285 1.134 thorpej
3286 1.174 matt #ifdef PMAP_CACHE_VIVT
3287 1.266 matt if (!(oflags & PVF_NC) && l2pte_valid_p(opte)) {
3288 1.259 matt pmap_cache_wbinv_page(pm, va, true, oflags);
3289 1.134 thorpej }
3290 1.174 matt #endif
3291 1.205 uebayasi pool_put(&pmap_pv_pool, pv);
3292 1.25 rearnsha }
3293 1.25 rearnsha }
3294 1.25 rearnsha
3295 1.134 thorpej /*
3296 1.134 thorpej * Make sure userland mappings get the right permissions
3297 1.134 thorpej */
3298 1.271 matt if (!vector_page_p && !kpm_p) {
3299 1.134 thorpej npte |= L2_S_PROT_U;
3300 1.271 matt #ifdef ARM_MMU_EXTENDED
3301 1.271 matt npte |= L2_XS_nG; /* user pages are not global */
3302 1.271 matt #endif
3303 1.257 matt }
3304 1.25 rearnsha
3305 1.134 thorpej /*
3306 1.134 thorpej * Keep the stats up to date
3307 1.134 thorpej */
3308 1.134 thorpej if (opte == 0) {
3309 1.271 matt l2b->l2b_occupancy += PAGE_SIZE / L2_S_SIZE;
3310 1.134 thorpej pm->pm_stats.resident_count++;
3311 1.286 skrll }
3312 1.1 matt
3313 1.359 pgoyette UVMHIST_LOG(maphist, " opte %#jx npte %#jx", opte, npte, 0, 0);
3314 1.1 matt
3315 1.274 matt #if defined(ARM_MMU_EXTENDED)
3316 1.274 matt /*
3317 1.274 matt * If exec protection was requested but the page hasn't been synced,
3318 1.274 matt * sync it now and allow execution from it.
3319 1.274 matt */
3320 1.274 matt if ((nflags & PVF_EXEC) && (npte & L2_XS_XN)) {
3321 1.274 matt struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3322 1.274 matt npte &= ~L2_XS_XN;
3323 1.274 matt pmap_syncicache_page(md, pa);
3324 1.274 matt PMAPCOUNT(exec_synced_map);
3325 1.274 matt }
3326 1.274 matt #endif
3327 1.1 matt /*
3328 1.134 thorpej * If this is just a wiring change, the two PTEs will be
3329 1.134 thorpej * identical, so there's no need to update the page table.
3330 1.1 matt */
3331 1.134 thorpej if (npte != opte) {
3332 1.307 skrll l2pte_reset(ptep);
3333 1.307 skrll PTE_SYNC(ptep);
3334 1.310 skrll if (l2pte_valid_p(opte)) {
3335 1.310 skrll pmap_tlb_flush_SE(pm, va, oflags);
3336 1.310 skrll }
3337 1.307 skrll l2pte_set(ptep, npte, 0);
3338 1.237 matt PTE_SYNC(ptep);
3339 1.271 matt #ifndef ARM_MMU_EXTENDED
3340 1.271 matt bool is_cached = pmap_is_cached(pm);
3341 1.134 thorpej if (is_cached) {
3342 1.134 thorpej /*
3343 1.134 thorpej * We only need to frob the cache/tlb if this pmap
3344 1.134 thorpej * is current
3345 1.134 thorpej */
3346 1.266 matt if (!vector_page_p && l2pte_valid_p(npte)) {
3347 1.25 rearnsha /*
3348 1.134 thorpej * This mapping is likely to be accessed as
3349 1.134 thorpej * soon as we return to userland. Fix up the
3350 1.134 thorpej * L1 entry to avoid taking another
3351 1.134 thorpej * page/domain fault.
3352 1.25 rearnsha */
3353 1.271 matt pd_entry_t *pdep = pmap_l1_kva(pm)
3354 1.271 matt + l1pte_index(va);
3355 1.271 matt pd_entry_t pde = L1_C_PROTO | l2b->l2b_pa
3356 1.271 matt | L1_C_DOM(pmap_domain(pm));
3357 1.271 matt if (*pdep != pde) {
3358 1.271 matt l1pte_setone(pdep, pde);
3359 1.322 skrll PDE_SYNC(pdep);
3360 1.12 chris }
3361 1.1 matt }
3362 1.1 matt }
3363 1.303 skrll #endif /* !ARM_MMU_EXTENDED */
3364 1.134 thorpej
3365 1.271 matt #ifndef ARM_MMU_EXTENDED
3366 1.359 pgoyette UVMHIST_LOG(maphist, " is_cached %jd cs 0x%08jx",
3367 1.271 matt is_cached, pm->pm_cstate.cs_all, 0, 0);
3368 1.134 thorpej
3369 1.134 thorpej if (pg != NULL) {
3370 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3371 1.215 uebayasi
3372 1.271 matt pmap_acquire_page_lock(md);
3373 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, va);
3374 1.271 matt pmap_release_page_lock(md);
3375 1.1 matt }
3376 1.274 matt #endif
3377 1.1 matt }
3378 1.185 matt #if defined(PMAP_CACHE_VIPT) && defined(DIAGNOSTIC)
3379 1.188 matt if (pg) {
3380 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3381 1.215 uebayasi
3382 1.271 matt pmap_acquire_page_lock(md);
3383 1.271 matt #ifndef ARM_MMU_EXTENDED
3384 1.271 matt KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
3385 1.227 matt #endif
3386 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
3387 1.271 matt pmap_release_page_lock(md);
3388 1.188 matt }
3389 1.183 matt #endif
3390 1.134 thorpej
3391 1.134 thorpej pmap_release_pmap_lock(pm);
3392 1.134 thorpej
3393 1.134 thorpej return (0);
3394 1.1 matt }
3395 1.1 matt
3396 1.1 matt /*
3397 1.1 matt * pmap_remove()
3398 1.1 matt *
3399 1.1 matt * pmap_remove is responsible for nuking a number of mappings for a range
3400 1.1 matt * of virtual address space in the current pmap. To do this efficiently
3401 1.1 matt * is interesting, because in a number of cases a wide virtual address
3402 1.1 matt * range may be supplied that contains few actual mappings. So, the
3403 1.1 matt * optimisations are:
3404 1.134 thorpej * 1. Skip over hunks of address space for which no L1 or L2 entry exists.
3405 1.1 matt * 2. Build up a list of pages we've hit, up to a maximum, so we can
3406 1.1 matt * maybe do just a partial cache clean. This path of execution is
3407 1.1 matt * complicated by the fact that the cache must be flushed _before_
3408 1.1 matt * the PTE is nuked, being a VAC :-)
3409 1.134 thorpej * 3. If we're called after UVM calls pmap_remove_all(), we can defer
3410 1.134 thorpej * all invalidations until pmap_update(), since pmap_remove_all() has
3411 1.134 thorpej * already flushed the cache.
3412 1.134 thorpej * 4. Maybe later fast-case a single page, but I don't think this is
3413 1.1 matt * going to make _that_ much difference overall.
3414 1.1 matt */
3415 1.1 matt
3416 1.134 thorpej #define PMAP_REMOVE_CLEAN_LIST_SIZE 3
3417 1.1 matt
3418 1.1 matt void
3419 1.200 rmind pmap_remove(pmap_t pm, vaddr_t sva, vaddr_t eva)
3420 1.1 matt {
3421 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
3422 1.359 pgoyette UVMHIST_LOG(maphist, " (pm=%#jx, sva=%#jx, eva=%#jx)",
3423 1.359 pgoyette (uintptr_t)pm, sva, eva, 0);
3424 1.1 matt
3425 1.17 chris /*
3426 1.134 thorpej * we lock in the pmap => pv_head direction
3427 1.17 chris */
3428 1.134 thorpej pmap_acquire_pmap_lock(pm);
3429 1.134 thorpej
3430 1.348 skrll #ifndef ARM_MMU_EXTENDED
3431 1.348 skrll u_int cleanlist_idx, total, cnt;
3432 1.348 skrll struct {
3433 1.348 skrll vaddr_t va;
3434 1.348 skrll pt_entry_t *ptep;
3435 1.348 skrll } cleanlist[PMAP_REMOVE_CLEAN_LIST_SIZE];
3436 1.348 skrll
3437 1.134 thorpej if (pm->pm_remove_all || !pmap_is_cached(pm)) {
3438 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3439 1.134 thorpej if (pm->pm_cstate.cs_tlb == 0)
3440 1.160 thorpej pm->pm_remove_all = true;
3441 1.134 thorpej } else
3442 1.134 thorpej cleanlist_idx = 0;
3443 1.134 thorpej total = 0;
3444 1.348 skrll #endif
3445 1.134 thorpej
3446 1.1 matt while (sva < eva) {
3447 1.134 thorpej /*
3448 1.134 thorpej * Do one L2 bucket's worth at a time.
3449 1.134 thorpej */
3450 1.348 skrll vaddr_t next_bucket = L2_NEXT_BUCKET_VA(sva);
3451 1.134 thorpej if (next_bucket > eva)
3452 1.134 thorpej next_bucket = eva;
3453 1.134 thorpej
3454 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pm, sva);
3455 1.134 thorpej if (l2b == NULL) {
3456 1.134 thorpej sva = next_bucket;
3457 1.134 thorpej continue;
3458 1.134 thorpej }
3459 1.134 thorpej
3460 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(sva)];
3461 1.348 skrll u_int mappings = 0;
3462 1.134 thorpej
3463 1.348 skrll for (;sva < next_bucket;
3464 1.262 matt sva += PAGE_SIZE, ptep += PAGE_SIZE / L2_S_SIZE) {
3465 1.262 matt pt_entry_t opte = *ptep;
3466 1.134 thorpej
3467 1.262 matt if (opte == 0) {
3468 1.156 scw /* Nothing here, move along */
3469 1.1 matt continue;
3470 1.1 matt }
3471 1.1 matt
3472 1.259 matt u_int flags = PVF_REF;
3473 1.262 matt paddr_t pa = l2pte_pa(opte);
3474 1.262 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
3475 1.1 matt
3476 1.1 matt /*
3477 1.134 thorpej * Update flags. In a number of circumstances,
3478 1.134 thorpej * we could cluster a lot of these and do a
3479 1.134 thorpej * number of sequential pages in one go.
3480 1.1 matt */
3481 1.262 matt if (pg != NULL) {
3482 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3483 1.205 uebayasi struct pv_entry *pv;
3484 1.215 uebayasi
3485 1.271 matt pmap_acquire_page_lock(md);
3486 1.215 uebayasi pv = pmap_remove_pv(md, pa, pm, sva);
3487 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, 0);
3488 1.271 matt pmap_release_page_lock(md);
3489 1.205 uebayasi if (pv != NULL) {
3490 1.261 matt if (pm->pm_remove_all == false) {
3491 1.261 matt flags = pv->pv_flags;
3492 1.261 matt }
3493 1.205 uebayasi pool_put(&pmap_pv_pool, pv);
3494 1.134 thorpej }
3495 1.134 thorpej }
3496 1.271 matt mappings += PAGE_SIZE / L2_S_SIZE;
3497 1.156 scw
3498 1.266 matt if (!l2pte_valid_p(opte)) {
3499 1.156 scw /*
3500 1.156 scw * Ref/Mod emulation is still active for this
3501 1.156 scw * mapping, therefore it is has not yet been
3502 1.156 scw * accessed. No need to frob the cache/tlb.
3503 1.156 scw */
3504 1.262 matt l2pte_reset(ptep);
3505 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
3506 1.134 thorpej continue;
3507 1.134 thorpej }
3508 1.1 matt
3509 1.271 matt #ifdef ARM_MMU_EXTENDED
3510 1.348 skrll l2pte_reset(ptep);
3511 1.348 skrll PTE_SYNC(ptep);
3512 1.348 skrll if (__predict_false(pm->pm_remove_all == false)) {
3513 1.348 skrll pmap_tlb_flush_SE(pm, sva, flags);
3514 1.271 matt }
3515 1.348 skrll #else
3516 1.1 matt if (cleanlist_idx < PMAP_REMOVE_CLEAN_LIST_SIZE) {
3517 1.1 matt /* Add to the clean list. */
3518 1.174 matt cleanlist[cleanlist_idx].ptep = ptep;
3519 1.134 thorpej cleanlist[cleanlist_idx].va =
3520 1.259 matt sva | (flags & PVF_EXEC);
3521 1.1 matt cleanlist_idx++;
3522 1.271 matt } else if (cleanlist_idx == PMAP_REMOVE_CLEAN_LIST_SIZE) {
3523 1.1 matt /* Nuke everything if needed. */
3524 1.174 matt #ifdef PMAP_CACHE_VIVT
3525 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
3526 1.174 matt #endif
3527 1.1 matt /*
3528 1.1 matt * Roll back the previous PTE list,
3529 1.1 matt * and zero out the current PTE.
3530 1.1 matt */
3531 1.113 thorpej for (cnt = 0;
3532 1.134 thorpej cnt < PMAP_REMOVE_CLEAN_LIST_SIZE; cnt++) {
3533 1.262 matt l2pte_reset(cleanlist[cnt].ptep);
3534 1.181 scw PTE_SYNC(cleanlist[cnt].ptep);
3535 1.1 matt }
3536 1.262 matt l2pte_reset(ptep);
3537 1.134 thorpej PTE_SYNC(ptep);
3538 1.1 matt cleanlist_idx++;
3539 1.160 thorpej pm->pm_remove_all = true;
3540 1.1 matt } else {
3541 1.262 matt l2pte_reset(ptep);
3542 1.134 thorpej PTE_SYNC(ptep);
3543 1.160 thorpej if (pm->pm_remove_all == false) {
3544 1.259 matt pmap_tlb_flush_SE(pm, sva, flags);
3545 1.134 thorpej }
3546 1.134 thorpej }
3547 1.348 skrll #endif
3548 1.134 thorpej }
3549 1.134 thorpej
3550 1.348 skrll #ifndef ARM_MMU_EXTENDED
3551 1.134 thorpej /*
3552 1.134 thorpej * Deal with any left overs
3553 1.134 thorpej */
3554 1.134 thorpej if (cleanlist_idx <= PMAP_REMOVE_CLEAN_LIST_SIZE) {
3555 1.134 thorpej total += cleanlist_idx;
3556 1.134 thorpej for (cnt = 0; cnt < cleanlist_idx; cnt++) {
3557 1.307 skrll l2pte_reset(cleanlist[cnt].ptep);
3558 1.307 skrll PTE_SYNC_CURRENT(pm, cleanlist[cnt].ptep);
3559 1.259 matt vaddr_t va = cleanlist[cnt].va;
3560 1.134 thorpej if (pm->pm_cstate.cs_all != 0) {
3561 1.259 matt vaddr_t clva = va & ~PAGE_MASK;
3562 1.259 matt u_int flags = va & PVF_EXEC;
3563 1.174 matt #ifdef PMAP_CACHE_VIVT
3564 1.259 matt pmap_cache_wbinv_page(pm, clva, true,
3565 1.259 matt PVF_REF | PVF_WRITE | flags);
3566 1.174 matt #endif
3567 1.259 matt pmap_tlb_flush_SE(pm, clva,
3568 1.259 matt PVF_REF | flags);
3569 1.134 thorpej }
3570 1.1 matt }
3571 1.1 matt
3572 1.1 matt /*
3573 1.134 thorpej * If it looks like we're removing a whole bunch
3574 1.134 thorpej * of mappings, it's faster to just write-back
3575 1.134 thorpej * the whole cache now and defer TLB flushes until
3576 1.134 thorpej * pmap_update() is called.
3577 1.1 matt */
3578 1.134 thorpej if (total <= PMAP_REMOVE_CLEAN_LIST_SIZE)
3579 1.134 thorpej cleanlist_idx = 0;
3580 1.134 thorpej else {
3581 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3582 1.174 matt #ifdef PMAP_CACHE_VIVT
3583 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
3584 1.174 matt #endif
3585 1.160 thorpej pm->pm_remove_all = true;
3586 1.134 thorpej }
3587 1.134 thorpej }
3588 1.348 skrll #endif /* ARM_MMU_EXTENDED */
3589 1.290 skrll
3590 1.290 skrll pmap_free_l2_bucket(pm, l2b, mappings);
3591 1.288 matt pm->pm_stats.resident_count -= mappings / (PAGE_SIZE/L2_S_SIZE);
3592 1.134 thorpej }
3593 1.134 thorpej
3594 1.134 thorpej pmap_release_pmap_lock(pm);
3595 1.134 thorpej }
3596 1.134 thorpej
3597 1.358 flxd #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3598 1.182 matt static struct pv_entry *
3599 1.182 matt pmap_kremove_pg(struct vm_page *pg, vaddr_t va)
3600 1.182 matt {
3601 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3602 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3603 1.182 matt struct pv_entry *pv;
3604 1.182 matt
3605 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & (PVF_COLORED|PVF_NC));
3606 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_KMPAGE) == 0);
3607 1.271 matt KASSERT(pmap_page_locked_p(md));
3608 1.182 matt
3609 1.215 uebayasi pv = pmap_remove_pv(md, pa, pmap_kernel(), va);
3610 1.271 matt KASSERTMSG(pv, "pg %p (pa #%lx) va %#lx", pg, pa, va);
3611 1.268 matt KASSERT(PV_IS_KENTRY_P(pv->pv_flags));
3612 1.182 matt
3613 1.182 matt /*
3614 1.182 matt * If we are removing a writeable mapping to a cached exec page,
3615 1.182 matt * if it's the last mapping then clear it execness other sync
3616 1.182 matt * the page to the icache.
3617 1.182 matt */
3618 1.215 uebayasi if ((md->pvh_attrs & (PVF_NC|PVF_EXEC)) == PVF_EXEC
3619 1.182 matt && (pv->pv_flags & PVF_WRITE) != 0) {
3620 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
3621 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
3622 1.182 matt PMAPCOUNT(exec_discarded_kremove);
3623 1.182 matt } else {
3624 1.215 uebayasi pmap_syncicache_page(md, pa);
3625 1.182 matt PMAPCOUNT(exec_synced_kremove);
3626 1.182 matt }
3627 1.182 matt }
3628 1.215 uebayasi pmap_vac_me_harder(md, pa, pmap_kernel(), 0);
3629 1.182 matt
3630 1.182 matt return pv;
3631 1.182 matt }
3632 1.358 flxd #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
3633 1.182 matt
3634 1.134 thorpej /*
3635 1.134 thorpej * pmap_kenter_pa: enter an unmanaged, wired kernel mapping
3636 1.134 thorpej *
3637 1.134 thorpej * We assume there is already sufficient KVM space available
3638 1.134 thorpej * to do this, as we can't allocate L2 descriptor tables/metadata
3639 1.134 thorpej * from here.
3640 1.134 thorpej */
3641 1.134 thorpej void
3642 1.201 cegger pmap_kenter_pa(vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
3643 1.134 thorpej {
3644 1.358 flxd #ifdef PMAP_CACHE_VIVT
3645 1.358 flxd struct vm_page *pg = (flags & PMAP_KMPAGE) ? PHYS_TO_VM_PAGE(pa) : NULL;
3646 1.358 flxd #endif
3647 1.358 flxd #ifdef PMAP_CACHE_VIPT
3648 1.174 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
3649 1.174 matt struct vm_page *opg;
3650 1.271 matt #ifndef ARM_MMU_EXTENDED
3651 1.182 matt struct pv_entry *pv = NULL;
3652 1.174 matt #endif
3653 1.358 flxd #endif
3654 1.277 matt struct vm_page_md *md = pg != NULL ? VM_PAGE_TO_MD(pg) : NULL;
3655 1.174 matt
3656 1.271 matt UVMHIST_FUNC(__func__);
3657 1.271 matt
3658 1.271 matt if (pmap_initialized) {
3659 1.271 matt UVMHIST_CALLED(maphist);
3660 1.359 pgoyette UVMHIST_LOG(maphist, " (va=%#jx, pa=%#jx, prot=%#jx, flags=%#jx",
3661 1.271 matt va, pa, prot, flags);
3662 1.271 matt }
3663 1.134 thorpej
3664 1.271 matt pmap_t kpm = pmap_kernel();
3665 1.320 matt pmap_acquire_pmap_lock(kpm);
3666 1.271 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(kpm, va);
3667 1.271 matt const size_t l1slot __diagused = l1pte_index(va);
3668 1.271 matt KASSERTMSG(l2b != NULL,
3669 1.271 matt "va %#lx pa %#lx prot %d maxkvaddr %#lx: l2 %p l2b %p kva %p",
3670 1.271 matt va, pa, prot, pmap_curmaxkvaddr, kpm->pm_l2[L2_IDX(l1slot)],
3671 1.271 matt kpm->pm_l2[L2_IDX(l1slot)]
3672 1.271 matt ? &kpm->pm_l2[L2_IDX(l1slot)]->l2_bucket[L2_BUCKET(l1slot)]
3673 1.271 matt : NULL,
3674 1.271 matt kpm->pm_l2[L2_IDX(l1slot)]
3675 1.271 matt ? kpm->pm_l2[L2_IDX(l1slot)]->l2_bucket[L2_BUCKET(l1slot)].l2b_kva
3676 1.286 skrll : NULL);
3677 1.271 matt KASSERT(l2b->l2b_kva != NULL);
3678 1.134 thorpej
3679 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
3680 1.262 matt const pt_entry_t opte = *ptep;
3681 1.134 thorpej
3682 1.174 matt if (opte == 0) {
3683 1.174 matt PMAPCOUNT(kenter_mappings);
3684 1.271 matt l2b->l2b_occupancy += PAGE_SIZE / L2_S_SIZE;
3685 1.174 matt } else {
3686 1.174 matt PMAPCOUNT(kenter_remappings);
3687 1.358 flxd #ifdef PMAP_CACHE_VIPT
3688 1.174 matt opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3689 1.358 flxd #if !defined(ARM_MMU_EXTENDED) || defined(DIAGNOSTIC)
3690 1.280 matt struct vm_page_md *omd __diagused = VM_PAGE_TO_MD(opg);
3691 1.228 he #endif
3692 1.358 flxd if (opg && arm_cache_prefer_mask != 0) {
3693 1.174 matt KASSERT(opg != pg);
3694 1.215 uebayasi KASSERT((omd->pvh_attrs & PVF_KMPAGE) == 0);
3695 1.213 cegger KASSERT((flags & PMAP_KMPAGE) == 0);
3696 1.271 matt #ifndef ARM_MMU_EXTENDED
3697 1.277 matt pmap_acquire_page_lock(omd);
3698 1.182 matt pv = pmap_kremove_pg(opg, va);
3699 1.277 matt pmap_release_page_lock(omd);
3700 1.271 matt #endif
3701 1.174 matt }
3702 1.358 flxd #endif
3703 1.266 matt if (l2pte_valid_p(opte)) {
3704 1.307 skrll l2pte_reset(ptep);
3705 1.307 skrll PTE_SYNC(ptep);
3706 1.174 matt #ifdef PMAP_CACHE_VIVT
3707 1.174 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
3708 1.174 matt #endif
3709 1.174 matt cpu_tlb_flushD_SE(va);
3710 1.174 matt cpu_cpwait();
3711 1.174 matt }
3712 1.174 matt }
3713 1.320 matt pmap_release_pmap_lock(kpm);
3714 1.364 skrll pt_entry_t npte = L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot);
3715 1.134 thorpej
3716 1.364 skrll if (flags & PMAP_PTE) {
3717 1.364 skrll KASSERT((flags & PMAP_CACHE_MASK) == 0);
3718 1.364 skrll if (!(flags & PMAP_NOCACHE))
3719 1.364 skrll npte |= pte_l2_s_cache_mode_pt;
3720 1.364 skrll } else {
3721 1.364 skrll switch (flags & PMAP_CACHE_MASK) {
3722 1.364 skrll case PMAP_NOCACHE:
3723 1.364 skrll break;
3724 1.364 skrll case PMAP_WRITE_COMBINE:
3725 1.364 skrll npte |= pte_l2_s_wc_mode;
3726 1.364 skrll break;
3727 1.364 skrll default:
3728 1.364 skrll npte |= pte_l2_s_cache_mode;
3729 1.364 skrll break;
3730 1.364 skrll }
3731 1.364 skrll }
3732 1.271 matt #ifdef ARM_MMU_EXTENDED
3733 1.271 matt if (prot & VM_PROT_EXECUTE)
3734 1.271 matt npte &= ~L2_XS_XN;
3735 1.271 matt #endif
3736 1.307 skrll l2pte_set(ptep, npte, 0);
3737 1.134 thorpej PTE_SYNC(ptep);
3738 1.174 matt
3739 1.174 matt if (pg) {
3740 1.213 cegger if (flags & PMAP_KMPAGE) {
3741 1.215 uebayasi KASSERT(md->urw_mappings == 0);
3742 1.215 uebayasi KASSERT(md->uro_mappings == 0);
3743 1.215 uebayasi KASSERT(md->krw_mappings == 0);
3744 1.215 uebayasi KASSERT(md->kro_mappings == 0);
3745 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3746 1.186 matt KASSERT(pv == NULL);
3747 1.207 uebayasi KASSERT(arm_cache_prefer_mask == 0 || (va & PVF_COLORED) == 0);
3748 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_NC) == 0);
3749 1.182 matt /* if there is a color conflict, evict from cache. */
3750 1.215 uebayasi if (pmap_is_page_colored_p(md)
3751 1.215 uebayasi && ((va ^ md->pvh_attrs) & arm_cache_prefer_mask)) {
3752 1.183 matt PMAPCOUNT(vac_color_change);
3753 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
3754 1.215 uebayasi } else if (md->pvh_attrs & PVF_MULTCLR) {
3755 1.195 matt /*
3756 1.195 matt * If this page has multiple colors, expunge
3757 1.195 matt * them.
3758 1.195 matt */
3759 1.195 matt PMAPCOUNT(vac_flush_lots2);
3760 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_SECONDARY);
3761 1.183 matt }
3762 1.278 matt /*
3763 1.278 matt * Since this is a KMPAGE, there can be no contention
3764 1.278 matt * for this page so don't lock it.
3765 1.278 matt */
3766 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
3767 1.271 matt md->pvh_attrs |= PVF_KMPAGE | PVF_COLORED | PVF_DIRTY
3768 1.183 matt | (va & arm_cache_prefer_mask);
3769 1.271 matt #else /* !PMAP_CACHE_VIPT || ARM_MMU_EXTENDED */
3770 1.215 uebayasi md->pvh_attrs |= PVF_KMPAGE;
3771 1.186 matt #endif
3772 1.278 matt atomic_inc_32(&pmap_kmpages);
3773 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3774 1.358 flxd } else if (arm_cache_prefer_mask != 0) {
3775 1.182 matt if (pv == NULL) {
3776 1.182 matt pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
3777 1.182 matt KASSERT(pv != NULL);
3778 1.182 matt }
3779 1.271 matt pmap_acquire_page_lock(md);
3780 1.215 uebayasi pmap_enter_pv(md, pa, pv, pmap_kernel(), va,
3781 1.182 matt PVF_WIRED | PVF_KENTRY
3782 1.183 matt | (prot & VM_PROT_WRITE ? PVF_WRITE : 0));
3783 1.183 matt if ((prot & VM_PROT_WRITE)
3784 1.215 uebayasi && !(md->pvh_attrs & PVF_NC))
3785 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
3786 1.215 uebayasi KASSERT((prot & VM_PROT_WRITE) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
3787 1.215 uebayasi pmap_vac_me_harder(md, pa, pmap_kernel(), va);
3788 1.271 matt pmap_release_page_lock(md);
3789 1.186 matt #endif
3790 1.179 matt }
3791 1.358 flxd #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3792 1.182 matt } else {
3793 1.182 matt if (pv != NULL)
3794 1.182 matt pool_put(&pmap_pv_pool, pv);
3795 1.186 matt #endif
3796 1.174 matt }
3797 1.271 matt if (pmap_initialized) {
3798 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (ptep %#jx: %#jx -> %#jx)",
3799 1.359 pgoyette (uintptr_t)ptep, opte, npte, 0);
3800 1.271 matt }
3801 1.277 matt
3802 1.134 thorpej }
3803 1.134 thorpej
3804 1.134 thorpej void
3805 1.134 thorpej pmap_kremove(vaddr_t va, vsize_t len)
3806 1.134 thorpej {
3807 1.271 matt #ifdef UVMHIST
3808 1.271 matt u_int total_mappings = 0;
3809 1.271 matt #endif
3810 1.174 matt
3811 1.174 matt PMAPCOUNT(kenter_unmappings);
3812 1.134 thorpej
3813 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
3814 1.134 thorpej
3815 1.359 pgoyette UVMHIST_LOG(maphist, " (va=%#jx, len=%#jx)", va, len, 0, 0);
3816 1.271 matt
3817 1.271 matt const vaddr_t eva = va + len;
3818 1.134 thorpej
3819 1.320 matt pmap_acquire_pmap_lock(pmap_kernel());
3820 1.320 matt
3821 1.134 thorpej while (va < eva) {
3822 1.271 matt vaddr_t next_bucket = L2_NEXT_BUCKET_VA(va);
3823 1.134 thorpej if (next_bucket > eva)
3824 1.134 thorpej next_bucket = eva;
3825 1.134 thorpej
3826 1.307 skrll pmap_t kpm = pmap_kernel();
3827 1.307 skrll struct l2_bucket * const l2b = pmap_get_l2_bucket(kpm, va);
3828 1.134 thorpej KDASSERT(l2b != NULL);
3829 1.134 thorpej
3830 1.262 matt pt_entry_t * const sptep = &l2b->l2b_kva[l2pte_index(va)];
3831 1.262 matt pt_entry_t *ptep = sptep;
3832 1.271 matt u_int mappings = 0;
3833 1.134 thorpej
3834 1.134 thorpej while (va < next_bucket) {
3835 1.262 matt const pt_entry_t opte = *ptep;
3836 1.262 matt struct vm_page *opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3837 1.262 matt if (opg != NULL) {
3838 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3839 1.215 uebayasi
3840 1.215 uebayasi if (omd->pvh_attrs & PVF_KMPAGE) {
3841 1.215 uebayasi KASSERT(omd->urw_mappings == 0);
3842 1.215 uebayasi KASSERT(omd->uro_mappings == 0);
3843 1.215 uebayasi KASSERT(omd->krw_mappings == 0);
3844 1.215 uebayasi KASSERT(omd->kro_mappings == 0);
3845 1.215 uebayasi omd->pvh_attrs &= ~PVF_KMPAGE;
3846 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3847 1.251 matt if (arm_cache_prefer_mask != 0) {
3848 1.251 matt omd->pvh_attrs &= ~PVF_WRITE;
3849 1.251 matt }
3850 1.186 matt #endif
3851 1.278 matt atomic_dec_32(&pmap_kmpages);
3852 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3853 1.358 flxd } else if (arm_cache_prefer_mask != 0) {
3854 1.278 matt pmap_acquire_page_lock(omd);
3855 1.182 matt pool_put(&pmap_pv_pool,
3856 1.182 matt pmap_kremove_pg(opg, va));
3857 1.278 matt pmap_release_page_lock(omd);
3858 1.186 matt #endif
3859 1.179 matt }
3860 1.174 matt }
3861 1.266 matt if (l2pte_valid_p(opte)) {
3862 1.307 skrll l2pte_reset(ptep);
3863 1.307 skrll PTE_SYNC(ptep);
3864 1.174 matt #ifdef PMAP_CACHE_VIVT
3865 1.134 thorpej cpu_dcache_wbinv_range(va, PAGE_SIZE);
3866 1.174 matt #endif
3867 1.134 thorpej cpu_tlb_flushD_SE(va);
3868 1.307 skrll
3869 1.271 matt mappings += PAGE_SIZE / L2_S_SIZE;
3870 1.134 thorpej }
3871 1.134 thorpej va += PAGE_SIZE;
3872 1.262 matt ptep += PAGE_SIZE / L2_S_SIZE;
3873 1.134 thorpej }
3874 1.287 matt KDASSERTMSG(mappings <= l2b->l2b_occupancy, "%u %u",
3875 1.287 matt mappings, l2b->l2b_occupancy);
3876 1.134 thorpej l2b->l2b_occupancy -= mappings;
3877 1.307 skrll //PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
3878 1.271 matt #ifdef UVMHIST
3879 1.271 matt total_mappings += mappings;
3880 1.271 matt #endif
3881 1.134 thorpej }
3882 1.320 matt pmap_release_pmap_lock(pmap_kernel());
3883 1.134 thorpej cpu_cpwait();
3884 1.359 pgoyette UVMHIST_LOG(maphist, " <--- done (%ju mappings removed)",
3885 1.271 matt total_mappings, 0, 0, 0);
3886 1.134 thorpej }
3887 1.134 thorpej
3888 1.159 thorpej bool
3889 1.134 thorpej pmap_extract(pmap_t pm, vaddr_t va, paddr_t *pap)
3890 1.134 thorpej {
3891 1.365 ryo
3892 1.365 ryo return pmap_extract_coherency(pm, va, pap, NULL);
3893 1.365 ryo }
3894 1.365 ryo
3895 1.365 ryo bool
3896 1.365 ryo pmap_extract_coherency(pmap_t pm, vaddr_t va, paddr_t *pap, bool *coherentp)
3897 1.365 ryo {
3898 1.134 thorpej struct l2_dtable *l2;
3899 1.271 matt pd_entry_t *pdep, pde;
3900 1.134 thorpej pt_entry_t *ptep, pte;
3901 1.134 thorpej paddr_t pa;
3902 1.271 matt u_int l1slot;
3903 1.365 ryo bool coherent;
3904 1.134 thorpej
3905 1.134 thorpej pmap_acquire_pmap_lock(pm);
3906 1.134 thorpej
3907 1.271 matt l1slot = l1pte_index(va);
3908 1.271 matt pdep = pmap_l1_kva(pm) + l1slot;
3909 1.271 matt pde = *pdep;
3910 1.134 thorpej
3911 1.271 matt if (l1pte_section_p(pde)) {
3912 1.134 thorpej /*
3913 1.134 thorpej * These should only happen for pmap_kernel()
3914 1.134 thorpej */
3915 1.134 thorpej KDASSERT(pm == pmap_kernel());
3916 1.134 thorpej pmap_release_pmap_lock(pm);
3917 1.235 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
3918 1.271 matt if (l1pte_supersection_p(pde)) {
3919 1.271 matt pa = (pde & L1_SS_FRAME) | (va & L1_SS_OFFSET);
3920 1.235 matt } else
3921 1.235 matt #endif
3922 1.271 matt pa = (pde & L1_S_FRAME) | (va & L1_S_OFFSET);
3923 1.365 ryo coherent = (pde & L1_S_CACHE_MASK) == 0;
3924 1.134 thorpej } else {
3925 1.134 thorpej /*
3926 1.134 thorpej * Note that we can't rely on the validity of the L1
3927 1.134 thorpej * descriptor as an indication that a mapping exists.
3928 1.134 thorpej * We have to look it up in the L2 dtable.
3929 1.134 thorpej */
3930 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
3931 1.134 thorpej
3932 1.134 thorpej if (l2 == NULL ||
3933 1.271 matt (ptep = l2->l2_bucket[L2_BUCKET(l1slot)].l2b_kva) == NULL) {
3934 1.134 thorpej pmap_release_pmap_lock(pm);
3935 1.174 matt return false;
3936 1.134 thorpej }
3937 1.134 thorpej
3938 1.283 matt pte = ptep[l2pte_index(va)];
3939 1.134 thorpej pmap_release_pmap_lock(pm);
3940 1.134 thorpej
3941 1.134 thorpej if (pte == 0)
3942 1.174 matt return false;
3943 1.134 thorpej
3944 1.134 thorpej switch (pte & L2_TYPE_MASK) {
3945 1.134 thorpej case L2_TYPE_L:
3946 1.134 thorpej pa = (pte & L2_L_FRAME) | (va & L2_L_OFFSET);
3947 1.365 ryo coherent = (pte & L2_L_CACHE_MASK) == 0;
3948 1.134 thorpej break;
3949 1.134 thorpej
3950 1.134 thorpej default:
3951 1.283 matt pa = (pte & ~PAGE_MASK) | (va & PAGE_MASK);
3952 1.365 ryo coherent = (pte & L2_S_CACHE_MASK) == 0;
3953 1.134 thorpej break;
3954 1.134 thorpej }
3955 1.134 thorpej }
3956 1.134 thorpej
3957 1.134 thorpej if (pap != NULL)
3958 1.134 thorpej *pap = pa;
3959 1.134 thorpej
3960 1.365 ryo if (coherentp != NULL)
3961 1.365 ryo *coherentp = (pm == pmap_kernel() && coherent);
3962 1.365 ryo
3963 1.174 matt return true;
3964 1.134 thorpej }
3965 1.134 thorpej
3966 1.328 skrll /*
3967 1.328 skrll * pmap_pv_remove: remove an unmanaged pv-tracked page from all pmaps
3968 1.328 skrll * that map it
3969 1.328 skrll */
3970 1.328 skrll
3971 1.328 skrll static void
3972 1.328 skrll pmap_pv_remove(paddr_t pa)
3973 1.328 skrll {
3974 1.328 skrll struct pmap_page *pp;
3975 1.328 skrll
3976 1.328 skrll pp = pmap_pv_tracked(pa);
3977 1.328 skrll if (pp == NULL)
3978 1.328 skrll panic("pmap_pv_protect: page not pv-tracked: 0x%"PRIxPADDR,
3979 1.328 skrll pa);
3980 1.328 skrll
3981 1.328 skrll struct vm_page_md *md = PMAP_PAGE_TO_MD(pp);
3982 1.328 skrll pmap_page_remove(md, pa);
3983 1.328 skrll }
3984 1.328 skrll
3985 1.328 skrll void
3986 1.328 skrll pmap_pv_protect(paddr_t pa, vm_prot_t prot)
3987 1.328 skrll {
3988 1.328 skrll
3989 1.328 skrll /* the only case is remove at the moment */
3990 1.328 skrll KASSERT(prot == VM_PROT_NONE);
3991 1.328 skrll pmap_pv_remove(pa);
3992 1.328 skrll }
3993 1.328 skrll
3994 1.134 thorpej void
3995 1.134 thorpej pmap_protect(pmap_t pm, vaddr_t sva, vaddr_t eva, vm_prot_t prot)
3996 1.134 thorpej {
3997 1.134 thorpej struct l2_bucket *l2b;
3998 1.134 thorpej vaddr_t next_bucket;
3999 1.134 thorpej
4000 1.134 thorpej NPDEBUG(PDB_PROTECT,
4001 1.134 thorpej printf("pmap_protect: pm %p sva 0x%lx eva 0x%lx prot 0x%x\n",
4002 1.134 thorpej pm, sva, eva, prot));
4003 1.134 thorpej
4004 1.134 thorpej if ((prot & VM_PROT_READ) == 0) {
4005 1.134 thorpej pmap_remove(pm, sva, eva);
4006 1.134 thorpej return;
4007 1.134 thorpej }
4008 1.134 thorpej
4009 1.134 thorpej if (prot & VM_PROT_WRITE) {
4010 1.134 thorpej /*
4011 1.134 thorpej * If this is a read->write transition, just ignore it and let
4012 1.134 thorpej * uvm_fault() take care of it later.
4013 1.134 thorpej */
4014 1.134 thorpej return;
4015 1.134 thorpej }
4016 1.134 thorpej
4017 1.134 thorpej pmap_acquire_pmap_lock(pm);
4018 1.134 thorpej
4019 1.307 skrll #ifndef ARM_MMU_EXTENDED
4020 1.262 matt const bool flush = eva - sva >= PAGE_SIZE * 4;
4021 1.307 skrll u_int flags = 0;
4022 1.307 skrll #endif
4023 1.262 matt u_int clr_mask = PVF_WRITE | ((prot & VM_PROT_EXECUTE) ? 0 : PVF_EXEC);
4024 1.134 thorpej
4025 1.134 thorpej while (sva < eva) {
4026 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(sva);
4027 1.134 thorpej if (next_bucket > eva)
4028 1.134 thorpej next_bucket = eva;
4029 1.134 thorpej
4030 1.134 thorpej l2b = pmap_get_l2_bucket(pm, sva);
4031 1.134 thorpej if (l2b == NULL) {
4032 1.134 thorpej sva = next_bucket;
4033 1.134 thorpej continue;
4034 1.134 thorpej }
4035 1.134 thorpej
4036 1.271 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(sva)];
4037 1.134 thorpej
4038 1.134 thorpej while (sva < next_bucket) {
4039 1.271 matt const pt_entry_t opte = *ptep;
4040 1.271 matt if (l2pte_valid_p(opte) && l2pte_writable_p(opte)) {
4041 1.134 thorpej struct vm_page *pg;
4042 1.307 skrll #ifndef ARM_MMU_EXTENDED
4043 1.134 thorpej u_int f;
4044 1.307 skrll #endif
4045 1.134 thorpej
4046 1.174 matt #ifdef PMAP_CACHE_VIVT
4047 1.174 matt /*
4048 1.174 matt * OK, at this point, we know we're doing
4049 1.174 matt * write-protect operation. If the pmap is
4050 1.174 matt * active, write-back the page.
4051 1.174 matt */
4052 1.264 kiyohara pmap_cache_wbinv_page(pm, sva, false,
4053 1.264 kiyohara PVF_REF | PVF_WRITE);
4054 1.174 matt #endif
4055 1.174 matt
4056 1.271 matt pg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
4057 1.271 matt pt_entry_t npte = l2pte_set_readonly(opte);
4058 1.307 skrll l2pte_reset(ptep);
4059 1.307 skrll PTE_SYNC(ptep);
4060 1.307 skrll #ifdef ARM_MMU_EXTENDED
4061 1.307 skrll pmap_tlb_flush_SE(pm, sva, PVF_REF);
4062 1.307 skrll #endif
4063 1.307 skrll l2pte_set(ptep, npte, 0);
4064 1.134 thorpej PTE_SYNC(ptep);
4065 1.134 thorpej
4066 1.134 thorpej if (pg != NULL) {
4067 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4068 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4069 1.215 uebayasi
4070 1.271 matt pmap_acquire_page_lock(md);
4071 1.307 skrll #ifndef ARM_MMU_EXTENDED
4072 1.327 skrll f =
4073 1.307 skrll #endif
4074 1.307 skrll pmap_modify_pv(md, pa, pm, sva,
4075 1.307 skrll clr_mask, 0);
4076 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, sva);
4077 1.271 matt pmap_release_page_lock(md);
4078 1.307 skrll #ifndef ARM_MMU_EXTENDED
4079 1.226 matt } else {
4080 1.134 thorpej f = PVF_REF | PVF_EXEC;
4081 1.226 matt }
4082 1.134 thorpej
4083 1.262 matt if (flush) {
4084 1.134 thorpej flags |= f;
4085 1.259 matt } else {
4086 1.259 matt pmap_tlb_flush_SE(pm, sva, f);
4087 1.307 skrll #endif
4088 1.259 matt }
4089 1.1 matt }
4090 1.134 thorpej
4091 1.134 thorpej sva += PAGE_SIZE;
4092 1.271 matt ptep += PAGE_SIZE / L2_S_SIZE;
4093 1.134 thorpej }
4094 1.1 matt }
4095 1.1 matt
4096 1.307 skrll #ifndef ARM_MMU_EXTENDED
4097 1.134 thorpej if (flush) {
4098 1.262 matt if (PV_BEEN_EXECD(flags)) {
4099 1.134 thorpej pmap_tlb_flushID(pm);
4100 1.262 matt } else if (PV_BEEN_REFD(flags)) {
4101 1.134 thorpej pmap_tlb_flushD(pm);
4102 1.262 matt }
4103 1.134 thorpej }
4104 1.307 skrll #endif
4105 1.262 matt
4106 1.262 matt pmap_release_pmap_lock(pm);
4107 1.134 thorpej }
4108 1.134 thorpej
4109 1.134 thorpej void
4110 1.174 matt pmap_icache_sync_range(pmap_t pm, vaddr_t sva, vaddr_t eva)
4111 1.174 matt {
4112 1.174 matt struct l2_bucket *l2b;
4113 1.174 matt pt_entry_t *ptep;
4114 1.174 matt vaddr_t next_bucket;
4115 1.174 matt vsize_t page_size = trunc_page(sva) + PAGE_SIZE - sva;
4116 1.174 matt
4117 1.174 matt NPDEBUG(PDB_EXEC,
4118 1.174 matt printf("pmap_icache_sync_range: pm %p sva 0x%lx eva 0x%lx\n",
4119 1.174 matt pm, sva, eva));
4120 1.174 matt
4121 1.174 matt pmap_acquire_pmap_lock(pm);
4122 1.174 matt
4123 1.174 matt while (sva < eva) {
4124 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(sva);
4125 1.174 matt if (next_bucket > eva)
4126 1.174 matt next_bucket = eva;
4127 1.174 matt
4128 1.174 matt l2b = pmap_get_l2_bucket(pm, sva);
4129 1.174 matt if (l2b == NULL) {
4130 1.174 matt sva = next_bucket;
4131 1.174 matt continue;
4132 1.174 matt }
4133 1.174 matt
4134 1.174 matt for (ptep = &l2b->l2b_kva[l2pte_index(sva)];
4135 1.174 matt sva < next_bucket;
4136 1.271 matt sva += page_size,
4137 1.271 matt ptep += PAGE_SIZE / L2_S_SIZE,
4138 1.271 matt page_size = PAGE_SIZE) {
4139 1.266 matt if (l2pte_valid_p(*ptep)) {
4140 1.174 matt cpu_icache_sync_range(sva,
4141 1.174 matt min(page_size, eva - sva));
4142 1.174 matt }
4143 1.174 matt }
4144 1.174 matt }
4145 1.174 matt
4146 1.174 matt pmap_release_pmap_lock(pm);
4147 1.174 matt }
4148 1.174 matt
4149 1.174 matt void
4150 1.134 thorpej pmap_page_protect(struct vm_page *pg, vm_prot_t prot)
4151 1.134 thorpej {
4152 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4153 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4154 1.134 thorpej
4155 1.134 thorpej NPDEBUG(PDB_PROTECT,
4156 1.215 uebayasi printf("pmap_page_protect: md %p (0x%08lx), prot 0x%x\n",
4157 1.215 uebayasi md, pa, prot));
4158 1.134 thorpej
4159 1.134 thorpej switch(prot) {
4160 1.174 matt case VM_PROT_READ|VM_PROT_WRITE:
4161 1.271 matt #if defined(ARM_MMU_EXTENDED)
4162 1.271 matt pmap_acquire_page_lock(md);
4163 1.215 uebayasi pmap_clearbit(md, pa, PVF_EXEC);
4164 1.271 matt pmap_release_page_lock(md);
4165 1.174 matt break;
4166 1.174 matt #endif
4167 1.134 thorpej case VM_PROT_READ|VM_PROT_WRITE|VM_PROT_EXECUTE:
4168 1.174 matt break;
4169 1.134 thorpej
4170 1.134 thorpej case VM_PROT_READ:
4171 1.271 matt #if defined(ARM_MMU_EXTENDED)
4172 1.271 matt pmap_acquire_page_lock(md);
4173 1.215 uebayasi pmap_clearbit(md, pa, PVF_WRITE|PVF_EXEC);
4174 1.271 matt pmap_release_page_lock(md);
4175 1.174 matt break;
4176 1.174 matt #endif
4177 1.134 thorpej case VM_PROT_READ|VM_PROT_EXECUTE:
4178 1.271 matt pmap_acquire_page_lock(md);
4179 1.215 uebayasi pmap_clearbit(md, pa, PVF_WRITE);
4180 1.271 matt pmap_release_page_lock(md);
4181 1.134 thorpej break;
4182 1.134 thorpej
4183 1.134 thorpej default:
4184 1.215 uebayasi pmap_page_remove(md, pa);
4185 1.134 thorpej break;
4186 1.134 thorpej }
4187 1.134 thorpej }
4188 1.134 thorpej
4189 1.134 thorpej /*
4190 1.134 thorpej * pmap_clear_modify:
4191 1.134 thorpej *
4192 1.134 thorpej * Clear the "modified" attribute for a page.
4193 1.134 thorpej */
4194 1.159 thorpej bool
4195 1.134 thorpej pmap_clear_modify(struct vm_page *pg)
4196 1.134 thorpej {
4197 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4198 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4199 1.159 thorpej bool rv;
4200 1.134 thorpej
4201 1.271 matt pmap_acquire_page_lock(md);
4202 1.226 matt
4203 1.215 uebayasi if (md->pvh_attrs & PVF_MOD) {
4204 1.160 thorpej rv = true;
4205 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
4206 1.194 matt /*
4207 1.194 matt * If we are going to clear the modified bit and there are
4208 1.194 matt * no other modified bits set, flush the page to memory and
4209 1.194 matt * mark it clean.
4210 1.194 matt */
4211 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) == PVF_MOD)
4212 1.215 uebayasi pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
4213 1.194 matt #endif
4214 1.215 uebayasi pmap_clearbit(md, pa, PVF_MOD);
4215 1.271 matt } else {
4216 1.160 thorpej rv = false;
4217 1.271 matt }
4218 1.271 matt pmap_release_page_lock(md);
4219 1.134 thorpej
4220 1.271 matt return rv;
4221 1.134 thorpej }
4222 1.134 thorpej
4223 1.134 thorpej /*
4224 1.134 thorpej * pmap_clear_reference:
4225 1.134 thorpej *
4226 1.134 thorpej * Clear the "referenced" attribute for a page.
4227 1.134 thorpej */
4228 1.159 thorpej bool
4229 1.134 thorpej pmap_clear_reference(struct vm_page *pg)
4230 1.134 thorpej {
4231 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4232 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4233 1.159 thorpej bool rv;
4234 1.134 thorpej
4235 1.271 matt pmap_acquire_page_lock(md);
4236 1.226 matt
4237 1.215 uebayasi if (md->pvh_attrs & PVF_REF) {
4238 1.160 thorpej rv = true;
4239 1.215 uebayasi pmap_clearbit(md, pa, PVF_REF);
4240 1.271 matt } else {
4241 1.160 thorpej rv = false;
4242 1.271 matt }
4243 1.271 matt pmap_release_page_lock(md);
4244 1.134 thorpej
4245 1.271 matt return rv;
4246 1.134 thorpej }
4247 1.134 thorpej
4248 1.134 thorpej /*
4249 1.134 thorpej * pmap_is_modified:
4250 1.134 thorpej *
4251 1.134 thorpej * Test if a page has the "modified" attribute.
4252 1.134 thorpej */
4253 1.134 thorpej /* See <arm/arm32/pmap.h> */
4254 1.134 thorpej
4255 1.134 thorpej /*
4256 1.134 thorpej * pmap_is_referenced:
4257 1.134 thorpej *
4258 1.134 thorpej * Test if a page has the "referenced" attribute.
4259 1.134 thorpej */
4260 1.134 thorpej /* See <arm/arm32/pmap.h> */
4261 1.134 thorpej
4262 1.271 matt #if defined(ARM_MMU_EXTENDED) && 0
4263 1.271 matt int
4264 1.271 matt pmap_prefetchabt_fixup(void *v)
4265 1.271 matt {
4266 1.271 matt struct trapframe * const tf = v;
4267 1.271 matt vaddr_t va = trunc_page(tf->tf_pc);
4268 1.271 matt int rv = ABORT_FIXUP_FAILED;
4269 1.271 matt
4270 1.271 matt if (!TRAP_USERMODE(tf) && va < VM_MAXUSER_ADDRESS)
4271 1.271 matt return rv;
4272 1.271 matt
4273 1.271 matt kpreempt_disable();
4274 1.271 matt pmap_t pm = curcpu()->ci_pmap_cur;
4275 1.271 matt const size_t l1slot = l1pte_index(va);
4276 1.271 matt struct l2_dtable * const l2 = pm->pm_l2[L2_IDX(l1slot)];
4277 1.271 matt if (l2 == NULL)
4278 1.271 matt goto out;
4279 1.271 matt
4280 1.271 matt struct l2_bucket * const l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
4281 1.271 matt if (l2b->l2b_kva == NULL)
4282 1.271 matt goto out;
4283 1.271 matt
4284 1.271 matt /*
4285 1.271 matt * Check the PTE itself.
4286 1.286 skrll */
4287 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
4288 1.271 matt const pt_entry_t opte = *ptep;
4289 1.271 matt if ((opte & L2_S_PROT_U) == 0 || (opte & L2_XS_XN) == 0)
4290 1.271 matt goto out;
4291 1.271 matt
4292 1.343 skrll paddr_t pa = l2pte_pa(opte);
4293 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
4294 1.271 matt KASSERT(pg != NULL);
4295 1.271 matt
4296 1.271 matt struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
4297 1.271 matt
4298 1.271 matt pmap_acquire_page_lock(md);
4299 1.271 matt struct pv_entry * const pv = pmap_find_pv(md, pm, va);
4300 1.271 matt KASSERT(pv != NULL);
4301 1.271 matt
4302 1.271 matt if (PV_IS_EXEC_P(pv->pv_flags)) {
4303 1.307 skrll l2pte_reset(ptep);
4304 1.307 skrll PTE_SYNC(ptep);
4305 1.307 skrll pmap_tlb_flush_SE(pm, va, PVF_EXEC | PVF_REF);
4306 1.271 matt if (!PV_IS_EXEC_P(md->pvh_attrs)) {
4307 1.271 matt pmap_syncicache_page(md, pa);
4308 1.271 matt }
4309 1.271 matt rv = ABORT_FIXUP_RETURN;
4310 1.307 skrll l2pte_set(ptep, opte & ~L2_XS_XN, 0);
4311 1.307 skrll PTE_SYNC(ptep);
4312 1.271 matt }
4313 1.271 matt pmap_release_page_lock(md);
4314 1.271 matt
4315 1.271 matt out:
4316 1.271 matt kpreempt_enable();
4317 1.271 matt return rv;
4318 1.271 matt }
4319 1.271 matt #endif
4320 1.271 matt
4321 1.134 thorpej int
4322 1.134 thorpej pmap_fault_fixup(pmap_t pm, vaddr_t va, vm_prot_t ftype, int user)
4323 1.134 thorpej {
4324 1.134 thorpej struct l2_dtable *l2;
4325 1.134 thorpej struct l2_bucket *l2b;
4326 1.134 thorpej paddr_t pa;
4327 1.271 matt const size_t l1slot = l1pte_index(va);
4328 1.134 thorpej int rv = 0;
4329 1.134 thorpej
4330 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
4331 1.271 matt
4332 1.271 matt va = trunc_page(va);
4333 1.271 matt
4334 1.271 matt KASSERT(!user || (pm != pmap_kernel()));
4335 1.271 matt
4336 1.359 pgoyette UVMHIST_LOG(maphist, " (pm=%#jx, va=%#jx, ftype=%#jx, user=%jd)",
4337 1.359 pgoyette (uintptr_t)pm, va, ftype, user);
4338 1.271 matt #ifdef ARM_MMU_EXTENDED
4339 1.359 pgoyette UVMHIST_LOG(maphist, " ti=%#jx pai=%#jx asid=%#jx",
4340 1.363 skrll (uintptr_t)cpu_tlb_info(curcpu()),
4341 1.359 pgoyette (uintptr_t)PMAP_PAI(pm, cpu_tlb_info(curcpu())),
4342 1.359 pgoyette (uintptr_t)PMAP_PAI(pm, cpu_tlb_info(curcpu()))->pai_asid, 0);
4343 1.271 matt #endif
4344 1.271 matt
4345 1.134 thorpej pmap_acquire_pmap_lock(pm);
4346 1.134 thorpej
4347 1.134 thorpej /*
4348 1.134 thorpej * If there is no l2_dtable for this address, then the process
4349 1.134 thorpej * has no business accessing it.
4350 1.134 thorpej *
4351 1.134 thorpej * Note: This will catch userland processes trying to access
4352 1.134 thorpej * kernel addresses.
4353 1.134 thorpej */
4354 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
4355 1.271 matt if (l2 == NULL) {
4356 1.359 pgoyette UVMHIST_LOG(maphist, " no l2 for l1slot %#jx", l1slot, 0, 0, 0);
4357 1.134 thorpej goto out;
4358 1.271 matt }
4359 1.134 thorpej
4360 1.1 matt /*
4361 1.134 thorpej * Likewise if there is no L2 descriptor table
4362 1.1 matt */
4363 1.271 matt l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
4364 1.271 matt if (l2b->l2b_kva == NULL) {
4365 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (no ptep for l1slot %#jx)",
4366 1.359 pgoyette l1slot, 0, 0, 0);
4367 1.134 thorpej goto out;
4368 1.271 matt }
4369 1.134 thorpej
4370 1.134 thorpej /*
4371 1.134 thorpej * Check the PTE itself.
4372 1.134 thorpej */
4373 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
4374 1.271 matt pt_entry_t const opte = *ptep;
4375 1.271 matt if (opte == 0 || (opte & L2_TYPE_MASK) == L2_TYPE_L) {
4376 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (empty pde for l1slot %#jx)",
4377 1.359 pgoyette l1slot, 0, 0, 0);
4378 1.134 thorpej goto out;
4379 1.271 matt }
4380 1.134 thorpej
4381 1.271 matt #ifndef ARM_HAS_VBAR
4382 1.134 thorpej /*
4383 1.134 thorpej * Catch a userland access to the vector page mapped at 0x0
4384 1.134 thorpej */
4385 1.271 matt if (user && (opte & L2_S_PROT_U) == 0) {
4386 1.271 matt UVMHIST_LOG(maphist, " <-- done (vector_page)", 0, 0, 0, 0);
4387 1.134 thorpej goto out;
4388 1.271 matt }
4389 1.271 matt #endif
4390 1.134 thorpej
4391 1.271 matt pa = l2pte_pa(opte);
4392 1.134 thorpej
4393 1.271 matt if ((ftype & VM_PROT_WRITE) && !l2pte_writable_p(opte)) {
4394 1.134 thorpej /*
4395 1.134 thorpej * This looks like a good candidate for "page modified"
4396 1.134 thorpej * emulation...
4397 1.134 thorpej */
4398 1.134 thorpej struct pv_entry *pv;
4399 1.134 thorpej struct vm_page *pg;
4400 1.134 thorpej
4401 1.134 thorpej /* Extract the physical address of the page */
4402 1.271 matt if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL) {
4403 1.271 matt UVMHIST_LOG(maphist, " <-- done (mod/ref unmanaged page)", 0, 0, 0, 0);
4404 1.134 thorpej goto out;
4405 1.271 matt }
4406 1.134 thorpej
4407 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4408 1.215 uebayasi
4409 1.134 thorpej /* Get the current flags for this page. */
4410 1.271 matt pmap_acquire_page_lock(md);
4411 1.215 uebayasi pv = pmap_find_pv(md, pm, va);
4412 1.268 matt if (pv == NULL || PV_IS_KENTRY_P(pv->pv_flags)) {
4413 1.271 matt pmap_release_page_lock(md);
4414 1.271 matt UVMHIST_LOG(maphist, " <-- done (mod/ref emul: no PV)", 0, 0, 0, 0);
4415 1.134 thorpej goto out;
4416 1.134 thorpej }
4417 1.134 thorpej
4418 1.134 thorpej /*
4419 1.134 thorpej * Do the flags say this page is writable? If not then it
4420 1.134 thorpej * is a genuine write fault. If yes then the write fault is
4421 1.134 thorpej * our fault as we did not reflect the write access in the
4422 1.134 thorpej * PTE. Now we know a write has occurred we can correct this
4423 1.134 thorpej * and also set the modified bit
4424 1.134 thorpej */
4425 1.134 thorpej if ((pv->pv_flags & PVF_WRITE) == 0) {
4426 1.271 matt pmap_release_page_lock(md);
4427 1.134 thorpej goto out;
4428 1.134 thorpej }
4429 1.134 thorpej
4430 1.215 uebayasi md->pvh_attrs |= PVF_REF | PVF_MOD;
4431 1.134 thorpej pv->pv_flags |= PVF_REF | PVF_MOD;
4432 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
4433 1.185 matt /*
4434 1.185 matt * If there are cacheable mappings for this page, mark it dirty.
4435 1.185 matt */
4436 1.215 uebayasi if ((md->pvh_attrs & PVF_NC) == 0)
4437 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
4438 1.185 matt #endif
4439 1.271 matt #ifdef ARM_MMU_EXTENDED
4440 1.271 matt if (md->pvh_attrs & PVF_EXEC) {
4441 1.271 matt md->pvh_attrs &= ~PVF_EXEC;
4442 1.271 matt PMAPCOUNT(exec_discarded_modfixup);
4443 1.271 matt }
4444 1.271 matt #endif
4445 1.271 matt pmap_release_page_lock(md);
4446 1.134 thorpej
4447 1.286 skrll /*
4448 1.134 thorpej * Re-enable write permissions for the page. No need to call
4449 1.134 thorpej * pmap_vac_me_harder(), since this is just a
4450 1.134 thorpej * modified-emulation fault, and the PVF_WRITE bit isn't
4451 1.134 thorpej * changing. We've already set the cacheable bits based on
4452 1.134 thorpej * the assumption that we can write to this page.
4453 1.134 thorpej */
4454 1.271 matt const pt_entry_t npte =
4455 1.271 matt l2pte_set_writable((opte & ~L2_TYPE_MASK) | L2_S_PROTO)
4456 1.271 matt #ifdef ARM_MMU_EXTENDED
4457 1.271 matt | (pm != pmap_kernel() ? L2_XS_nG : 0)
4458 1.271 matt #endif
4459 1.271 matt | 0;
4460 1.307 skrll l2pte_reset(ptep);
4461 1.307 skrll PTE_SYNC(ptep);
4462 1.307 skrll pmap_tlb_flush_SE(pm, va,
4463 1.307 skrll (ftype & VM_PROT_EXECUTE) ? PVF_EXEC | PVF_REF : PVF_REF);
4464 1.307 skrll l2pte_set(ptep, npte, 0);
4465 1.134 thorpej PTE_SYNC(ptep);
4466 1.271 matt PMAPCOUNT(fixup_mod);
4467 1.134 thorpej rv = 1;
4468 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (mod/ref emul: changed pte "
4469 1.359 pgoyette "from %#jx to %#jx)", opte, npte, 0, 0);
4470 1.271 matt } else if ((opte & L2_TYPE_MASK) == L2_TYPE_INV) {
4471 1.134 thorpej /*
4472 1.134 thorpej * This looks like a good candidate for "page referenced"
4473 1.134 thorpej * emulation.
4474 1.134 thorpej */
4475 1.134 thorpej struct vm_page *pg;
4476 1.134 thorpej
4477 1.134 thorpej /* Extract the physical address of the page */
4478 1.271 matt if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL) {
4479 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul: unmanaged page)", 0, 0, 0, 0);
4480 1.134 thorpej goto out;
4481 1.271 matt }
4482 1.134 thorpej
4483 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4484 1.215 uebayasi
4485 1.134 thorpej /* Get the current flags for this page. */
4486 1.271 matt pmap_acquire_page_lock(md);
4487 1.271 matt struct pv_entry *pv = pmap_find_pv(md, pm, va);
4488 1.268 matt if (pv == NULL || PV_IS_KENTRY_P(pv->pv_flags)) {
4489 1.271 matt pmap_release_page_lock(md);
4490 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul no PV)", 0, 0, 0, 0);
4491 1.134 thorpej goto out;
4492 1.134 thorpej }
4493 1.134 thorpej
4494 1.215 uebayasi md->pvh_attrs |= PVF_REF;
4495 1.134 thorpej pv->pv_flags |= PVF_REF;
4496 1.1 matt
4497 1.271 matt pt_entry_t npte =
4498 1.271 matt l2pte_set_readonly((opte & ~L2_TYPE_MASK) | L2_S_PROTO);
4499 1.271 matt #ifdef ARM_MMU_EXTENDED
4500 1.271 matt if (pm != pmap_kernel()) {
4501 1.271 matt npte |= L2_XS_nG;
4502 1.271 matt }
4503 1.271 matt /*
4504 1.271 matt * If we got called from prefetch abort, then ftype will have
4505 1.271 matt * VM_PROT_EXECUTE set. Now see if we have no-execute set in
4506 1.271 matt * the PTE.
4507 1.271 matt */
4508 1.271 matt if (user && (ftype & VM_PROT_EXECUTE) && (npte & L2_XS_XN)) {
4509 1.271 matt /*
4510 1.271 matt * Is this a mapping of an executable page?
4511 1.271 matt */
4512 1.271 matt if ((pv->pv_flags & PVF_EXEC) == 0) {
4513 1.281 skrll pmap_release_page_lock(md);
4514 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul: no exec)",
4515 1.271 matt 0, 0, 0, 0);
4516 1.271 matt goto out;
4517 1.271 matt }
4518 1.271 matt /*
4519 1.271 matt * If we haven't synced the page, do so now.
4520 1.271 matt */
4521 1.271 matt if ((md->pvh_attrs & PVF_EXEC) == 0) {
4522 1.359 pgoyette UVMHIST_LOG(maphist, " ref emul: syncicache "
4523 1.359 pgoyette "page #%#jx", pa, 0, 0, 0);
4524 1.271 matt pmap_syncicache_page(md, pa);
4525 1.271 matt PMAPCOUNT(fixup_exec);
4526 1.271 matt }
4527 1.271 matt npte &= ~L2_XS_XN;
4528 1.271 matt }
4529 1.271 matt #endif /* ARM_MMU_EXTENDED */
4530 1.271 matt pmap_release_page_lock(md);
4531 1.307 skrll l2pte_reset(ptep);
4532 1.307 skrll PTE_SYNC(ptep);
4533 1.307 skrll pmap_tlb_flush_SE(pm, va,
4534 1.307 skrll (ftype & VM_PROT_EXECUTE) ? PVF_EXEC | PVF_REF : PVF_REF);
4535 1.307 skrll l2pte_set(ptep, npte, 0);
4536 1.271 matt PTE_SYNC(ptep);
4537 1.271 matt PMAPCOUNT(fixup_ref);
4538 1.271 matt rv = 1;
4539 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (ref emul: changed pte from "
4540 1.359 pgoyette "%#jx to %#jx)", opte, npte, 0, 0);
4541 1.271 matt #ifdef ARM_MMU_EXTENDED
4542 1.271 matt } else if (user && (ftype & VM_PROT_EXECUTE) && (opte & L2_XS_XN)) {
4543 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
4544 1.271 matt if (pg == NULL) {
4545 1.271 matt UVMHIST_LOG(maphist, " <-- done (unmanaged page)", 0, 0, 0, 0);
4546 1.271 matt goto out;
4547 1.271 matt }
4548 1.271 matt
4549 1.271 matt struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
4550 1.271 matt
4551 1.271 matt /* Get the current flags for this page. */
4552 1.271 matt pmap_acquire_page_lock(md);
4553 1.271 matt struct pv_entry * const pv = pmap_find_pv(md, pm, va);
4554 1.271 matt if (pv == NULL || (pv->pv_flags & PVF_EXEC) == 0) {
4555 1.271 matt pmap_release_page_lock(md);
4556 1.271 matt UVMHIST_LOG(maphist, " <-- done (no PV or not EXEC)", 0, 0, 0, 0);
4557 1.271 matt goto out;
4558 1.271 matt }
4559 1.134 thorpej
4560 1.271 matt /*
4561 1.271 matt * If we haven't synced the page, do so now.
4562 1.271 matt */
4563 1.271 matt if ((md->pvh_attrs & PVF_EXEC) == 0) {
4564 1.359 pgoyette UVMHIST_LOG(maphist, "syncicache page #%#jx",
4565 1.271 matt pa, 0, 0, 0);
4566 1.271 matt pmap_syncicache_page(md, pa);
4567 1.271 matt }
4568 1.271 matt pmap_release_page_lock(md);
4569 1.271 matt /*
4570 1.271 matt * Turn off no-execute.
4571 1.271 matt */
4572 1.271 matt KASSERT(opte & L2_XS_nG);
4573 1.307 skrll l2pte_reset(ptep);
4574 1.307 skrll PTE_SYNC(ptep);
4575 1.307 skrll pmap_tlb_flush_SE(pm, va, PVF_EXEC | PVF_REF);
4576 1.307 skrll l2pte_set(ptep, opte & ~L2_XS_XN, 0);
4577 1.134 thorpej PTE_SYNC(ptep);
4578 1.134 thorpej rv = 1;
4579 1.271 matt PMAPCOUNT(fixup_exec);
4580 1.359 pgoyette UVMHIST_LOG(maphist, "exec: changed pte from %#jx to %#jx",
4581 1.271 matt opte, opte & ~L2_XS_XN, 0, 0);
4582 1.271 matt #endif
4583 1.134 thorpej }
4584 1.134 thorpej
4585 1.271 matt #ifndef ARM_MMU_EXTENDED
4586 1.134 thorpej /*
4587 1.134 thorpej * We know there is a valid mapping here, so simply
4588 1.134 thorpej * fix up the L1 if necessary.
4589 1.134 thorpej */
4590 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
4591 1.271 matt pd_entry_t pde = L1_C_PROTO | l2b->l2b_pa | L1_C_DOM(pmap_domain(pm));
4592 1.271 matt if (*pdep != pde) {
4593 1.271 matt l1pte_setone(pdep, pde);
4594 1.322 skrll PDE_SYNC(pdep);
4595 1.134 thorpej rv = 1;
4596 1.271 matt PMAPCOUNT(fixup_pdes);
4597 1.134 thorpej }
4598 1.271 matt #endif
4599 1.134 thorpej
4600 1.134 thorpej #ifdef CPU_SA110
4601 1.134 thorpej /*
4602 1.134 thorpej * There are bugs in the rev K SA110. This is a check for one
4603 1.134 thorpej * of them.
4604 1.134 thorpej */
4605 1.134 thorpej if (rv == 0 && curcpu()->ci_arm_cputype == CPU_ID_SA110 &&
4606 1.134 thorpej curcpu()->ci_arm_cpurev < 3) {
4607 1.134 thorpej /* Always current pmap */
4608 1.271 matt if (l2pte_valid_p(opte)) {
4609 1.134 thorpej extern int kernel_debug;
4610 1.134 thorpej if (kernel_debug & 1) {
4611 1.134 thorpej struct proc *p = curlwp->l_proc;
4612 1.134 thorpej printf("prefetch_abort: page is already "
4613 1.271 matt "mapped - pte=%p *pte=%08x\n", ptep, opte);
4614 1.134 thorpej printf("prefetch_abort: pc=%08lx proc=%p "
4615 1.134 thorpej "process=%s\n", va, p, p->p_comm);
4616 1.134 thorpej printf("prefetch_abort: far=%08x fs=%x\n",
4617 1.134 thorpej cpu_faultaddress(), cpu_faultstatus());
4618 1.113 thorpej }
4619 1.134 thorpej #ifdef DDB
4620 1.134 thorpej if (kernel_debug & 2)
4621 1.134 thorpej Debugger();
4622 1.134 thorpej #endif
4623 1.134 thorpej rv = 1;
4624 1.1 matt }
4625 1.1 matt }
4626 1.134 thorpej #endif /* CPU_SA110 */
4627 1.104 thorpej
4628 1.271 matt #ifndef ARM_MMU_EXTENDED
4629 1.238 matt /*
4630 1.238 matt * If 'rv == 0' at this point, it generally indicates that there is a
4631 1.238 matt * stale TLB entry for the faulting address. That might be due to a
4632 1.238 matt * wrong setting of pmap_needs_pte_sync. So set it and retry.
4633 1.238 matt */
4634 1.271 matt if (rv == 0
4635 1.271 matt && pm->pm_l1->l1_domain_use_count == 1
4636 1.238 matt && pmap_needs_pte_sync == 0) {
4637 1.240 matt pmap_needs_pte_sync = 1;
4638 1.239 matt PTE_SYNC(ptep);
4639 1.271 matt PMAPCOUNT(fixup_ptesync);
4640 1.238 matt rv = 1;
4641 1.238 matt }
4642 1.271 matt #endif
4643 1.238 matt
4644 1.311 skrll #ifndef MULTIPROCESSOR
4645 1.271 matt #if defined(DEBUG) || 1
4646 1.134 thorpej /*
4647 1.134 thorpej * If 'rv == 0' at this point, it generally indicates that there is a
4648 1.134 thorpej * stale TLB entry for the faulting address. This happens when two or
4649 1.134 thorpej * more processes are sharing an L1. Since we don't flush the TLB on
4650 1.134 thorpej * a context switch between such processes, we can take domain faults
4651 1.134 thorpej * for mappings which exist at the same VA in both processes. EVEN IF
4652 1.134 thorpej * WE'VE RECENTLY FIXED UP THE CORRESPONDING L1 in pmap_enter(), for
4653 1.134 thorpej * example.
4654 1.134 thorpej *
4655 1.134 thorpej * This is extremely likely to happen if pmap_enter() updated the L1
4656 1.134 thorpej * entry for a recently entered mapping. In this case, the TLB is
4657 1.134 thorpej * flushed for the new mapping, but there may still be TLB entries for
4658 1.134 thorpej * other mappings belonging to other processes in the 1MB range
4659 1.134 thorpej * covered by the L1 entry.
4660 1.134 thorpej *
4661 1.134 thorpej * Since 'rv == 0', we know that the L1 already contains the correct
4662 1.134 thorpej * value, so the fault must be due to a stale TLB entry.
4663 1.134 thorpej *
4664 1.134 thorpej * Since we always need to flush the TLB anyway in the case where we
4665 1.134 thorpej * fixed up the L1, or frobbed the L2 PTE, we effectively deal with
4666 1.134 thorpej * stale TLB entries dynamically.
4667 1.134 thorpej *
4668 1.134 thorpej * However, the above condition can ONLY happen if the current L1 is
4669 1.134 thorpej * being shared. If it happens when the L1 is unshared, it indicates
4670 1.134 thorpej * that other parts of the pmap are not doing their job WRT managing
4671 1.134 thorpej * the TLB.
4672 1.134 thorpej */
4673 1.271 matt if (rv == 0
4674 1.271 matt #ifndef ARM_MMU_EXTENDED
4675 1.271 matt && pm->pm_l1->l1_domain_use_count == 1
4676 1.271 matt #endif
4677 1.271 matt && true) {
4678 1.271 matt #ifdef DEBUG
4679 1.134 thorpej extern int last_fault_code;
4680 1.271 matt #else
4681 1.271 matt int last_fault_code = ftype & VM_PROT_EXECUTE
4682 1.271 matt ? armreg_ifsr_read()
4683 1.271 matt : armreg_dfsr_read();
4684 1.271 matt #endif
4685 1.134 thorpej printf("fixup: pm %p, va 0x%lx, ftype %d - nothing to do!\n",
4686 1.134 thorpej pm, va, ftype);
4687 1.271 matt printf("fixup: l2 %p, l2b %p, ptep %p, pte %#x\n",
4688 1.271 matt l2, l2b, ptep, opte);
4689 1.271 matt
4690 1.271 matt #ifndef ARM_MMU_EXTENDED
4691 1.271 matt printf("fixup: pdep %p, pde %#x, fsr %#x\n",
4692 1.271 matt pdep, pde, last_fault_code);
4693 1.271 matt #else
4694 1.271 matt printf("fixup: pdep %p, pde %#x, ttbcr %#x\n",
4695 1.271 matt &pmap_l1_kva(pm)[l1slot], pmap_l1_kva(pm)[l1slot],
4696 1.271 matt armreg_ttbcr_read());
4697 1.271 matt printf("fixup: fsr %#x cpm %p casid %#x contextidr %#x dacr %#x\n",
4698 1.271 matt last_fault_code, curcpu()->ci_pmap_cur,
4699 1.271 matt curcpu()->ci_pmap_asid_cur,
4700 1.271 matt armreg_contextidr_read(), armreg_dacr_read());
4701 1.271 matt #ifdef _ARM_ARCH_7
4702 1.271 matt if (ftype & VM_PROT_WRITE)
4703 1.271 matt armreg_ats1cuw_write(va);
4704 1.271 matt else
4705 1.271 matt armreg_ats1cur_write(va);
4706 1.271 matt arm_isb();
4707 1.271 matt printf("fixup: par %#x\n", armreg_par_read());
4708 1.271 matt #endif
4709 1.271 matt #endif
4710 1.134 thorpej #ifdef DDB
4711 1.272 matt extern int kernel_debug;
4712 1.255 skrll
4713 1.272 matt if (kernel_debug & 2) {
4714 1.272 matt pmap_release_pmap_lock(pm);
4715 1.272 matt #ifdef UVMHIST
4716 1.272 matt KERNHIST_DUMP(maphist);
4717 1.272 matt #endif
4718 1.271 matt cpu_Debugger();
4719 1.272 matt pmap_acquire_pmap_lock(pm);
4720 1.272 matt }
4721 1.134 thorpej #endif
4722 1.134 thorpej }
4723 1.134 thorpej #endif
4724 1.311 skrll #endif
4725 1.134 thorpej
4726 1.313 skrll #ifndef ARM_MMU_EXTENDED
4727 1.313 skrll /* Flush the TLB in the shared L1 case - see comment above */
4728 1.313 skrll pmap_tlb_flush_SE(pm, va,
4729 1.313 skrll (ftype & VM_PROT_EXECUTE) ? PVF_EXEC | PVF_REF : PVF_REF);
4730 1.313 skrll #endif
4731 1.313 skrll
4732 1.134 thorpej rv = 1;
4733 1.104 thorpej
4734 1.134 thorpej out:
4735 1.134 thorpej pmap_release_pmap_lock(pm);
4736 1.134 thorpej
4737 1.134 thorpej return (rv);
4738 1.134 thorpej }
4739 1.134 thorpej
4740 1.134 thorpej /*
4741 1.134 thorpej * Routine: pmap_procwr
4742 1.134 thorpej *
4743 1.1 matt * Function:
4744 1.134 thorpej * Synchronize caches corresponding to [addr, addr+len) in p.
4745 1.134 thorpej *
4746 1.134 thorpej */
4747 1.134 thorpej void
4748 1.134 thorpej pmap_procwr(struct proc *p, vaddr_t va, int len)
4749 1.134 thorpej {
4750 1.345 skrll #ifndef ARM_MMU_EXTENDED
4751 1.345 skrll
4752 1.134 thorpej /* We only need to do anything if it is the current process. */
4753 1.134 thorpej if (p == curproc)
4754 1.134 thorpej cpu_icache_sync_range(va, len);
4755 1.345 skrll #endif
4756 1.134 thorpej }
4757 1.134 thorpej
4758 1.134 thorpej /*
4759 1.134 thorpej * Routine: pmap_unwire
4760 1.134 thorpej * Function: Clear the wired attribute for a map/virtual-address pair.
4761 1.134 thorpej *
4762 1.134 thorpej * In/out conditions:
4763 1.134 thorpej * The mapping must already exist in the pmap.
4764 1.1 matt */
4765 1.134 thorpej void
4766 1.134 thorpej pmap_unwire(pmap_t pm, vaddr_t va)
4767 1.134 thorpej {
4768 1.134 thorpej struct l2_bucket *l2b;
4769 1.134 thorpej pt_entry_t *ptep, pte;
4770 1.134 thorpej struct vm_page *pg;
4771 1.134 thorpej paddr_t pa;
4772 1.134 thorpej
4773 1.134 thorpej NPDEBUG(PDB_WIRING, printf("pmap_unwire: pm %p, va 0x%08lx\n", pm, va));
4774 1.134 thorpej
4775 1.134 thorpej pmap_acquire_pmap_lock(pm);
4776 1.134 thorpej
4777 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
4778 1.134 thorpej KDASSERT(l2b != NULL);
4779 1.134 thorpej
4780 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
4781 1.134 thorpej pte = *ptep;
4782 1.134 thorpej
4783 1.134 thorpej /* Extract the physical address of the page */
4784 1.134 thorpej pa = l2pte_pa(pte);
4785 1.1 matt
4786 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) != NULL) {
4787 1.134 thorpej /* Update the wired bit in the pv entry for this page. */
4788 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4789 1.215 uebayasi
4790 1.271 matt pmap_acquire_page_lock(md);
4791 1.215 uebayasi (void) pmap_modify_pv(md, pa, pm, va, PVF_WIRED, 0);
4792 1.271 matt pmap_release_page_lock(md);
4793 1.134 thorpej }
4794 1.134 thorpej
4795 1.134 thorpej pmap_release_pmap_lock(pm);
4796 1.134 thorpej }
4797 1.134 thorpej
4798 1.348 skrll #ifdef ARM_MMU_EXTENDED
4799 1.348 skrll void
4800 1.348 skrll pmap_md_pdetab_activate(pmap_t pm, struct lwp *l)
4801 1.348 skrll {
4802 1.348 skrll UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
4803 1.348 skrll
4804 1.348 skrll /*
4805 1.348 skrll * Assume that TTBR1 has only global mappings and TTBR0 only
4806 1.348 skrll * has non-global mappings. To prevent speculation from doing
4807 1.348 skrll * evil things we disable translation table walks using TTBR0
4808 1.348 skrll * before setting the CONTEXTIDR (ASID) or new TTBR0 value.
4809 1.348 skrll * Once both are set, table walks are reenabled.
4810 1.348 skrll */
4811 1.348 skrll const uint32_t old_ttbcr = armreg_ttbcr_read();
4812 1.348 skrll armreg_ttbcr_write(old_ttbcr | TTBCR_S_PD0);
4813 1.348 skrll arm_isb();
4814 1.348 skrll
4815 1.348 skrll pmap_tlb_asid_acquire(pm, l);
4816 1.348 skrll
4817 1.348 skrll struct cpu_info * const ci = curcpu();
4818 1.348 skrll struct pmap_asid_info * const pai = PMAP_PAI(pm, cpu_tlb_info(ci));
4819 1.348 skrll
4820 1.348 skrll cpu_setttb(pm->pm_l1_pa, pai->pai_asid);
4821 1.348 skrll /*
4822 1.348 skrll * Now we can reenable tablewalks since the CONTEXTIDR and TTRB0
4823 1.348 skrll * have been updated.
4824 1.348 skrll */
4825 1.348 skrll arm_isb();
4826 1.348 skrll
4827 1.348 skrll if (pm != pmap_kernel()) {
4828 1.348 skrll armreg_ttbcr_write(old_ttbcr & ~TTBCR_S_PD0);
4829 1.348 skrll }
4830 1.348 skrll cpu_cpwait();
4831 1.348 skrll
4832 1.359 pgoyette UVMHIST_LOG(maphist, " pm %#jx pm->pm_l1_pa %08jx asid %ju... done",
4833 1.359 pgoyette (uintptr_t)pm, pm->pm_l1_pa, pai->pai_asid, 0);
4834 1.348 skrll
4835 1.348 skrll KASSERTMSG(ci->ci_pmap_asid_cur == pai->pai_asid, "%u vs %u",
4836 1.348 skrll ci->ci_pmap_asid_cur, pai->pai_asid);
4837 1.348 skrll ci->ci_pmap_cur = pm;
4838 1.348 skrll }
4839 1.348 skrll
4840 1.348 skrll void
4841 1.348 skrll pmap_md_pdetab_deactivate(pmap_t pm)
4842 1.348 skrll {
4843 1.348 skrll
4844 1.348 skrll UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
4845 1.348 skrll
4846 1.348 skrll kpreempt_disable();
4847 1.348 skrll struct cpu_info * const ci = curcpu();
4848 1.348 skrll /*
4849 1.348 skrll * Disable translation table walks from TTBR0 while no pmap has been
4850 1.348 skrll * activated.
4851 1.348 skrll */
4852 1.348 skrll const uint32_t old_ttbcr = armreg_ttbcr_read();
4853 1.348 skrll armreg_ttbcr_write(old_ttbcr | TTBCR_S_PD0);
4854 1.348 skrll arm_isb();
4855 1.348 skrll pmap_tlb_asid_deactivate(pm);
4856 1.348 skrll cpu_setttb(pmap_kernel()->pm_l1_pa, KERNEL_PID);
4857 1.348 skrll arm_isb();
4858 1.348 skrll
4859 1.348 skrll ci->ci_pmap_cur = pmap_kernel();
4860 1.348 skrll KASSERTMSG(ci->ci_pmap_asid_cur == KERNEL_PID, "ci_pmap_asid_cur %u",
4861 1.348 skrll ci->ci_pmap_asid_cur);
4862 1.348 skrll kpreempt_enable();
4863 1.348 skrll }
4864 1.348 skrll #endif
4865 1.348 skrll
4866 1.134 thorpej void
4867 1.173 scw pmap_activate(struct lwp *l)
4868 1.1 matt {
4869 1.165 scw extern int block_userspace_access;
4870 1.271 matt pmap_t npm = l->l_proc->p_vmspace->vm_map.pmap;
4871 1.271 matt
4872 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
4873 1.271 matt
4874 1.359 pgoyette UVMHIST_LOG(maphist, "(l=%#jx) pm=%#jx", (uintptr_t)l, (uintptr_t)npm,
4875 1.359 pgoyette 0, 0);
4876 1.165 scw
4877 1.348 skrll struct cpu_info * const ci = curcpu();
4878 1.348 skrll
4879 1.173 scw /*
4880 1.173 scw * If activating a non-current lwp or the current lwp is
4881 1.173 scw * already active, just return.
4882 1.173 scw */
4883 1.271 matt if (false
4884 1.271 matt || l != curlwp
4885 1.271 matt #ifdef ARM_MMU_EXTENDED
4886 1.271 matt || (ci->ci_pmap_cur == npm &&
4887 1.271 matt (npm == pmap_kernel()
4888 1.271 matt /* || PMAP_PAI_ASIDVALID_P(pai, cpu_tlb_info(ci)) */))
4889 1.271 matt #else
4890 1.271 matt || npm->pm_activated == true
4891 1.271 matt #endif
4892 1.271 matt || false) {
4893 1.359 pgoyette UVMHIST_LOG(maphist, " <-- (same pmap)", (uintptr_t)curlwp,
4894 1.359 pgoyette (uintptr_t)l, 0, 0);
4895 1.173 scw return;
4896 1.271 matt }
4897 1.173 scw
4898 1.271 matt #ifndef ARM_MMU_EXTENDED
4899 1.271 matt const uint32_t ndacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2))
4900 1.271 matt | (DOMAIN_CLIENT << (pmap_domain(npm) * 2));
4901 1.134 thorpej
4902 1.165 scw /*
4903 1.165 scw * If TTB and DACR are unchanged, short-circuit all the
4904 1.165 scw * TLB/cache management stuff.
4905 1.165 scw */
4906 1.271 matt pmap_t opm = ci->ci_lastlwp
4907 1.271 matt ? ci->ci_lastlwp->l_proc->p_vmspace->vm_map.pmap
4908 1.271 matt : NULL;
4909 1.271 matt if (opm != NULL) {
4910 1.271 matt uint32_t odacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2))
4911 1.271 matt | (DOMAIN_CLIENT << (pmap_domain(opm) * 2));
4912 1.134 thorpej
4913 1.165 scw if (opm->pm_l1 == npm->pm_l1 && odacr == ndacr)
4914 1.165 scw goto all_done;
4915 1.271 matt }
4916 1.271 matt #endif /* !ARM_MMU_EXTENDED */
4917 1.134 thorpej
4918 1.174 matt PMAPCOUNT(activations);
4919 1.165 scw block_userspace_access = 1;
4920 1.134 thorpej
4921 1.271 matt #ifndef ARM_MMU_EXTENDED
4922 1.165 scw /*
4923 1.165 scw * If switching to a user vmspace which is different to the
4924 1.165 scw * most recent one, and the most recent one is potentially
4925 1.165 scw * live in the cache, we must write-back and invalidate the
4926 1.165 scw * entire cache.
4927 1.165 scw */
4928 1.271 matt pmap_t rpm = ci->ci_pmap_lastuser;
4929 1.203 scw
4930 1.347 skrll /*
4931 1.347 skrll * XXXSCW: There's a corner case here which can leave turds in the
4932 1.347 skrll * cache as reported in kern/41058. They're probably left over during
4933 1.347 skrll * tear-down and switching away from an exiting process. Until the root
4934 1.347 skrll * cause is identified and fixed, zap the cache when switching pmaps.
4935 1.347 skrll * This will result in a few unnecessary cache flushes, but that's
4936 1.347 skrll * better than silently corrupting data.
4937 1.347 skrll */
4938 1.203 scw #if 0
4939 1.165 scw if (npm != pmap_kernel() && rpm && npm != rpm &&
4940 1.165 scw rpm->pm_cstate.cs_cache) {
4941 1.165 scw rpm->pm_cstate.cs_cache = 0;
4942 1.174 matt #ifdef PMAP_CACHE_VIVT
4943 1.165 scw cpu_idcache_wbinv_all();
4944 1.174 matt #endif
4945 1.165 scw }
4946 1.203 scw #else
4947 1.203 scw if (rpm) {
4948 1.203 scw rpm->pm_cstate.cs_cache = 0;
4949 1.203 scw if (npm == pmap_kernel())
4950 1.267 matt ci->ci_pmap_lastuser = NULL;
4951 1.203 scw #ifdef PMAP_CACHE_VIVT
4952 1.203 scw cpu_idcache_wbinv_all();
4953 1.203 scw #endif
4954 1.203 scw }
4955 1.203 scw #endif
4956 1.134 thorpej
4957 1.165 scw /* No interrupts while we frob the TTB/DACR */
4958 1.271 matt uint32_t oldirqstate = disable_interrupts(IF32_bits);
4959 1.271 matt #endif /* !ARM_MMU_EXTENDED */
4960 1.1 matt
4961 1.257 matt #ifndef ARM_HAS_VBAR
4962 1.165 scw /*
4963 1.165 scw * For ARM_VECTORS_LOW, we MUST, I repeat, MUST fix up the L1
4964 1.165 scw * entry corresponding to 'vector_page' in the incoming L1 table
4965 1.165 scw * before switching to it otherwise subsequent interrupts/exceptions
4966 1.165 scw * (including domain faults!) will jump into hyperspace.
4967 1.165 scw */
4968 1.165 scw if (npm->pm_pl1vec != NULL) {
4969 1.165 scw cpu_tlb_flushID_SE((u_int)vector_page);
4970 1.165 scw cpu_cpwait();
4971 1.165 scw *npm->pm_pl1vec = npm->pm_l1vec;
4972 1.165 scw PTE_SYNC(npm->pm_pl1vec);
4973 1.165 scw }
4974 1.257 matt #endif
4975 1.1 matt
4976 1.271 matt #ifdef ARM_MMU_EXTENDED
4977 1.348 skrll pmap_md_pdetab_activate(npm, l);
4978 1.271 matt #else
4979 1.165 scw cpu_domains(ndacr);
4980 1.165 scw if (npm == pmap_kernel() || npm == rpm) {
4981 1.134 thorpej /*
4982 1.165 scw * Switching to a kernel thread, or back to the
4983 1.165 scw * same user vmspace as before... Simply update
4984 1.165 scw * the TTB (no TLB flush required)
4985 1.134 thorpej */
4986 1.237 matt cpu_setttb(npm->pm_l1->l1_physaddr, false);
4987 1.165 scw cpu_cpwait();
4988 1.165 scw } else {
4989 1.165 scw /*
4990 1.165 scw * Otherwise, update TTB and flush TLB
4991 1.165 scw */
4992 1.165 scw cpu_context_switch(npm->pm_l1->l1_physaddr);
4993 1.165 scw if (rpm != NULL)
4994 1.165 scw rpm->pm_cstate.cs_tlb = 0;
4995 1.165 scw }
4996 1.165 scw
4997 1.165 scw restore_interrupts(oldirqstate);
4998 1.271 matt #endif /* ARM_MMU_EXTENDED */
4999 1.165 scw
5000 1.165 scw block_userspace_access = 0;
5001 1.165 scw
5002 1.271 matt #ifndef ARM_MMU_EXTENDED
5003 1.165 scw all_done:
5004 1.165 scw /*
5005 1.165 scw * The new pmap is resident. Make sure it's marked
5006 1.165 scw * as resident in the cache/TLB.
5007 1.165 scw */
5008 1.165 scw npm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5009 1.165 scw if (npm != pmap_kernel())
5010 1.267 matt ci->ci_pmap_lastuser = npm;
5011 1.1 matt
5012 1.165 scw /* The old pmap is not longer active */
5013 1.271 matt if (opm != npm) {
5014 1.271 matt if (opm != NULL)
5015 1.271 matt opm->pm_activated = false;
5016 1.1 matt
5017 1.271 matt /* But the new one is */
5018 1.271 matt npm->pm_activated = true;
5019 1.271 matt }
5020 1.348 skrll ci->ci_pmap_cur = npm;
5021 1.271 matt #endif
5022 1.271 matt UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
5023 1.165 scw }
5024 1.1 matt
5025 1.165 scw void
5026 1.134 thorpej pmap_deactivate(struct lwp *l)
5027 1.134 thorpej {
5028 1.271 matt pmap_t pm = l->l_proc->p_vmspace->vm_map.pmap;
5029 1.271 matt
5030 1.271 matt UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
5031 1.271 matt
5032 1.359 pgoyette UVMHIST_LOG(maphist, "(l=%#jx) pm=%#jx", (uintptr_t)l, (uintptr_t)pm,
5033 1.359 pgoyette 0, 0);
5034 1.165 scw
5035 1.271 matt #ifdef ARM_MMU_EXTENDED
5036 1.348 skrll pmap_md_pdetab_deactivate(pm);
5037 1.271 matt #else
5038 1.178 scw /*
5039 1.178 scw * If the process is exiting, make sure pmap_activate() does
5040 1.178 scw * a full MMU context-switch and cache flush, which we might
5041 1.178 scw * otherwise skip. See PR port-arm/38950.
5042 1.178 scw */
5043 1.178 scw if (l->l_proc->p_sflag & PS_WEXIT)
5044 1.267 matt curcpu()->ci_lastlwp = NULL;
5045 1.178 scw
5046 1.271 matt pm->pm_activated = false;
5047 1.271 matt #endif
5048 1.271 matt UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
5049 1.1 matt }
5050 1.1 matt
5051 1.1 matt void
5052 1.134 thorpej pmap_update(pmap_t pm)
5053 1.1 matt {
5054 1.1 matt
5055 1.337 skrll UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
5056 1.337 skrll
5057 1.359 pgoyette UVMHIST_LOG(maphist, "pm=%#jx remove_all %jd", (uintptr_t)pm,
5058 1.359 pgoyette pm->pm_remove_all, 0, 0);
5059 1.337 skrll
5060 1.348 skrll #ifndef ARM_MMU_EXTENDED
5061 1.134 thorpej if (pm->pm_remove_all) {
5062 1.134 thorpej /*
5063 1.134 thorpej * Finish up the pmap_remove_all() optimisation by flushing
5064 1.134 thorpej * the TLB.
5065 1.134 thorpej */
5066 1.134 thorpej pmap_tlb_flushID(pm);
5067 1.160 thorpej pm->pm_remove_all = false;
5068 1.134 thorpej }
5069 1.1 matt
5070 1.134 thorpej if (pmap_is_current(pm)) {
5071 1.107 thorpej /*
5072 1.134 thorpej * If we're dealing with a current userland pmap, move its L1
5073 1.134 thorpej * to the end of the LRU.
5074 1.107 thorpej */
5075 1.134 thorpej if (pm != pmap_kernel())
5076 1.134 thorpej pmap_use_l1(pm);
5077 1.134 thorpej
5078 1.1 matt /*
5079 1.134 thorpej * We can assume we're done with frobbing the cache/tlb for
5080 1.134 thorpej * now. Make sure any future pmap ops don't skip cache/tlb
5081 1.134 thorpej * flushes.
5082 1.1 matt */
5083 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5084 1.1 matt }
5085 1.348 skrll #else
5086 1.348 skrll
5087 1.348 skrll kpreempt_disable();
5088 1.348 skrll #if defined(MULTIPROCESSOR) && PMAP_TLB_MAX > 1
5089 1.348 skrll u_int pending = atomic_swap_uint(&pmap->pm_shootdown_pending, 0);
5090 1.348 skrll if (pending && pmap_tlb_shootdown_bystanders(pmap)) {
5091 1.348 skrll PMAP_COUNT(shootdown_ipis);
5092 1.348 skrll }
5093 1.348 skrll #endif
5094 1.348 skrll
5095 1.348 skrll /*
5096 1.348 skrll * If pmap_remove_all was called, we deactivated ourselves and released
5097 1.348 skrll * our ASID. Now we have to reactivate ourselves.
5098 1.348 skrll */
5099 1.348 skrll if (__predict_false(pm->pm_remove_all)) {
5100 1.348 skrll pm->pm_remove_all = false;
5101 1.348 skrll
5102 1.348 skrll KASSERT(pm != pmap_kernel());
5103 1.348 skrll pmap_md_pdetab_activate(pm, curlwp);
5104 1.348 skrll }
5105 1.348 skrll
5106 1.353 jmcneill if (arm_has_mpext_p)
5107 1.353 jmcneill armreg_bpiallis_write(0);
5108 1.353 jmcneill else
5109 1.353 jmcneill armreg_bpiall_write(0);
5110 1.353 jmcneill
5111 1.348 skrll kpreempt_enable();
5112 1.348 skrll
5113 1.348 skrll KASSERTMSG(pm == pmap_kernel()
5114 1.348 skrll || curcpu()->ci_pmap_cur != pm
5115 1.348 skrll || pm->pm_pai[0].pai_asid == curcpu()->ci_pmap_asid_cur,
5116 1.348 skrll "pmap/asid %p/%#x != %s cur pmap/asid %p/%#x", pm,
5117 1.348 skrll pm->pm_pai[0].pai_asid, curcpu()->ci_data.cpu_name,
5118 1.348 skrll curcpu()->ci_pmap_cur, curcpu()->ci_pmap_asid_cur);
5119 1.271 matt #endif
5120 1.1 matt
5121 1.174 matt PMAPCOUNT(updates);
5122 1.174 matt
5123 1.96 thorpej /*
5124 1.134 thorpej * make sure TLB/cache operations have completed.
5125 1.96 thorpej */
5126 1.134 thorpej cpu_cpwait();
5127 1.337 skrll UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
5128 1.134 thorpej }
5129 1.134 thorpej
5130 1.134 thorpej void
5131 1.134 thorpej pmap_remove_all(pmap_t pm)
5132 1.134 thorpej {
5133 1.96 thorpej
5134 1.1 matt /*
5135 1.134 thorpej * The vmspace described by this pmap is about to be torn down.
5136 1.134 thorpej * Until pmap_update() is called, UVM will only make calls
5137 1.134 thorpej * to pmap_remove(). We can make life much simpler by flushing
5138 1.134 thorpej * the cache now, and deferring TLB invalidation to pmap_update().
5139 1.1 matt */
5140 1.174 matt #ifdef PMAP_CACHE_VIVT
5141 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
5142 1.174 matt #endif
5143 1.348 skrll #ifdef ARM_MMU_EXTENDED
5144 1.348 skrll #ifdef MULTIPROCESSOR
5145 1.348 skrll struct cpu_info * const ci = curcpu();
5146 1.348 skrll // This should be the last CPU with this pmap onproc
5147 1.348 skrll KASSERT(!kcpuset_isotherset(pm->pm_onproc, cpu_index(ci)));
5148 1.348 skrll if (kcpuset_isset(pm->pm_onproc, cpu_index(ci)))
5149 1.348 skrll #endif
5150 1.348 skrll pmap_tlb_asid_deactivate(pm);
5151 1.348 skrll #ifdef MULTIPROCESSOR
5152 1.348 skrll KASSERT(kcpuset_iszero(pm->pm_onproc));
5153 1.348 skrll #endif
5154 1.348 skrll
5155 1.348 skrll pmap_tlb_asid_release_all(pm);
5156 1.348 skrll #endif
5157 1.160 thorpej pm->pm_remove_all = true;
5158 1.1 matt }
5159 1.1 matt
5160 1.1 matt /*
5161 1.134 thorpej * Retire the given physical map from service.
5162 1.134 thorpej * Should only be called if the map contains no valid mappings.
5163 1.1 matt */
5164 1.134 thorpej void
5165 1.134 thorpej pmap_destroy(pmap_t pm)
5166 1.1 matt {
5167 1.337 skrll UVMHIST_FUNC(__func__); UVMHIST_CALLED(maphist);
5168 1.337 skrll
5169 1.134 thorpej u_int count;
5170 1.1 matt
5171 1.134 thorpej if (pm == NULL)
5172 1.134 thorpej return;
5173 1.1 matt
5174 1.359 pgoyette UVMHIST_LOG(maphist, "pm=%#jx remove_all %jd", (uintptr_t)pm,
5175 1.359 pgoyette pm->pm_remove_all, 0, 0);
5176 1.337 skrll
5177 1.134 thorpej if (pm->pm_remove_all) {
5178 1.336 skrll #ifdef ARM_MMU_EXTENDED
5179 1.338 skrll pmap_tlb_asid_release_all(pm);
5180 1.336 skrll #else
5181 1.134 thorpej pmap_tlb_flushID(pm);
5182 1.336 skrll #endif
5183 1.160 thorpej pm->pm_remove_all = false;
5184 1.1 matt }
5185 1.79 thorpej
5186 1.49 thorpej /*
5187 1.134 thorpej * Drop reference count
5188 1.49 thorpej */
5189 1.222 rmind mutex_enter(pm->pm_lock);
5190 1.134 thorpej count = --pm->pm_obj.uo_refs;
5191 1.222 rmind mutex_exit(pm->pm_lock);
5192 1.134 thorpej if (count > 0) {
5193 1.271 matt #ifndef ARM_MMU_EXTENDED
5194 1.134 thorpej if (pmap_is_current(pm)) {
5195 1.134 thorpej if (pm != pmap_kernel())
5196 1.134 thorpej pmap_use_l1(pm);
5197 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5198 1.134 thorpej }
5199 1.271 matt #endif
5200 1.134 thorpej return;
5201 1.134 thorpej }
5202 1.66 thorpej
5203 1.1 matt /*
5204 1.134 thorpej * reference count is zero, free pmap resources and then free pmap.
5205 1.1 matt */
5206 1.134 thorpej
5207 1.257 matt #ifndef ARM_HAS_VBAR
5208 1.134 thorpej if (vector_page < KERNEL_BASE) {
5209 1.165 scw KDASSERT(!pmap_is_current(pm));
5210 1.147 scw
5211 1.134 thorpej /* Remove the vector page mapping */
5212 1.134 thorpej pmap_remove(pm, vector_page, vector_page + PAGE_SIZE);
5213 1.134 thorpej pmap_update(pm);
5214 1.1 matt }
5215 1.257 matt #endif
5216 1.1 matt
5217 1.134 thorpej pmap_free_l1(pm);
5218 1.134 thorpej
5219 1.271 matt #ifdef ARM_MMU_EXTENDED
5220 1.271 matt #ifdef MULTIPROCESSOR
5221 1.271 matt kcpuset_destroy(pm->pm_active);
5222 1.271 matt kcpuset_destroy(pm->pm_onproc);
5223 1.271 matt #endif
5224 1.271 matt #else
5225 1.267 matt struct cpu_info * const ci = curcpu();
5226 1.267 matt if (ci->ci_pmap_lastuser == pm)
5227 1.267 matt ci->ci_pmap_lastuser = NULL;
5228 1.271 matt #endif
5229 1.165 scw
5230 1.222 rmind uvm_obj_destroy(&pm->pm_obj, false);
5231 1.222 rmind mutex_destroy(&pm->pm_obj_lock);
5232 1.168 ad pool_cache_put(&pmap_cache, pm);
5233 1.337 skrll UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
5234 1.134 thorpej }
5235 1.134 thorpej
5236 1.134 thorpej
5237 1.134 thorpej /*
5238 1.134 thorpej * void pmap_reference(pmap_t pm)
5239 1.134 thorpej *
5240 1.134 thorpej * Add a reference to the specified pmap.
5241 1.134 thorpej */
5242 1.134 thorpej void
5243 1.134 thorpej pmap_reference(pmap_t pm)
5244 1.134 thorpej {
5245 1.1 matt
5246 1.134 thorpej if (pm == NULL)
5247 1.134 thorpej return;
5248 1.1 matt
5249 1.271 matt #ifndef ARM_MMU_EXTENDED
5250 1.134 thorpej pmap_use_l1(pm);
5251 1.271 matt #endif
5252 1.104 thorpej
5253 1.222 rmind mutex_enter(pm->pm_lock);
5254 1.134 thorpej pm->pm_obj.uo_refs++;
5255 1.222 rmind mutex_exit(pm->pm_lock);
5256 1.134 thorpej }
5257 1.49 thorpej
5258 1.214 jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
5259 1.174 matt
5260 1.174 matt static struct evcnt pmap_prefer_nochange_ev =
5261 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "nochange");
5262 1.174 matt static struct evcnt pmap_prefer_change_ev =
5263 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "change");
5264 1.174 matt
5265 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_change_ev);
5266 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_nochange_ev);
5267 1.174 matt
5268 1.174 matt void
5269 1.174 matt pmap_prefer(vaddr_t hint, vaddr_t *vap, int td)
5270 1.174 matt {
5271 1.174 matt vsize_t mask = arm_cache_prefer_mask | (PAGE_SIZE - 1);
5272 1.174 matt vaddr_t va = *vap;
5273 1.174 matt vaddr_t diff = (hint - va) & mask;
5274 1.174 matt if (diff == 0) {
5275 1.174 matt pmap_prefer_nochange_ev.ev_count++;
5276 1.174 matt } else {
5277 1.174 matt pmap_prefer_change_ev.ev_count++;
5278 1.174 matt if (__predict_false(td))
5279 1.174 matt va -= mask + 1;
5280 1.174 matt *vap = va + diff;
5281 1.174 matt }
5282 1.174 matt }
5283 1.214 jmcneill #endif /* ARM_MMU_V6 | ARM_MMU_V7 */
5284 1.174 matt
5285 1.134 thorpej /*
5286 1.134 thorpej * pmap_zero_page()
5287 1.286 skrll *
5288 1.134 thorpej * Zero a given physical page by mapping it at a page hook point.
5289 1.134 thorpej * In doing the zero page op, the page we zero is mapped cachable, as with
5290 1.134 thorpej * StrongARM accesses to non-cached pages are non-burst making writing
5291 1.134 thorpej * _any_ bulk data very slow.
5292 1.134 thorpej */
5293 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
5294 1.134 thorpej void
5295 1.271 matt pmap_zero_page_generic(paddr_t pa)
5296 1.134 thorpej {
5297 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5298 1.271 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
5299 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5300 1.174 matt #endif
5301 1.244 matt #if defined(PMAP_CACHE_VIPT)
5302 1.174 matt /* Choose the last page color it had, if any */
5303 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
5304 1.174 matt #else
5305 1.174 matt const vsize_t va_offset = 0;
5306 1.174 matt #endif
5307 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
5308 1.244 matt /*
5309 1.244 matt * Is this page mapped at its natural color?
5310 1.244 matt * If we have all of memory mapped, then just convert PA to VA.
5311 1.244 matt */
5312 1.284 matt bool okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5313 1.271 matt || va_offset == (pa & arm_cache_prefer_mask);
5314 1.271 matt const vaddr_t vdstp = okcolor
5315 1.284 matt ? pmap_direct_mapped_phys(pa, &okcolor, cpu_cdstp(va_offset))
5316 1.271 matt : cpu_cdstp(va_offset);
5317 1.244 matt #else
5318 1.244 matt const bool okcolor = false;
5319 1.271 matt const vaddr_t vdstp = cpu_cdstp(va_offset);
5320 1.244 matt #endif
5321 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
5322 1.1 matt
5323 1.244 matt
5324 1.174 matt #ifdef DEBUG
5325 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5326 1.134 thorpej panic("pmap_zero_page: page has mappings");
5327 1.134 thorpej #endif
5328 1.1 matt
5329 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5330 1.120 chris
5331 1.244 matt if (!okcolor) {
5332 1.244 matt /*
5333 1.244 matt * Hook in the page, zero it, and purge the cache for that
5334 1.244 matt * zeroed page. Invalidate the TLB as needed.
5335 1.244 matt */
5336 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa | pte_l2_s_cache_mode
5337 1.271 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE);
5338 1.271 matt l2pte_set(ptep, npte, 0);
5339 1.244 matt PTE_SYNC(ptep);
5340 1.271 matt cpu_tlb_flushD_SE(vdstp);
5341 1.244 matt cpu_cpwait();
5342 1.284 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(PMAP_CACHE_VIPT) \
5343 1.284 matt && !defined(ARM_MMU_EXTENDED)
5344 1.244 matt /*
5345 1.244 matt * If we are direct-mapped and our color isn't ok, then before
5346 1.244 matt * we bzero the page invalidate its contents from the cache and
5347 1.244 matt * reset the color to its natural color.
5348 1.244 matt */
5349 1.271 matt cpu_dcache_inv_range(vdstp, PAGE_SIZE);
5350 1.244 matt md->pvh_attrs &= ~arm_cache_prefer_mask;
5351 1.271 matt md->pvh_attrs |= (pa & arm_cache_prefer_mask);
5352 1.244 matt #endif
5353 1.244 matt }
5354 1.244 matt bzero_page(vdstp);
5355 1.244 matt if (!okcolor) {
5356 1.244 matt /*
5357 1.244 matt * Unmap the page.
5358 1.244 matt */
5359 1.271 matt l2pte_reset(ptep);
5360 1.244 matt PTE_SYNC(ptep);
5361 1.271 matt cpu_tlb_flushD_SE(vdstp);
5362 1.174 matt #ifdef PMAP_CACHE_VIVT
5363 1.271 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5364 1.174 matt #endif
5365 1.244 matt }
5366 1.174 matt #ifdef PMAP_CACHE_VIPT
5367 1.174 matt /*
5368 1.174 matt * This page is now cache resident so it now has a page color.
5369 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
5370 1.174 matt */
5371 1.271 matt #ifndef ARM_MMU_EXTENDED
5372 1.215 uebayasi if (!pmap_is_page_colored_p(md)) {
5373 1.174 matt PMAPCOUNT(vac_color_new);
5374 1.215 uebayasi md->pvh_attrs |= PVF_COLORED;
5375 1.174 matt }
5376 1.271 matt md->pvh_attrs |= PVF_DIRTY;
5377 1.271 matt #endif
5378 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
5379 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
5380 1.174 matt PMAPCOUNT(exec_discarded_zero);
5381 1.174 matt }
5382 1.174 matt #endif
5383 1.134 thorpej }
5384 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
5385 1.1 matt
5386 1.134 thorpej #if ARM_MMU_XSCALE == 1
5387 1.134 thorpej void
5388 1.271 matt pmap_zero_page_xscale(paddr_t pa)
5389 1.134 thorpej {
5390 1.134 thorpej #ifdef DEBUG
5391 1.271 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
5392 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5393 1.1 matt
5394 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5395 1.134 thorpej panic("pmap_zero_page: page has mappings");
5396 1.134 thorpej #endif
5397 1.1 matt
5398 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5399 1.1 matt
5400 1.134 thorpej /*
5401 1.134 thorpej * Hook in the page, zero it, and purge the cache for that
5402 1.134 thorpej * zeroed page. Invalidate the TLB as needed.
5403 1.134 thorpej */
5404 1.286 skrll
5405 1.271 matt pt_entry_t npte = L2_S_PROTO | pa |
5406 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
5407 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5408 1.271 matt l2pte_set(cdst_pte, npte, 0);
5409 1.134 thorpej PTE_SYNC(cdst_pte);
5410 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
5411 1.134 thorpej cpu_cpwait();
5412 1.134 thorpej bzero_page(cdstp);
5413 1.134 thorpej xscale_cache_clean_minidata();
5414 1.271 matt l2pte_reset(cdst_pte);
5415 1.271 matt PTE_SYNC(cdst_pte);
5416 1.134 thorpej }
5417 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
5418 1.1 matt
5419 1.134 thorpej /* pmap_pageidlezero()
5420 1.134 thorpej *
5421 1.134 thorpej * The same as above, except that we assume that the page is not
5422 1.134 thorpej * mapped. This means we never have to flush the cache first. Called
5423 1.134 thorpej * from the idle loop.
5424 1.134 thorpej */
5425 1.159 thorpej bool
5426 1.271 matt pmap_pageidlezero(paddr_t pa)
5427 1.134 thorpej {
5428 1.160 thorpej bool rv = true;
5429 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5430 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
5431 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5432 1.174 matt #endif
5433 1.174 matt #ifdef PMAP_CACHE_VIPT
5434 1.174 matt /* Choose the last page color it had, if any */
5435 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
5436 1.174 matt #else
5437 1.174 matt const vsize_t va_offset = 0;
5438 1.174 matt #endif
5439 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
5440 1.284 matt bool okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5441 1.271 matt || va_offset == (pa & arm_cache_prefer_mask);
5442 1.271 matt const vaddr_t vdstp = okcolor
5443 1.284 matt ? pmap_direct_mapped_phys(pa, &okcolor, cpu_cdstp(va_offset))
5444 1.271 matt : cpu_cdstp(va_offset);
5445 1.271 matt #else
5446 1.271 matt const bool okcolor = false;
5447 1.271 matt const vaddr_t vdstp = cpu_cdstp(va_offset);
5448 1.271 matt #endif
5449 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
5450 1.174 matt
5451 1.174 matt
5452 1.134 thorpej #ifdef DEBUG
5453 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5454 1.134 thorpej panic("pmap_pageidlezero: page has mappings");
5455 1.1 matt #endif
5456 1.1 matt
5457 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5458 1.134 thorpej
5459 1.271 matt if (!okcolor) {
5460 1.271 matt /*
5461 1.271 matt * Hook in the page, zero it, and purge the cache for that
5462 1.271 matt * zeroed page. Invalidate the TLB as needed.
5463 1.271 matt */
5464 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa |
5465 1.271 matt L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
5466 1.271 matt l2pte_set(ptep, npte, 0);
5467 1.271 matt PTE_SYNC(ptep);
5468 1.271 matt cpu_tlb_flushD_SE(vdstp);
5469 1.271 matt cpu_cpwait();
5470 1.271 matt }
5471 1.1 matt
5472 1.271 matt uint64_t *ptr = (uint64_t *)vdstp;
5473 1.271 matt for (size_t i = 0; i < PAGE_SIZE / sizeof(*ptr); i++) {
5474 1.174 matt if (sched_curcpu_runnable_p() != 0) {
5475 1.134 thorpej /*
5476 1.134 thorpej * A process has become ready. Abort now,
5477 1.134 thorpej * so we don't keep it waiting while we
5478 1.134 thorpej * do slow memory access to finish this
5479 1.134 thorpej * page.
5480 1.134 thorpej */
5481 1.160 thorpej rv = false;
5482 1.134 thorpej break;
5483 1.134 thorpej }
5484 1.134 thorpej *ptr++ = 0;
5485 1.11 chris }
5486 1.1 matt
5487 1.174 matt #ifdef PMAP_CACHE_VIVT
5488 1.134 thorpej if (rv)
5489 1.286 skrll /*
5490 1.134 thorpej * if we aborted we'll rezero this page again later so don't
5491 1.134 thorpej * purge it unless we finished it
5492 1.134 thorpej */
5493 1.271 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5494 1.174 matt #elif defined(PMAP_CACHE_VIPT)
5495 1.174 matt /*
5496 1.174 matt * This page is now cache resident so it now has a page color.
5497 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
5498 1.174 matt */
5499 1.271 matt #ifndef ARM_MMU_EXTENDED
5500 1.215 uebayasi if (!pmap_is_page_colored_p(md)) {
5501 1.174 matt PMAPCOUNT(vac_color_new);
5502 1.215 uebayasi md->pvh_attrs |= PVF_COLORED;
5503 1.174 matt }
5504 1.271 matt #endif
5505 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
5506 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
5507 1.174 matt PMAPCOUNT(exec_discarded_zero);
5508 1.174 matt }
5509 1.174 matt #endif
5510 1.174 matt /*
5511 1.174 matt * Unmap the page.
5512 1.174 matt */
5513 1.271 matt if (!okcolor) {
5514 1.271 matt l2pte_reset(ptep);
5515 1.271 matt PTE_SYNC(ptep);
5516 1.271 matt cpu_tlb_flushD_SE(vdstp);
5517 1.271 matt }
5518 1.1 matt
5519 1.271 matt return rv;
5520 1.1 matt }
5521 1.286 skrll
5522 1.48 chris /*
5523 1.134 thorpej * pmap_copy_page()
5524 1.48 chris *
5525 1.134 thorpej * Copy one physical page into another, by mapping the pages into
5526 1.134 thorpej * hook points. The same comment regarding cachability as in
5527 1.134 thorpej * pmap_zero_page also applies here.
5528 1.48 chris */
5529 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
5530 1.1 matt void
5531 1.134 thorpej pmap_copy_page_generic(paddr_t src, paddr_t dst)
5532 1.1 matt {
5533 1.174 matt struct vm_page * const src_pg = PHYS_TO_VM_PAGE(src);
5534 1.215 uebayasi struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
5535 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5536 1.174 matt struct vm_page * const dst_pg = PHYS_TO_VM_PAGE(dst);
5537 1.215 uebayasi struct vm_page_md *dst_md = VM_PAGE_TO_MD(dst_pg);
5538 1.174 matt #endif
5539 1.174 matt #ifdef PMAP_CACHE_VIPT
5540 1.215 uebayasi const vsize_t src_va_offset = src_md->pvh_attrs & arm_cache_prefer_mask;
5541 1.215 uebayasi const vsize_t dst_va_offset = dst_md->pvh_attrs & arm_cache_prefer_mask;
5542 1.174 matt #else
5543 1.174 matt const vsize_t src_va_offset = 0;
5544 1.174 matt const vsize_t dst_va_offset = 0;
5545 1.174 matt #endif
5546 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
5547 1.244 matt /*
5548 1.244 matt * Is this page mapped at its natural color?
5549 1.244 matt * If we have all of memory mapped, then just convert PA to VA.
5550 1.244 matt */
5551 1.284 matt bool src_okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5552 1.271 matt || src_va_offset == (src & arm_cache_prefer_mask);
5553 1.284 matt bool dst_okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5554 1.271 matt || dst_va_offset == (dst & arm_cache_prefer_mask);
5555 1.244 matt const vaddr_t vsrcp = src_okcolor
5556 1.284 matt ? pmap_direct_mapped_phys(src, &src_okcolor,
5557 1.284 matt cpu_csrcp(src_va_offset))
5558 1.271 matt : cpu_csrcp(src_va_offset);
5559 1.284 matt const vaddr_t vdstp = pmap_direct_mapped_phys(dst, &dst_okcolor,
5560 1.284 matt cpu_cdstp(dst_va_offset));
5561 1.244 matt #else
5562 1.244 matt const bool src_okcolor = false;
5563 1.244 matt const bool dst_okcolor = false;
5564 1.271 matt const vaddr_t vsrcp = cpu_csrcp(src_va_offset);
5565 1.271 matt const vaddr_t vdstp = cpu_cdstp(dst_va_offset);
5566 1.244 matt #endif
5567 1.271 matt pt_entry_t * const src_ptep = cpu_csrc_pte(src_va_offset);
5568 1.271 matt pt_entry_t * const dst_ptep = cpu_cdst_pte(dst_va_offset);
5569 1.174 matt
5570 1.134 thorpej #ifdef DEBUG
5571 1.215 uebayasi if (!SLIST_EMPTY(&dst_md->pvh_list))
5572 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
5573 1.134 thorpej #endif
5574 1.83 thorpej
5575 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
5576 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || src_md->pvh_attrs & (PVF_COLORED|PVF_NC));
5577 1.174 matt #endif
5578 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
5579 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
5580 1.105 thorpej
5581 1.134 thorpej /*
5582 1.134 thorpej * Clean the source page. Hold the source page's lock for
5583 1.134 thorpej * the duration of the copy so that no other mappings can
5584 1.134 thorpej * be created while we have a potentially aliased mapping.
5585 1.134 thorpej */
5586 1.174 matt #ifdef PMAP_CACHE_VIVT
5587 1.271 matt pmap_acquire_page_lock(src_md);
5588 1.271 matt (void) pmap_clean_page(src_md, true);
5589 1.271 matt pmap_release_page_lock(src_md);
5590 1.174 matt #endif
5591 1.105 thorpej
5592 1.134 thorpej /*
5593 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
5594 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
5595 1.134 thorpej * as required.
5596 1.134 thorpej */
5597 1.244 matt if (!src_okcolor) {
5598 1.271 matt const pt_entry_t nsrc_pte = L2_S_PROTO
5599 1.244 matt | src
5600 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
5601 1.244 matt | ((src_md->pvh_attrs & PVF_NC) ? 0 : pte_l2_s_cache_mode)
5602 1.271 matt #else // defined(PMAP_CACHE_VIVT) || defined(ARM_MMU_EXTENDED)
5603 1.244 matt | pte_l2_s_cache_mode
5604 1.174 matt #endif
5605 1.244 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ);
5606 1.271 matt l2pte_set(src_ptep, nsrc_pte, 0);
5607 1.244 matt PTE_SYNC(src_ptep);
5608 1.271 matt cpu_tlb_flushD_SE(vsrcp);
5609 1.244 matt cpu_cpwait();
5610 1.244 matt }
5611 1.244 matt if (!dst_okcolor) {
5612 1.271 matt const pt_entry_t ndst_pte = L2_S_PROTO | dst |
5613 1.244 matt L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
5614 1.271 matt l2pte_set(dst_ptep, ndst_pte, 0);
5615 1.244 matt PTE_SYNC(dst_ptep);
5616 1.271 matt cpu_tlb_flushD_SE(vdstp);
5617 1.244 matt cpu_cpwait();
5618 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(PMAP_CACHE_VIPT)
5619 1.244 matt /*
5620 1.244 matt * If we are direct-mapped and our color isn't ok, then before
5621 1.244 matt * we bcopy to the new page invalidate its contents from the
5622 1.244 matt * cache and reset its color to its natural color.
5623 1.244 matt */
5624 1.271 matt cpu_dcache_inv_range(vdstp, PAGE_SIZE);
5625 1.244 matt dst_md->pvh_attrs &= ~arm_cache_prefer_mask;
5626 1.244 matt dst_md->pvh_attrs |= (dst & arm_cache_prefer_mask);
5627 1.174 matt #endif
5628 1.244 matt }
5629 1.244 matt bcopy_page(vsrcp, vdstp);
5630 1.174 matt #ifdef PMAP_CACHE_VIVT
5631 1.244 matt cpu_dcache_inv_range(vsrcp, PAGE_SIZE);
5632 1.244 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5633 1.174 matt #endif
5634 1.174 matt /*
5635 1.174 matt * Unmap the pages.
5636 1.174 matt */
5637 1.244 matt if (!src_okcolor) {
5638 1.271 matt l2pte_reset(src_ptep);
5639 1.244 matt PTE_SYNC(src_ptep);
5640 1.271 matt cpu_tlb_flushD_SE(vsrcp);
5641 1.244 matt cpu_cpwait();
5642 1.244 matt }
5643 1.244 matt if (!dst_okcolor) {
5644 1.271 matt l2pte_reset(dst_ptep);
5645 1.244 matt PTE_SYNC(dst_ptep);
5646 1.271 matt cpu_tlb_flushD_SE(vdstp);
5647 1.244 matt cpu_cpwait();
5648 1.244 matt }
5649 1.174 matt #ifdef PMAP_CACHE_VIPT
5650 1.174 matt /*
5651 1.174 matt * Now that the destination page is in the cache, mark it as colored.
5652 1.174 matt * If this was an exec page, discard it.
5653 1.174 matt */
5654 1.271 matt pmap_acquire_page_lock(dst_md);
5655 1.271 matt #ifndef ARM_MMU_EXTENDED
5656 1.271 matt if (arm_pcache.cache_type == CACHE_TYPE_PIPT) {
5657 1.271 matt dst_md->pvh_attrs &= ~arm_cache_prefer_mask;
5658 1.271 matt dst_md->pvh_attrs |= (dst & arm_cache_prefer_mask);
5659 1.271 matt }
5660 1.215 uebayasi if (!pmap_is_page_colored_p(dst_md)) {
5661 1.174 matt PMAPCOUNT(vac_color_new);
5662 1.215 uebayasi dst_md->pvh_attrs |= PVF_COLORED;
5663 1.174 matt }
5664 1.271 matt dst_md->pvh_attrs |= PVF_DIRTY;
5665 1.271 matt #endif
5666 1.215 uebayasi if (PV_IS_EXEC_P(dst_md->pvh_attrs)) {
5667 1.215 uebayasi dst_md->pvh_attrs &= ~PVF_EXEC;
5668 1.174 matt PMAPCOUNT(exec_discarded_copy);
5669 1.174 matt }
5670 1.271 matt pmap_release_page_lock(dst_md);
5671 1.174 matt #endif
5672 1.1 matt }
5673 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
5674 1.1 matt
5675 1.134 thorpej #if ARM_MMU_XSCALE == 1
5676 1.1 matt void
5677 1.134 thorpej pmap_copy_page_xscale(paddr_t src, paddr_t dst)
5678 1.1 matt {
5679 1.226 matt struct vm_page *src_pg = PHYS_TO_VM_PAGE(src);
5680 1.226 matt struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
5681 1.134 thorpej #ifdef DEBUG
5682 1.216 uebayasi struct vm_page_md *dst_md = VM_PAGE_TO_MD(PHYS_TO_VM_PAGE(dst));
5683 1.14 chs
5684 1.215 uebayasi if (!SLIST_EMPTY(&dst_md->pvh_list))
5685 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
5686 1.134 thorpej #endif
5687 1.13 chris
5688 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
5689 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
5690 1.14 chs
5691 1.134 thorpej /*
5692 1.134 thorpej * Clean the source page. Hold the source page's lock for
5693 1.134 thorpej * the duration of the copy so that no other mappings can
5694 1.134 thorpej * be created while we have a potentially aliased mapping.
5695 1.134 thorpej */
5696 1.174 matt #ifdef PMAP_CACHE_VIVT
5697 1.271 matt pmap_acquire_page_lock(src_md);
5698 1.271 matt (void) pmap_clean_page(src_md, true);
5699 1.271 matt pmap_release_page_lock(src_md);
5700 1.174 matt #endif
5701 1.105 thorpej
5702 1.134 thorpej /*
5703 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
5704 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
5705 1.134 thorpej * as required.
5706 1.134 thorpej */
5707 1.296 matt const pt_entry_t nsrc_pte = L2_S_PROTO | src
5708 1.296 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ)
5709 1.296 matt | L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5710 1.296 matt l2pte_set(csrc_pte, nsrc_pte, 0);
5711 1.134 thorpej PTE_SYNC(csrc_pte);
5712 1.296 matt
5713 1.296 matt const pt_entry_t ndst_pte = L2_S_PROTO | dst
5714 1.296 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE)
5715 1.296 matt | L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5716 1.296 matt l2pte_set(cdst_pte, ndst_pte, 0);
5717 1.134 thorpej PTE_SYNC(cdst_pte);
5718 1.296 matt
5719 1.134 thorpej cpu_tlb_flushD_SE(csrcp);
5720 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
5721 1.134 thorpej cpu_cpwait();
5722 1.134 thorpej bcopy_page(csrcp, cdstp);
5723 1.134 thorpej xscale_cache_clean_minidata();
5724 1.296 matt l2pte_reset(csrc_pte);
5725 1.296 matt l2pte_reset(cdst_pte);
5726 1.296 matt PTE_SYNC(csrc_pte);
5727 1.296 matt PTE_SYNC(cdst_pte);
5728 1.1 matt }
5729 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
5730 1.1 matt
5731 1.1 matt /*
5732 1.134 thorpej * void pmap_virtual_space(vaddr_t *start, vaddr_t *end)
5733 1.1 matt *
5734 1.134 thorpej * Return the start and end addresses of the kernel's virtual space.
5735 1.134 thorpej * These values are setup in pmap_bootstrap and are updated as pages
5736 1.134 thorpej * are allocated.
5737 1.1 matt */
5738 1.1 matt void
5739 1.134 thorpej pmap_virtual_space(vaddr_t *start, vaddr_t *end)
5740 1.1 matt {
5741 1.134 thorpej *start = virtual_avail;
5742 1.134 thorpej *end = virtual_end;
5743 1.1 matt }
5744 1.1 matt
5745 1.1 matt /*
5746 1.134 thorpej * Helper function for pmap_grow_l2_bucket()
5747 1.1 matt */
5748 1.157 perry static inline int
5749 1.271 matt pmap_grow_map(vaddr_t va, paddr_t *pap)
5750 1.1 matt {
5751 1.2 matt paddr_t pa;
5752 1.1 matt
5753 1.160 thorpej if (uvm.page_init_done == false) {
5754 1.174 matt #ifdef PMAP_STEAL_MEMORY
5755 1.174 matt pv_addr_t pv;
5756 1.174 matt pmap_boot_pagealloc(PAGE_SIZE,
5757 1.174 matt #ifdef PMAP_CACHE_VIPT
5758 1.174 matt arm_cache_prefer_mask,
5759 1.174 matt va & arm_cache_prefer_mask,
5760 1.174 matt #else
5761 1.174 matt 0, 0,
5762 1.174 matt #endif
5763 1.174 matt &pv);
5764 1.174 matt pa = pv.pv_pa;
5765 1.174 matt #else
5766 1.160 thorpej if (uvm_page_physget(&pa) == false)
5767 1.134 thorpej return (1);
5768 1.174 matt #endif /* PMAP_STEAL_MEMORY */
5769 1.134 thorpej } else {
5770 1.134 thorpej struct vm_page *pg;
5771 1.134 thorpej pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_USERESERVE);
5772 1.134 thorpej if (pg == NULL)
5773 1.134 thorpej return (1);
5774 1.134 thorpej pa = VM_PAGE_TO_PHYS(pg);
5775 1.174 matt /*
5776 1.182 matt * This new page must not have any mappings. Enter it via
5777 1.182 matt * pmap_kenter_pa and let that routine do the hard work.
5778 1.174 matt */
5779 1.275 matt struct vm_page_md *md __diagused = VM_PAGE_TO_MD(pg);
5780 1.215 uebayasi KASSERT(SLIST_EMPTY(&md->pvh_list));
5781 1.201 cegger pmap_kenter_pa(va, pa,
5782 1.265 matt VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE|PMAP_PTE);
5783 1.134 thorpej }
5784 1.1 matt
5785 1.134 thorpej if (pap)
5786 1.134 thorpej *pap = pa;
5787 1.1 matt
5788 1.174 matt PMAPCOUNT(pt_mappings);
5789 1.271 matt #ifdef DEBUG
5790 1.271 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pmap_kernel(), va);
5791 1.134 thorpej KDASSERT(l2b != NULL);
5792 1.1 matt
5793 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
5794 1.271 matt const pt_entry_t opte = *ptep;
5795 1.271 matt KDASSERT((opte & L2_S_CACHE_MASK) == pte_l2_s_cache_mode_pt);
5796 1.271 matt #endif
5797 1.134 thorpej memset((void *)va, 0, PAGE_SIZE);
5798 1.134 thorpej return (0);
5799 1.1 matt }
5800 1.1 matt
5801 1.1 matt /*
5802 1.134 thorpej * This is the same as pmap_alloc_l2_bucket(), except that it is only
5803 1.134 thorpej * used by pmap_growkernel().
5804 1.1 matt */
5805 1.157 perry static inline struct l2_bucket *
5806 1.134 thorpej pmap_grow_l2_bucket(pmap_t pm, vaddr_t va)
5807 1.1 matt {
5808 1.134 thorpej struct l2_dtable *l2;
5809 1.134 thorpej struct l2_bucket *l2b;
5810 1.271 matt u_short l1slot;
5811 1.134 thorpej vaddr_t nva;
5812 1.134 thorpej
5813 1.271 matt l1slot = l1pte_index(va);
5814 1.134 thorpej
5815 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
5816 1.134 thorpej /*
5817 1.134 thorpej * No mapping at this address, as there is
5818 1.134 thorpej * no entry in the L1 table.
5819 1.134 thorpej * Need to allocate a new l2_dtable.
5820 1.134 thorpej */
5821 1.134 thorpej nva = pmap_kernel_l2dtable_kva;
5822 1.134 thorpej if ((nva & PGOFSET) == 0) {
5823 1.134 thorpej /*
5824 1.134 thorpej * Need to allocate a backing page
5825 1.134 thorpej */
5826 1.271 matt if (pmap_grow_map(nva, NULL))
5827 1.134 thorpej return (NULL);
5828 1.134 thorpej }
5829 1.1 matt
5830 1.134 thorpej l2 = (struct l2_dtable *)nva;
5831 1.134 thorpej nva += sizeof(struct l2_dtable);
5832 1.82 thorpej
5833 1.134 thorpej if ((nva & PGOFSET) < (pmap_kernel_l2dtable_kva & PGOFSET)) {
5834 1.134 thorpej /*
5835 1.134 thorpej * The new l2_dtable straddles a page boundary.
5836 1.134 thorpej * Map in another page to cover it.
5837 1.134 thorpej */
5838 1.271 matt if (pmap_grow_map(nva, NULL))
5839 1.134 thorpej return (NULL);
5840 1.134 thorpej }
5841 1.1 matt
5842 1.134 thorpej pmap_kernel_l2dtable_kva = nva;
5843 1.1 matt
5844 1.134 thorpej /*
5845 1.134 thorpej * Link it into the parent pmap
5846 1.134 thorpej */
5847 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2;
5848 1.82 thorpej }
5849 1.75 reinoud
5850 1.271 matt l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
5851 1.134 thorpej
5852 1.134 thorpej /*
5853 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
5854 1.134 thorpej */
5855 1.134 thorpej if (l2b->l2b_kva == NULL) {
5856 1.134 thorpej pt_entry_t *ptep;
5857 1.134 thorpej
5858 1.134 thorpej /*
5859 1.134 thorpej * No L2 page table has been allocated. Chances are, this
5860 1.134 thorpej * is because we just allocated the l2_dtable, above.
5861 1.134 thorpej */
5862 1.134 thorpej nva = pmap_kernel_l2ptp_kva;
5863 1.134 thorpej ptep = (pt_entry_t *)nva;
5864 1.134 thorpej if ((nva & PGOFSET) == 0) {
5865 1.134 thorpej /*
5866 1.134 thorpej * Need to allocate a backing page
5867 1.134 thorpej */
5868 1.271 matt if (pmap_grow_map(nva, &pmap_kernel_l2ptp_phys))
5869 1.134 thorpej return (NULL);
5870 1.134 thorpej PTE_SYNC_RANGE(ptep, PAGE_SIZE / sizeof(pt_entry_t));
5871 1.134 thorpej }
5872 1.134 thorpej
5873 1.134 thorpej l2->l2_occupancy++;
5874 1.134 thorpej l2b->l2b_kva = ptep;
5875 1.271 matt l2b->l2b_l1slot = l1slot;
5876 1.271 matt l2b->l2b_pa = pmap_kernel_l2ptp_phys;
5877 1.134 thorpej
5878 1.134 thorpej pmap_kernel_l2ptp_kva += L2_TABLE_SIZE_REAL;
5879 1.134 thorpej pmap_kernel_l2ptp_phys += L2_TABLE_SIZE_REAL;
5880 1.82 thorpej }
5881 1.1 matt
5882 1.134 thorpej return (l2b);
5883 1.134 thorpej }
5884 1.134 thorpej
5885 1.134 thorpej vaddr_t
5886 1.134 thorpej pmap_growkernel(vaddr_t maxkvaddr)
5887 1.134 thorpej {
5888 1.134 thorpej pmap_t kpm = pmap_kernel();
5889 1.271 matt #ifndef ARM_MMU_EXTENDED
5890 1.134 thorpej struct l1_ttable *l1;
5891 1.271 matt #endif
5892 1.134 thorpej int s;
5893 1.134 thorpej
5894 1.134 thorpej if (maxkvaddr <= pmap_curmaxkvaddr)
5895 1.134 thorpej goto out; /* we are OK */
5896 1.1 matt
5897 1.134 thorpej NPDEBUG(PDB_GROWKERN,
5898 1.134 thorpej printf("pmap_growkernel: growing kernel from 0x%lx to 0x%lx\n",
5899 1.134 thorpej pmap_curmaxkvaddr, maxkvaddr));
5900 1.1 matt
5901 1.134 thorpej KDASSERT(maxkvaddr <= virtual_end);
5902 1.34 thorpej
5903 1.134 thorpej /*
5904 1.134 thorpej * whoops! we need to add kernel PTPs
5905 1.134 thorpej */
5906 1.1 matt
5907 1.134 thorpej s = splhigh(); /* to be safe */
5908 1.222 rmind mutex_enter(kpm->pm_lock);
5909 1.1 matt
5910 1.134 thorpej /* Map 1MB at a time */
5911 1.271 matt size_t l1slot = l1pte_index(pmap_curmaxkvaddr);
5912 1.271 matt #ifdef ARM_MMU_EXTENDED
5913 1.271 matt pd_entry_t * const spdep = &kpm->pm_l1[l1slot];
5914 1.271 matt pd_entry_t *pdep = spdep;
5915 1.271 matt #endif
5916 1.271 matt for (;pmap_curmaxkvaddr < maxkvaddr; pmap_curmaxkvaddr += L1_S_SIZE,
5917 1.271 matt #ifdef ARM_MMU_EXTENDED
5918 1.271 matt pdep++,
5919 1.271 matt #endif
5920 1.271 matt l1slot++) {
5921 1.271 matt struct l2_bucket *l2b =
5922 1.271 matt pmap_grow_l2_bucket(kpm, pmap_curmaxkvaddr);
5923 1.271 matt KASSERT(l2b != NULL);
5924 1.271 matt
5925 1.271 matt const pd_entry_t npde = L1_C_PROTO | l2b->l2b_pa
5926 1.271 matt | L1_C_DOM(PMAP_DOMAIN_KERNEL);
5927 1.271 matt #ifdef ARM_MMU_EXTENDED
5928 1.271 matt l1pte_setone(pdep, npde);
5929 1.271 matt #else
5930 1.134 thorpej /* Distribute new L1 entry to all other L1s */
5931 1.134 thorpej SLIST_FOREACH(l1, &l1_list, l1_link) {
5932 1.271 matt pd_entry_t * const pdep = &l1->l1_kva[l1slot];
5933 1.271 matt l1pte_setone(pdep, npde);
5934 1.271 matt PDE_SYNC(pdep);
5935 1.134 thorpej }
5936 1.271 matt #endif
5937 1.1 matt }
5938 1.271 matt #ifdef ARM_MMU_EXTENDED
5939 1.271 matt PDE_SYNC_RANGE(spdep, pdep - spdep);
5940 1.271 matt #endif
5941 1.1 matt
5942 1.271 matt #ifdef PMAP_CACHE_VIVT
5943 1.134 thorpej /*
5944 1.134 thorpej * flush out the cache, expensive but growkernel will happen so
5945 1.134 thorpej * rarely
5946 1.134 thorpej */
5947 1.134 thorpej cpu_dcache_wbinv_all();
5948 1.134 thorpej cpu_tlb_flushD();
5949 1.134 thorpej cpu_cpwait();
5950 1.271 matt #endif
5951 1.134 thorpej
5952 1.222 rmind mutex_exit(kpm->pm_lock);
5953 1.134 thorpej splx(s);
5954 1.1 matt
5955 1.134 thorpej out:
5956 1.134 thorpej return (pmap_curmaxkvaddr);
5957 1.1 matt }
5958 1.1 matt
5959 1.134 thorpej /************************ Utility routines ****************************/
5960 1.1 matt
5961 1.257 matt #ifndef ARM_HAS_VBAR
5962 1.134 thorpej /*
5963 1.134 thorpej * vector_page_setprot:
5964 1.134 thorpej *
5965 1.134 thorpej * Manipulate the protection of the vector page.
5966 1.134 thorpej */
5967 1.134 thorpej void
5968 1.134 thorpej vector_page_setprot(int prot)
5969 1.11 chris {
5970 1.134 thorpej struct l2_bucket *l2b;
5971 1.134 thorpej pt_entry_t *ptep;
5972 1.134 thorpej
5973 1.256 matt #if defined(CPU_ARMV7) || defined(CPU_ARM11)
5974 1.256 matt /*
5975 1.256 matt * If we are using VBAR to use the vectors in the kernel, then it's
5976 1.256 matt * already mapped in the kernel text so no need to anything here.
5977 1.256 matt */
5978 1.256 matt if (vector_page != ARM_VECTORS_LOW && vector_page != ARM_VECTORS_HIGH) {
5979 1.256 matt KASSERT((armreg_pfr1_read() & ARM_PFR1_SEC_MASK) != 0);
5980 1.256 matt return;
5981 1.256 matt }
5982 1.256 matt #endif
5983 1.256 matt
5984 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), vector_page);
5985 1.271 matt KASSERT(l2b != NULL);
5986 1.17 chris
5987 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(vector_page)];
5988 1.72 thorpej
5989 1.271 matt const pt_entry_t opte = *ptep;
5990 1.271 matt #ifdef ARM_MMU_EXTENDED
5991 1.271 matt const pt_entry_t npte = (opte & ~(L2_S_PROT_MASK|L2_XS_XN))
5992 1.271 matt | L2_S_PROT(PTE_KERNEL, prot);
5993 1.271 matt #else
5994 1.271 matt const pt_entry_t npte = (opte & ~L2_S_PROT_MASK)
5995 1.271 matt | L2_S_PROT(PTE_KERNEL, prot);
5996 1.271 matt #endif
5997 1.271 matt l2pte_set(ptep, npte, opte);
5998 1.134 thorpej PTE_SYNC(ptep);
5999 1.134 thorpej cpu_tlb_flushD_SE(vector_page);
6000 1.32 thorpej cpu_cpwait();
6001 1.17 chris }
6002 1.257 matt #endif
6003 1.17 chris
6004 1.17 chris /*
6005 1.134 thorpej * Fetch pointers to the PDE/PTE for the given pmap/VA pair.
6006 1.160 thorpej * Returns true if the mapping exists, else false.
6007 1.134 thorpej *
6008 1.134 thorpej * NOTE: This function is only used by a couple of arm-specific modules.
6009 1.134 thorpej * It is not safe to take any pmap locks here, since we could be right
6010 1.134 thorpej * in the middle of debugging the pmap anyway...
6011 1.134 thorpej *
6012 1.160 thorpej * It is possible for this routine to return false even though a valid
6013 1.134 thorpej * mapping does exist. This is because we don't lock, so the metadata
6014 1.134 thorpej * state may be inconsistent.
6015 1.134 thorpej *
6016 1.134 thorpej * NOTE: We can return a NULL *ptp in the case where the L1 pde is
6017 1.134 thorpej * a "section" mapping.
6018 1.1 matt */
6019 1.159 thorpej bool
6020 1.134 thorpej pmap_get_pde_pte(pmap_t pm, vaddr_t va, pd_entry_t **pdp, pt_entry_t **ptp)
6021 1.1 matt {
6022 1.134 thorpej struct l2_dtable *l2;
6023 1.271 matt pd_entry_t *pdep, pde;
6024 1.134 thorpej pt_entry_t *ptep;
6025 1.271 matt u_short l1slot;
6026 1.134 thorpej
6027 1.134 thorpej if (pm->pm_l1 == NULL)
6028 1.174 matt return false;
6029 1.134 thorpej
6030 1.271 matt l1slot = l1pte_index(va);
6031 1.271 matt *pdp = pdep = pmap_l1_kva(pm) + l1slot;
6032 1.271 matt pde = *pdep;
6033 1.1 matt
6034 1.271 matt if (l1pte_section_p(pde)) {
6035 1.134 thorpej *ptp = NULL;
6036 1.174 matt return true;
6037 1.1 matt }
6038 1.1 matt
6039 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
6040 1.134 thorpej if (l2 == NULL ||
6041 1.271 matt (ptep = l2->l2_bucket[L2_BUCKET(l1slot)].l2b_kva) == NULL) {
6042 1.174 matt return false;
6043 1.29 rearnsha }
6044 1.21 chris
6045 1.134 thorpej *ptp = &ptep[l2pte_index(va)];
6046 1.174 matt return true;
6047 1.1 matt }
6048 1.1 matt
6049 1.159 thorpej bool
6050 1.134 thorpej pmap_get_pde(pmap_t pm, vaddr_t va, pd_entry_t **pdp)
6051 1.1 matt {
6052 1.1 matt
6053 1.134 thorpej if (pm->pm_l1 == NULL)
6054 1.174 matt return false;
6055 1.50 thorpej
6056 1.271 matt *pdp = pmap_l1_kva(pm) + l1pte_index(va);
6057 1.50 thorpej
6058 1.174 matt return true;
6059 1.1 matt }
6060 1.1 matt
6061 1.134 thorpej /************************ Bootstrapping routines ****************************/
6062 1.134 thorpej
6063 1.271 matt #ifndef ARM_MMU_EXTENDED
6064 1.134 thorpej static void
6065 1.134 thorpej pmap_init_l1(struct l1_ttable *l1, pd_entry_t *l1pt)
6066 1.1 matt {
6067 1.134 thorpej int i;
6068 1.134 thorpej
6069 1.134 thorpej l1->l1_kva = l1pt;
6070 1.134 thorpej l1->l1_domain_use_count = 0;
6071 1.134 thorpej l1->l1_domain_first = 0;
6072 1.134 thorpej
6073 1.134 thorpej for (i = 0; i < PMAP_DOMAINS; i++)
6074 1.134 thorpej l1->l1_domain_free[i] = i + 1;
6075 1.1 matt
6076 1.134 thorpej /*
6077 1.134 thorpej * Copy the kernel's L1 entries to each new L1.
6078 1.134 thorpej */
6079 1.134 thorpej if (pmap_initialized)
6080 1.258 matt memcpy(l1pt, pmap_l1_kva(pmap_kernel()), L1_TABLE_SIZE);
6081 1.50 thorpej
6082 1.134 thorpej if (pmap_extract(pmap_kernel(), (vaddr_t)l1pt,
6083 1.160 thorpej &l1->l1_physaddr) == false)
6084 1.134 thorpej panic("pmap_init_l1: can't get PA of L1 at %p", l1pt);
6085 1.50 thorpej
6086 1.134 thorpej SLIST_INSERT_HEAD(&l1_list, l1, l1_link);
6087 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
6088 1.1 matt }
6089 1.271 matt #endif /* !ARM_MMU_EXTENDED */
6090 1.1 matt
6091 1.50 thorpej /*
6092 1.134 thorpej * pmap_bootstrap() is called from the board-specific initarm() routine
6093 1.134 thorpej * once the kernel L1/L2 descriptors tables have been set up.
6094 1.134 thorpej *
6095 1.134 thorpej * This is a somewhat convoluted process since pmap bootstrap is, effectively,
6096 1.134 thorpej * spread over a number of disparate files/functions.
6097 1.50 thorpej *
6098 1.134 thorpej * We are passed the following parameters
6099 1.134 thorpej * - kernel_l1pt
6100 1.134 thorpej * This is a pointer to the base of the kernel's L1 translation table.
6101 1.134 thorpej * - vstart
6102 1.134 thorpej * 1MB-aligned start of managed kernel virtual memory.
6103 1.134 thorpej * - vend
6104 1.134 thorpej * 1MB-aligned end of managed kernel virtual memory.
6105 1.50 thorpej *
6106 1.134 thorpej * We use the first parameter to build the metadata (struct l1_ttable and
6107 1.134 thorpej * struct l2_dtable) necessary to track kernel mappings.
6108 1.50 thorpej */
6109 1.134 thorpej #define PMAP_STATIC_L2_SIZE 16
6110 1.134 thorpej void
6111 1.174 matt pmap_bootstrap(vaddr_t vstart, vaddr_t vend)
6112 1.1 matt {
6113 1.271 matt static struct l2_dtable static_l2[PMAP_STATIC_L2_SIZE];
6114 1.271 matt #ifndef ARM_MMU_EXTENDED
6115 1.134 thorpej static struct l1_ttable static_l1;
6116 1.134 thorpej struct l1_ttable *l1 = &static_l1;
6117 1.271 matt #endif
6118 1.134 thorpej struct l2_dtable *l2;
6119 1.134 thorpej struct l2_bucket *l2b;
6120 1.174 matt pd_entry_t *l1pt = (pd_entry_t *) kernel_l1pt.pv_va;
6121 1.134 thorpej pmap_t pm = pmap_kernel();
6122 1.134 thorpej pt_entry_t *ptep;
6123 1.2 matt paddr_t pa;
6124 1.134 thorpej vsize_t size;
6125 1.271 matt int nptes, l2idx, l2next = 0;
6126 1.134 thorpej
6127 1.271 matt #ifdef ARM_MMU_EXTENDED
6128 1.271 matt KASSERT(pte_l1_s_cache_mode == pte_l1_s_cache_mode_pt);
6129 1.271 matt KASSERT(pte_l2_s_cache_mode == pte_l2_s_cache_mode_pt);
6130 1.271 matt #endif
6131 1.271 matt
6132 1.366 skrll VPRINTF("kpm ");
6133 1.134 thorpej /*
6134 1.134 thorpej * Initialise the kernel pmap object
6135 1.134 thorpej */
6136 1.271 matt curcpu()->ci_pmap_cur = pm;
6137 1.271 matt #ifdef ARM_MMU_EXTENDED
6138 1.271 matt pm->pm_l1 = l1pt;
6139 1.271 matt pm->pm_l1_pa = kernel_l1pt.pv_pa;
6140 1.366 skrll VPRINTF("tlb0 ");
6141 1.271 matt pmap_tlb_info_init(&pmap_tlb0_info);
6142 1.271 matt #ifdef MULTIPROCESSOR
6143 1.366 skrll VPRINTF("kcpusets ");
6144 1.271 matt pm->pm_onproc = kcpuset_running;
6145 1.271 matt pm->pm_active = kcpuset_running;
6146 1.271 matt #endif
6147 1.271 matt #else
6148 1.134 thorpej pm->pm_l1 = l1;
6149 1.271 matt #endif
6150 1.222 rmind
6151 1.366 skrll VPRINTF("locks ");
6152 1.278 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
6153 1.278 matt if (arm_cache_prefer_mask != 0) {
6154 1.278 matt mutex_init(&pmap_lock, MUTEX_DEFAULT, IPL_VM);
6155 1.278 matt } else {
6156 1.278 matt #endif
6157 1.278 matt mutex_init(&pmap_lock, MUTEX_DEFAULT, IPL_NONE);
6158 1.278 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
6159 1.278 matt }
6160 1.278 matt #endif
6161 1.222 rmind mutex_init(&pm->pm_obj_lock, MUTEX_DEFAULT, IPL_NONE);
6162 1.222 rmind uvm_obj_init(&pm->pm_obj, NULL, false, 1);
6163 1.222 rmind uvm_obj_setlock(&pm->pm_obj, &pm->pm_obj_lock);
6164 1.134 thorpej
6165 1.366 skrll VPRINTF("l1pt ");
6166 1.134 thorpej /*
6167 1.134 thorpej * Scan the L1 translation table created by initarm() and create
6168 1.134 thorpej * the required metadata for all valid mappings found in it.
6169 1.134 thorpej */
6170 1.275 matt for (size_t l1slot = 0;
6171 1.275 matt l1slot < L1_TABLE_SIZE / sizeof(pd_entry_t);
6172 1.271 matt l1slot++) {
6173 1.271 matt pd_entry_t pde = l1pt[l1slot];
6174 1.134 thorpej
6175 1.134 thorpej /*
6176 1.134 thorpej * We're only interested in Coarse mappings.
6177 1.134 thorpej * pmap_extract() can deal with section mappings without
6178 1.134 thorpej * recourse to checking L2 metadata.
6179 1.134 thorpej */
6180 1.134 thorpej if ((pde & L1_TYPE_MASK) != L1_TYPE_C)
6181 1.134 thorpej continue;
6182 1.134 thorpej
6183 1.134 thorpej /*
6184 1.134 thorpej * Lookup the KVA of this L2 descriptor table
6185 1.134 thorpej */
6186 1.271 matt pa = l1pte_pa(pde);
6187 1.134 thorpej ptep = (pt_entry_t *)kernel_pt_lookup(pa);
6188 1.134 thorpej if (ptep == NULL) {
6189 1.134 thorpej panic("pmap_bootstrap: No L2 for va 0x%x, pa 0x%lx",
6190 1.271 matt (u_int)l1slot << L1_S_SHIFT, pa);
6191 1.134 thorpej }
6192 1.134 thorpej
6193 1.134 thorpej /*
6194 1.134 thorpej * Fetch the associated L2 metadata structure.
6195 1.134 thorpej * Allocate a new one if necessary.
6196 1.134 thorpej */
6197 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
6198 1.134 thorpej if (l2next == PMAP_STATIC_L2_SIZE)
6199 1.134 thorpej panic("pmap_bootstrap: out of static L2s");
6200 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2 = &static_l2[l2next++];
6201 1.134 thorpej }
6202 1.134 thorpej
6203 1.134 thorpej /*
6204 1.134 thorpej * One more L1 slot tracked...
6205 1.134 thorpej */
6206 1.134 thorpej l2->l2_occupancy++;
6207 1.134 thorpej
6208 1.134 thorpej /*
6209 1.134 thorpej * Fill in the details of the L2 descriptor in the
6210 1.134 thorpej * appropriate bucket.
6211 1.134 thorpej */
6212 1.271 matt l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
6213 1.134 thorpej l2b->l2b_kva = ptep;
6214 1.271 matt l2b->l2b_pa = pa;
6215 1.271 matt l2b->l2b_l1slot = l1slot;
6216 1.1 matt
6217 1.134 thorpej /*
6218 1.134 thorpej * Establish an initial occupancy count for this descriptor
6219 1.134 thorpej */
6220 1.134 thorpej for (l2idx = 0;
6221 1.134 thorpej l2idx < (L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
6222 1.134 thorpej l2idx++) {
6223 1.134 thorpej if ((ptep[l2idx] & L2_TYPE_MASK) != L2_TYPE_INV) {
6224 1.293 matt l2b->l2b_occupancy++;
6225 1.134 thorpej }
6226 1.134 thorpej }
6227 1.1 matt
6228 1.134 thorpej /*
6229 1.134 thorpej * Make sure the descriptor itself has the correct cache mode.
6230 1.146 jdolecek * If not, fix it, but whine about the problem. Port-meisters
6231 1.134 thorpej * should consider this a clue to fix up their initarm()
6232 1.134 thorpej * function. :)
6233 1.134 thorpej */
6234 1.271 matt if (pmap_set_pt_cache_mode(l1pt, (vaddr_t)ptep, 1)) {
6235 1.134 thorpej printf("pmap_bootstrap: WARNING! wrong cache mode for "
6236 1.134 thorpej "L2 pte @ %p\n", ptep);
6237 1.134 thorpej }
6238 1.134 thorpej }
6239 1.61 thorpej
6240 1.366 skrll VPRINTF("cache(l1pt) ");
6241 1.134 thorpej /*
6242 1.134 thorpej * Ensure the primary (kernel) L1 has the correct cache mode for
6243 1.134 thorpej * a page table. Bitch if it is not correctly set.
6244 1.134 thorpej */
6245 1.271 matt if (pmap_set_pt_cache_mode(l1pt, kernel_l1pt.pv_va,
6246 1.271 matt L1_TABLE_SIZE / L2_S_SIZE)) {
6247 1.271 matt printf("pmap_bootstrap: WARNING! wrong cache mode for "
6248 1.271 matt "primary L1 @ 0x%lx\n", kernel_l1pt.pv_va);
6249 1.1 matt }
6250 1.1 matt
6251 1.271 matt #ifdef PMAP_CACHE_VIVT
6252 1.134 thorpej cpu_dcache_wbinv_all();
6253 1.134 thorpej cpu_tlb_flushID();
6254 1.134 thorpej cpu_cpwait();
6255 1.271 matt #endif
6256 1.1 matt
6257 1.113 thorpej /*
6258 1.134 thorpej * now we allocate the "special" VAs which are used for tmp mappings
6259 1.134 thorpej * by the pmap (and other modules). we allocate the VAs by advancing
6260 1.134 thorpej * virtual_avail (note that there are no pages mapped at these VAs).
6261 1.134 thorpej *
6262 1.134 thorpej * Managed KVM space start from wherever initarm() tells us.
6263 1.113 thorpej */
6264 1.134 thorpej virtual_avail = vstart;
6265 1.134 thorpej virtual_end = vend;
6266 1.113 thorpej
6267 1.366 skrll VPRINTF("specials ");
6268 1.174 matt #ifdef PMAP_CACHE_VIPT
6269 1.174 matt /*
6270 1.174 matt * If we have a VIPT cache, we need one page/pte per possible alias
6271 1.174 matt * page so we won't violate cache aliasing rules.
6272 1.174 matt */
6273 1.286 skrll virtual_avail = (virtual_avail + arm_cache_prefer_mask) & ~arm_cache_prefer_mask;
6274 1.271 matt nptes = (arm_cache_prefer_mask >> L2_S_SHIFT) + 1;
6275 1.321 matt nptes = roundup(nptes, PAGE_SIZE / L2_S_SIZE);
6276 1.271 matt if (arm_pcache.icache_type != CACHE_TYPE_PIPT
6277 1.271 matt && arm_pcache.icache_way_size > nptes * L2_S_SIZE) {
6278 1.271 matt nptes = arm_pcache.icache_way_size >> L2_S_SHIFT;
6279 1.321 matt nptes = roundup(nptes, PAGE_SIZE / L2_S_SIZE);
6280 1.271 matt }
6281 1.174 matt #else
6282 1.271 matt nptes = PAGE_SIZE / L2_S_SIZE;
6283 1.271 matt #endif
6284 1.271 matt #ifdef MULTIPROCESSOR
6285 1.271 matt cnptes = nptes;
6286 1.271 matt nptes *= arm_cpu_max;
6287 1.174 matt #endif
6288 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &csrcp, &csrc_pte);
6289 1.271 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)csrc_pte, nptes);
6290 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &cdstp, &cdst_pte);
6291 1.271 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)cdst_pte, nptes);
6292 1.183 matt pmap_alloc_specials(&virtual_avail, nptes, &memhook, NULL);
6293 1.275 matt if (msgbufaddr == NULL) {
6294 1.275 matt pmap_alloc_specials(&virtual_avail,
6295 1.275 matt round_page(MSGBUFSIZE) / PAGE_SIZE,
6296 1.275 matt (void *)&msgbufaddr, NULL);
6297 1.275 matt }
6298 1.134 thorpej
6299 1.134 thorpej /*
6300 1.134 thorpej * Allocate a range of kernel virtual address space to be used
6301 1.134 thorpej * for L2 descriptor tables and metadata allocation in
6302 1.134 thorpej * pmap_growkernel().
6303 1.134 thorpej */
6304 1.134 thorpej size = ((virtual_end - pmap_curmaxkvaddr) + L1_S_OFFSET) / L1_S_SIZE;
6305 1.134 thorpej pmap_alloc_specials(&virtual_avail,
6306 1.134 thorpej round_page(size * L2_TABLE_SIZE_REAL) / PAGE_SIZE,
6307 1.134 thorpej &pmap_kernel_l2ptp_kva, NULL);
6308 1.1 matt
6309 1.134 thorpej size = (size + (L2_BUCKET_SIZE - 1)) / L2_BUCKET_SIZE;
6310 1.134 thorpej pmap_alloc_specials(&virtual_avail,
6311 1.134 thorpej round_page(size * sizeof(struct l2_dtable)) / PAGE_SIZE,
6312 1.134 thorpej &pmap_kernel_l2dtable_kva, NULL);
6313 1.1 matt
6314 1.271 matt #ifndef ARM_MMU_EXTENDED
6315 1.134 thorpej /*
6316 1.134 thorpej * init the static-global locks and global pmap list.
6317 1.134 thorpej */
6318 1.226 matt mutex_init(&l1_lru_lock, MUTEX_DEFAULT, IPL_VM);
6319 1.1 matt
6320 1.134 thorpej /*
6321 1.134 thorpej * We can now initialise the first L1's metadata.
6322 1.134 thorpej */
6323 1.134 thorpej SLIST_INIT(&l1_list);
6324 1.134 thorpej TAILQ_INIT(&l1_lru_list);
6325 1.174 matt pmap_init_l1(l1, l1pt);
6326 1.271 matt #endif /* ARM_MMU_EXTENDED */
6327 1.1 matt
6328 1.257 matt #ifndef ARM_HAS_VBAR
6329 1.165 scw /* Set up vector page L1 details, if necessary */
6330 1.165 scw if (vector_page < KERNEL_BASE) {
6331 1.271 matt pm->pm_pl1vec = pmap_l1_kva(pm) + l1pte_index(vector_page);
6332 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
6333 1.210 uebayasi KDASSERT(l2b != NULL);
6334 1.271 matt pm->pm_l1vec = l2b->l2b_pa | L1_C_PROTO |
6335 1.258 matt L1_C_DOM(pmap_domain(pm));
6336 1.165 scw } else
6337 1.165 scw pm->pm_pl1vec = NULL;
6338 1.257 matt #endif
6339 1.165 scw
6340 1.366 skrll VPRINTF("pools ");
6341 1.1 matt /*
6342 1.168 ad * Initialize the pmap cache
6343 1.1 matt */
6344 1.168 ad pool_cache_bootstrap(&pmap_cache, sizeof(struct pmap), 0, 0, 0,
6345 1.168 ad "pmappl", NULL, IPL_NONE, pmap_pmap_ctor, NULL, NULL);
6346 1.1 matt
6347 1.134 thorpej /*
6348 1.134 thorpej * Initialize the pv pool.
6349 1.134 thorpej */
6350 1.134 thorpej pool_init(&pmap_pv_pool, sizeof(struct pv_entry), 0, 0, 0, "pvepl",
6351 1.162 ad &pmap_bootstrap_pv_allocator, IPL_NONE);
6352 1.29 rearnsha
6353 1.134 thorpej /*
6354 1.134 thorpej * Initialize the L2 dtable pool and cache.
6355 1.134 thorpej */
6356 1.168 ad pool_cache_bootstrap(&pmap_l2dtable_cache, sizeof(struct l2_dtable), 0,
6357 1.168 ad 0, 0, "l2dtblpl", NULL, IPL_NONE, pmap_l2dtable_ctor, NULL, NULL);
6358 1.1 matt
6359 1.134 thorpej /*
6360 1.134 thorpej * Initialise the L2 descriptor table pool and cache
6361 1.134 thorpej */
6362 1.367 skrll pool_cache_bootstrap(&pmap_l2ptp_cache, L2_TABLE_SIZE_REAL,
6363 1.367 skrll L2_TABLE_SIZE_REAL, 0, 0, "l2ptppl", NULL, IPL_NONE,
6364 1.134 thorpej pmap_l2ptp_ctor, NULL, NULL);
6365 1.61 thorpej
6366 1.271 matt mutex_init(&memlock, MUTEX_DEFAULT, IPL_NONE);
6367 1.271 matt
6368 1.134 thorpej cpu_dcache_wbinv_all();
6369 1.1 matt }
6370 1.1 matt
6371 1.271 matt static bool
6372 1.271 matt pmap_set_pt_cache_mode(pd_entry_t *kl1, vaddr_t va, size_t nptes)
6373 1.1 matt {
6374 1.271 matt #ifdef ARM_MMU_EXTENDED
6375 1.271 matt return false;
6376 1.271 matt #else
6377 1.271 matt if (pte_l1_s_cache_mode == pte_l1_s_cache_mode_pt
6378 1.271 matt && pte_l2_s_cache_mode == pte_l2_s_cache_mode_pt)
6379 1.271 matt return false;
6380 1.271 matt
6381 1.271 matt const vaddr_t eva = va + nptes * PAGE_SIZE;
6382 1.134 thorpej int rv = 0;
6383 1.134 thorpej
6384 1.271 matt while (va < eva) {
6385 1.271 matt /*
6386 1.271 matt * Make sure the descriptor itself has the correct cache mode
6387 1.271 matt */
6388 1.271 matt pd_entry_t * const pdep = &kl1[l1pte_index(va)];
6389 1.271 matt pd_entry_t pde = *pdep;
6390 1.134 thorpej
6391 1.271 matt if (l1pte_section_p(pde)) {
6392 1.271 matt __CTASSERT((L1_S_CACHE_MASK & L1_S_V6_SUPER) == 0);
6393 1.271 matt if ((pde & L1_S_CACHE_MASK) != pte_l1_s_cache_mode_pt) {
6394 1.271 matt *pdep = (pde & ~L1_S_CACHE_MASK) |
6395 1.271 matt pte_l1_s_cache_mode_pt;
6396 1.271 matt PDE_SYNC(pdep);
6397 1.271 matt cpu_dcache_wbinv_range((vaddr_t)pdep,
6398 1.271 matt sizeof(*pdep));
6399 1.271 matt rv = 1;
6400 1.271 matt }
6401 1.271 matt return rv;
6402 1.134 thorpej }
6403 1.271 matt vaddr_t pa = l1pte_pa(pde);
6404 1.271 matt pt_entry_t *ptep = (pt_entry_t *)kernel_pt_lookup(pa);
6405 1.134 thorpej if (ptep == NULL)
6406 1.271 matt panic("pmap_bootstrap: No PTP for va %#lx\n", va);
6407 1.134 thorpej
6408 1.271 matt ptep += l2pte_index(va);
6409 1.271 matt const pt_entry_t opte = *ptep;
6410 1.271 matt if ((opte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
6411 1.271 matt const pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
6412 1.271 matt | pte_l2_s_cache_mode_pt;
6413 1.271 matt l2pte_set(ptep, npte, opte);
6414 1.134 thorpej PTE_SYNC(ptep);
6415 1.134 thorpej cpu_dcache_wbinv_range((vaddr_t)ptep, sizeof(*ptep));
6416 1.134 thorpej rv = 1;
6417 1.134 thorpej }
6418 1.271 matt va += PAGE_SIZE;
6419 1.134 thorpej }
6420 1.134 thorpej
6421 1.134 thorpej return (rv);
6422 1.271 matt #endif
6423 1.134 thorpej }
6424 1.1 matt
6425 1.134 thorpej static void
6426 1.134 thorpej pmap_alloc_specials(vaddr_t *availp, int pages, vaddr_t *vap, pt_entry_t **ptep)
6427 1.134 thorpej {
6428 1.134 thorpej vaddr_t va = *availp;
6429 1.134 thorpej struct l2_bucket *l2b;
6430 1.1 matt
6431 1.134 thorpej if (ptep) {
6432 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
6433 1.134 thorpej if (l2b == NULL)
6434 1.134 thorpej panic("pmap_alloc_specials: no l2b for 0x%lx", va);
6435 1.62 thorpej
6436 1.351 skrll *ptep = &l2b->l2b_kva[l2pte_index(va)];
6437 1.1 matt }
6438 1.1 matt
6439 1.134 thorpej *vap = va;
6440 1.134 thorpej *availp = va + (PAGE_SIZE * pages);
6441 1.134 thorpej }
6442 1.134 thorpej
6443 1.134 thorpej void
6444 1.134 thorpej pmap_init(void)
6445 1.134 thorpej {
6446 1.1 matt
6447 1.113 thorpej /*
6448 1.134 thorpej * Set the available memory vars - These do not map to real memory
6449 1.134 thorpej * addresses and cannot as the physical memory is fragmented.
6450 1.134 thorpej * They are used by ps for %mem calculations.
6451 1.134 thorpej * One could argue whether this should be the entire memory or just
6452 1.134 thorpej * the memory that is useable in a user process.
6453 1.113 thorpej */
6454 1.342 cherry avail_start = ptoa(uvm_physseg_get_avail_start(uvm_physseg_get_first()));
6455 1.342 cherry avail_end = ptoa(uvm_physseg_get_avail_end(uvm_physseg_get_last()));
6456 1.63 thorpej
6457 1.1 matt /*
6458 1.134 thorpej * Now we need to free enough pv_entry structures to allow us to get
6459 1.134 thorpej * the kmem_map/kmem_object allocated and inited (done after this
6460 1.134 thorpej * function is finished). to do this we allocate one bootstrap page out
6461 1.134 thorpej * of kernel_map and use it to provide an initial pool of pv_entry
6462 1.134 thorpej * structures. we never free this page.
6463 1.1 matt */
6464 1.271 matt pool_setlowat(&pmap_pv_pool, (PAGE_SIZE / sizeof(struct pv_entry)) * 2);
6465 1.62 thorpej
6466 1.271 matt #ifdef ARM_MMU_EXTENDED
6467 1.271 matt pmap_tlb_info_evcnt_attach(&pmap_tlb0_info);
6468 1.271 matt #endif
6469 1.191 matt
6470 1.160 thorpej pmap_initialized = true;
6471 1.1 matt }
6472 1.17 chris
6473 1.134 thorpej static vaddr_t last_bootstrap_page = 0;
6474 1.134 thorpej static void *free_bootstrap_pages = NULL;
6475 1.1 matt
6476 1.134 thorpej static void *
6477 1.134 thorpej pmap_bootstrap_pv_page_alloc(struct pool *pp, int flags)
6478 1.1 matt {
6479 1.134 thorpej extern void *pool_page_alloc(struct pool *, int);
6480 1.134 thorpej vaddr_t new_page;
6481 1.134 thorpej void *rv;
6482 1.134 thorpej
6483 1.134 thorpej if (pmap_initialized)
6484 1.134 thorpej return (pool_page_alloc(pp, flags));
6485 1.134 thorpej
6486 1.134 thorpej if (free_bootstrap_pages) {
6487 1.134 thorpej rv = free_bootstrap_pages;
6488 1.134 thorpej free_bootstrap_pages = *((void **)rv);
6489 1.134 thorpej return (rv);
6490 1.134 thorpej }
6491 1.134 thorpej
6492 1.271 matt KASSERT(kernel_map != NULL);
6493 1.151 yamt new_page = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
6494 1.151 yamt UVM_KMF_WIRED | ((flags & PR_WAITOK) ? 0 : UVM_KMF_NOWAIT));
6495 1.1 matt
6496 1.134 thorpej KASSERT(new_page > last_bootstrap_page);
6497 1.134 thorpej last_bootstrap_page = new_page;
6498 1.134 thorpej return ((void *)new_page);
6499 1.17 chris }
6500 1.17 chris
6501 1.134 thorpej static void
6502 1.134 thorpej pmap_bootstrap_pv_page_free(struct pool *pp, void *v)
6503 1.17 chris {
6504 1.134 thorpej extern void pool_page_free(struct pool *, void *);
6505 1.17 chris
6506 1.150 joff if ((vaddr_t)v <= last_bootstrap_page) {
6507 1.150 joff *((void **)v) = free_bootstrap_pages;
6508 1.150 joff free_bootstrap_pages = v;
6509 1.134 thorpej return;
6510 1.134 thorpej }
6511 1.114 thorpej
6512 1.150 joff if (pmap_initialized) {
6513 1.150 joff pool_page_free(pp, v);
6514 1.134 thorpej return;
6515 1.57 thorpej }
6516 1.17 chris }
6517 1.17 chris
6518 1.17 chris /*
6519 1.134 thorpej * pmap_postinit()
6520 1.17 chris *
6521 1.134 thorpej * This routine is called after the vm and kmem subsystems have been
6522 1.134 thorpej * initialised. This allows the pmap code to perform any initialisation
6523 1.341 flxd * that can only be done once the memory allocation is in place.
6524 1.17 chris */
6525 1.134 thorpej void
6526 1.134 thorpej pmap_postinit(void)
6527 1.17 chris {
6528 1.271 matt #ifndef ARM_MMU_EXTENDED
6529 1.134 thorpej extern paddr_t physical_start, physical_end;
6530 1.134 thorpej struct l1_ttable *l1;
6531 1.134 thorpej struct pglist plist;
6532 1.134 thorpej struct vm_page *m;
6533 1.271 matt pd_entry_t *pdep;
6534 1.134 thorpej vaddr_t va, eva;
6535 1.134 thorpej u_int loop, needed;
6536 1.134 thorpej int error;
6537 1.271 matt #endif
6538 1.114 thorpej
6539 1.271 matt pool_cache_setlowat(&pmap_l2ptp_cache, (PAGE_SIZE / L2_TABLE_SIZE_REAL) * 4);
6540 1.169 matt pool_cache_setlowat(&pmap_l2dtable_cache,
6541 1.134 thorpej (PAGE_SIZE / sizeof(struct l2_dtable)) * 2);
6542 1.17 chris
6543 1.271 matt #ifndef ARM_MMU_EXTENDED
6544 1.134 thorpej needed = (maxproc / PMAP_DOMAINS) + ((maxproc % PMAP_DOMAINS) ? 1 : 0);
6545 1.134 thorpej needed -= 1;
6546 1.48 chris
6547 1.225 para l1 = kmem_alloc(sizeof(*l1) * needed, KM_SLEEP);
6548 1.48 chris
6549 1.134 thorpej for (loop = 0; loop < needed; loop++, l1++) {
6550 1.134 thorpej /* Allocate a L1 page table */
6551 1.151 yamt va = uvm_km_alloc(kernel_map, L1_TABLE_SIZE, 0, UVM_KMF_VAONLY);
6552 1.134 thorpej if (va == 0)
6553 1.134 thorpej panic("Cannot allocate L1 KVM");
6554 1.134 thorpej
6555 1.134 thorpej error = uvm_pglistalloc(L1_TABLE_SIZE, physical_start,
6556 1.225 para physical_end, L1_TABLE_SIZE, 0, &plist, 1, 1);
6557 1.134 thorpej if (error)
6558 1.134 thorpej panic("Cannot allocate L1 physical pages");
6559 1.134 thorpej
6560 1.134 thorpej m = TAILQ_FIRST(&plist);
6561 1.134 thorpej eva = va + L1_TABLE_SIZE;
6562 1.271 matt pdep = (pd_entry_t *)va;
6563 1.48 chris
6564 1.134 thorpej while (m && va < eva) {
6565 1.134 thorpej paddr_t pa = VM_PAGE_TO_PHYS(m);
6566 1.48 chris
6567 1.182 matt pmap_kenter_pa(va, pa,
6568 1.265 matt VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE|PMAP_PTE);
6569 1.48 chris
6570 1.134 thorpej va += PAGE_SIZE;
6571 1.176 ad m = TAILQ_NEXT(m, pageq.queue);
6572 1.48 chris }
6573 1.48 chris
6574 1.134 thorpej #ifdef DIAGNOSTIC
6575 1.134 thorpej if (m)
6576 1.134 thorpej panic("pmap_alloc_l1pt: pglist not empty");
6577 1.134 thorpej #endif /* DIAGNOSTIC */
6578 1.48 chris
6579 1.271 matt pmap_init_l1(l1, pdep);
6580 1.48 chris }
6581 1.48 chris
6582 1.134 thorpej #ifdef DEBUG
6583 1.134 thorpej printf("pmap_postinit: Allocated %d static L1 descriptor tables\n",
6584 1.134 thorpej needed);
6585 1.134 thorpej #endif
6586 1.271 matt #endif /* !ARM_MMU_EXTENDED */
6587 1.48 chris }
6588 1.48 chris
6589 1.76 thorpej /*
6590 1.134 thorpej * Note that the following routines are used by board-specific initialisation
6591 1.134 thorpej * code to configure the initial kernel page tables.
6592 1.134 thorpej *
6593 1.76 thorpej */
6594 1.40 thorpej
6595 1.40 thorpej /*
6596 1.46 thorpej * This list exists for the benefit of pmap_map_chunk(). It keeps track
6597 1.46 thorpej * of the kernel L2 tables during bootstrap, so that pmap_map_chunk() can
6598 1.46 thorpej * find them as necessary.
6599 1.46 thorpej *
6600 1.134 thorpej * Note that the data on this list MUST remain valid after initarm() returns,
6601 1.134 thorpej * as pmap_bootstrap() uses it to contruct L2 table metadata.
6602 1.46 thorpej */
6603 1.46 thorpej SLIST_HEAD(, pv_addr) kernel_pt_list = SLIST_HEAD_INITIALIZER(kernel_pt_list);
6604 1.46 thorpej
6605 1.46 thorpej static vaddr_t
6606 1.46 thorpej kernel_pt_lookup(paddr_t pa)
6607 1.46 thorpej {
6608 1.46 thorpej pv_addr_t *pv;
6609 1.46 thorpej
6610 1.46 thorpej SLIST_FOREACH(pv, &kernel_pt_list, pv_list) {
6611 1.134 thorpej if (pv->pv_pa == (pa & ~PGOFSET))
6612 1.134 thorpej return (pv->pv_va | (pa & PGOFSET));
6613 1.46 thorpej }
6614 1.46 thorpej return (0);
6615 1.46 thorpej }
6616 1.46 thorpej
6617 1.46 thorpej /*
6618 1.40 thorpej * pmap_map_section:
6619 1.40 thorpej *
6620 1.40 thorpej * Create a single section mapping.
6621 1.40 thorpej */
6622 1.40 thorpej void
6623 1.40 thorpej pmap_map_section(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
6624 1.40 thorpej {
6625 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6626 1.271 matt const size_t l1slot = l1pte_index(va);
6627 1.134 thorpej pd_entry_t fl;
6628 1.40 thorpej
6629 1.81 thorpej KASSERT(((va | pa) & L1_S_OFFSET) == 0);
6630 1.40 thorpej
6631 1.134 thorpej switch (cache) {
6632 1.134 thorpej case PTE_NOCACHE:
6633 1.134 thorpej default:
6634 1.134 thorpej fl = 0;
6635 1.134 thorpej break;
6636 1.134 thorpej
6637 1.134 thorpej case PTE_CACHE:
6638 1.134 thorpej fl = pte_l1_s_cache_mode;
6639 1.134 thorpej break;
6640 1.134 thorpej
6641 1.134 thorpej case PTE_PAGETABLE:
6642 1.134 thorpej fl = pte_l1_s_cache_mode_pt;
6643 1.134 thorpej break;
6644 1.134 thorpej }
6645 1.134 thorpej
6646 1.271 matt const pd_entry_t npde = L1_S_PROTO | pa |
6647 1.134 thorpej L1_S_PROT(PTE_KERNEL, prot) | fl | L1_S_DOM(PMAP_DOMAIN_KERNEL);
6648 1.271 matt l1pte_setone(pdep + l1slot, npde);
6649 1.271 matt PDE_SYNC(pdep + l1slot);
6650 1.41 thorpej }
6651 1.41 thorpej
6652 1.41 thorpej /*
6653 1.41 thorpej * pmap_map_entry:
6654 1.41 thorpej *
6655 1.41 thorpej * Create a single page mapping.
6656 1.41 thorpej */
6657 1.41 thorpej void
6658 1.47 thorpej pmap_map_entry(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
6659 1.41 thorpej {
6660 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6661 1.271 matt const size_t l1slot = l1pte_index(va);
6662 1.262 matt pt_entry_t npte;
6663 1.262 matt pt_entry_t *ptep;
6664 1.41 thorpej
6665 1.41 thorpej KASSERT(((va | pa) & PGOFSET) == 0);
6666 1.41 thorpej
6667 1.134 thorpej switch (cache) {
6668 1.134 thorpej case PTE_NOCACHE:
6669 1.134 thorpej default:
6670 1.262 matt npte = 0;
6671 1.134 thorpej break;
6672 1.134 thorpej
6673 1.134 thorpej case PTE_CACHE:
6674 1.262 matt npte = pte_l2_s_cache_mode;
6675 1.134 thorpej break;
6676 1.134 thorpej
6677 1.134 thorpej case PTE_PAGETABLE:
6678 1.262 matt npte = pte_l2_s_cache_mode_pt;
6679 1.134 thorpej break;
6680 1.134 thorpej }
6681 1.134 thorpej
6682 1.271 matt if ((pdep[l1slot] & L1_TYPE_MASK) != L1_TYPE_C)
6683 1.47 thorpej panic("pmap_map_entry: no L2 table for VA 0x%08lx", va);
6684 1.47 thorpej
6685 1.275 matt ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pdep[l1slot]));
6686 1.262 matt if (ptep == NULL)
6687 1.47 thorpej panic("pmap_map_entry: can't find L2 table for VA 0x%08lx", va);
6688 1.47 thorpej
6689 1.262 matt npte |= L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot);
6690 1.271 matt #ifdef ARM_MMU_EXTENDED
6691 1.271 matt if (prot & VM_PROT_EXECUTE) {
6692 1.271 matt npte &= ~L2_XS_XN;
6693 1.271 matt }
6694 1.271 matt #endif
6695 1.262 matt ptep += l2pte_index(va);
6696 1.262 matt l2pte_set(ptep, npte, 0);
6697 1.262 matt PTE_SYNC(ptep);
6698 1.42 thorpej }
6699 1.42 thorpej
6700 1.42 thorpej /*
6701 1.42 thorpej * pmap_link_l2pt:
6702 1.42 thorpej *
6703 1.134 thorpej * Link the L2 page table specified by "l2pv" into the L1
6704 1.42 thorpej * page table at the slot for "va".
6705 1.42 thorpej */
6706 1.42 thorpej void
6707 1.46 thorpej pmap_link_l2pt(vaddr_t l1pt, vaddr_t va, pv_addr_t *l2pv)
6708 1.42 thorpej {
6709 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt + l1pte_index(va);
6710 1.42 thorpej
6711 1.271 matt KASSERT((va & ((L1_S_SIZE * (PAGE_SIZE / L2_T_SIZE)) - 1)) == 0);
6712 1.46 thorpej KASSERT((l2pv->pv_pa & PGOFSET) == 0);
6713 1.46 thorpej
6714 1.352 skrll const pd_entry_t npde = L1_C_DOM(PMAP_DOMAIN_KERNEL) | L1_C_PROTO
6715 1.271 matt | l2pv->pv_pa;
6716 1.134 thorpej
6717 1.271 matt l1pte_set(pdep, npde);
6718 1.271 matt PDE_SYNC_RANGE(pdep, PAGE_SIZE / L2_T_SIZE);
6719 1.42 thorpej
6720 1.46 thorpej SLIST_INSERT_HEAD(&kernel_pt_list, l2pv, pv_list);
6721 1.43 thorpej }
6722 1.43 thorpej
6723 1.43 thorpej /*
6724 1.43 thorpej * pmap_map_chunk:
6725 1.43 thorpej *
6726 1.43 thorpej * Map a chunk of memory using the most efficient mappings
6727 1.43 thorpej * possible (section, large page, small page) into the
6728 1.43 thorpej * provided L1 and L2 tables at the specified virtual address.
6729 1.43 thorpej */
6730 1.43 thorpej vsize_t
6731 1.46 thorpej pmap_map_chunk(vaddr_t l1pt, vaddr_t va, paddr_t pa, vsize_t size,
6732 1.46 thorpej int prot, int cache)
6733 1.43 thorpej {
6734 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6735 1.271 matt pt_entry_t f1, f2s, f2l;
6736 1.286 skrll vsize_t resid;
6737 1.43 thorpej
6738 1.130 thorpej resid = (size + (PAGE_SIZE - 1)) & ~(PAGE_SIZE - 1);
6739 1.43 thorpej
6740 1.44 thorpej if (l1pt == 0)
6741 1.44 thorpej panic("pmap_map_chunk: no L1 table provided");
6742 1.44 thorpej
6743 1.366 skrll VPRINTF("pmap_map_chunk: pa=0x%lx va=0x%lx size=0x%lx resid=0x%lx "
6744 1.43 thorpej "prot=0x%x cache=%d\n", pa, va, size, resid, prot, cache);
6745 1.43 thorpej
6746 1.134 thorpej switch (cache) {
6747 1.134 thorpej case PTE_NOCACHE:
6748 1.134 thorpej default:
6749 1.134 thorpej f1 = 0;
6750 1.134 thorpej f2l = 0;
6751 1.134 thorpej f2s = 0;
6752 1.134 thorpej break;
6753 1.134 thorpej
6754 1.134 thorpej case PTE_CACHE:
6755 1.134 thorpej f1 = pte_l1_s_cache_mode;
6756 1.134 thorpej f2l = pte_l2_l_cache_mode;
6757 1.134 thorpej f2s = pte_l2_s_cache_mode;
6758 1.134 thorpej break;
6759 1.134 thorpej
6760 1.134 thorpej case PTE_PAGETABLE:
6761 1.134 thorpej f1 = pte_l1_s_cache_mode_pt;
6762 1.134 thorpej f2l = pte_l2_l_cache_mode_pt;
6763 1.134 thorpej f2s = pte_l2_s_cache_mode_pt;
6764 1.134 thorpej break;
6765 1.134 thorpej }
6766 1.134 thorpej
6767 1.43 thorpej size = resid;
6768 1.43 thorpej
6769 1.43 thorpej while (resid > 0) {
6770 1.271 matt const size_t l1slot = l1pte_index(va);
6771 1.236 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
6772 1.230 matt /* See if we can use a supersection mapping. */
6773 1.230 matt if (L1_SS_PROTO && L1_SS_MAPPABLE_P(va, pa, resid)) {
6774 1.230 matt /* Supersection are always domain 0 */
6775 1.271 matt const pd_entry_t npde = L1_SS_PROTO | pa
6776 1.331 skrll #ifdef ARM_MMU_EXTENDED
6777 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L1_S_V6_XN)
6778 1.284 matt | (va & 0x80000000 ? 0 : L1_S_V6_nG)
6779 1.284 matt #endif
6780 1.271 matt | L1_S_PROT(PTE_KERNEL, prot) | f1;
6781 1.366 skrll VPRINTF("sS");
6782 1.271 matt l1pte_set(&pdep[l1slot], npde);
6783 1.271 matt PDE_SYNC_RANGE(&pdep[l1slot], L1_SS_SIZE / L1_S_SIZE);
6784 1.230 matt va += L1_SS_SIZE;
6785 1.230 matt pa += L1_SS_SIZE;
6786 1.230 matt resid -= L1_SS_SIZE;
6787 1.230 matt continue;
6788 1.230 matt }
6789 1.230 matt #endif
6790 1.43 thorpej /* See if we can use a section mapping. */
6791 1.134 thorpej if (L1_S_MAPPABLE_P(va, pa, resid)) {
6792 1.271 matt const pd_entry_t npde = L1_S_PROTO | pa
6793 1.331 skrll #ifdef ARM_MMU_EXTENDED
6794 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L1_S_V6_XN)
6795 1.284 matt | (va & 0x80000000 ? 0 : L1_S_V6_nG)
6796 1.284 matt #endif
6797 1.271 matt | L1_S_PROT(PTE_KERNEL, prot) | f1
6798 1.271 matt | L1_S_DOM(PMAP_DOMAIN_KERNEL);
6799 1.366 skrll VPRINTF("S");
6800 1.271 matt l1pte_set(&pdep[l1slot], npde);
6801 1.271 matt PDE_SYNC(&pdep[l1slot]);
6802 1.81 thorpej va += L1_S_SIZE;
6803 1.81 thorpej pa += L1_S_SIZE;
6804 1.81 thorpej resid -= L1_S_SIZE;
6805 1.43 thorpej continue;
6806 1.43 thorpej }
6807 1.45 thorpej
6808 1.45 thorpej /*
6809 1.45 thorpej * Ok, we're going to use an L2 table. Make sure
6810 1.45 thorpej * one is actually in the corresponding L1 slot
6811 1.45 thorpej * for the current VA.
6812 1.45 thorpej */
6813 1.271 matt if ((pdep[l1slot] & L1_TYPE_MASK) != L1_TYPE_C)
6814 1.271 matt panic("%s: no L2 table for VA %#lx", __func__, va);
6815 1.46 thorpej
6816 1.271 matt pt_entry_t *ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pdep[l1slot]));
6817 1.271 matt if (ptep == NULL)
6818 1.271 matt panic("%s: can't find L2 table for VA %#lx", __func__,
6819 1.271 matt va);
6820 1.271 matt
6821 1.271 matt ptep += l2pte_index(va);
6822 1.43 thorpej
6823 1.43 thorpej /* See if we can use a L2 large page mapping. */
6824 1.134 thorpej if (L2_L_MAPPABLE_P(va, pa, resid)) {
6825 1.271 matt const pt_entry_t npte = L2_L_PROTO | pa
6826 1.331 skrll #ifdef ARM_MMU_EXTENDED
6827 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L2_XS_L_XN)
6828 1.284 matt | (va & 0x80000000 ? 0 : L2_XS_nG)
6829 1.284 matt #endif
6830 1.271 matt | L2_L_PROT(PTE_KERNEL, prot) | f2l;
6831 1.366 skrll VPRINTF("L");
6832 1.271 matt l2pte_set(ptep, npte, 0);
6833 1.271 matt PTE_SYNC_RANGE(ptep, L2_L_SIZE / L2_S_SIZE);
6834 1.81 thorpej va += L2_L_SIZE;
6835 1.81 thorpej pa += L2_L_SIZE;
6836 1.81 thorpej resid -= L2_L_SIZE;
6837 1.43 thorpej continue;
6838 1.43 thorpej }
6839 1.43 thorpej
6840 1.366 skrll VPRINTF("P");
6841 1.331 skrll /* Use a small page mapping. */
6842 1.331 skrll pt_entry_t npte = L2_S_PROTO | pa
6843 1.331 skrll #ifdef ARM_MMU_EXTENDED
6844 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L2_XS_XN)
6845 1.331 skrll | (va & 0x80000000 ? 0 : L2_XS_nG)
6846 1.134 thorpej #endif
6847 1.331 skrll | L2_S_PROT(PTE_KERNEL, prot) | f2s;
6848 1.284 matt #ifdef ARM_MMU_EXTENDED
6849 1.331 skrll npte &= ((prot & VM_PROT_EXECUTE) ? ~L2_XS_XN : ~0);
6850 1.284 matt #endif
6851 1.262 matt l2pte_set(ptep, npte, 0);
6852 1.262 matt PTE_SYNC(ptep);
6853 1.130 thorpej va += PAGE_SIZE;
6854 1.130 thorpej pa += PAGE_SIZE;
6855 1.130 thorpej resid -= PAGE_SIZE;
6856 1.43 thorpej }
6857 1.366 skrll VPRINTF("\n");
6858 1.43 thorpej return (size);
6859 1.135 thorpej }
6860 1.135 thorpej
6861 1.135 thorpej /********************** Static device map routines ***************************/
6862 1.135 thorpej
6863 1.135 thorpej static const struct pmap_devmap *pmap_devmap_table;
6864 1.135 thorpej
6865 1.135 thorpej /*
6866 1.136 thorpej * Register the devmap table. This is provided in case early console
6867 1.136 thorpej * initialization needs to register mappings created by bootstrap code
6868 1.136 thorpej * before pmap_devmap_bootstrap() is called.
6869 1.136 thorpej */
6870 1.136 thorpej void
6871 1.136 thorpej pmap_devmap_register(const struct pmap_devmap *table)
6872 1.136 thorpej {
6873 1.136 thorpej
6874 1.136 thorpej pmap_devmap_table = table;
6875 1.136 thorpej }
6876 1.136 thorpej
6877 1.136 thorpej /*
6878 1.135 thorpej * Map all of the static regions in the devmap table, and remember
6879 1.135 thorpej * the devmap table so other parts of the kernel can look up entries
6880 1.135 thorpej * later.
6881 1.135 thorpej */
6882 1.135 thorpej void
6883 1.135 thorpej pmap_devmap_bootstrap(vaddr_t l1pt, const struct pmap_devmap *table)
6884 1.135 thorpej {
6885 1.135 thorpej int i;
6886 1.135 thorpej
6887 1.135 thorpej pmap_devmap_table = table;
6888 1.135 thorpej
6889 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
6890 1.366 skrll VPRINTF("devmap: %08lx -> %08lx @ %08lx\n",
6891 1.135 thorpej pmap_devmap_table[i].pd_pa,
6892 1.135 thorpej pmap_devmap_table[i].pd_pa +
6893 1.135 thorpej pmap_devmap_table[i].pd_size - 1,
6894 1.135 thorpej pmap_devmap_table[i].pd_va);
6895 1.135 thorpej pmap_map_chunk(l1pt, pmap_devmap_table[i].pd_va,
6896 1.135 thorpej pmap_devmap_table[i].pd_pa,
6897 1.135 thorpej pmap_devmap_table[i].pd_size,
6898 1.135 thorpej pmap_devmap_table[i].pd_prot,
6899 1.135 thorpej pmap_devmap_table[i].pd_cache);
6900 1.135 thorpej }
6901 1.135 thorpej }
6902 1.135 thorpej
6903 1.135 thorpej const struct pmap_devmap *
6904 1.135 thorpej pmap_devmap_find_pa(paddr_t pa, psize_t size)
6905 1.135 thorpej {
6906 1.153 scw uint64_t endpa;
6907 1.135 thorpej int i;
6908 1.135 thorpej
6909 1.135 thorpej if (pmap_devmap_table == NULL)
6910 1.135 thorpej return (NULL);
6911 1.135 thorpej
6912 1.158 christos endpa = (uint64_t)pa + (uint64_t)(size - 1);
6913 1.153 scw
6914 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
6915 1.135 thorpej if (pa >= pmap_devmap_table[i].pd_pa &&
6916 1.153 scw endpa <= (uint64_t)pmap_devmap_table[i].pd_pa +
6917 1.158 christos (uint64_t)(pmap_devmap_table[i].pd_size - 1))
6918 1.135 thorpej return (&pmap_devmap_table[i]);
6919 1.135 thorpej }
6920 1.135 thorpej
6921 1.135 thorpej return (NULL);
6922 1.135 thorpej }
6923 1.135 thorpej
6924 1.135 thorpej const struct pmap_devmap *
6925 1.135 thorpej pmap_devmap_find_va(vaddr_t va, vsize_t size)
6926 1.135 thorpej {
6927 1.135 thorpej int i;
6928 1.135 thorpej
6929 1.135 thorpej if (pmap_devmap_table == NULL)
6930 1.135 thorpej return (NULL);
6931 1.135 thorpej
6932 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
6933 1.135 thorpej if (va >= pmap_devmap_table[i].pd_va &&
6934 1.158 christos va + size - 1 <= pmap_devmap_table[i].pd_va +
6935 1.158 christos pmap_devmap_table[i].pd_size - 1)
6936 1.135 thorpej return (&pmap_devmap_table[i]);
6937 1.135 thorpej }
6938 1.135 thorpej
6939 1.135 thorpej return (NULL);
6940 1.40 thorpej }
6941 1.85 thorpej
6942 1.85 thorpej /********************** PTE initialization routines **************************/
6943 1.85 thorpej
6944 1.85 thorpej /*
6945 1.85 thorpej * These routines are called when the CPU type is identified to set up
6946 1.85 thorpej * the PTE prototypes, cache modes, etc.
6947 1.85 thorpej *
6948 1.190 ad * The variables are always here, just in case modules need to reference
6949 1.85 thorpej * them (though, they shouldn't).
6950 1.85 thorpej */
6951 1.85 thorpej
6952 1.86 thorpej pt_entry_t pte_l1_s_cache_mode;
6953 1.220 macallan pt_entry_t pte_l1_s_wc_mode;
6954 1.134 thorpej pt_entry_t pte_l1_s_cache_mode_pt;
6955 1.86 thorpej pt_entry_t pte_l1_s_cache_mask;
6956 1.86 thorpej
6957 1.86 thorpej pt_entry_t pte_l2_l_cache_mode;
6958 1.220 macallan pt_entry_t pte_l2_l_wc_mode;
6959 1.134 thorpej pt_entry_t pte_l2_l_cache_mode_pt;
6960 1.86 thorpej pt_entry_t pte_l2_l_cache_mask;
6961 1.86 thorpej
6962 1.86 thorpej pt_entry_t pte_l2_s_cache_mode;
6963 1.220 macallan pt_entry_t pte_l2_s_wc_mode;
6964 1.134 thorpej pt_entry_t pte_l2_s_cache_mode_pt;
6965 1.86 thorpej pt_entry_t pte_l2_s_cache_mask;
6966 1.85 thorpej
6967 1.214 jmcneill pt_entry_t pte_l1_s_prot_u;
6968 1.214 jmcneill pt_entry_t pte_l1_s_prot_w;
6969 1.214 jmcneill pt_entry_t pte_l1_s_prot_ro;
6970 1.214 jmcneill pt_entry_t pte_l1_s_prot_mask;
6971 1.214 jmcneill
6972 1.85 thorpej pt_entry_t pte_l2_s_prot_u;
6973 1.85 thorpej pt_entry_t pte_l2_s_prot_w;
6974 1.214 jmcneill pt_entry_t pte_l2_s_prot_ro;
6975 1.85 thorpej pt_entry_t pte_l2_s_prot_mask;
6976 1.85 thorpej
6977 1.214 jmcneill pt_entry_t pte_l2_l_prot_u;
6978 1.214 jmcneill pt_entry_t pte_l2_l_prot_w;
6979 1.214 jmcneill pt_entry_t pte_l2_l_prot_ro;
6980 1.214 jmcneill pt_entry_t pte_l2_l_prot_mask;
6981 1.214 jmcneill
6982 1.230 matt pt_entry_t pte_l1_ss_proto;
6983 1.85 thorpej pt_entry_t pte_l1_s_proto;
6984 1.85 thorpej pt_entry_t pte_l1_c_proto;
6985 1.85 thorpej pt_entry_t pte_l2_s_proto;
6986 1.85 thorpej
6987 1.88 thorpej void (*pmap_copy_page_func)(paddr_t, paddr_t);
6988 1.88 thorpej void (*pmap_zero_page_func)(paddr_t);
6989 1.88 thorpej
6990 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
6991 1.85 thorpej void
6992 1.85 thorpej pmap_pte_init_generic(void)
6993 1.85 thorpej {
6994 1.85 thorpej
6995 1.86 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
6996 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
6997 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_generic;
6998 1.86 thorpej
6999 1.86 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
7000 1.220 macallan pte_l2_l_wc_mode = L2_B;
7001 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_generic;
7002 1.86 thorpej
7003 1.86 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
7004 1.220 macallan pte_l2_s_wc_mode = L2_B;
7005 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_generic;
7006 1.85 thorpej
7007 1.134 thorpej /*
7008 1.134 thorpej * If we have a write-through cache, set B and C. If
7009 1.134 thorpej * we have a write-back cache, then we assume setting
7010 1.230 matt * only C will make those pages write-through (except for those
7011 1.230 matt * Cortex CPUs which can read the L1 caches).
7012 1.134 thorpej */
7013 1.230 matt if (cpufuncs.cf_dcache_wb_range == (void *) cpufunc_nullop
7014 1.234 matt #if ARM_MMU_V7 > 0
7015 1.234 matt || CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid)
7016 1.234 matt #endif
7017 1.234 matt #if ARM_MMU_V6 > 0
7018 1.234 matt || CPU_ID_ARM11_P(curcpu()->ci_arm_cpuid) /* arm116 errata 399234 */
7019 1.230 matt #endif
7020 1.230 matt || false) {
7021 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
7022 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
7023 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
7024 1.230 matt } else {
7025 1.230 matt pte_l1_s_cache_mode_pt = L1_S_C; /* write through */
7026 1.230 matt pte_l2_l_cache_mode_pt = L2_C; /* write through */
7027 1.230 matt pte_l2_s_cache_mode_pt = L2_C; /* write through */
7028 1.134 thorpej }
7029 1.134 thorpej
7030 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_generic;
7031 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_generic;
7032 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_generic;
7033 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_generic;
7034 1.214 jmcneill
7035 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_generic;
7036 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_generic;
7037 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
7038 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
7039 1.85 thorpej
7040 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_generic;
7041 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_generic;
7042 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
7043 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
7044 1.214 jmcneill
7045 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_generic;
7046 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_generic;
7047 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_generic;
7048 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_generic;
7049 1.88 thorpej
7050 1.88 thorpej pmap_copy_page_func = pmap_copy_page_generic;
7051 1.88 thorpej pmap_zero_page_func = pmap_zero_page_generic;
7052 1.85 thorpej }
7053 1.85 thorpej
7054 1.131 thorpej #if defined(CPU_ARM8)
7055 1.131 thorpej void
7056 1.131 thorpej pmap_pte_init_arm8(void)
7057 1.131 thorpej {
7058 1.131 thorpej
7059 1.134 thorpej /*
7060 1.134 thorpej * ARM8 is compatible with generic, but we need to use
7061 1.134 thorpej * the page tables uncached.
7062 1.134 thorpej */
7063 1.131 thorpej pmap_pte_init_generic();
7064 1.134 thorpej
7065 1.134 thorpej pte_l1_s_cache_mode_pt = 0;
7066 1.134 thorpej pte_l2_l_cache_mode_pt = 0;
7067 1.134 thorpej pte_l2_s_cache_mode_pt = 0;
7068 1.131 thorpej }
7069 1.131 thorpej #endif /* CPU_ARM8 */
7070 1.131 thorpej
7071 1.148 bsh #if defined(CPU_ARM9) && defined(ARM9_CACHE_WRITE_THROUGH)
7072 1.85 thorpej void
7073 1.85 thorpej pmap_pte_init_arm9(void)
7074 1.85 thorpej {
7075 1.85 thorpej
7076 1.85 thorpej /*
7077 1.85 thorpej * ARM9 is compatible with generic, but we want to use
7078 1.85 thorpej * write-through caching for now.
7079 1.85 thorpej */
7080 1.85 thorpej pmap_pte_init_generic();
7081 1.86 thorpej
7082 1.86 thorpej pte_l1_s_cache_mode = L1_S_C;
7083 1.86 thorpej pte_l2_l_cache_mode = L2_C;
7084 1.86 thorpej pte_l2_s_cache_mode = L2_C;
7085 1.134 thorpej
7086 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
7087 1.220 macallan pte_l2_l_wc_mode = L2_B;
7088 1.220 macallan pte_l2_s_wc_mode = L2_B;
7089 1.220 macallan
7090 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
7091 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
7092 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
7093 1.85 thorpej }
7094 1.204 uebayasi #endif /* CPU_ARM9 && ARM9_CACHE_WRITE_THROUGH */
7095 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
7096 1.138 rearnsha
7097 1.138 rearnsha #if defined(CPU_ARM10)
7098 1.138 rearnsha void
7099 1.138 rearnsha pmap_pte_init_arm10(void)
7100 1.138 rearnsha {
7101 1.138 rearnsha
7102 1.138 rearnsha /*
7103 1.138 rearnsha * ARM10 is compatible with generic, but we want to use
7104 1.138 rearnsha * write-through caching for now.
7105 1.138 rearnsha */
7106 1.138 rearnsha pmap_pte_init_generic();
7107 1.138 rearnsha
7108 1.138 rearnsha pte_l1_s_cache_mode = L1_S_B | L1_S_C;
7109 1.138 rearnsha pte_l2_l_cache_mode = L2_B | L2_C;
7110 1.138 rearnsha pte_l2_s_cache_mode = L2_B | L2_C;
7111 1.138 rearnsha
7112 1.220 macallan pte_l1_s_cache_mode = L1_S_B;
7113 1.220 macallan pte_l2_l_cache_mode = L2_B;
7114 1.220 macallan pte_l2_s_cache_mode = L2_B;
7115 1.220 macallan
7116 1.138 rearnsha pte_l1_s_cache_mode_pt = L1_S_C;
7117 1.138 rearnsha pte_l2_l_cache_mode_pt = L2_C;
7118 1.138 rearnsha pte_l2_s_cache_mode_pt = L2_C;
7119 1.138 rearnsha
7120 1.138 rearnsha }
7121 1.138 rearnsha #endif /* CPU_ARM10 */
7122 1.131 thorpej
7123 1.204 uebayasi #if defined(CPU_ARM11) && defined(ARM11_CACHE_WRITE_THROUGH)
7124 1.204 uebayasi void
7125 1.204 uebayasi pmap_pte_init_arm11(void)
7126 1.204 uebayasi {
7127 1.204 uebayasi
7128 1.204 uebayasi /*
7129 1.204 uebayasi * ARM11 is compatible with generic, but we want to use
7130 1.204 uebayasi * write-through caching for now.
7131 1.204 uebayasi */
7132 1.204 uebayasi pmap_pte_init_generic();
7133 1.204 uebayasi
7134 1.204 uebayasi pte_l1_s_cache_mode = L1_S_C;
7135 1.204 uebayasi pte_l2_l_cache_mode = L2_C;
7136 1.204 uebayasi pte_l2_s_cache_mode = L2_C;
7137 1.204 uebayasi
7138 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
7139 1.220 macallan pte_l2_l_wc_mode = L2_B;
7140 1.220 macallan pte_l2_s_wc_mode = L2_B;
7141 1.220 macallan
7142 1.204 uebayasi pte_l1_s_cache_mode_pt = L1_S_C;
7143 1.204 uebayasi pte_l2_l_cache_mode_pt = L2_C;
7144 1.204 uebayasi pte_l2_s_cache_mode_pt = L2_C;
7145 1.204 uebayasi }
7146 1.204 uebayasi #endif /* CPU_ARM11 && ARM11_CACHE_WRITE_THROUGH */
7147 1.204 uebayasi
7148 1.131 thorpej #if ARM_MMU_SA1 == 1
7149 1.131 thorpej void
7150 1.131 thorpej pmap_pte_init_sa1(void)
7151 1.131 thorpej {
7152 1.131 thorpej
7153 1.134 thorpej /*
7154 1.134 thorpej * The StrongARM SA-1 cache does not have a write-through
7155 1.134 thorpej * mode. So, do the generic initialization, then reset
7156 1.134 thorpej * the page table cache mode to B=1,C=1, and note that
7157 1.134 thorpej * the PTEs need to be sync'd.
7158 1.134 thorpej */
7159 1.131 thorpej pmap_pte_init_generic();
7160 1.134 thorpej
7161 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
7162 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
7163 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
7164 1.134 thorpej
7165 1.134 thorpej pmap_needs_pte_sync = 1;
7166 1.131 thorpej }
7167 1.134 thorpej #endif /* ARM_MMU_SA1 == 1*/
7168 1.85 thorpej
7169 1.85 thorpej #if ARM_MMU_XSCALE == 1
7170 1.141 scw #if (ARM_NMMUS > 1)
7171 1.141 scw static u_int xscale_use_minidata;
7172 1.141 scw #endif
7173 1.141 scw
7174 1.85 thorpej void
7175 1.85 thorpej pmap_pte_init_xscale(void)
7176 1.85 thorpej {
7177 1.96 thorpej uint32_t auxctl;
7178 1.134 thorpej int write_through = 0;
7179 1.85 thorpej
7180 1.96 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
7181 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
7182 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_xscale;
7183 1.86 thorpej
7184 1.96 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
7185 1.220 macallan pte_l2_l_wc_mode = L2_B;
7186 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_xscale;
7187 1.86 thorpej
7188 1.96 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
7189 1.220 macallan pte_l2_s_wc_mode = L2_B;
7190 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_xscale;
7191 1.106 thorpej
7192 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
7193 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
7194 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
7195 1.134 thorpej
7196 1.106 thorpej #ifdef XSCALE_CACHE_READ_WRITE_ALLOCATE
7197 1.106 thorpej /*
7198 1.106 thorpej * The XScale core has an enhanced mode where writes that
7199 1.106 thorpej * miss the cache cause a cache line to be allocated. This
7200 1.106 thorpej * is significantly faster than the traditional, write-through
7201 1.106 thorpej * behavior of this case.
7202 1.106 thorpej */
7203 1.174 matt pte_l1_s_cache_mode |= L1_S_XS_TEX(TEX_XSCALE_X);
7204 1.174 matt pte_l2_l_cache_mode |= L2_XS_L_TEX(TEX_XSCALE_X);
7205 1.174 matt pte_l2_s_cache_mode |= L2_XS_T_TEX(TEX_XSCALE_X);
7206 1.106 thorpej #endif /* XSCALE_CACHE_READ_WRITE_ALLOCATE */
7207 1.85 thorpej
7208 1.95 thorpej #ifdef XSCALE_CACHE_WRITE_THROUGH
7209 1.95 thorpej /*
7210 1.95 thorpej * Some versions of the XScale core have various bugs in
7211 1.95 thorpej * their cache units, the work-around for which is to run
7212 1.95 thorpej * the cache in write-through mode. Unfortunately, this
7213 1.95 thorpej * has a major (negative) impact on performance. So, we
7214 1.95 thorpej * go ahead and run fast-and-loose, in the hopes that we
7215 1.95 thorpej * don't line up the planets in a way that will trip the
7216 1.95 thorpej * bugs.
7217 1.95 thorpej *
7218 1.95 thorpej * However, we give you the option to be slow-but-correct.
7219 1.95 thorpej */
7220 1.129 bsh write_through = 1;
7221 1.129 bsh #elif defined(XSCALE_CACHE_WRITE_BACK)
7222 1.134 thorpej /* force write back cache mode */
7223 1.129 bsh write_through = 0;
7224 1.154 bsh #elif defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
7225 1.129 bsh /*
7226 1.129 bsh * Intel PXA2[15]0 processors are known to have a bug in
7227 1.129 bsh * write-back cache on revision 4 and earlier (stepping
7228 1.129 bsh * A[01] and B[012]). Fixed for C0 and later.
7229 1.129 bsh */
7230 1.129 bsh {
7231 1.134 thorpej uint32_t id, type;
7232 1.129 bsh
7233 1.129 bsh id = cpufunc_id();
7234 1.129 bsh type = id & ~(CPU_ID_XSCALE_COREREV_MASK|CPU_ID_REVISION_MASK);
7235 1.129 bsh
7236 1.129 bsh if (type == CPU_ID_PXA250 || type == CPU_ID_PXA210) {
7237 1.129 bsh if ((id & CPU_ID_REVISION_MASK) < 5) {
7238 1.129 bsh /* write through for stepping A0-1 and B0-2 */
7239 1.129 bsh write_through = 1;
7240 1.129 bsh }
7241 1.129 bsh }
7242 1.129 bsh }
7243 1.95 thorpej #endif /* XSCALE_CACHE_WRITE_THROUGH */
7244 1.129 bsh
7245 1.129 bsh if (write_through) {
7246 1.129 bsh pte_l1_s_cache_mode = L1_S_C;
7247 1.129 bsh pte_l2_l_cache_mode = L2_C;
7248 1.129 bsh pte_l2_s_cache_mode = L2_C;
7249 1.129 bsh }
7250 1.95 thorpej
7251 1.141 scw #if (ARM_NMMUS > 1)
7252 1.141 scw xscale_use_minidata = 1;
7253 1.141 scw #endif
7254 1.141 scw
7255 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_xscale;
7256 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_xscale;
7257 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_xscale;
7258 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_xscale;
7259 1.214 jmcneill
7260 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_xscale;
7261 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_xscale;
7262 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_xscale;
7263 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_xscale;
7264 1.85 thorpej
7265 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_xscale;
7266 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_xscale;
7267 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_xscale;
7268 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_xscale;
7269 1.214 jmcneill
7270 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_xscale;
7271 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_xscale;
7272 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_xscale;
7273 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_xscale;
7274 1.88 thorpej
7275 1.88 thorpej pmap_copy_page_func = pmap_copy_page_xscale;
7276 1.88 thorpej pmap_zero_page_func = pmap_zero_page_xscale;
7277 1.96 thorpej
7278 1.96 thorpej /*
7279 1.96 thorpej * Disable ECC protection of page table access, for now.
7280 1.96 thorpej */
7281 1.325 skrll auxctl = armreg_auxctl_read();
7282 1.96 thorpej auxctl &= ~XSCALE_AUXCTL_P;
7283 1.325 skrll armreg_auxctl_write(auxctl);
7284 1.85 thorpej }
7285 1.87 thorpej
7286 1.87 thorpej /*
7287 1.87 thorpej * xscale_setup_minidata:
7288 1.87 thorpej *
7289 1.87 thorpej * Set up the mini-data cache clean area. We require the
7290 1.87 thorpej * caller to allocate the right amount of physically and
7291 1.87 thorpej * virtually contiguous space.
7292 1.87 thorpej */
7293 1.87 thorpej void
7294 1.87 thorpej xscale_setup_minidata(vaddr_t l1pt, vaddr_t va, paddr_t pa)
7295 1.87 thorpej {
7296 1.87 thorpej extern vaddr_t xscale_minidata_clean_addr;
7297 1.87 thorpej extern vsize_t xscale_minidata_clean_size; /* already initialized */
7298 1.87 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
7299 1.87 thorpej vsize_t size;
7300 1.96 thorpej uint32_t auxctl;
7301 1.87 thorpej
7302 1.87 thorpej xscale_minidata_clean_addr = va;
7303 1.87 thorpej
7304 1.87 thorpej /* Round it to page size. */
7305 1.87 thorpej size = (xscale_minidata_clean_size + L2_S_OFFSET) & L2_S_FRAME;
7306 1.87 thorpej
7307 1.87 thorpej for (; size != 0;
7308 1.87 thorpej va += L2_S_SIZE, pa += L2_S_SIZE, size -= L2_S_SIZE) {
7309 1.271 matt const size_t l1slot = l1pte_index(va);
7310 1.271 matt pt_entry_t *ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pde[l1slot]));
7311 1.262 matt if (ptep == NULL)
7312 1.87 thorpej panic("xscale_setup_minidata: can't find L2 table for "
7313 1.87 thorpej "VA 0x%08lx", va);
7314 1.286 skrll
7315 1.262 matt ptep += l2pte_index(va);
7316 1.262 matt pt_entry_t opte = *ptep;
7317 1.286 skrll l2pte_set(ptep,
7318 1.262 matt L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, VM_PROT_READ)
7319 1.262 matt | L2_C | L2_XS_T_TEX(TEX_XSCALE_X), opte);
7320 1.87 thorpej }
7321 1.96 thorpej
7322 1.96 thorpej /*
7323 1.96 thorpej * Configure the mini-data cache for write-back with
7324 1.96 thorpej * read/write-allocate.
7325 1.96 thorpej *
7326 1.96 thorpej * NOTE: In order to reconfigure the mini-data cache, we must
7327 1.96 thorpej * make sure it contains no valid data! In order to do that,
7328 1.96 thorpej * we must issue a global data cache invalidate command!
7329 1.96 thorpej *
7330 1.96 thorpej * WE ASSUME WE ARE RUNNING UN-CACHED WHEN THIS ROUTINE IS CALLED!
7331 1.96 thorpej * THIS IS VERY IMPORTANT!
7332 1.96 thorpej */
7333 1.134 thorpej
7334 1.96 thorpej /* Invalidate data and mini-data. */
7335 1.157 perry __asm volatile("mcr p15, 0, %0, c7, c6, 0" : : "r" (0));
7336 1.325 skrll auxctl = armreg_auxctl_read();
7337 1.96 thorpej auxctl = (auxctl & ~XSCALE_AUXCTL_MD_MASK) | XSCALE_AUXCTL_MD_WB_RWA;
7338 1.325 skrll armreg_auxctl_write(auxctl);
7339 1.87 thorpej }
7340 1.141 scw
7341 1.141 scw /*
7342 1.141 scw * Change the PTEs for the specified kernel mappings such that they
7343 1.141 scw * will use the mini data cache instead of the main data cache.
7344 1.141 scw */
7345 1.141 scw void
7346 1.141 scw pmap_uarea(vaddr_t va)
7347 1.141 scw {
7348 1.141 scw vaddr_t next_bucket, eva;
7349 1.141 scw
7350 1.141 scw #if (ARM_NMMUS > 1)
7351 1.141 scw if (xscale_use_minidata == 0)
7352 1.141 scw return;
7353 1.141 scw #endif
7354 1.141 scw
7355 1.141 scw eva = va + USPACE;
7356 1.141 scw
7357 1.141 scw while (va < eva) {
7358 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(va);
7359 1.141 scw if (next_bucket > eva)
7360 1.141 scw next_bucket = eva;
7361 1.141 scw
7362 1.262 matt struct l2_bucket *l2b = pmap_get_l2_bucket(pmap_kernel(), va);
7363 1.141 scw KDASSERT(l2b != NULL);
7364 1.141 scw
7365 1.262 matt pt_entry_t * const sptep = &l2b->l2b_kva[l2pte_index(va)];
7366 1.262 matt pt_entry_t *ptep = sptep;
7367 1.141 scw
7368 1.141 scw while (va < next_bucket) {
7369 1.262 matt const pt_entry_t opte = *ptep;
7370 1.268 matt if (!l2pte_minidata_p(opte)) {
7371 1.141 scw cpu_dcache_wbinv_range(va, PAGE_SIZE);
7372 1.141 scw cpu_tlb_flushD_SE(va);
7373 1.262 matt l2pte_set(ptep, opte & ~L2_B, opte);
7374 1.141 scw }
7375 1.262 matt ptep += PAGE_SIZE / L2_S_SIZE;
7376 1.141 scw va += PAGE_SIZE;
7377 1.141 scw }
7378 1.141 scw PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
7379 1.141 scw }
7380 1.141 scw cpu_cpwait();
7381 1.141 scw }
7382 1.85 thorpej #endif /* ARM_MMU_XSCALE == 1 */
7383 1.134 thorpej
7384 1.221 bsh
7385 1.221 bsh #if defined(CPU_ARM11MPCORE)
7386 1.221 bsh
7387 1.221 bsh void
7388 1.221 bsh pmap_pte_init_arm11mpcore(void)
7389 1.221 bsh {
7390 1.221 bsh
7391 1.221 bsh /* cache mode is controlled by 5 bits (B, C, TEX) */
7392 1.221 bsh pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv6;
7393 1.221 bsh pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv6;
7394 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7395 1.221 bsh /* use extended small page (without APn, with TEX) */
7396 1.221 bsh pte_l2_s_cache_mask = L2_XS_CACHE_MASK_armv6;
7397 1.221 bsh #else
7398 1.221 bsh pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv6c;
7399 1.221 bsh #endif
7400 1.221 bsh
7401 1.221 bsh /* write-back, write-allocate */
7402 1.221 bsh pte_l1_s_cache_mode = L1_S_C | L1_S_B | L1_S_V6_TEX(0x01);
7403 1.221 bsh pte_l2_l_cache_mode = L2_C | L2_B | L2_V6_L_TEX(0x01);
7404 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7405 1.221 bsh pte_l2_s_cache_mode = L2_C | L2_B | L2_V6_XS_TEX(0x01);
7406 1.221 bsh #else
7407 1.221 bsh /* no TEX. read-allocate */
7408 1.221 bsh pte_l2_s_cache_mode = L2_C | L2_B;
7409 1.221 bsh #endif
7410 1.221 bsh /*
7411 1.221 bsh * write-back, write-allocate for page tables.
7412 1.221 bsh */
7413 1.221 bsh pte_l1_s_cache_mode_pt = L1_S_C | L1_S_B | L1_S_V6_TEX(0x01);
7414 1.221 bsh pte_l2_l_cache_mode_pt = L2_C | L2_B | L2_V6_L_TEX(0x01);
7415 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7416 1.221 bsh pte_l2_s_cache_mode_pt = L2_C | L2_B | L2_V6_XS_TEX(0x01);
7417 1.221 bsh #else
7418 1.221 bsh pte_l2_s_cache_mode_pt = L2_C | L2_B;
7419 1.221 bsh #endif
7420 1.221 bsh
7421 1.221 bsh pte_l1_s_prot_u = L1_S_PROT_U_armv6;
7422 1.221 bsh pte_l1_s_prot_w = L1_S_PROT_W_armv6;
7423 1.221 bsh pte_l1_s_prot_ro = L1_S_PROT_RO_armv6;
7424 1.221 bsh pte_l1_s_prot_mask = L1_S_PROT_MASK_armv6;
7425 1.221 bsh
7426 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7427 1.221 bsh pte_l2_s_prot_u = L2_S_PROT_U_armv6n;
7428 1.221 bsh pte_l2_s_prot_w = L2_S_PROT_W_armv6n;
7429 1.221 bsh pte_l2_s_prot_ro = L2_S_PROT_RO_armv6n;
7430 1.221 bsh pte_l2_s_prot_mask = L2_S_PROT_MASK_armv6n;
7431 1.221 bsh
7432 1.221 bsh #else
7433 1.221 bsh /* with AP[0..3] */
7434 1.221 bsh pte_l2_s_prot_u = L2_S_PROT_U_generic;
7435 1.221 bsh pte_l2_s_prot_w = L2_S_PROT_W_generic;
7436 1.221 bsh pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
7437 1.221 bsh pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
7438 1.221 bsh #endif
7439 1.221 bsh
7440 1.221 bsh #ifdef ARM11MPCORE_COMPAT_MMU
7441 1.221 bsh /* with AP[0..3] */
7442 1.221 bsh pte_l2_l_prot_u = L2_L_PROT_U_generic;
7443 1.221 bsh pte_l2_l_prot_w = L2_L_PROT_W_generic;
7444 1.221 bsh pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
7445 1.221 bsh pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
7446 1.221 bsh
7447 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv6;
7448 1.221 bsh pte_l1_s_proto = L1_S_PROTO_armv6;
7449 1.221 bsh pte_l1_c_proto = L1_C_PROTO_armv6;
7450 1.221 bsh pte_l2_s_proto = L2_S_PROTO_armv6c;
7451 1.221 bsh #else
7452 1.221 bsh pte_l2_l_prot_u = L2_L_PROT_U_armv6n;
7453 1.221 bsh pte_l2_l_prot_w = L2_L_PROT_W_armv6n;
7454 1.221 bsh pte_l2_l_prot_ro = L2_L_PROT_RO_armv6n;
7455 1.221 bsh pte_l2_l_prot_mask = L2_L_PROT_MASK_armv6n;
7456 1.221 bsh
7457 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv6;
7458 1.221 bsh pte_l1_s_proto = L1_S_PROTO_armv6;
7459 1.221 bsh pte_l1_c_proto = L1_C_PROTO_armv6;
7460 1.221 bsh pte_l2_s_proto = L2_S_PROTO_armv6n;
7461 1.221 bsh #endif
7462 1.221 bsh
7463 1.221 bsh pmap_copy_page_func = pmap_copy_page_generic;
7464 1.221 bsh pmap_zero_page_func = pmap_zero_page_generic;
7465 1.221 bsh pmap_needs_pte_sync = 1;
7466 1.221 bsh }
7467 1.221 bsh #endif /* CPU_ARM11MPCORE */
7468 1.221 bsh
7469 1.221 bsh
7470 1.214 jmcneill #if ARM_MMU_V7 == 1
7471 1.214 jmcneill void
7472 1.214 jmcneill pmap_pte_init_armv7(void)
7473 1.214 jmcneill {
7474 1.214 jmcneill /*
7475 1.214 jmcneill * The ARMv7-A MMU is mostly compatible with generic. If the
7476 1.214 jmcneill * AP field is zero, that now means "no access" rather than
7477 1.214 jmcneill * read-only. The prototypes are a little different because of
7478 1.214 jmcneill * the XN bit.
7479 1.214 jmcneill */
7480 1.214 jmcneill pmap_pte_init_generic();
7481 1.214 jmcneill
7482 1.271 matt pmap_needs_pte_sync = 1;
7483 1.271 matt
7484 1.214 jmcneill pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv7;
7485 1.214 jmcneill pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv7;
7486 1.214 jmcneill pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv7;
7487 1.214 jmcneill
7488 1.271 matt /*
7489 1.271 matt * If the core support coherent walk then updates to translation tables
7490 1.271 matt * do not require a clean to the point of unification to ensure
7491 1.271 matt * visibility by subsequent translation table walks. That means we can
7492 1.271 matt * map everything shareable and cached and the right thing will happen.
7493 1.271 matt */
7494 1.271 matt if (__SHIFTOUT(armreg_mmfr3_read(), __BITS(23,20))) {
7495 1.271 matt pmap_needs_pte_sync = 0;
7496 1.271 matt
7497 1.237 matt /*
7498 1.237 matt * write-back, no write-allocate, shareable for normal pages.
7499 1.237 matt */
7500 1.271 matt pte_l1_s_cache_mode |= L1_S_V6_S;
7501 1.271 matt pte_l2_l_cache_mode |= L2_XS_S;
7502 1.271 matt pte_l2_s_cache_mode |= L2_XS_S;
7503 1.284 matt }
7504 1.237 matt
7505 1.284 matt /*
7506 1.284 matt * Page tables are just all other memory. We can use write-back since
7507 1.284 matt * pmap_needs_pte_sync is 1 (or the MMU can read out of cache).
7508 1.284 matt */
7509 1.284 matt pte_l1_s_cache_mode_pt = pte_l1_s_cache_mode;
7510 1.284 matt pte_l2_l_cache_mode_pt = pte_l2_l_cache_mode;
7511 1.284 matt pte_l2_s_cache_mode_pt = pte_l2_s_cache_mode;
7512 1.271 matt
7513 1.271 matt /*
7514 1.271 matt * Check the Memory Model Features to see if this CPU supports
7515 1.271 matt * the TLBIASID coproc op.
7516 1.271 matt */
7517 1.271 matt if (__SHIFTOUT(armreg_mmfr2_read(), __BITS(16,19)) >= 2) {
7518 1.271 matt arm_has_tlbiasid_p = true;
7519 1.349 skrll } else if (__SHIFTOUT(armreg_mmfr2_read(), __BITS(12,15)) >= 2) {
7520 1.349 skrll arm_has_tlbiasid_p = true;
7521 1.237 matt }
7522 1.237 matt
7523 1.353 jmcneill /*
7524 1.353 jmcneill * Check the MPIDR to see if this CPU supports MP extensions.
7525 1.353 jmcneill */
7526 1.353 jmcneill #ifdef MULTIPROCESSOR
7527 1.353 jmcneill arm_has_mpext_p = (armreg_mpidr_read() & (MPIDR_MP|MPIDR_U)) == MPIDR_MP;
7528 1.353 jmcneill #else
7529 1.353 jmcneill arm_has_mpext_p = false;
7530 1.353 jmcneill #endif
7531 1.353 jmcneill
7532 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_armv7;
7533 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_armv7;
7534 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_armv7;
7535 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_armv7;
7536 1.214 jmcneill
7537 1.214 jmcneill pte_l2_s_prot_u = L2_S_PROT_U_armv7;
7538 1.214 jmcneill pte_l2_s_prot_w = L2_S_PROT_W_armv7;
7539 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_armv7;
7540 1.214 jmcneill pte_l2_s_prot_mask = L2_S_PROT_MASK_armv7;
7541 1.214 jmcneill
7542 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_armv7;
7543 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_armv7;
7544 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_armv7;
7545 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_armv7;
7546 1.214 jmcneill
7547 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv7;
7548 1.214 jmcneill pte_l1_s_proto = L1_S_PROTO_armv7;
7549 1.214 jmcneill pte_l1_c_proto = L1_C_PROTO_armv7;
7550 1.214 jmcneill pte_l2_s_proto = L2_S_PROTO_armv7;
7551 1.237 matt
7552 1.214 jmcneill }
7553 1.214 jmcneill #endif /* ARM_MMU_V7 */
7554 1.214 jmcneill
7555 1.170 chris /*
7556 1.170 chris * return the PA of the current L1 table, for use when handling a crash dump
7557 1.170 chris */
7558 1.271 matt uint32_t
7559 1.271 matt pmap_kernel_L1_addr(void)
7560 1.170 chris {
7561 1.271 matt #ifdef ARM_MMU_EXTENDED
7562 1.271 matt return pmap_kernel()->pm_l1_pa;
7563 1.271 matt #else
7564 1.170 chris return pmap_kernel()->pm_l1->l1_physaddr;
7565 1.271 matt #endif
7566 1.170 chris }
7567 1.170 chris
7568 1.134 thorpej #if defined(DDB)
7569 1.134 thorpej /*
7570 1.134 thorpej * A couple of ddb-callable functions for dumping pmaps
7571 1.134 thorpej */
7572 1.134 thorpej void pmap_dump(pmap_t);
7573 1.134 thorpej
7574 1.134 thorpej static pt_entry_t ncptes[64];
7575 1.134 thorpej static void pmap_dump_ncpg(pmap_t);
7576 1.134 thorpej
7577 1.134 thorpej void
7578 1.134 thorpej pmap_dump(pmap_t pm)
7579 1.134 thorpej {
7580 1.134 thorpej struct l2_dtable *l2;
7581 1.134 thorpej struct l2_bucket *l2b;
7582 1.134 thorpej pt_entry_t *ptep, pte;
7583 1.134 thorpej vaddr_t l2_va, l2b_va, va;
7584 1.134 thorpej int i, j, k, occ, rows = 0;
7585 1.134 thorpej
7586 1.134 thorpej if (pm == pmap_kernel())
7587 1.134 thorpej printf("pmap_kernel (%p): ", pm);
7588 1.134 thorpej else
7589 1.134 thorpej printf("user pmap (%p): ", pm);
7590 1.134 thorpej
7591 1.271 matt #ifdef ARM_MMU_EXTENDED
7592 1.271 matt printf("l1 at %p\n", pmap_l1_kva(pm));
7593 1.271 matt #else
7594 1.258 matt printf("domain %d, l1 at %p\n", pmap_domain(pm), pmap_l1_kva(pm));
7595 1.271 matt #endif
7596 1.134 thorpej
7597 1.134 thorpej l2_va = 0;
7598 1.134 thorpej for (i = 0; i < L2_SIZE; i++, l2_va += 0x01000000) {
7599 1.134 thorpej l2 = pm->pm_l2[i];
7600 1.134 thorpej
7601 1.134 thorpej if (l2 == NULL || l2->l2_occupancy == 0)
7602 1.134 thorpej continue;
7603 1.134 thorpej
7604 1.134 thorpej l2b_va = l2_va;
7605 1.134 thorpej for (j = 0; j < L2_BUCKET_SIZE; j++, l2b_va += 0x00100000) {
7606 1.134 thorpej l2b = &l2->l2_bucket[j];
7607 1.134 thorpej
7608 1.134 thorpej if (l2b->l2b_occupancy == 0 || l2b->l2b_kva == NULL)
7609 1.134 thorpej continue;
7610 1.134 thorpej
7611 1.134 thorpej ptep = l2b->l2b_kva;
7612 1.286 skrll
7613 1.134 thorpej for (k = 0; k < 256 && ptep[k] == 0; k++)
7614 1.134 thorpej ;
7615 1.134 thorpej
7616 1.134 thorpej k &= ~63;
7617 1.134 thorpej occ = l2b->l2b_occupancy;
7618 1.134 thorpej va = l2b_va + (k * 4096);
7619 1.134 thorpej for (; k < 256; k++, va += 0x1000) {
7620 1.142 chris char ch = ' ';
7621 1.134 thorpej if ((k % 64) == 0) {
7622 1.134 thorpej if ((rows % 8) == 0) {
7623 1.134 thorpej printf(
7624 1.134 thorpej " |0000 |8000 |10000 |18000 |20000 |28000 |30000 |38000\n");
7625 1.134 thorpej }
7626 1.134 thorpej printf("%08lx: ", va);
7627 1.134 thorpej }
7628 1.134 thorpej
7629 1.134 thorpej ncptes[k & 63] = 0;
7630 1.134 thorpej pte = ptep[k];
7631 1.134 thorpej if (pte == 0) {
7632 1.134 thorpej ch = '.';
7633 1.134 thorpej } else {
7634 1.134 thorpej occ--;
7635 1.134 thorpej switch (pte & 0x0c) {
7636 1.134 thorpej case 0x00:
7637 1.134 thorpej ch = 'D'; /* No cache No buff */
7638 1.134 thorpej break;
7639 1.134 thorpej case 0x04:
7640 1.134 thorpej ch = 'B'; /* No cache buff */
7641 1.134 thorpej break;
7642 1.134 thorpej case 0x08:
7643 1.141 scw if (pte & 0x40)
7644 1.141 scw ch = 'm';
7645 1.141 scw else
7646 1.141 scw ch = 'C'; /* Cache No buff */
7647 1.134 thorpej break;
7648 1.134 thorpej case 0x0c:
7649 1.134 thorpej ch = 'F'; /* Cache Buff */
7650 1.134 thorpej break;
7651 1.134 thorpej }
7652 1.134 thorpej
7653 1.134 thorpej if ((pte & L2_S_PROT_U) == L2_S_PROT_U)
7654 1.134 thorpej ch += 0x20;
7655 1.134 thorpej
7656 1.134 thorpej if ((pte & 0xc) == 0)
7657 1.134 thorpej ncptes[k & 63] = pte;
7658 1.134 thorpej }
7659 1.134 thorpej
7660 1.134 thorpej if ((k % 64) == 63) {
7661 1.134 thorpej rows++;
7662 1.134 thorpej printf("%c\n", ch);
7663 1.134 thorpej pmap_dump_ncpg(pm);
7664 1.134 thorpej if (occ == 0)
7665 1.134 thorpej break;
7666 1.134 thorpej } else
7667 1.134 thorpej printf("%c", ch);
7668 1.134 thorpej }
7669 1.134 thorpej }
7670 1.134 thorpej }
7671 1.134 thorpej }
7672 1.134 thorpej
7673 1.134 thorpej static void
7674 1.134 thorpej pmap_dump_ncpg(pmap_t pm)
7675 1.134 thorpej {
7676 1.134 thorpej struct vm_page *pg;
7677 1.215 uebayasi struct vm_page_md *md;
7678 1.134 thorpej struct pv_entry *pv;
7679 1.134 thorpej int i;
7680 1.134 thorpej
7681 1.134 thorpej for (i = 0; i < 63; i++) {
7682 1.134 thorpej if (ncptes[i] == 0)
7683 1.134 thorpej continue;
7684 1.134 thorpej
7685 1.134 thorpej pg = PHYS_TO_VM_PAGE(l2pte_pa(ncptes[i]));
7686 1.134 thorpej if (pg == NULL)
7687 1.134 thorpej continue;
7688 1.215 uebayasi md = VM_PAGE_TO_MD(pg);
7689 1.134 thorpej
7690 1.134 thorpej printf(" pa 0x%08lx: krw %d kro %d urw %d uro %d\n",
7691 1.155 yamt VM_PAGE_TO_PHYS(pg),
7692 1.215 uebayasi md->krw_mappings, md->kro_mappings,
7693 1.215 uebayasi md->urw_mappings, md->uro_mappings);
7694 1.134 thorpej
7695 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
7696 1.134 thorpej printf(" %c va 0x%08lx, flags 0x%x\n",
7697 1.134 thorpej (pm == pv->pv_pmap) ? '*' : ' ',
7698 1.134 thorpej pv->pv_va, pv->pv_flags);
7699 1.134 thorpej }
7700 1.134 thorpej }
7701 1.134 thorpej }
7702 1.134 thorpej #endif
7703 1.174 matt
7704 1.174 matt #ifdef PMAP_STEAL_MEMORY
7705 1.174 matt void
7706 1.174 matt pmap_boot_pageadd(pv_addr_t *newpv)
7707 1.174 matt {
7708 1.174 matt pv_addr_t *pv, *npv;
7709 1.174 matt
7710 1.174 matt if ((pv = SLIST_FIRST(&pmap_boot_freeq)) != NULL) {
7711 1.174 matt if (newpv->pv_pa < pv->pv_va) {
7712 1.174 matt KASSERT(newpv->pv_pa + newpv->pv_size <= pv->pv_pa);
7713 1.174 matt if (newpv->pv_pa + newpv->pv_size == pv->pv_pa) {
7714 1.174 matt newpv->pv_size += pv->pv_size;
7715 1.174 matt SLIST_REMOVE_HEAD(&pmap_boot_freeq, pv_list);
7716 1.174 matt }
7717 1.174 matt pv = NULL;
7718 1.174 matt } else {
7719 1.174 matt for (; (npv = SLIST_NEXT(pv, pv_list)) != NULL;
7720 1.174 matt pv = npv) {
7721 1.174 matt KASSERT(pv->pv_pa + pv->pv_size < npv->pv_pa);
7722 1.174 matt KASSERT(pv->pv_pa < newpv->pv_pa);
7723 1.174 matt if (newpv->pv_pa > npv->pv_pa)
7724 1.174 matt continue;
7725 1.174 matt if (pv->pv_pa + pv->pv_size == newpv->pv_pa) {
7726 1.174 matt pv->pv_size += newpv->pv_size;
7727 1.174 matt return;
7728 1.174 matt }
7729 1.174 matt if (newpv->pv_pa + newpv->pv_size < npv->pv_pa)
7730 1.174 matt break;
7731 1.174 matt newpv->pv_size += npv->pv_size;
7732 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
7733 1.174 matt SLIST_REMOVE_AFTER(newpv, pv_list);
7734 1.174 matt return;
7735 1.174 matt }
7736 1.174 matt }
7737 1.174 matt }
7738 1.174 matt
7739 1.174 matt if (pv) {
7740 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
7741 1.174 matt } else {
7742 1.174 matt SLIST_INSERT_HEAD(&pmap_boot_freeq, newpv, pv_list);
7743 1.174 matt }
7744 1.174 matt }
7745 1.174 matt
7746 1.174 matt void
7747 1.174 matt pmap_boot_pagealloc(psize_t amount, psize_t mask, psize_t match,
7748 1.174 matt pv_addr_t *rpv)
7749 1.174 matt {
7750 1.174 matt pv_addr_t *pv, **pvp;
7751 1.174 matt struct vm_physseg *ps;
7752 1.174 matt size_t i;
7753 1.174 matt
7754 1.174 matt KASSERT(amount & PGOFSET);
7755 1.174 matt KASSERT((mask & PGOFSET) == 0);
7756 1.174 matt KASSERT((match & PGOFSET) == 0);
7757 1.174 matt KASSERT(amount != 0);
7758 1.174 matt
7759 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
7760 1.174 matt (pv = *pvp) != NULL;
7761 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
7762 1.174 matt pv_addr_t *newpv;
7763 1.174 matt psize_t off;
7764 1.174 matt /*
7765 1.174 matt * If this entry is too small to satify the request...
7766 1.174 matt */
7767 1.174 matt KASSERT(pv->pv_size > 0);
7768 1.174 matt if (pv->pv_size < amount)
7769 1.174 matt continue;
7770 1.174 matt
7771 1.174 matt for (off = 0; off <= mask; off += PAGE_SIZE) {
7772 1.174 matt if (((pv->pv_pa + off) & mask) == match
7773 1.174 matt && off + amount <= pv->pv_size)
7774 1.174 matt break;
7775 1.174 matt }
7776 1.174 matt if (off > mask)
7777 1.174 matt continue;
7778 1.174 matt
7779 1.174 matt rpv->pv_va = pv->pv_va + off;
7780 1.174 matt rpv->pv_pa = pv->pv_pa + off;
7781 1.174 matt rpv->pv_size = amount;
7782 1.174 matt pv->pv_size -= amount;
7783 1.174 matt if (pv->pv_size == 0) {
7784 1.174 matt KASSERT(off == 0);
7785 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
7786 1.174 matt *pvp = SLIST_NEXT(pv, pv_list);
7787 1.174 matt } else if (off == 0) {
7788 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
7789 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
7790 1.174 matt *newpv = *pv;
7791 1.174 matt newpv->pv_pa += amount;
7792 1.174 matt newpv->pv_va += amount;
7793 1.174 matt *pvp = newpv;
7794 1.174 matt } else if (off < pv->pv_size) {
7795 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
7796 1.174 matt *newpv = *pv;
7797 1.174 matt newpv->pv_size -= off;
7798 1.174 matt newpv->pv_pa += off + amount;
7799 1.174 matt newpv->pv_va += off + amount;
7800 1.174 matt
7801 1.174 matt SLIST_NEXT(pv, pv_list) = newpv;
7802 1.174 matt pv->pv_size = off;
7803 1.174 matt } else {
7804 1.174 matt KASSERT((vaddr_t) pv != rpv->pv_va);
7805 1.174 matt }
7806 1.174 matt memset((void *)rpv->pv_va, 0, amount);
7807 1.174 matt return;
7808 1.174 matt }
7809 1.174 matt
7810 1.174 matt if (vm_nphysseg == 0)
7811 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
7812 1.174 matt
7813 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
7814 1.174 matt (pv = *pvp) != NULL;
7815 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
7816 1.174 matt if (SLIST_NEXT(pv, pv_list) == NULL)
7817 1.174 matt break;
7818 1.174 matt }
7819 1.174 matt KASSERT(mask == 0);
7820 1.218 uebayasi for (i = 0; i < vm_nphysseg; i++) {
7821 1.218 uebayasi ps = VM_PHYSMEM_PTR(i);
7822 1.174 matt if (ps->avail_start == atop(pv->pv_pa + pv->pv_size)
7823 1.174 matt && pv->pv_va + pv->pv_size <= ptoa(ps->avail_end)) {
7824 1.174 matt rpv->pv_va = pv->pv_va;
7825 1.174 matt rpv->pv_pa = pv->pv_pa;
7826 1.174 matt rpv->pv_size = amount;
7827 1.174 matt *pvp = NULL;
7828 1.174 matt pmap_map_chunk(kernel_l1pt.pv_va,
7829 1.286 skrll ptoa(ps->avail_start) + (pv->pv_va - pv->pv_pa),
7830 1.174 matt ptoa(ps->avail_start),
7831 1.174 matt amount - pv->pv_size,
7832 1.174 matt VM_PROT_READ|VM_PROT_WRITE,
7833 1.174 matt PTE_CACHE);
7834 1.174 matt ps->avail_start += atop(amount - pv->pv_size);
7835 1.174 matt /*
7836 1.174 matt * If we consumed the entire physseg, remove it.
7837 1.174 matt */
7838 1.174 matt if (ps->avail_start == ps->avail_end) {
7839 1.218 uebayasi for (--vm_nphysseg; i < vm_nphysseg; i++)
7840 1.218 uebayasi VM_PHYSMEM_PTR_SWAP(i, i + 1);
7841 1.174 matt }
7842 1.174 matt memset((void *)rpv->pv_va, 0, rpv->pv_size);
7843 1.174 matt return;
7844 1.174 matt }
7845 1.286 skrll }
7846 1.174 matt
7847 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
7848 1.174 matt }
7849 1.174 matt
7850 1.174 matt vaddr_t
7851 1.174 matt pmap_steal_memory(vsize_t size, vaddr_t *vstartp, vaddr_t *vendp)
7852 1.174 matt {
7853 1.174 matt pv_addr_t pv;
7854 1.174 matt
7855 1.174 matt pmap_boot_pagealloc(size, 0, 0, &pv);
7856 1.174 matt
7857 1.174 matt return pv.pv_va;
7858 1.174 matt }
7859 1.174 matt #endif /* PMAP_STEAL_MEMORY */
7860 1.186 matt
7861 1.186 matt SYSCTL_SETUP(sysctl_machdep_pmap_setup, "sysctl machdep.kmpages setup")
7862 1.186 matt {
7863 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
7864 1.186 matt CTLFLAG_PERMANENT,
7865 1.186 matt CTLTYPE_NODE, "machdep", NULL,
7866 1.186 matt NULL, 0, NULL, 0,
7867 1.186 matt CTL_MACHDEP, CTL_EOL);
7868 1.186 matt
7869 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
7870 1.186 matt CTLFLAG_PERMANENT,
7871 1.186 matt CTLTYPE_INT, "kmpages",
7872 1.186 matt SYSCTL_DESCR("count of pages allocated to kernel memory allocators"),
7873 1.186 matt NULL, 0, &pmap_kmpages, 0,
7874 1.186 matt CTL_MACHDEP, CTL_CREATE, CTL_EOL);
7875 1.186 matt }
7876 1.241 matt
7877 1.241 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
7878 1.241 matt struct vm_page *
7879 1.241 matt arm_pmap_alloc_poolpage(int flags)
7880 1.241 matt {
7881 1.241 matt /*
7882 1.241 matt * On some systems, only some pages may be "coherent" for dma and we
7883 1.248 matt * want to prefer those for pool pages (think mbufs) but fallback to
7884 1.360 skrll * any page if none is available.
7885 1.241 matt */
7886 1.248 matt if (arm_poolpage_vmfreelist != VM_FREELIST_DEFAULT) {
7887 1.241 matt return uvm_pagealloc_strat(NULL, 0, NULL, flags,
7888 1.361 skrll UVM_PGA_STRAT_FALLBACK, arm_poolpage_vmfreelist);
7889 1.248 matt }
7890 1.241 matt
7891 1.241 matt return uvm_pagealloc(NULL, 0, NULL, flags);
7892 1.241 matt }
7893 1.241 matt #endif
7894 1.271 matt
7895 1.271 matt #if defined(ARM_MMU_EXTENDED) && defined(MULTIPROCESSOR)
7896 1.271 matt void
7897 1.271 matt pmap_md_tlb_info_attach(struct pmap_tlb_info *ti, struct cpu_info *ci)
7898 1.271 matt {
7899 1.271 matt /* nothing */
7900 1.271 matt }
7901 1.271 matt
7902 1.271 matt int
7903 1.271 matt pic_ipi_shootdown(void *arg)
7904 1.271 matt {
7905 1.334 skrll #if PMAP_TLB_NEED_SHOOTDOWN
7906 1.294 ozaki pmap_tlb_shootdown_process();
7907 1.271 matt #endif
7908 1.271 matt return 1;
7909 1.271 matt }
7910 1.271 matt #endif /* ARM_MMU_EXTENDED && MULTIPROCESSOR */
7911 1.284 matt
7912 1.284 matt
7913 1.284 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
7914 1.284 matt vaddr_t
7915 1.284 matt pmap_direct_mapped_phys(paddr_t pa, bool *ok_p, vaddr_t va)
7916 1.284 matt {
7917 1.284 matt bool ok = false;
7918 1.284 matt if (physical_start <= pa && pa < physical_end) {
7919 1.324 matt #ifdef KERNEL_BASE_VOFFSET
7920 1.324 matt const vaddr_t newva = pa + KERNEL_BASE_VOFFSET;
7921 1.324 matt #else
7922 1.324 matt const vaddr_t newva = KERNEL_BASE + pa - physical_start;
7923 1.324 matt #endif
7924 1.284 matt #ifdef ARM_MMU_EXTENDED
7925 1.323 matt if (newva >= KERNEL_BASE && newva < pmap_directlimit) {
7926 1.324 matt #endif
7927 1.284 matt va = newva;
7928 1.284 matt ok = true;
7929 1.324 matt #ifdef ARM_MMU_EXTENDED
7930 1.284 matt }
7931 1.284 matt #endif
7932 1.284 matt }
7933 1.284 matt KASSERT(ok_p);
7934 1.284 matt *ok_p = ok;
7935 1.284 matt return va;
7936 1.284 matt }
7937 1.284 matt
7938 1.284 matt vaddr_t
7939 1.284 matt pmap_map_poolpage(paddr_t pa)
7940 1.284 matt {
7941 1.284 matt bool ok __diagused;
7942 1.284 matt vaddr_t va = pmap_direct_mapped_phys(pa, &ok, 0);
7943 1.326 matt KASSERTMSG(ok, "pa %#lx not direct mappable", pa);
7944 1.284 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
7945 1.284 matt if (arm_cache_prefer_mask != 0) {
7946 1.284 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
7947 1.285 skrll struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
7948 1.284 matt pmap_acquire_page_lock(md);
7949 1.284 matt pmap_vac_me_harder(md, pa, pmap_kernel(), va);
7950 1.284 matt pmap_release_page_lock(md);
7951 1.284 matt }
7952 1.284 matt #endif
7953 1.284 matt return va;
7954 1.284 matt }
7955 1.284 matt
7956 1.284 matt paddr_t
7957 1.284 matt pmap_unmap_poolpage(vaddr_t va)
7958 1.284 matt {
7959 1.284 matt KASSERT(va >= KERNEL_BASE);
7960 1.284 matt #ifdef PMAP_CACHE_VIVT
7961 1.284 matt cpu_idcache_wbinv_range(va, PAGE_SIZE);
7962 1.284 matt #endif
7963 1.324 matt #if defined(KERNEL_BASE_VOFFSET)
7964 1.324 matt return va - KERNEL_BASE_VOFFSET;
7965 1.324 matt #else
7966 1.284 matt return va - KERNEL_BASE + physical_start;
7967 1.284 matt #endif
7968 1.284 matt }
7969 1.284 matt #endif /* __HAVE_MM_MD_DIRECT_MAPPED_PHYS */
7970