pmap.c revision 1.419 1 1.419 skrll /* $NetBSD: pmap.c,v 1.419 2020/08/10 05:40:21 skrll Exp $ */
2 1.12 chris
3 1.12 chris /*
4 1.134 thorpej * Copyright 2003 Wasabi Systems, Inc.
5 1.134 thorpej * All rights reserved.
6 1.134 thorpej *
7 1.134 thorpej * Written by Steve C. Woodford for Wasabi Systems, Inc.
8 1.134 thorpej *
9 1.134 thorpej * Redistribution and use in source and binary forms, with or without
10 1.134 thorpej * modification, are permitted provided that the following conditions
11 1.134 thorpej * are met:
12 1.134 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.134 thorpej * notice, this list of conditions and the following disclaimer.
14 1.134 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.134 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.134 thorpej * documentation and/or other materials provided with the distribution.
17 1.134 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.134 thorpej * must display the following acknowledgement:
19 1.134 thorpej * This product includes software developed for the NetBSD Project by
20 1.134 thorpej * Wasabi Systems, Inc.
21 1.134 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.134 thorpej * or promote products derived from this software without specific prior
23 1.134 thorpej * written permission.
24 1.134 thorpej *
25 1.134 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.134 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.134 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.134 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.134 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.134 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.134 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.134 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.134 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.134 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.134 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.134 thorpej */
37 1.134 thorpej
38 1.134 thorpej /*
39 1.134 thorpej * Copyright (c) 2002-2003 Wasabi Systems, Inc.
40 1.12 chris * Copyright (c) 2001 Richard Earnshaw
41 1.119 chris * Copyright (c) 2001-2002 Christopher Gilbert
42 1.12 chris * All rights reserved.
43 1.12 chris *
44 1.12 chris * 1. Redistributions of source code must retain the above copyright
45 1.12 chris * notice, this list of conditions and the following disclaimer.
46 1.12 chris * 2. Redistributions in binary form must reproduce the above copyright
47 1.12 chris * notice, this list of conditions and the following disclaimer in the
48 1.12 chris * documentation and/or other materials provided with the distribution.
49 1.12 chris * 3. The name of the company nor the name of the author may be used to
50 1.396 skrll * endorse or promote products derived from this software without specific
51 1.12 chris * prior written permission.
52 1.12 chris *
53 1.12 chris * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
54 1.12 chris * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
55 1.12 chris * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
56 1.12 chris * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
57 1.12 chris * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
58 1.12 chris * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
59 1.12 chris * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.12 chris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.12 chris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.12 chris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.12 chris * SUCH DAMAGE.
64 1.12 chris */
65 1.1 matt
66 1.1 matt /*-
67 1.405 ad * Copyright (c) 1999, 2020 The NetBSD Foundation, Inc.
68 1.1 matt * All rights reserved.
69 1.1 matt *
70 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
71 1.1 matt * by Charles M. Hannum.
72 1.1 matt *
73 1.1 matt * Redistribution and use in source and binary forms, with or without
74 1.1 matt * modification, are permitted provided that the following conditions
75 1.1 matt * are met:
76 1.1 matt * 1. Redistributions of source code must retain the above copyright
77 1.1 matt * notice, this list of conditions and the following disclaimer.
78 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
79 1.1 matt * notice, this list of conditions and the following disclaimer in the
80 1.1 matt * documentation and/or other materials provided with the distribution.
81 1.1 matt *
82 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
83 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
84 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
85 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
86 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
87 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
88 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
89 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
90 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
91 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
92 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
93 1.1 matt */
94 1.1 matt
95 1.1 matt /*
96 1.1 matt * Copyright (c) 1994-1998 Mark Brinicombe.
97 1.1 matt * Copyright (c) 1994 Brini.
98 1.1 matt * All rights reserved.
99 1.1 matt *
100 1.1 matt * This code is derived from software written for Brini by Mark Brinicombe
101 1.1 matt *
102 1.1 matt * Redistribution and use in source and binary forms, with or without
103 1.1 matt * modification, are permitted provided that the following conditions
104 1.1 matt * are met:
105 1.1 matt * 1. Redistributions of source code must retain the above copyright
106 1.1 matt * notice, this list of conditions and the following disclaimer.
107 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
108 1.1 matt * notice, this list of conditions and the following disclaimer in the
109 1.1 matt * documentation and/or other materials provided with the distribution.
110 1.1 matt * 3. All advertising materials mentioning features or use of this software
111 1.1 matt * must display the following acknowledgement:
112 1.1 matt * This product includes software developed by Mark Brinicombe.
113 1.1 matt * 4. The name of the author may not be used to endorse or promote products
114 1.1 matt * derived from this software without specific prior written permission.
115 1.1 matt *
116 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
117 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
118 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
119 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
120 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
121 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
122 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
123 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
124 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
125 1.1 matt *
126 1.1 matt * RiscBSD kernel project
127 1.1 matt *
128 1.1 matt * pmap.c
129 1.1 matt *
130 1.223 wiz * Machine dependent vm stuff
131 1.1 matt *
132 1.1 matt * Created : 20/09/94
133 1.1 matt */
134 1.1 matt
135 1.1 matt /*
136 1.174 matt * armv6 and VIPT cache support by 3am Software Foundry,
137 1.174 matt * Copyright (c) 2007 Microsoft
138 1.174 matt */
139 1.174 matt
140 1.174 matt /*
141 1.1 matt * Performance improvements, UVM changes, overhauls and part-rewrites
142 1.1 matt * were contributed by Neil A. Carson <neil (at) causality.com>.
143 1.1 matt */
144 1.1 matt
145 1.1 matt /*
146 1.134 thorpej * Overhauled again to speedup the pmap, use MMU Domains so that L1 tables
147 1.134 thorpej * can be shared, and re-work the KVM layout, by Steve Woodford of Wasabi
148 1.134 thorpej * Systems, Inc.
149 1.134 thorpej *
150 1.134 thorpej * There are still a few things outstanding at this time:
151 1.134 thorpej *
152 1.134 thorpej * - There are some unresolved issues for MP systems:
153 1.134 thorpej *
154 1.134 thorpej * o The L1 metadata needs a lock, or more specifically, some places
155 1.134 thorpej * need to acquire an exclusive lock when modifying L1 translation
156 1.134 thorpej * table entries.
157 1.134 thorpej *
158 1.134 thorpej * o When one cpu modifies an L1 entry, and that L1 table is also
159 1.134 thorpej * being used by another cpu, then the latter will need to be told
160 1.134 thorpej * that a tlb invalidation may be necessary. (But only if the old
161 1.134 thorpej * domain number in the L1 entry being over-written is currently
162 1.134 thorpej * the active domain on that cpu). I guess there are lots more tlb
163 1.134 thorpej * shootdown issues too...
164 1.134 thorpej *
165 1.256 matt * o If the vector_page is at 0x00000000 instead of in kernel VA space,
166 1.256 matt * then MP systems will lose big-time because of the MMU domain hack.
167 1.134 thorpej * The only way this can be solved (apart from moving the vector
168 1.134 thorpej * page to 0xffff0000) is to reserve the first 1MB of user address
169 1.134 thorpej * space for kernel use only. This would require re-linking all
170 1.134 thorpej * applications so that the text section starts above this 1MB
171 1.134 thorpej * boundary.
172 1.134 thorpej *
173 1.134 thorpej * o Tracking which VM space is resident in the cache/tlb has not yet
174 1.134 thorpej * been implemented for MP systems.
175 1.134 thorpej *
176 1.134 thorpej * o Finally, there is a pathological condition where two cpus running
177 1.134 thorpej * two separate processes (not lwps) which happen to share an L1
178 1.134 thorpej * can get into a fight over one or more L1 entries. This will result
179 1.134 thorpej * in a significant slow-down if both processes are in tight loops.
180 1.1 matt */
181 1.1 matt
182 1.1 matt /* Include header files */
183 1.1 matt
184 1.319 skrll #include "opt_arm_debug.h"
185 1.134 thorpej #include "opt_cpuoptions.h"
186 1.1 matt #include "opt_ddb.h"
187 1.137 martin #include "opt_lockdebug.h"
188 1.137 martin #include "opt_multiprocessor.h"
189 1.1 matt
190 1.271 matt #ifdef MULTIPROCESSOR
191 1.271 matt #define _INTR_PRIVATE
192 1.271 matt #endif
193 1.271 matt
194 1.384 skrll #include <sys/cdefs.h>
195 1.419 skrll __KERNEL_RCSID(0, "$NetBSD: pmap.c,v 1.419 2020/08/10 05:40:21 skrll Exp $");
196 1.384 skrll
197 1.171 matt #include <sys/param.h>
198 1.1 matt #include <sys/types.h>
199 1.414 skrll
200 1.417 skrll #include <sys/asan.h>
201 1.414 skrll #include <sys/atomic.h>
202 1.384 skrll #include <sys/bus.h>
203 1.384 skrll #include <sys/cpu.h>
204 1.384 skrll #include <sys/intr.h>
205 1.1 matt #include <sys/kernel.h>
206 1.384 skrll #include <sys/kernhist.h>
207 1.384 skrll #include <sys/kmem.h>
208 1.384 skrll #include <sys/pool.h>
209 1.1 matt #include <sys/proc.h>
210 1.186 matt #include <sys/sysctl.h>
211 1.384 skrll #include <sys/systm.h>
212 1.225 para
213 1.1 matt #include <uvm/uvm.h>
214 1.328 skrll #include <uvm/pmap/pmap_pvt.h>
215 1.1 matt
216 1.263 matt #include <arm/locore.h>
217 1.16 chris
218 1.372 bouyer #ifdef DDB
219 1.372 bouyer #include <arm/db_machdep.h>
220 1.372 bouyer #endif
221 1.372 bouyer
222 1.366 skrll #ifdef VERBOSE_INIT_ARM
223 1.366 skrll #define VPRINTF(...) printf(__VA_ARGS__)
224 1.366 skrll #else
225 1.369 skrll #define VPRINTF(...) __nothing
226 1.366 skrll #endif
227 1.366 skrll
228 1.134 thorpej /*
229 1.134 thorpej * pmap_kernel() points here
230 1.134 thorpej */
231 1.271 matt static struct pmap kernel_pmap_store = {
232 1.271 matt #ifndef ARM_MMU_EXTENDED
233 1.271 matt .pm_activated = true,
234 1.271 matt .pm_domain = PMAP_DOMAIN_KERNEL,
235 1.271 matt .pm_cstate.cs_all = PMAP_CACHE_STATE_ALL,
236 1.271 matt #endif
237 1.271 matt };
238 1.271 matt struct pmap * const kernel_pmap_ptr = &kernel_pmap_store;
239 1.271 matt #undef pmap_kernel
240 1.271 matt #define pmap_kernel() (&kernel_pmap_store)
241 1.241 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
242 1.241 matt int arm_poolpage_vmfreelist = VM_FREELIST_DEFAULT;
243 1.241 matt #endif
244 1.1 matt
245 1.10 chris /*
246 1.134 thorpej * Pool and cache that pmap structures are allocated from.
247 1.134 thorpej * We use a cache to avoid clearing the pm_l2[] array (1KB)
248 1.134 thorpej * in pmap_create().
249 1.134 thorpej */
250 1.168 ad static struct pool_cache pmap_cache;
251 1.48 chris
252 1.48 chris /*
253 1.134 thorpej * Pool of PV structures
254 1.10 chris */
255 1.134 thorpej static struct pool pmap_pv_pool;
256 1.134 thorpej static void *pmap_bootstrap_pv_page_alloc(struct pool *, int);
257 1.134 thorpej static void pmap_bootstrap_pv_page_free(struct pool *, void *);
258 1.134 thorpej static struct pool_allocator pmap_bootstrap_pv_allocator = {
259 1.134 thorpej pmap_bootstrap_pv_page_alloc, pmap_bootstrap_pv_page_free
260 1.134 thorpej };
261 1.10 chris
262 1.134 thorpej /*
263 1.134 thorpej * Pool and cache of l2_dtable structures.
264 1.134 thorpej * We use a cache to avoid clearing the structures when they're
265 1.134 thorpej * allocated. (196 bytes)
266 1.134 thorpej */
267 1.134 thorpej static struct pool_cache pmap_l2dtable_cache;
268 1.134 thorpej static vaddr_t pmap_kernel_l2dtable_kva;
269 1.10 chris
270 1.111 thorpej /*
271 1.134 thorpej * Pool and cache of L2 page descriptors.
272 1.134 thorpej * We use a cache to avoid clearing the descriptor table
273 1.134 thorpej * when they're allocated. (1KB)
274 1.111 thorpej */
275 1.134 thorpej static struct pool_cache pmap_l2ptp_cache;
276 1.134 thorpej static vaddr_t pmap_kernel_l2ptp_kva;
277 1.134 thorpej static paddr_t pmap_kernel_l2ptp_phys;
278 1.111 thorpej
279 1.183 matt #ifdef PMAPCOUNTERS
280 1.174 matt #define PMAP_EVCNT_INITIALIZER(name) \
281 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap", name)
282 1.174 matt
283 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
284 1.194 matt static struct evcnt pmap_ev_vac_clean_one =
285 1.194 matt PMAP_EVCNT_INITIALIZER("clean page (1 color)");
286 1.194 matt static struct evcnt pmap_ev_vac_flush_one =
287 1.194 matt PMAP_EVCNT_INITIALIZER("flush page (1 color)");
288 1.194 matt static struct evcnt pmap_ev_vac_flush_lots =
289 1.194 matt PMAP_EVCNT_INITIALIZER("flush page (2+ colors)");
290 1.195 matt static struct evcnt pmap_ev_vac_flush_lots2 =
291 1.195 matt PMAP_EVCNT_INITIALIZER("flush page (2+ colors, kmpage)");
292 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_clean_one);
293 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_one);
294 1.194 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots);
295 1.195 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_flush_lots2);
296 1.194 matt
297 1.174 matt static struct evcnt pmap_ev_vac_color_new =
298 1.174 matt PMAP_EVCNT_INITIALIZER("new page color");
299 1.174 matt static struct evcnt pmap_ev_vac_color_reuse =
300 1.174 matt PMAP_EVCNT_INITIALIZER("ok first page color");
301 1.174 matt static struct evcnt pmap_ev_vac_color_ok =
302 1.174 matt PMAP_EVCNT_INITIALIZER("ok page color");
303 1.182 matt static struct evcnt pmap_ev_vac_color_blind =
304 1.182 matt PMAP_EVCNT_INITIALIZER("blind page color");
305 1.174 matt static struct evcnt pmap_ev_vac_color_change =
306 1.174 matt PMAP_EVCNT_INITIALIZER("change page color");
307 1.174 matt static struct evcnt pmap_ev_vac_color_erase =
308 1.174 matt PMAP_EVCNT_INITIALIZER("erase page color");
309 1.174 matt static struct evcnt pmap_ev_vac_color_none =
310 1.174 matt PMAP_EVCNT_INITIALIZER("no page color");
311 1.174 matt static struct evcnt pmap_ev_vac_color_restore =
312 1.174 matt PMAP_EVCNT_INITIALIZER("restore page color");
313 1.174 matt
314 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_new);
315 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_reuse);
316 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_ok);
317 1.182 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_blind);
318 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_change);
319 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_erase);
320 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_none);
321 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_vac_color_restore);
322 1.174 matt #endif
323 1.174 matt
324 1.174 matt static struct evcnt pmap_ev_mappings =
325 1.174 matt PMAP_EVCNT_INITIALIZER("pages mapped");
326 1.174 matt static struct evcnt pmap_ev_unmappings =
327 1.174 matt PMAP_EVCNT_INITIALIZER("pages unmapped");
328 1.174 matt static struct evcnt pmap_ev_remappings =
329 1.174 matt PMAP_EVCNT_INITIALIZER("pages remapped");
330 1.174 matt
331 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_mappings);
332 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_unmappings);
333 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_remappings);
334 1.174 matt
335 1.174 matt static struct evcnt pmap_ev_kernel_mappings =
336 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages mapped");
337 1.174 matt static struct evcnt pmap_ev_kernel_unmappings =
338 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages unmapped");
339 1.174 matt static struct evcnt pmap_ev_kernel_remappings =
340 1.174 matt PMAP_EVCNT_INITIALIZER("kernel pages remapped");
341 1.174 matt
342 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_mappings);
343 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_unmappings);
344 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kernel_remappings);
345 1.174 matt
346 1.174 matt static struct evcnt pmap_ev_kenter_mappings =
347 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages mapped");
348 1.174 matt static struct evcnt pmap_ev_kenter_unmappings =
349 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages unmapped");
350 1.174 matt static struct evcnt pmap_ev_kenter_remappings =
351 1.174 matt PMAP_EVCNT_INITIALIZER("kenter pages remapped");
352 1.174 matt static struct evcnt pmap_ev_pt_mappings =
353 1.174 matt PMAP_EVCNT_INITIALIZER("page table pages mapped");
354 1.174 matt
355 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_mappings);
356 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_unmappings);
357 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_kenter_remappings);
358 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_pt_mappings);
359 1.174 matt
360 1.271 matt static struct evcnt pmap_ev_fixup_mod =
361 1.271 matt PMAP_EVCNT_INITIALIZER("page modification emulations");
362 1.271 matt static struct evcnt pmap_ev_fixup_ref =
363 1.271 matt PMAP_EVCNT_INITIALIZER("page reference emulations");
364 1.271 matt static struct evcnt pmap_ev_fixup_exec =
365 1.271 matt PMAP_EVCNT_INITIALIZER("exec pages fixed up");
366 1.271 matt static struct evcnt pmap_ev_fixup_pdes =
367 1.271 matt PMAP_EVCNT_INITIALIZER("pdes fixed up");
368 1.271 matt #ifndef ARM_MMU_EXTENDED
369 1.271 matt static struct evcnt pmap_ev_fixup_ptesync =
370 1.271 matt PMAP_EVCNT_INITIALIZER("ptesync fixed");
371 1.271 matt #endif
372 1.271 matt
373 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_mod);
374 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_ref);
375 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_exec);
376 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_pdes);
377 1.271 matt #ifndef ARM_MMU_EXTENDED
378 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_fixup_ptesync);
379 1.271 matt #endif
380 1.271 matt
381 1.174 matt #ifdef PMAP_CACHE_VIPT
382 1.174 matt static struct evcnt pmap_ev_exec_mappings =
383 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages mapped");
384 1.174 matt static struct evcnt pmap_ev_exec_cached =
385 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages cached");
386 1.174 matt
387 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_mappings);
388 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_cached);
389 1.174 matt
390 1.174 matt static struct evcnt pmap_ev_exec_synced =
391 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced");
392 1.174 matt static struct evcnt pmap_ev_exec_synced_map =
393 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (MP)");
394 1.174 matt static struct evcnt pmap_ev_exec_synced_unmap =
395 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (UM)");
396 1.174 matt static struct evcnt pmap_ev_exec_synced_remap =
397 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (RM)");
398 1.174 matt static struct evcnt pmap_ev_exec_synced_clearbit =
399 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (DG)");
400 1.345 skrll #ifndef ARM_MMU_EXTENDED
401 1.174 matt static struct evcnt pmap_ev_exec_synced_kremove =
402 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages synced (KU)");
403 1.271 matt #endif
404 1.174 matt
405 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced);
406 1.274 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_map);
407 1.271 matt #ifndef ARM_MMU_EXTENDED
408 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_unmap);
409 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_remap);
410 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_clearbit);
411 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_synced_kremove);
412 1.271 matt #endif
413 1.174 matt
414 1.174 matt static struct evcnt pmap_ev_exec_discarded_unmap =
415 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (UM)");
416 1.174 matt static struct evcnt pmap_ev_exec_discarded_zero =
417 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (ZP)");
418 1.174 matt static struct evcnt pmap_ev_exec_discarded_copy =
419 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (CP)");
420 1.174 matt static struct evcnt pmap_ev_exec_discarded_page_protect =
421 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (PP)");
422 1.174 matt static struct evcnt pmap_ev_exec_discarded_clearbit =
423 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (DG)");
424 1.174 matt static struct evcnt pmap_ev_exec_discarded_kremove =
425 1.174 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (KU)");
426 1.271 matt #ifdef ARM_MMU_EXTENDED
427 1.271 matt static struct evcnt pmap_ev_exec_discarded_modfixup =
428 1.271 matt PMAP_EVCNT_INITIALIZER("exec pages discarded (MF)");
429 1.271 matt #endif
430 1.174 matt
431 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_unmap);
432 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_zero);
433 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_copy);
434 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_page_protect);
435 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_clearbit);
436 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_kremove);
437 1.271 matt #ifdef ARM_MMU_EXTENDED
438 1.271 matt EVCNT_ATTACH_STATIC(pmap_ev_exec_discarded_modfixup);
439 1.271 matt #endif
440 1.174 matt #endif /* PMAP_CACHE_VIPT */
441 1.174 matt
442 1.174 matt static struct evcnt pmap_ev_updates = PMAP_EVCNT_INITIALIZER("updates");
443 1.174 matt static struct evcnt pmap_ev_collects = PMAP_EVCNT_INITIALIZER("collects");
444 1.174 matt static struct evcnt pmap_ev_activations = PMAP_EVCNT_INITIALIZER("activations");
445 1.174 matt
446 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_updates);
447 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_collects);
448 1.174 matt EVCNT_ATTACH_STATIC(pmap_ev_activations);
449 1.174 matt
450 1.174 matt #define PMAPCOUNT(x) ((void)(pmap_ev_##x.ev_count++))
451 1.174 matt #else
452 1.174 matt #define PMAPCOUNT(x) ((void)0)
453 1.174 matt #endif
454 1.174 matt
455 1.348 skrll #ifdef ARM_MMU_EXTENDED
456 1.348 skrll void pmap_md_pdetab_activate(pmap_t, struct lwp *);
457 1.348 skrll void pmap_md_pdetab_deactivate(pmap_t pm);
458 1.348 skrll #endif
459 1.348 skrll
460 1.134 thorpej /*
461 1.134 thorpej * pmap copy/zero page, and mem(5) hook point
462 1.134 thorpej */
463 1.54 thorpej static pt_entry_t *csrc_pte, *cdst_pte;
464 1.54 thorpej static vaddr_t csrcp, cdstp;
465 1.271 matt #ifdef MULTIPROCESSOR
466 1.271 matt static size_t cnptes;
467 1.271 matt #define cpu_csrc_pte(o) (csrc_pte + cnptes * cpu_number() + ((o) >> L2_S_SHIFT))
468 1.271 matt #define cpu_cdst_pte(o) (cdst_pte + cnptes * cpu_number() + ((o) >> L2_S_SHIFT))
469 1.271 matt #define cpu_csrcp(o) (csrcp + L2_S_SIZE * cnptes * cpu_number() + (o))
470 1.271 matt #define cpu_cdstp(o) (cdstp + L2_S_SIZE * cnptes * cpu_number() + (o))
471 1.271 matt #else
472 1.271 matt #define cpu_csrc_pte(o) (csrc_pte + ((o) >> L2_S_SHIFT))
473 1.271 matt #define cpu_cdst_pte(o) (cdst_pte + ((o) >> L2_S_SHIFT))
474 1.271 matt #define cpu_csrcp(o) (csrcp + (o))
475 1.271 matt #define cpu_cdstp(o) (cdstp + (o))
476 1.271 matt #endif
477 1.271 matt vaddr_t memhook; /* used by mem.c & others */
478 1.271 matt kmutex_t memlock __cacheline_aligned; /* used by mem.c & others */
479 1.271 matt kmutex_t pmap_lock __cacheline_aligned;
480 1.373 bouyer kmutex_t kpm_lock __cacheline_aligned;
481 1.161 christos extern void *msgbufaddr;
482 1.186 matt int pmap_kmpages;
483 1.17 chris /*
484 1.134 thorpej * Flag to indicate if pmap_init() has done its thing
485 1.134 thorpej */
486 1.159 thorpej bool pmap_initialized;
487 1.134 thorpej
488 1.284 matt #if defined(ARM_MMU_EXTENDED) && defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
489 1.284 matt /*
490 1.324 matt * Virtual end of direct-mapped memory
491 1.284 matt */
492 1.323 matt vaddr_t pmap_directlimit;
493 1.284 matt #endif
494 1.284 matt
495 1.134 thorpej /*
496 1.134 thorpej * Misc. locking data structures
497 1.17 chris */
498 1.1 matt
499 1.271 matt static inline void
500 1.271 matt pmap_acquire_pmap_lock(pmap_t pm)
501 1.271 matt {
502 1.372 bouyer #if defined(MULTIPROCESSOR) && defined(DDB)
503 1.373 bouyer if (__predict_false(db_onproc != NULL))
504 1.372 bouyer return;
505 1.372 bouyer #endif
506 1.379 skrll
507 1.394 ad mutex_enter(&pm->pm_lock);
508 1.271 matt }
509 1.271 matt
510 1.271 matt static inline void
511 1.271 matt pmap_release_pmap_lock(pmap_t pm)
512 1.271 matt {
513 1.372 bouyer #if defined(MULTIPROCESSOR) && defined(DDB)
514 1.373 bouyer if (__predict_false(db_onproc != NULL))
515 1.372 bouyer return;
516 1.372 bouyer #endif
517 1.394 ad mutex_exit(&pm->pm_lock);
518 1.271 matt }
519 1.271 matt
520 1.271 matt static inline void
521 1.271 matt pmap_acquire_page_lock(struct vm_page_md *md)
522 1.271 matt {
523 1.271 matt mutex_enter(&pmap_lock);
524 1.271 matt }
525 1.271 matt
526 1.271 matt static inline void
527 1.271 matt pmap_release_page_lock(struct vm_page_md *md)
528 1.271 matt {
529 1.271 matt mutex_exit(&pmap_lock);
530 1.271 matt }
531 1.271 matt
532 1.271 matt #ifdef DIAGNOSTIC
533 1.271 matt static inline int
534 1.271 matt pmap_page_locked_p(struct vm_page_md *md)
535 1.271 matt {
536 1.271 matt return mutex_owned(&pmap_lock);
537 1.271 matt }
538 1.271 matt #endif
539 1.1 matt
540 1.33 chris
541 1.69 thorpej /*
542 1.134 thorpej * Metadata for L1 translation tables.
543 1.69 thorpej */
544 1.271 matt #ifndef ARM_MMU_EXTENDED
545 1.134 thorpej struct l1_ttable {
546 1.134 thorpej /* Entry on the L1 Table list */
547 1.134 thorpej SLIST_ENTRY(l1_ttable) l1_link;
548 1.1 matt
549 1.134 thorpej /* Entry on the L1 Least Recently Used list */
550 1.134 thorpej TAILQ_ENTRY(l1_ttable) l1_lru;
551 1.1 matt
552 1.134 thorpej /* Track how many domains are allocated from this L1 */
553 1.134 thorpej volatile u_int l1_domain_use_count;
554 1.1 matt
555 1.134 thorpej /*
556 1.134 thorpej * A free-list of domain numbers for this L1.
557 1.134 thorpej * We avoid using ffs() and a bitmap to track domains since ffs()
558 1.134 thorpej * is slow on ARM.
559 1.134 thorpej */
560 1.242 skrll uint8_t l1_domain_first;
561 1.242 skrll uint8_t l1_domain_free[PMAP_DOMAINS];
562 1.1 matt
563 1.134 thorpej /* Physical address of this L1 page table */
564 1.134 thorpej paddr_t l1_physaddr;
565 1.1 matt
566 1.134 thorpej /* KVA of this L1 page table */
567 1.134 thorpej pd_entry_t *l1_kva;
568 1.134 thorpej };
569 1.1 matt
570 1.134 thorpej /*
571 1.134 thorpej * L1 Page Tables are tracked using a Least Recently Used list.
572 1.134 thorpej * - New L1s are allocated from the HEAD.
573 1.383 skrll * - Freed L1s are added to the TAIL.
574 1.134 thorpej * - Recently accessed L1s (where an 'access' is some change to one of
575 1.134 thorpej * the userland pmaps which owns this L1) are moved to the TAIL.
576 1.17 chris */
577 1.134 thorpej static TAILQ_HEAD(, l1_ttable) l1_lru_list;
578 1.226 matt static kmutex_t l1_lru_lock __cacheline_aligned;
579 1.17 chris
580 1.134 thorpej /*
581 1.134 thorpej * A list of all L1 tables
582 1.134 thorpej */
583 1.134 thorpej static SLIST_HEAD(, l1_ttable) l1_list;
584 1.271 matt #endif /* ARM_MMU_EXTENDED */
585 1.17 chris
586 1.17 chris /*
587 1.134 thorpej * The l2_dtable tracks L2_BUCKET_SIZE worth of L1 slots.
588 1.134 thorpej *
589 1.134 thorpej * This is normally 16MB worth L2 page descriptors for any given pmap.
590 1.134 thorpej * Reference counts are maintained for L2 descriptors so they can be
591 1.134 thorpej * freed when empty.
592 1.17 chris */
593 1.299 matt struct l2_bucket {
594 1.299 matt pt_entry_t *l2b_kva; /* KVA of L2 Descriptor Table */
595 1.299 matt paddr_t l2b_pa; /* Physical address of same */
596 1.299 matt u_short l2b_l1slot; /* This L2 table's L1 index */
597 1.299 matt u_short l2b_occupancy; /* How many active descriptors */
598 1.299 matt };
599 1.299 matt
600 1.134 thorpej struct l2_dtable {
601 1.134 thorpej /* The number of L2 page descriptors allocated to this l2_dtable */
602 1.134 thorpej u_int l2_occupancy;
603 1.17 chris
604 1.134 thorpej /* List of L2 page descriptors */
605 1.299 matt struct l2_bucket l2_bucket[L2_BUCKET_SIZE];
606 1.17 chris };
607 1.17 chris
608 1.17 chris /*
609 1.134 thorpej * Given an L1 table index, calculate the corresponding l2_dtable index
610 1.134 thorpej * and bucket index within the l2_dtable.
611 1.17 chris */
612 1.271 matt #define L2_BUCKET_XSHIFT (L2_BUCKET_XLOG2 - L1_S_SHIFT)
613 1.271 matt #define L2_BUCKET_XFRAME (~(vaddr_t)0 << L2_BUCKET_XLOG2)
614 1.271 matt #define L2_BUCKET_IDX(l1slot) ((l1slot) >> L2_BUCKET_XSHIFT)
615 1.271 matt #define L2_IDX(l1slot) (L2_BUCKET_IDX(l1slot) >> L2_BUCKET_LOG2)
616 1.271 matt #define L2_BUCKET(l1slot) (L2_BUCKET_IDX(l1slot) & (L2_BUCKET_SIZE - 1))
617 1.271 matt
618 1.271 matt __CTASSERT(0x100000000ULL == ((uint64_t)L2_SIZE * L2_BUCKET_SIZE * L1_S_SIZE));
619 1.271 matt __CTASSERT(L2_BUCKET_XFRAME == ~(L2_BUCKET_XSIZE-1));
620 1.17 chris
621 1.134 thorpej /*
622 1.134 thorpej * Given a virtual address, this macro returns the
623 1.134 thorpej * virtual address required to drop into the next L2 bucket.
624 1.134 thorpej */
625 1.271 matt #define L2_NEXT_BUCKET_VA(va) (((va) & L2_BUCKET_XFRAME) + L2_BUCKET_XSIZE)
626 1.17 chris
627 1.17 chris /*
628 1.134 thorpej * L2 allocation.
629 1.17 chris */
630 1.134 thorpej #define pmap_alloc_l2_dtable() \
631 1.134 thorpej pool_cache_get(&pmap_l2dtable_cache, PR_NOWAIT)
632 1.134 thorpej #define pmap_free_l2_dtable(l2) \
633 1.134 thorpej pool_cache_put(&pmap_l2dtable_cache, (l2))
634 1.134 thorpej #define pmap_alloc_l2_ptp(pap) \
635 1.134 thorpej ((pt_entry_t *)pool_cache_get_paddr(&pmap_l2ptp_cache,\
636 1.134 thorpej PR_NOWAIT, (pap)))
637 1.1 matt
638 1.1 matt /*
639 1.134 thorpej * We try to map the page tables write-through, if possible. However, not
640 1.134 thorpej * all CPUs have a write-through cache mode, so on those we have to sync
641 1.134 thorpej * the cache when we frob page tables.
642 1.113 thorpej *
643 1.134 thorpej * We try to evaluate this at compile time, if possible. However, it's
644 1.134 thorpej * not always possible to do that, hence this run-time var.
645 1.134 thorpej */
646 1.134 thorpej int pmap_needs_pte_sync;
647 1.113 thorpej
648 1.113 thorpej /*
649 1.134 thorpej * Real definition of pv_entry.
650 1.113 thorpej */
651 1.134 thorpej struct pv_entry {
652 1.183 matt SLIST_ENTRY(pv_entry) pv_link; /* next pv_entry */
653 1.134 thorpej pmap_t pv_pmap; /* pmap where mapping lies */
654 1.134 thorpej vaddr_t pv_va; /* virtual address for mapping */
655 1.134 thorpej u_int pv_flags; /* flags */
656 1.134 thorpej };
657 1.113 thorpej
658 1.113 thorpej /*
659 1.304 skrll * Macros to determine if a mapping might be resident in the
660 1.304 skrll * instruction/data cache and/or TLB
661 1.17 chris */
662 1.271 matt #if ARM_MMU_V7 > 0 && !defined(ARM_MMU_EXTENDED)
663 1.253 matt /*
664 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to be filled even if
665 1.253 matt * there are no explicit accesses, so there may be always be TLB entries to
666 1.253 matt * flush. If we used ASIDs then this would not be a problem.
667 1.253 matt */
668 1.253 matt #define PV_BEEN_EXECD(f) (((f) & PVF_EXEC) == PVF_EXEC)
669 1.304 skrll #define PV_BEEN_REFD(f) (true)
670 1.253 matt #else
671 1.134 thorpej #define PV_BEEN_EXECD(f) (((f) & (PVF_REF | PVF_EXEC)) == (PVF_REF | PVF_EXEC))
672 1.304 skrll #define PV_BEEN_REFD(f) (((f) & PVF_REF) != 0)
673 1.253 matt #endif
674 1.174 matt #define PV_IS_EXEC_P(f) (((f) & PVF_EXEC) != 0)
675 1.268 matt #define PV_IS_KENTRY_P(f) (((f) & PVF_KENTRY) != 0)
676 1.268 matt #define PV_IS_WRITE_P(f) (((f) & PVF_WRITE) != 0)
677 1.17 chris
678 1.17 chris /*
679 1.134 thorpej * Local prototypes
680 1.1 matt */
681 1.271 matt static bool pmap_set_pt_cache_mode(pd_entry_t *, vaddr_t, size_t);
682 1.134 thorpej static void pmap_alloc_specials(vaddr_t *, int, vaddr_t *,
683 1.134 thorpej pt_entry_t **);
684 1.292 joerg static bool pmap_is_current(pmap_t) __unused;
685 1.159 thorpej static bool pmap_is_cached(pmap_t);
686 1.215 uebayasi static void pmap_enter_pv(struct vm_page_md *, paddr_t, struct pv_entry *,
687 1.134 thorpej pmap_t, vaddr_t, u_int);
688 1.215 uebayasi static struct pv_entry *pmap_find_pv(struct vm_page_md *, pmap_t, vaddr_t);
689 1.215 uebayasi static struct pv_entry *pmap_remove_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
690 1.215 uebayasi static u_int pmap_modify_pv(struct vm_page_md *, paddr_t, pmap_t, vaddr_t,
691 1.134 thorpej u_int, u_int);
692 1.17 chris
693 1.134 thorpej static void pmap_pinit(pmap_t);
694 1.134 thorpej static int pmap_pmap_ctor(void *, void *, int);
695 1.17 chris
696 1.134 thorpej static void pmap_alloc_l1(pmap_t);
697 1.134 thorpej static void pmap_free_l1(pmap_t);
698 1.271 matt #ifndef ARM_MMU_EXTENDED
699 1.134 thorpej static void pmap_use_l1(pmap_t);
700 1.271 matt #endif
701 1.17 chris
702 1.134 thorpej static struct l2_bucket *pmap_get_l2_bucket(pmap_t, vaddr_t);
703 1.134 thorpej static struct l2_bucket *pmap_alloc_l2_bucket(pmap_t, vaddr_t);
704 1.134 thorpej static void pmap_free_l2_bucket(pmap_t, struct l2_bucket *, u_int);
705 1.134 thorpej static int pmap_l2ptp_ctor(void *, void *, int);
706 1.134 thorpej static int pmap_l2dtable_ctor(void *, void *, int);
707 1.51 chris
708 1.215 uebayasi static void pmap_vac_me_harder(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
709 1.174 matt #ifdef PMAP_CACHE_VIVT
710 1.215 uebayasi static void pmap_vac_me_kpmap(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
711 1.215 uebayasi static void pmap_vac_me_user(struct vm_page_md *, paddr_t, pmap_t, vaddr_t);
712 1.174 matt #endif
713 1.17 chris
714 1.215 uebayasi static void pmap_clearbit(struct vm_page_md *, paddr_t, u_int);
715 1.174 matt #ifdef PMAP_CACHE_VIVT
716 1.271 matt static bool pmap_clean_page(struct vm_page_md *, bool);
717 1.174 matt #endif
718 1.174 matt #ifdef PMAP_CACHE_VIPT
719 1.215 uebayasi static void pmap_syncicache_page(struct vm_page_md *, paddr_t);
720 1.194 matt enum pmap_flush_op {
721 1.194 matt PMAP_FLUSH_PRIMARY,
722 1.194 matt PMAP_FLUSH_SECONDARY,
723 1.194 matt PMAP_CLEAN_PRIMARY
724 1.194 matt };
725 1.271 matt #ifndef ARM_MMU_EXTENDED
726 1.215 uebayasi static void pmap_flush_page(struct vm_page_md *, paddr_t, enum pmap_flush_op);
727 1.174 matt #endif
728 1.271 matt #endif
729 1.215 uebayasi static void pmap_page_remove(struct vm_page_md *, paddr_t);
730 1.328 skrll static void pmap_pv_remove(paddr_t);
731 1.17 chris
732 1.271 matt #ifndef ARM_MMU_EXTENDED
733 1.134 thorpej static void pmap_init_l1(struct l1_ttable *, pd_entry_t *);
734 1.271 matt #endif
735 1.134 thorpej static vaddr_t kernel_pt_lookup(paddr_t);
736 1.17 chris
737 1.380 skrll #ifdef ARM_MMU_EXTENDED
738 1.380 skrll static struct pool_cache pmap_l1tt_cache;
739 1.380 skrll
740 1.381 skrll static int pmap_l1tt_ctor(void *, void *, int);
741 1.381 skrll static void * pmap_l1tt_alloc(struct pool *, int);
742 1.381 skrll static void pmap_l1tt_free(struct pool *, void *);
743 1.380 skrll
744 1.380 skrll static struct pool_allocator pmap_l1tt_allocator = {
745 1.380 skrll .pa_alloc = pmap_l1tt_alloc,
746 1.380 skrll .pa_free = pmap_l1tt_free,
747 1.380 skrll .pa_pagesz = L1TT_SIZE,
748 1.380 skrll };
749 1.380 skrll #endif
750 1.17 chris
751 1.17 chris /*
752 1.134 thorpej * Misc variables
753 1.134 thorpej */
754 1.134 thorpej vaddr_t virtual_avail;
755 1.134 thorpej vaddr_t virtual_end;
756 1.134 thorpej vaddr_t pmap_curmaxkvaddr;
757 1.17 chris
758 1.196 nonaka paddr_t avail_start;
759 1.196 nonaka paddr_t avail_end;
760 1.17 chris
761 1.174 matt pv_addrqh_t pmap_boot_freeq = SLIST_HEAD_INITIALIZER(&pmap_boot_freeq);
762 1.174 matt pv_addr_t kernelpages;
763 1.174 matt pv_addr_t kernel_l1pt;
764 1.174 matt pv_addr_t systempage;
765 1.17 chris
766 1.251 matt #ifdef PMAP_CACHE_VIPT
767 1.251 matt #define PMAP_VALIDATE_MD_PAGE(md) \
768 1.251 matt KASSERTMSG(arm_cache_prefer_mask == 0 || (((md)->pvh_attrs & PVF_WRITE) == 0) == ((md)->urw_mappings + (md)->krw_mappings == 0), \
769 1.251 matt "(md) %p: attrs=%#x urw=%u krw=%u", (md), \
770 1.251 matt (md)->pvh_attrs, (md)->urw_mappings, (md)->krw_mappings);
771 1.251 matt #endif /* PMAP_CACHE_VIPT */
772 1.1 matt /*
773 1.134 thorpej * A bunch of routines to conditionally flush the caches/TLB depending
774 1.134 thorpej * on whether the specified pmap actually needs to be flushed at any
775 1.134 thorpej * given time.
776 1.1 matt */
777 1.157 perry static inline void
778 1.259 matt pmap_tlb_flush_SE(pmap_t pm, vaddr_t va, u_int flags)
779 1.134 thorpej {
780 1.271 matt #ifdef ARM_MMU_EXTENDED
781 1.271 matt pmap_tlb_invalidate_addr(pm, va);
782 1.271 matt #else
783 1.259 matt if (pm->pm_cstate.cs_tlb_id != 0) {
784 1.259 matt if (PV_BEEN_EXECD(flags)) {
785 1.259 matt cpu_tlb_flushID_SE(va);
786 1.259 matt } else if (PV_BEEN_REFD(flags)) {
787 1.259 matt cpu_tlb_flushD_SE(va);
788 1.259 matt }
789 1.259 matt }
790 1.271 matt #endif /* ARM_MMU_EXTENDED */
791 1.1 matt }
792 1.1 matt
793 1.336 skrll #ifndef ARM_MMU_EXTENDED
794 1.157 perry static inline void
795 1.134 thorpej pmap_tlb_flushID(pmap_t pm)
796 1.1 matt {
797 1.134 thorpej if (pm->pm_cstate.cs_tlb_id) {
798 1.134 thorpej cpu_tlb_flushID();
799 1.253 matt #if ARM_MMU_V7 == 0
800 1.253 matt /*
801 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to
802 1.253 matt * be filled even if there are no explicit accesses, so there
803 1.253 matt * may be always be TLB entries to flush. If we used ASIDs
804 1.253 matt * then it would not be a problem.
805 1.253 matt * This is not true for other CPUs.
806 1.253 matt */
807 1.134 thorpej pm->pm_cstate.cs_tlb = 0;
808 1.259 matt #endif /* ARM_MMU_V7 */
809 1.1 matt }
810 1.134 thorpej }
811 1.1 matt
812 1.157 perry static inline void
813 1.134 thorpej pmap_tlb_flushD(pmap_t pm)
814 1.134 thorpej {
815 1.134 thorpej if (pm->pm_cstate.cs_tlb_d) {
816 1.134 thorpej cpu_tlb_flushD();
817 1.253 matt #if ARM_MMU_V7 == 0
818 1.253 matt /*
819 1.253 matt * Speculative loads by Cortex cores can cause TLB entries to
820 1.253 matt * be filled even if there are no explicit accesses, so there
821 1.253 matt * may be always be TLB entries to flush. If we used ASIDs
822 1.253 matt * then it would not be a problem.
823 1.253 matt * This is not true for other CPUs.
824 1.253 matt */
825 1.134 thorpej pm->pm_cstate.cs_tlb_d = 0;
826 1.260 matt #endif /* ARM_MMU_V7 */
827 1.1 matt }
828 1.308 matt }
829 1.271 matt #endif /* ARM_MMU_EXTENDED */
830 1.1 matt
831 1.174 matt #ifdef PMAP_CACHE_VIVT
832 1.157 perry static inline void
833 1.259 matt pmap_cache_wbinv_page(pmap_t pm, vaddr_t va, bool do_inv, u_int flags)
834 1.17 chris {
835 1.259 matt if (PV_BEEN_EXECD(flags) && pm->pm_cstate.cs_cache_id) {
836 1.259 matt cpu_idcache_wbinv_range(va, PAGE_SIZE);
837 1.259 matt } else if (PV_BEEN_REFD(flags) && pm->pm_cstate.cs_cache_d) {
838 1.134 thorpej if (do_inv) {
839 1.259 matt if (flags & PVF_WRITE)
840 1.259 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
841 1.134 thorpej else
842 1.259 matt cpu_dcache_inv_range(va, PAGE_SIZE);
843 1.259 matt } else if (flags & PVF_WRITE) {
844 1.259 matt cpu_dcache_wb_range(va, PAGE_SIZE);
845 1.259 matt }
846 1.1 matt }
847 1.134 thorpej }
848 1.1 matt
849 1.157 perry static inline void
850 1.259 matt pmap_cache_wbinv_all(pmap_t pm, u_int flags)
851 1.134 thorpej {
852 1.259 matt if (PV_BEEN_EXECD(flags)) {
853 1.259 matt if (pm->pm_cstate.cs_cache_id) {
854 1.259 matt cpu_idcache_wbinv_all();
855 1.259 matt pm->pm_cstate.cs_cache = 0;
856 1.259 matt }
857 1.259 matt } else if (pm->pm_cstate.cs_cache_d) {
858 1.134 thorpej cpu_dcache_wbinv_all();
859 1.134 thorpej pm->pm_cstate.cs_cache_d = 0;
860 1.134 thorpej }
861 1.134 thorpej }
862 1.174 matt #endif /* PMAP_CACHE_VIVT */
863 1.1 matt
864 1.258 matt static inline uint8_t
865 1.258 matt pmap_domain(pmap_t pm)
866 1.258 matt {
867 1.271 matt #ifdef ARM_MMU_EXTENDED
868 1.271 matt return pm == pmap_kernel() ? PMAP_DOMAIN_KERNEL : PMAP_DOMAIN_USER;
869 1.271 matt #else
870 1.258 matt return pm->pm_domain;
871 1.271 matt #endif
872 1.258 matt }
873 1.258 matt
874 1.258 matt static inline pd_entry_t *
875 1.258 matt pmap_l1_kva(pmap_t pm)
876 1.258 matt {
877 1.271 matt #ifdef ARM_MMU_EXTENDED
878 1.271 matt return pm->pm_l1;
879 1.271 matt #else
880 1.258 matt return pm->pm_l1->l1_kva;
881 1.271 matt #endif
882 1.258 matt }
883 1.258 matt
884 1.159 thorpej static inline bool
885 1.134 thorpej pmap_is_current(pmap_t pm)
886 1.1 matt {
887 1.182 matt if (pm == pmap_kernel() || curproc->p_vmspace->vm_map.pmap == pm)
888 1.174 matt return true;
889 1.1 matt
890 1.174 matt return false;
891 1.134 thorpej }
892 1.1 matt
893 1.159 thorpej static inline bool
894 1.134 thorpej pmap_is_cached(pmap_t pm)
895 1.134 thorpej {
896 1.271 matt #ifdef ARM_MMU_EXTENDED
897 1.318 matt if (pm == pmap_kernel())
898 1.318 matt return true;
899 1.318 matt #ifdef MULTIPROCESSOR
900 1.318 matt // Is this pmap active on any CPU?
901 1.318 matt if (!kcpuset_iszero(pm->pm_active))
902 1.318 matt return true;
903 1.318 matt #else
904 1.271 matt struct pmap_tlb_info * const ti = cpu_tlb_info(curcpu());
905 1.318 matt // Is this pmap active?
906 1.318 matt if (PMAP_PAI_ASIDVALID_P(PMAP_PAI(pm, ti), ti))
907 1.271 matt return true;
908 1.318 matt #endif
909 1.271 matt #else
910 1.267 matt struct cpu_info * const ci = curcpu();
911 1.271 matt if (pm == pmap_kernel() || ci->ci_pmap_lastuser == NULL
912 1.271 matt || ci->ci_pmap_lastuser == pm)
913 1.271 matt return true;
914 1.271 matt #endif /* ARM_MMU_EXTENDED */
915 1.17 chris
916 1.174 matt return false;
917 1.134 thorpej }
918 1.1 matt
919 1.134 thorpej /*
920 1.134 thorpej * PTE_SYNC_CURRENT:
921 1.134 thorpej *
922 1.134 thorpej * Make sure the pte is written out to RAM.
923 1.134 thorpej * We need to do this for one of two cases:
924 1.134 thorpej * - We're dealing with the kernel pmap
925 1.134 thorpej * - There is no pmap active in the cache/tlb.
926 1.134 thorpej * - The specified pmap is 'active' in the cache/tlb.
927 1.134 thorpej */
928 1.316 skrll
929 1.344 christos #ifdef PMAP_INCLUDE_PTE_SYNC
930 1.316 skrll static inline void
931 1.316 skrll pmap_pte_sync_current(pmap_t pm, pt_entry_t *ptep)
932 1.316 skrll {
933 1.316 skrll if (PMAP_NEEDS_PTE_SYNC && pmap_is_cached(pm))
934 1.316 skrll PTE_SYNC(ptep);
935 1.317 joerg arm_dsb();
936 1.316 skrll }
937 1.316 skrll
938 1.344 christos # define PTE_SYNC_CURRENT(pm, ptep) pmap_pte_sync_current(pm, ptep)
939 1.134 thorpej #else
940 1.344 christos # define PTE_SYNC_CURRENT(pm, ptep) __nothing
941 1.134 thorpej #endif
942 1.1 matt
943 1.1 matt /*
944 1.17 chris * main pv_entry manipulation functions:
945 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page list
946 1.249 skrll * pmap_remove_pv: remove a mapping from a vm_page list
947 1.17 chris *
948 1.17 chris * NOTE: pmap_enter_pv expects to lock the pvh itself
949 1.250 skrll * pmap_remove_pv expects the caller to lock the pvh before calling
950 1.17 chris */
951 1.17 chris
952 1.17 chris /*
953 1.49 thorpej * pmap_enter_pv: enter a mapping onto a vm_page lst
954 1.17 chris *
955 1.17 chris * => caller should hold the proper lock on pmap_main_lock
956 1.17 chris * => caller should have pmap locked
957 1.49 thorpej * => we will gain the lock on the vm_page and allocate the new pv_entry
958 1.17 chris * => caller should adjust ptp's wire_count before calling
959 1.17 chris * => caller should not adjust pmap's wire_count
960 1.17 chris */
961 1.134 thorpej static void
962 1.215 uebayasi pmap_enter_pv(struct vm_page_md *md, paddr_t pa, struct pv_entry *pv, pmap_t pm,
963 1.134 thorpej vaddr_t va, u_int flags)
964 1.134 thorpej {
965 1.408 skrll UVMHIST_FUNC(__func__);
966 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx pm %#jx va %#jx",
967 1.408 skrll (uintptr_t)md, (uintptr_t)pa, (uintptr_t)pm, va);
968 1.408 skrll UVMHIST_LOG(maphist, "...pv %#jx flags %#jx",
969 1.408 skrll (uintptr_t)pv, flags, 0, 0);
970 1.408 skrll
971 1.182 matt struct pv_entry **pvp;
972 1.17 chris
973 1.205 uebayasi pv->pv_pmap = pm;
974 1.205 uebayasi pv->pv_va = va;
975 1.205 uebayasi pv->pv_flags = flags;
976 1.134 thorpej
977 1.215 uebayasi pvp = &SLIST_FIRST(&md->pvh_list);
978 1.182 matt #ifdef PMAP_CACHE_VIPT
979 1.182 matt /*
980 1.185 matt * Insert unmanaged entries, writeable first, at the head of
981 1.185 matt * the pv list.
982 1.182 matt */
983 1.268 matt if (__predict_true(!PV_IS_KENTRY_P(flags))) {
984 1.268 matt while (*pvp != NULL && PV_IS_KENTRY_P((*pvp)->pv_flags))
985 1.183 matt pvp = &SLIST_NEXT(*pvp, pv_link);
986 1.268 matt }
987 1.268 matt if (!PV_IS_WRITE_P(flags)) {
988 1.268 matt while (*pvp != NULL && PV_IS_WRITE_P((*pvp)->pv_flags))
989 1.185 matt pvp = &SLIST_NEXT(*pvp, pv_link);
990 1.182 matt }
991 1.182 matt #endif
992 1.205 uebayasi SLIST_NEXT(pv, pv_link) = *pvp; /* add to ... */
993 1.205 uebayasi *pvp = pv; /* ... locked list */
994 1.215 uebayasi md->pvh_attrs |= flags & (PVF_REF | PVF_MOD);
995 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
996 1.205 uebayasi if ((pv->pv_flags & PVF_KWRITE) == PVF_KWRITE)
997 1.215 uebayasi md->pvh_attrs |= PVF_KMOD;
998 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
999 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1000 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1001 1.183 matt #endif
1002 1.134 thorpej if (pm == pmap_kernel()) {
1003 1.174 matt PMAPCOUNT(kernel_mappings);
1004 1.134 thorpej if (flags & PVF_WRITE)
1005 1.215 uebayasi md->krw_mappings++;
1006 1.134 thorpej else
1007 1.215 uebayasi md->kro_mappings++;
1008 1.206 uebayasi } else {
1009 1.206 uebayasi if (flags & PVF_WRITE)
1010 1.215 uebayasi md->urw_mappings++;
1011 1.206 uebayasi else
1012 1.215 uebayasi md->uro_mappings++;
1013 1.206 uebayasi }
1014 1.174 matt
1015 1.174 matt #ifdef PMAP_CACHE_VIPT
1016 1.271 matt #ifndef ARM_MMU_EXTENDED
1017 1.174 matt /*
1018 1.251 matt * Even though pmap_vac_me_harder will set PVF_WRITE for us,
1019 1.251 matt * do it here as well to keep the mappings & KVF_WRITE consistent.
1020 1.251 matt */
1021 1.251 matt if (arm_cache_prefer_mask != 0 && (flags & PVF_WRITE) != 0) {
1022 1.251 matt md->pvh_attrs |= PVF_WRITE;
1023 1.251 matt }
1024 1.271 matt #endif
1025 1.251 matt /*
1026 1.174 matt * If this is an exec mapping and its the first exec mapping
1027 1.174 matt * for this page, make sure to sync the I-cache.
1028 1.174 matt */
1029 1.174 matt if (PV_IS_EXEC_P(flags)) {
1030 1.215 uebayasi if (!PV_IS_EXEC_P(md->pvh_attrs)) {
1031 1.215 uebayasi pmap_syncicache_page(md, pa);
1032 1.174 matt PMAPCOUNT(exec_synced_map);
1033 1.174 matt }
1034 1.174 matt PMAPCOUNT(exec_mappings);
1035 1.174 matt }
1036 1.174 matt #endif
1037 1.174 matt
1038 1.174 matt PMAPCOUNT(mappings);
1039 1.134 thorpej
1040 1.205 uebayasi if (pv->pv_flags & PVF_WIRED)
1041 1.134 thorpej ++pm->pm_stats.wired_count;
1042 1.17 chris }
1043 1.17 chris
1044 1.17 chris /*
1045 1.134 thorpej *
1046 1.134 thorpej * pmap_find_pv: Find a pv entry
1047 1.134 thorpej *
1048 1.134 thorpej * => caller should hold lock on vm_page
1049 1.134 thorpej */
1050 1.157 perry static inline struct pv_entry *
1051 1.215 uebayasi pmap_find_pv(struct vm_page_md *md, pmap_t pm, vaddr_t va)
1052 1.134 thorpej {
1053 1.134 thorpej struct pv_entry *pv;
1054 1.134 thorpej
1055 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1056 1.134 thorpej if (pm == pv->pv_pmap && va == pv->pv_va)
1057 1.134 thorpej break;
1058 1.134 thorpej }
1059 1.134 thorpej
1060 1.387 skrll return pv;
1061 1.134 thorpej }
1062 1.134 thorpej
1063 1.134 thorpej /*
1064 1.134 thorpej * pmap_remove_pv: try to remove a mapping from a pv_list
1065 1.17 chris *
1066 1.17 chris * => caller should hold proper lock on pmap_main_lock
1067 1.17 chris * => pmap should be locked
1068 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
1069 1.17 chris * => caller should adjust ptp's wire_count and free PTP if needed
1070 1.17 chris * => caller should NOT adjust pmap's wire_count
1071 1.205 uebayasi * => we return the removed pv
1072 1.17 chris */
1073 1.134 thorpej static struct pv_entry *
1074 1.215 uebayasi pmap_remove_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1075 1.17 chris {
1076 1.408 skrll UVMHIST_FUNC(__func__);
1077 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx pm %#jx va %#jx",
1078 1.408 skrll (uintptr_t)md, (uintptr_t)pa, (uintptr_t)pm, va);
1079 1.408 skrll
1080 1.205 uebayasi struct pv_entry *pv, **prevptr;
1081 1.17 chris
1082 1.215 uebayasi prevptr = &SLIST_FIRST(&md->pvh_list); /* prev pv_entry ptr */
1083 1.205 uebayasi pv = *prevptr;
1084 1.134 thorpej
1085 1.205 uebayasi while (pv) {
1086 1.205 uebayasi if (pv->pv_pmap == pm && pv->pv_va == va) { /* match? */
1087 1.408 skrll UVMHIST_LOG(maphist, "pm %#jx md %#jx flags %#jx",
1088 1.408 skrll (uintptr_t)pm, (uintptr_t)md, pv->pv_flags, 0);
1089 1.205 uebayasi if (pv->pv_flags & PVF_WIRED) {
1090 1.156 scw --pm->pm_stats.wired_count;
1091 1.156 scw }
1092 1.205 uebayasi *prevptr = SLIST_NEXT(pv, pv_link); /* remove it! */
1093 1.134 thorpej if (pm == pmap_kernel()) {
1094 1.174 matt PMAPCOUNT(kernel_unmappings);
1095 1.205 uebayasi if (pv->pv_flags & PVF_WRITE)
1096 1.215 uebayasi md->krw_mappings--;
1097 1.134 thorpej else
1098 1.215 uebayasi md->kro_mappings--;
1099 1.206 uebayasi } else {
1100 1.206 uebayasi if (pv->pv_flags & PVF_WRITE)
1101 1.215 uebayasi md->urw_mappings--;
1102 1.206 uebayasi else
1103 1.215 uebayasi md->uro_mappings--;
1104 1.206 uebayasi }
1105 1.174 matt
1106 1.174 matt PMAPCOUNT(unmappings);
1107 1.174 matt #ifdef PMAP_CACHE_VIPT
1108 1.174 matt /*
1109 1.174 matt * If this page has had an exec mapping, then if
1110 1.174 matt * this was the last mapping, discard the contents,
1111 1.174 matt * otherwise sync the i-cache for this page.
1112 1.174 matt */
1113 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
1114 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
1115 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
1116 1.174 matt PMAPCOUNT(exec_discarded_unmap);
1117 1.345 skrll } else if (pv->pv_flags & PVF_WRITE) {
1118 1.215 uebayasi pmap_syncicache_page(md, pa);
1119 1.174 matt PMAPCOUNT(exec_synced_unmap);
1120 1.174 matt }
1121 1.174 matt }
1122 1.174 matt #endif /* PMAP_CACHE_VIPT */
1123 1.17 chris break;
1124 1.17 chris }
1125 1.205 uebayasi prevptr = &SLIST_NEXT(pv, pv_link); /* previous pointer */
1126 1.205 uebayasi pv = *prevptr; /* advance */
1127 1.17 chris }
1128 1.134 thorpej
1129 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
1130 1.182 matt /*
1131 1.185 matt * If we no longer have a WRITEABLE KENTRY at the head of list,
1132 1.185 matt * clear the KMOD attribute from the page.
1133 1.185 matt */
1134 1.215 uebayasi if (SLIST_FIRST(&md->pvh_list) == NULL
1135 1.215 uebayasi || (SLIST_FIRST(&md->pvh_list)->pv_flags & PVF_KWRITE) != PVF_KWRITE)
1136 1.215 uebayasi md->pvh_attrs &= ~PVF_KMOD;
1137 1.185 matt
1138 1.185 matt /*
1139 1.182 matt * If this was a writeable page and there are no more writeable
1140 1.183 matt * mappings (ignoring KMPAGE), clear the WRITE flag and writeback
1141 1.183 matt * the contents to memory.
1142 1.182 matt */
1143 1.251 matt if (arm_cache_prefer_mask != 0) {
1144 1.251 matt if (md->krw_mappings + md->urw_mappings == 0)
1145 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
1146 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
1147 1.251 matt }
1148 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1149 1.271 matt #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
1150 1.182 matt
1151 1.346 skrll /* return removed pv */
1152 1.346 skrll return pv;
1153 1.17 chris }
1154 1.17 chris
1155 1.17 chris /*
1156 1.17 chris *
1157 1.17 chris * pmap_modify_pv: Update pv flags
1158 1.17 chris *
1159 1.49 thorpej * => caller should hold lock on vm_page [so that attrs can be adjusted]
1160 1.17 chris * => caller should NOT adjust pmap's wire_count
1161 1.29 rearnsha * => caller must call pmap_vac_me_harder() if writable status of a page
1162 1.29 rearnsha * may have changed.
1163 1.17 chris * => we return the old flags
1164 1.286 skrll *
1165 1.1 matt * Modify a physical-virtual mapping in the pv table
1166 1.1 matt */
1167 1.134 thorpej static u_int
1168 1.215 uebayasi pmap_modify_pv(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va,
1169 1.134 thorpej u_int clr_mask, u_int set_mask)
1170 1.1 matt {
1171 1.1 matt struct pv_entry *npv;
1172 1.1 matt u_int flags, oflags;
1173 1.408 skrll UVMHIST_FUNC(__func__);
1174 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx pm %#jx va %#jx",
1175 1.408 skrll (uintptr_t)md, (uintptr_t)pa, (uintptr_t)pm, va);
1176 1.408 skrll UVMHIST_LOG(maphist, "... clr %#jx set %#jx", clr_mask, set_mask, 0, 0);
1177 1.1 matt
1178 1.268 matt KASSERT(!PV_IS_KENTRY_P(clr_mask));
1179 1.268 matt KASSERT(!PV_IS_KENTRY_P(set_mask));
1180 1.185 matt
1181 1.408 skrll if ((npv = pmap_find_pv(md, pm, va)) == NULL) {
1182 1.408 skrll UVMHIST_LOG(maphist, "<--- done (not found)", 0, 0, 0, 0);
1183 1.387 skrll return 0;
1184 1.408 skrll }
1185 1.134 thorpej
1186 1.1 matt /*
1187 1.1 matt * There is at least one VA mapping this page.
1188 1.1 matt */
1189 1.1 matt
1190 1.183 matt if (clr_mask & (PVF_REF | PVF_MOD)) {
1191 1.215 uebayasi md->pvh_attrs |= set_mask & (PVF_REF | PVF_MOD);
1192 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
1193 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) != PVF_NC)
1194 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
1195 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1196 1.271 matt #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
1197 1.183 matt }
1198 1.134 thorpej
1199 1.134 thorpej oflags = npv->pv_flags;
1200 1.134 thorpej npv->pv_flags = flags = (oflags & ~clr_mask) | set_mask;
1201 1.134 thorpej
1202 1.134 thorpej if ((flags ^ oflags) & PVF_WIRED) {
1203 1.134 thorpej if (flags & PVF_WIRED)
1204 1.134 thorpej ++pm->pm_stats.wired_count;
1205 1.134 thorpej else
1206 1.134 thorpej --pm->pm_stats.wired_count;
1207 1.134 thorpej }
1208 1.134 thorpej
1209 1.134 thorpej if ((flags ^ oflags) & PVF_WRITE) {
1210 1.134 thorpej if (pm == pmap_kernel()) {
1211 1.134 thorpej if (flags & PVF_WRITE) {
1212 1.215 uebayasi md->krw_mappings++;
1213 1.215 uebayasi md->kro_mappings--;
1214 1.134 thorpej } else {
1215 1.215 uebayasi md->kro_mappings++;
1216 1.215 uebayasi md->krw_mappings--;
1217 1.1 matt }
1218 1.134 thorpej } else {
1219 1.206 uebayasi if (flags & PVF_WRITE) {
1220 1.215 uebayasi md->urw_mappings++;
1221 1.215 uebayasi md->uro_mappings--;
1222 1.206 uebayasi } else {
1223 1.215 uebayasi md->uro_mappings++;
1224 1.215 uebayasi md->urw_mappings--;
1225 1.206 uebayasi }
1226 1.1 matt }
1227 1.1 matt }
1228 1.174 matt #ifdef PMAP_CACHE_VIPT
1229 1.251 matt if (arm_cache_prefer_mask != 0) {
1230 1.251 matt if (md->urw_mappings + md->krw_mappings == 0) {
1231 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
1232 1.251 matt } else {
1233 1.251 matt md->pvh_attrs |= PVF_WRITE;
1234 1.251 matt }
1235 1.247 matt }
1236 1.174 matt /*
1237 1.174 matt * We have two cases here: the first is from enter_pv (new exec
1238 1.174 matt * page), the second is a combined pmap_remove_pv/pmap_enter_pv.
1239 1.174 matt * Since in latter, pmap_enter_pv won't do anything, we just have
1240 1.174 matt * to do what pmap_remove_pv would do.
1241 1.174 matt */
1242 1.215 uebayasi if ((PV_IS_EXEC_P(flags) && !PV_IS_EXEC_P(md->pvh_attrs))
1243 1.215 uebayasi || (PV_IS_EXEC_P(md->pvh_attrs)
1244 1.174 matt || (!(flags & PVF_WRITE) && (oflags & PVF_WRITE)))) {
1245 1.215 uebayasi pmap_syncicache_page(md, pa);
1246 1.174 matt PMAPCOUNT(exec_synced_remap);
1247 1.174 matt }
1248 1.345 skrll #ifndef ARM_MMU_EXTENDED
1249 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
1250 1.271 matt #endif /* !ARM_MMU_EXTENDED */
1251 1.271 matt #endif /* PMAP_CACHE_VIPT */
1252 1.174 matt
1253 1.174 matt PMAPCOUNT(remappings);
1254 1.134 thorpej
1255 1.408 skrll UVMHIST_LOG(maphist, "<--- done", 0, 0, 0, 0);
1256 1.408 skrll
1257 1.387 skrll return oflags;
1258 1.1 matt }
1259 1.1 matt
1260 1.380 skrll
1261 1.380 skrll #if defined(ARM_MMU_EXTENDED)
1262 1.380 skrll int
1263 1.380 skrll pmap_maxproc_set(int nmaxproc)
1264 1.380 skrll {
1265 1.380 skrll static const char pmap_l1ttpool_warnmsg[] =
1266 1.380 skrll "WARNING: l1ttpool limit reached; increase kern.maxproc";
1267 1.380 skrll
1268 1.403 chs pool_cache_prime(&pmap_l1tt_cache, nmaxproc);
1269 1.380 skrll
1270 1.380 skrll /*
1271 1.380 skrll * Set the hard limit on the pmap_l1tt_cache to the number
1272 1.380 skrll * of processes the kernel is to support. Log the limit
1273 1.380 skrll * reached message max once a minute.
1274 1.380 skrll */
1275 1.380 skrll pool_cache_sethardlimit(&pmap_l1tt_cache, nmaxproc,
1276 1.380 skrll pmap_l1ttpool_warnmsg, 60);
1277 1.380 skrll
1278 1.380 skrll return 0;
1279 1.380 skrll }
1280 1.380 skrll
1281 1.380 skrll #endif
1282 1.380 skrll
1283 1.134 thorpej /*
1284 1.134 thorpej * Allocate an L1 translation table for the specified pmap.
1285 1.134 thorpej * This is called at pmap creation time.
1286 1.134 thorpej */
1287 1.134 thorpej static void
1288 1.134 thorpej pmap_alloc_l1(pmap_t pm)
1289 1.1 matt {
1290 1.271 matt #ifdef ARM_MMU_EXTENDED
1291 1.380 skrll vaddr_t va = (vaddr_t)pool_cache_get_paddr(&pmap_l1tt_cache, PR_WAITOK,
1292 1.380 skrll &pm->pm_l1_pa);
1293 1.271 matt
1294 1.271 matt pm->pm_l1 = (pd_entry_t *)va;
1295 1.380 skrll PTE_SYNC_RANGE(pm->pm_l1, L1TT_SIZE / sizeof(pt_entry_t));
1296 1.271 matt #else
1297 1.134 thorpej struct l1_ttable *l1;
1298 1.242 skrll uint8_t domain;
1299 1.134 thorpej
1300 1.134 thorpej /*
1301 1.134 thorpej * Remove the L1 at the head of the LRU list
1302 1.134 thorpej */
1303 1.226 matt mutex_spin_enter(&l1_lru_lock);
1304 1.134 thorpej l1 = TAILQ_FIRST(&l1_lru_list);
1305 1.134 thorpej KDASSERT(l1 != NULL);
1306 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1307 1.1 matt
1308 1.134 thorpej /*
1309 1.134 thorpej * Pick the first available domain number, and update
1310 1.134 thorpej * the link to the next number.
1311 1.134 thorpej */
1312 1.134 thorpej domain = l1->l1_domain_first;
1313 1.134 thorpej l1->l1_domain_first = l1->l1_domain_free[domain];
1314 1.115 thorpej
1315 1.134 thorpej /*
1316 1.134 thorpej * If there are still free domain numbers in this L1,
1317 1.134 thorpej * put it back on the TAIL of the LRU list.
1318 1.134 thorpej */
1319 1.134 thorpej if (++l1->l1_domain_use_count < PMAP_DOMAINS)
1320 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1321 1.1 matt
1322 1.226 matt mutex_spin_exit(&l1_lru_lock);
1323 1.1 matt
1324 1.134 thorpej /*
1325 1.134 thorpej * Fix up the relevant bits in the pmap structure
1326 1.134 thorpej */
1327 1.134 thorpej pm->pm_l1 = l1;
1328 1.230 matt pm->pm_domain = domain + 1;
1329 1.271 matt #endif
1330 1.1 matt }
1331 1.1 matt
1332 1.1 matt /*
1333 1.134 thorpej * Free an L1 translation table.
1334 1.134 thorpej * This is called at pmap destruction time.
1335 1.1 matt */
1336 1.134 thorpej static void
1337 1.134 thorpej pmap_free_l1(pmap_t pm)
1338 1.1 matt {
1339 1.271 matt #ifdef ARM_MMU_EXTENDED
1340 1.380 skrll pool_cache_put_paddr(&pmap_l1tt_cache, (void *)pm->pm_l1, pm->pm_l1_pa);
1341 1.380 skrll
1342 1.271 matt pm->pm_l1 = NULL;
1343 1.271 matt pm->pm_l1_pa = 0;
1344 1.271 matt #else
1345 1.134 thorpej struct l1_ttable *l1 = pm->pm_l1;
1346 1.1 matt
1347 1.226 matt mutex_spin_enter(&l1_lru_lock);
1348 1.1 matt
1349 1.134 thorpej /*
1350 1.134 thorpej * If this L1 is currently on the LRU list, remove it.
1351 1.134 thorpej */
1352 1.134 thorpej if (l1->l1_domain_use_count < PMAP_DOMAINS)
1353 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1354 1.1 matt
1355 1.1 matt /*
1356 1.134 thorpej * Free up the domain number which was allocated to the pmap
1357 1.1 matt */
1358 1.258 matt l1->l1_domain_free[pmap_domain(pm) - 1] = l1->l1_domain_first;
1359 1.258 matt l1->l1_domain_first = pmap_domain(pm) - 1;
1360 1.134 thorpej l1->l1_domain_use_count--;
1361 1.1 matt
1362 1.134 thorpej /*
1363 1.134 thorpej * The L1 now must have at least 1 free domain, so add
1364 1.134 thorpej * it back to the LRU list. If the use count is zero,
1365 1.134 thorpej * put it at the head of the list, otherwise it goes
1366 1.134 thorpej * to the tail.
1367 1.134 thorpej */
1368 1.134 thorpej if (l1->l1_domain_use_count == 0)
1369 1.134 thorpej TAILQ_INSERT_HEAD(&l1_lru_list, l1, l1_lru);
1370 1.134 thorpej else
1371 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1372 1.54 thorpej
1373 1.226 matt mutex_spin_exit(&l1_lru_lock);
1374 1.271 matt #endif /* ARM_MMU_EXTENDED */
1375 1.134 thorpej }
1376 1.54 thorpej
1377 1.271 matt #ifndef ARM_MMU_EXTENDED
1378 1.157 perry static inline void
1379 1.134 thorpej pmap_use_l1(pmap_t pm)
1380 1.134 thorpej {
1381 1.134 thorpej struct l1_ttable *l1;
1382 1.54 thorpej
1383 1.134 thorpej /*
1384 1.134 thorpej * Do nothing if we're in interrupt context.
1385 1.134 thorpej * Access to an L1 by the kernel pmap must not affect
1386 1.134 thorpej * the LRU list.
1387 1.134 thorpej */
1388 1.171 matt if (cpu_intr_p() || pm == pmap_kernel())
1389 1.134 thorpej return;
1390 1.54 thorpej
1391 1.134 thorpej l1 = pm->pm_l1;
1392 1.1 matt
1393 1.17 chris /*
1394 1.134 thorpej * If the L1 is not currently on the LRU list, just return
1395 1.17 chris */
1396 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS)
1397 1.134 thorpej return;
1398 1.134 thorpej
1399 1.226 matt mutex_spin_enter(&l1_lru_lock);
1400 1.1 matt
1401 1.10 chris /*
1402 1.134 thorpej * Check the use count again, now that we've acquired the lock
1403 1.10 chris */
1404 1.134 thorpej if (l1->l1_domain_use_count == PMAP_DOMAINS) {
1405 1.226 matt mutex_spin_exit(&l1_lru_lock);
1406 1.134 thorpej return;
1407 1.134 thorpej }
1408 1.111 thorpej
1409 1.111 thorpej /*
1410 1.134 thorpej * Move the L1 to the back of the LRU list
1411 1.111 thorpej */
1412 1.134 thorpej TAILQ_REMOVE(&l1_lru_list, l1, l1_lru);
1413 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
1414 1.111 thorpej
1415 1.226 matt mutex_spin_exit(&l1_lru_lock);
1416 1.1 matt }
1417 1.271 matt #endif /* !ARM_MMU_EXTENDED */
1418 1.1 matt
1419 1.1 matt /*
1420 1.134 thorpej * void pmap_free_l2_ptp(pt_entry_t *, paddr_t *)
1421 1.1 matt *
1422 1.134 thorpej * Free an L2 descriptor table.
1423 1.1 matt */
1424 1.157 perry static inline void
1425 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1426 1.271 matt pmap_free_l2_ptp(bool need_sync, pt_entry_t *l2, paddr_t pa)
1427 1.271 matt #else
1428 1.134 thorpej pmap_free_l2_ptp(pt_entry_t *l2, paddr_t pa)
1429 1.134 thorpej #endif
1430 1.1 matt {
1431 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1432 1.1 matt /*
1433 1.134 thorpej * Note: With a write-back cache, we may need to sync this
1434 1.134 thorpej * L2 table before re-using it.
1435 1.134 thorpej * This is because it may have belonged to a non-current
1436 1.134 thorpej * pmap, in which case the cache syncs would have been
1437 1.174 matt * skipped for the pages that were being unmapped. If the
1438 1.134 thorpej * L2 table were then to be immediately re-allocated to
1439 1.134 thorpej * the *current* pmap, it may well contain stale mappings
1440 1.134 thorpej * which have not yet been cleared by a cache write-back
1441 1.134 thorpej * and so would still be visible to the mmu.
1442 1.1 matt */
1443 1.134 thorpej if (need_sync)
1444 1.134 thorpej PTE_SYNC_RANGE(l2, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1445 1.271 matt #endif /* PMAP_INCLUDE_PTE_SYNC && PMAP_CACHE_VIVT */
1446 1.134 thorpej pool_cache_put_paddr(&pmap_l2ptp_cache, (void *)l2, pa);
1447 1.1 matt }
1448 1.1 matt
1449 1.1 matt /*
1450 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1451 1.134 thorpej * and VA, or NULL if no L2 bucket exists for the address.
1452 1.1 matt */
1453 1.157 perry static inline struct l2_bucket *
1454 1.134 thorpej pmap_get_l2_bucket(pmap_t pm, vaddr_t va)
1455 1.134 thorpej {
1456 1.271 matt const size_t l1slot = l1pte_index(va);
1457 1.134 thorpej struct l2_dtable *l2;
1458 1.134 thorpej struct l2_bucket *l2b;
1459 1.1 matt
1460 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL ||
1461 1.271 matt (l2b = &l2->l2_bucket[L2_BUCKET(l1slot)])->l2b_kva == NULL)
1462 1.387 skrll return NULL;
1463 1.1 matt
1464 1.387 skrll return l2b;
1465 1.1 matt }
1466 1.1 matt
1467 1.1 matt /*
1468 1.134 thorpej * Returns a pointer to the L2 bucket associated with the specified pmap
1469 1.134 thorpej * and VA.
1470 1.1 matt *
1471 1.134 thorpej * If no L2 bucket exists, perform the necessary allocations to put an L2
1472 1.134 thorpej * bucket/page table in place.
1473 1.1 matt *
1474 1.134 thorpej * Note that if a new L2 bucket/page was allocated, the caller *must*
1475 1.286 skrll * increment the bucket occupancy counter appropriately *before*
1476 1.134 thorpej * releasing the pmap's lock to ensure no other thread or cpu deallocates
1477 1.134 thorpej * the bucket/page in the meantime.
1478 1.1 matt */
1479 1.134 thorpej static struct l2_bucket *
1480 1.134 thorpej pmap_alloc_l2_bucket(pmap_t pm, vaddr_t va)
1481 1.134 thorpej {
1482 1.271 matt const size_t l1slot = l1pte_index(va);
1483 1.134 thorpej struct l2_dtable *l2;
1484 1.134 thorpej
1485 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
1486 1.134 thorpej /*
1487 1.134 thorpej * No mapping at this address, as there is
1488 1.134 thorpej * no entry in the L1 table.
1489 1.134 thorpej * Need to allocate a new l2_dtable.
1490 1.134 thorpej */
1491 1.134 thorpej if ((l2 = pmap_alloc_l2_dtable()) == NULL)
1492 1.387 skrll return NULL;
1493 1.134 thorpej
1494 1.134 thorpej /*
1495 1.134 thorpej * Link it into the parent pmap
1496 1.134 thorpej */
1497 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2;
1498 1.134 thorpej }
1499 1.1 matt
1500 1.271 matt struct l2_bucket * const l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
1501 1.1 matt
1502 1.10 chris /*
1503 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
1504 1.10 chris */
1505 1.134 thorpej if (l2b->l2b_kva == NULL) {
1506 1.134 thorpej pt_entry_t *ptep;
1507 1.134 thorpej
1508 1.134 thorpej /*
1509 1.134 thorpej * No L2 page table has been allocated. Chances are, this
1510 1.134 thorpej * is because we just allocated the l2_dtable, above.
1511 1.134 thorpej */
1512 1.271 matt if ((ptep = pmap_alloc_l2_ptp(&l2b->l2b_pa)) == NULL) {
1513 1.134 thorpej /*
1514 1.134 thorpej * Oops, no more L2 page tables available at this
1515 1.134 thorpej * time. We may need to deallocate the l2_dtable
1516 1.134 thorpej * if we allocated a new one above.
1517 1.134 thorpej */
1518 1.134 thorpej if (l2->l2_occupancy == 0) {
1519 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = NULL;
1520 1.134 thorpej pmap_free_l2_dtable(l2);
1521 1.134 thorpej }
1522 1.387 skrll return NULL;
1523 1.134 thorpej }
1524 1.1 matt
1525 1.134 thorpej l2->l2_occupancy++;
1526 1.134 thorpej l2b->l2b_kva = ptep;
1527 1.271 matt l2b->l2b_l1slot = l1slot;
1528 1.271 matt
1529 1.271 matt #ifdef ARM_MMU_EXTENDED
1530 1.271 matt /*
1531 1.271 matt * We know there will be a mapping here, so simply
1532 1.271 matt * enter this PTP into the L1 now.
1533 1.271 matt */
1534 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
1535 1.271 matt pd_entry_t npde = L1_C_PROTO | l2b->l2b_pa
1536 1.271 matt | L1_C_DOM(pmap_domain(pm));
1537 1.271 matt KASSERT(*pdep == 0);
1538 1.271 matt l1pte_setone(pdep, npde);
1539 1.322 skrll PDE_SYNC(pdep);
1540 1.271 matt #endif
1541 1.134 thorpej }
1542 1.16 chris
1543 1.387 skrll return l2b;
1544 1.1 matt }
1545 1.1 matt
1546 1.1 matt /*
1547 1.134 thorpej * One or more mappings in the specified L2 descriptor table have just been
1548 1.134 thorpej * invalidated.
1549 1.1 matt *
1550 1.134 thorpej * Garbage collect the metadata and descriptor table itself if necessary.
1551 1.1 matt *
1552 1.134 thorpej * The pmap lock must be acquired when this is called (not necessary
1553 1.134 thorpej * for the kernel pmap).
1554 1.1 matt */
1555 1.134 thorpej static void
1556 1.134 thorpej pmap_free_l2_bucket(pmap_t pm, struct l2_bucket *l2b, u_int count)
1557 1.1 matt {
1558 1.134 thorpej KDASSERT(count <= l2b->l2b_occupancy);
1559 1.1 matt
1560 1.134 thorpej /*
1561 1.134 thorpej * Update the bucket's reference count according to how many
1562 1.134 thorpej * PTEs the caller has just invalidated.
1563 1.134 thorpej */
1564 1.134 thorpej l2b->l2b_occupancy -= count;
1565 1.1 matt
1566 1.1 matt /*
1567 1.134 thorpej * Note:
1568 1.134 thorpej *
1569 1.134 thorpej * Level 2 page tables allocated to the kernel pmap are never freed
1570 1.134 thorpej * as that would require checking all Level 1 page tables and
1571 1.134 thorpej * removing any references to the Level 2 page table. See also the
1572 1.134 thorpej * comment elsewhere about never freeing bootstrap L2 descriptors.
1573 1.134 thorpej *
1574 1.134 thorpej * We make do with just invalidating the mapping in the L2 table.
1575 1.134 thorpej *
1576 1.134 thorpej * This isn't really a big deal in practice and, in fact, leads
1577 1.134 thorpej * to a performance win over time as we don't need to continually
1578 1.134 thorpej * alloc/free.
1579 1.1 matt */
1580 1.134 thorpej if (l2b->l2b_occupancy > 0 || pm == pmap_kernel())
1581 1.134 thorpej return;
1582 1.1 matt
1583 1.134 thorpej /*
1584 1.134 thorpej * There are no more valid mappings in this level 2 page table.
1585 1.134 thorpej * Go ahead and NULL-out the pointer in the bucket, then
1586 1.134 thorpej * free the page table.
1587 1.134 thorpej */
1588 1.271 matt const size_t l1slot = l2b->l2b_l1slot;
1589 1.271 matt pt_entry_t * const ptep = l2b->l2b_kva;
1590 1.134 thorpej l2b->l2b_kva = NULL;
1591 1.1 matt
1592 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
1593 1.273 matt pd_entry_t pde __diagused = *pdep;
1594 1.1 matt
1595 1.271 matt #ifdef ARM_MMU_EXTENDED
1596 1.271 matt /*
1597 1.271 matt * Invalidate the L1 slot.
1598 1.271 matt */
1599 1.271 matt KASSERT((pde & L1_TYPE_MASK) == L1_TYPE_C);
1600 1.271 matt #else
1601 1.134 thorpej /*
1602 1.271 matt * If the L1 slot matches the pmap's domain number, then invalidate it.
1603 1.134 thorpej */
1604 1.271 matt if ((pde & (L1_C_DOM_MASK|L1_TYPE_MASK))
1605 1.271 matt == (L1_C_DOM(pmap_domain(pm))|L1_TYPE_C)) {
1606 1.271 matt #endif
1607 1.271 matt l1pte_setone(pdep, 0);
1608 1.271 matt PDE_SYNC(pdep);
1609 1.271 matt #ifndef ARM_MMU_EXTENDED
1610 1.1 matt }
1611 1.271 matt #endif
1612 1.1 matt
1613 1.134 thorpej /*
1614 1.134 thorpej * Release the L2 descriptor table back to the pool cache.
1615 1.134 thorpej */
1616 1.271 matt #if defined(PMAP_INCLUDE_PTE_SYNC) && defined(PMAP_CACHE_VIVT)
1617 1.271 matt pmap_free_l2_ptp(!pmap_is_cached(pm), ptep, l2b->l2b_pa);
1618 1.134 thorpej #else
1619 1.271 matt pmap_free_l2_ptp(ptep, l2b->l2b_pa);
1620 1.134 thorpej #endif
1621 1.134 thorpej
1622 1.134 thorpej /*
1623 1.134 thorpej * Update the reference count in the associated l2_dtable
1624 1.134 thorpej */
1625 1.271 matt struct l2_dtable * const l2 = pm->pm_l2[L2_IDX(l1slot)];
1626 1.134 thorpej if (--l2->l2_occupancy > 0)
1627 1.134 thorpej return;
1628 1.1 matt
1629 1.134 thorpej /*
1630 1.134 thorpej * There are no more valid mappings in any of the Level 1
1631 1.134 thorpej * slots managed by this l2_dtable. Go ahead and NULL-out
1632 1.134 thorpej * the pointer in the parent pmap and free the l2_dtable.
1633 1.134 thorpej */
1634 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = NULL;
1635 1.134 thorpej pmap_free_l2_dtable(l2);
1636 1.1 matt }
1637 1.1 matt
1638 1.380 skrll #if defined(ARM_MMU_EXTENDED)
1639 1.380 skrll /*
1640 1.380 skrll * Pool cache constructors for L1 translation tables
1641 1.380 skrll */
1642 1.380 skrll
1643 1.380 skrll static int
1644 1.380 skrll pmap_l1tt_ctor(void *arg, void *v, int flags)
1645 1.380 skrll {
1646 1.380 skrll #ifndef PMAP_INCLUDE_PTE_SYNC
1647 1.380 skrll #error not supported
1648 1.380 skrll #endif
1649 1.380 skrll
1650 1.380 skrll memset(v, 0, L1TT_SIZE);
1651 1.380 skrll PTE_SYNC_RANGE(v, L1TT_SIZE / sizeof(pt_entry_t));
1652 1.380 skrll return 0;
1653 1.380 skrll }
1654 1.380 skrll #endif
1655 1.380 skrll
1656 1.1 matt /*
1657 1.134 thorpej * Pool cache constructors for L2 descriptor tables, metadata and pmap
1658 1.134 thorpej * structures.
1659 1.1 matt */
1660 1.134 thorpej static int
1661 1.134 thorpej pmap_l2ptp_ctor(void *arg, void *v, int flags)
1662 1.1 matt {
1663 1.134 thorpej #ifndef PMAP_INCLUDE_PTE_SYNC
1664 1.134 thorpej vaddr_t va = (vaddr_t)v & ~PGOFSET;
1665 1.134 thorpej
1666 1.134 thorpej /*
1667 1.134 thorpej * The mappings for these page tables were initially made using
1668 1.134 thorpej * pmap_kenter_pa() by the pool subsystem. Therefore, the cache-
1669 1.134 thorpej * mode will not be right for page table mappings. To avoid
1670 1.134 thorpej * polluting the pmap_kenter_pa() code with a special case for
1671 1.134 thorpej * page tables, we simply fix up the cache-mode here if it's not
1672 1.134 thorpej * correct.
1673 1.134 thorpej */
1674 1.271 matt if (pte_l2_s_cache_mode != pte_l2_s_cache_mode_pt) {
1675 1.271 matt const struct l2_bucket * const l2b =
1676 1.271 matt pmap_get_l2_bucket(pmap_kernel(), va);
1677 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
1678 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
1679 1.271 matt const pt_entry_t opte = *ptep;
1680 1.1 matt
1681 1.271 matt if ((opte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
1682 1.271 matt /*
1683 1.271 matt * Page tables must have the cache-mode set correctly.
1684 1.271 matt */
1685 1.343 skrll const pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
1686 1.271 matt | pte_l2_s_cache_mode_pt;
1687 1.271 matt l2pte_set(ptep, npte, opte);
1688 1.271 matt PTE_SYNC(ptep);
1689 1.271 matt cpu_tlb_flushD_SE(va);
1690 1.271 matt cpu_cpwait();
1691 1.271 matt }
1692 1.134 thorpej }
1693 1.134 thorpej #endif
1694 1.1 matt
1695 1.134 thorpej memset(v, 0, L2_TABLE_SIZE_REAL);
1696 1.134 thorpej PTE_SYNC_RANGE(v, L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
1697 1.387 skrll return 0;
1698 1.1 matt }
1699 1.1 matt
1700 1.134 thorpej static int
1701 1.134 thorpej pmap_l2dtable_ctor(void *arg, void *v, int flags)
1702 1.93 thorpej {
1703 1.93 thorpej
1704 1.134 thorpej memset(v, 0, sizeof(struct l2_dtable));
1705 1.387 skrll return 0;
1706 1.134 thorpej }
1707 1.93 thorpej
1708 1.134 thorpej static int
1709 1.134 thorpej pmap_pmap_ctor(void *arg, void *v, int flags)
1710 1.134 thorpej {
1711 1.93 thorpej
1712 1.134 thorpej memset(v, 0, sizeof(struct pmap));
1713 1.387 skrll return 0;
1714 1.93 thorpej }
1715 1.93 thorpej
1716 1.165 scw static void
1717 1.165 scw pmap_pinit(pmap_t pm)
1718 1.165 scw {
1719 1.257 matt #ifndef ARM_HAS_VBAR
1720 1.165 scw struct l2_bucket *l2b;
1721 1.165 scw
1722 1.165 scw if (vector_page < KERNEL_BASE) {
1723 1.165 scw /*
1724 1.165 scw * Map the vector page.
1725 1.165 scw */
1726 1.165 scw pmap_enter(pm, vector_page, systempage.pv_pa,
1727 1.262 matt VM_PROT_READ | VM_PROT_EXECUTE,
1728 1.262 matt VM_PROT_READ | VM_PROT_EXECUTE | PMAP_WIRED);
1729 1.165 scw pmap_update(pm);
1730 1.165 scw
1731 1.271 matt pm->pm_pl1vec = pmap_l1_kva(pm) + l1pte_index(vector_page);
1732 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
1733 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", vector_page);
1734 1.271 matt pm->pm_l1vec = l2b->l2b_pa | L1_C_PROTO |
1735 1.258 matt L1_C_DOM(pmap_domain(pm));
1736 1.165 scw } else
1737 1.165 scw pm->pm_pl1vec = NULL;
1738 1.257 matt #endif
1739 1.165 scw }
1740 1.165 scw
1741 1.174 matt #ifdef PMAP_CACHE_VIVT
1742 1.93 thorpej /*
1743 1.134 thorpej * Since we have a virtually indexed cache, we may need to inhibit caching if
1744 1.134 thorpej * there is more than one mapping and at least one of them is writable.
1745 1.134 thorpej * Since we purge the cache on every context switch, we only need to check for
1746 1.134 thorpej * other mappings within the same pmap, or kernel_pmap.
1747 1.134 thorpej * This function is also called when a page is unmapped, to possibly reenable
1748 1.134 thorpej * caching on any remaining mappings.
1749 1.134 thorpej *
1750 1.134 thorpej * The code implements the following logic, where:
1751 1.134 thorpej *
1752 1.134 thorpej * KW = # of kernel read/write pages
1753 1.134 thorpej * KR = # of kernel read only pages
1754 1.134 thorpej * UW = # of user read/write pages
1755 1.134 thorpej * UR = # of user read only pages
1756 1.286 skrll *
1757 1.134 thorpej * KC = kernel mapping is cacheable
1758 1.134 thorpej * UC = user mapping is cacheable
1759 1.93 thorpej *
1760 1.134 thorpej * KW=0,KR=0 KW=0,KR>0 KW=1,KR=0 KW>1,KR>=0
1761 1.134 thorpej * +---------------------------------------------
1762 1.134 thorpej * UW=0,UR=0 | --- KC=1 KC=1 KC=0
1763 1.134 thorpej * UW=0,UR>0 | UC=1 KC=1,UC=1 KC=0,UC=0 KC=0,UC=0
1764 1.134 thorpej * UW=1,UR=0 | UC=1 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1765 1.134 thorpej * UW>1,UR>=0 | UC=0 KC=0,UC=0 KC=0,UC=0 KC=0,UC=0
1766 1.93 thorpej */
1767 1.111 thorpej
1768 1.134 thorpej static const int pmap_vac_flags[4][4] = {
1769 1.134 thorpej {-1, 0, 0, PVF_KNC},
1770 1.134 thorpej {0, 0, PVF_NC, PVF_NC},
1771 1.134 thorpej {0, PVF_NC, PVF_NC, PVF_NC},
1772 1.134 thorpej {PVF_UNC, PVF_NC, PVF_NC, PVF_NC}
1773 1.134 thorpej };
1774 1.93 thorpej
1775 1.157 perry static inline int
1776 1.215 uebayasi pmap_get_vac_flags(const struct vm_page_md *md)
1777 1.134 thorpej {
1778 1.134 thorpej int kidx, uidx;
1779 1.93 thorpej
1780 1.134 thorpej kidx = 0;
1781 1.215 uebayasi if (md->kro_mappings || md->krw_mappings > 1)
1782 1.134 thorpej kidx |= 1;
1783 1.215 uebayasi if (md->krw_mappings)
1784 1.134 thorpej kidx |= 2;
1785 1.134 thorpej
1786 1.134 thorpej uidx = 0;
1787 1.215 uebayasi if (md->uro_mappings || md->urw_mappings > 1)
1788 1.134 thorpej uidx |= 1;
1789 1.215 uebayasi if (md->urw_mappings)
1790 1.134 thorpej uidx |= 2;
1791 1.111 thorpej
1792 1.387 skrll return pmap_vac_flags[uidx][kidx];
1793 1.111 thorpej }
1794 1.111 thorpej
1795 1.157 perry static inline void
1796 1.215 uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1797 1.111 thorpej {
1798 1.134 thorpej int nattr;
1799 1.134 thorpej
1800 1.215 uebayasi nattr = pmap_get_vac_flags(md);
1801 1.111 thorpej
1802 1.134 thorpej if (nattr < 0) {
1803 1.215 uebayasi md->pvh_attrs &= ~PVF_NC;
1804 1.134 thorpej return;
1805 1.134 thorpej }
1806 1.93 thorpej
1807 1.215 uebayasi if (nattr == 0 && (md->pvh_attrs & PVF_NC) == 0)
1808 1.134 thorpej return;
1809 1.111 thorpej
1810 1.134 thorpej if (pm == pmap_kernel())
1811 1.215 uebayasi pmap_vac_me_kpmap(md, pa, pm, va);
1812 1.134 thorpej else
1813 1.215 uebayasi pmap_vac_me_user(md, pa, pm, va);
1814 1.134 thorpej
1815 1.215 uebayasi md->pvh_attrs = (md->pvh_attrs & ~PVF_NC) | nattr;
1816 1.93 thorpej }
1817 1.93 thorpej
1818 1.134 thorpej static void
1819 1.215 uebayasi pmap_vac_me_kpmap(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1820 1.1 matt {
1821 1.134 thorpej u_int u_cacheable, u_entries;
1822 1.134 thorpej struct pv_entry *pv;
1823 1.134 thorpej pmap_t last_pmap = pm;
1824 1.134 thorpej
1825 1.286 skrll /*
1826 1.134 thorpej * Pass one, see if there are both kernel and user pmaps for
1827 1.134 thorpej * this page. Calculate whether there are user-writable or
1828 1.134 thorpej * kernel-writable pages.
1829 1.134 thorpej */
1830 1.134 thorpej u_cacheable = 0;
1831 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1832 1.134 thorpej if (pv->pv_pmap != pm && (pv->pv_flags & PVF_NC) == 0)
1833 1.134 thorpej u_cacheable++;
1834 1.1 matt }
1835 1.1 matt
1836 1.215 uebayasi u_entries = md->urw_mappings + md->uro_mappings;
1837 1.1 matt
1838 1.286 skrll /*
1839 1.134 thorpej * We know we have just been updating a kernel entry, so if
1840 1.134 thorpej * all user pages are already cacheable, then there is nothing
1841 1.134 thorpej * further to do.
1842 1.134 thorpej */
1843 1.215 uebayasi if (md->k_mappings == 0 && u_cacheable == u_entries)
1844 1.134 thorpej return;
1845 1.1 matt
1846 1.134 thorpej if (u_entries) {
1847 1.286 skrll /*
1848 1.134 thorpej * Scan over the list again, for each entry, if it
1849 1.134 thorpej * might not be set correctly, call pmap_vac_me_user
1850 1.134 thorpej * to recalculate the settings.
1851 1.134 thorpej */
1852 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1853 1.286 skrll /*
1854 1.134 thorpej * We know kernel mappings will get set
1855 1.134 thorpej * correctly in other calls. We also know
1856 1.134 thorpej * that if the pmap is the same as last_pmap
1857 1.134 thorpej * then we've just handled this entry.
1858 1.134 thorpej */
1859 1.134 thorpej if (pv->pv_pmap == pm || pv->pv_pmap == last_pmap)
1860 1.134 thorpej continue;
1861 1.1 matt
1862 1.286 skrll /*
1863 1.134 thorpej * If there are kernel entries and this page
1864 1.134 thorpej * is writable but non-cacheable, then we can
1865 1.286 skrll * skip this entry also.
1866 1.134 thorpej */
1867 1.215 uebayasi if (md->k_mappings &&
1868 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) ==
1869 1.134 thorpej (PVF_NC | PVF_WRITE))
1870 1.134 thorpej continue;
1871 1.111 thorpej
1872 1.286 skrll /*
1873 1.286 skrll * Similarly if there are no kernel-writable
1874 1.286 skrll * entries and the page is already
1875 1.134 thorpej * read-only/cacheable.
1876 1.134 thorpej */
1877 1.215 uebayasi if (md->krw_mappings == 0 &&
1878 1.134 thorpej (pv->pv_flags & (PVF_NC | PVF_WRITE)) == 0)
1879 1.134 thorpej continue;
1880 1.5 toshii
1881 1.286 skrll /*
1882 1.134 thorpej * For some of the remaining cases, we know
1883 1.134 thorpej * that we must recalculate, but for others we
1884 1.134 thorpej * can't tell if they are correct or not, so
1885 1.134 thorpej * we recalculate anyway.
1886 1.134 thorpej */
1887 1.215 uebayasi pmap_vac_me_user(md, pa, (last_pmap = pv->pv_pmap), 0);
1888 1.134 thorpej }
1889 1.48 chris
1890 1.215 uebayasi if (md->k_mappings == 0)
1891 1.134 thorpej return;
1892 1.111 thorpej }
1893 1.111 thorpej
1894 1.215 uebayasi pmap_vac_me_user(md, pa, pm, va);
1895 1.134 thorpej }
1896 1.111 thorpej
1897 1.134 thorpej static void
1898 1.215 uebayasi pmap_vac_me_user(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
1899 1.134 thorpej {
1900 1.134 thorpej pmap_t kpmap = pmap_kernel();
1901 1.184 dogcow struct pv_entry *pv, *npv = NULL;
1902 1.134 thorpej u_int entries = 0;
1903 1.134 thorpej u_int writable = 0;
1904 1.134 thorpej u_int cacheable_entries = 0;
1905 1.134 thorpej u_int kern_cacheable = 0;
1906 1.134 thorpej u_int other_writable = 0;
1907 1.48 chris
1908 1.134 thorpej /*
1909 1.134 thorpej * Count mappings and writable mappings in this pmap.
1910 1.134 thorpej * Include kernel mappings as part of our own.
1911 1.134 thorpej * Keep a pointer to the first one.
1912 1.134 thorpej */
1913 1.188 matt npv = NULL;
1914 1.271 matt KASSERT(pmap_page_locked_p(md));
1915 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
1916 1.134 thorpej /* Count mappings in the same pmap */
1917 1.134 thorpej if (pm == pv->pv_pmap || kpmap == pv->pv_pmap) {
1918 1.134 thorpej if (entries++ == 0)
1919 1.134 thorpej npv = pv;
1920 1.1 matt
1921 1.134 thorpej /* Cacheable mappings */
1922 1.134 thorpej if ((pv->pv_flags & PVF_NC) == 0) {
1923 1.134 thorpej cacheable_entries++;
1924 1.134 thorpej if (kpmap == pv->pv_pmap)
1925 1.134 thorpej kern_cacheable++;
1926 1.134 thorpej }
1927 1.110 thorpej
1928 1.134 thorpej /* Writable mappings */
1929 1.134 thorpej if (pv->pv_flags & PVF_WRITE)
1930 1.134 thorpej ++writable;
1931 1.355 skrll } else if (pv->pv_flags & PVF_WRITE)
1932 1.134 thorpej other_writable = 1;
1933 1.134 thorpej }
1934 1.1 matt
1935 1.134 thorpej /*
1936 1.134 thorpej * Enable or disable caching as necessary.
1937 1.134 thorpej * Note: the first entry might be part of the kernel pmap,
1938 1.134 thorpej * so we can't assume this is indicative of the state of the
1939 1.134 thorpej * other (maybe non-kpmap) entries.
1940 1.134 thorpej */
1941 1.134 thorpej if ((entries > 1 && writable) ||
1942 1.134 thorpej (entries > 0 && pm == kpmap && other_writable)) {
1943 1.271 matt if (cacheable_entries == 0) {
1944 1.134 thorpej return;
1945 1.271 matt }
1946 1.1 matt
1947 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1948 1.134 thorpej if ((pm != pv->pv_pmap && kpmap != pv->pv_pmap) ||
1949 1.134 thorpej (pv->pv_flags & PVF_NC))
1950 1.134 thorpej continue;
1951 1.1 matt
1952 1.134 thorpej pv->pv_flags |= PVF_NC;
1953 1.26 rearnsha
1954 1.262 matt struct l2_bucket * const l2b
1955 1.262 matt = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
1956 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
1957 1.262 matt pt_entry_t * const ptep
1958 1.262 matt = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
1959 1.262 matt const pt_entry_t opte = *ptep;
1960 1.262 matt pt_entry_t npte = opte & ~L2_S_CACHE_MASK;
1961 1.134 thorpej
1962 1.259 matt if ((va != pv->pv_va || pm != pv->pv_pmap)
1963 1.343 skrll && l2pte_valid_p(opte)) {
1964 1.259 matt pmap_cache_wbinv_page(pv->pv_pmap, pv->pv_va,
1965 1.259 matt true, pv->pv_flags);
1966 1.259 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va,
1967 1.259 matt pv->pv_flags);
1968 1.134 thorpej }
1969 1.1 matt
1970 1.262 matt l2pte_set(ptep, npte, opte);
1971 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
1972 1.134 thorpej }
1973 1.134 thorpej cpu_cpwait();
1974 1.355 skrll } else if (entries > cacheable_entries) {
1975 1.1 matt /*
1976 1.134 thorpej * Turn cacheing back on for some pages. If it is a kernel
1977 1.134 thorpej * page, only do so if there are no other writable pages.
1978 1.1 matt */
1979 1.183 matt for (pv = npv; pv; pv = SLIST_NEXT(pv, pv_link)) {
1980 1.134 thorpej if (!(pv->pv_flags & PVF_NC) || (pm != pv->pv_pmap &&
1981 1.134 thorpej (kpmap != pv->pv_pmap || other_writable)))
1982 1.134 thorpej continue;
1983 1.134 thorpej
1984 1.134 thorpej pv->pv_flags &= ~PVF_NC;
1985 1.1 matt
1986 1.262 matt struct l2_bucket * const l2b
1987 1.262 matt = pmap_get_l2_bucket(pv->pv_pmap, pv->pv_va);
1988 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
1989 1.262 matt pt_entry_t * const ptep
1990 1.262 matt = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
1991 1.262 matt const pt_entry_t opte = *ptep;
1992 1.262 matt pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
1993 1.262 matt | pte_l2_s_cache_mode;
1994 1.134 thorpej
1995 1.266 matt if (l2pte_valid_p(opte)) {
1996 1.259 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va,
1997 1.259 matt pv->pv_flags);
1998 1.134 thorpej }
1999 1.1 matt
2000 1.262 matt l2pte_set(ptep, npte, opte);
2001 1.134 thorpej PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
2002 1.134 thorpej }
2003 1.111 thorpej }
2004 1.1 matt }
2005 1.174 matt #endif
2006 1.174 matt
2007 1.174 matt #ifdef PMAP_CACHE_VIPT
2008 1.174 matt static void
2009 1.215 uebayasi pmap_vac_me_harder(struct vm_page_md *md, paddr_t pa, pmap_t pm, vaddr_t va)
2010 1.174 matt {
2011 1.408 skrll
2012 1.271 matt #ifndef ARM_MMU_EXTENDED
2013 1.182 matt struct pv_entry *pv;
2014 1.174 matt vaddr_t tst_mask;
2015 1.174 matt bool bad_alias;
2016 1.183 matt const u_int
2017 1.215 uebayasi rw_mappings = md->urw_mappings + md->krw_mappings,
2018 1.215 uebayasi ro_mappings = md->uro_mappings + md->kro_mappings;
2019 1.174 matt
2020 1.174 matt /* do we need to do anything? */
2021 1.174 matt if (arm_cache_prefer_mask == 0)
2022 1.174 matt return;
2023 1.174 matt
2024 1.408 skrll UVMHIST_FUNC(__func__);
2025 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx pm %#jx va %#jx",
2026 1.408 skrll (uintptr_t)md, (uintptr_t)pa, (uintptr_t)pm, va);
2027 1.174 matt
2028 1.182 matt KASSERT(!va || pm);
2029 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2030 1.174 matt
2031 1.174 matt /* Already a conflict? */
2032 1.215 uebayasi if (__predict_false(md->pvh_attrs & PVF_NC)) {
2033 1.174 matt /* just an add, things are already non-cached */
2034 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_DIRTY));
2035 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2036 1.174 matt bad_alias = false;
2037 1.174 matt if (va) {
2038 1.174 matt PMAPCOUNT(vac_color_none);
2039 1.174 matt bad_alias = true;
2040 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2041 1.174 matt goto fixup;
2042 1.174 matt }
2043 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2044 1.174 matt /* the list can't be empty because it would be cachable */
2045 1.215 uebayasi if (md->pvh_attrs & PVF_KMPAGE) {
2046 1.215 uebayasi tst_mask = md->pvh_attrs;
2047 1.174 matt } else {
2048 1.174 matt KASSERT(pv);
2049 1.174 matt tst_mask = pv->pv_va;
2050 1.183 matt pv = SLIST_NEXT(pv, pv_link);
2051 1.174 matt }
2052 1.179 matt /*
2053 1.179 matt * Only check for a bad alias if we have writable mappings.
2054 1.179 matt */
2055 1.183 matt tst_mask &= arm_cache_prefer_mask;
2056 1.251 matt if (rw_mappings > 0) {
2057 1.183 matt for (; pv && !bad_alias; pv = SLIST_NEXT(pv, pv_link)) {
2058 1.179 matt /* if there's a bad alias, stop checking. */
2059 1.179 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask))
2060 1.179 matt bad_alias = true;
2061 1.179 matt }
2062 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2063 1.183 matt if (!bad_alias)
2064 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2065 1.183 matt } else {
2066 1.194 matt /*
2067 1.194 matt * We have only read-only mappings. Let's see if there
2068 1.194 matt * are multiple colors in use or if we mapped a KMPAGE.
2069 1.194 matt * If the latter, we have a bad alias. If the former,
2070 1.194 matt * we need to remember that.
2071 1.194 matt */
2072 1.194 matt for (; pv; pv = SLIST_NEXT(pv, pv_link)) {
2073 1.194 matt if (tst_mask != (pv->pv_va & arm_cache_prefer_mask)) {
2074 1.215 uebayasi if (md->pvh_attrs & PVF_KMPAGE)
2075 1.194 matt bad_alias = true;
2076 1.194 matt break;
2077 1.194 matt }
2078 1.194 matt }
2079 1.215 uebayasi md->pvh_attrs &= ~PVF_WRITE;
2080 1.194 matt /*
2081 1.286 skrll * No KMPAGE and we exited early, so we must have
2082 1.194 matt * multiple color mappings.
2083 1.194 matt */
2084 1.194 matt if (!bad_alias && pv != NULL)
2085 1.215 uebayasi md->pvh_attrs |= PVF_MULTCLR;
2086 1.174 matt }
2087 1.194 matt
2088 1.174 matt /* If no conflicting colors, set everything back to cached */
2089 1.174 matt if (!bad_alias) {
2090 1.183 matt #ifdef DEBUG
2091 1.215 uebayasi if ((md->pvh_attrs & PVF_WRITE)
2092 1.183 matt || ro_mappings < 2) {
2093 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link)
2094 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
2095 1.183 matt }
2096 1.183 matt #endif
2097 1.215 uebayasi md->pvh_attrs &= (PAGE_SIZE - 1) & ~PVF_NC;
2098 1.215 uebayasi md->pvh_attrs |= tst_mask | PVF_COLORED;
2099 1.185 matt /*
2100 1.185 matt * Restore DIRTY bit if page is modified
2101 1.185 matt */
2102 1.215 uebayasi if (md->pvh_attrs & PVF_DMOD)
2103 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2104 1.183 matt PMAPCOUNT(vac_color_restore);
2105 1.174 matt } else {
2106 1.215 uebayasi KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
2107 1.215 uebayasi KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
2108 1.174 matt }
2109 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2110 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2111 1.174 matt } else if (!va) {
2112 1.251 matt KASSERT(pmap_is_page_colored_p(md));
2113 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_WRITE)
2114 1.215 uebayasi || (md->pvh_attrs & PVF_DIRTY));
2115 1.194 matt if (rw_mappings == 0) {
2116 1.215 uebayasi md->pvh_attrs &= ~PVF_WRITE;
2117 1.194 matt if (ro_mappings == 1
2118 1.215 uebayasi && (md->pvh_attrs & PVF_MULTCLR)) {
2119 1.194 matt /*
2120 1.194 matt * If this is the last readonly mapping
2121 1.194 matt * but it doesn't match the current color
2122 1.194 matt * for the page, change the current color
2123 1.194 matt * to match this last readonly mapping.
2124 1.194 matt */
2125 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2126 1.215 uebayasi tst_mask = (md->pvh_attrs ^ pv->pv_va)
2127 1.194 matt & arm_cache_prefer_mask;
2128 1.194 matt if (tst_mask) {
2129 1.215 uebayasi md->pvh_attrs ^= tst_mask;
2130 1.194 matt PMAPCOUNT(vac_color_change);
2131 1.194 matt }
2132 1.194 matt }
2133 1.194 matt }
2134 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2135 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2136 1.174 matt return;
2137 1.215 uebayasi } else if (!pmap_is_page_colored_p(md)) {
2138 1.174 matt /* not colored so we just use its color */
2139 1.215 uebayasi KASSERT(md->pvh_attrs & (PVF_WRITE|PVF_DIRTY));
2140 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2141 1.174 matt PMAPCOUNT(vac_color_new);
2142 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2143 1.215 uebayasi md->pvh_attrs |= PVF_COLORED
2144 1.183 matt | (va & arm_cache_prefer_mask)
2145 1.183 matt | (rw_mappings > 0 ? PVF_WRITE : 0);
2146 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2147 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2148 1.174 matt return;
2149 1.215 uebayasi } else if (((md->pvh_attrs ^ va) & arm_cache_prefer_mask) == 0) {
2150 1.182 matt bad_alias = false;
2151 1.183 matt if (rw_mappings > 0) {
2152 1.182 matt /*
2153 1.194 matt * We now have writeable mappings and if we have
2154 1.194 matt * readonly mappings in more than once color, we have
2155 1.194 matt * an aliasing problem. Regardless mark the page as
2156 1.194 matt * writeable.
2157 1.182 matt */
2158 1.215 uebayasi if (md->pvh_attrs & PVF_MULTCLR) {
2159 1.194 matt if (ro_mappings < 2) {
2160 1.194 matt /*
2161 1.194 matt * If we only have less than two
2162 1.194 matt * read-only mappings, just flush the
2163 1.194 matt * non-primary colors from the cache.
2164 1.194 matt */
2165 1.215 uebayasi pmap_flush_page(md, pa,
2166 1.194 matt PMAP_FLUSH_SECONDARY);
2167 1.194 matt } else {
2168 1.194 matt bad_alias = true;
2169 1.182 matt }
2170 1.182 matt }
2171 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2172 1.182 matt }
2173 1.182 matt /* If no conflicting colors, set everything back to cached */
2174 1.182 matt if (!bad_alias) {
2175 1.183 matt #ifdef DEBUG
2176 1.183 matt if (rw_mappings > 0
2177 1.215 uebayasi || (md->pvh_attrs & PMAP_KMPAGE)) {
2178 1.215 uebayasi tst_mask = md->pvh_attrs & arm_cache_prefer_mask;
2179 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link)
2180 1.183 matt KDASSERT(((tst_mask ^ pv->pv_va) & arm_cache_prefer_mask) == 0);
2181 1.183 matt }
2182 1.183 matt #endif
2183 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list))
2184 1.182 matt PMAPCOUNT(vac_color_reuse);
2185 1.182 matt else
2186 1.182 matt PMAPCOUNT(vac_color_ok);
2187 1.183 matt
2188 1.182 matt /* matching color, just return */
2189 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2190 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2191 1.182 matt return;
2192 1.182 matt }
2193 1.215 uebayasi KASSERT(SLIST_FIRST(&md->pvh_list) != NULL);
2194 1.215 uebayasi KASSERT(SLIST_NEXT(SLIST_FIRST(&md->pvh_list), pv_link) != NULL);
2195 1.182 matt
2196 1.182 matt /* color conflict. evict from cache. */
2197 1.182 matt
2198 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
2199 1.215 uebayasi md->pvh_attrs &= ~PVF_COLORED;
2200 1.215 uebayasi md->pvh_attrs |= PVF_NC;
2201 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2202 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2203 1.183 matt PMAPCOUNT(vac_color_erase);
2204 1.183 matt } else if (rw_mappings == 0
2205 1.215 uebayasi && (md->pvh_attrs & PVF_KMPAGE) == 0) {
2206 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_WRITE) == 0);
2207 1.183 matt
2208 1.183 matt /*
2209 1.183 matt * If the page has dirty cache lines, clean it.
2210 1.183 matt */
2211 1.215 uebayasi if (md->pvh_attrs & PVF_DIRTY)
2212 1.215 uebayasi pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
2213 1.183 matt
2214 1.179 matt /*
2215 1.183 matt * If this is the first remapping (we know that there are no
2216 1.183 matt * writeable mappings), then this is a simple color change.
2217 1.183 matt * Otherwise this is a seconary r/o mapping, which means
2218 1.183 matt * we don't have to do anything.
2219 1.179 matt */
2220 1.183 matt if (ro_mappings == 1) {
2221 1.215 uebayasi KASSERT(((md->pvh_attrs ^ va) & arm_cache_prefer_mask) != 0);
2222 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2223 1.215 uebayasi md->pvh_attrs |= (va & arm_cache_prefer_mask);
2224 1.183 matt PMAPCOUNT(vac_color_change);
2225 1.183 matt } else {
2226 1.183 matt PMAPCOUNT(vac_color_blind);
2227 1.183 matt }
2228 1.215 uebayasi md->pvh_attrs |= PVF_MULTCLR;
2229 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2230 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2231 1.174 matt return;
2232 1.174 matt } else {
2233 1.183 matt if (rw_mappings > 0)
2234 1.215 uebayasi md->pvh_attrs |= PVF_WRITE;
2235 1.182 matt
2236 1.174 matt /* color conflict. evict from cache. */
2237 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
2238 1.174 matt
2239 1.174 matt /* the list can't be empty because this was a enter/modify */
2240 1.215 uebayasi pv = SLIST_FIRST(&md->pvh_list);
2241 1.215 uebayasi if ((md->pvh_attrs & PVF_KMPAGE) == 0) {
2242 1.183 matt KASSERT(pv);
2243 1.183 matt /*
2244 1.183 matt * If there's only one mapped page, change color to the
2245 1.185 matt * page's new color and return. Restore the DIRTY bit
2246 1.185 matt * that was erased by pmap_flush_page.
2247 1.183 matt */
2248 1.183 matt if (SLIST_NEXT(pv, pv_link) == NULL) {
2249 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
2250 1.215 uebayasi md->pvh_attrs |= (va & arm_cache_prefer_mask);
2251 1.215 uebayasi if (md->pvh_attrs & PVF_DMOD)
2252 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
2253 1.183 matt PMAPCOUNT(vac_color_change);
2254 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2255 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2256 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_MULTCLR));
2257 1.183 matt return;
2258 1.183 matt }
2259 1.174 matt }
2260 1.174 matt bad_alias = true;
2261 1.215 uebayasi md->pvh_attrs &= ~PVF_COLORED;
2262 1.215 uebayasi md->pvh_attrs |= PVF_NC;
2263 1.174 matt PMAPCOUNT(vac_color_erase);
2264 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
2265 1.174 matt }
2266 1.174 matt
2267 1.174 matt fixup:
2268 1.215 uebayasi KASSERT((rw_mappings == 0) == !(md->pvh_attrs & PVF_WRITE));
2269 1.174 matt
2270 1.174 matt /*
2271 1.174 matt * Turn cacheing on/off for all pages.
2272 1.174 matt */
2273 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2274 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pv->pv_pmap,
2275 1.262 matt pv->pv_va);
2276 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
2277 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2278 1.262 matt const pt_entry_t opte = *ptep;
2279 1.262 matt pt_entry_t npte = opte & ~L2_S_CACHE_MASK;
2280 1.174 matt if (bad_alias) {
2281 1.174 matt pv->pv_flags |= PVF_NC;
2282 1.174 matt } else {
2283 1.174 matt pv->pv_flags &= ~PVF_NC;
2284 1.262 matt npte |= pte_l2_s_cache_mode;
2285 1.174 matt }
2286 1.183 matt
2287 1.262 matt if (opte == npte) /* only update is there's a change */
2288 1.174 matt continue;
2289 1.174 matt
2290 1.343 skrll if (l2pte_valid_p(opte)) {
2291 1.262 matt pmap_tlb_flush_SE(pv->pv_pmap, pv->pv_va, pv->pv_flags);
2292 1.174 matt }
2293 1.174 matt
2294 1.262 matt l2pte_set(ptep, npte, opte);
2295 1.174 matt PTE_SYNC_CURRENT(pv->pv_pmap, ptep);
2296 1.174 matt }
2297 1.271 matt #endif /* !ARM_MMU_EXTENDED */
2298 1.174 matt }
2299 1.174 matt #endif /* PMAP_CACHE_VIPT */
2300 1.174 matt
2301 1.1 matt
2302 1.1 matt /*
2303 1.134 thorpej * Modify pte bits for all ptes corresponding to the given physical address.
2304 1.134 thorpej * We use `maskbits' rather than `clearbits' because we're always passing
2305 1.134 thorpej * constants and the latter would require an extra inversion at run-time.
2306 1.1 matt */
2307 1.134 thorpej static void
2308 1.215 uebayasi pmap_clearbit(struct vm_page_md *md, paddr_t pa, u_int maskbits)
2309 1.1 matt {
2310 1.134 thorpej struct pv_entry *pv;
2311 1.174 matt #ifdef PMAP_CACHE_VIPT
2312 1.215 uebayasi const bool want_syncicache = PV_IS_EXEC_P(md->pvh_attrs);
2313 1.345 skrll bool need_syncicache = false;
2314 1.271 matt #ifdef ARM_MMU_EXTENDED
2315 1.271 matt const u_int execbits = (maskbits & PVF_EXEC) ? L2_XS_XN : 0;
2316 1.271 matt #else
2317 1.271 matt const u_int execbits = 0;
2318 1.262 matt bool need_vac_me_harder = false;
2319 1.174 matt #endif
2320 1.271 matt #else
2321 1.271 matt const u_int execbits = 0;
2322 1.271 matt #endif
2323 1.1 matt
2324 1.408 skrll UVMHIST_FUNC(__func__);
2325 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx maskbits %#jx",
2326 1.408 skrll (uintptr_t)md, pa, maskbits, 0);
2327 1.1 matt
2328 1.174 matt #ifdef PMAP_CACHE_VIPT
2329 1.174 matt /*
2330 1.174 matt * If we might want to sync the I-cache and we've modified it,
2331 1.174 matt * then we know we definitely need to sync or discard it.
2332 1.174 matt */
2333 1.262 matt if (want_syncicache) {
2334 1.345 skrll if (md->pvh_attrs & PVF_MOD) {
2335 1.345 skrll need_syncicache = true;
2336 1.345 skrll }
2337 1.262 matt }
2338 1.174 matt #endif
2339 1.271 matt KASSERT(pmap_page_locked_p(md));
2340 1.271 matt
2341 1.17 chris /*
2342 1.134 thorpej * Clear saved attributes (modify, reference)
2343 1.17 chris */
2344 1.215 uebayasi md->pvh_attrs &= ~(maskbits & (PVF_MOD | PVF_REF));
2345 1.134 thorpej
2346 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
2347 1.345 skrll #if defined(PMAP_CACHE_VIPT)
2348 1.174 matt if (need_syncicache) {
2349 1.174 matt /*
2350 1.174 matt * No one has it mapped, so just discard it. The next
2351 1.174 matt * exec remapping will cause it to be synced.
2352 1.174 matt */
2353 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2354 1.174 matt PMAPCOUNT(exec_discarded_clearbit);
2355 1.174 matt }
2356 1.174 matt #endif
2357 1.17 chris return;
2358 1.1 matt }
2359 1.1 matt
2360 1.17 chris /*
2361 1.134 thorpej * Loop over all current mappings setting/clearing as appropos
2362 1.17 chris */
2363 1.405 ad for (pv = SLIST_FIRST(&md->pvh_list); pv != NULL;) {
2364 1.271 matt pmap_t pm = pv->pv_pmap;
2365 1.271 matt const vaddr_t va = pv->pv_va;
2366 1.271 matt const u_int oflags = pv->pv_flags;
2367 1.271 matt #ifndef ARM_MMU_EXTENDED
2368 1.185 matt /*
2369 1.185 matt * Kernel entries are unmanaged and as such not to be changed.
2370 1.185 matt */
2371 1.407 skrll if (PV_IS_KENTRY_P(oflags)) {
2372 1.405 ad pv = SLIST_NEXT(pv, pv_link);
2373 1.185 matt continue;
2374 1.405 ad }
2375 1.271 matt #endif
2376 1.48 chris
2377 1.405 ad /*
2378 1.405 ad * Try to get a hold on the pmap's lock. We must do this
2379 1.405 ad * while still holding the page locked, to know that the
2380 1.405 ad * page is still associated with the pmap and the mapping is
2381 1.405 ad * in place. If a hold can't be had, unlock and wait for
2382 1.405 ad * the pmap's lock to become available and retry. The pmap
2383 1.405 ad * must be ref'd over this dance to stop it disappearing
2384 1.405 ad * behind us.
2385 1.405 ad */
2386 1.405 ad if (!mutex_tryenter(&pm->pm_lock)) {
2387 1.405 ad pmap_reference(pm);
2388 1.405 ad pmap_release_page_lock(md);
2389 1.405 ad pmap_acquire_pmap_lock(pm);
2390 1.405 ad /* nothing, just wait for it */
2391 1.271 matt pmap_release_pmap_lock(pm);
2392 1.405 ad pmap_destroy(pm);
2393 1.405 ad /* Restart from the beginning. */
2394 1.271 matt pmap_acquire_page_lock(md);
2395 1.405 ad pv = SLIST_FIRST(&md->pvh_list);
2396 1.271 matt continue;
2397 1.271 matt }
2398 1.405 ad pv->pv_flags &= ~maskbits;
2399 1.405 ad
2400 1.405 ad struct l2_bucket * const l2b = pmap_get_l2_bucket(pm, va);
2401 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", va);
2402 1.1 matt
2403 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
2404 1.262 matt const pt_entry_t opte = *ptep;
2405 1.271 matt pt_entry_t npte = opte | execbits;
2406 1.271 matt
2407 1.302 matt #ifdef ARM_MMU_EXTENDED
2408 1.302 matt KASSERT((opte & L2_XS_nG) == (pm == pmap_kernel() ? 0 : L2_XS_nG));
2409 1.301 nonaka #endif
2410 1.114 thorpej
2411 1.408 skrll UVMHIST_LOG(maphist, "pv %#jx pm %#jx va %#jx flag %#jx",
2412 1.408 skrll (uintptr_t)pv, (uintptr_t)pm, va, oflags);
2413 1.114 thorpej
2414 1.134 thorpej if (maskbits & (PVF_WRITE|PVF_MOD)) {
2415 1.174 matt #ifdef PMAP_CACHE_VIVT
2416 1.271 matt if ((oflags & PVF_NC)) {
2417 1.286 skrll /*
2418 1.134 thorpej * Entry is not cacheable:
2419 1.134 thorpej *
2420 1.286 skrll * Don't turn caching on again if this is a
2421 1.134 thorpej * modified emulation. This would be
2422 1.134 thorpej * inconsitent with the settings created by
2423 1.134 thorpej * pmap_vac_me_harder(). Otherwise, it's safe
2424 1.134 thorpej * to re-enable cacheing.
2425 1.134 thorpej *
2426 1.134 thorpej * There's no need to call pmap_vac_me_harder()
2427 1.134 thorpej * here: all pages are losing their write
2428 1.134 thorpej * permission.
2429 1.134 thorpej */
2430 1.134 thorpej if (maskbits & PVF_WRITE) {
2431 1.134 thorpej npte |= pte_l2_s_cache_mode;
2432 1.134 thorpej pv->pv_flags &= ~PVF_NC;
2433 1.134 thorpej }
2434 1.355 skrll } else if (l2pte_writable_p(opte)) {
2435 1.286 skrll /*
2436 1.134 thorpej * Entry is writable/cacheable: check if pmap
2437 1.134 thorpej * is current if it is flush it, otherwise it
2438 1.134 thorpej * won't be in the cache
2439 1.134 thorpej */
2440 1.271 matt pmap_cache_wbinv_page(pm, va,
2441 1.259 matt (maskbits & PVF_REF) != 0,
2442 1.259 matt oflags|PVF_WRITE);
2443 1.134 thorpej }
2444 1.174 matt #endif
2445 1.111 thorpej
2446 1.134 thorpej /* make the pte read only */
2447 1.214 jmcneill npte = l2pte_set_readonly(npte);
2448 1.111 thorpej
2449 1.405 ad if ((maskbits & oflags & PVF_WRITE)) {
2450 1.134 thorpej /*
2451 1.134 thorpej * Keep alias accounting up to date
2452 1.134 thorpej */
2453 1.271 matt if (pm == pmap_kernel()) {
2454 1.215 uebayasi md->krw_mappings--;
2455 1.215 uebayasi md->kro_mappings++;
2456 1.174 matt } else {
2457 1.215 uebayasi md->urw_mappings--;
2458 1.215 uebayasi md->uro_mappings++;
2459 1.134 thorpej }
2460 1.174 matt #ifdef PMAP_CACHE_VIPT
2461 1.251 matt if (arm_cache_prefer_mask != 0) {
2462 1.251 matt if (md->urw_mappings + md->krw_mappings == 0) {
2463 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
2464 1.251 matt } else {
2465 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2466 1.251 matt }
2467 1.247 matt }
2468 1.174 matt if (want_syncicache)
2469 1.174 matt need_syncicache = true;
2470 1.345 skrll #ifndef ARM_MMU_EXTENDED
2471 1.183 matt need_vac_me_harder = true;
2472 1.174 matt #endif
2473 1.271 matt #endif /* PMAP_CACHE_VIPT */
2474 1.134 thorpej }
2475 1.134 thorpej }
2476 1.1 matt
2477 1.134 thorpej if (maskbits & PVF_REF) {
2478 1.271 matt if (true
2479 1.271 matt #ifndef ARM_MMU_EXTENDED
2480 1.271 matt && (oflags & PVF_NC) == 0
2481 1.271 matt #endif
2482 1.259 matt && (maskbits & (PVF_WRITE|PVF_MOD)) == 0
2483 1.266 matt && l2pte_valid_p(npte)) {
2484 1.183 matt #ifdef PMAP_CACHE_VIVT
2485 1.134 thorpej /*
2486 1.134 thorpej * Check npte here; we may have already
2487 1.134 thorpej * done the wbinv above, and the validity
2488 1.134 thorpej * of the PTE is the same for opte and
2489 1.134 thorpej * npte.
2490 1.134 thorpej */
2491 1.271 matt pmap_cache_wbinv_page(pm, va, true, oflags);
2492 1.183 matt #endif
2493 1.134 thorpej }
2494 1.1 matt
2495 1.134 thorpej /*
2496 1.134 thorpej * Make the PTE invalid so that we will take a
2497 1.134 thorpej * page fault the next time the mapping is
2498 1.134 thorpej * referenced.
2499 1.134 thorpej */
2500 1.134 thorpej npte &= ~L2_TYPE_MASK;
2501 1.134 thorpej npte |= L2_TYPE_INV;
2502 1.134 thorpej }
2503 1.1 matt
2504 1.134 thorpej if (npte != opte) {
2505 1.307 skrll l2pte_reset(ptep);
2506 1.134 thorpej PTE_SYNC(ptep);
2507 1.262 matt
2508 1.134 thorpej /* Flush the TLB entry if a current pmap. */
2509 1.271 matt pmap_tlb_flush_SE(pm, va, oflags);
2510 1.307 skrll
2511 1.307 skrll l2pte_set(ptep, npte, 0);
2512 1.307 skrll PTE_SYNC(ptep);
2513 1.134 thorpej }
2514 1.1 matt
2515 1.134 thorpej pmap_release_pmap_lock(pm);
2516 1.133 thorpej
2517 1.408 skrll UVMHIST_LOG(maphist, "pm %#jx va %#jx opte %#jx npte %#jx",
2518 1.408 skrll (uintptr_t)pm, va, opte, npte);
2519 1.405 ad
2520 1.405 ad /* Move to next entry. */
2521 1.405 ad pv = SLIST_NEXT(pv, pv_link);
2522 1.134 thorpej }
2523 1.133 thorpej
2524 1.345 skrll #if defined(PMAP_CACHE_VIPT)
2525 1.174 matt /*
2526 1.174 matt * If we need to sync the I-cache and we haven't done it yet, do it.
2527 1.174 matt */
2528 1.262 matt if (need_syncicache) {
2529 1.215 uebayasi pmap_syncicache_page(md, pa);
2530 1.174 matt PMAPCOUNT(exec_synced_clearbit);
2531 1.174 matt }
2532 1.345 skrll #ifndef ARM_MMU_EXTENDED
2533 1.183 matt /*
2534 1.187 skrll * If we are changing this to read-only, we need to call vac_me_harder
2535 1.183 matt * so we can change all the read-only pages to cacheable. We pretend
2536 1.183 matt * this as a page deletion.
2537 1.183 matt */
2538 1.183 matt if (need_vac_me_harder) {
2539 1.215 uebayasi if (md->pvh_attrs & PVF_NC)
2540 1.215 uebayasi pmap_vac_me_harder(md, pa, NULL, 0);
2541 1.183 matt }
2542 1.345 skrll #endif /* !ARM_MMU_EXTENDED */
2543 1.345 skrll #endif /* PMAP_CACHE_VIPT */
2544 1.1 matt }
2545 1.1 matt
2546 1.1 matt /*
2547 1.134 thorpej * pmap_clean_page()
2548 1.134 thorpej *
2549 1.134 thorpej * This is a local function used to work out the best strategy to clean
2550 1.134 thorpej * a single page referenced by its entry in the PV table. It's used by
2551 1.309 skrll * pmap_copy_page, pmap_zero_page and maybe some others later on.
2552 1.134 thorpej *
2553 1.134 thorpej * Its policy is effectively:
2554 1.134 thorpej * o If there are no mappings, we don't bother doing anything with the cache.
2555 1.134 thorpej * o If there is one mapping, we clean just that page.
2556 1.134 thorpej * o If there are multiple mappings, we clean the entire cache.
2557 1.134 thorpej *
2558 1.134 thorpej * So that some functions can be further optimised, it returns 0 if it didn't
2559 1.134 thorpej * clean the entire cache, or 1 if it did.
2560 1.134 thorpej *
2561 1.134 thorpej * XXX One bug in this routine is that if the pv_entry has a single page
2562 1.134 thorpej * mapped at 0x00000000 a whole cache clean will be performed rather than
2563 1.134 thorpej * just the 1 page. Since this should not occur in everyday use and if it does
2564 1.134 thorpej * it will just result in not the most efficient clean for the page.
2565 1.1 matt */
2566 1.174 matt #ifdef PMAP_CACHE_VIVT
2567 1.271 matt static bool
2568 1.271 matt pmap_clean_page(struct vm_page_md *md, bool is_src)
2569 1.1 matt {
2570 1.271 matt struct pv_entry *pv;
2571 1.211 he pmap_t pm_to_clean = NULL;
2572 1.271 matt bool cache_needs_cleaning = false;
2573 1.271 matt vaddr_t page_to_clean = 0;
2574 1.134 thorpej u_int flags = 0;
2575 1.17 chris
2576 1.108 thorpej /*
2577 1.134 thorpej * Since we flush the cache each time we change to a different
2578 1.134 thorpej * user vmspace, we only need to flush the page if it is in the
2579 1.134 thorpej * current pmap.
2580 1.17 chris */
2581 1.271 matt KASSERT(pmap_page_locked_p(md));
2582 1.271 matt SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
2583 1.271 matt if (pmap_is_current(pv->pv_pmap)) {
2584 1.271 matt flags |= pv->pv_flags;
2585 1.108 thorpej /*
2586 1.286 skrll * The page is mapped non-cacheable in
2587 1.17 chris * this map. No need to flush the cache.
2588 1.17 chris */
2589 1.271 matt if (pv->pv_flags & PVF_NC) {
2590 1.17 chris #ifdef DIAGNOSTIC
2591 1.271 matt KASSERT(!cache_needs_cleaning);
2592 1.17 chris #endif
2593 1.17 chris break;
2594 1.271 matt } else if (is_src && (pv->pv_flags & PVF_WRITE) == 0)
2595 1.17 chris continue;
2596 1.108 thorpej if (cache_needs_cleaning) {
2597 1.17 chris page_to_clean = 0;
2598 1.17 chris break;
2599 1.134 thorpej } else {
2600 1.271 matt page_to_clean = pv->pv_va;
2601 1.271 matt pm_to_clean = pv->pv_pmap;
2602 1.134 thorpej }
2603 1.271 matt cache_needs_cleaning = true;
2604 1.17 chris }
2605 1.1 matt }
2606 1.1 matt
2607 1.108 thorpej if (page_to_clean) {
2608 1.259 matt pmap_cache_wbinv_page(pm_to_clean, page_to_clean,
2609 1.259 matt !is_src, flags | PVF_REF);
2610 1.108 thorpej } else if (cache_needs_cleaning) {
2611 1.209 uebayasi pmap_t const pm = curproc->p_vmspace->vm_map.pmap;
2612 1.209 uebayasi
2613 1.259 matt pmap_cache_wbinv_all(pm, flags);
2614 1.271 matt return true;
2615 1.1 matt }
2616 1.271 matt return false;
2617 1.1 matt }
2618 1.174 matt #endif
2619 1.174 matt
2620 1.174 matt #ifdef PMAP_CACHE_VIPT
2621 1.174 matt /*
2622 1.174 matt * Sync a page with the I-cache. Since this is a VIPT, we must pick the
2623 1.174 matt * right cache alias to make sure we flush the right stuff.
2624 1.174 matt */
2625 1.174 matt void
2626 1.215 uebayasi pmap_syncicache_page(struct vm_page_md *md, paddr_t pa)
2627 1.174 matt {
2628 1.271 matt pmap_t kpm = pmap_kernel();
2629 1.271 matt const size_t way_size = arm_pcache.icache_type == CACHE_TYPE_PIPT
2630 1.271 matt ? PAGE_SIZE
2631 1.271 matt : arm_pcache.icache_way_size;
2632 1.174 matt
2633 1.408 skrll UVMHIST_FUNC(__func__);
2634 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx (attrs=%#jx)",
2635 1.408 skrll (uintptr_t)md, pa, md->pvh_attrs, 0);
2636 1.408 skrll
2637 1.174 matt /*
2638 1.174 matt * No need to clean the page if it's non-cached.
2639 1.174 matt */
2640 1.271 matt #ifndef ARM_MMU_EXTENDED
2641 1.215 uebayasi if (md->pvh_attrs & PVF_NC)
2642 1.174 matt return;
2643 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & PVF_COLORED);
2644 1.271 matt #endif
2645 1.271 matt
2646 1.284 matt pt_entry_t * const ptep = cpu_cdst_pte(0);
2647 1.284 matt const vaddr_t dstp = cpu_cdstp(0);
2648 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
2649 1.284 matt if (way_size <= PAGE_SIZE) {
2650 1.284 matt bool ok = false;
2651 1.284 matt vaddr_t vdstp = pmap_direct_mapped_phys(pa, &ok, dstp);
2652 1.284 matt if (ok) {
2653 1.284 matt cpu_icache_sync_range(vdstp, way_size);
2654 1.284 matt return;
2655 1.284 matt }
2656 1.271 matt }
2657 1.271 matt #endif
2658 1.174 matt
2659 1.174 matt /*
2660 1.271 matt * We don't worry about the color of the exec page, we map the
2661 1.271 matt * same page to pages in the way and then do the icache_sync on
2662 1.271 matt * the entire way making sure we are cleaned.
2663 1.174 matt */
2664 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa | pte_l2_s_cache_mode
2665 1.271 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE);
2666 1.271 matt
2667 1.271 matt for (size_t i = 0, j = 0; i < way_size;
2668 1.271 matt i += PAGE_SIZE, j += PAGE_SIZE / L2_S_SIZE) {
2669 1.307 skrll l2pte_reset(ptep + j);
2670 1.307 skrll PTE_SYNC(ptep + j);
2671 1.307 skrll
2672 1.271 matt pmap_tlb_flush_SE(kpm, dstp + i, PVF_REF | PVF_EXEC);
2673 1.271 matt /*
2674 1.271 matt * Set up a PTE with to flush these cache lines.
2675 1.271 matt */
2676 1.271 matt l2pte_set(ptep + j, npte, 0);
2677 1.271 matt }
2678 1.271 matt PTE_SYNC_RANGE(ptep, way_size / L2_S_SIZE);
2679 1.174 matt
2680 1.174 matt /*
2681 1.174 matt * Flush it.
2682 1.174 matt */
2683 1.271 matt cpu_icache_sync_range(dstp, way_size);
2684 1.271 matt
2685 1.271 matt for (size_t i = 0, j = 0; i < way_size;
2686 1.271 matt i += PAGE_SIZE, j += PAGE_SIZE / L2_S_SIZE) {
2687 1.271 matt /*
2688 1.271 matt * Unmap the page(s).
2689 1.271 matt */
2690 1.271 matt l2pte_reset(ptep + j);
2691 1.402 skrll PTE_SYNC(ptep + j);
2692 1.402 skrll
2693 1.271 matt pmap_tlb_flush_SE(kpm, dstp + i, PVF_REF | PVF_EXEC);
2694 1.271 matt }
2695 1.174 matt
2696 1.215 uebayasi md->pvh_attrs |= PVF_EXEC;
2697 1.174 matt PMAPCOUNT(exec_synced);
2698 1.174 matt }
2699 1.174 matt
2700 1.271 matt #ifndef ARM_MMU_EXTENDED
2701 1.174 matt void
2702 1.215 uebayasi pmap_flush_page(struct vm_page_md *md, paddr_t pa, enum pmap_flush_op flush)
2703 1.174 matt {
2704 1.194 matt vsize_t va_offset, end_va;
2705 1.254 matt bool wbinv_p;
2706 1.174 matt
2707 1.194 matt if (arm_cache_prefer_mask == 0)
2708 1.194 matt return;
2709 1.174 matt
2710 1.408 skrll UVMHIST_FUNC(__func__);
2711 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx op %#jx",
2712 1.408 skrll (uintptr_t)md, pa, op, 0);
2713 1.408 skrll
2714 1.194 matt switch (flush) {
2715 1.194 matt case PMAP_FLUSH_PRIMARY:
2716 1.215 uebayasi if (md->pvh_attrs & PVF_MULTCLR) {
2717 1.194 matt va_offset = 0;
2718 1.194 matt end_va = arm_cache_prefer_mask;
2719 1.215 uebayasi md->pvh_attrs &= ~PVF_MULTCLR;
2720 1.194 matt PMAPCOUNT(vac_flush_lots);
2721 1.194 matt } else {
2722 1.215 uebayasi va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2723 1.194 matt end_va = va_offset;
2724 1.194 matt PMAPCOUNT(vac_flush_one);
2725 1.194 matt }
2726 1.194 matt /*
2727 1.194 matt * Mark that the page is no longer dirty.
2728 1.194 matt */
2729 1.215 uebayasi md->pvh_attrs &= ~PVF_DIRTY;
2730 1.254 matt wbinv_p = true;
2731 1.194 matt break;
2732 1.194 matt case PMAP_FLUSH_SECONDARY:
2733 1.194 matt va_offset = 0;
2734 1.194 matt end_va = arm_cache_prefer_mask;
2735 1.254 matt wbinv_p = true;
2736 1.215 uebayasi md->pvh_attrs &= ~PVF_MULTCLR;
2737 1.194 matt PMAPCOUNT(vac_flush_lots);
2738 1.194 matt break;
2739 1.194 matt case PMAP_CLEAN_PRIMARY:
2740 1.215 uebayasi va_offset = md->pvh_attrs & arm_cache_prefer_mask;
2741 1.194 matt end_va = va_offset;
2742 1.254 matt wbinv_p = false;
2743 1.185 matt /*
2744 1.185 matt * Mark that the page is no longer dirty.
2745 1.185 matt */
2746 1.215 uebayasi if ((md->pvh_attrs & PVF_DMOD) == 0)
2747 1.215 uebayasi md->pvh_attrs &= ~PVF_DIRTY;
2748 1.194 matt PMAPCOUNT(vac_clean_one);
2749 1.194 matt break;
2750 1.194 matt default:
2751 1.194 matt return;
2752 1.185 matt }
2753 1.174 matt
2754 1.215 uebayasi KASSERT(!(md->pvh_attrs & PVF_NC));
2755 1.194 matt
2756 1.410 kre UVMHIST_LOG(maphist, "md %#jx (attrs=%#jx)", (uintptr_t)md,
2757 1.410 kre md->pvh_attrs, 0, 0);
2758 1.194 matt
2759 1.254 matt const size_t scache_line_size = arm_scache.dcache_line_size;
2760 1.254 matt
2761 1.194 matt for (; va_offset <= end_va; va_offset += PAGE_SIZE) {
2762 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
2763 1.271 matt const vaddr_t dstp = cpu_cdstp(va_offset);
2764 1.262 matt const pt_entry_t opte = *ptep;
2765 1.194 matt
2766 1.194 matt if (flush == PMAP_FLUSH_SECONDARY
2767 1.215 uebayasi && va_offset == (md->pvh_attrs & arm_cache_prefer_mask))
2768 1.194 matt continue;
2769 1.194 matt
2770 1.271 matt pmap_tlb_flush_SE(pmap_kernel(), dstp, PVF_REF | PVF_EXEC);
2771 1.194 matt /*
2772 1.194 matt * Set up a PTE with the right coloring to flush
2773 1.194 matt * existing cache entries.
2774 1.194 matt */
2775 1.262 matt const pt_entry_t npte = L2_S_PROTO
2776 1.215 uebayasi | pa
2777 1.194 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ|VM_PROT_WRITE)
2778 1.194 matt | pte_l2_s_cache_mode;
2779 1.262 matt l2pte_set(ptep, npte, opte);
2780 1.194 matt PTE_SYNC(ptep);
2781 1.194 matt
2782 1.194 matt /*
2783 1.262 matt * Flush it. Make sure to flush secondary cache too since
2784 1.262 matt * bus_dma will ignore uncached pages.
2785 1.194 matt */
2786 1.254 matt if (scache_line_size != 0) {
2787 1.286 skrll cpu_dcache_wb_range(dstp, PAGE_SIZE);
2788 1.254 matt if (wbinv_p) {
2789 1.286 skrll cpu_sdcache_wbinv_range(dstp, pa, PAGE_SIZE);
2790 1.271 matt cpu_dcache_inv_range(dstp, PAGE_SIZE);
2791 1.254 matt } else {
2792 1.271 matt cpu_sdcache_wb_range(dstp, pa, PAGE_SIZE);
2793 1.254 matt }
2794 1.254 matt } else {
2795 1.254 matt if (wbinv_p) {
2796 1.271 matt cpu_dcache_wbinv_range(dstp, PAGE_SIZE);
2797 1.254 matt } else {
2798 1.271 matt cpu_dcache_wb_range(dstp, PAGE_SIZE);
2799 1.254 matt }
2800 1.254 matt }
2801 1.194 matt
2802 1.194 matt /*
2803 1.194 matt * Restore the page table entry since we might have interrupted
2804 1.194 matt * pmap_zero_page or pmap_copy_page which was already using
2805 1.194 matt * this pte.
2806 1.194 matt */
2807 1.271 matt if (opte) {
2808 1.271 matt l2pte_set(ptep, opte, npte);
2809 1.271 matt } else {
2810 1.271 matt l2pte_reset(ptep);
2811 1.271 matt }
2812 1.194 matt PTE_SYNC(ptep);
2813 1.271 matt pmap_tlb_flush_SE(pmap_kernel(), dstp, PVF_REF | PVF_EXEC);
2814 1.194 matt }
2815 1.174 matt }
2816 1.271 matt #endif /* ARM_MMU_EXTENDED */
2817 1.174 matt #endif /* PMAP_CACHE_VIPT */
2818 1.1 matt
2819 1.1 matt /*
2820 1.134 thorpej * Routine: pmap_page_remove
2821 1.134 thorpej * Function:
2822 1.134 thorpej * Removes this physical page from
2823 1.134 thorpej * all physical maps in which it resides.
2824 1.134 thorpej * Reflects back modify bits to the pager.
2825 1.1 matt */
2826 1.134 thorpej static void
2827 1.215 uebayasi pmap_page_remove(struct vm_page_md *md, paddr_t pa)
2828 1.1 matt {
2829 1.134 thorpej struct l2_bucket *l2b;
2830 1.271 matt struct pv_entry *pv;
2831 1.208 uebayasi pt_entry_t *ptep;
2832 1.271 matt #ifndef ARM_MMU_EXTENDED
2833 1.271 matt bool flush = false;
2834 1.271 matt #endif
2835 1.271 matt u_int flags = 0;
2836 1.134 thorpej
2837 1.408 skrll UVMHIST_FUNC(__func__);
2838 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx", (uintptr_t)md, pa, 0, 0);
2839 1.71 thorpej
2840 1.418 skrll pmap_acquire_page_lock(md);
2841 1.271 matt struct pv_entry **pvp = &SLIST_FIRST(&md->pvh_list);
2842 1.271 matt if (*pvp == NULL) {
2843 1.174 matt #ifdef PMAP_CACHE_VIPT
2844 1.174 matt /*
2845 1.174 matt * We *know* the page contents are about to be replaced.
2846 1.174 matt * Discard the exec contents
2847 1.174 matt */
2848 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs))
2849 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2850 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2851 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2852 1.174 matt #endif
2853 1.271 matt pmap_release_page_lock(md);
2854 1.134 thorpej return;
2855 1.134 thorpej }
2856 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
2857 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || pmap_is_page_colored_p(md));
2858 1.174 matt #endif
2859 1.79 thorpej
2860 1.1 matt /*
2861 1.134 thorpej * Clear alias counts
2862 1.1 matt */
2863 1.182 matt #ifdef PMAP_CACHE_VIVT
2864 1.215 uebayasi md->k_mappings = 0;
2865 1.182 matt #endif
2866 1.215 uebayasi md->urw_mappings = md->uro_mappings = 0;
2867 1.134 thorpej
2868 1.174 matt #ifdef PMAP_CACHE_VIVT
2869 1.271 matt pmap_clean_page(md, false);
2870 1.174 matt #endif
2871 1.134 thorpej
2872 1.405 ad for (pv = *pvp; pv != NULL;) {
2873 1.271 matt pmap_t pm = pv->pv_pmap;
2874 1.271 matt #ifndef ARM_MMU_EXTENDED
2875 1.209 uebayasi if (flush == false && pmap_is_current(pm))
2876 1.160 thorpej flush = true;
2877 1.271 matt #endif
2878 1.134 thorpej
2879 1.405 ad #ifdef PMAP_CACHE_VIPT
2880 1.405 ad if (pm == pmap_kernel() && PV_IS_KENTRY_P(pv->pv_flags)) {
2881 1.405 ad /* If this was unmanaged mapping, it must be ignored. */
2882 1.405 ad pvp = &SLIST_NEXT(pv, pv_link);
2883 1.405 ad pv = *pvp;
2884 1.405 ad continue;
2885 1.405 ad }
2886 1.405 ad #endif
2887 1.405 ad
2888 1.405 ad /*
2889 1.405 ad * Try to get a hold on the pmap's lock. We must do this
2890 1.405 ad * while still holding the page locked, to know that the
2891 1.405 ad * page is still associated with the pmap and the mapping is
2892 1.405 ad * in place. If a hold can't be had, unlock and wait for
2893 1.405 ad * the pmap's lock to become available and retry. The pmap
2894 1.405 ad * must be ref'd over this dance to stop it disappearing
2895 1.405 ad * behind us.
2896 1.405 ad */
2897 1.405 ad if (!mutex_tryenter(&pm->pm_lock)) {
2898 1.405 ad pmap_reference(pm);
2899 1.405 ad pmap_release_page_lock(md);
2900 1.405 ad pmap_acquire_pmap_lock(pm);
2901 1.405 ad /* nothing, just wait for it */
2902 1.405 ad pmap_release_pmap_lock(pm);
2903 1.405 ad pmap_destroy(pm);
2904 1.405 ad /* Restart from the beginning. */
2905 1.405 ad pmap_acquire_page_lock(md);
2906 1.405 ad pvp = &SLIST_FIRST(&md->pvh_list);
2907 1.405 ad pv = *pvp;
2908 1.405 ad continue;
2909 1.405 ad }
2910 1.405 ad
2911 1.182 matt if (pm == pmap_kernel()) {
2912 1.182 matt #ifdef PMAP_CACHE_VIPT
2913 1.182 matt if (pv->pv_flags & PVF_WRITE)
2914 1.215 uebayasi md->krw_mappings--;
2915 1.182 matt else
2916 1.215 uebayasi md->kro_mappings--;
2917 1.182 matt #endif
2918 1.174 matt PMAPCOUNT(kernel_unmappings);
2919 1.182 matt }
2920 1.271 matt *pvp = SLIST_NEXT(pv, pv_link); /* remove from list */
2921 1.174 matt PMAPCOUNT(unmappings);
2922 1.174 matt
2923 1.271 matt pmap_release_page_lock(md);
2924 1.134 thorpej
2925 1.134 thorpej l2b = pmap_get_l2_bucket(pm, pv->pv_va);
2926 1.271 matt KASSERTMSG(l2b != NULL, "%#lx", pv->pv_va);
2927 1.134 thorpej
2928 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(pv->pv_va)];
2929 1.134 thorpej
2930 1.134 thorpej /*
2931 1.134 thorpej * Update statistics
2932 1.134 thorpej */
2933 1.134 thorpej --pm->pm_stats.resident_count;
2934 1.134 thorpej
2935 1.134 thorpej /* Wired bit */
2936 1.134 thorpej if (pv->pv_flags & PVF_WIRED)
2937 1.134 thorpej --pm->pm_stats.wired_count;
2938 1.88 thorpej
2939 1.134 thorpej flags |= pv->pv_flags;
2940 1.88 thorpej
2941 1.134 thorpej /*
2942 1.134 thorpej * Invalidate the PTEs.
2943 1.134 thorpej */
2944 1.262 matt l2pte_reset(ptep);
2945 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
2946 1.307 skrll
2947 1.307 skrll #ifdef ARM_MMU_EXTENDED
2948 1.307 skrll pmap_tlb_invalidate_addr(pm, pv->pv_va);
2949 1.307 skrll #endif
2950 1.307 skrll
2951 1.290 skrll pmap_free_l2_bucket(pm, l2b, PAGE_SIZE / L2_S_SIZE);
2952 1.307 skrll
2953 1.271 matt pmap_release_pmap_lock(pm);
2954 1.88 thorpej
2955 1.134 thorpej pool_put(&pmap_pv_pool, pv);
2956 1.271 matt pmap_acquire_page_lock(md);
2957 1.405 ad
2958 1.182 matt /*
2959 1.404 skrll * Restart at the beginning of the list.
2960 1.182 matt */
2961 1.271 matt pvp = &SLIST_FIRST(&md->pvh_list);
2962 1.405 ad pv = *pvp;
2963 1.271 matt }
2964 1.271 matt /*
2965 1.271 matt * if we reach the end of the list and there are still mappings, they
2966 1.271 matt * might be able to be cached now. And they must be kernel mappings.
2967 1.271 matt */
2968 1.271 matt if (!SLIST_EMPTY(&md->pvh_list)) {
2969 1.271 matt pmap_vac_me_harder(md, pa, pmap_kernel(), 0);
2970 1.134 thorpej }
2971 1.271 matt
2972 1.174 matt #ifdef PMAP_CACHE_VIPT
2973 1.174 matt /*
2974 1.182 matt * Its EXEC cache is now gone.
2975 1.174 matt */
2976 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs))
2977 1.174 matt PMAPCOUNT(exec_discarded_page_protect);
2978 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
2979 1.215 uebayasi KASSERT(md->urw_mappings == 0);
2980 1.215 uebayasi KASSERT(md->uro_mappings == 0);
2981 1.271 matt #ifndef ARM_MMU_EXTENDED
2982 1.251 matt if (arm_cache_prefer_mask != 0) {
2983 1.251 matt if (md->krw_mappings == 0)
2984 1.251 matt md->pvh_attrs &= ~PVF_WRITE;
2985 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
2986 1.251 matt }
2987 1.271 matt #endif /* ARM_MMU_EXTENDED */
2988 1.271 matt #endif /* PMAP_CACHE_VIPT */
2989 1.271 matt pmap_release_page_lock(md);
2990 1.88 thorpej
2991 1.271 matt #ifndef ARM_MMU_EXTENDED
2992 1.134 thorpej if (flush) {
2993 1.152 scw /*
2994 1.212 skrll * Note: We can't use pmap_tlb_flush{I,D}() here since that
2995 1.152 scw * would need a subsequent call to pmap_update() to ensure
2996 1.152 scw * curpm->pm_cstate.cs_all is reset. Our callers are not
2997 1.152 scw * required to do that (see pmap(9)), so we can't modify
2998 1.152 scw * the current pmap's state.
2999 1.152 scw */
3000 1.134 thorpej if (PV_BEEN_EXECD(flags))
3001 1.152 scw cpu_tlb_flushID();
3002 1.134 thorpej else
3003 1.152 scw cpu_tlb_flushD();
3004 1.134 thorpej }
3005 1.88 thorpej cpu_cpwait();
3006 1.271 matt #endif /* ARM_MMU_EXTENDED */
3007 1.88 thorpej }
3008 1.1 matt
3009 1.134 thorpej /*
3010 1.134 thorpej * pmap_t pmap_create(void)
3011 1.286 skrll *
3012 1.134 thorpej * Create a new pmap structure from scratch.
3013 1.17 chris */
3014 1.134 thorpej pmap_t
3015 1.134 thorpej pmap_create(void)
3016 1.17 chris {
3017 1.134 thorpej pmap_t pm;
3018 1.134 thorpej
3019 1.168 ad pm = pool_cache_get(&pmap_cache, PR_WAITOK);
3020 1.79 thorpej
3021 1.394 ad mutex_init(&pm->pm_lock, MUTEX_DEFAULT, IPL_NONE);
3022 1.222 rmind
3023 1.394 ad pm->pm_refs = 1;
3024 1.134 thorpej pm->pm_stats.wired_count = 0;
3025 1.134 thorpej pm->pm_stats.resident_count = 1;
3026 1.271 matt #ifdef ARM_MMU_EXTENDED
3027 1.271 matt #ifdef MULTIPROCESSOR
3028 1.271 matt kcpuset_create(&pm->pm_active, true);
3029 1.271 matt kcpuset_create(&pm->pm_onproc, true);
3030 1.271 matt #endif
3031 1.271 matt #else
3032 1.134 thorpej pm->pm_cstate.cs_all = 0;
3033 1.271 matt #endif
3034 1.134 thorpej pmap_alloc_l1(pm);
3035 1.79 thorpej
3036 1.17 chris /*
3037 1.134 thorpej * Note: The pool cache ensures that the pm_l2[] array is already
3038 1.134 thorpej * initialised to zero.
3039 1.17 chris */
3040 1.32 thorpej
3041 1.134 thorpej pmap_pinit(pm);
3042 1.134 thorpej
3043 1.387 skrll return pm;
3044 1.17 chris }
3045 1.134 thorpej
3046 1.220 macallan u_int
3047 1.220 macallan arm32_mmap_flags(paddr_t pa)
3048 1.220 macallan {
3049 1.220 macallan /*
3050 1.220 macallan * the upper 8 bits in pmap_enter()'s flags are reserved for MD stuff
3051 1.220 macallan * and we're using the upper bits in page numbers to pass flags around
3052 1.220 macallan * so we might as well use the same bits
3053 1.220 macallan */
3054 1.220 macallan return (u_int)pa & PMAP_MD_MASK;
3055 1.220 macallan }
3056 1.1 matt /*
3057 1.198 cegger * int pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot,
3058 1.198 cegger * u_int flags)
3059 1.286 skrll *
3060 1.134 thorpej * Insert the given physical page (p) at
3061 1.134 thorpej * the specified virtual address (v) in the
3062 1.134 thorpej * target physical map with the protection requested.
3063 1.1 matt *
3064 1.134 thorpej * NB: This is the only routine which MAY NOT lazy-evaluate
3065 1.134 thorpej * or lose information. That is, this routine must actually
3066 1.134 thorpej * insert this page into the given map NOW.
3067 1.1 matt */
3068 1.134 thorpej int
3069 1.198 cegger pmap_enter(pmap_t pm, vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
3070 1.1 matt {
3071 1.134 thorpej struct l2_bucket *l2b;
3072 1.134 thorpej struct vm_page *pg, *opg;
3073 1.134 thorpej u_int nflags;
3074 1.134 thorpej u_int oflags;
3075 1.271 matt const bool kpm_p = (pm == pmap_kernel());
3076 1.257 matt #ifdef ARM_HAS_VBAR
3077 1.257 matt const bool vector_page_p = false;
3078 1.257 matt #else
3079 1.257 matt const bool vector_page_p = (va == vector_page);
3080 1.257 matt #endif
3081 1.373 bouyer struct pmap_page *pp = pmap_pv_tracked(pa);
3082 1.373 bouyer struct pv_entry *new_pv = NULL;
3083 1.373 bouyer struct pv_entry *old_pv = NULL;
3084 1.373 bouyer int error = 0;
3085 1.71 thorpej
3086 1.406 skrll UVMHIST_FUNC(__func__);
3087 1.406 skrll UVMHIST_CALLARGS(maphist, "pm %#jx va %#jx pa %#jx prot %#jx",
3088 1.359 pgoyette (uintptr_t)pm, va, pa, prot);
3089 1.359 pgoyette UVMHIST_LOG(maphist, " flag %#jx", flags, 0, 0, 0);
3090 1.71 thorpej
3091 1.134 thorpej KDASSERT((flags & PMAP_WIRED) == 0 || (flags & VM_PROT_ALL) != 0);
3092 1.134 thorpej KDASSERT(((va | pa) & PGOFSET) == 0);
3093 1.79 thorpej
3094 1.71 thorpej /*
3095 1.134 thorpej * Get a pointer to the page. Later on in this function, we
3096 1.134 thorpej * test for a managed page by checking pg != NULL.
3097 1.71 thorpej */
3098 1.134 thorpej pg = pmap_initialized ? PHYS_TO_VM_PAGE(pa) : NULL;
3099 1.373 bouyer /*
3100 1.373 bouyer * if we may need a new pv entry allocate if now, as we can't do it
3101 1.373 bouyer * with the kernel_pmap locked
3102 1.373 bouyer */
3103 1.373 bouyer if (pg || pp)
3104 1.373 bouyer new_pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
3105 1.134 thorpej
3106 1.134 thorpej nflags = 0;
3107 1.134 thorpej if (prot & VM_PROT_WRITE)
3108 1.134 thorpej nflags |= PVF_WRITE;
3109 1.134 thorpej if (prot & VM_PROT_EXECUTE)
3110 1.134 thorpej nflags |= PVF_EXEC;
3111 1.134 thorpej if (flags & PMAP_WIRED)
3112 1.134 thorpej nflags |= PVF_WIRED;
3113 1.134 thorpej
3114 1.134 thorpej pmap_acquire_pmap_lock(pm);
3115 1.1 matt
3116 1.1 matt /*
3117 1.134 thorpej * Fetch the L2 bucket which maps this page, allocating one if
3118 1.134 thorpej * necessary for user pmaps.
3119 1.1 matt */
3120 1.271 matt if (kpm_p) {
3121 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
3122 1.271 matt } else {
3123 1.134 thorpej l2b = pmap_alloc_l2_bucket(pm, va);
3124 1.271 matt }
3125 1.134 thorpej if (l2b == NULL) {
3126 1.134 thorpej if (flags & PMAP_CANFAIL) {
3127 1.134 thorpej pmap_release_pmap_lock(pm);
3128 1.373 bouyer error = ENOMEM;
3129 1.373 bouyer goto free_pv;
3130 1.134 thorpej }
3131 1.134 thorpej panic("pmap_enter: failed to allocate L2 bucket");
3132 1.134 thorpej }
3133 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(va)];
3134 1.262 matt const pt_entry_t opte = *ptep;
3135 1.262 matt pt_entry_t npte = pa;
3136 1.134 thorpej oflags = 0;
3137 1.88 thorpej
3138 1.134 thorpej if (opte) {
3139 1.134 thorpej /*
3140 1.134 thorpej * There is already a mapping at this address.
3141 1.134 thorpej * If the physical address is different, lookup the
3142 1.134 thorpej * vm_page.
3143 1.134 thorpej */
3144 1.328 skrll if (l2pte_pa(opte) != pa) {
3145 1.328 skrll KASSERT(!pmap_pv_tracked(pa));
3146 1.134 thorpej opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3147 1.328 skrll } else
3148 1.134 thorpej opg = pg;
3149 1.134 thorpej } else
3150 1.134 thorpej opg = NULL;
3151 1.88 thorpej
3152 1.328 skrll if (pg || pp) {
3153 1.328 skrll KASSERT((pg != NULL) != (pp != NULL));
3154 1.328 skrll struct vm_page_md *md = (pg != NULL) ? VM_PAGE_TO_MD(pg) :
3155 1.328 skrll PMAP_PAGE_TO_MD(pp);
3156 1.215 uebayasi
3157 1.134 thorpej /*
3158 1.134 thorpej * This is to be a managed mapping.
3159 1.134 thorpej */
3160 1.271 matt pmap_acquire_page_lock(md);
3161 1.251 matt if ((flags & VM_PROT_ALL) || (md->pvh_attrs & PVF_REF)) {
3162 1.134 thorpej /*
3163 1.134 thorpej * - The access type indicates that we don't need
3164 1.134 thorpej * to do referenced emulation.
3165 1.134 thorpej * OR
3166 1.134 thorpej * - The physical page has already been referenced
3167 1.134 thorpej * so no need to re-do referenced emulation here.
3168 1.134 thorpej */
3169 1.214 jmcneill npte |= l2pte_set_readonly(L2_S_PROTO);
3170 1.88 thorpej
3171 1.134 thorpej nflags |= PVF_REF;
3172 1.88 thorpej
3173 1.134 thorpej if ((prot & VM_PROT_WRITE) != 0 &&
3174 1.134 thorpej ((flags & VM_PROT_WRITE) != 0 ||
3175 1.215 uebayasi (md->pvh_attrs & PVF_MOD) != 0)) {
3176 1.134 thorpej /*
3177 1.134 thorpej * This is a writable mapping, and the
3178 1.134 thorpej * page's mod state indicates it has
3179 1.134 thorpej * already been modified. Make it
3180 1.134 thorpej * writable from the outset.
3181 1.134 thorpej */
3182 1.214 jmcneill npte = l2pte_set_writable(npte);
3183 1.134 thorpej nflags |= PVF_MOD;
3184 1.134 thorpej }
3185 1.271 matt
3186 1.271 matt #ifdef ARM_MMU_EXTENDED
3187 1.286 skrll /*
3188 1.271 matt * If the page has been cleaned, then the pvh_attrs
3189 1.271 matt * will have PVF_EXEC set, so mark it execute so we
3190 1.271 matt * don't get an access fault when trying to execute
3191 1.271 matt * from it.
3192 1.271 matt */
3193 1.271 matt if (md->pvh_attrs & nflags & PVF_EXEC) {
3194 1.271 matt npte &= ~L2_XS_XN;
3195 1.271 matt }
3196 1.271 matt #endif
3197 1.134 thorpej } else {
3198 1.134 thorpej /*
3199 1.134 thorpej * Need to do page referenced emulation.
3200 1.134 thorpej */
3201 1.134 thorpej npte |= L2_TYPE_INV;
3202 1.134 thorpej }
3203 1.88 thorpej
3204 1.252 macallan if (flags & ARM32_MMAP_WRITECOMBINE) {
3205 1.252 macallan npte |= pte_l2_s_wc_mode;
3206 1.252 macallan } else
3207 1.252 macallan npte |= pte_l2_s_cache_mode;
3208 1.1 matt
3209 1.328 skrll if (pg != NULL && pg == opg) {
3210 1.134 thorpej /*
3211 1.134 thorpej * We're changing the attrs of an existing mapping.
3212 1.134 thorpej */
3213 1.215 uebayasi oflags = pmap_modify_pv(md, pa, pm, va,
3214 1.134 thorpej PVF_WRITE | PVF_EXEC | PVF_WIRED |
3215 1.134 thorpej PVF_MOD | PVF_REF, nflags);
3216 1.1 matt
3217 1.174 matt #ifdef PMAP_CACHE_VIVT
3218 1.134 thorpej /*
3219 1.134 thorpej * We may need to flush the cache if we're
3220 1.134 thorpej * doing rw-ro...
3221 1.134 thorpej */
3222 1.134 thorpej if (pm->pm_cstate.cs_cache_d &&
3223 1.134 thorpej (oflags & PVF_NC) == 0 &&
3224 1.214 jmcneill l2pte_writable_p(opte) &&
3225 1.134 thorpej (prot & VM_PROT_WRITE) == 0)
3226 1.134 thorpej cpu_dcache_wb_range(va, PAGE_SIZE);
3227 1.174 matt #endif
3228 1.134 thorpej } else {
3229 1.271 matt struct pv_entry *pv;
3230 1.134 thorpej /*
3231 1.134 thorpej * New mapping, or changing the backing page
3232 1.134 thorpej * of an existing mapping.
3233 1.134 thorpej */
3234 1.134 thorpej if (opg) {
3235 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3236 1.215 uebayasi paddr_t opa = VM_PAGE_TO_PHYS(opg);
3237 1.215 uebayasi
3238 1.134 thorpej /*
3239 1.134 thorpej * Replacing an existing mapping with a new one.
3240 1.134 thorpej * It is part of our managed memory so we
3241 1.134 thorpej * must remove it from the PV list
3242 1.134 thorpej */
3243 1.215 uebayasi pv = pmap_remove_pv(omd, opa, pm, va);
3244 1.215 uebayasi pmap_vac_me_harder(omd, opa, pm, 0);
3245 1.205 uebayasi oflags = pv->pv_flags;
3246 1.1 matt
3247 1.174 matt #ifdef PMAP_CACHE_VIVT
3248 1.134 thorpej /*
3249 1.134 thorpej * If the old mapping was valid (ref/mod
3250 1.134 thorpej * emulation creates 'invalid' mappings
3251 1.134 thorpej * initially) then make sure to frob
3252 1.134 thorpej * the cache.
3253 1.134 thorpej */
3254 1.266 matt if (!(oflags & PVF_NC) && l2pte_valid_p(opte)) {
3255 1.259 matt pmap_cache_wbinv_page(pm, va, true,
3256 1.259 matt oflags);
3257 1.134 thorpej }
3258 1.174 matt #endif
3259 1.277 matt } else {
3260 1.373 bouyer pv = new_pv;
3261 1.373 bouyer new_pv = NULL;
3262 1.277 matt if (pv == NULL) {
3263 1.373 bouyer pmap_release_page_lock(md);
3264 1.277 matt pmap_release_pmap_lock(pm);
3265 1.277 matt if ((flags & PMAP_CANFAIL) == 0)
3266 1.277 matt panic("pmap_enter: "
3267 1.277 matt "no pv entries");
3268 1.277 matt
3269 1.291 skrll pmap_free_l2_bucket(pm, l2b, 0);
3270 1.277 matt UVMHIST_LOG(maphist, " <-- done (ENOMEM)",
3271 1.277 matt 0, 0, 0, 0);
3272 1.387 skrll return ENOMEM;
3273 1.277 matt }
3274 1.134 thorpej }
3275 1.25 rearnsha
3276 1.215 uebayasi pmap_enter_pv(md, pa, pv, pm, va, nflags);
3277 1.25 rearnsha }
3278 1.271 matt pmap_release_page_lock(md);
3279 1.134 thorpej } else {
3280 1.134 thorpej /*
3281 1.134 thorpej * We're mapping an unmanaged page.
3282 1.134 thorpej * These are always readable, and possibly writable, from
3283 1.134 thorpej * the get go as we don't need to track ref/mod status.
3284 1.134 thorpej */
3285 1.214 jmcneill npte |= l2pte_set_readonly(L2_S_PROTO);
3286 1.134 thorpej if (prot & VM_PROT_WRITE)
3287 1.214 jmcneill npte = l2pte_set_writable(npte);
3288 1.25 rearnsha
3289 1.134 thorpej /*
3290 1.134 thorpej * Make sure the vector table is mapped cacheable
3291 1.134 thorpej */
3292 1.271 matt if ((vector_page_p && !kpm_p)
3293 1.257 matt || (flags & ARM32_MMAP_CACHEABLE)) {
3294 1.134 thorpej npte |= pte_l2_s_cache_mode;
3295 1.271 matt #ifdef ARM_MMU_EXTENDED
3296 1.271 matt npte &= ~L2_XS_XN; /* and executable */
3297 1.271 matt #endif
3298 1.220 macallan } else if (flags & ARM32_MMAP_WRITECOMBINE) {
3299 1.220 macallan npte |= pte_l2_s_wc_mode;
3300 1.220 macallan }
3301 1.134 thorpej if (opg) {
3302 1.134 thorpej /*
3303 1.134 thorpej * Looks like there's an existing 'managed' mapping
3304 1.134 thorpej * at this address.
3305 1.25 rearnsha */
3306 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3307 1.215 uebayasi paddr_t opa = VM_PAGE_TO_PHYS(opg);
3308 1.215 uebayasi
3309 1.271 matt pmap_acquire_page_lock(omd);
3310 1.373 bouyer old_pv = pmap_remove_pv(omd, opa, pm, va);
3311 1.215 uebayasi pmap_vac_me_harder(omd, opa, pm, 0);
3312 1.373 bouyer oflags = old_pv->pv_flags;
3313 1.271 matt pmap_release_page_lock(omd);
3314 1.134 thorpej
3315 1.174 matt #ifdef PMAP_CACHE_VIVT
3316 1.266 matt if (!(oflags & PVF_NC) && l2pte_valid_p(opte)) {
3317 1.259 matt pmap_cache_wbinv_page(pm, va, true, oflags);
3318 1.134 thorpej }
3319 1.174 matt #endif
3320 1.25 rearnsha }
3321 1.25 rearnsha }
3322 1.25 rearnsha
3323 1.134 thorpej /*
3324 1.134 thorpej * Make sure userland mappings get the right permissions
3325 1.134 thorpej */
3326 1.271 matt if (!vector_page_p && !kpm_p) {
3327 1.134 thorpej npte |= L2_S_PROT_U;
3328 1.271 matt #ifdef ARM_MMU_EXTENDED
3329 1.271 matt npte |= L2_XS_nG; /* user pages are not global */
3330 1.271 matt #endif
3331 1.257 matt }
3332 1.25 rearnsha
3333 1.134 thorpej /*
3334 1.134 thorpej * Keep the stats up to date
3335 1.134 thorpej */
3336 1.134 thorpej if (opte == 0) {
3337 1.271 matt l2b->l2b_occupancy += PAGE_SIZE / L2_S_SIZE;
3338 1.134 thorpej pm->pm_stats.resident_count++;
3339 1.286 skrll }
3340 1.1 matt
3341 1.359 pgoyette UVMHIST_LOG(maphist, " opte %#jx npte %#jx", opte, npte, 0, 0);
3342 1.1 matt
3343 1.274 matt #if defined(ARM_MMU_EXTENDED)
3344 1.274 matt /*
3345 1.274 matt * If exec protection was requested but the page hasn't been synced,
3346 1.274 matt * sync it now and allow execution from it.
3347 1.274 matt */
3348 1.274 matt if ((nflags & PVF_EXEC) && (npte & L2_XS_XN)) {
3349 1.274 matt struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3350 1.274 matt npte &= ~L2_XS_XN;
3351 1.274 matt pmap_syncicache_page(md, pa);
3352 1.274 matt PMAPCOUNT(exec_synced_map);
3353 1.274 matt }
3354 1.274 matt #endif
3355 1.1 matt /*
3356 1.134 thorpej * If this is just a wiring change, the two PTEs will be
3357 1.134 thorpej * identical, so there's no need to update the page table.
3358 1.1 matt */
3359 1.134 thorpej if (npte != opte) {
3360 1.307 skrll l2pte_reset(ptep);
3361 1.307 skrll PTE_SYNC(ptep);
3362 1.310 skrll if (l2pte_valid_p(opte)) {
3363 1.310 skrll pmap_tlb_flush_SE(pm, va, oflags);
3364 1.310 skrll }
3365 1.307 skrll l2pte_set(ptep, npte, 0);
3366 1.237 matt PTE_SYNC(ptep);
3367 1.271 matt #ifndef ARM_MMU_EXTENDED
3368 1.271 matt bool is_cached = pmap_is_cached(pm);
3369 1.134 thorpej if (is_cached) {
3370 1.134 thorpej /*
3371 1.134 thorpej * We only need to frob the cache/tlb if this pmap
3372 1.134 thorpej * is current
3373 1.134 thorpej */
3374 1.266 matt if (!vector_page_p && l2pte_valid_p(npte)) {
3375 1.25 rearnsha /*
3376 1.134 thorpej * This mapping is likely to be accessed as
3377 1.134 thorpej * soon as we return to userland. Fix up the
3378 1.134 thorpej * L1 entry to avoid taking another
3379 1.134 thorpej * page/domain fault.
3380 1.25 rearnsha */
3381 1.271 matt pd_entry_t *pdep = pmap_l1_kva(pm)
3382 1.271 matt + l1pte_index(va);
3383 1.271 matt pd_entry_t pde = L1_C_PROTO | l2b->l2b_pa
3384 1.271 matt | L1_C_DOM(pmap_domain(pm));
3385 1.271 matt if (*pdep != pde) {
3386 1.271 matt l1pte_setone(pdep, pde);
3387 1.322 skrll PDE_SYNC(pdep);
3388 1.12 chris }
3389 1.1 matt }
3390 1.1 matt }
3391 1.134 thorpej
3392 1.359 pgoyette UVMHIST_LOG(maphist, " is_cached %jd cs 0x%08jx",
3393 1.271 matt is_cached, pm->pm_cstate.cs_all, 0, 0);
3394 1.134 thorpej
3395 1.134 thorpej if (pg != NULL) {
3396 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3397 1.215 uebayasi
3398 1.271 matt pmap_acquire_page_lock(md);
3399 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, va);
3400 1.271 matt pmap_release_page_lock(md);
3401 1.1 matt }
3402 1.274 matt #endif
3403 1.1 matt }
3404 1.185 matt #if defined(PMAP_CACHE_VIPT) && defined(DIAGNOSTIC)
3405 1.188 matt if (pg) {
3406 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3407 1.215 uebayasi
3408 1.271 matt pmap_acquire_page_lock(md);
3409 1.271 matt #ifndef ARM_MMU_EXTENDED
3410 1.271 matt KASSERT((md->pvh_attrs & PVF_DMOD) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
3411 1.227 matt #endif
3412 1.251 matt PMAP_VALIDATE_MD_PAGE(md);
3413 1.271 matt pmap_release_page_lock(md);
3414 1.188 matt }
3415 1.183 matt #endif
3416 1.134 thorpej
3417 1.134 thorpej pmap_release_pmap_lock(pm);
3418 1.134 thorpej
3419 1.373 bouyer
3420 1.373 bouyer if (old_pv)
3421 1.373 bouyer pool_put(&pmap_pv_pool, old_pv);
3422 1.373 bouyer free_pv:
3423 1.373 bouyer if (new_pv)
3424 1.373 bouyer pool_put(&pmap_pv_pool, new_pv);
3425 1.387 skrll return error;
3426 1.1 matt }
3427 1.1 matt
3428 1.1 matt /*
3429 1.1 matt * pmap_remove()
3430 1.1 matt *
3431 1.1 matt * pmap_remove is responsible for nuking a number of mappings for a range
3432 1.1 matt * of virtual address space in the current pmap. To do this efficiently
3433 1.1 matt * is interesting, because in a number of cases a wide virtual address
3434 1.1 matt * range may be supplied that contains few actual mappings. So, the
3435 1.1 matt * optimisations are:
3436 1.134 thorpej * 1. Skip over hunks of address space for which no L1 or L2 entry exists.
3437 1.1 matt * 2. Build up a list of pages we've hit, up to a maximum, so we can
3438 1.1 matt * maybe do just a partial cache clean. This path of execution is
3439 1.1 matt * complicated by the fact that the cache must be flushed _before_
3440 1.1 matt * the PTE is nuked, being a VAC :-)
3441 1.134 thorpej * 3. If we're called after UVM calls pmap_remove_all(), we can defer
3442 1.134 thorpej * all invalidations until pmap_update(), since pmap_remove_all() has
3443 1.134 thorpej * already flushed the cache.
3444 1.134 thorpej * 4. Maybe later fast-case a single page, but I don't think this is
3445 1.1 matt * going to make _that_ much difference overall.
3446 1.1 matt */
3447 1.1 matt
3448 1.134 thorpej #define PMAP_REMOVE_CLEAN_LIST_SIZE 3
3449 1.1 matt
3450 1.1 matt void
3451 1.200 rmind pmap_remove(pmap_t pm, vaddr_t sva, vaddr_t eva)
3452 1.1 matt {
3453 1.373 bouyer SLIST_HEAD(,pv_entry) opv_list;
3454 1.373 bouyer struct pv_entry *pv, *npv;
3455 1.406 skrll UVMHIST_FUNC(__func__);
3456 1.406 skrll UVMHIST_CALLARGS(maphist, " (pm=%#jx, sva=%#jx, eva=%#jx)",
3457 1.359 pgoyette (uintptr_t)pm, sva, eva, 0);
3458 1.1 matt
3459 1.401 skrll #ifdef PMAP_FAULTINFO
3460 1.401 skrll curpcb->pcb_faultinfo.pfi_faultaddr = 0;
3461 1.401 skrll curpcb->pcb_faultinfo.pfi_repeats = 0;
3462 1.401 skrll curpcb->pcb_faultinfo.pfi_faultptep = NULL;
3463 1.401 skrll #endif
3464 1.401 skrll
3465 1.373 bouyer SLIST_INIT(&opv_list);
3466 1.17 chris /*
3467 1.134 thorpej * we lock in the pmap => pv_head direction
3468 1.17 chris */
3469 1.134 thorpej pmap_acquire_pmap_lock(pm);
3470 1.134 thorpej
3471 1.348 skrll #ifndef ARM_MMU_EXTENDED
3472 1.348 skrll u_int cleanlist_idx, total, cnt;
3473 1.348 skrll struct {
3474 1.348 skrll vaddr_t va;
3475 1.348 skrll pt_entry_t *ptep;
3476 1.348 skrll } cleanlist[PMAP_REMOVE_CLEAN_LIST_SIZE];
3477 1.348 skrll
3478 1.134 thorpej if (pm->pm_remove_all || !pmap_is_cached(pm)) {
3479 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3480 1.134 thorpej if (pm->pm_cstate.cs_tlb == 0)
3481 1.160 thorpej pm->pm_remove_all = true;
3482 1.134 thorpej } else
3483 1.134 thorpej cleanlist_idx = 0;
3484 1.134 thorpej total = 0;
3485 1.348 skrll #endif
3486 1.134 thorpej
3487 1.1 matt while (sva < eva) {
3488 1.134 thorpej /*
3489 1.134 thorpej * Do one L2 bucket's worth at a time.
3490 1.134 thorpej */
3491 1.348 skrll vaddr_t next_bucket = L2_NEXT_BUCKET_VA(sva);
3492 1.134 thorpej if (next_bucket > eva)
3493 1.134 thorpej next_bucket = eva;
3494 1.134 thorpej
3495 1.262 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(pm, sva);
3496 1.134 thorpej if (l2b == NULL) {
3497 1.134 thorpej sva = next_bucket;
3498 1.134 thorpej continue;
3499 1.134 thorpej }
3500 1.134 thorpej
3501 1.262 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(sva)];
3502 1.348 skrll u_int mappings = 0;
3503 1.134 thorpej
3504 1.348 skrll for (;sva < next_bucket;
3505 1.262 matt sva += PAGE_SIZE, ptep += PAGE_SIZE / L2_S_SIZE) {
3506 1.262 matt pt_entry_t opte = *ptep;
3507 1.134 thorpej
3508 1.262 matt if (opte == 0) {
3509 1.156 scw /* Nothing here, move along */
3510 1.1 matt continue;
3511 1.1 matt }
3512 1.1 matt
3513 1.259 matt u_int flags = PVF_REF;
3514 1.262 matt paddr_t pa = l2pte_pa(opte);
3515 1.262 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
3516 1.1 matt
3517 1.1 matt /*
3518 1.134 thorpej * Update flags. In a number of circumstances,
3519 1.134 thorpej * we could cluster a lot of these and do a
3520 1.134 thorpej * number of sequential pages in one go.
3521 1.1 matt */
3522 1.262 matt if (pg != NULL) {
3523 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3524 1.215 uebayasi
3525 1.271 matt pmap_acquire_page_lock(md);
3526 1.215 uebayasi pv = pmap_remove_pv(md, pa, pm, sva);
3527 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, 0);
3528 1.271 matt pmap_release_page_lock(md);
3529 1.205 uebayasi if (pv != NULL) {
3530 1.261 matt if (pm->pm_remove_all == false) {
3531 1.261 matt flags = pv->pv_flags;
3532 1.261 matt }
3533 1.373 bouyer SLIST_INSERT_HEAD(&opv_list,
3534 1.373 bouyer pv, pv_link);
3535 1.134 thorpej }
3536 1.134 thorpej }
3537 1.271 matt mappings += PAGE_SIZE / L2_S_SIZE;
3538 1.156 scw
3539 1.266 matt if (!l2pte_valid_p(opte)) {
3540 1.156 scw /*
3541 1.156 scw * Ref/Mod emulation is still active for this
3542 1.156 scw * mapping, therefore it is has not yet been
3543 1.156 scw * accessed. No need to frob the cache/tlb.
3544 1.156 scw */
3545 1.262 matt l2pte_reset(ptep);
3546 1.134 thorpej PTE_SYNC_CURRENT(pm, ptep);
3547 1.134 thorpej continue;
3548 1.134 thorpej }
3549 1.1 matt
3550 1.271 matt #ifdef ARM_MMU_EXTENDED
3551 1.348 skrll l2pte_reset(ptep);
3552 1.348 skrll PTE_SYNC(ptep);
3553 1.348 skrll if (__predict_false(pm->pm_remove_all == false)) {
3554 1.348 skrll pmap_tlb_flush_SE(pm, sva, flags);
3555 1.271 matt }
3556 1.348 skrll #else
3557 1.1 matt if (cleanlist_idx < PMAP_REMOVE_CLEAN_LIST_SIZE) {
3558 1.1 matt /* Add to the clean list. */
3559 1.174 matt cleanlist[cleanlist_idx].ptep = ptep;
3560 1.134 thorpej cleanlist[cleanlist_idx].va =
3561 1.259 matt sva | (flags & PVF_EXEC);
3562 1.1 matt cleanlist_idx++;
3563 1.271 matt } else if (cleanlist_idx == PMAP_REMOVE_CLEAN_LIST_SIZE) {
3564 1.1 matt /* Nuke everything if needed. */
3565 1.174 matt #ifdef PMAP_CACHE_VIVT
3566 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
3567 1.174 matt #endif
3568 1.1 matt /*
3569 1.1 matt * Roll back the previous PTE list,
3570 1.1 matt * and zero out the current PTE.
3571 1.1 matt */
3572 1.113 thorpej for (cnt = 0;
3573 1.134 thorpej cnt < PMAP_REMOVE_CLEAN_LIST_SIZE; cnt++) {
3574 1.262 matt l2pte_reset(cleanlist[cnt].ptep);
3575 1.181 scw PTE_SYNC(cleanlist[cnt].ptep);
3576 1.1 matt }
3577 1.262 matt l2pte_reset(ptep);
3578 1.134 thorpej PTE_SYNC(ptep);
3579 1.1 matt cleanlist_idx++;
3580 1.160 thorpej pm->pm_remove_all = true;
3581 1.1 matt } else {
3582 1.262 matt l2pte_reset(ptep);
3583 1.134 thorpej PTE_SYNC(ptep);
3584 1.160 thorpej if (pm->pm_remove_all == false) {
3585 1.259 matt pmap_tlb_flush_SE(pm, sva, flags);
3586 1.134 thorpej }
3587 1.134 thorpej }
3588 1.348 skrll #endif
3589 1.134 thorpej }
3590 1.134 thorpej
3591 1.348 skrll #ifndef ARM_MMU_EXTENDED
3592 1.134 thorpej /*
3593 1.134 thorpej * Deal with any left overs
3594 1.134 thorpej */
3595 1.134 thorpej if (cleanlist_idx <= PMAP_REMOVE_CLEAN_LIST_SIZE) {
3596 1.134 thorpej total += cleanlist_idx;
3597 1.134 thorpej for (cnt = 0; cnt < cleanlist_idx; cnt++) {
3598 1.307 skrll l2pte_reset(cleanlist[cnt].ptep);
3599 1.307 skrll PTE_SYNC_CURRENT(pm, cleanlist[cnt].ptep);
3600 1.259 matt vaddr_t va = cleanlist[cnt].va;
3601 1.134 thorpej if (pm->pm_cstate.cs_all != 0) {
3602 1.259 matt vaddr_t clva = va & ~PAGE_MASK;
3603 1.259 matt u_int flags = va & PVF_EXEC;
3604 1.174 matt #ifdef PMAP_CACHE_VIVT
3605 1.259 matt pmap_cache_wbinv_page(pm, clva, true,
3606 1.259 matt PVF_REF | PVF_WRITE | flags);
3607 1.174 matt #endif
3608 1.259 matt pmap_tlb_flush_SE(pm, clva,
3609 1.259 matt PVF_REF | flags);
3610 1.134 thorpej }
3611 1.1 matt }
3612 1.1 matt
3613 1.1 matt /*
3614 1.134 thorpej * If it looks like we're removing a whole bunch
3615 1.134 thorpej * of mappings, it's faster to just write-back
3616 1.134 thorpej * the whole cache now and defer TLB flushes until
3617 1.134 thorpej * pmap_update() is called.
3618 1.1 matt */
3619 1.134 thorpej if (total <= PMAP_REMOVE_CLEAN_LIST_SIZE)
3620 1.134 thorpej cleanlist_idx = 0;
3621 1.134 thorpej else {
3622 1.134 thorpej cleanlist_idx = PMAP_REMOVE_CLEAN_LIST_SIZE + 1;
3623 1.174 matt #ifdef PMAP_CACHE_VIVT
3624 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
3625 1.174 matt #endif
3626 1.160 thorpej pm->pm_remove_all = true;
3627 1.134 thorpej }
3628 1.134 thorpej }
3629 1.348 skrll #endif /* ARM_MMU_EXTENDED */
3630 1.290 skrll
3631 1.290 skrll pmap_free_l2_bucket(pm, l2b, mappings);
3632 1.288 matt pm->pm_stats.resident_count -= mappings / (PAGE_SIZE/L2_S_SIZE);
3633 1.134 thorpej }
3634 1.134 thorpej
3635 1.134 thorpej pmap_release_pmap_lock(pm);
3636 1.373 bouyer SLIST_FOREACH_SAFE(pv, &opv_list, pv_link, npv) {
3637 1.373 bouyer pool_put(&pmap_pv_pool, pv);
3638 1.373 bouyer }
3639 1.134 thorpej }
3640 1.134 thorpej
3641 1.358 flxd #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3642 1.182 matt static struct pv_entry *
3643 1.182 matt pmap_kremove_pg(struct vm_page *pg, vaddr_t va)
3644 1.182 matt {
3645 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
3646 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
3647 1.182 matt struct pv_entry *pv;
3648 1.182 matt
3649 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || md->pvh_attrs & (PVF_COLORED|PVF_NC));
3650 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_KMPAGE) == 0);
3651 1.271 matt KASSERT(pmap_page_locked_p(md));
3652 1.182 matt
3653 1.215 uebayasi pv = pmap_remove_pv(md, pa, pmap_kernel(), va);
3654 1.271 matt KASSERTMSG(pv, "pg %p (pa #%lx) va %#lx", pg, pa, va);
3655 1.268 matt KASSERT(PV_IS_KENTRY_P(pv->pv_flags));
3656 1.182 matt
3657 1.182 matt /*
3658 1.375 skrll * We are removing a writeable mapping to a cached exec page, if
3659 1.375 skrll * it's the last mapping then clear its execness otherwise sync
3660 1.182 matt * the page to the icache.
3661 1.182 matt */
3662 1.215 uebayasi if ((md->pvh_attrs & (PVF_NC|PVF_EXEC)) == PVF_EXEC
3663 1.182 matt && (pv->pv_flags & PVF_WRITE) != 0) {
3664 1.215 uebayasi if (SLIST_EMPTY(&md->pvh_list)) {
3665 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
3666 1.182 matt PMAPCOUNT(exec_discarded_kremove);
3667 1.182 matt } else {
3668 1.215 uebayasi pmap_syncicache_page(md, pa);
3669 1.182 matt PMAPCOUNT(exec_synced_kremove);
3670 1.182 matt }
3671 1.182 matt }
3672 1.215 uebayasi pmap_vac_me_harder(md, pa, pmap_kernel(), 0);
3673 1.182 matt
3674 1.182 matt return pv;
3675 1.182 matt }
3676 1.358 flxd #endif /* PMAP_CACHE_VIPT && !ARM_MMU_EXTENDED */
3677 1.182 matt
3678 1.134 thorpej /*
3679 1.134 thorpej * pmap_kenter_pa: enter an unmanaged, wired kernel mapping
3680 1.134 thorpej *
3681 1.134 thorpej * We assume there is already sufficient KVM space available
3682 1.134 thorpej * to do this, as we can't allocate L2 descriptor tables/metadata
3683 1.134 thorpej * from here.
3684 1.134 thorpej */
3685 1.134 thorpej void
3686 1.201 cegger pmap_kenter_pa(vaddr_t va, paddr_t pa, vm_prot_t prot, u_int flags)
3687 1.134 thorpej {
3688 1.358 flxd #ifdef PMAP_CACHE_VIVT
3689 1.358 flxd struct vm_page *pg = (flags & PMAP_KMPAGE) ? PHYS_TO_VM_PAGE(pa) : NULL;
3690 1.358 flxd #endif
3691 1.358 flxd #ifdef PMAP_CACHE_VIPT
3692 1.174 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
3693 1.174 matt struct vm_page *opg;
3694 1.271 matt #ifndef ARM_MMU_EXTENDED
3695 1.182 matt struct pv_entry *pv = NULL;
3696 1.174 matt #endif
3697 1.358 flxd #endif
3698 1.277 matt struct vm_page_md *md = pg != NULL ? VM_PAGE_TO_MD(pg) : NULL;
3699 1.174 matt
3700 1.271 matt UVMHIST_FUNC(__func__);
3701 1.271 matt
3702 1.271 matt if (pmap_initialized) {
3703 1.406 skrll UVMHIST_CALLARGS(maphist,
3704 1.406 skrll "va=%#jx, pa=%#jx, prot=%#jx, flags=%#jx", va, pa, prot,
3705 1.406 skrll flags);
3706 1.271 matt }
3707 1.134 thorpej
3708 1.271 matt pmap_t kpm = pmap_kernel();
3709 1.320 matt pmap_acquire_pmap_lock(kpm);
3710 1.271 matt struct l2_bucket * const l2b = pmap_get_l2_bucket(kpm, va);
3711 1.271 matt const size_t l1slot __diagused = l1pte_index(va);
3712 1.271 matt KASSERTMSG(l2b != NULL,
3713 1.271 matt "va %#lx pa %#lx prot %d maxkvaddr %#lx: l2 %p l2b %p kva %p",
3714 1.271 matt va, pa, prot, pmap_curmaxkvaddr, kpm->pm_l2[L2_IDX(l1slot)],
3715 1.271 matt kpm->pm_l2[L2_IDX(l1slot)]
3716 1.271 matt ? &kpm->pm_l2[L2_IDX(l1slot)]->l2_bucket[L2_BUCKET(l1slot)]
3717 1.271 matt : NULL,
3718 1.271 matt kpm->pm_l2[L2_IDX(l1slot)]
3719 1.271 matt ? kpm->pm_l2[L2_IDX(l1slot)]->l2_bucket[L2_BUCKET(l1slot)].l2b_kva
3720 1.286 skrll : NULL);
3721 1.271 matt KASSERT(l2b->l2b_kva != NULL);
3722 1.134 thorpej
3723 1.262 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
3724 1.262 matt const pt_entry_t opte = *ptep;
3725 1.134 thorpej
3726 1.174 matt if (opte == 0) {
3727 1.174 matt PMAPCOUNT(kenter_mappings);
3728 1.271 matt l2b->l2b_occupancy += PAGE_SIZE / L2_S_SIZE;
3729 1.174 matt } else {
3730 1.174 matt PMAPCOUNT(kenter_remappings);
3731 1.358 flxd #ifdef PMAP_CACHE_VIPT
3732 1.174 matt opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3733 1.358 flxd #if !defined(ARM_MMU_EXTENDED) || defined(DIAGNOSTIC)
3734 1.280 matt struct vm_page_md *omd __diagused = VM_PAGE_TO_MD(opg);
3735 1.228 he #endif
3736 1.358 flxd if (opg && arm_cache_prefer_mask != 0) {
3737 1.174 matt KASSERT(opg != pg);
3738 1.215 uebayasi KASSERT((omd->pvh_attrs & PVF_KMPAGE) == 0);
3739 1.213 cegger KASSERT((flags & PMAP_KMPAGE) == 0);
3740 1.271 matt #ifndef ARM_MMU_EXTENDED
3741 1.277 matt pmap_acquire_page_lock(omd);
3742 1.182 matt pv = pmap_kremove_pg(opg, va);
3743 1.277 matt pmap_release_page_lock(omd);
3744 1.271 matt #endif
3745 1.174 matt }
3746 1.358 flxd #endif
3747 1.266 matt if (l2pte_valid_p(opte)) {
3748 1.307 skrll l2pte_reset(ptep);
3749 1.307 skrll PTE_SYNC(ptep);
3750 1.174 matt #ifdef PMAP_CACHE_VIVT
3751 1.174 matt cpu_dcache_wbinv_range(va, PAGE_SIZE);
3752 1.174 matt #endif
3753 1.174 matt cpu_tlb_flushD_SE(va);
3754 1.174 matt cpu_cpwait();
3755 1.174 matt }
3756 1.174 matt }
3757 1.320 matt pmap_release_pmap_lock(kpm);
3758 1.364 skrll pt_entry_t npte = L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot);
3759 1.134 thorpej
3760 1.364 skrll if (flags & PMAP_PTE) {
3761 1.364 skrll KASSERT((flags & PMAP_CACHE_MASK) == 0);
3762 1.364 skrll if (!(flags & PMAP_NOCACHE))
3763 1.364 skrll npte |= pte_l2_s_cache_mode_pt;
3764 1.364 skrll } else {
3765 1.388 skrll switch (flags & (PMAP_CACHE_MASK | PMAP_DEV_MASK)) {
3766 1.388 skrll case PMAP_DEV ... PMAP_DEV | PMAP_CACHE_MASK:
3767 1.388 skrll break;
3768 1.364 skrll case PMAP_NOCACHE:
3769 1.388 skrll npte |= pte_l2_s_nocache_mode;
3770 1.364 skrll break;
3771 1.364 skrll case PMAP_WRITE_COMBINE:
3772 1.364 skrll npte |= pte_l2_s_wc_mode;
3773 1.364 skrll break;
3774 1.364 skrll default:
3775 1.364 skrll npte |= pte_l2_s_cache_mode;
3776 1.364 skrll break;
3777 1.364 skrll }
3778 1.364 skrll }
3779 1.271 matt #ifdef ARM_MMU_EXTENDED
3780 1.271 matt if (prot & VM_PROT_EXECUTE)
3781 1.271 matt npte &= ~L2_XS_XN;
3782 1.271 matt #endif
3783 1.307 skrll l2pte_set(ptep, npte, 0);
3784 1.134 thorpej PTE_SYNC(ptep);
3785 1.174 matt
3786 1.174 matt if (pg) {
3787 1.213 cegger if (flags & PMAP_KMPAGE) {
3788 1.215 uebayasi KASSERT(md->urw_mappings == 0);
3789 1.215 uebayasi KASSERT(md->uro_mappings == 0);
3790 1.215 uebayasi KASSERT(md->krw_mappings == 0);
3791 1.215 uebayasi KASSERT(md->kro_mappings == 0);
3792 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3793 1.186 matt KASSERT(pv == NULL);
3794 1.207 uebayasi KASSERT(arm_cache_prefer_mask == 0 || (va & PVF_COLORED) == 0);
3795 1.215 uebayasi KASSERT((md->pvh_attrs & PVF_NC) == 0);
3796 1.182 matt /* if there is a color conflict, evict from cache. */
3797 1.215 uebayasi if (pmap_is_page_colored_p(md)
3798 1.215 uebayasi && ((va ^ md->pvh_attrs) & arm_cache_prefer_mask)) {
3799 1.183 matt PMAPCOUNT(vac_color_change);
3800 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_PRIMARY);
3801 1.215 uebayasi } else if (md->pvh_attrs & PVF_MULTCLR) {
3802 1.195 matt /*
3803 1.195 matt * If this page has multiple colors, expunge
3804 1.195 matt * them.
3805 1.195 matt */
3806 1.195 matt PMAPCOUNT(vac_flush_lots2);
3807 1.215 uebayasi pmap_flush_page(md, pa, PMAP_FLUSH_SECONDARY);
3808 1.183 matt }
3809 1.278 matt /*
3810 1.278 matt * Since this is a KMPAGE, there can be no contention
3811 1.278 matt * for this page so don't lock it.
3812 1.278 matt */
3813 1.215 uebayasi md->pvh_attrs &= PAGE_SIZE - 1;
3814 1.271 matt md->pvh_attrs |= PVF_KMPAGE | PVF_COLORED | PVF_DIRTY
3815 1.183 matt | (va & arm_cache_prefer_mask);
3816 1.271 matt #else /* !PMAP_CACHE_VIPT || ARM_MMU_EXTENDED */
3817 1.215 uebayasi md->pvh_attrs |= PVF_KMPAGE;
3818 1.186 matt #endif
3819 1.278 matt atomic_inc_32(&pmap_kmpages);
3820 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3821 1.358 flxd } else if (arm_cache_prefer_mask != 0) {
3822 1.182 matt if (pv == NULL) {
3823 1.182 matt pv = pool_get(&pmap_pv_pool, PR_NOWAIT);
3824 1.182 matt KASSERT(pv != NULL);
3825 1.182 matt }
3826 1.271 matt pmap_acquire_page_lock(md);
3827 1.215 uebayasi pmap_enter_pv(md, pa, pv, pmap_kernel(), va,
3828 1.182 matt PVF_WIRED | PVF_KENTRY
3829 1.183 matt | (prot & VM_PROT_WRITE ? PVF_WRITE : 0));
3830 1.183 matt if ((prot & VM_PROT_WRITE)
3831 1.215 uebayasi && !(md->pvh_attrs & PVF_NC))
3832 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
3833 1.215 uebayasi KASSERT((prot & VM_PROT_WRITE) == 0 || (md->pvh_attrs & (PVF_DIRTY|PVF_NC)));
3834 1.215 uebayasi pmap_vac_me_harder(md, pa, pmap_kernel(), va);
3835 1.271 matt pmap_release_page_lock(md);
3836 1.186 matt #endif
3837 1.179 matt }
3838 1.358 flxd #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3839 1.182 matt } else {
3840 1.182 matt if (pv != NULL)
3841 1.182 matt pool_put(&pmap_pv_pool, pv);
3842 1.186 matt #endif
3843 1.174 matt }
3844 1.271 matt if (pmap_initialized) {
3845 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (ptep %#jx: %#jx -> %#jx)",
3846 1.359 pgoyette (uintptr_t)ptep, opte, npte, 0);
3847 1.271 matt }
3848 1.277 matt
3849 1.134 thorpej }
3850 1.134 thorpej
3851 1.134 thorpej void
3852 1.134 thorpej pmap_kremove(vaddr_t va, vsize_t len)
3853 1.134 thorpej {
3854 1.271 matt #ifdef UVMHIST
3855 1.271 matt u_int total_mappings = 0;
3856 1.271 matt #endif
3857 1.174 matt
3858 1.174 matt PMAPCOUNT(kenter_unmappings);
3859 1.134 thorpej
3860 1.406 skrll UVMHIST_FUNC(__func__);
3861 1.406 skrll UVMHIST_CALLARGS(maphist, " (va=%#jx, len=%#jx)", va, len, 0, 0);
3862 1.271 matt
3863 1.271 matt const vaddr_t eva = va + len;
3864 1.373 bouyer pmap_t kpm = pmap_kernel();
3865 1.134 thorpej
3866 1.373 bouyer pmap_acquire_pmap_lock(kpm);
3867 1.320 matt
3868 1.134 thorpej while (va < eva) {
3869 1.271 matt vaddr_t next_bucket = L2_NEXT_BUCKET_VA(va);
3870 1.134 thorpej if (next_bucket > eva)
3871 1.134 thorpej next_bucket = eva;
3872 1.134 thorpej
3873 1.307 skrll struct l2_bucket * const l2b = pmap_get_l2_bucket(kpm, va);
3874 1.134 thorpej KDASSERT(l2b != NULL);
3875 1.134 thorpej
3876 1.262 matt pt_entry_t * const sptep = &l2b->l2b_kva[l2pte_index(va)];
3877 1.262 matt pt_entry_t *ptep = sptep;
3878 1.271 matt u_int mappings = 0;
3879 1.134 thorpej
3880 1.134 thorpej while (va < next_bucket) {
3881 1.262 matt const pt_entry_t opte = *ptep;
3882 1.262 matt struct vm_page *opg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
3883 1.262 matt if (opg != NULL) {
3884 1.215 uebayasi struct vm_page_md *omd = VM_PAGE_TO_MD(opg);
3885 1.215 uebayasi
3886 1.215 uebayasi if (omd->pvh_attrs & PVF_KMPAGE) {
3887 1.215 uebayasi KASSERT(omd->urw_mappings == 0);
3888 1.215 uebayasi KASSERT(omd->uro_mappings == 0);
3889 1.215 uebayasi KASSERT(omd->krw_mappings == 0);
3890 1.215 uebayasi KASSERT(omd->kro_mappings == 0);
3891 1.215 uebayasi omd->pvh_attrs &= ~PVF_KMPAGE;
3892 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3893 1.251 matt if (arm_cache_prefer_mask != 0) {
3894 1.251 matt omd->pvh_attrs &= ~PVF_WRITE;
3895 1.251 matt }
3896 1.186 matt #endif
3897 1.278 matt atomic_dec_32(&pmap_kmpages);
3898 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
3899 1.358 flxd } else if (arm_cache_prefer_mask != 0) {
3900 1.278 matt pmap_acquire_page_lock(omd);
3901 1.182 matt pool_put(&pmap_pv_pool,
3902 1.182 matt pmap_kremove_pg(opg, va));
3903 1.278 matt pmap_release_page_lock(omd);
3904 1.186 matt #endif
3905 1.179 matt }
3906 1.174 matt }
3907 1.266 matt if (l2pte_valid_p(opte)) {
3908 1.307 skrll l2pte_reset(ptep);
3909 1.307 skrll PTE_SYNC(ptep);
3910 1.174 matt #ifdef PMAP_CACHE_VIVT
3911 1.134 thorpej cpu_dcache_wbinv_range(va, PAGE_SIZE);
3912 1.174 matt #endif
3913 1.134 thorpej cpu_tlb_flushD_SE(va);
3914 1.307 skrll
3915 1.271 matt mappings += PAGE_SIZE / L2_S_SIZE;
3916 1.134 thorpej }
3917 1.134 thorpej va += PAGE_SIZE;
3918 1.262 matt ptep += PAGE_SIZE / L2_S_SIZE;
3919 1.134 thorpej }
3920 1.287 matt KDASSERTMSG(mappings <= l2b->l2b_occupancy, "%u %u",
3921 1.287 matt mappings, l2b->l2b_occupancy);
3922 1.134 thorpej l2b->l2b_occupancy -= mappings;
3923 1.307 skrll //PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
3924 1.271 matt #ifdef UVMHIST
3925 1.271 matt total_mappings += mappings;
3926 1.271 matt #endif
3927 1.134 thorpej }
3928 1.373 bouyer pmap_release_pmap_lock(kpm);
3929 1.134 thorpej cpu_cpwait();
3930 1.359 pgoyette UVMHIST_LOG(maphist, " <--- done (%ju mappings removed)",
3931 1.271 matt total_mappings, 0, 0, 0);
3932 1.134 thorpej }
3933 1.134 thorpej
3934 1.159 thorpej bool
3935 1.134 thorpej pmap_extract(pmap_t pm, vaddr_t va, paddr_t *pap)
3936 1.134 thorpej {
3937 1.365 ryo
3938 1.365 ryo return pmap_extract_coherency(pm, va, pap, NULL);
3939 1.365 ryo }
3940 1.365 ryo
3941 1.365 ryo bool
3942 1.365 ryo pmap_extract_coherency(pmap_t pm, vaddr_t va, paddr_t *pap, bool *coherentp)
3943 1.365 ryo {
3944 1.134 thorpej struct l2_dtable *l2;
3945 1.271 matt pd_entry_t *pdep, pde;
3946 1.134 thorpej pt_entry_t *ptep, pte;
3947 1.134 thorpej paddr_t pa;
3948 1.271 matt u_int l1slot;
3949 1.365 ryo bool coherent;
3950 1.134 thorpej
3951 1.134 thorpej pmap_acquire_pmap_lock(pm);
3952 1.134 thorpej
3953 1.271 matt l1slot = l1pte_index(va);
3954 1.271 matt pdep = pmap_l1_kva(pm) + l1slot;
3955 1.271 matt pde = *pdep;
3956 1.134 thorpej
3957 1.271 matt if (l1pte_section_p(pde)) {
3958 1.134 thorpej /*
3959 1.134 thorpej * These should only happen for pmap_kernel()
3960 1.134 thorpej */
3961 1.134 thorpej KDASSERT(pm == pmap_kernel());
3962 1.134 thorpej pmap_release_pmap_lock(pm);
3963 1.235 matt #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
3964 1.271 matt if (l1pte_supersection_p(pde)) {
3965 1.271 matt pa = (pde & L1_SS_FRAME) | (va & L1_SS_OFFSET);
3966 1.235 matt } else
3967 1.235 matt #endif
3968 1.271 matt pa = (pde & L1_S_FRAME) | (va & L1_S_OFFSET);
3969 1.365 ryo coherent = (pde & L1_S_CACHE_MASK) == 0;
3970 1.134 thorpej } else {
3971 1.134 thorpej /*
3972 1.134 thorpej * Note that we can't rely on the validity of the L1
3973 1.134 thorpej * descriptor as an indication that a mapping exists.
3974 1.134 thorpej * We have to look it up in the L2 dtable.
3975 1.134 thorpej */
3976 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
3977 1.134 thorpej
3978 1.134 thorpej if (l2 == NULL ||
3979 1.271 matt (ptep = l2->l2_bucket[L2_BUCKET(l1slot)].l2b_kva) == NULL) {
3980 1.134 thorpej pmap_release_pmap_lock(pm);
3981 1.174 matt return false;
3982 1.134 thorpej }
3983 1.134 thorpej
3984 1.283 matt pte = ptep[l2pte_index(va)];
3985 1.134 thorpej pmap_release_pmap_lock(pm);
3986 1.134 thorpej
3987 1.134 thorpej if (pte == 0)
3988 1.174 matt return false;
3989 1.134 thorpej
3990 1.134 thorpej switch (pte & L2_TYPE_MASK) {
3991 1.134 thorpej case L2_TYPE_L:
3992 1.134 thorpej pa = (pte & L2_L_FRAME) | (va & L2_L_OFFSET);
3993 1.365 ryo coherent = (pte & L2_L_CACHE_MASK) == 0;
3994 1.134 thorpej break;
3995 1.134 thorpej
3996 1.134 thorpej default:
3997 1.283 matt pa = (pte & ~PAGE_MASK) | (va & PAGE_MASK);
3998 1.365 ryo coherent = (pte & L2_S_CACHE_MASK) == 0;
3999 1.134 thorpej break;
4000 1.134 thorpej }
4001 1.134 thorpej }
4002 1.134 thorpej
4003 1.134 thorpej if (pap != NULL)
4004 1.134 thorpej *pap = pa;
4005 1.134 thorpej
4006 1.365 ryo if (coherentp != NULL)
4007 1.365 ryo *coherentp = (pm == pmap_kernel() && coherent);
4008 1.365 ryo
4009 1.174 matt return true;
4010 1.134 thorpej }
4011 1.134 thorpej
4012 1.328 skrll /*
4013 1.328 skrll * pmap_pv_remove: remove an unmanaged pv-tracked page from all pmaps
4014 1.328 skrll * that map it
4015 1.328 skrll */
4016 1.328 skrll
4017 1.328 skrll static void
4018 1.328 skrll pmap_pv_remove(paddr_t pa)
4019 1.328 skrll {
4020 1.328 skrll struct pmap_page *pp;
4021 1.328 skrll
4022 1.328 skrll pp = pmap_pv_tracked(pa);
4023 1.328 skrll if (pp == NULL)
4024 1.328 skrll panic("pmap_pv_protect: page not pv-tracked: 0x%"PRIxPADDR,
4025 1.328 skrll pa);
4026 1.328 skrll
4027 1.328 skrll struct vm_page_md *md = PMAP_PAGE_TO_MD(pp);
4028 1.328 skrll pmap_page_remove(md, pa);
4029 1.328 skrll }
4030 1.328 skrll
4031 1.328 skrll void
4032 1.328 skrll pmap_pv_protect(paddr_t pa, vm_prot_t prot)
4033 1.328 skrll {
4034 1.328 skrll
4035 1.328 skrll /* the only case is remove at the moment */
4036 1.328 skrll KASSERT(prot == VM_PROT_NONE);
4037 1.328 skrll pmap_pv_remove(pa);
4038 1.328 skrll }
4039 1.328 skrll
4040 1.134 thorpej void
4041 1.134 thorpej pmap_protect(pmap_t pm, vaddr_t sva, vaddr_t eva, vm_prot_t prot)
4042 1.134 thorpej {
4043 1.134 thorpej struct l2_bucket *l2b;
4044 1.134 thorpej vaddr_t next_bucket;
4045 1.134 thorpej
4046 1.408 skrll UVMHIST_FUNC(__func__);
4047 1.408 skrll UVMHIST_CALLARGS(maphist, "pm %#jx va %#jx...#%jx prot %#jx",
4048 1.408 skrll (uintptr_t)pm, sva, eva, prot);
4049 1.134 thorpej
4050 1.134 thorpej if ((prot & VM_PROT_READ) == 0) {
4051 1.134 thorpej pmap_remove(pm, sva, eva);
4052 1.134 thorpej return;
4053 1.134 thorpej }
4054 1.134 thorpej
4055 1.134 thorpej if (prot & VM_PROT_WRITE) {
4056 1.134 thorpej /*
4057 1.134 thorpej * If this is a read->write transition, just ignore it and let
4058 1.134 thorpej * uvm_fault() take care of it later.
4059 1.134 thorpej */
4060 1.134 thorpej return;
4061 1.134 thorpej }
4062 1.134 thorpej
4063 1.134 thorpej pmap_acquire_pmap_lock(pm);
4064 1.134 thorpej
4065 1.307 skrll #ifndef ARM_MMU_EXTENDED
4066 1.262 matt const bool flush = eva - sva >= PAGE_SIZE * 4;
4067 1.307 skrll u_int flags = 0;
4068 1.307 skrll #endif
4069 1.262 matt u_int clr_mask = PVF_WRITE | ((prot & VM_PROT_EXECUTE) ? 0 : PVF_EXEC);
4070 1.134 thorpej
4071 1.134 thorpej while (sva < eva) {
4072 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(sva);
4073 1.134 thorpej if (next_bucket > eva)
4074 1.134 thorpej next_bucket = eva;
4075 1.134 thorpej
4076 1.134 thorpej l2b = pmap_get_l2_bucket(pm, sva);
4077 1.134 thorpej if (l2b == NULL) {
4078 1.134 thorpej sva = next_bucket;
4079 1.134 thorpej continue;
4080 1.134 thorpej }
4081 1.134 thorpej
4082 1.271 matt pt_entry_t *ptep = &l2b->l2b_kva[l2pte_index(sva)];
4083 1.134 thorpej
4084 1.134 thorpej while (sva < next_bucket) {
4085 1.271 matt const pt_entry_t opte = *ptep;
4086 1.271 matt if (l2pte_valid_p(opte) && l2pte_writable_p(opte)) {
4087 1.134 thorpej struct vm_page *pg;
4088 1.307 skrll #ifndef ARM_MMU_EXTENDED
4089 1.134 thorpej u_int f;
4090 1.307 skrll #endif
4091 1.134 thorpej
4092 1.174 matt #ifdef PMAP_CACHE_VIVT
4093 1.174 matt /*
4094 1.174 matt * OK, at this point, we know we're doing
4095 1.174 matt * write-protect operation. If the pmap is
4096 1.174 matt * active, write-back the page.
4097 1.174 matt */
4098 1.264 kiyohara pmap_cache_wbinv_page(pm, sva, false,
4099 1.264 kiyohara PVF_REF | PVF_WRITE);
4100 1.174 matt #endif
4101 1.174 matt
4102 1.271 matt pg = PHYS_TO_VM_PAGE(l2pte_pa(opte));
4103 1.271 matt pt_entry_t npte = l2pte_set_readonly(opte);
4104 1.307 skrll l2pte_reset(ptep);
4105 1.307 skrll PTE_SYNC(ptep);
4106 1.307 skrll #ifdef ARM_MMU_EXTENDED
4107 1.307 skrll pmap_tlb_flush_SE(pm, sva, PVF_REF);
4108 1.307 skrll #endif
4109 1.307 skrll l2pte_set(ptep, npte, 0);
4110 1.134 thorpej PTE_SYNC(ptep);
4111 1.134 thorpej
4112 1.134 thorpej if (pg != NULL) {
4113 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4114 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4115 1.215 uebayasi
4116 1.271 matt pmap_acquire_page_lock(md);
4117 1.307 skrll #ifndef ARM_MMU_EXTENDED
4118 1.327 skrll f =
4119 1.307 skrll #endif
4120 1.307 skrll pmap_modify_pv(md, pa, pm, sva,
4121 1.307 skrll clr_mask, 0);
4122 1.215 uebayasi pmap_vac_me_harder(md, pa, pm, sva);
4123 1.271 matt pmap_release_page_lock(md);
4124 1.307 skrll #ifndef ARM_MMU_EXTENDED
4125 1.226 matt } else {
4126 1.134 thorpej f = PVF_REF | PVF_EXEC;
4127 1.226 matt }
4128 1.134 thorpej
4129 1.262 matt if (flush) {
4130 1.134 thorpej flags |= f;
4131 1.259 matt } else {
4132 1.259 matt pmap_tlb_flush_SE(pm, sva, f);
4133 1.307 skrll #endif
4134 1.259 matt }
4135 1.1 matt }
4136 1.134 thorpej
4137 1.134 thorpej sva += PAGE_SIZE;
4138 1.271 matt ptep += PAGE_SIZE / L2_S_SIZE;
4139 1.134 thorpej }
4140 1.1 matt }
4141 1.1 matt
4142 1.307 skrll #ifndef ARM_MMU_EXTENDED
4143 1.134 thorpej if (flush) {
4144 1.262 matt if (PV_BEEN_EXECD(flags)) {
4145 1.134 thorpej pmap_tlb_flushID(pm);
4146 1.262 matt } else if (PV_BEEN_REFD(flags)) {
4147 1.134 thorpej pmap_tlb_flushD(pm);
4148 1.262 matt }
4149 1.134 thorpej }
4150 1.307 skrll #endif
4151 1.262 matt
4152 1.262 matt pmap_release_pmap_lock(pm);
4153 1.134 thorpej }
4154 1.134 thorpej
4155 1.134 thorpej void
4156 1.174 matt pmap_icache_sync_range(pmap_t pm, vaddr_t sva, vaddr_t eva)
4157 1.174 matt {
4158 1.174 matt struct l2_bucket *l2b;
4159 1.174 matt pt_entry_t *ptep;
4160 1.174 matt vaddr_t next_bucket;
4161 1.174 matt vsize_t page_size = trunc_page(sva) + PAGE_SIZE - sva;
4162 1.174 matt
4163 1.408 skrll UVMHIST_FUNC(__func__);
4164 1.408 skrll UVMHIST_CALLARGS(maphist, "pm %#jx va %#jx...#%jx",
4165 1.408 skrll (uintptr_t)pm, sva, eva, 0);
4166 1.174 matt
4167 1.174 matt pmap_acquire_pmap_lock(pm);
4168 1.174 matt
4169 1.174 matt while (sva < eva) {
4170 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(sva);
4171 1.174 matt if (next_bucket > eva)
4172 1.174 matt next_bucket = eva;
4173 1.174 matt
4174 1.174 matt l2b = pmap_get_l2_bucket(pm, sva);
4175 1.174 matt if (l2b == NULL) {
4176 1.174 matt sva = next_bucket;
4177 1.174 matt continue;
4178 1.174 matt }
4179 1.174 matt
4180 1.174 matt for (ptep = &l2b->l2b_kva[l2pte_index(sva)];
4181 1.174 matt sva < next_bucket;
4182 1.271 matt sva += page_size,
4183 1.271 matt ptep += PAGE_SIZE / L2_S_SIZE,
4184 1.271 matt page_size = PAGE_SIZE) {
4185 1.266 matt if (l2pte_valid_p(*ptep)) {
4186 1.174 matt cpu_icache_sync_range(sva,
4187 1.368 riastrad uimin(page_size, eva - sva));
4188 1.174 matt }
4189 1.174 matt }
4190 1.174 matt }
4191 1.174 matt
4192 1.174 matt pmap_release_pmap_lock(pm);
4193 1.174 matt }
4194 1.174 matt
4195 1.174 matt void
4196 1.134 thorpej pmap_page_protect(struct vm_page *pg, vm_prot_t prot)
4197 1.134 thorpej {
4198 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4199 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4200 1.134 thorpej
4201 1.408 skrll UVMHIST_FUNC(__func__);
4202 1.408 skrll UVMHIST_CALLARGS(maphist, "md %#jx pa %#jx prot %#jx",
4203 1.408 skrll (uintptr_t)md, pa, prot, 0);
4204 1.134 thorpej
4205 1.134 thorpej switch(prot) {
4206 1.174 matt case VM_PROT_READ|VM_PROT_WRITE:
4207 1.271 matt #if defined(ARM_MMU_EXTENDED)
4208 1.271 matt pmap_acquire_page_lock(md);
4209 1.215 uebayasi pmap_clearbit(md, pa, PVF_EXEC);
4210 1.271 matt pmap_release_page_lock(md);
4211 1.174 matt break;
4212 1.174 matt #endif
4213 1.134 thorpej case VM_PROT_READ|VM_PROT_WRITE|VM_PROT_EXECUTE:
4214 1.174 matt break;
4215 1.134 thorpej
4216 1.134 thorpej case VM_PROT_READ:
4217 1.271 matt #if defined(ARM_MMU_EXTENDED)
4218 1.271 matt pmap_acquire_page_lock(md);
4219 1.215 uebayasi pmap_clearbit(md, pa, PVF_WRITE|PVF_EXEC);
4220 1.271 matt pmap_release_page_lock(md);
4221 1.174 matt break;
4222 1.174 matt #endif
4223 1.134 thorpej case VM_PROT_READ|VM_PROT_EXECUTE:
4224 1.271 matt pmap_acquire_page_lock(md);
4225 1.215 uebayasi pmap_clearbit(md, pa, PVF_WRITE);
4226 1.271 matt pmap_release_page_lock(md);
4227 1.134 thorpej break;
4228 1.134 thorpej
4229 1.134 thorpej default:
4230 1.215 uebayasi pmap_page_remove(md, pa);
4231 1.134 thorpej break;
4232 1.134 thorpej }
4233 1.134 thorpej }
4234 1.134 thorpej
4235 1.134 thorpej /*
4236 1.134 thorpej * pmap_clear_modify:
4237 1.134 thorpej *
4238 1.134 thorpej * Clear the "modified" attribute for a page.
4239 1.134 thorpej */
4240 1.159 thorpej bool
4241 1.134 thorpej pmap_clear_modify(struct vm_page *pg)
4242 1.134 thorpej {
4243 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4244 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4245 1.159 thorpej bool rv;
4246 1.134 thorpej
4247 1.271 matt pmap_acquire_page_lock(md);
4248 1.226 matt
4249 1.215 uebayasi if (md->pvh_attrs & PVF_MOD) {
4250 1.160 thorpej rv = true;
4251 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
4252 1.194 matt /*
4253 1.194 matt * If we are going to clear the modified bit and there are
4254 1.194 matt * no other modified bits set, flush the page to memory and
4255 1.194 matt * mark it clean.
4256 1.194 matt */
4257 1.215 uebayasi if ((md->pvh_attrs & (PVF_DMOD|PVF_NC)) == PVF_MOD)
4258 1.215 uebayasi pmap_flush_page(md, pa, PMAP_CLEAN_PRIMARY);
4259 1.194 matt #endif
4260 1.215 uebayasi pmap_clearbit(md, pa, PVF_MOD);
4261 1.271 matt } else {
4262 1.160 thorpej rv = false;
4263 1.271 matt }
4264 1.271 matt pmap_release_page_lock(md);
4265 1.134 thorpej
4266 1.271 matt return rv;
4267 1.134 thorpej }
4268 1.134 thorpej
4269 1.134 thorpej /*
4270 1.134 thorpej * pmap_clear_reference:
4271 1.134 thorpej *
4272 1.134 thorpej * Clear the "referenced" attribute for a page.
4273 1.134 thorpej */
4274 1.159 thorpej bool
4275 1.134 thorpej pmap_clear_reference(struct vm_page *pg)
4276 1.134 thorpej {
4277 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4278 1.215 uebayasi paddr_t pa = VM_PAGE_TO_PHYS(pg);
4279 1.159 thorpej bool rv;
4280 1.134 thorpej
4281 1.271 matt pmap_acquire_page_lock(md);
4282 1.226 matt
4283 1.215 uebayasi if (md->pvh_attrs & PVF_REF) {
4284 1.160 thorpej rv = true;
4285 1.215 uebayasi pmap_clearbit(md, pa, PVF_REF);
4286 1.271 matt } else {
4287 1.160 thorpej rv = false;
4288 1.271 matt }
4289 1.271 matt pmap_release_page_lock(md);
4290 1.134 thorpej
4291 1.271 matt return rv;
4292 1.134 thorpej }
4293 1.134 thorpej
4294 1.134 thorpej /*
4295 1.134 thorpej * pmap_is_modified:
4296 1.134 thorpej *
4297 1.134 thorpej * Test if a page has the "modified" attribute.
4298 1.134 thorpej */
4299 1.134 thorpej /* See <arm/arm32/pmap.h> */
4300 1.134 thorpej
4301 1.134 thorpej /*
4302 1.134 thorpej * pmap_is_referenced:
4303 1.134 thorpej *
4304 1.134 thorpej * Test if a page has the "referenced" attribute.
4305 1.134 thorpej */
4306 1.134 thorpej /* See <arm/arm32/pmap.h> */
4307 1.134 thorpej
4308 1.271 matt #if defined(ARM_MMU_EXTENDED) && 0
4309 1.271 matt int
4310 1.271 matt pmap_prefetchabt_fixup(void *v)
4311 1.271 matt {
4312 1.271 matt struct trapframe * const tf = v;
4313 1.271 matt vaddr_t va = trunc_page(tf->tf_pc);
4314 1.271 matt int rv = ABORT_FIXUP_FAILED;
4315 1.271 matt
4316 1.271 matt if (!TRAP_USERMODE(tf) && va < VM_MAXUSER_ADDRESS)
4317 1.271 matt return rv;
4318 1.271 matt
4319 1.271 matt kpreempt_disable();
4320 1.271 matt pmap_t pm = curcpu()->ci_pmap_cur;
4321 1.271 matt const size_t l1slot = l1pte_index(va);
4322 1.271 matt struct l2_dtable * const l2 = pm->pm_l2[L2_IDX(l1slot)];
4323 1.271 matt if (l2 == NULL)
4324 1.271 matt goto out;
4325 1.271 matt
4326 1.271 matt struct l2_bucket * const l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
4327 1.271 matt if (l2b->l2b_kva == NULL)
4328 1.271 matt goto out;
4329 1.271 matt
4330 1.271 matt /*
4331 1.271 matt * Check the PTE itself.
4332 1.286 skrll */
4333 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
4334 1.271 matt const pt_entry_t opte = *ptep;
4335 1.271 matt if ((opte & L2_S_PROT_U) == 0 || (opte & L2_XS_XN) == 0)
4336 1.271 matt goto out;
4337 1.271 matt
4338 1.343 skrll paddr_t pa = l2pte_pa(opte);
4339 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
4340 1.271 matt KASSERT(pg != NULL);
4341 1.271 matt
4342 1.271 matt struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
4343 1.271 matt
4344 1.271 matt pmap_acquire_page_lock(md);
4345 1.271 matt struct pv_entry * const pv = pmap_find_pv(md, pm, va);
4346 1.271 matt KASSERT(pv != NULL);
4347 1.271 matt
4348 1.271 matt if (PV_IS_EXEC_P(pv->pv_flags)) {
4349 1.307 skrll l2pte_reset(ptep);
4350 1.307 skrll PTE_SYNC(ptep);
4351 1.307 skrll pmap_tlb_flush_SE(pm, va, PVF_EXEC | PVF_REF);
4352 1.271 matt if (!PV_IS_EXEC_P(md->pvh_attrs)) {
4353 1.271 matt pmap_syncicache_page(md, pa);
4354 1.271 matt }
4355 1.271 matt rv = ABORT_FIXUP_RETURN;
4356 1.307 skrll l2pte_set(ptep, opte & ~L2_XS_XN, 0);
4357 1.307 skrll PTE_SYNC(ptep);
4358 1.271 matt }
4359 1.271 matt pmap_release_page_lock(md);
4360 1.271 matt
4361 1.271 matt out:
4362 1.271 matt kpreempt_enable();
4363 1.271 matt return rv;
4364 1.271 matt }
4365 1.271 matt #endif
4366 1.271 matt
4367 1.134 thorpej int
4368 1.134 thorpej pmap_fault_fixup(pmap_t pm, vaddr_t va, vm_prot_t ftype, int user)
4369 1.134 thorpej {
4370 1.134 thorpej struct l2_dtable *l2;
4371 1.134 thorpej struct l2_bucket *l2b;
4372 1.134 thorpej paddr_t pa;
4373 1.271 matt const size_t l1slot = l1pte_index(va);
4374 1.134 thorpej int rv = 0;
4375 1.134 thorpej
4376 1.406 skrll UVMHIST_FUNC(__func__);
4377 1.406 skrll UVMHIST_CALLARGS(maphist, "pm=%#jx, va=%#jx, ftype=%#jx, user=%jd",
4378 1.406 skrll (uintptr_t)pm, va, ftype, user);
4379 1.271 matt
4380 1.271 matt va = trunc_page(va);
4381 1.271 matt
4382 1.271 matt KASSERT(!user || (pm != pmap_kernel()));
4383 1.271 matt
4384 1.271 matt #ifdef ARM_MMU_EXTENDED
4385 1.359 pgoyette UVMHIST_LOG(maphist, " ti=%#jx pai=%#jx asid=%#jx",
4386 1.363 skrll (uintptr_t)cpu_tlb_info(curcpu()),
4387 1.359 pgoyette (uintptr_t)PMAP_PAI(pm, cpu_tlb_info(curcpu())),
4388 1.359 pgoyette (uintptr_t)PMAP_PAI(pm, cpu_tlb_info(curcpu()))->pai_asid, 0);
4389 1.271 matt #endif
4390 1.271 matt
4391 1.134 thorpej pmap_acquire_pmap_lock(pm);
4392 1.134 thorpej
4393 1.134 thorpej /*
4394 1.134 thorpej * If there is no l2_dtable for this address, then the process
4395 1.134 thorpej * has no business accessing it.
4396 1.134 thorpej *
4397 1.134 thorpej * Note: This will catch userland processes trying to access
4398 1.134 thorpej * kernel addresses.
4399 1.134 thorpej */
4400 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
4401 1.271 matt if (l2 == NULL) {
4402 1.359 pgoyette UVMHIST_LOG(maphist, " no l2 for l1slot %#jx", l1slot, 0, 0, 0);
4403 1.134 thorpej goto out;
4404 1.271 matt }
4405 1.134 thorpej
4406 1.1 matt /*
4407 1.134 thorpej * Likewise if there is no L2 descriptor table
4408 1.1 matt */
4409 1.271 matt l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
4410 1.271 matt if (l2b->l2b_kva == NULL) {
4411 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (no ptep for l1slot %#jx)",
4412 1.359 pgoyette l1slot, 0, 0, 0);
4413 1.134 thorpej goto out;
4414 1.271 matt }
4415 1.134 thorpej
4416 1.134 thorpej /*
4417 1.134 thorpej * Check the PTE itself.
4418 1.134 thorpej */
4419 1.271 matt pt_entry_t * const ptep = &l2b->l2b_kva[l2pte_index(va)];
4420 1.271 matt pt_entry_t const opte = *ptep;
4421 1.271 matt if (opte == 0 || (opte & L2_TYPE_MASK) == L2_TYPE_L) {
4422 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (empty pde for l1slot %#jx)",
4423 1.359 pgoyette l1slot, 0, 0, 0);
4424 1.134 thorpej goto out;
4425 1.271 matt }
4426 1.134 thorpej
4427 1.271 matt #ifndef ARM_HAS_VBAR
4428 1.134 thorpej /*
4429 1.134 thorpej * Catch a userland access to the vector page mapped at 0x0
4430 1.134 thorpej */
4431 1.271 matt if (user && (opte & L2_S_PROT_U) == 0) {
4432 1.271 matt UVMHIST_LOG(maphist, " <-- done (vector_page)", 0, 0, 0, 0);
4433 1.134 thorpej goto out;
4434 1.271 matt }
4435 1.271 matt #endif
4436 1.134 thorpej
4437 1.271 matt pa = l2pte_pa(opte);
4438 1.134 thorpej
4439 1.271 matt if ((ftype & VM_PROT_WRITE) && !l2pte_writable_p(opte)) {
4440 1.134 thorpej /*
4441 1.134 thorpej * This looks like a good candidate for "page modified"
4442 1.134 thorpej * emulation...
4443 1.134 thorpej */
4444 1.134 thorpej struct pv_entry *pv;
4445 1.134 thorpej struct vm_page *pg;
4446 1.134 thorpej
4447 1.134 thorpej /* Extract the physical address of the page */
4448 1.271 matt if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL) {
4449 1.271 matt UVMHIST_LOG(maphist, " <-- done (mod/ref unmanaged page)", 0, 0, 0, 0);
4450 1.134 thorpej goto out;
4451 1.271 matt }
4452 1.134 thorpej
4453 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4454 1.215 uebayasi
4455 1.134 thorpej /* Get the current flags for this page. */
4456 1.271 matt pmap_acquire_page_lock(md);
4457 1.215 uebayasi pv = pmap_find_pv(md, pm, va);
4458 1.268 matt if (pv == NULL || PV_IS_KENTRY_P(pv->pv_flags)) {
4459 1.271 matt pmap_release_page_lock(md);
4460 1.271 matt UVMHIST_LOG(maphist, " <-- done (mod/ref emul: no PV)", 0, 0, 0, 0);
4461 1.134 thorpej goto out;
4462 1.134 thorpej }
4463 1.134 thorpej
4464 1.134 thorpej /*
4465 1.134 thorpej * Do the flags say this page is writable? If not then it
4466 1.134 thorpej * is a genuine write fault. If yes then the write fault is
4467 1.134 thorpej * our fault as we did not reflect the write access in the
4468 1.134 thorpej * PTE. Now we know a write has occurred we can correct this
4469 1.134 thorpej * and also set the modified bit
4470 1.134 thorpej */
4471 1.134 thorpej if ((pv->pv_flags & PVF_WRITE) == 0) {
4472 1.271 matt pmap_release_page_lock(md);
4473 1.134 thorpej goto out;
4474 1.134 thorpej }
4475 1.134 thorpej
4476 1.215 uebayasi md->pvh_attrs |= PVF_REF | PVF_MOD;
4477 1.134 thorpej pv->pv_flags |= PVF_REF | PVF_MOD;
4478 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
4479 1.185 matt /*
4480 1.185 matt * If there are cacheable mappings for this page, mark it dirty.
4481 1.185 matt */
4482 1.215 uebayasi if ((md->pvh_attrs & PVF_NC) == 0)
4483 1.215 uebayasi md->pvh_attrs |= PVF_DIRTY;
4484 1.185 matt #endif
4485 1.271 matt #ifdef ARM_MMU_EXTENDED
4486 1.271 matt if (md->pvh_attrs & PVF_EXEC) {
4487 1.271 matt md->pvh_attrs &= ~PVF_EXEC;
4488 1.271 matt PMAPCOUNT(exec_discarded_modfixup);
4489 1.271 matt }
4490 1.271 matt #endif
4491 1.271 matt pmap_release_page_lock(md);
4492 1.134 thorpej
4493 1.286 skrll /*
4494 1.134 thorpej * Re-enable write permissions for the page. No need to call
4495 1.134 thorpej * pmap_vac_me_harder(), since this is just a
4496 1.134 thorpej * modified-emulation fault, and the PVF_WRITE bit isn't
4497 1.134 thorpej * changing. We've already set the cacheable bits based on
4498 1.134 thorpej * the assumption that we can write to this page.
4499 1.134 thorpej */
4500 1.271 matt const pt_entry_t npte =
4501 1.271 matt l2pte_set_writable((opte & ~L2_TYPE_MASK) | L2_S_PROTO)
4502 1.271 matt #ifdef ARM_MMU_EXTENDED
4503 1.271 matt | (pm != pmap_kernel() ? L2_XS_nG : 0)
4504 1.271 matt #endif
4505 1.271 matt | 0;
4506 1.307 skrll l2pte_reset(ptep);
4507 1.307 skrll PTE_SYNC(ptep);
4508 1.307 skrll pmap_tlb_flush_SE(pm, va,
4509 1.307 skrll (ftype & VM_PROT_EXECUTE) ? PVF_EXEC | PVF_REF : PVF_REF);
4510 1.307 skrll l2pte_set(ptep, npte, 0);
4511 1.134 thorpej PTE_SYNC(ptep);
4512 1.271 matt PMAPCOUNT(fixup_mod);
4513 1.134 thorpej rv = 1;
4514 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (mod/ref emul: changed pte "
4515 1.359 pgoyette "from %#jx to %#jx)", opte, npte, 0, 0);
4516 1.271 matt } else if ((opte & L2_TYPE_MASK) == L2_TYPE_INV) {
4517 1.134 thorpej /*
4518 1.134 thorpej * This looks like a good candidate for "page referenced"
4519 1.134 thorpej * emulation.
4520 1.134 thorpej */
4521 1.134 thorpej struct vm_page *pg;
4522 1.134 thorpej
4523 1.134 thorpej /* Extract the physical address of the page */
4524 1.271 matt if ((pg = PHYS_TO_VM_PAGE(pa)) == NULL) {
4525 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul: unmanaged page)", 0, 0, 0, 0);
4526 1.134 thorpej goto out;
4527 1.271 matt }
4528 1.134 thorpej
4529 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4530 1.215 uebayasi
4531 1.134 thorpej /* Get the current flags for this page. */
4532 1.271 matt pmap_acquire_page_lock(md);
4533 1.271 matt struct pv_entry *pv = pmap_find_pv(md, pm, va);
4534 1.268 matt if (pv == NULL || PV_IS_KENTRY_P(pv->pv_flags)) {
4535 1.271 matt pmap_release_page_lock(md);
4536 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul no PV)", 0, 0, 0, 0);
4537 1.134 thorpej goto out;
4538 1.134 thorpej }
4539 1.134 thorpej
4540 1.215 uebayasi md->pvh_attrs |= PVF_REF;
4541 1.134 thorpej pv->pv_flags |= PVF_REF;
4542 1.1 matt
4543 1.271 matt pt_entry_t npte =
4544 1.271 matt l2pte_set_readonly((opte & ~L2_TYPE_MASK) | L2_S_PROTO);
4545 1.271 matt #ifdef ARM_MMU_EXTENDED
4546 1.271 matt if (pm != pmap_kernel()) {
4547 1.271 matt npte |= L2_XS_nG;
4548 1.271 matt }
4549 1.271 matt /*
4550 1.271 matt * If we got called from prefetch abort, then ftype will have
4551 1.271 matt * VM_PROT_EXECUTE set. Now see if we have no-execute set in
4552 1.271 matt * the PTE.
4553 1.271 matt */
4554 1.271 matt if (user && (ftype & VM_PROT_EXECUTE) && (npte & L2_XS_XN)) {
4555 1.271 matt /*
4556 1.271 matt * Is this a mapping of an executable page?
4557 1.271 matt */
4558 1.271 matt if ((pv->pv_flags & PVF_EXEC) == 0) {
4559 1.281 skrll pmap_release_page_lock(md);
4560 1.271 matt UVMHIST_LOG(maphist, " <-- done (ref emul: no exec)",
4561 1.271 matt 0, 0, 0, 0);
4562 1.271 matt goto out;
4563 1.271 matt }
4564 1.271 matt /*
4565 1.271 matt * If we haven't synced the page, do so now.
4566 1.271 matt */
4567 1.271 matt if ((md->pvh_attrs & PVF_EXEC) == 0) {
4568 1.359 pgoyette UVMHIST_LOG(maphist, " ref emul: syncicache "
4569 1.359 pgoyette "page #%#jx", pa, 0, 0, 0);
4570 1.271 matt pmap_syncicache_page(md, pa);
4571 1.271 matt PMAPCOUNT(fixup_exec);
4572 1.271 matt }
4573 1.271 matt npte &= ~L2_XS_XN;
4574 1.271 matt }
4575 1.271 matt #endif /* ARM_MMU_EXTENDED */
4576 1.271 matt pmap_release_page_lock(md);
4577 1.307 skrll l2pte_reset(ptep);
4578 1.307 skrll PTE_SYNC(ptep);
4579 1.307 skrll pmap_tlb_flush_SE(pm, va,
4580 1.307 skrll (ftype & VM_PROT_EXECUTE) ? PVF_EXEC | PVF_REF : PVF_REF);
4581 1.307 skrll l2pte_set(ptep, npte, 0);
4582 1.271 matt PTE_SYNC(ptep);
4583 1.271 matt PMAPCOUNT(fixup_ref);
4584 1.271 matt rv = 1;
4585 1.359 pgoyette UVMHIST_LOG(maphist, " <-- done (ref emul: changed pte from "
4586 1.359 pgoyette "%#jx to %#jx)", opte, npte, 0, 0);
4587 1.271 matt #ifdef ARM_MMU_EXTENDED
4588 1.271 matt } else if (user && (ftype & VM_PROT_EXECUTE) && (opte & L2_XS_XN)) {
4589 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
4590 1.271 matt if (pg == NULL) {
4591 1.271 matt UVMHIST_LOG(maphist, " <-- done (unmanaged page)", 0, 0, 0, 0);
4592 1.271 matt goto out;
4593 1.271 matt }
4594 1.271 matt
4595 1.271 matt struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
4596 1.271 matt
4597 1.271 matt /* Get the current flags for this page. */
4598 1.271 matt pmap_acquire_page_lock(md);
4599 1.271 matt struct pv_entry * const pv = pmap_find_pv(md, pm, va);
4600 1.271 matt if (pv == NULL || (pv->pv_flags & PVF_EXEC) == 0) {
4601 1.271 matt pmap_release_page_lock(md);
4602 1.271 matt UVMHIST_LOG(maphist, " <-- done (no PV or not EXEC)", 0, 0, 0, 0);
4603 1.271 matt goto out;
4604 1.271 matt }
4605 1.134 thorpej
4606 1.271 matt /*
4607 1.271 matt * If we haven't synced the page, do so now.
4608 1.271 matt */
4609 1.271 matt if ((md->pvh_attrs & PVF_EXEC) == 0) {
4610 1.359 pgoyette UVMHIST_LOG(maphist, "syncicache page #%#jx",
4611 1.271 matt pa, 0, 0, 0);
4612 1.271 matt pmap_syncicache_page(md, pa);
4613 1.271 matt }
4614 1.271 matt pmap_release_page_lock(md);
4615 1.271 matt /*
4616 1.271 matt * Turn off no-execute.
4617 1.271 matt */
4618 1.271 matt KASSERT(opte & L2_XS_nG);
4619 1.307 skrll l2pte_reset(ptep);
4620 1.307 skrll PTE_SYNC(ptep);
4621 1.307 skrll pmap_tlb_flush_SE(pm, va, PVF_EXEC | PVF_REF);
4622 1.307 skrll l2pte_set(ptep, opte & ~L2_XS_XN, 0);
4623 1.134 thorpej PTE_SYNC(ptep);
4624 1.134 thorpej rv = 1;
4625 1.271 matt PMAPCOUNT(fixup_exec);
4626 1.359 pgoyette UVMHIST_LOG(maphist, "exec: changed pte from %#jx to %#jx",
4627 1.271 matt opte, opte & ~L2_XS_XN, 0, 0);
4628 1.271 matt #endif
4629 1.134 thorpej }
4630 1.134 thorpej
4631 1.271 matt #ifndef ARM_MMU_EXTENDED
4632 1.134 thorpej /*
4633 1.134 thorpej * We know there is a valid mapping here, so simply
4634 1.134 thorpej * fix up the L1 if necessary.
4635 1.134 thorpej */
4636 1.271 matt pd_entry_t * const pdep = pmap_l1_kva(pm) + l1slot;
4637 1.271 matt pd_entry_t pde = L1_C_PROTO | l2b->l2b_pa | L1_C_DOM(pmap_domain(pm));
4638 1.271 matt if (*pdep != pde) {
4639 1.271 matt l1pte_setone(pdep, pde);
4640 1.322 skrll PDE_SYNC(pdep);
4641 1.134 thorpej rv = 1;
4642 1.271 matt PMAPCOUNT(fixup_pdes);
4643 1.134 thorpej }
4644 1.271 matt #endif
4645 1.134 thorpej
4646 1.134 thorpej #ifdef CPU_SA110
4647 1.134 thorpej /*
4648 1.134 thorpej * There are bugs in the rev K SA110. This is a check for one
4649 1.134 thorpej * of them.
4650 1.134 thorpej */
4651 1.134 thorpej if (rv == 0 && curcpu()->ci_arm_cputype == CPU_ID_SA110 &&
4652 1.134 thorpej curcpu()->ci_arm_cpurev < 3) {
4653 1.134 thorpej /* Always current pmap */
4654 1.271 matt if (l2pte_valid_p(opte)) {
4655 1.134 thorpej extern int kernel_debug;
4656 1.134 thorpej if (kernel_debug & 1) {
4657 1.134 thorpej struct proc *p = curlwp->l_proc;
4658 1.134 thorpej printf("prefetch_abort: page is already "
4659 1.271 matt "mapped - pte=%p *pte=%08x\n", ptep, opte);
4660 1.134 thorpej printf("prefetch_abort: pc=%08lx proc=%p "
4661 1.134 thorpej "process=%s\n", va, p, p->p_comm);
4662 1.134 thorpej printf("prefetch_abort: far=%08x fs=%x\n",
4663 1.134 thorpej cpu_faultaddress(), cpu_faultstatus());
4664 1.113 thorpej }
4665 1.134 thorpej #ifdef DDB
4666 1.134 thorpej if (kernel_debug & 2)
4667 1.134 thorpej Debugger();
4668 1.134 thorpej #endif
4669 1.134 thorpej rv = 1;
4670 1.1 matt }
4671 1.1 matt }
4672 1.134 thorpej #endif /* CPU_SA110 */
4673 1.104 thorpej
4674 1.271 matt #ifndef ARM_MMU_EXTENDED
4675 1.238 matt /*
4676 1.238 matt * If 'rv == 0' at this point, it generally indicates that there is a
4677 1.238 matt * stale TLB entry for the faulting address. That might be due to a
4678 1.238 matt * wrong setting of pmap_needs_pte_sync. So set it and retry.
4679 1.238 matt */
4680 1.271 matt if (rv == 0
4681 1.271 matt && pm->pm_l1->l1_domain_use_count == 1
4682 1.238 matt && pmap_needs_pte_sync == 0) {
4683 1.240 matt pmap_needs_pte_sync = 1;
4684 1.239 matt PTE_SYNC(ptep);
4685 1.271 matt PMAPCOUNT(fixup_ptesync);
4686 1.238 matt rv = 1;
4687 1.238 matt }
4688 1.271 matt #endif
4689 1.238 matt
4690 1.311 skrll #ifndef MULTIPROCESSOR
4691 1.271 matt #if defined(DEBUG) || 1
4692 1.134 thorpej /*
4693 1.134 thorpej * If 'rv == 0' at this point, it generally indicates that there is a
4694 1.134 thorpej * stale TLB entry for the faulting address. This happens when two or
4695 1.134 thorpej * more processes are sharing an L1. Since we don't flush the TLB on
4696 1.134 thorpej * a context switch between such processes, we can take domain faults
4697 1.134 thorpej * for mappings which exist at the same VA in both processes. EVEN IF
4698 1.134 thorpej * WE'VE RECENTLY FIXED UP THE CORRESPONDING L1 in pmap_enter(), for
4699 1.134 thorpej * example.
4700 1.134 thorpej *
4701 1.134 thorpej * This is extremely likely to happen if pmap_enter() updated the L1
4702 1.134 thorpej * entry for a recently entered mapping. In this case, the TLB is
4703 1.134 thorpej * flushed for the new mapping, but there may still be TLB entries for
4704 1.134 thorpej * other mappings belonging to other processes in the 1MB range
4705 1.134 thorpej * covered by the L1 entry.
4706 1.134 thorpej *
4707 1.134 thorpej * Since 'rv == 0', we know that the L1 already contains the correct
4708 1.134 thorpej * value, so the fault must be due to a stale TLB entry.
4709 1.134 thorpej *
4710 1.134 thorpej * Since we always need to flush the TLB anyway in the case where we
4711 1.134 thorpej * fixed up the L1, or frobbed the L2 PTE, we effectively deal with
4712 1.134 thorpej * stale TLB entries dynamically.
4713 1.134 thorpej *
4714 1.134 thorpej * However, the above condition can ONLY happen if the current L1 is
4715 1.134 thorpej * being shared. If it happens when the L1 is unshared, it indicates
4716 1.134 thorpej * that other parts of the pmap are not doing their job WRT managing
4717 1.134 thorpej * the TLB.
4718 1.134 thorpej */
4719 1.271 matt if (rv == 0
4720 1.271 matt #ifndef ARM_MMU_EXTENDED
4721 1.271 matt && pm->pm_l1->l1_domain_use_count == 1
4722 1.271 matt #endif
4723 1.271 matt && true) {
4724 1.271 matt #ifdef DEBUG
4725 1.134 thorpej extern int last_fault_code;
4726 1.271 matt #else
4727 1.271 matt int last_fault_code = ftype & VM_PROT_EXECUTE
4728 1.271 matt ? armreg_ifsr_read()
4729 1.271 matt : armreg_dfsr_read();
4730 1.271 matt #endif
4731 1.134 thorpej printf("fixup: pm %p, va 0x%lx, ftype %d - nothing to do!\n",
4732 1.134 thorpej pm, va, ftype);
4733 1.271 matt printf("fixup: l2 %p, l2b %p, ptep %p, pte %#x\n",
4734 1.271 matt l2, l2b, ptep, opte);
4735 1.271 matt
4736 1.271 matt #ifndef ARM_MMU_EXTENDED
4737 1.271 matt printf("fixup: pdep %p, pde %#x, fsr %#x\n",
4738 1.271 matt pdep, pde, last_fault_code);
4739 1.271 matt #else
4740 1.271 matt printf("fixup: pdep %p, pde %#x, ttbcr %#x\n",
4741 1.271 matt &pmap_l1_kva(pm)[l1slot], pmap_l1_kva(pm)[l1slot],
4742 1.271 matt armreg_ttbcr_read());
4743 1.271 matt printf("fixup: fsr %#x cpm %p casid %#x contextidr %#x dacr %#x\n",
4744 1.271 matt last_fault_code, curcpu()->ci_pmap_cur,
4745 1.271 matt curcpu()->ci_pmap_asid_cur,
4746 1.271 matt armreg_contextidr_read(), armreg_dacr_read());
4747 1.271 matt #ifdef _ARM_ARCH_7
4748 1.271 matt if (ftype & VM_PROT_WRITE)
4749 1.271 matt armreg_ats1cuw_write(va);
4750 1.271 matt else
4751 1.271 matt armreg_ats1cur_write(va);
4752 1.271 matt arm_isb();
4753 1.271 matt printf("fixup: par %#x\n", armreg_par_read());
4754 1.271 matt #endif
4755 1.271 matt #endif
4756 1.134 thorpej #ifdef DDB
4757 1.272 matt extern int kernel_debug;
4758 1.255 skrll
4759 1.272 matt if (kernel_debug & 2) {
4760 1.272 matt pmap_release_pmap_lock(pm);
4761 1.272 matt #ifdef UVMHIST
4762 1.272 matt KERNHIST_DUMP(maphist);
4763 1.272 matt #endif
4764 1.271 matt cpu_Debugger();
4765 1.272 matt pmap_acquire_pmap_lock(pm);
4766 1.272 matt }
4767 1.134 thorpej #endif
4768 1.134 thorpej }
4769 1.134 thorpej #endif
4770 1.311 skrll #endif
4771 1.134 thorpej
4772 1.313 skrll #ifndef ARM_MMU_EXTENDED
4773 1.313 skrll /* Flush the TLB in the shared L1 case - see comment above */
4774 1.313 skrll pmap_tlb_flush_SE(pm, va,
4775 1.313 skrll (ftype & VM_PROT_EXECUTE) ? PVF_EXEC | PVF_REF : PVF_REF);
4776 1.313 skrll #endif
4777 1.313 skrll
4778 1.134 thorpej rv = 1;
4779 1.104 thorpej
4780 1.134 thorpej out:
4781 1.134 thorpej pmap_release_pmap_lock(pm);
4782 1.134 thorpej
4783 1.387 skrll return rv;
4784 1.134 thorpej }
4785 1.134 thorpej
4786 1.134 thorpej /*
4787 1.134 thorpej * Routine: pmap_procwr
4788 1.134 thorpej *
4789 1.1 matt * Function:
4790 1.134 thorpej * Synchronize caches corresponding to [addr, addr+len) in p.
4791 1.134 thorpej *
4792 1.134 thorpej */
4793 1.134 thorpej void
4794 1.134 thorpej pmap_procwr(struct proc *p, vaddr_t va, int len)
4795 1.134 thorpej {
4796 1.345 skrll #ifndef ARM_MMU_EXTENDED
4797 1.345 skrll
4798 1.134 thorpej /* We only need to do anything if it is the current process. */
4799 1.134 thorpej if (p == curproc)
4800 1.134 thorpej cpu_icache_sync_range(va, len);
4801 1.345 skrll #endif
4802 1.134 thorpej }
4803 1.134 thorpej
4804 1.134 thorpej /*
4805 1.134 thorpej * Routine: pmap_unwire
4806 1.134 thorpej * Function: Clear the wired attribute for a map/virtual-address pair.
4807 1.134 thorpej *
4808 1.134 thorpej * In/out conditions:
4809 1.134 thorpej * The mapping must already exist in the pmap.
4810 1.1 matt */
4811 1.134 thorpej void
4812 1.134 thorpej pmap_unwire(pmap_t pm, vaddr_t va)
4813 1.134 thorpej {
4814 1.134 thorpej struct l2_bucket *l2b;
4815 1.134 thorpej pt_entry_t *ptep, pte;
4816 1.134 thorpej struct vm_page *pg;
4817 1.134 thorpej paddr_t pa;
4818 1.134 thorpej
4819 1.408 skrll UVMHIST_FUNC(__func__);
4820 1.408 skrll UVMHIST_CALLARGS(maphist, "pm %#jx va %#jx", (uintptr_t)pm, va, 0, 0);
4821 1.134 thorpej
4822 1.134 thorpej pmap_acquire_pmap_lock(pm);
4823 1.134 thorpej
4824 1.134 thorpej l2b = pmap_get_l2_bucket(pm, va);
4825 1.134 thorpej KDASSERT(l2b != NULL);
4826 1.134 thorpej
4827 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(va)];
4828 1.134 thorpej pte = *ptep;
4829 1.134 thorpej
4830 1.134 thorpej /* Extract the physical address of the page */
4831 1.134 thorpej pa = l2pte_pa(pte);
4832 1.1 matt
4833 1.134 thorpej if ((pg = PHYS_TO_VM_PAGE(pa)) != NULL) {
4834 1.134 thorpej /* Update the wired bit in the pv entry for this page. */
4835 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
4836 1.215 uebayasi
4837 1.271 matt pmap_acquire_page_lock(md);
4838 1.215 uebayasi (void) pmap_modify_pv(md, pa, pm, va, PVF_WIRED, 0);
4839 1.271 matt pmap_release_page_lock(md);
4840 1.134 thorpej }
4841 1.134 thorpej
4842 1.134 thorpej pmap_release_pmap_lock(pm);
4843 1.419 skrll
4844 1.419 skrll UVMHIST_LOG(pmaphist, " <-- done", 0, 0, 0, 0);
4845 1.134 thorpej }
4846 1.134 thorpej
4847 1.348 skrll #ifdef ARM_MMU_EXTENDED
4848 1.348 skrll void
4849 1.348 skrll pmap_md_pdetab_activate(pmap_t pm, struct lwp *l)
4850 1.348 skrll {
4851 1.406 skrll UVMHIST_FUNC(__func__);
4852 1.406 skrll struct cpu_info * const ci = curcpu();
4853 1.406 skrll struct pmap_asid_info * const pai = PMAP_PAI(pm, cpu_tlb_info(ci));
4854 1.406 skrll
4855 1.406 skrll UVMHIST_CALLARGS(maphist, "pm %#jx (pm->pm_l1_pa %08jx asid %ju)",
4856 1.406 skrll (uintptr_t)pm, pm->pm_l1_pa, pai->pai_asid, 0);
4857 1.348 skrll
4858 1.348 skrll /*
4859 1.348 skrll * Assume that TTBR1 has only global mappings and TTBR0 only
4860 1.348 skrll * has non-global mappings. To prevent speculation from doing
4861 1.348 skrll * evil things we disable translation table walks using TTBR0
4862 1.348 skrll * before setting the CONTEXTIDR (ASID) or new TTBR0 value.
4863 1.348 skrll * Once both are set, table walks are reenabled.
4864 1.348 skrll */
4865 1.348 skrll const uint32_t old_ttbcr = armreg_ttbcr_read();
4866 1.348 skrll armreg_ttbcr_write(old_ttbcr | TTBCR_S_PD0);
4867 1.348 skrll arm_isb();
4868 1.348 skrll
4869 1.348 skrll pmap_tlb_asid_acquire(pm, l);
4870 1.348 skrll
4871 1.348 skrll cpu_setttb(pm->pm_l1_pa, pai->pai_asid);
4872 1.348 skrll /*
4873 1.348 skrll * Now we can reenable tablewalks since the CONTEXTIDR and TTRB0
4874 1.348 skrll * have been updated.
4875 1.348 skrll */
4876 1.348 skrll arm_isb();
4877 1.348 skrll
4878 1.348 skrll if (pm != pmap_kernel()) {
4879 1.348 skrll armreg_ttbcr_write(old_ttbcr & ~TTBCR_S_PD0);
4880 1.348 skrll }
4881 1.348 skrll cpu_cpwait();
4882 1.348 skrll
4883 1.348 skrll KASSERTMSG(ci->ci_pmap_asid_cur == pai->pai_asid, "%u vs %u",
4884 1.348 skrll ci->ci_pmap_asid_cur, pai->pai_asid);
4885 1.348 skrll ci->ci_pmap_cur = pm;
4886 1.348 skrll }
4887 1.348 skrll
4888 1.348 skrll void
4889 1.348 skrll pmap_md_pdetab_deactivate(pmap_t pm)
4890 1.348 skrll {
4891 1.348 skrll
4892 1.406 skrll UVMHIST_FUNC(__func__);
4893 1.406 skrll UVMHIST_CALLARGS(maphist, "pm %#jx", (uintptr_t)pm, 0, 0, 0);
4894 1.348 skrll
4895 1.348 skrll kpreempt_disable();
4896 1.348 skrll struct cpu_info * const ci = curcpu();
4897 1.348 skrll /*
4898 1.348 skrll * Disable translation table walks from TTBR0 while no pmap has been
4899 1.348 skrll * activated.
4900 1.348 skrll */
4901 1.348 skrll const uint32_t old_ttbcr = armreg_ttbcr_read();
4902 1.348 skrll armreg_ttbcr_write(old_ttbcr | TTBCR_S_PD0);
4903 1.348 skrll arm_isb();
4904 1.348 skrll pmap_tlb_asid_deactivate(pm);
4905 1.348 skrll cpu_setttb(pmap_kernel()->pm_l1_pa, KERNEL_PID);
4906 1.348 skrll arm_isb();
4907 1.348 skrll
4908 1.348 skrll ci->ci_pmap_cur = pmap_kernel();
4909 1.348 skrll KASSERTMSG(ci->ci_pmap_asid_cur == KERNEL_PID, "ci_pmap_asid_cur %u",
4910 1.348 skrll ci->ci_pmap_asid_cur);
4911 1.348 skrll kpreempt_enable();
4912 1.348 skrll }
4913 1.348 skrll #endif
4914 1.348 skrll
4915 1.134 thorpej void
4916 1.173 scw pmap_activate(struct lwp *l)
4917 1.1 matt {
4918 1.165 scw extern int block_userspace_access;
4919 1.271 matt pmap_t npm = l->l_proc->p_vmspace->vm_map.pmap;
4920 1.271 matt
4921 1.406 skrll UVMHIST_FUNC(__func__);
4922 1.406 skrll UVMHIST_CALLARGS(maphist, "l=%#jx pm=%#jx", (uintptr_t)l,
4923 1.406 skrll (uintptr_t)npm, 0, 0);
4924 1.165 scw
4925 1.348 skrll struct cpu_info * const ci = curcpu();
4926 1.348 skrll
4927 1.173 scw /*
4928 1.173 scw * If activating a non-current lwp or the current lwp is
4929 1.173 scw * already active, just return.
4930 1.173 scw */
4931 1.271 matt if (false
4932 1.271 matt || l != curlwp
4933 1.271 matt #ifdef ARM_MMU_EXTENDED
4934 1.271 matt || (ci->ci_pmap_cur == npm &&
4935 1.271 matt (npm == pmap_kernel()
4936 1.271 matt /* || PMAP_PAI_ASIDVALID_P(pai, cpu_tlb_info(ci)) */))
4937 1.271 matt #else
4938 1.271 matt || npm->pm_activated == true
4939 1.271 matt #endif
4940 1.271 matt || false) {
4941 1.359 pgoyette UVMHIST_LOG(maphist, " <-- (same pmap)", (uintptr_t)curlwp,
4942 1.359 pgoyette (uintptr_t)l, 0, 0);
4943 1.173 scw return;
4944 1.271 matt }
4945 1.173 scw
4946 1.271 matt #ifndef ARM_MMU_EXTENDED
4947 1.271 matt const uint32_t ndacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2))
4948 1.271 matt | (DOMAIN_CLIENT << (pmap_domain(npm) * 2));
4949 1.134 thorpej
4950 1.165 scw /*
4951 1.165 scw * If TTB and DACR are unchanged, short-circuit all the
4952 1.165 scw * TLB/cache management stuff.
4953 1.165 scw */
4954 1.271 matt pmap_t opm = ci->ci_lastlwp
4955 1.271 matt ? ci->ci_lastlwp->l_proc->p_vmspace->vm_map.pmap
4956 1.271 matt : NULL;
4957 1.271 matt if (opm != NULL) {
4958 1.271 matt uint32_t odacr = (DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL * 2))
4959 1.271 matt | (DOMAIN_CLIENT << (pmap_domain(opm) * 2));
4960 1.134 thorpej
4961 1.165 scw if (opm->pm_l1 == npm->pm_l1 && odacr == ndacr)
4962 1.165 scw goto all_done;
4963 1.271 matt }
4964 1.271 matt #endif /* !ARM_MMU_EXTENDED */
4965 1.134 thorpej
4966 1.174 matt PMAPCOUNT(activations);
4967 1.165 scw block_userspace_access = 1;
4968 1.134 thorpej
4969 1.271 matt #ifndef ARM_MMU_EXTENDED
4970 1.165 scw /*
4971 1.165 scw * If switching to a user vmspace which is different to the
4972 1.165 scw * most recent one, and the most recent one is potentially
4973 1.165 scw * live in the cache, we must write-back and invalidate the
4974 1.165 scw * entire cache.
4975 1.165 scw */
4976 1.271 matt pmap_t rpm = ci->ci_pmap_lastuser;
4977 1.203 scw
4978 1.347 skrll /*
4979 1.347 skrll * XXXSCW: There's a corner case here which can leave turds in the
4980 1.347 skrll * cache as reported in kern/41058. They're probably left over during
4981 1.347 skrll * tear-down and switching away from an exiting process. Until the root
4982 1.347 skrll * cause is identified and fixed, zap the cache when switching pmaps.
4983 1.347 skrll * This will result in a few unnecessary cache flushes, but that's
4984 1.347 skrll * better than silently corrupting data.
4985 1.347 skrll */
4986 1.203 scw #if 0
4987 1.165 scw if (npm != pmap_kernel() && rpm && npm != rpm &&
4988 1.165 scw rpm->pm_cstate.cs_cache) {
4989 1.165 scw rpm->pm_cstate.cs_cache = 0;
4990 1.174 matt #ifdef PMAP_CACHE_VIVT
4991 1.165 scw cpu_idcache_wbinv_all();
4992 1.174 matt #endif
4993 1.165 scw }
4994 1.203 scw #else
4995 1.203 scw if (rpm) {
4996 1.203 scw rpm->pm_cstate.cs_cache = 0;
4997 1.203 scw if (npm == pmap_kernel())
4998 1.267 matt ci->ci_pmap_lastuser = NULL;
4999 1.203 scw #ifdef PMAP_CACHE_VIVT
5000 1.203 scw cpu_idcache_wbinv_all();
5001 1.203 scw #endif
5002 1.203 scw }
5003 1.203 scw #endif
5004 1.134 thorpej
5005 1.165 scw /* No interrupts while we frob the TTB/DACR */
5006 1.271 matt uint32_t oldirqstate = disable_interrupts(IF32_bits);
5007 1.271 matt #endif /* !ARM_MMU_EXTENDED */
5008 1.1 matt
5009 1.257 matt #ifndef ARM_HAS_VBAR
5010 1.165 scw /*
5011 1.165 scw * For ARM_VECTORS_LOW, we MUST, I repeat, MUST fix up the L1
5012 1.165 scw * entry corresponding to 'vector_page' in the incoming L1 table
5013 1.165 scw * before switching to it otherwise subsequent interrupts/exceptions
5014 1.165 scw * (including domain faults!) will jump into hyperspace.
5015 1.165 scw */
5016 1.165 scw if (npm->pm_pl1vec != NULL) {
5017 1.165 scw cpu_tlb_flushID_SE((u_int)vector_page);
5018 1.165 scw cpu_cpwait();
5019 1.165 scw *npm->pm_pl1vec = npm->pm_l1vec;
5020 1.165 scw PTE_SYNC(npm->pm_pl1vec);
5021 1.165 scw }
5022 1.257 matt #endif
5023 1.1 matt
5024 1.271 matt #ifdef ARM_MMU_EXTENDED
5025 1.348 skrll pmap_md_pdetab_activate(npm, l);
5026 1.271 matt #else
5027 1.165 scw cpu_domains(ndacr);
5028 1.165 scw if (npm == pmap_kernel() || npm == rpm) {
5029 1.134 thorpej /*
5030 1.165 scw * Switching to a kernel thread, or back to the
5031 1.165 scw * same user vmspace as before... Simply update
5032 1.165 scw * the TTB (no TLB flush required)
5033 1.134 thorpej */
5034 1.237 matt cpu_setttb(npm->pm_l1->l1_physaddr, false);
5035 1.165 scw cpu_cpwait();
5036 1.165 scw } else {
5037 1.165 scw /*
5038 1.165 scw * Otherwise, update TTB and flush TLB
5039 1.165 scw */
5040 1.165 scw cpu_context_switch(npm->pm_l1->l1_physaddr);
5041 1.165 scw if (rpm != NULL)
5042 1.165 scw rpm->pm_cstate.cs_tlb = 0;
5043 1.165 scw }
5044 1.165 scw
5045 1.165 scw restore_interrupts(oldirqstate);
5046 1.271 matt #endif /* ARM_MMU_EXTENDED */
5047 1.165 scw
5048 1.165 scw block_userspace_access = 0;
5049 1.165 scw
5050 1.271 matt #ifndef ARM_MMU_EXTENDED
5051 1.165 scw all_done:
5052 1.165 scw /*
5053 1.165 scw * The new pmap is resident. Make sure it's marked
5054 1.165 scw * as resident in the cache/TLB.
5055 1.165 scw */
5056 1.165 scw npm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5057 1.165 scw if (npm != pmap_kernel())
5058 1.267 matt ci->ci_pmap_lastuser = npm;
5059 1.1 matt
5060 1.165 scw /* The old pmap is not longer active */
5061 1.271 matt if (opm != npm) {
5062 1.271 matt if (opm != NULL)
5063 1.271 matt opm->pm_activated = false;
5064 1.1 matt
5065 1.271 matt /* But the new one is */
5066 1.271 matt npm->pm_activated = true;
5067 1.271 matt }
5068 1.348 skrll ci->ci_pmap_cur = npm;
5069 1.271 matt #endif
5070 1.271 matt UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
5071 1.165 scw }
5072 1.1 matt
5073 1.165 scw void
5074 1.134 thorpej pmap_deactivate(struct lwp *l)
5075 1.134 thorpej {
5076 1.271 matt pmap_t pm = l->l_proc->p_vmspace->vm_map.pmap;
5077 1.271 matt
5078 1.406 skrll UVMHIST_FUNC(__func__);
5079 1.406 skrll UVMHIST_CALLARGS(maphist, "l=%#jx (pm=%#jx)", (uintptr_t)l,
5080 1.406 skrll (uintptr_t)pm, 0, 0);
5081 1.165 scw
5082 1.271 matt #ifdef ARM_MMU_EXTENDED
5083 1.348 skrll pmap_md_pdetab_deactivate(pm);
5084 1.271 matt #else
5085 1.178 scw /*
5086 1.178 scw * If the process is exiting, make sure pmap_activate() does
5087 1.178 scw * a full MMU context-switch and cache flush, which we might
5088 1.178 scw * otherwise skip. See PR port-arm/38950.
5089 1.178 scw */
5090 1.178 scw if (l->l_proc->p_sflag & PS_WEXIT)
5091 1.267 matt curcpu()->ci_lastlwp = NULL;
5092 1.178 scw
5093 1.271 matt pm->pm_activated = false;
5094 1.271 matt #endif
5095 1.271 matt UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
5096 1.1 matt }
5097 1.1 matt
5098 1.1 matt void
5099 1.134 thorpej pmap_update(pmap_t pm)
5100 1.1 matt {
5101 1.1 matt
5102 1.406 skrll UVMHIST_FUNC(__func__);
5103 1.406 skrll UVMHIST_CALLARGS(maphist, "pm=%#jx remove_all %jd", (uintptr_t)pm,
5104 1.359 pgoyette pm->pm_remove_all, 0, 0);
5105 1.337 skrll
5106 1.348 skrll #ifndef ARM_MMU_EXTENDED
5107 1.134 thorpej if (pm->pm_remove_all) {
5108 1.134 thorpej /*
5109 1.134 thorpej * Finish up the pmap_remove_all() optimisation by flushing
5110 1.134 thorpej * the TLB.
5111 1.134 thorpej */
5112 1.134 thorpej pmap_tlb_flushID(pm);
5113 1.160 thorpej pm->pm_remove_all = false;
5114 1.134 thorpej }
5115 1.1 matt
5116 1.134 thorpej if (pmap_is_current(pm)) {
5117 1.107 thorpej /*
5118 1.134 thorpej * If we're dealing with a current userland pmap, move its L1
5119 1.134 thorpej * to the end of the LRU.
5120 1.107 thorpej */
5121 1.134 thorpej if (pm != pmap_kernel())
5122 1.134 thorpej pmap_use_l1(pm);
5123 1.134 thorpej
5124 1.1 matt /*
5125 1.134 thorpej * We can assume we're done with frobbing the cache/tlb for
5126 1.134 thorpej * now. Make sure any future pmap ops don't skip cache/tlb
5127 1.134 thorpej * flushes.
5128 1.1 matt */
5129 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5130 1.1 matt }
5131 1.348 skrll #else
5132 1.348 skrll
5133 1.348 skrll kpreempt_disable();
5134 1.348 skrll #if defined(MULTIPROCESSOR) && PMAP_TLB_MAX > 1
5135 1.348 skrll u_int pending = atomic_swap_uint(&pmap->pm_shootdown_pending, 0);
5136 1.348 skrll if (pending && pmap_tlb_shootdown_bystanders(pmap)) {
5137 1.348 skrll PMAP_COUNT(shootdown_ipis);
5138 1.348 skrll }
5139 1.348 skrll #endif
5140 1.348 skrll
5141 1.348 skrll /*
5142 1.348 skrll * If pmap_remove_all was called, we deactivated ourselves and released
5143 1.348 skrll * our ASID. Now we have to reactivate ourselves.
5144 1.348 skrll */
5145 1.348 skrll if (__predict_false(pm->pm_remove_all)) {
5146 1.348 skrll pm->pm_remove_all = false;
5147 1.348 skrll
5148 1.348 skrll KASSERT(pm != pmap_kernel());
5149 1.348 skrll pmap_md_pdetab_activate(pm, curlwp);
5150 1.348 skrll }
5151 1.348 skrll
5152 1.353 jmcneill if (arm_has_mpext_p)
5153 1.353 jmcneill armreg_bpiallis_write(0);
5154 1.353 jmcneill else
5155 1.353 jmcneill armreg_bpiall_write(0);
5156 1.353 jmcneill
5157 1.348 skrll kpreempt_enable();
5158 1.348 skrll
5159 1.348 skrll KASSERTMSG(pm == pmap_kernel()
5160 1.348 skrll || curcpu()->ci_pmap_cur != pm
5161 1.348 skrll || pm->pm_pai[0].pai_asid == curcpu()->ci_pmap_asid_cur,
5162 1.348 skrll "pmap/asid %p/%#x != %s cur pmap/asid %p/%#x", pm,
5163 1.348 skrll pm->pm_pai[0].pai_asid, curcpu()->ci_data.cpu_name,
5164 1.348 skrll curcpu()->ci_pmap_cur, curcpu()->ci_pmap_asid_cur);
5165 1.271 matt #endif
5166 1.1 matt
5167 1.174 matt PMAPCOUNT(updates);
5168 1.174 matt
5169 1.96 thorpej /*
5170 1.134 thorpej * make sure TLB/cache operations have completed.
5171 1.96 thorpej */
5172 1.134 thorpej cpu_cpwait();
5173 1.337 skrll UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
5174 1.134 thorpej }
5175 1.134 thorpej
5176 1.399 ad bool
5177 1.134 thorpej pmap_remove_all(pmap_t pm)
5178 1.134 thorpej {
5179 1.96 thorpej
5180 1.419 skrll UVMHIST_FUNC(__func__);
5181 1.419 skrll UVMHIST_CALLARGS(pmaphist, "(pm=%#jx)", (uintptr_t)pmap, 0, 0, 0);
5182 1.419 skrll
5183 1.419 skrll KASSERT(pm != pmap_kernel());
5184 1.419 skrll
5185 1.1 matt /*
5186 1.134 thorpej * The vmspace described by this pmap is about to be torn down.
5187 1.134 thorpej * Until pmap_update() is called, UVM will only make calls
5188 1.134 thorpej * to pmap_remove(). We can make life much simpler by flushing
5189 1.134 thorpej * the cache now, and deferring TLB invalidation to pmap_update().
5190 1.1 matt */
5191 1.174 matt #ifdef PMAP_CACHE_VIVT
5192 1.259 matt pmap_cache_wbinv_all(pm, PVF_EXEC);
5193 1.174 matt #endif
5194 1.348 skrll #ifdef ARM_MMU_EXTENDED
5195 1.348 skrll #ifdef MULTIPROCESSOR
5196 1.348 skrll struct cpu_info * const ci = curcpu();
5197 1.348 skrll // This should be the last CPU with this pmap onproc
5198 1.348 skrll KASSERT(!kcpuset_isotherset(pm->pm_onproc, cpu_index(ci)));
5199 1.348 skrll if (kcpuset_isset(pm->pm_onproc, cpu_index(ci)))
5200 1.348 skrll #endif
5201 1.348 skrll pmap_tlb_asid_deactivate(pm);
5202 1.348 skrll #ifdef MULTIPROCESSOR
5203 1.348 skrll KASSERT(kcpuset_iszero(pm->pm_onproc));
5204 1.348 skrll #endif
5205 1.348 skrll
5206 1.348 skrll pmap_tlb_asid_release_all(pm);
5207 1.348 skrll #endif
5208 1.160 thorpej pm->pm_remove_all = true;
5209 1.419 skrll
5210 1.419 skrll UVMHIST_LOG(pmaphist, " <-- done", 0, 0, 0, 0);
5211 1.399 ad return false;
5212 1.1 matt }
5213 1.1 matt
5214 1.1 matt /*
5215 1.134 thorpej * Retire the given physical map from service.
5216 1.134 thorpej * Should only be called if the map contains no valid mappings.
5217 1.1 matt */
5218 1.134 thorpej void
5219 1.134 thorpej pmap_destroy(pmap_t pm)
5220 1.1 matt {
5221 1.406 skrll UVMHIST_FUNC(__func__);
5222 1.406 skrll UVMHIST_CALLARGS(maphist, "pm=%#jx remove_all %jd", (uintptr_t)pm,
5223 1.406 skrll pm ? pm->pm_remove_all : 0, 0, 0);
5224 1.337 skrll
5225 1.134 thorpej if (pm == NULL)
5226 1.134 thorpej return;
5227 1.1 matt
5228 1.134 thorpej if (pm->pm_remove_all) {
5229 1.336 skrll #ifdef ARM_MMU_EXTENDED
5230 1.338 skrll pmap_tlb_asid_release_all(pm);
5231 1.336 skrll #else
5232 1.134 thorpej pmap_tlb_flushID(pm);
5233 1.336 skrll #endif
5234 1.160 thorpej pm->pm_remove_all = false;
5235 1.1 matt }
5236 1.79 thorpej
5237 1.49 thorpej /*
5238 1.134 thorpej * Drop reference count
5239 1.49 thorpej */
5240 1.394 ad if (atomic_dec_uint_nv(&pm->pm_refs) > 0) {
5241 1.271 matt #ifndef ARM_MMU_EXTENDED
5242 1.134 thorpej if (pmap_is_current(pm)) {
5243 1.134 thorpej if (pm != pmap_kernel())
5244 1.134 thorpej pmap_use_l1(pm);
5245 1.134 thorpej pm->pm_cstate.cs_all = PMAP_CACHE_STATE_ALL;
5246 1.134 thorpej }
5247 1.271 matt #endif
5248 1.134 thorpej return;
5249 1.134 thorpej }
5250 1.66 thorpej
5251 1.1 matt /*
5252 1.134 thorpej * reference count is zero, free pmap resources and then free pmap.
5253 1.1 matt */
5254 1.134 thorpej
5255 1.257 matt #ifndef ARM_HAS_VBAR
5256 1.134 thorpej if (vector_page < KERNEL_BASE) {
5257 1.165 scw KDASSERT(!pmap_is_current(pm));
5258 1.147 scw
5259 1.134 thorpej /* Remove the vector page mapping */
5260 1.134 thorpej pmap_remove(pm, vector_page, vector_page + PAGE_SIZE);
5261 1.134 thorpej pmap_update(pm);
5262 1.1 matt }
5263 1.257 matt #endif
5264 1.1 matt
5265 1.134 thorpej pmap_free_l1(pm);
5266 1.134 thorpej
5267 1.271 matt #ifdef ARM_MMU_EXTENDED
5268 1.271 matt #ifdef MULTIPROCESSOR
5269 1.271 matt kcpuset_destroy(pm->pm_active);
5270 1.271 matt kcpuset_destroy(pm->pm_onproc);
5271 1.271 matt #endif
5272 1.271 matt #else
5273 1.267 matt struct cpu_info * const ci = curcpu();
5274 1.267 matt if (ci->ci_pmap_lastuser == pm)
5275 1.267 matt ci->ci_pmap_lastuser = NULL;
5276 1.271 matt #endif
5277 1.165 scw
5278 1.394 ad mutex_destroy(&pm->pm_lock);
5279 1.168 ad pool_cache_put(&pmap_cache, pm);
5280 1.337 skrll UVMHIST_LOG(maphist, " <-- done", 0, 0, 0, 0);
5281 1.134 thorpej }
5282 1.134 thorpej
5283 1.134 thorpej
5284 1.134 thorpej /*
5285 1.134 thorpej * void pmap_reference(pmap_t pm)
5286 1.134 thorpej *
5287 1.134 thorpej * Add a reference to the specified pmap.
5288 1.134 thorpej */
5289 1.134 thorpej void
5290 1.134 thorpej pmap_reference(pmap_t pm)
5291 1.134 thorpej {
5292 1.1 matt
5293 1.134 thorpej if (pm == NULL)
5294 1.134 thorpej return;
5295 1.1 matt
5296 1.271 matt #ifndef ARM_MMU_EXTENDED
5297 1.134 thorpej pmap_use_l1(pm);
5298 1.271 matt #endif
5299 1.104 thorpej
5300 1.394 ad atomic_inc_uint(&pm->pm_refs);
5301 1.134 thorpej }
5302 1.49 thorpej
5303 1.214 jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
5304 1.174 matt
5305 1.174 matt static struct evcnt pmap_prefer_nochange_ev =
5306 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "nochange");
5307 1.174 matt static struct evcnt pmap_prefer_change_ev =
5308 1.174 matt EVCNT_INITIALIZER(EVCNT_TYPE_MISC, NULL, "pmap prefer", "change");
5309 1.174 matt
5310 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_change_ev);
5311 1.174 matt EVCNT_ATTACH_STATIC(pmap_prefer_nochange_ev);
5312 1.174 matt
5313 1.174 matt void
5314 1.174 matt pmap_prefer(vaddr_t hint, vaddr_t *vap, int td)
5315 1.174 matt {
5316 1.174 matt vsize_t mask = arm_cache_prefer_mask | (PAGE_SIZE - 1);
5317 1.174 matt vaddr_t va = *vap;
5318 1.174 matt vaddr_t diff = (hint - va) & mask;
5319 1.174 matt if (diff == 0) {
5320 1.174 matt pmap_prefer_nochange_ev.ev_count++;
5321 1.174 matt } else {
5322 1.174 matt pmap_prefer_change_ev.ev_count++;
5323 1.174 matt if (__predict_false(td))
5324 1.174 matt va -= mask + 1;
5325 1.174 matt *vap = va + diff;
5326 1.174 matt }
5327 1.174 matt }
5328 1.214 jmcneill #endif /* ARM_MMU_V6 | ARM_MMU_V7 */
5329 1.174 matt
5330 1.134 thorpej /*
5331 1.134 thorpej * pmap_zero_page()
5332 1.286 skrll *
5333 1.134 thorpej * Zero a given physical page by mapping it at a page hook point.
5334 1.134 thorpej * In doing the zero page op, the page we zero is mapped cachable, as with
5335 1.134 thorpej * StrongARM accesses to non-cached pages are non-burst making writing
5336 1.134 thorpej * _any_ bulk data very slow.
5337 1.134 thorpej */
5338 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
5339 1.134 thorpej void
5340 1.271 matt pmap_zero_page_generic(paddr_t pa)
5341 1.134 thorpej {
5342 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5343 1.271 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
5344 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5345 1.174 matt #endif
5346 1.244 matt #if defined(PMAP_CACHE_VIPT)
5347 1.174 matt /* Choose the last page color it had, if any */
5348 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
5349 1.174 matt #else
5350 1.174 matt const vsize_t va_offset = 0;
5351 1.174 matt #endif
5352 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
5353 1.244 matt /*
5354 1.244 matt * Is this page mapped at its natural color?
5355 1.244 matt * If we have all of memory mapped, then just convert PA to VA.
5356 1.244 matt */
5357 1.284 matt bool okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5358 1.271 matt || va_offset == (pa & arm_cache_prefer_mask);
5359 1.271 matt const vaddr_t vdstp = okcolor
5360 1.284 matt ? pmap_direct_mapped_phys(pa, &okcolor, cpu_cdstp(va_offset))
5361 1.271 matt : cpu_cdstp(va_offset);
5362 1.244 matt #else
5363 1.244 matt const bool okcolor = false;
5364 1.271 matt const vaddr_t vdstp = cpu_cdstp(va_offset);
5365 1.244 matt #endif
5366 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
5367 1.1 matt
5368 1.244 matt
5369 1.174 matt #ifdef DEBUG
5370 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5371 1.134 thorpej panic("pmap_zero_page: page has mappings");
5372 1.134 thorpej #endif
5373 1.1 matt
5374 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5375 1.120 chris
5376 1.244 matt if (!okcolor) {
5377 1.244 matt /*
5378 1.244 matt * Hook in the page, zero it, and purge the cache for that
5379 1.244 matt * zeroed page. Invalidate the TLB as needed.
5380 1.244 matt */
5381 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa | pte_l2_s_cache_mode
5382 1.271 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE);
5383 1.271 matt l2pte_set(ptep, npte, 0);
5384 1.244 matt PTE_SYNC(ptep);
5385 1.271 matt cpu_tlb_flushD_SE(vdstp);
5386 1.244 matt cpu_cpwait();
5387 1.284 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(PMAP_CACHE_VIPT) \
5388 1.284 matt && !defined(ARM_MMU_EXTENDED)
5389 1.244 matt /*
5390 1.244 matt * If we are direct-mapped and our color isn't ok, then before
5391 1.244 matt * we bzero the page invalidate its contents from the cache and
5392 1.244 matt * reset the color to its natural color.
5393 1.244 matt */
5394 1.271 matt cpu_dcache_inv_range(vdstp, PAGE_SIZE);
5395 1.244 matt md->pvh_attrs &= ~arm_cache_prefer_mask;
5396 1.271 matt md->pvh_attrs |= (pa & arm_cache_prefer_mask);
5397 1.244 matt #endif
5398 1.244 matt }
5399 1.244 matt bzero_page(vdstp);
5400 1.244 matt if (!okcolor) {
5401 1.244 matt /*
5402 1.244 matt * Unmap the page.
5403 1.244 matt */
5404 1.271 matt l2pte_reset(ptep);
5405 1.244 matt PTE_SYNC(ptep);
5406 1.271 matt cpu_tlb_flushD_SE(vdstp);
5407 1.174 matt #ifdef PMAP_CACHE_VIVT
5408 1.271 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5409 1.174 matt #endif
5410 1.244 matt }
5411 1.174 matt #ifdef PMAP_CACHE_VIPT
5412 1.174 matt /*
5413 1.174 matt * This page is now cache resident so it now has a page color.
5414 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
5415 1.174 matt */
5416 1.271 matt #ifndef ARM_MMU_EXTENDED
5417 1.215 uebayasi if (!pmap_is_page_colored_p(md)) {
5418 1.174 matt PMAPCOUNT(vac_color_new);
5419 1.215 uebayasi md->pvh_attrs |= PVF_COLORED;
5420 1.174 matt }
5421 1.271 matt md->pvh_attrs |= PVF_DIRTY;
5422 1.271 matt #endif
5423 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
5424 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
5425 1.174 matt PMAPCOUNT(exec_discarded_zero);
5426 1.174 matt }
5427 1.174 matt #endif
5428 1.134 thorpej }
5429 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
5430 1.1 matt
5431 1.134 thorpej #if ARM_MMU_XSCALE == 1
5432 1.134 thorpej void
5433 1.271 matt pmap_zero_page_xscale(paddr_t pa)
5434 1.134 thorpej {
5435 1.134 thorpej #ifdef DEBUG
5436 1.271 matt struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
5437 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5438 1.1 matt
5439 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5440 1.134 thorpej panic("pmap_zero_page: page has mappings");
5441 1.134 thorpej #endif
5442 1.1 matt
5443 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5444 1.1 matt
5445 1.134 thorpej /*
5446 1.134 thorpej * Hook in the page, zero it, and purge the cache for that
5447 1.134 thorpej * zeroed page. Invalidate the TLB as needed.
5448 1.134 thorpej */
5449 1.286 skrll
5450 1.271 matt pt_entry_t npte = L2_S_PROTO | pa |
5451 1.134 thorpej L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) |
5452 1.174 matt L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5453 1.271 matt l2pte_set(cdst_pte, npte, 0);
5454 1.134 thorpej PTE_SYNC(cdst_pte);
5455 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
5456 1.134 thorpej cpu_cpwait();
5457 1.134 thorpej bzero_page(cdstp);
5458 1.134 thorpej xscale_cache_clean_minidata();
5459 1.271 matt l2pte_reset(cdst_pte);
5460 1.271 matt PTE_SYNC(cdst_pte);
5461 1.134 thorpej }
5462 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
5463 1.1 matt
5464 1.134 thorpej /* pmap_pageidlezero()
5465 1.134 thorpej *
5466 1.134 thorpej * The same as above, except that we assume that the page is not
5467 1.134 thorpej * mapped. This means we never have to flush the cache first. Called
5468 1.134 thorpej * from the idle loop.
5469 1.134 thorpej */
5470 1.159 thorpej bool
5471 1.271 matt pmap_pageidlezero(paddr_t pa)
5472 1.134 thorpej {
5473 1.160 thorpej bool rv = true;
5474 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5475 1.271 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
5476 1.215 uebayasi struct vm_page_md *md = VM_PAGE_TO_MD(pg);
5477 1.174 matt #endif
5478 1.174 matt #ifdef PMAP_CACHE_VIPT
5479 1.174 matt /* Choose the last page color it had, if any */
5480 1.215 uebayasi const vsize_t va_offset = md->pvh_attrs & arm_cache_prefer_mask;
5481 1.174 matt #else
5482 1.174 matt const vsize_t va_offset = 0;
5483 1.174 matt #endif
5484 1.271 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
5485 1.284 matt bool okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5486 1.271 matt || va_offset == (pa & arm_cache_prefer_mask);
5487 1.271 matt const vaddr_t vdstp = okcolor
5488 1.284 matt ? pmap_direct_mapped_phys(pa, &okcolor, cpu_cdstp(va_offset))
5489 1.271 matt : cpu_cdstp(va_offset);
5490 1.271 matt #else
5491 1.271 matt const bool okcolor = false;
5492 1.271 matt const vaddr_t vdstp = cpu_cdstp(va_offset);
5493 1.271 matt #endif
5494 1.271 matt pt_entry_t * const ptep = cpu_cdst_pte(va_offset);
5495 1.174 matt
5496 1.174 matt
5497 1.134 thorpej #ifdef DEBUG
5498 1.215 uebayasi if (!SLIST_EMPTY(&md->pvh_list))
5499 1.134 thorpej panic("pmap_pageidlezero: page has mappings");
5500 1.1 matt #endif
5501 1.1 matt
5502 1.271 matt KDASSERT((pa & PGOFSET) == 0);
5503 1.134 thorpej
5504 1.271 matt if (!okcolor) {
5505 1.271 matt /*
5506 1.271 matt * Hook in the page, zero it, and purge the cache for that
5507 1.271 matt * zeroed page. Invalidate the TLB as needed.
5508 1.271 matt */
5509 1.271 matt const pt_entry_t npte = L2_S_PROTO | pa |
5510 1.271 matt L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
5511 1.271 matt l2pte_set(ptep, npte, 0);
5512 1.271 matt PTE_SYNC(ptep);
5513 1.271 matt cpu_tlb_flushD_SE(vdstp);
5514 1.271 matt cpu_cpwait();
5515 1.271 matt }
5516 1.1 matt
5517 1.271 matt uint64_t *ptr = (uint64_t *)vdstp;
5518 1.271 matt for (size_t i = 0; i < PAGE_SIZE / sizeof(*ptr); i++) {
5519 1.174 matt if (sched_curcpu_runnable_p() != 0) {
5520 1.134 thorpej /*
5521 1.134 thorpej * A process has become ready. Abort now,
5522 1.134 thorpej * so we don't keep it waiting while we
5523 1.134 thorpej * do slow memory access to finish this
5524 1.134 thorpej * page.
5525 1.134 thorpej */
5526 1.160 thorpej rv = false;
5527 1.134 thorpej break;
5528 1.134 thorpej }
5529 1.134 thorpej *ptr++ = 0;
5530 1.11 chris }
5531 1.1 matt
5532 1.174 matt #ifdef PMAP_CACHE_VIVT
5533 1.134 thorpej if (rv)
5534 1.286 skrll /*
5535 1.134 thorpej * if we aborted we'll rezero this page again later so don't
5536 1.134 thorpej * purge it unless we finished it
5537 1.134 thorpej */
5538 1.271 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5539 1.174 matt #elif defined(PMAP_CACHE_VIPT)
5540 1.174 matt /*
5541 1.174 matt * This page is now cache resident so it now has a page color.
5542 1.174 matt * Any contents have been obliterated so clear the EXEC flag.
5543 1.174 matt */
5544 1.271 matt #ifndef ARM_MMU_EXTENDED
5545 1.215 uebayasi if (!pmap_is_page_colored_p(md)) {
5546 1.174 matt PMAPCOUNT(vac_color_new);
5547 1.215 uebayasi md->pvh_attrs |= PVF_COLORED;
5548 1.174 matt }
5549 1.271 matt #endif
5550 1.215 uebayasi if (PV_IS_EXEC_P(md->pvh_attrs)) {
5551 1.215 uebayasi md->pvh_attrs &= ~PVF_EXEC;
5552 1.174 matt PMAPCOUNT(exec_discarded_zero);
5553 1.174 matt }
5554 1.174 matt #endif
5555 1.174 matt /*
5556 1.174 matt * Unmap the page.
5557 1.174 matt */
5558 1.271 matt if (!okcolor) {
5559 1.271 matt l2pte_reset(ptep);
5560 1.271 matt PTE_SYNC(ptep);
5561 1.271 matt cpu_tlb_flushD_SE(vdstp);
5562 1.271 matt }
5563 1.1 matt
5564 1.271 matt return rv;
5565 1.1 matt }
5566 1.286 skrll
5567 1.48 chris /*
5568 1.134 thorpej * pmap_copy_page()
5569 1.48 chris *
5570 1.134 thorpej * Copy one physical page into another, by mapping the pages into
5571 1.134 thorpej * hook points. The same comment regarding cachability as in
5572 1.134 thorpej * pmap_zero_page also applies here.
5573 1.48 chris */
5574 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
5575 1.1 matt void
5576 1.134 thorpej pmap_copy_page_generic(paddr_t src, paddr_t dst)
5577 1.1 matt {
5578 1.174 matt struct vm_page * const src_pg = PHYS_TO_VM_PAGE(src);
5579 1.215 uebayasi struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
5580 1.174 matt #if defined(PMAP_CACHE_VIPT) || defined(DEBUG)
5581 1.174 matt struct vm_page * const dst_pg = PHYS_TO_VM_PAGE(dst);
5582 1.215 uebayasi struct vm_page_md *dst_md = VM_PAGE_TO_MD(dst_pg);
5583 1.174 matt #endif
5584 1.174 matt #ifdef PMAP_CACHE_VIPT
5585 1.215 uebayasi const vsize_t src_va_offset = src_md->pvh_attrs & arm_cache_prefer_mask;
5586 1.215 uebayasi const vsize_t dst_va_offset = dst_md->pvh_attrs & arm_cache_prefer_mask;
5587 1.174 matt #else
5588 1.174 matt const vsize_t src_va_offset = 0;
5589 1.174 matt const vsize_t dst_va_offset = 0;
5590 1.174 matt #endif
5591 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS)
5592 1.244 matt /*
5593 1.244 matt * Is this page mapped at its natural color?
5594 1.244 matt * If we have all of memory mapped, then just convert PA to VA.
5595 1.244 matt */
5596 1.284 matt bool src_okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5597 1.271 matt || src_va_offset == (src & arm_cache_prefer_mask);
5598 1.284 matt bool dst_okcolor = arm_pcache.dcache_type == CACHE_TYPE_PIPT
5599 1.271 matt || dst_va_offset == (dst & arm_cache_prefer_mask);
5600 1.244 matt const vaddr_t vsrcp = src_okcolor
5601 1.284 matt ? pmap_direct_mapped_phys(src, &src_okcolor,
5602 1.284 matt cpu_csrcp(src_va_offset))
5603 1.271 matt : cpu_csrcp(src_va_offset);
5604 1.284 matt const vaddr_t vdstp = pmap_direct_mapped_phys(dst, &dst_okcolor,
5605 1.284 matt cpu_cdstp(dst_va_offset));
5606 1.244 matt #else
5607 1.244 matt const bool src_okcolor = false;
5608 1.244 matt const bool dst_okcolor = false;
5609 1.271 matt const vaddr_t vsrcp = cpu_csrcp(src_va_offset);
5610 1.271 matt const vaddr_t vdstp = cpu_cdstp(dst_va_offset);
5611 1.244 matt #endif
5612 1.271 matt pt_entry_t * const src_ptep = cpu_csrc_pte(src_va_offset);
5613 1.271 matt pt_entry_t * const dst_ptep = cpu_cdst_pte(dst_va_offset);
5614 1.174 matt
5615 1.134 thorpej #ifdef DEBUG
5616 1.215 uebayasi if (!SLIST_EMPTY(&dst_md->pvh_list))
5617 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
5618 1.134 thorpej #endif
5619 1.83 thorpej
5620 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
5621 1.215 uebayasi KASSERT(arm_cache_prefer_mask == 0 || src_md->pvh_attrs & (PVF_COLORED|PVF_NC));
5622 1.174 matt #endif
5623 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
5624 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
5625 1.105 thorpej
5626 1.134 thorpej /*
5627 1.134 thorpej * Clean the source page. Hold the source page's lock for
5628 1.134 thorpej * the duration of the copy so that no other mappings can
5629 1.134 thorpej * be created while we have a potentially aliased mapping.
5630 1.134 thorpej */
5631 1.174 matt #ifdef PMAP_CACHE_VIVT
5632 1.271 matt pmap_acquire_page_lock(src_md);
5633 1.271 matt (void) pmap_clean_page(src_md, true);
5634 1.271 matt pmap_release_page_lock(src_md);
5635 1.174 matt #endif
5636 1.105 thorpej
5637 1.134 thorpej /*
5638 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
5639 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
5640 1.134 thorpej * as required.
5641 1.134 thorpej */
5642 1.244 matt if (!src_okcolor) {
5643 1.271 matt const pt_entry_t nsrc_pte = L2_S_PROTO
5644 1.244 matt | src
5645 1.271 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
5646 1.244 matt | ((src_md->pvh_attrs & PVF_NC) ? 0 : pte_l2_s_cache_mode)
5647 1.271 matt #else // defined(PMAP_CACHE_VIVT) || defined(ARM_MMU_EXTENDED)
5648 1.244 matt | pte_l2_s_cache_mode
5649 1.174 matt #endif
5650 1.244 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ);
5651 1.271 matt l2pte_set(src_ptep, nsrc_pte, 0);
5652 1.244 matt PTE_SYNC(src_ptep);
5653 1.271 matt cpu_tlb_flushD_SE(vsrcp);
5654 1.244 matt cpu_cpwait();
5655 1.244 matt }
5656 1.244 matt if (!dst_okcolor) {
5657 1.271 matt const pt_entry_t ndst_pte = L2_S_PROTO | dst |
5658 1.244 matt L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE) | pte_l2_s_cache_mode;
5659 1.271 matt l2pte_set(dst_ptep, ndst_pte, 0);
5660 1.244 matt PTE_SYNC(dst_ptep);
5661 1.271 matt cpu_tlb_flushD_SE(vdstp);
5662 1.244 matt cpu_cpwait();
5663 1.244 matt #if defined(__HAVE_MM_MD_DIRECT_MAPPED_PHYS) && defined(PMAP_CACHE_VIPT)
5664 1.244 matt /*
5665 1.244 matt * If we are direct-mapped and our color isn't ok, then before
5666 1.244 matt * we bcopy to the new page invalidate its contents from the
5667 1.244 matt * cache and reset its color to its natural color.
5668 1.244 matt */
5669 1.271 matt cpu_dcache_inv_range(vdstp, PAGE_SIZE);
5670 1.244 matt dst_md->pvh_attrs &= ~arm_cache_prefer_mask;
5671 1.244 matt dst_md->pvh_attrs |= (dst & arm_cache_prefer_mask);
5672 1.174 matt #endif
5673 1.244 matt }
5674 1.244 matt bcopy_page(vsrcp, vdstp);
5675 1.174 matt #ifdef PMAP_CACHE_VIVT
5676 1.244 matt cpu_dcache_inv_range(vsrcp, PAGE_SIZE);
5677 1.244 matt cpu_dcache_wbinv_range(vdstp, PAGE_SIZE);
5678 1.174 matt #endif
5679 1.174 matt /*
5680 1.174 matt * Unmap the pages.
5681 1.174 matt */
5682 1.244 matt if (!src_okcolor) {
5683 1.271 matt l2pte_reset(src_ptep);
5684 1.244 matt PTE_SYNC(src_ptep);
5685 1.271 matt cpu_tlb_flushD_SE(vsrcp);
5686 1.244 matt cpu_cpwait();
5687 1.244 matt }
5688 1.244 matt if (!dst_okcolor) {
5689 1.271 matt l2pte_reset(dst_ptep);
5690 1.244 matt PTE_SYNC(dst_ptep);
5691 1.271 matt cpu_tlb_flushD_SE(vdstp);
5692 1.244 matt cpu_cpwait();
5693 1.244 matt }
5694 1.174 matt #ifdef PMAP_CACHE_VIPT
5695 1.174 matt /*
5696 1.174 matt * Now that the destination page is in the cache, mark it as colored.
5697 1.174 matt * If this was an exec page, discard it.
5698 1.174 matt */
5699 1.271 matt pmap_acquire_page_lock(dst_md);
5700 1.271 matt #ifndef ARM_MMU_EXTENDED
5701 1.271 matt if (arm_pcache.cache_type == CACHE_TYPE_PIPT) {
5702 1.271 matt dst_md->pvh_attrs &= ~arm_cache_prefer_mask;
5703 1.271 matt dst_md->pvh_attrs |= (dst & arm_cache_prefer_mask);
5704 1.271 matt }
5705 1.215 uebayasi if (!pmap_is_page_colored_p(dst_md)) {
5706 1.174 matt PMAPCOUNT(vac_color_new);
5707 1.215 uebayasi dst_md->pvh_attrs |= PVF_COLORED;
5708 1.174 matt }
5709 1.271 matt dst_md->pvh_attrs |= PVF_DIRTY;
5710 1.271 matt #endif
5711 1.215 uebayasi if (PV_IS_EXEC_P(dst_md->pvh_attrs)) {
5712 1.215 uebayasi dst_md->pvh_attrs &= ~PVF_EXEC;
5713 1.174 matt PMAPCOUNT(exec_discarded_copy);
5714 1.174 matt }
5715 1.271 matt pmap_release_page_lock(dst_md);
5716 1.174 matt #endif
5717 1.1 matt }
5718 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
5719 1.1 matt
5720 1.134 thorpej #if ARM_MMU_XSCALE == 1
5721 1.1 matt void
5722 1.134 thorpej pmap_copy_page_xscale(paddr_t src, paddr_t dst)
5723 1.1 matt {
5724 1.226 matt struct vm_page *src_pg = PHYS_TO_VM_PAGE(src);
5725 1.226 matt struct vm_page_md *src_md = VM_PAGE_TO_MD(src_pg);
5726 1.134 thorpej #ifdef DEBUG
5727 1.216 uebayasi struct vm_page_md *dst_md = VM_PAGE_TO_MD(PHYS_TO_VM_PAGE(dst));
5728 1.14 chs
5729 1.215 uebayasi if (!SLIST_EMPTY(&dst_md->pvh_list))
5730 1.134 thorpej panic("pmap_copy_page: dst page has mappings");
5731 1.134 thorpej #endif
5732 1.13 chris
5733 1.134 thorpej KDASSERT((src & PGOFSET) == 0);
5734 1.134 thorpej KDASSERT((dst & PGOFSET) == 0);
5735 1.14 chs
5736 1.134 thorpej /*
5737 1.134 thorpej * Clean the source page. Hold the source page's lock for
5738 1.134 thorpej * the duration of the copy so that no other mappings can
5739 1.134 thorpej * be created while we have a potentially aliased mapping.
5740 1.134 thorpej */
5741 1.174 matt #ifdef PMAP_CACHE_VIVT
5742 1.271 matt pmap_acquire_page_lock(src_md);
5743 1.271 matt (void) pmap_clean_page(src_md, true);
5744 1.271 matt pmap_release_page_lock(src_md);
5745 1.174 matt #endif
5746 1.105 thorpej
5747 1.134 thorpej /*
5748 1.134 thorpej * Map the pages into the page hook points, copy them, and purge
5749 1.134 thorpej * the cache for the appropriate page. Invalidate the TLB
5750 1.134 thorpej * as required.
5751 1.134 thorpej */
5752 1.296 matt const pt_entry_t nsrc_pte = L2_S_PROTO | src
5753 1.296 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_READ)
5754 1.296 matt | L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5755 1.296 matt l2pte_set(csrc_pte, nsrc_pte, 0);
5756 1.134 thorpej PTE_SYNC(csrc_pte);
5757 1.296 matt
5758 1.296 matt const pt_entry_t ndst_pte = L2_S_PROTO | dst
5759 1.296 matt | L2_S_PROT(PTE_KERNEL, VM_PROT_WRITE)
5760 1.296 matt | L2_C | L2_XS_T_TEX(TEX_XSCALE_X); /* mini-data */
5761 1.296 matt l2pte_set(cdst_pte, ndst_pte, 0);
5762 1.134 thorpej PTE_SYNC(cdst_pte);
5763 1.296 matt
5764 1.134 thorpej cpu_tlb_flushD_SE(csrcp);
5765 1.134 thorpej cpu_tlb_flushD_SE(cdstp);
5766 1.134 thorpej cpu_cpwait();
5767 1.134 thorpej bcopy_page(csrcp, cdstp);
5768 1.134 thorpej xscale_cache_clean_minidata();
5769 1.296 matt l2pte_reset(csrc_pte);
5770 1.296 matt l2pte_reset(cdst_pte);
5771 1.296 matt PTE_SYNC(csrc_pte);
5772 1.296 matt PTE_SYNC(cdst_pte);
5773 1.1 matt }
5774 1.134 thorpej #endif /* ARM_MMU_XSCALE == 1 */
5775 1.1 matt
5776 1.1 matt /*
5777 1.134 thorpej * void pmap_virtual_space(vaddr_t *start, vaddr_t *end)
5778 1.1 matt *
5779 1.134 thorpej * Return the start and end addresses of the kernel's virtual space.
5780 1.134 thorpej * These values are setup in pmap_bootstrap and are updated as pages
5781 1.134 thorpej * are allocated.
5782 1.1 matt */
5783 1.1 matt void
5784 1.134 thorpej pmap_virtual_space(vaddr_t *start, vaddr_t *end)
5785 1.1 matt {
5786 1.134 thorpej *start = virtual_avail;
5787 1.134 thorpej *end = virtual_end;
5788 1.1 matt }
5789 1.1 matt
5790 1.1 matt /*
5791 1.134 thorpej * Helper function for pmap_grow_l2_bucket()
5792 1.1 matt */
5793 1.157 perry static inline int
5794 1.271 matt pmap_grow_map(vaddr_t va, paddr_t *pap)
5795 1.1 matt {
5796 1.2 matt paddr_t pa;
5797 1.1 matt
5798 1.386 skrll KASSERT((va & PGOFSET) == 0);
5799 1.386 skrll
5800 1.160 thorpej if (uvm.page_init_done == false) {
5801 1.174 matt #ifdef PMAP_STEAL_MEMORY
5802 1.174 matt pv_addr_t pv;
5803 1.174 matt pmap_boot_pagealloc(PAGE_SIZE,
5804 1.174 matt #ifdef PMAP_CACHE_VIPT
5805 1.174 matt arm_cache_prefer_mask,
5806 1.174 matt va & arm_cache_prefer_mask,
5807 1.174 matt #else
5808 1.174 matt 0, 0,
5809 1.174 matt #endif
5810 1.174 matt &pv);
5811 1.174 matt pa = pv.pv_pa;
5812 1.174 matt #else
5813 1.160 thorpej if (uvm_page_physget(&pa) == false)
5814 1.387 skrll return 1;
5815 1.174 matt #endif /* PMAP_STEAL_MEMORY */
5816 1.134 thorpej } else {
5817 1.134 thorpej struct vm_page *pg;
5818 1.134 thorpej pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_USERESERVE);
5819 1.134 thorpej if (pg == NULL)
5820 1.387 skrll return 1;
5821 1.134 thorpej pa = VM_PAGE_TO_PHYS(pg);
5822 1.174 matt /*
5823 1.395 skrll * This new page must not have any mappings.
5824 1.174 matt */
5825 1.275 matt struct vm_page_md *md __diagused = VM_PAGE_TO_MD(pg);
5826 1.215 uebayasi KASSERT(SLIST_EMPTY(&md->pvh_list));
5827 1.134 thorpej }
5828 1.1 matt
5829 1.395 skrll /*
5830 1.396 skrll * Enter it via pmap_kenter_pa and let that routine do the hard work.
5831 1.395 skrll */
5832 1.397 skrll pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE,
5833 1.397 skrll PMAP_KMPAGE | PMAP_PTE);
5834 1.385 skrll
5835 1.134 thorpej if (pap)
5836 1.134 thorpej *pap = pa;
5837 1.1 matt
5838 1.174 matt PMAPCOUNT(pt_mappings);
5839 1.1 matt
5840 1.398 skrll const pmap_t kpm __diagused = pmap_kernel();
5841 1.398 skrll struct l2_bucket * const l2b __diagused = pmap_get_l2_bucket(kpm, va);
5842 1.392 skrll KASSERT(l2b != NULL);
5843 1.392 skrll
5844 1.392 skrll pt_entry_t * const ptep __diagused = &l2b->l2b_kva[l2pte_index(va)];
5845 1.398 skrll const pt_entry_t pte __diagused = *ptep;
5846 1.398 skrll KASSERT(l2pte_valid_p(pte));
5847 1.398 skrll KASSERT((pte & L2_S_CACHE_MASK) == pte_l2_s_cache_mode_pt);
5848 1.392 skrll
5849 1.134 thorpej memset((void *)va, 0, PAGE_SIZE);
5850 1.398 skrll
5851 1.387 skrll return 0;
5852 1.1 matt }
5853 1.1 matt
5854 1.1 matt /*
5855 1.134 thorpej * This is the same as pmap_alloc_l2_bucket(), except that it is only
5856 1.134 thorpej * used by pmap_growkernel().
5857 1.1 matt */
5858 1.157 perry static inline struct l2_bucket *
5859 1.134 thorpej pmap_grow_l2_bucket(pmap_t pm, vaddr_t va)
5860 1.1 matt {
5861 1.389 skrll const size_t l1slot = l1pte_index(va);
5862 1.134 thorpej struct l2_dtable *l2;
5863 1.134 thorpej vaddr_t nva;
5864 1.134 thorpej
5865 1.391 skrll CTASSERT((PAGE_SIZE % L2_TABLE_SIZE_REAL) == 0);
5866 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
5867 1.134 thorpej /*
5868 1.134 thorpej * No mapping at this address, as there is
5869 1.134 thorpej * no entry in the L1 table.
5870 1.134 thorpej * Need to allocate a new l2_dtable.
5871 1.134 thorpej */
5872 1.134 thorpej nva = pmap_kernel_l2dtable_kva;
5873 1.134 thorpej if ((nva & PGOFSET) == 0) {
5874 1.134 thorpej /*
5875 1.134 thorpej * Need to allocate a backing page
5876 1.134 thorpej */
5877 1.271 matt if (pmap_grow_map(nva, NULL))
5878 1.387 skrll return NULL;
5879 1.134 thorpej }
5880 1.1 matt
5881 1.134 thorpej l2 = (struct l2_dtable *)nva;
5882 1.134 thorpej nva += sizeof(struct l2_dtable);
5883 1.82 thorpej
5884 1.134 thorpej if ((nva & PGOFSET) < (pmap_kernel_l2dtable_kva & PGOFSET)) {
5885 1.134 thorpej /*
5886 1.134 thorpej * The new l2_dtable straddles a page boundary.
5887 1.134 thorpej * Map in another page to cover it.
5888 1.134 thorpej */
5889 1.386 skrll if (pmap_grow_map(nva & ~PGOFSET, NULL))
5890 1.387 skrll return NULL;
5891 1.134 thorpej }
5892 1.1 matt
5893 1.134 thorpej pmap_kernel_l2dtable_kva = nva;
5894 1.1 matt
5895 1.134 thorpej /*
5896 1.134 thorpej * Link it into the parent pmap
5897 1.134 thorpej */
5898 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2;
5899 1.82 thorpej }
5900 1.75 reinoud
5901 1.389 skrll struct l2_bucket * const l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
5902 1.134 thorpej
5903 1.134 thorpej /*
5904 1.134 thorpej * Fetch pointer to the L2 page table associated with the address.
5905 1.134 thorpej */
5906 1.134 thorpej if (l2b->l2b_kva == NULL) {
5907 1.134 thorpej pt_entry_t *ptep;
5908 1.134 thorpej
5909 1.134 thorpej /*
5910 1.134 thorpej * No L2 page table has been allocated. Chances are, this
5911 1.134 thorpej * is because we just allocated the l2_dtable, above.
5912 1.134 thorpej */
5913 1.134 thorpej nva = pmap_kernel_l2ptp_kva;
5914 1.134 thorpej ptep = (pt_entry_t *)nva;
5915 1.134 thorpej if ((nva & PGOFSET) == 0) {
5916 1.134 thorpej /*
5917 1.134 thorpej * Need to allocate a backing page
5918 1.134 thorpej */
5919 1.271 matt if (pmap_grow_map(nva, &pmap_kernel_l2ptp_phys))
5920 1.387 skrll return NULL;
5921 1.134 thorpej PTE_SYNC_RANGE(ptep, PAGE_SIZE / sizeof(pt_entry_t));
5922 1.134 thorpej }
5923 1.134 thorpej
5924 1.134 thorpej l2->l2_occupancy++;
5925 1.134 thorpej l2b->l2b_kva = ptep;
5926 1.271 matt l2b->l2b_l1slot = l1slot;
5927 1.271 matt l2b->l2b_pa = pmap_kernel_l2ptp_phys;
5928 1.134 thorpej
5929 1.134 thorpej pmap_kernel_l2ptp_kva += L2_TABLE_SIZE_REAL;
5930 1.134 thorpej pmap_kernel_l2ptp_phys += L2_TABLE_SIZE_REAL;
5931 1.82 thorpej }
5932 1.1 matt
5933 1.387 skrll return l2b;
5934 1.134 thorpej }
5935 1.134 thorpej
5936 1.134 thorpej vaddr_t
5937 1.134 thorpej pmap_growkernel(vaddr_t maxkvaddr)
5938 1.134 thorpej {
5939 1.408 skrll UVMHIST_FUNC(__func__);
5940 1.408 skrll UVMHIST_CALLARGS(maphist, "growing kernel from %#jx to %#jx\n",
5941 1.408 skrll pmap_curmaxkvaddr, maxkvaddr, 0, 0);
5942 1.408 skrll
5943 1.134 thorpej pmap_t kpm = pmap_kernel();
5944 1.271 matt #ifndef ARM_MMU_EXTENDED
5945 1.134 thorpej struct l1_ttable *l1;
5946 1.271 matt #endif
5947 1.134 thorpej int s;
5948 1.134 thorpej
5949 1.134 thorpej if (maxkvaddr <= pmap_curmaxkvaddr)
5950 1.134 thorpej goto out; /* we are OK */
5951 1.1 matt
5952 1.134 thorpej KDASSERT(maxkvaddr <= virtual_end);
5953 1.34 thorpej
5954 1.134 thorpej /*
5955 1.134 thorpej * whoops! we need to add kernel PTPs
5956 1.134 thorpej */
5957 1.1 matt
5958 1.417 skrll vaddr_t pmap_maxkvaddr = pmap_curmaxkvaddr;
5959 1.417 skrll
5960 1.373 bouyer s = splvm(); /* to be safe */
5961 1.373 bouyer mutex_enter(&kpm_lock);
5962 1.1 matt
5963 1.134 thorpej /* Map 1MB at a time */
5964 1.417 skrll size_t l1slot = l1pte_index(pmap_maxkvaddr);
5965 1.271 matt #ifdef ARM_MMU_EXTENDED
5966 1.271 matt pd_entry_t * const spdep = &kpm->pm_l1[l1slot];
5967 1.271 matt pd_entry_t *pdep = spdep;
5968 1.271 matt #endif
5969 1.271 matt for (;pmap_curmaxkvaddr < maxkvaddr; pmap_curmaxkvaddr += L1_S_SIZE,
5970 1.271 matt #ifdef ARM_MMU_EXTENDED
5971 1.271 matt pdep++,
5972 1.271 matt #endif
5973 1.271 matt l1slot++) {
5974 1.271 matt struct l2_bucket *l2b =
5975 1.271 matt pmap_grow_l2_bucket(kpm, pmap_curmaxkvaddr);
5976 1.271 matt KASSERT(l2b != NULL);
5977 1.271 matt
5978 1.271 matt const pd_entry_t npde = L1_C_PROTO | l2b->l2b_pa
5979 1.271 matt | L1_C_DOM(PMAP_DOMAIN_KERNEL);
5980 1.271 matt #ifdef ARM_MMU_EXTENDED
5981 1.390 skrll KASSERT(*pdep == 0);
5982 1.271 matt l1pte_setone(pdep, npde);
5983 1.271 matt #else
5984 1.134 thorpej /* Distribute new L1 entry to all other L1s */
5985 1.134 thorpej SLIST_FOREACH(l1, &l1_list, l1_link) {
5986 1.271 matt pd_entry_t * const pdep = &l1->l1_kva[l1slot];
5987 1.271 matt l1pte_setone(pdep, npde);
5988 1.271 matt PDE_SYNC(pdep);
5989 1.134 thorpej }
5990 1.271 matt #endif
5991 1.1 matt }
5992 1.271 matt #ifdef ARM_MMU_EXTENDED
5993 1.271 matt PDE_SYNC_RANGE(spdep, pdep - spdep);
5994 1.271 matt #endif
5995 1.1 matt
5996 1.271 matt #ifdef PMAP_CACHE_VIVT
5997 1.134 thorpej /*
5998 1.134 thorpej * flush out the cache, expensive but growkernel will happen so
5999 1.134 thorpej * rarely
6000 1.134 thorpej */
6001 1.134 thorpej cpu_dcache_wbinv_all();
6002 1.134 thorpej cpu_tlb_flushD();
6003 1.134 thorpej cpu_cpwait();
6004 1.271 matt #endif
6005 1.134 thorpej
6006 1.373 bouyer mutex_exit(&kpm_lock);
6007 1.134 thorpej splx(s);
6008 1.1 matt
6009 1.417 skrll kasan_shadow_map((void *)pmap_maxkvaddr,
6010 1.417 skrll (size_t)(pmap_curmaxkvaddr - pmap_maxkvaddr));
6011 1.417 skrll
6012 1.134 thorpej out:
6013 1.387 skrll return pmap_curmaxkvaddr;
6014 1.1 matt }
6015 1.1 matt
6016 1.134 thorpej /************************ Utility routines ****************************/
6017 1.1 matt
6018 1.257 matt #ifndef ARM_HAS_VBAR
6019 1.134 thorpej /*
6020 1.134 thorpej * vector_page_setprot:
6021 1.134 thorpej *
6022 1.134 thorpej * Manipulate the protection of the vector page.
6023 1.134 thorpej */
6024 1.134 thorpej void
6025 1.134 thorpej vector_page_setprot(int prot)
6026 1.11 chris {
6027 1.134 thorpej struct l2_bucket *l2b;
6028 1.134 thorpej pt_entry_t *ptep;
6029 1.134 thorpej
6030 1.256 matt #if defined(CPU_ARMV7) || defined(CPU_ARM11)
6031 1.256 matt /*
6032 1.256 matt * If we are using VBAR to use the vectors in the kernel, then it's
6033 1.256 matt * already mapped in the kernel text so no need to anything here.
6034 1.256 matt */
6035 1.256 matt if (vector_page != ARM_VECTORS_LOW && vector_page != ARM_VECTORS_HIGH) {
6036 1.256 matt KASSERT((armreg_pfr1_read() & ARM_PFR1_SEC_MASK) != 0);
6037 1.256 matt return;
6038 1.256 matt }
6039 1.256 matt #endif
6040 1.256 matt
6041 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), vector_page);
6042 1.271 matt KASSERT(l2b != NULL);
6043 1.17 chris
6044 1.134 thorpej ptep = &l2b->l2b_kva[l2pte_index(vector_page)];
6045 1.72 thorpej
6046 1.271 matt const pt_entry_t opte = *ptep;
6047 1.271 matt #ifdef ARM_MMU_EXTENDED
6048 1.271 matt const pt_entry_t npte = (opte & ~(L2_S_PROT_MASK|L2_XS_XN))
6049 1.271 matt | L2_S_PROT(PTE_KERNEL, prot);
6050 1.271 matt #else
6051 1.271 matt const pt_entry_t npte = (opte & ~L2_S_PROT_MASK)
6052 1.271 matt | L2_S_PROT(PTE_KERNEL, prot);
6053 1.271 matt #endif
6054 1.271 matt l2pte_set(ptep, npte, opte);
6055 1.134 thorpej PTE_SYNC(ptep);
6056 1.134 thorpej cpu_tlb_flushD_SE(vector_page);
6057 1.32 thorpej cpu_cpwait();
6058 1.17 chris }
6059 1.257 matt #endif
6060 1.17 chris
6061 1.17 chris /*
6062 1.134 thorpej * Fetch pointers to the PDE/PTE for the given pmap/VA pair.
6063 1.160 thorpej * Returns true if the mapping exists, else false.
6064 1.134 thorpej *
6065 1.134 thorpej * NOTE: This function is only used by a couple of arm-specific modules.
6066 1.134 thorpej * It is not safe to take any pmap locks here, since we could be right
6067 1.134 thorpej * in the middle of debugging the pmap anyway...
6068 1.134 thorpej *
6069 1.160 thorpej * It is possible for this routine to return false even though a valid
6070 1.134 thorpej * mapping does exist. This is because we don't lock, so the metadata
6071 1.134 thorpej * state may be inconsistent.
6072 1.134 thorpej *
6073 1.134 thorpej * NOTE: We can return a NULL *ptp in the case where the L1 pde is
6074 1.134 thorpej * a "section" mapping.
6075 1.1 matt */
6076 1.159 thorpej bool
6077 1.134 thorpej pmap_get_pde_pte(pmap_t pm, vaddr_t va, pd_entry_t **pdp, pt_entry_t **ptp)
6078 1.1 matt {
6079 1.134 thorpej struct l2_dtable *l2;
6080 1.271 matt pd_entry_t *pdep, pde;
6081 1.134 thorpej pt_entry_t *ptep;
6082 1.271 matt u_short l1slot;
6083 1.134 thorpej
6084 1.134 thorpej if (pm->pm_l1 == NULL)
6085 1.174 matt return false;
6086 1.134 thorpej
6087 1.271 matt l1slot = l1pte_index(va);
6088 1.271 matt *pdp = pdep = pmap_l1_kva(pm) + l1slot;
6089 1.271 matt pde = *pdep;
6090 1.1 matt
6091 1.271 matt if (l1pte_section_p(pde)) {
6092 1.134 thorpej *ptp = NULL;
6093 1.174 matt return true;
6094 1.1 matt }
6095 1.1 matt
6096 1.271 matt l2 = pm->pm_l2[L2_IDX(l1slot)];
6097 1.134 thorpej if (l2 == NULL ||
6098 1.271 matt (ptep = l2->l2_bucket[L2_BUCKET(l1slot)].l2b_kva) == NULL) {
6099 1.174 matt return false;
6100 1.29 rearnsha }
6101 1.21 chris
6102 1.134 thorpej *ptp = &ptep[l2pte_index(va)];
6103 1.174 matt return true;
6104 1.1 matt }
6105 1.1 matt
6106 1.159 thorpej bool
6107 1.134 thorpej pmap_get_pde(pmap_t pm, vaddr_t va, pd_entry_t **pdp)
6108 1.1 matt {
6109 1.1 matt
6110 1.134 thorpej if (pm->pm_l1 == NULL)
6111 1.174 matt return false;
6112 1.50 thorpej
6113 1.271 matt *pdp = pmap_l1_kva(pm) + l1pte_index(va);
6114 1.50 thorpej
6115 1.174 matt return true;
6116 1.1 matt }
6117 1.1 matt
6118 1.134 thorpej /************************ Bootstrapping routines ****************************/
6119 1.134 thorpej
6120 1.271 matt #ifndef ARM_MMU_EXTENDED
6121 1.134 thorpej static void
6122 1.134 thorpej pmap_init_l1(struct l1_ttable *l1, pd_entry_t *l1pt)
6123 1.1 matt {
6124 1.134 thorpej int i;
6125 1.134 thorpej
6126 1.134 thorpej l1->l1_kva = l1pt;
6127 1.134 thorpej l1->l1_domain_use_count = 0;
6128 1.134 thorpej l1->l1_domain_first = 0;
6129 1.134 thorpej
6130 1.134 thorpej for (i = 0; i < PMAP_DOMAINS; i++)
6131 1.134 thorpej l1->l1_domain_free[i] = i + 1;
6132 1.1 matt
6133 1.134 thorpej /*
6134 1.134 thorpej * Copy the kernel's L1 entries to each new L1.
6135 1.134 thorpej */
6136 1.134 thorpej if (pmap_initialized)
6137 1.258 matt memcpy(l1pt, pmap_l1_kva(pmap_kernel()), L1_TABLE_SIZE);
6138 1.50 thorpej
6139 1.134 thorpej if (pmap_extract(pmap_kernel(), (vaddr_t)l1pt,
6140 1.160 thorpej &l1->l1_physaddr) == false)
6141 1.134 thorpej panic("pmap_init_l1: can't get PA of L1 at %p", l1pt);
6142 1.50 thorpej
6143 1.134 thorpej SLIST_INSERT_HEAD(&l1_list, l1, l1_link);
6144 1.134 thorpej TAILQ_INSERT_TAIL(&l1_lru_list, l1, l1_lru);
6145 1.1 matt }
6146 1.271 matt #endif /* !ARM_MMU_EXTENDED */
6147 1.1 matt
6148 1.50 thorpej /*
6149 1.134 thorpej * pmap_bootstrap() is called from the board-specific initarm() routine
6150 1.134 thorpej * once the kernel L1/L2 descriptors tables have been set up.
6151 1.134 thorpej *
6152 1.134 thorpej * This is a somewhat convoluted process since pmap bootstrap is, effectively,
6153 1.134 thorpej * spread over a number of disparate files/functions.
6154 1.50 thorpej *
6155 1.134 thorpej * We are passed the following parameters
6156 1.134 thorpej * - vstart
6157 1.134 thorpej * 1MB-aligned start of managed kernel virtual memory.
6158 1.134 thorpej * - vend
6159 1.134 thorpej * 1MB-aligned end of managed kernel virtual memory.
6160 1.50 thorpej *
6161 1.371 skrll * We use 'kernel_l1pt' to build the metadata (struct l1_ttable and
6162 1.134 thorpej * struct l2_dtable) necessary to track kernel mappings.
6163 1.50 thorpej */
6164 1.134 thorpej #define PMAP_STATIC_L2_SIZE 16
6165 1.134 thorpej void
6166 1.174 matt pmap_bootstrap(vaddr_t vstart, vaddr_t vend)
6167 1.1 matt {
6168 1.271 matt static struct l2_dtable static_l2[PMAP_STATIC_L2_SIZE];
6169 1.271 matt #ifndef ARM_MMU_EXTENDED
6170 1.134 thorpej static struct l1_ttable static_l1;
6171 1.134 thorpej struct l1_ttable *l1 = &static_l1;
6172 1.271 matt #endif
6173 1.134 thorpej struct l2_dtable *l2;
6174 1.134 thorpej struct l2_bucket *l2b;
6175 1.174 matt pd_entry_t *l1pt = (pd_entry_t *) kernel_l1pt.pv_va;
6176 1.134 thorpej pmap_t pm = pmap_kernel();
6177 1.134 thorpej pt_entry_t *ptep;
6178 1.2 matt paddr_t pa;
6179 1.134 thorpej vsize_t size;
6180 1.271 matt int nptes, l2idx, l2next = 0;
6181 1.134 thorpej
6182 1.271 matt #ifdef ARM_MMU_EXTENDED
6183 1.271 matt KASSERT(pte_l1_s_cache_mode == pte_l1_s_cache_mode_pt);
6184 1.271 matt KASSERT(pte_l2_s_cache_mode == pte_l2_s_cache_mode_pt);
6185 1.271 matt #endif
6186 1.271 matt
6187 1.366 skrll VPRINTF("kpm ");
6188 1.134 thorpej /*
6189 1.134 thorpej * Initialise the kernel pmap object
6190 1.134 thorpej */
6191 1.271 matt curcpu()->ci_pmap_cur = pm;
6192 1.271 matt #ifdef ARM_MMU_EXTENDED
6193 1.271 matt pm->pm_l1 = l1pt;
6194 1.271 matt pm->pm_l1_pa = kernel_l1pt.pv_pa;
6195 1.366 skrll VPRINTF("tlb0 ");
6196 1.271 matt pmap_tlb_info_init(&pmap_tlb0_info);
6197 1.271 matt #ifdef MULTIPROCESSOR
6198 1.366 skrll VPRINTF("kcpusets ");
6199 1.271 matt pm->pm_onproc = kcpuset_running;
6200 1.271 matt pm->pm_active = kcpuset_running;
6201 1.271 matt #endif
6202 1.271 matt #else
6203 1.134 thorpej pm->pm_l1 = l1;
6204 1.271 matt #endif
6205 1.222 rmind
6206 1.366 skrll VPRINTF("locks ");
6207 1.373 bouyer /*
6208 1.373 bouyer * pmap_kenter_pa() and pmap_kremove() may be called from interrupt
6209 1.373 bouyer * context, so its locks have to be at IPL_VM
6210 1.373 bouyer */
6211 1.373 bouyer mutex_init(&pmap_lock, MUTEX_DEFAULT, IPL_VM);
6212 1.373 bouyer mutex_init(&kpm_lock, MUTEX_DEFAULT, IPL_NONE);
6213 1.394 ad mutex_init(&pm->pm_lock, MUTEX_DEFAULT, IPL_VM);
6214 1.394 ad pm->pm_refs = 1;
6215 1.134 thorpej
6216 1.366 skrll VPRINTF("l1pt ");
6217 1.134 thorpej /*
6218 1.134 thorpej * Scan the L1 translation table created by initarm() and create
6219 1.134 thorpej * the required metadata for all valid mappings found in it.
6220 1.134 thorpej */
6221 1.275 matt for (size_t l1slot = 0;
6222 1.275 matt l1slot < L1_TABLE_SIZE / sizeof(pd_entry_t);
6223 1.271 matt l1slot++) {
6224 1.271 matt pd_entry_t pde = l1pt[l1slot];
6225 1.134 thorpej
6226 1.134 thorpej /*
6227 1.134 thorpej * We're only interested in Coarse mappings.
6228 1.134 thorpej * pmap_extract() can deal with section mappings without
6229 1.134 thorpej * recourse to checking L2 metadata.
6230 1.134 thorpej */
6231 1.134 thorpej if ((pde & L1_TYPE_MASK) != L1_TYPE_C)
6232 1.134 thorpej continue;
6233 1.134 thorpej
6234 1.134 thorpej /*
6235 1.134 thorpej * Lookup the KVA of this L2 descriptor table
6236 1.134 thorpej */
6237 1.271 matt pa = l1pte_pa(pde);
6238 1.134 thorpej ptep = (pt_entry_t *)kernel_pt_lookup(pa);
6239 1.134 thorpej if (ptep == NULL) {
6240 1.134 thorpej panic("pmap_bootstrap: No L2 for va 0x%x, pa 0x%lx",
6241 1.271 matt (u_int)l1slot << L1_S_SHIFT, pa);
6242 1.134 thorpej }
6243 1.134 thorpej
6244 1.134 thorpej /*
6245 1.134 thorpej * Fetch the associated L2 metadata structure.
6246 1.134 thorpej * Allocate a new one if necessary.
6247 1.134 thorpej */
6248 1.271 matt if ((l2 = pm->pm_l2[L2_IDX(l1slot)]) == NULL) {
6249 1.134 thorpej if (l2next == PMAP_STATIC_L2_SIZE)
6250 1.134 thorpej panic("pmap_bootstrap: out of static L2s");
6251 1.271 matt pm->pm_l2[L2_IDX(l1slot)] = l2 = &static_l2[l2next++];
6252 1.134 thorpej }
6253 1.134 thorpej
6254 1.134 thorpej /*
6255 1.134 thorpej * One more L1 slot tracked...
6256 1.134 thorpej */
6257 1.134 thorpej l2->l2_occupancy++;
6258 1.134 thorpej
6259 1.134 thorpej /*
6260 1.134 thorpej * Fill in the details of the L2 descriptor in the
6261 1.134 thorpej * appropriate bucket.
6262 1.134 thorpej */
6263 1.271 matt l2b = &l2->l2_bucket[L2_BUCKET(l1slot)];
6264 1.134 thorpej l2b->l2b_kva = ptep;
6265 1.271 matt l2b->l2b_pa = pa;
6266 1.271 matt l2b->l2b_l1slot = l1slot;
6267 1.1 matt
6268 1.134 thorpej /*
6269 1.134 thorpej * Establish an initial occupancy count for this descriptor
6270 1.134 thorpej */
6271 1.134 thorpej for (l2idx = 0;
6272 1.134 thorpej l2idx < (L2_TABLE_SIZE_REAL / sizeof(pt_entry_t));
6273 1.134 thorpej l2idx++) {
6274 1.134 thorpej if ((ptep[l2idx] & L2_TYPE_MASK) != L2_TYPE_INV) {
6275 1.293 matt l2b->l2b_occupancy++;
6276 1.134 thorpej }
6277 1.134 thorpej }
6278 1.1 matt
6279 1.134 thorpej /*
6280 1.134 thorpej * Make sure the descriptor itself has the correct cache mode.
6281 1.146 jdolecek * If not, fix it, but whine about the problem. Port-meisters
6282 1.134 thorpej * should consider this a clue to fix up their initarm()
6283 1.134 thorpej * function. :)
6284 1.134 thorpej */
6285 1.271 matt if (pmap_set_pt_cache_mode(l1pt, (vaddr_t)ptep, 1)) {
6286 1.134 thorpej printf("pmap_bootstrap: WARNING! wrong cache mode for "
6287 1.134 thorpej "L2 pte @ %p\n", ptep);
6288 1.134 thorpej }
6289 1.134 thorpej }
6290 1.61 thorpej
6291 1.366 skrll VPRINTF("cache(l1pt) ");
6292 1.134 thorpej /*
6293 1.134 thorpej * Ensure the primary (kernel) L1 has the correct cache mode for
6294 1.134 thorpej * a page table. Bitch if it is not correctly set.
6295 1.134 thorpej */
6296 1.271 matt if (pmap_set_pt_cache_mode(l1pt, kernel_l1pt.pv_va,
6297 1.271 matt L1_TABLE_SIZE / L2_S_SIZE)) {
6298 1.271 matt printf("pmap_bootstrap: WARNING! wrong cache mode for "
6299 1.271 matt "primary L1 @ 0x%lx\n", kernel_l1pt.pv_va);
6300 1.1 matt }
6301 1.1 matt
6302 1.271 matt #ifdef PMAP_CACHE_VIVT
6303 1.134 thorpej cpu_dcache_wbinv_all();
6304 1.134 thorpej cpu_tlb_flushID();
6305 1.134 thorpej cpu_cpwait();
6306 1.271 matt #endif
6307 1.1 matt
6308 1.113 thorpej /*
6309 1.134 thorpej * now we allocate the "special" VAs which are used for tmp mappings
6310 1.134 thorpej * by the pmap (and other modules). we allocate the VAs by advancing
6311 1.134 thorpej * virtual_avail (note that there are no pages mapped at these VAs).
6312 1.134 thorpej *
6313 1.134 thorpej * Managed KVM space start from wherever initarm() tells us.
6314 1.113 thorpej */
6315 1.134 thorpej virtual_avail = vstart;
6316 1.134 thorpej virtual_end = vend;
6317 1.113 thorpej
6318 1.366 skrll VPRINTF("specials ");
6319 1.416 skrll
6320 1.416 skrll pmap_alloc_specials(&virtual_avail, 1, &memhook, NULL);
6321 1.416 skrll
6322 1.174 matt #ifdef PMAP_CACHE_VIPT
6323 1.174 matt /*
6324 1.174 matt * If we have a VIPT cache, we need one page/pte per possible alias
6325 1.174 matt * page so we won't violate cache aliasing rules.
6326 1.174 matt */
6327 1.286 skrll virtual_avail = (virtual_avail + arm_cache_prefer_mask) & ~arm_cache_prefer_mask;
6328 1.271 matt nptes = (arm_cache_prefer_mask >> L2_S_SHIFT) + 1;
6329 1.321 matt nptes = roundup(nptes, PAGE_SIZE / L2_S_SIZE);
6330 1.271 matt if (arm_pcache.icache_type != CACHE_TYPE_PIPT
6331 1.271 matt && arm_pcache.icache_way_size > nptes * L2_S_SIZE) {
6332 1.271 matt nptes = arm_pcache.icache_way_size >> L2_S_SHIFT;
6333 1.321 matt nptes = roundup(nptes, PAGE_SIZE / L2_S_SIZE);
6334 1.271 matt }
6335 1.174 matt #else
6336 1.271 matt nptes = PAGE_SIZE / L2_S_SIZE;
6337 1.271 matt #endif
6338 1.271 matt #ifdef MULTIPROCESSOR
6339 1.271 matt cnptes = nptes;
6340 1.271 matt nptes *= arm_cpu_max;
6341 1.174 matt #endif
6342 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &csrcp, &csrc_pte);
6343 1.271 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)csrc_pte, nptes);
6344 1.174 matt pmap_alloc_specials(&virtual_avail, nptes, &cdstp, &cdst_pte);
6345 1.271 matt pmap_set_pt_cache_mode(l1pt, (vaddr_t)cdst_pte, nptes);
6346 1.275 matt if (msgbufaddr == NULL) {
6347 1.275 matt pmap_alloc_specials(&virtual_avail,
6348 1.275 matt round_page(MSGBUFSIZE) / PAGE_SIZE,
6349 1.275 matt (void *)&msgbufaddr, NULL);
6350 1.275 matt }
6351 1.134 thorpej
6352 1.134 thorpej /*
6353 1.134 thorpej * Allocate a range of kernel virtual address space to be used
6354 1.134 thorpej * for L2 descriptor tables and metadata allocation in
6355 1.134 thorpej * pmap_growkernel().
6356 1.134 thorpej */
6357 1.415 skrll size = howmany(virtual_end - pmap_curmaxkvaddr, L1_S_SIZE);
6358 1.134 thorpej pmap_alloc_specials(&virtual_avail,
6359 1.134 thorpej round_page(size * L2_TABLE_SIZE_REAL) / PAGE_SIZE,
6360 1.134 thorpej &pmap_kernel_l2ptp_kva, NULL);
6361 1.1 matt
6362 1.415 skrll size = howmany(size, L2_BUCKET_SIZE);
6363 1.134 thorpej pmap_alloc_specials(&virtual_avail,
6364 1.134 thorpej round_page(size * sizeof(struct l2_dtable)) / PAGE_SIZE,
6365 1.134 thorpej &pmap_kernel_l2dtable_kva, NULL);
6366 1.1 matt
6367 1.271 matt #ifndef ARM_MMU_EXTENDED
6368 1.134 thorpej /*
6369 1.134 thorpej * init the static-global locks and global pmap list.
6370 1.134 thorpej */
6371 1.226 matt mutex_init(&l1_lru_lock, MUTEX_DEFAULT, IPL_VM);
6372 1.1 matt
6373 1.134 thorpej /*
6374 1.134 thorpej * We can now initialise the first L1's metadata.
6375 1.134 thorpej */
6376 1.134 thorpej SLIST_INIT(&l1_list);
6377 1.134 thorpej TAILQ_INIT(&l1_lru_list);
6378 1.174 matt pmap_init_l1(l1, l1pt);
6379 1.271 matt #endif /* ARM_MMU_EXTENDED */
6380 1.1 matt
6381 1.257 matt #ifndef ARM_HAS_VBAR
6382 1.165 scw /* Set up vector page L1 details, if necessary */
6383 1.165 scw if (vector_page < KERNEL_BASE) {
6384 1.271 matt pm->pm_pl1vec = pmap_l1_kva(pm) + l1pte_index(vector_page);
6385 1.165 scw l2b = pmap_get_l2_bucket(pm, vector_page);
6386 1.210 uebayasi KDASSERT(l2b != NULL);
6387 1.271 matt pm->pm_l1vec = l2b->l2b_pa | L1_C_PROTO |
6388 1.258 matt L1_C_DOM(pmap_domain(pm));
6389 1.165 scw } else
6390 1.165 scw pm->pm_pl1vec = NULL;
6391 1.257 matt #endif
6392 1.165 scw
6393 1.366 skrll VPRINTF("pools ");
6394 1.1 matt /*
6395 1.168 ad * Initialize the pmap cache
6396 1.1 matt */
6397 1.168 ad pool_cache_bootstrap(&pmap_cache, sizeof(struct pmap), 0, 0, 0,
6398 1.168 ad "pmappl", NULL, IPL_NONE, pmap_pmap_ctor, NULL, NULL);
6399 1.1 matt
6400 1.134 thorpej /*
6401 1.134 thorpej * Initialize the pv pool.
6402 1.134 thorpej */
6403 1.134 thorpej pool_init(&pmap_pv_pool, sizeof(struct pv_entry), 0, 0, 0, "pvepl",
6404 1.162 ad &pmap_bootstrap_pv_allocator, IPL_NONE);
6405 1.29 rearnsha
6406 1.134 thorpej /*
6407 1.134 thorpej * Initialize the L2 dtable pool and cache.
6408 1.134 thorpej */
6409 1.168 ad pool_cache_bootstrap(&pmap_l2dtable_cache, sizeof(struct l2_dtable), 0,
6410 1.168 ad 0, 0, "l2dtblpl", NULL, IPL_NONE, pmap_l2dtable_ctor, NULL, NULL);
6411 1.1 matt
6412 1.134 thorpej /*
6413 1.134 thorpej * Initialise the L2 descriptor table pool and cache
6414 1.134 thorpej */
6415 1.367 skrll pool_cache_bootstrap(&pmap_l2ptp_cache, L2_TABLE_SIZE_REAL,
6416 1.367 skrll L2_TABLE_SIZE_REAL, 0, 0, "l2ptppl", NULL, IPL_NONE,
6417 1.134 thorpej pmap_l2ptp_ctor, NULL, NULL);
6418 1.61 thorpej
6419 1.271 matt mutex_init(&memlock, MUTEX_DEFAULT, IPL_NONE);
6420 1.271 matt
6421 1.134 thorpej cpu_dcache_wbinv_all();
6422 1.1 matt }
6423 1.1 matt
6424 1.271 matt static bool
6425 1.271 matt pmap_set_pt_cache_mode(pd_entry_t *kl1, vaddr_t va, size_t nptes)
6426 1.1 matt {
6427 1.271 matt #ifdef ARM_MMU_EXTENDED
6428 1.271 matt return false;
6429 1.271 matt #else
6430 1.271 matt if (pte_l1_s_cache_mode == pte_l1_s_cache_mode_pt
6431 1.271 matt && pte_l2_s_cache_mode == pte_l2_s_cache_mode_pt)
6432 1.271 matt return false;
6433 1.271 matt
6434 1.271 matt const vaddr_t eva = va + nptes * PAGE_SIZE;
6435 1.134 thorpej int rv = 0;
6436 1.134 thorpej
6437 1.271 matt while (va < eva) {
6438 1.271 matt /*
6439 1.271 matt * Make sure the descriptor itself has the correct cache mode
6440 1.271 matt */
6441 1.271 matt pd_entry_t * const pdep = &kl1[l1pte_index(va)];
6442 1.271 matt pd_entry_t pde = *pdep;
6443 1.134 thorpej
6444 1.271 matt if (l1pte_section_p(pde)) {
6445 1.374 skrll KASSERT((L1_S_CACHE_MASK & L1_S_V6_SUPER) == 0);
6446 1.271 matt if ((pde & L1_S_CACHE_MASK) != pte_l1_s_cache_mode_pt) {
6447 1.271 matt *pdep = (pde & ~L1_S_CACHE_MASK) |
6448 1.271 matt pte_l1_s_cache_mode_pt;
6449 1.271 matt PDE_SYNC(pdep);
6450 1.271 matt cpu_dcache_wbinv_range((vaddr_t)pdep,
6451 1.271 matt sizeof(*pdep));
6452 1.271 matt rv = 1;
6453 1.271 matt }
6454 1.271 matt return rv;
6455 1.134 thorpej }
6456 1.271 matt vaddr_t pa = l1pte_pa(pde);
6457 1.271 matt pt_entry_t *ptep = (pt_entry_t *)kernel_pt_lookup(pa);
6458 1.134 thorpej if (ptep == NULL)
6459 1.271 matt panic("pmap_bootstrap: No PTP for va %#lx\n", va);
6460 1.134 thorpej
6461 1.271 matt ptep += l2pte_index(va);
6462 1.271 matt const pt_entry_t opte = *ptep;
6463 1.271 matt if ((opte & L2_S_CACHE_MASK) != pte_l2_s_cache_mode_pt) {
6464 1.271 matt const pt_entry_t npte = (opte & ~L2_S_CACHE_MASK)
6465 1.271 matt | pte_l2_s_cache_mode_pt;
6466 1.271 matt l2pte_set(ptep, npte, opte);
6467 1.134 thorpej PTE_SYNC(ptep);
6468 1.134 thorpej cpu_dcache_wbinv_range((vaddr_t)ptep, sizeof(*ptep));
6469 1.134 thorpej rv = 1;
6470 1.134 thorpej }
6471 1.271 matt va += PAGE_SIZE;
6472 1.134 thorpej }
6473 1.134 thorpej
6474 1.387 skrll return rv;
6475 1.271 matt #endif
6476 1.134 thorpej }
6477 1.1 matt
6478 1.134 thorpej static void
6479 1.134 thorpej pmap_alloc_specials(vaddr_t *availp, int pages, vaddr_t *vap, pt_entry_t **ptep)
6480 1.134 thorpej {
6481 1.134 thorpej vaddr_t va = *availp;
6482 1.134 thorpej struct l2_bucket *l2b;
6483 1.1 matt
6484 1.134 thorpej if (ptep) {
6485 1.134 thorpej l2b = pmap_get_l2_bucket(pmap_kernel(), va);
6486 1.134 thorpej if (l2b == NULL)
6487 1.134 thorpej panic("pmap_alloc_specials: no l2b for 0x%lx", va);
6488 1.62 thorpej
6489 1.351 skrll *ptep = &l2b->l2b_kva[l2pte_index(va)];
6490 1.1 matt }
6491 1.1 matt
6492 1.134 thorpej *vap = va;
6493 1.134 thorpej *availp = va + (PAGE_SIZE * pages);
6494 1.134 thorpej }
6495 1.134 thorpej
6496 1.134 thorpej void
6497 1.134 thorpej pmap_init(void)
6498 1.134 thorpej {
6499 1.1 matt
6500 1.113 thorpej /*
6501 1.134 thorpej * Set the available memory vars - These do not map to real memory
6502 1.134 thorpej * addresses and cannot as the physical memory is fragmented.
6503 1.134 thorpej * They are used by ps for %mem calculations.
6504 1.134 thorpej * One could argue whether this should be the entire memory or just
6505 1.134 thorpej * the memory that is useable in a user process.
6506 1.113 thorpej */
6507 1.342 cherry avail_start = ptoa(uvm_physseg_get_avail_start(uvm_physseg_get_first()));
6508 1.342 cherry avail_end = ptoa(uvm_physseg_get_avail_end(uvm_physseg_get_last()));
6509 1.63 thorpej
6510 1.1 matt /*
6511 1.134 thorpej * Now we need to free enough pv_entry structures to allow us to get
6512 1.134 thorpej * the kmem_map/kmem_object allocated and inited (done after this
6513 1.134 thorpej * function is finished). to do this we allocate one bootstrap page out
6514 1.134 thorpej * of kernel_map and use it to provide an initial pool of pv_entry
6515 1.134 thorpej * structures. we never free this page.
6516 1.1 matt */
6517 1.271 matt pool_setlowat(&pmap_pv_pool, (PAGE_SIZE / sizeof(struct pv_entry)) * 2);
6518 1.62 thorpej
6519 1.271 matt #ifdef ARM_MMU_EXTENDED
6520 1.380 skrll /*
6521 1.380 skrll * Initialise the L1 pool and cache.
6522 1.380 skrll */
6523 1.380 skrll
6524 1.380 skrll pool_cache_bootstrap(&pmap_l1tt_cache, L1TT_SIZE, L1TT_SIZE,
6525 1.380 skrll 0, 0, "l1ttpl", &pmap_l1tt_allocator, IPL_NONE, pmap_l1tt_ctor,
6526 1.380 skrll NULL, NULL);
6527 1.380 skrll
6528 1.380 skrll int error __diagused = pmap_maxproc_set(maxproc);
6529 1.380 skrll KASSERT(error == 0);
6530 1.380 skrll
6531 1.271 matt pmap_tlb_info_evcnt_attach(&pmap_tlb0_info);
6532 1.271 matt #endif
6533 1.191 matt
6534 1.160 thorpej pmap_initialized = true;
6535 1.1 matt }
6536 1.17 chris
6537 1.134 thorpej static vaddr_t last_bootstrap_page = 0;
6538 1.134 thorpej static void *free_bootstrap_pages = NULL;
6539 1.1 matt
6540 1.134 thorpej static void *
6541 1.134 thorpej pmap_bootstrap_pv_page_alloc(struct pool *pp, int flags)
6542 1.1 matt {
6543 1.134 thorpej extern void *pool_page_alloc(struct pool *, int);
6544 1.134 thorpej vaddr_t new_page;
6545 1.134 thorpej void *rv;
6546 1.134 thorpej
6547 1.134 thorpej if (pmap_initialized)
6548 1.387 skrll return pool_page_alloc(pp, flags);
6549 1.134 thorpej
6550 1.134 thorpej if (free_bootstrap_pages) {
6551 1.134 thorpej rv = free_bootstrap_pages;
6552 1.134 thorpej free_bootstrap_pages = *((void **)rv);
6553 1.387 skrll return rv;
6554 1.134 thorpej }
6555 1.134 thorpej
6556 1.271 matt KASSERT(kernel_map != NULL);
6557 1.151 yamt new_page = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
6558 1.151 yamt UVM_KMF_WIRED | ((flags & PR_WAITOK) ? 0 : UVM_KMF_NOWAIT));
6559 1.1 matt
6560 1.134 thorpej KASSERT(new_page > last_bootstrap_page);
6561 1.134 thorpej last_bootstrap_page = new_page;
6562 1.387 skrll return (void *)new_page;
6563 1.17 chris }
6564 1.17 chris
6565 1.134 thorpej static void
6566 1.134 thorpej pmap_bootstrap_pv_page_free(struct pool *pp, void *v)
6567 1.17 chris {
6568 1.134 thorpej extern void pool_page_free(struct pool *, void *);
6569 1.17 chris
6570 1.150 joff if ((vaddr_t)v <= last_bootstrap_page) {
6571 1.150 joff *((void **)v) = free_bootstrap_pages;
6572 1.150 joff free_bootstrap_pages = v;
6573 1.134 thorpej return;
6574 1.134 thorpej }
6575 1.114 thorpej
6576 1.150 joff if (pmap_initialized) {
6577 1.150 joff pool_page_free(pp, v);
6578 1.134 thorpej return;
6579 1.57 thorpej }
6580 1.17 chris }
6581 1.17 chris
6582 1.380 skrll
6583 1.380 skrll #if defined(ARM_MMU_EXTENDED)
6584 1.380 skrll static void *
6585 1.380 skrll pmap_l1tt_alloc(struct pool *pp, int flags)
6586 1.380 skrll {
6587 1.380 skrll struct pglist plist;
6588 1.380 skrll vaddr_t va;
6589 1.380 skrll
6590 1.380 skrll const int waitok = flags & PR_WAITOK;
6591 1.380 skrll
6592 1.380 skrll int error = uvm_pglistalloc(L1TT_SIZE, 0, -1, L1TT_SIZE, 0, &plist, 1,
6593 1.380 skrll waitok);
6594 1.380 skrll if (error)
6595 1.380 skrll panic("Cannot allocate L1TT physical pages, %d", error);
6596 1.380 skrll
6597 1.380 skrll struct vm_page *pg = TAILQ_FIRST(&plist);
6598 1.380 skrll #if !defined( __HAVE_MM_MD_DIRECT_MAPPED_PHYS)
6599 1.380 skrll
6600 1.380 skrll /* Allocate a L1 translation table VA */
6601 1.380 skrll va = uvm_km_alloc(kernel_map, L1TT_SIZE, L1TT_SIZE, UVM_KMF_VAONLY);
6602 1.380 skrll if (va == 0)
6603 1.380 skrll panic("Cannot allocate L1TT KVA");
6604 1.380 skrll
6605 1.380 skrll const vaddr_t eva = va + L1TT_SIZE;
6606 1.380 skrll vaddr_t mva = va;
6607 1.380 skrll while (pg && mva < eva) {
6608 1.380 skrll paddr_t pa = VM_PAGE_TO_PHYS(pg);
6609 1.380 skrll
6610 1.380 skrll pmap_kenter_pa(mva, pa,
6611 1.380 skrll VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE|PMAP_PTE);
6612 1.380 skrll
6613 1.380 skrll mva += PAGE_SIZE;
6614 1.380 skrll pg = TAILQ_NEXT(pg, pageq.queue);
6615 1.380 skrll }
6616 1.380 skrll KASSERTMSG(pg == NULL && mva == eva, "pg %p mva %" PRIxVADDR
6617 1.380 skrll " eva %" PRIxVADDR, pg, mva, eva);
6618 1.380 skrll #else
6619 1.380 skrll bool ok;
6620 1.380 skrll paddr_t pa = VM_PAGE_TO_PHYS(pg);
6621 1.380 skrll va = pmap_direct_mapped_phys(pa, &ok, 0);
6622 1.380 skrll KASSERT(ok);
6623 1.380 skrll KASSERT(va >= KERNEL_BASE);
6624 1.380 skrll #endif
6625 1.380 skrll
6626 1.380 skrll return (void *)va;
6627 1.380 skrll }
6628 1.380 skrll
6629 1.380 skrll static void
6630 1.380 skrll pmap_l1tt_free(struct pool *pp, void *v)
6631 1.380 skrll {
6632 1.380 skrll vaddr_t va = (vaddr_t)v;
6633 1.380 skrll
6634 1.380 skrll #if !defined( __HAVE_MM_MD_DIRECT_MAPPED_PHYS)
6635 1.382 skrll uvm_km_free(kernel_map, va, L1TT_SIZE, UVM_KMF_WIRED);
6636 1.380 skrll #else
6637 1.382 skrll #if defined(KERNEL_BASE_VOFFSET)
6638 1.382 skrll paddr_t pa = va - KERNEL_BASE_VOFFSET;
6639 1.382 skrll #else
6640 1.382 skrll paddr_t pa = va - KERNEL_BASE + physical_start;
6641 1.382 skrll #endif
6642 1.380 skrll const paddr_t epa = pa + L1TT_SIZE;
6643 1.380 skrll
6644 1.380 skrll for (; pa < epa; pa += PAGE_SIZE) {
6645 1.380 skrll struct vm_page *pg = PHYS_TO_VM_PAGE(pa);
6646 1.380 skrll uvm_pagefree(pg);
6647 1.380 skrll }
6648 1.380 skrll #endif
6649 1.380 skrll }
6650 1.380 skrll #endif
6651 1.380 skrll
6652 1.17 chris /*
6653 1.134 thorpej * pmap_postinit()
6654 1.17 chris *
6655 1.134 thorpej * This routine is called after the vm and kmem subsystems have been
6656 1.134 thorpej * initialised. This allows the pmap code to perform any initialisation
6657 1.341 flxd * that can only be done once the memory allocation is in place.
6658 1.17 chris */
6659 1.134 thorpej void
6660 1.134 thorpej pmap_postinit(void)
6661 1.17 chris {
6662 1.271 matt #ifndef ARM_MMU_EXTENDED
6663 1.134 thorpej extern paddr_t physical_start, physical_end;
6664 1.134 thorpej struct l1_ttable *l1;
6665 1.134 thorpej struct pglist plist;
6666 1.134 thorpej struct vm_page *m;
6667 1.271 matt pd_entry_t *pdep;
6668 1.134 thorpej vaddr_t va, eva;
6669 1.134 thorpej u_int loop, needed;
6670 1.134 thorpej int error;
6671 1.271 matt #endif
6672 1.114 thorpej
6673 1.271 matt pool_cache_setlowat(&pmap_l2ptp_cache, (PAGE_SIZE / L2_TABLE_SIZE_REAL) * 4);
6674 1.169 matt pool_cache_setlowat(&pmap_l2dtable_cache,
6675 1.134 thorpej (PAGE_SIZE / sizeof(struct l2_dtable)) * 2);
6676 1.17 chris
6677 1.271 matt #ifndef ARM_MMU_EXTENDED
6678 1.134 thorpej needed = (maxproc / PMAP_DOMAINS) + ((maxproc % PMAP_DOMAINS) ? 1 : 0);
6679 1.134 thorpej needed -= 1;
6680 1.48 chris
6681 1.225 para l1 = kmem_alloc(sizeof(*l1) * needed, KM_SLEEP);
6682 1.48 chris
6683 1.134 thorpej for (loop = 0; loop < needed; loop++, l1++) {
6684 1.134 thorpej /* Allocate a L1 page table */
6685 1.151 yamt va = uvm_km_alloc(kernel_map, L1_TABLE_SIZE, 0, UVM_KMF_VAONLY);
6686 1.134 thorpej if (va == 0)
6687 1.134 thorpej panic("Cannot allocate L1 KVM");
6688 1.134 thorpej
6689 1.134 thorpej error = uvm_pglistalloc(L1_TABLE_SIZE, physical_start,
6690 1.225 para physical_end, L1_TABLE_SIZE, 0, &plist, 1, 1);
6691 1.134 thorpej if (error)
6692 1.134 thorpej panic("Cannot allocate L1 physical pages");
6693 1.134 thorpej
6694 1.134 thorpej m = TAILQ_FIRST(&plist);
6695 1.134 thorpej eva = va + L1_TABLE_SIZE;
6696 1.271 matt pdep = (pd_entry_t *)va;
6697 1.48 chris
6698 1.134 thorpej while (m && va < eva) {
6699 1.134 thorpej paddr_t pa = VM_PAGE_TO_PHYS(m);
6700 1.48 chris
6701 1.182 matt pmap_kenter_pa(va, pa,
6702 1.265 matt VM_PROT_READ|VM_PROT_WRITE, PMAP_KMPAGE|PMAP_PTE);
6703 1.48 chris
6704 1.134 thorpej va += PAGE_SIZE;
6705 1.176 ad m = TAILQ_NEXT(m, pageq.queue);
6706 1.48 chris }
6707 1.48 chris
6708 1.134 thorpej #ifdef DIAGNOSTIC
6709 1.134 thorpej if (m)
6710 1.134 thorpej panic("pmap_alloc_l1pt: pglist not empty");
6711 1.134 thorpej #endif /* DIAGNOSTIC */
6712 1.48 chris
6713 1.271 matt pmap_init_l1(l1, pdep);
6714 1.48 chris }
6715 1.48 chris
6716 1.134 thorpej #ifdef DEBUG
6717 1.134 thorpej printf("pmap_postinit: Allocated %d static L1 descriptor tables\n",
6718 1.134 thorpej needed);
6719 1.134 thorpej #endif
6720 1.271 matt #endif /* !ARM_MMU_EXTENDED */
6721 1.48 chris }
6722 1.48 chris
6723 1.76 thorpej /*
6724 1.134 thorpej * Note that the following routines are used by board-specific initialisation
6725 1.134 thorpej * code to configure the initial kernel page tables.
6726 1.134 thorpej *
6727 1.76 thorpej */
6728 1.40 thorpej
6729 1.40 thorpej /*
6730 1.46 thorpej * This list exists for the benefit of pmap_map_chunk(). It keeps track
6731 1.46 thorpej * of the kernel L2 tables during bootstrap, so that pmap_map_chunk() can
6732 1.46 thorpej * find them as necessary.
6733 1.46 thorpej *
6734 1.134 thorpej * Note that the data on this list MUST remain valid after initarm() returns,
6735 1.393 skrll * as pmap_bootstrap() uses it to construct L2 table metadata.
6736 1.46 thorpej */
6737 1.46 thorpej SLIST_HEAD(, pv_addr) kernel_pt_list = SLIST_HEAD_INITIALIZER(kernel_pt_list);
6738 1.46 thorpej
6739 1.46 thorpej static vaddr_t
6740 1.46 thorpej kernel_pt_lookup(paddr_t pa)
6741 1.46 thorpej {
6742 1.46 thorpej pv_addr_t *pv;
6743 1.46 thorpej
6744 1.46 thorpej SLIST_FOREACH(pv, &kernel_pt_list, pv_list) {
6745 1.134 thorpej if (pv->pv_pa == (pa & ~PGOFSET))
6746 1.387 skrll return pv->pv_va | (pa & PGOFSET);
6747 1.46 thorpej }
6748 1.387 skrll return 0;
6749 1.46 thorpej }
6750 1.46 thorpej
6751 1.46 thorpej /*
6752 1.40 thorpej * pmap_map_section:
6753 1.40 thorpej *
6754 1.40 thorpej * Create a single section mapping.
6755 1.40 thorpej */
6756 1.40 thorpej void
6757 1.40 thorpej pmap_map_section(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
6758 1.40 thorpej {
6759 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6760 1.271 matt const size_t l1slot = l1pte_index(va);
6761 1.134 thorpej pd_entry_t fl;
6762 1.40 thorpej
6763 1.81 thorpej KASSERT(((va | pa) & L1_S_OFFSET) == 0);
6764 1.40 thorpej
6765 1.134 thorpej switch (cache) {
6766 1.134 thorpej case PTE_NOCACHE:
6767 1.388 skrll fl = pte_l1_s_nocache_mode;
6768 1.134 thorpej break;
6769 1.134 thorpej
6770 1.134 thorpej case PTE_CACHE:
6771 1.134 thorpej fl = pte_l1_s_cache_mode;
6772 1.134 thorpej break;
6773 1.134 thorpej
6774 1.134 thorpej case PTE_PAGETABLE:
6775 1.134 thorpej fl = pte_l1_s_cache_mode_pt;
6776 1.134 thorpej break;
6777 1.388 skrll
6778 1.388 skrll case PTE_DEV:
6779 1.388 skrll default:
6780 1.388 skrll fl = 0;
6781 1.388 skrll break;
6782 1.134 thorpej }
6783 1.134 thorpej
6784 1.271 matt const pd_entry_t npde = L1_S_PROTO | pa |
6785 1.134 thorpej L1_S_PROT(PTE_KERNEL, prot) | fl | L1_S_DOM(PMAP_DOMAIN_KERNEL);
6786 1.271 matt l1pte_setone(pdep + l1slot, npde);
6787 1.271 matt PDE_SYNC(pdep + l1slot);
6788 1.41 thorpej }
6789 1.41 thorpej
6790 1.41 thorpej /*
6791 1.41 thorpej * pmap_map_entry:
6792 1.41 thorpej *
6793 1.41 thorpej * Create a single page mapping.
6794 1.41 thorpej */
6795 1.41 thorpej void
6796 1.47 thorpej pmap_map_entry(vaddr_t l1pt, vaddr_t va, paddr_t pa, int prot, int cache)
6797 1.41 thorpej {
6798 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6799 1.271 matt const size_t l1slot = l1pte_index(va);
6800 1.262 matt pt_entry_t npte;
6801 1.262 matt pt_entry_t *ptep;
6802 1.41 thorpej
6803 1.41 thorpej KASSERT(((va | pa) & PGOFSET) == 0);
6804 1.41 thorpej
6805 1.134 thorpej switch (cache) {
6806 1.134 thorpej case PTE_NOCACHE:
6807 1.388 skrll npte = pte_l2_s_nocache_mode;
6808 1.134 thorpej break;
6809 1.134 thorpej
6810 1.134 thorpej case PTE_CACHE:
6811 1.262 matt npte = pte_l2_s_cache_mode;
6812 1.134 thorpej break;
6813 1.134 thorpej
6814 1.134 thorpej case PTE_PAGETABLE:
6815 1.262 matt npte = pte_l2_s_cache_mode_pt;
6816 1.134 thorpej break;
6817 1.388 skrll
6818 1.388 skrll default:
6819 1.388 skrll npte = 0;
6820 1.388 skrll break;
6821 1.134 thorpej }
6822 1.134 thorpej
6823 1.271 matt if ((pdep[l1slot] & L1_TYPE_MASK) != L1_TYPE_C)
6824 1.47 thorpej panic("pmap_map_entry: no L2 table for VA 0x%08lx", va);
6825 1.47 thorpej
6826 1.275 matt ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pdep[l1slot]));
6827 1.262 matt if (ptep == NULL)
6828 1.47 thorpej panic("pmap_map_entry: can't find L2 table for VA 0x%08lx", va);
6829 1.47 thorpej
6830 1.262 matt npte |= L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, prot);
6831 1.271 matt #ifdef ARM_MMU_EXTENDED
6832 1.271 matt if (prot & VM_PROT_EXECUTE) {
6833 1.271 matt npte &= ~L2_XS_XN;
6834 1.271 matt }
6835 1.271 matt #endif
6836 1.262 matt ptep += l2pte_index(va);
6837 1.262 matt l2pte_set(ptep, npte, 0);
6838 1.262 matt PTE_SYNC(ptep);
6839 1.42 thorpej }
6840 1.42 thorpej
6841 1.42 thorpej /*
6842 1.42 thorpej * pmap_link_l2pt:
6843 1.42 thorpej *
6844 1.134 thorpej * Link the L2 page table specified by "l2pv" into the L1
6845 1.42 thorpej * page table at the slot for "va".
6846 1.42 thorpej */
6847 1.42 thorpej void
6848 1.46 thorpej pmap_link_l2pt(vaddr_t l1pt, vaddr_t va, pv_addr_t *l2pv)
6849 1.42 thorpej {
6850 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt + l1pte_index(va);
6851 1.42 thorpej
6852 1.271 matt KASSERT((va & ((L1_S_SIZE * (PAGE_SIZE / L2_T_SIZE)) - 1)) == 0);
6853 1.46 thorpej KASSERT((l2pv->pv_pa & PGOFSET) == 0);
6854 1.46 thorpej
6855 1.352 skrll const pd_entry_t npde = L1_C_DOM(PMAP_DOMAIN_KERNEL) | L1_C_PROTO
6856 1.271 matt | l2pv->pv_pa;
6857 1.134 thorpej
6858 1.271 matt l1pte_set(pdep, npde);
6859 1.271 matt PDE_SYNC_RANGE(pdep, PAGE_SIZE / L2_T_SIZE);
6860 1.42 thorpej
6861 1.46 thorpej SLIST_INSERT_HEAD(&kernel_pt_list, l2pv, pv_list);
6862 1.43 thorpej }
6863 1.43 thorpej
6864 1.43 thorpej /*
6865 1.43 thorpej * pmap_map_chunk:
6866 1.43 thorpej *
6867 1.43 thorpej * Map a chunk of memory using the most efficient mappings
6868 1.43 thorpej * possible (section, large page, small page) into the
6869 1.43 thorpej * provided L1 and L2 tables at the specified virtual address.
6870 1.43 thorpej */
6871 1.43 thorpej vsize_t
6872 1.46 thorpej pmap_map_chunk(vaddr_t l1pt, vaddr_t va, paddr_t pa, vsize_t size,
6873 1.46 thorpej int prot, int cache)
6874 1.43 thorpej {
6875 1.271 matt pd_entry_t * const pdep = (pd_entry_t *) l1pt;
6876 1.271 matt pt_entry_t f1, f2s, f2l;
6877 1.286 skrll vsize_t resid;
6878 1.43 thorpej
6879 1.130 thorpej resid = (size + (PAGE_SIZE - 1)) & ~(PAGE_SIZE - 1);
6880 1.43 thorpej
6881 1.44 thorpej if (l1pt == 0)
6882 1.44 thorpej panic("pmap_map_chunk: no L1 table provided");
6883 1.44 thorpej
6884 1.370 skrll // VPRINTF("pmap_map_chunk: pa=0x%lx va=0x%lx size=0x%lx resid=0x%lx "
6885 1.370 skrll // "prot=0x%x cache=%d\n", pa, va, size, resid, prot, cache);
6886 1.43 thorpej
6887 1.134 thorpej switch (cache) {
6888 1.134 thorpej case PTE_NOCACHE:
6889 1.388 skrll f1 = pte_l1_s_nocache_mode;
6890 1.388 skrll f2l = pte_l2_l_nocache_mode;
6891 1.388 skrll f2s = pte_l2_s_nocache_mode;
6892 1.134 thorpej break;
6893 1.134 thorpej
6894 1.134 thorpej case PTE_CACHE:
6895 1.134 thorpej f1 = pte_l1_s_cache_mode;
6896 1.134 thorpej f2l = pte_l2_l_cache_mode;
6897 1.134 thorpej f2s = pte_l2_s_cache_mode;
6898 1.134 thorpej break;
6899 1.134 thorpej
6900 1.134 thorpej case PTE_PAGETABLE:
6901 1.134 thorpej f1 = pte_l1_s_cache_mode_pt;
6902 1.134 thorpej f2l = pte_l2_l_cache_mode_pt;
6903 1.134 thorpej f2s = pte_l2_s_cache_mode_pt;
6904 1.134 thorpej break;
6905 1.388 skrll
6906 1.388 skrll case PTE_DEV:
6907 1.388 skrll default:
6908 1.388 skrll f1 = 0;
6909 1.388 skrll f2l = 0;
6910 1.388 skrll f2s = 0;
6911 1.388 skrll break;
6912 1.134 thorpej }
6913 1.134 thorpej
6914 1.43 thorpej size = resid;
6915 1.43 thorpej
6916 1.43 thorpej while (resid > 0) {
6917 1.271 matt const size_t l1slot = l1pte_index(va);
6918 1.370 skrll #ifdef ARM_MMU_EXTENDED
6919 1.230 matt /* See if we can use a supersection mapping. */
6920 1.230 matt if (L1_SS_PROTO && L1_SS_MAPPABLE_P(va, pa, resid)) {
6921 1.230 matt /* Supersection are always domain 0 */
6922 1.271 matt const pd_entry_t npde = L1_SS_PROTO | pa
6923 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L1_S_V6_XN)
6924 1.284 matt | (va & 0x80000000 ? 0 : L1_S_V6_nG)
6925 1.271 matt | L1_S_PROT(PTE_KERNEL, prot) | f1;
6926 1.366 skrll VPRINTF("sS");
6927 1.271 matt l1pte_set(&pdep[l1slot], npde);
6928 1.271 matt PDE_SYNC_RANGE(&pdep[l1slot], L1_SS_SIZE / L1_S_SIZE);
6929 1.370 skrll // VPRINTF("\npmap_map_chunk: pa=0x%lx va=0x%lx resid=0x%08lx "
6930 1.370 skrll // "npdep=%p pde=0x%x\n", pa, va, resid, &pdep[l1slot], npde);
6931 1.230 matt va += L1_SS_SIZE;
6932 1.230 matt pa += L1_SS_SIZE;
6933 1.230 matt resid -= L1_SS_SIZE;
6934 1.230 matt continue;
6935 1.230 matt }
6936 1.230 matt #endif
6937 1.43 thorpej /* See if we can use a section mapping. */
6938 1.134 thorpej if (L1_S_MAPPABLE_P(va, pa, resid)) {
6939 1.271 matt const pd_entry_t npde = L1_S_PROTO | pa
6940 1.331 skrll #ifdef ARM_MMU_EXTENDED
6941 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L1_S_V6_XN)
6942 1.284 matt | (va & 0x80000000 ? 0 : L1_S_V6_nG)
6943 1.284 matt #endif
6944 1.271 matt | L1_S_PROT(PTE_KERNEL, prot) | f1
6945 1.271 matt | L1_S_DOM(PMAP_DOMAIN_KERNEL);
6946 1.366 skrll VPRINTF("S");
6947 1.271 matt l1pte_set(&pdep[l1slot], npde);
6948 1.271 matt PDE_SYNC(&pdep[l1slot]);
6949 1.370 skrll // VPRINTF("\npmap_map_chunk: pa=0x%lx va=0x%lx resid=0x%08lx "
6950 1.370 skrll // "npdep=%p pde=0x%x\n", pa, va, resid, &pdep[l1slot], npde);
6951 1.81 thorpej va += L1_S_SIZE;
6952 1.81 thorpej pa += L1_S_SIZE;
6953 1.81 thorpej resid -= L1_S_SIZE;
6954 1.43 thorpej continue;
6955 1.43 thorpej }
6956 1.45 thorpej
6957 1.45 thorpej /*
6958 1.45 thorpej * Ok, we're going to use an L2 table. Make sure
6959 1.45 thorpej * one is actually in the corresponding L1 slot
6960 1.45 thorpej * for the current VA.
6961 1.45 thorpej */
6962 1.271 matt if ((pdep[l1slot] & L1_TYPE_MASK) != L1_TYPE_C)
6963 1.271 matt panic("%s: no L2 table for VA %#lx", __func__, va);
6964 1.46 thorpej
6965 1.271 matt pt_entry_t *ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pdep[l1slot]));
6966 1.271 matt if (ptep == NULL)
6967 1.271 matt panic("%s: can't find L2 table for VA %#lx", __func__,
6968 1.271 matt va);
6969 1.271 matt
6970 1.271 matt ptep += l2pte_index(va);
6971 1.43 thorpej
6972 1.43 thorpej /* See if we can use a L2 large page mapping. */
6973 1.134 thorpej if (L2_L_MAPPABLE_P(va, pa, resid)) {
6974 1.271 matt const pt_entry_t npte = L2_L_PROTO | pa
6975 1.331 skrll #ifdef ARM_MMU_EXTENDED
6976 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L2_XS_L_XN)
6977 1.284 matt | (va & 0x80000000 ? 0 : L2_XS_nG)
6978 1.284 matt #endif
6979 1.271 matt | L2_L_PROT(PTE_KERNEL, prot) | f2l;
6980 1.366 skrll VPRINTF("L");
6981 1.271 matt l2pte_set(ptep, npte, 0);
6982 1.271 matt PTE_SYNC_RANGE(ptep, L2_L_SIZE / L2_S_SIZE);
6983 1.81 thorpej va += L2_L_SIZE;
6984 1.81 thorpej pa += L2_L_SIZE;
6985 1.81 thorpej resid -= L2_L_SIZE;
6986 1.43 thorpej continue;
6987 1.43 thorpej }
6988 1.43 thorpej
6989 1.366 skrll VPRINTF("P");
6990 1.331 skrll /* Use a small page mapping. */
6991 1.331 skrll pt_entry_t npte = L2_S_PROTO | pa
6992 1.331 skrll #ifdef ARM_MMU_EXTENDED
6993 1.271 matt | ((prot & VM_PROT_EXECUTE) ? 0 : L2_XS_XN)
6994 1.331 skrll | (va & 0x80000000 ? 0 : L2_XS_nG)
6995 1.134 thorpej #endif
6996 1.331 skrll | L2_S_PROT(PTE_KERNEL, prot) | f2s;
6997 1.284 matt #ifdef ARM_MMU_EXTENDED
6998 1.331 skrll npte &= ((prot & VM_PROT_EXECUTE) ? ~L2_XS_XN : ~0);
6999 1.284 matt #endif
7000 1.262 matt l2pte_set(ptep, npte, 0);
7001 1.262 matt PTE_SYNC(ptep);
7002 1.130 thorpej va += PAGE_SIZE;
7003 1.130 thorpej pa += PAGE_SIZE;
7004 1.130 thorpej resid -= PAGE_SIZE;
7005 1.43 thorpej }
7006 1.366 skrll VPRINTF("\n");
7007 1.387 skrll return size;
7008 1.135 thorpej }
7009 1.135 thorpej
7010 1.370 skrll /*
7011 1.370 skrll * pmap_unmap_chunk:
7012 1.370 skrll *
7013 1.370 skrll * Unmap a chunk of memory that was previously pmap_map_chunk
7014 1.370 skrll */
7015 1.370 skrll void
7016 1.370 skrll pmap_unmap_chunk(vaddr_t l1pt, vaddr_t va, vsize_t size)
7017 1.370 skrll {
7018 1.370 skrll pd_entry_t * const pdep = (pd_entry_t *) l1pt;
7019 1.370 skrll const size_t l1slot = l1pte_index(va);
7020 1.370 skrll
7021 1.370 skrll KASSERT(size == L1_SS_SIZE || size == L1_S_SIZE);
7022 1.370 skrll
7023 1.370 skrll l1pte_set(&pdep[l1slot], 0);
7024 1.370 skrll PDE_SYNC_RANGE(&pdep[l1slot], size / L1_S_SIZE);
7025 1.370 skrll
7026 1.370 skrll pmap_tlb_flush_SE(pmap_kernel(), va, PVF_REF);
7027 1.370 skrll }
7028 1.370 skrll
7029 1.370 skrll
7030 1.370 skrll
7031 1.135 thorpej /********************** Static device map routines ***************************/
7032 1.135 thorpej
7033 1.135 thorpej static const struct pmap_devmap *pmap_devmap_table;
7034 1.135 thorpej
7035 1.135 thorpej /*
7036 1.136 thorpej * Register the devmap table. This is provided in case early console
7037 1.136 thorpej * initialization needs to register mappings created by bootstrap code
7038 1.136 thorpej * before pmap_devmap_bootstrap() is called.
7039 1.136 thorpej */
7040 1.136 thorpej void
7041 1.136 thorpej pmap_devmap_register(const struct pmap_devmap *table)
7042 1.136 thorpej {
7043 1.136 thorpej
7044 1.136 thorpej pmap_devmap_table = table;
7045 1.136 thorpej }
7046 1.136 thorpej
7047 1.136 thorpej /*
7048 1.135 thorpej * Map all of the static regions in the devmap table, and remember
7049 1.135 thorpej * the devmap table so other parts of the kernel can look up entries
7050 1.135 thorpej * later.
7051 1.135 thorpej */
7052 1.135 thorpej void
7053 1.135 thorpej pmap_devmap_bootstrap(vaddr_t l1pt, const struct pmap_devmap *table)
7054 1.135 thorpej {
7055 1.135 thorpej int i;
7056 1.135 thorpej
7057 1.135 thorpej pmap_devmap_table = table;
7058 1.135 thorpej
7059 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
7060 1.370 skrll const struct pmap_devmap *pdp = &pmap_devmap_table[i];
7061 1.370 skrll
7062 1.370 skrll KASSERTMSG(VADDR_MAX - pdp->pd_va >= pdp->pd_size - 1, "va %" PRIxVADDR
7063 1.370 skrll " sz %" PRIxPSIZE, pdp->pd_va, pdp->pd_size);
7064 1.370 skrll KASSERTMSG(PADDR_MAX - pdp->pd_pa >= pdp->pd_size - 1, "pa %" PRIxPADDR
7065 1.370 skrll " sz %" PRIxPSIZE, pdp->pd_pa, pdp->pd_size);
7066 1.370 skrll VPRINTF("devmap: %08lx -> %08lx @ %08lx\n", pdp->pd_pa,
7067 1.370 skrll pdp->pd_pa + pdp->pd_size - 1, pdp->pd_va);
7068 1.370 skrll
7069 1.370 skrll pmap_map_chunk(l1pt, pdp->pd_va, pdp->pd_pa, pdp->pd_size,
7070 1.370 skrll pdp->pd_prot, pdp->pd_cache);
7071 1.135 thorpej }
7072 1.135 thorpej }
7073 1.135 thorpej
7074 1.135 thorpej const struct pmap_devmap *
7075 1.135 thorpej pmap_devmap_find_pa(paddr_t pa, psize_t size)
7076 1.135 thorpej {
7077 1.153 scw uint64_t endpa;
7078 1.135 thorpej int i;
7079 1.135 thorpej
7080 1.135 thorpej if (pmap_devmap_table == NULL)
7081 1.387 skrll return NULL;
7082 1.135 thorpej
7083 1.158 christos endpa = (uint64_t)pa + (uint64_t)(size - 1);
7084 1.153 scw
7085 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
7086 1.135 thorpej if (pa >= pmap_devmap_table[i].pd_pa &&
7087 1.153 scw endpa <= (uint64_t)pmap_devmap_table[i].pd_pa +
7088 1.158 christos (uint64_t)(pmap_devmap_table[i].pd_size - 1))
7089 1.387 skrll return &pmap_devmap_table[i];
7090 1.135 thorpej }
7091 1.135 thorpej
7092 1.387 skrll return NULL;
7093 1.135 thorpej }
7094 1.135 thorpej
7095 1.135 thorpej const struct pmap_devmap *
7096 1.135 thorpej pmap_devmap_find_va(vaddr_t va, vsize_t size)
7097 1.135 thorpej {
7098 1.135 thorpej int i;
7099 1.135 thorpej
7100 1.135 thorpej if (pmap_devmap_table == NULL)
7101 1.387 skrll return NULL;
7102 1.135 thorpej
7103 1.135 thorpej for (i = 0; pmap_devmap_table[i].pd_size != 0; i++) {
7104 1.135 thorpej if (va >= pmap_devmap_table[i].pd_va &&
7105 1.158 christos va + size - 1 <= pmap_devmap_table[i].pd_va +
7106 1.158 christos pmap_devmap_table[i].pd_size - 1)
7107 1.387 skrll return &pmap_devmap_table[i];
7108 1.135 thorpej }
7109 1.135 thorpej
7110 1.387 skrll return NULL;
7111 1.40 thorpej }
7112 1.85 thorpej
7113 1.85 thorpej /********************** PTE initialization routines **************************/
7114 1.85 thorpej
7115 1.85 thorpej /*
7116 1.85 thorpej * These routines are called when the CPU type is identified to set up
7117 1.85 thorpej * the PTE prototypes, cache modes, etc.
7118 1.85 thorpej *
7119 1.190 ad * The variables are always here, just in case modules need to reference
7120 1.85 thorpej * them (though, they shouldn't).
7121 1.85 thorpej */
7122 1.85 thorpej
7123 1.388 skrll pt_entry_t pte_l1_s_nocache_mode;
7124 1.86 thorpej pt_entry_t pte_l1_s_cache_mode;
7125 1.220 macallan pt_entry_t pte_l1_s_wc_mode;
7126 1.134 thorpej pt_entry_t pte_l1_s_cache_mode_pt;
7127 1.86 thorpej pt_entry_t pte_l1_s_cache_mask;
7128 1.86 thorpej
7129 1.388 skrll pt_entry_t pte_l2_l_nocache_mode;
7130 1.86 thorpej pt_entry_t pte_l2_l_cache_mode;
7131 1.220 macallan pt_entry_t pte_l2_l_wc_mode;
7132 1.134 thorpej pt_entry_t pte_l2_l_cache_mode_pt;
7133 1.86 thorpej pt_entry_t pte_l2_l_cache_mask;
7134 1.86 thorpej
7135 1.388 skrll pt_entry_t pte_l2_s_nocache_mode;
7136 1.86 thorpej pt_entry_t pte_l2_s_cache_mode;
7137 1.220 macallan pt_entry_t pte_l2_s_wc_mode;
7138 1.134 thorpej pt_entry_t pte_l2_s_cache_mode_pt;
7139 1.86 thorpej pt_entry_t pte_l2_s_cache_mask;
7140 1.85 thorpej
7141 1.214 jmcneill pt_entry_t pte_l1_s_prot_u;
7142 1.214 jmcneill pt_entry_t pte_l1_s_prot_w;
7143 1.214 jmcneill pt_entry_t pte_l1_s_prot_ro;
7144 1.214 jmcneill pt_entry_t pte_l1_s_prot_mask;
7145 1.214 jmcneill
7146 1.85 thorpej pt_entry_t pte_l2_s_prot_u;
7147 1.85 thorpej pt_entry_t pte_l2_s_prot_w;
7148 1.214 jmcneill pt_entry_t pte_l2_s_prot_ro;
7149 1.85 thorpej pt_entry_t pte_l2_s_prot_mask;
7150 1.85 thorpej
7151 1.214 jmcneill pt_entry_t pte_l2_l_prot_u;
7152 1.214 jmcneill pt_entry_t pte_l2_l_prot_w;
7153 1.214 jmcneill pt_entry_t pte_l2_l_prot_ro;
7154 1.214 jmcneill pt_entry_t pte_l2_l_prot_mask;
7155 1.214 jmcneill
7156 1.230 matt pt_entry_t pte_l1_ss_proto;
7157 1.85 thorpej pt_entry_t pte_l1_s_proto;
7158 1.85 thorpej pt_entry_t pte_l1_c_proto;
7159 1.85 thorpej pt_entry_t pte_l2_s_proto;
7160 1.85 thorpej
7161 1.88 thorpej void (*pmap_copy_page_func)(paddr_t, paddr_t);
7162 1.88 thorpej void (*pmap_zero_page_func)(paddr_t);
7163 1.88 thorpej
7164 1.214 jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
7165 1.85 thorpej void
7166 1.85 thorpej pmap_pte_init_generic(void)
7167 1.85 thorpej {
7168 1.85 thorpej
7169 1.388 skrll pte_l1_s_nocache_mode = 0;
7170 1.86 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
7171 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
7172 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_generic;
7173 1.86 thorpej
7174 1.388 skrll pte_l2_l_nocache_mode = 0;
7175 1.86 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
7176 1.220 macallan pte_l2_l_wc_mode = L2_B;
7177 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_generic;
7178 1.86 thorpej
7179 1.388 skrll pte_l2_s_nocache_mode = 0;
7180 1.86 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
7181 1.220 macallan pte_l2_s_wc_mode = L2_B;
7182 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_generic;
7183 1.85 thorpej
7184 1.134 thorpej /*
7185 1.134 thorpej * If we have a write-through cache, set B and C. If
7186 1.134 thorpej * we have a write-back cache, then we assume setting
7187 1.230 matt * only C will make those pages write-through (except for those
7188 1.230 matt * Cortex CPUs which can read the L1 caches).
7189 1.134 thorpej */
7190 1.230 matt if (cpufuncs.cf_dcache_wb_range == (void *) cpufunc_nullop
7191 1.234 matt #if ARM_MMU_V7 > 0
7192 1.234 matt || CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid)
7193 1.234 matt #endif
7194 1.234 matt #if ARM_MMU_V6 > 0
7195 1.234 matt || CPU_ID_ARM11_P(curcpu()->ci_arm_cpuid) /* arm116 errata 399234 */
7196 1.230 matt #endif
7197 1.230 matt || false) {
7198 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
7199 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
7200 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
7201 1.230 matt } else {
7202 1.230 matt pte_l1_s_cache_mode_pt = L1_S_C; /* write through */
7203 1.230 matt pte_l2_l_cache_mode_pt = L2_C; /* write through */
7204 1.230 matt pte_l2_s_cache_mode_pt = L2_C; /* write through */
7205 1.134 thorpej }
7206 1.134 thorpej
7207 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_generic;
7208 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_generic;
7209 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_generic;
7210 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_generic;
7211 1.214 jmcneill
7212 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_generic;
7213 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_generic;
7214 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
7215 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
7216 1.85 thorpej
7217 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_generic;
7218 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_generic;
7219 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
7220 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
7221 1.214 jmcneill
7222 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_generic;
7223 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_generic;
7224 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_generic;
7225 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_generic;
7226 1.88 thorpej
7227 1.88 thorpej pmap_copy_page_func = pmap_copy_page_generic;
7228 1.88 thorpej pmap_zero_page_func = pmap_zero_page_generic;
7229 1.85 thorpej }
7230 1.85 thorpej
7231 1.131 thorpej #if defined(CPU_ARM8)
7232 1.131 thorpej void
7233 1.131 thorpej pmap_pte_init_arm8(void)
7234 1.131 thorpej {
7235 1.131 thorpej
7236 1.134 thorpej /*
7237 1.134 thorpej * ARM8 is compatible with generic, but we need to use
7238 1.134 thorpej * the page tables uncached.
7239 1.134 thorpej */
7240 1.131 thorpej pmap_pte_init_generic();
7241 1.134 thorpej
7242 1.134 thorpej pte_l1_s_cache_mode_pt = 0;
7243 1.134 thorpej pte_l2_l_cache_mode_pt = 0;
7244 1.134 thorpej pte_l2_s_cache_mode_pt = 0;
7245 1.131 thorpej }
7246 1.131 thorpej #endif /* CPU_ARM8 */
7247 1.131 thorpej
7248 1.148 bsh #if defined(CPU_ARM9) && defined(ARM9_CACHE_WRITE_THROUGH)
7249 1.85 thorpej void
7250 1.85 thorpej pmap_pte_init_arm9(void)
7251 1.85 thorpej {
7252 1.85 thorpej
7253 1.85 thorpej /*
7254 1.85 thorpej * ARM9 is compatible with generic, but we want to use
7255 1.85 thorpej * write-through caching for now.
7256 1.85 thorpej */
7257 1.85 thorpej pmap_pte_init_generic();
7258 1.86 thorpej
7259 1.86 thorpej pte_l1_s_cache_mode = L1_S_C;
7260 1.86 thorpej pte_l2_l_cache_mode = L2_C;
7261 1.86 thorpej pte_l2_s_cache_mode = L2_C;
7262 1.134 thorpej
7263 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
7264 1.220 macallan pte_l2_l_wc_mode = L2_B;
7265 1.220 macallan pte_l2_s_wc_mode = L2_B;
7266 1.220 macallan
7267 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
7268 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
7269 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
7270 1.85 thorpej }
7271 1.204 uebayasi #endif /* CPU_ARM9 && ARM9_CACHE_WRITE_THROUGH */
7272 1.174 matt #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6) != 0 */
7273 1.138 rearnsha
7274 1.138 rearnsha #if defined(CPU_ARM10)
7275 1.138 rearnsha void
7276 1.138 rearnsha pmap_pte_init_arm10(void)
7277 1.138 rearnsha {
7278 1.138 rearnsha
7279 1.138 rearnsha /*
7280 1.138 rearnsha * ARM10 is compatible with generic, but we want to use
7281 1.138 rearnsha * write-through caching for now.
7282 1.138 rearnsha */
7283 1.138 rearnsha pmap_pte_init_generic();
7284 1.138 rearnsha
7285 1.138 rearnsha pte_l1_s_cache_mode = L1_S_B | L1_S_C;
7286 1.138 rearnsha pte_l2_l_cache_mode = L2_B | L2_C;
7287 1.138 rearnsha pte_l2_s_cache_mode = L2_B | L2_C;
7288 1.138 rearnsha
7289 1.220 macallan pte_l1_s_cache_mode = L1_S_B;
7290 1.220 macallan pte_l2_l_cache_mode = L2_B;
7291 1.220 macallan pte_l2_s_cache_mode = L2_B;
7292 1.220 macallan
7293 1.138 rearnsha pte_l1_s_cache_mode_pt = L1_S_C;
7294 1.138 rearnsha pte_l2_l_cache_mode_pt = L2_C;
7295 1.138 rearnsha pte_l2_s_cache_mode_pt = L2_C;
7296 1.138 rearnsha
7297 1.138 rearnsha }
7298 1.138 rearnsha #endif /* CPU_ARM10 */
7299 1.131 thorpej
7300 1.204 uebayasi #if defined(CPU_ARM11) && defined(ARM11_CACHE_WRITE_THROUGH)
7301 1.204 uebayasi void
7302 1.204 uebayasi pmap_pte_init_arm11(void)
7303 1.204 uebayasi {
7304 1.204 uebayasi
7305 1.204 uebayasi /*
7306 1.204 uebayasi * ARM11 is compatible with generic, but we want to use
7307 1.204 uebayasi * write-through caching for now.
7308 1.204 uebayasi */
7309 1.204 uebayasi pmap_pte_init_generic();
7310 1.204 uebayasi
7311 1.204 uebayasi pte_l1_s_cache_mode = L1_S_C;
7312 1.204 uebayasi pte_l2_l_cache_mode = L2_C;
7313 1.204 uebayasi pte_l2_s_cache_mode = L2_C;
7314 1.204 uebayasi
7315 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
7316 1.220 macallan pte_l2_l_wc_mode = L2_B;
7317 1.220 macallan pte_l2_s_wc_mode = L2_B;
7318 1.220 macallan
7319 1.204 uebayasi pte_l1_s_cache_mode_pt = L1_S_C;
7320 1.204 uebayasi pte_l2_l_cache_mode_pt = L2_C;
7321 1.204 uebayasi pte_l2_s_cache_mode_pt = L2_C;
7322 1.204 uebayasi }
7323 1.204 uebayasi #endif /* CPU_ARM11 && ARM11_CACHE_WRITE_THROUGH */
7324 1.204 uebayasi
7325 1.131 thorpej #if ARM_MMU_SA1 == 1
7326 1.131 thorpej void
7327 1.131 thorpej pmap_pte_init_sa1(void)
7328 1.131 thorpej {
7329 1.131 thorpej
7330 1.134 thorpej /*
7331 1.134 thorpej * The StrongARM SA-1 cache does not have a write-through
7332 1.134 thorpej * mode. So, do the generic initialization, then reset
7333 1.134 thorpej * the page table cache mode to B=1,C=1, and note that
7334 1.134 thorpej * the PTEs need to be sync'd.
7335 1.134 thorpej */
7336 1.131 thorpej pmap_pte_init_generic();
7337 1.134 thorpej
7338 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_B|L1_S_C;
7339 1.134 thorpej pte_l2_l_cache_mode_pt = L2_B|L2_C;
7340 1.134 thorpej pte_l2_s_cache_mode_pt = L2_B|L2_C;
7341 1.134 thorpej
7342 1.134 thorpej pmap_needs_pte_sync = 1;
7343 1.131 thorpej }
7344 1.134 thorpej #endif /* ARM_MMU_SA1 == 1*/
7345 1.85 thorpej
7346 1.85 thorpej #if ARM_MMU_XSCALE == 1
7347 1.141 scw #if (ARM_NMMUS > 1)
7348 1.141 scw static u_int xscale_use_minidata;
7349 1.141 scw #endif
7350 1.141 scw
7351 1.85 thorpej void
7352 1.85 thorpej pmap_pte_init_xscale(void)
7353 1.85 thorpej {
7354 1.96 thorpej uint32_t auxctl;
7355 1.134 thorpej int write_through = 0;
7356 1.85 thorpej
7357 1.96 thorpej pte_l1_s_cache_mode = L1_S_B|L1_S_C;
7358 1.220 macallan pte_l1_s_wc_mode = L1_S_B;
7359 1.86 thorpej pte_l1_s_cache_mask = L1_S_CACHE_MASK_xscale;
7360 1.86 thorpej
7361 1.96 thorpej pte_l2_l_cache_mode = L2_B|L2_C;
7362 1.220 macallan pte_l2_l_wc_mode = L2_B;
7363 1.86 thorpej pte_l2_l_cache_mask = L2_L_CACHE_MASK_xscale;
7364 1.86 thorpej
7365 1.96 thorpej pte_l2_s_cache_mode = L2_B|L2_C;
7366 1.220 macallan pte_l2_s_wc_mode = L2_B;
7367 1.86 thorpej pte_l2_s_cache_mask = L2_S_CACHE_MASK_xscale;
7368 1.106 thorpej
7369 1.134 thorpej pte_l1_s_cache_mode_pt = L1_S_C;
7370 1.134 thorpej pte_l2_l_cache_mode_pt = L2_C;
7371 1.134 thorpej pte_l2_s_cache_mode_pt = L2_C;
7372 1.134 thorpej
7373 1.106 thorpej #ifdef XSCALE_CACHE_READ_WRITE_ALLOCATE
7374 1.106 thorpej /*
7375 1.106 thorpej * The XScale core has an enhanced mode where writes that
7376 1.106 thorpej * miss the cache cause a cache line to be allocated. This
7377 1.106 thorpej * is significantly faster than the traditional, write-through
7378 1.106 thorpej * behavior of this case.
7379 1.106 thorpej */
7380 1.174 matt pte_l1_s_cache_mode |= L1_S_XS_TEX(TEX_XSCALE_X);
7381 1.174 matt pte_l2_l_cache_mode |= L2_XS_L_TEX(TEX_XSCALE_X);
7382 1.174 matt pte_l2_s_cache_mode |= L2_XS_T_TEX(TEX_XSCALE_X);
7383 1.106 thorpej #endif /* XSCALE_CACHE_READ_WRITE_ALLOCATE */
7384 1.85 thorpej
7385 1.95 thorpej #ifdef XSCALE_CACHE_WRITE_THROUGH
7386 1.95 thorpej /*
7387 1.95 thorpej * Some versions of the XScale core have various bugs in
7388 1.95 thorpej * their cache units, the work-around for which is to run
7389 1.95 thorpej * the cache in write-through mode. Unfortunately, this
7390 1.95 thorpej * has a major (negative) impact on performance. So, we
7391 1.95 thorpej * go ahead and run fast-and-loose, in the hopes that we
7392 1.95 thorpej * don't line up the planets in a way that will trip the
7393 1.95 thorpej * bugs.
7394 1.95 thorpej *
7395 1.95 thorpej * However, we give you the option to be slow-but-correct.
7396 1.95 thorpej */
7397 1.129 bsh write_through = 1;
7398 1.129 bsh #elif defined(XSCALE_CACHE_WRITE_BACK)
7399 1.134 thorpej /* force write back cache mode */
7400 1.129 bsh write_through = 0;
7401 1.154 bsh #elif defined(CPU_XSCALE_PXA250) || defined(CPU_XSCALE_PXA270)
7402 1.129 bsh /*
7403 1.129 bsh * Intel PXA2[15]0 processors are known to have a bug in
7404 1.129 bsh * write-back cache on revision 4 and earlier (stepping
7405 1.129 bsh * A[01] and B[012]). Fixed for C0 and later.
7406 1.129 bsh */
7407 1.129 bsh {
7408 1.134 thorpej uint32_t id, type;
7409 1.129 bsh
7410 1.129 bsh id = cpufunc_id();
7411 1.129 bsh type = id & ~(CPU_ID_XSCALE_COREREV_MASK|CPU_ID_REVISION_MASK);
7412 1.129 bsh
7413 1.129 bsh if (type == CPU_ID_PXA250 || type == CPU_ID_PXA210) {
7414 1.129 bsh if ((id & CPU_ID_REVISION_MASK) < 5) {
7415 1.129 bsh /* write through for stepping A0-1 and B0-2 */
7416 1.129 bsh write_through = 1;
7417 1.129 bsh }
7418 1.129 bsh }
7419 1.129 bsh }
7420 1.95 thorpej #endif /* XSCALE_CACHE_WRITE_THROUGH */
7421 1.129 bsh
7422 1.129 bsh if (write_through) {
7423 1.129 bsh pte_l1_s_cache_mode = L1_S_C;
7424 1.129 bsh pte_l2_l_cache_mode = L2_C;
7425 1.129 bsh pte_l2_s_cache_mode = L2_C;
7426 1.129 bsh }
7427 1.95 thorpej
7428 1.141 scw #if (ARM_NMMUS > 1)
7429 1.141 scw xscale_use_minidata = 1;
7430 1.141 scw #endif
7431 1.141 scw
7432 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_xscale;
7433 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_xscale;
7434 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_xscale;
7435 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_xscale;
7436 1.214 jmcneill
7437 1.85 thorpej pte_l2_s_prot_u = L2_S_PROT_U_xscale;
7438 1.85 thorpej pte_l2_s_prot_w = L2_S_PROT_W_xscale;
7439 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_xscale;
7440 1.85 thorpej pte_l2_s_prot_mask = L2_S_PROT_MASK_xscale;
7441 1.85 thorpej
7442 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_xscale;
7443 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_xscale;
7444 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_xscale;
7445 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_xscale;
7446 1.214 jmcneill
7447 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_xscale;
7448 1.85 thorpej pte_l1_s_proto = L1_S_PROTO_xscale;
7449 1.85 thorpej pte_l1_c_proto = L1_C_PROTO_xscale;
7450 1.85 thorpej pte_l2_s_proto = L2_S_PROTO_xscale;
7451 1.88 thorpej
7452 1.88 thorpej pmap_copy_page_func = pmap_copy_page_xscale;
7453 1.88 thorpej pmap_zero_page_func = pmap_zero_page_xscale;
7454 1.96 thorpej
7455 1.96 thorpej /*
7456 1.96 thorpej * Disable ECC protection of page table access, for now.
7457 1.96 thorpej */
7458 1.325 skrll auxctl = armreg_auxctl_read();
7459 1.96 thorpej auxctl &= ~XSCALE_AUXCTL_P;
7460 1.325 skrll armreg_auxctl_write(auxctl);
7461 1.85 thorpej }
7462 1.87 thorpej
7463 1.87 thorpej /*
7464 1.87 thorpej * xscale_setup_minidata:
7465 1.87 thorpej *
7466 1.87 thorpej * Set up the mini-data cache clean area. We require the
7467 1.87 thorpej * caller to allocate the right amount of physically and
7468 1.87 thorpej * virtually contiguous space.
7469 1.87 thorpej */
7470 1.87 thorpej void
7471 1.87 thorpej xscale_setup_minidata(vaddr_t l1pt, vaddr_t va, paddr_t pa)
7472 1.87 thorpej {
7473 1.87 thorpej extern vaddr_t xscale_minidata_clean_addr;
7474 1.87 thorpej extern vsize_t xscale_minidata_clean_size; /* already initialized */
7475 1.87 thorpej pd_entry_t *pde = (pd_entry_t *) l1pt;
7476 1.87 thorpej vsize_t size;
7477 1.96 thorpej uint32_t auxctl;
7478 1.87 thorpej
7479 1.87 thorpej xscale_minidata_clean_addr = va;
7480 1.87 thorpej
7481 1.87 thorpej /* Round it to page size. */
7482 1.87 thorpej size = (xscale_minidata_clean_size + L2_S_OFFSET) & L2_S_FRAME;
7483 1.87 thorpej
7484 1.87 thorpej for (; size != 0;
7485 1.87 thorpej va += L2_S_SIZE, pa += L2_S_SIZE, size -= L2_S_SIZE) {
7486 1.271 matt const size_t l1slot = l1pte_index(va);
7487 1.271 matt pt_entry_t *ptep = (pt_entry_t *) kernel_pt_lookup(l1pte_pa(pde[l1slot]));
7488 1.262 matt if (ptep == NULL)
7489 1.87 thorpej panic("xscale_setup_minidata: can't find L2 table for "
7490 1.87 thorpej "VA 0x%08lx", va);
7491 1.286 skrll
7492 1.262 matt ptep += l2pte_index(va);
7493 1.262 matt pt_entry_t opte = *ptep;
7494 1.286 skrll l2pte_set(ptep,
7495 1.262 matt L2_S_PROTO | pa | L2_S_PROT(PTE_KERNEL, VM_PROT_READ)
7496 1.262 matt | L2_C | L2_XS_T_TEX(TEX_XSCALE_X), opte);
7497 1.87 thorpej }
7498 1.96 thorpej
7499 1.96 thorpej /*
7500 1.96 thorpej * Configure the mini-data cache for write-back with
7501 1.96 thorpej * read/write-allocate.
7502 1.96 thorpej *
7503 1.96 thorpej * NOTE: In order to reconfigure the mini-data cache, we must
7504 1.96 thorpej * make sure it contains no valid data! In order to do that,
7505 1.96 thorpej * we must issue a global data cache invalidate command!
7506 1.96 thorpej *
7507 1.96 thorpej * WE ASSUME WE ARE RUNNING UN-CACHED WHEN THIS ROUTINE IS CALLED!
7508 1.96 thorpej * THIS IS VERY IMPORTANT!
7509 1.96 thorpej */
7510 1.134 thorpej
7511 1.96 thorpej /* Invalidate data and mini-data. */
7512 1.157 perry __asm volatile("mcr p15, 0, %0, c7, c6, 0" : : "r" (0));
7513 1.325 skrll auxctl = armreg_auxctl_read();
7514 1.96 thorpej auxctl = (auxctl & ~XSCALE_AUXCTL_MD_MASK) | XSCALE_AUXCTL_MD_WB_RWA;
7515 1.325 skrll armreg_auxctl_write(auxctl);
7516 1.87 thorpej }
7517 1.141 scw
7518 1.141 scw /*
7519 1.141 scw * Change the PTEs for the specified kernel mappings such that they
7520 1.141 scw * will use the mini data cache instead of the main data cache.
7521 1.141 scw */
7522 1.141 scw void
7523 1.141 scw pmap_uarea(vaddr_t va)
7524 1.141 scw {
7525 1.141 scw vaddr_t next_bucket, eva;
7526 1.141 scw
7527 1.141 scw #if (ARM_NMMUS > 1)
7528 1.141 scw if (xscale_use_minidata == 0)
7529 1.141 scw return;
7530 1.141 scw #endif
7531 1.141 scw
7532 1.141 scw eva = va + USPACE;
7533 1.141 scw
7534 1.141 scw while (va < eva) {
7535 1.271 matt next_bucket = L2_NEXT_BUCKET_VA(va);
7536 1.141 scw if (next_bucket > eva)
7537 1.141 scw next_bucket = eva;
7538 1.141 scw
7539 1.262 matt struct l2_bucket *l2b = pmap_get_l2_bucket(pmap_kernel(), va);
7540 1.141 scw KDASSERT(l2b != NULL);
7541 1.141 scw
7542 1.262 matt pt_entry_t * const sptep = &l2b->l2b_kva[l2pte_index(va)];
7543 1.262 matt pt_entry_t *ptep = sptep;
7544 1.141 scw
7545 1.141 scw while (va < next_bucket) {
7546 1.262 matt const pt_entry_t opte = *ptep;
7547 1.268 matt if (!l2pte_minidata_p(opte)) {
7548 1.141 scw cpu_dcache_wbinv_range(va, PAGE_SIZE);
7549 1.141 scw cpu_tlb_flushD_SE(va);
7550 1.262 matt l2pte_set(ptep, opte & ~L2_B, opte);
7551 1.141 scw }
7552 1.262 matt ptep += PAGE_SIZE / L2_S_SIZE;
7553 1.141 scw va += PAGE_SIZE;
7554 1.141 scw }
7555 1.141 scw PTE_SYNC_RANGE(sptep, (u_int)(ptep - sptep));
7556 1.141 scw }
7557 1.141 scw cpu_cpwait();
7558 1.141 scw }
7559 1.85 thorpej #endif /* ARM_MMU_XSCALE == 1 */
7560 1.134 thorpej
7561 1.221 bsh
7562 1.221 bsh #if defined(CPU_ARM11MPCORE)
7563 1.221 bsh void
7564 1.221 bsh pmap_pte_init_arm11mpcore(void)
7565 1.221 bsh {
7566 1.221 bsh
7567 1.388 skrll /* cache mode is controlled by 5 bits (B, C, TEX[2:0]) */
7568 1.221 bsh pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv6;
7569 1.221 bsh pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv6;
7570 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7571 1.221 bsh /* use extended small page (without APn, with TEX) */
7572 1.221 bsh pte_l2_s_cache_mask = L2_XS_CACHE_MASK_armv6;
7573 1.221 bsh #else
7574 1.221 bsh pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv6c;
7575 1.221 bsh #endif
7576 1.221 bsh
7577 1.221 bsh /* write-back, write-allocate */
7578 1.221 bsh pte_l1_s_cache_mode = L1_S_C | L1_S_B | L1_S_V6_TEX(0x01);
7579 1.221 bsh pte_l2_l_cache_mode = L2_C | L2_B | L2_V6_L_TEX(0x01);
7580 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7581 1.221 bsh pte_l2_s_cache_mode = L2_C | L2_B | L2_V6_XS_TEX(0x01);
7582 1.221 bsh #else
7583 1.221 bsh /* no TEX. read-allocate */
7584 1.221 bsh pte_l2_s_cache_mode = L2_C | L2_B;
7585 1.221 bsh #endif
7586 1.221 bsh /*
7587 1.221 bsh * write-back, write-allocate for page tables.
7588 1.221 bsh */
7589 1.221 bsh pte_l1_s_cache_mode_pt = L1_S_C | L1_S_B | L1_S_V6_TEX(0x01);
7590 1.221 bsh pte_l2_l_cache_mode_pt = L2_C | L2_B | L2_V6_L_TEX(0x01);
7591 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7592 1.221 bsh pte_l2_s_cache_mode_pt = L2_C | L2_B | L2_V6_XS_TEX(0x01);
7593 1.221 bsh #else
7594 1.221 bsh pte_l2_s_cache_mode_pt = L2_C | L2_B;
7595 1.221 bsh #endif
7596 1.221 bsh
7597 1.221 bsh pte_l1_s_prot_u = L1_S_PROT_U_armv6;
7598 1.221 bsh pte_l1_s_prot_w = L1_S_PROT_W_armv6;
7599 1.221 bsh pte_l1_s_prot_ro = L1_S_PROT_RO_armv6;
7600 1.221 bsh pte_l1_s_prot_mask = L1_S_PROT_MASK_armv6;
7601 1.221 bsh
7602 1.221 bsh #if defined(ARM11MPCORE_COMPAT_MMU) || defined(ARMV6_EXTENDED_SMALL_PAGE)
7603 1.221 bsh pte_l2_s_prot_u = L2_S_PROT_U_armv6n;
7604 1.221 bsh pte_l2_s_prot_w = L2_S_PROT_W_armv6n;
7605 1.221 bsh pte_l2_s_prot_ro = L2_S_PROT_RO_armv6n;
7606 1.221 bsh pte_l2_s_prot_mask = L2_S_PROT_MASK_armv6n;
7607 1.221 bsh
7608 1.221 bsh #else
7609 1.221 bsh /* with AP[0..3] */
7610 1.221 bsh pte_l2_s_prot_u = L2_S_PROT_U_generic;
7611 1.221 bsh pte_l2_s_prot_w = L2_S_PROT_W_generic;
7612 1.221 bsh pte_l2_s_prot_ro = L2_S_PROT_RO_generic;
7613 1.221 bsh pte_l2_s_prot_mask = L2_S_PROT_MASK_generic;
7614 1.221 bsh #endif
7615 1.221 bsh
7616 1.221 bsh #ifdef ARM11MPCORE_COMPAT_MMU
7617 1.221 bsh /* with AP[0..3] */
7618 1.221 bsh pte_l2_l_prot_u = L2_L_PROT_U_generic;
7619 1.221 bsh pte_l2_l_prot_w = L2_L_PROT_W_generic;
7620 1.221 bsh pte_l2_l_prot_ro = L2_L_PROT_RO_generic;
7621 1.221 bsh pte_l2_l_prot_mask = L2_L_PROT_MASK_generic;
7622 1.221 bsh
7623 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv6;
7624 1.221 bsh pte_l1_s_proto = L1_S_PROTO_armv6;
7625 1.221 bsh pte_l1_c_proto = L1_C_PROTO_armv6;
7626 1.221 bsh pte_l2_s_proto = L2_S_PROTO_armv6c;
7627 1.221 bsh #else
7628 1.221 bsh pte_l2_l_prot_u = L2_L_PROT_U_armv6n;
7629 1.221 bsh pte_l2_l_prot_w = L2_L_PROT_W_armv6n;
7630 1.221 bsh pte_l2_l_prot_ro = L2_L_PROT_RO_armv6n;
7631 1.221 bsh pte_l2_l_prot_mask = L2_L_PROT_MASK_armv6n;
7632 1.221 bsh
7633 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv6;
7634 1.221 bsh pte_l1_s_proto = L1_S_PROTO_armv6;
7635 1.221 bsh pte_l1_c_proto = L1_C_PROTO_armv6;
7636 1.221 bsh pte_l2_s_proto = L2_S_PROTO_armv6n;
7637 1.221 bsh #endif
7638 1.221 bsh
7639 1.221 bsh pmap_copy_page_func = pmap_copy_page_generic;
7640 1.221 bsh pmap_zero_page_func = pmap_zero_page_generic;
7641 1.221 bsh pmap_needs_pte_sync = 1;
7642 1.221 bsh }
7643 1.221 bsh #endif /* CPU_ARM11MPCORE */
7644 1.221 bsh
7645 1.221 bsh
7646 1.388 skrll #if ARM_MMU_V6 == 1
7647 1.388 skrll void
7648 1.388 skrll pmap_pte_init_armv6(void)
7649 1.388 skrll {
7650 1.388 skrll /*
7651 1.388 skrll * The ARMv6-A MMU is mostly compatible with generic. If the
7652 1.388 skrll * AP field is zero, that now means "no access" rather than
7653 1.388 skrll * read-only. The prototypes are a little different because of
7654 1.388 skrll * the XN bit.
7655 1.388 skrll */
7656 1.388 skrll pmap_pte_init_generic();
7657 1.388 skrll
7658 1.388 skrll pte_l1_s_nocache_mode = L1_S_XS_TEX(1);
7659 1.388 skrll pte_l2_l_nocache_mode = L2_XS_L_TEX(1);
7660 1.388 skrll pte_l2_s_nocache_mode = L2_XS_T_TEX(1);
7661 1.388 skrll
7662 1.388 skrll #ifdef ARM11_COMPAT_MMU
7663 1.388 skrll /* with AP[0..3] */
7664 1.388 skrll pte_l1_ss_proto = L1_SS_PROTO_armv6;
7665 1.388 skrll #else
7666 1.388 skrll pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv6n;
7667 1.388 skrll pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv6n;
7668 1.388 skrll pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv6n;
7669 1.388 skrll
7670 1.388 skrll pte_l1_ss_proto = L1_SS_PROTO_armv6;
7671 1.388 skrll pte_l1_s_proto = L1_S_PROTO_armv6;
7672 1.388 skrll pte_l1_c_proto = L1_C_PROTO_armv6;
7673 1.388 skrll pte_l2_s_proto = L2_S_PROTO_armv6n;
7674 1.388 skrll
7675 1.388 skrll pte_l1_s_prot_u = L1_S_PROT_U_armv6;
7676 1.388 skrll pte_l1_s_prot_w = L1_S_PROT_W_armv6;
7677 1.388 skrll pte_l1_s_prot_ro = L1_S_PROT_RO_armv6;
7678 1.388 skrll pte_l1_s_prot_mask = L1_S_PROT_MASK_armv6;
7679 1.388 skrll
7680 1.388 skrll pte_l2_l_prot_u = L2_L_PROT_U_armv6n;
7681 1.388 skrll pte_l2_l_prot_w = L2_L_PROT_W_armv6n;
7682 1.388 skrll pte_l2_l_prot_ro = L2_L_PROT_RO_armv6n;
7683 1.388 skrll pte_l2_l_prot_mask = L2_L_PROT_MASK_armv6n;
7684 1.388 skrll
7685 1.388 skrll pte_l2_s_prot_u = L2_S_PROT_U_armv6n;
7686 1.388 skrll pte_l2_s_prot_w = L2_S_PROT_W_armv6n;
7687 1.388 skrll pte_l2_s_prot_ro = L2_S_PROT_RO_armv6n;
7688 1.388 skrll pte_l2_s_prot_mask = L2_S_PROT_MASK_armv6n;
7689 1.388 skrll
7690 1.388 skrll #endif
7691 1.388 skrll }
7692 1.388 skrll #endif /* ARM_MMU_V6 */
7693 1.388 skrll
7694 1.214 jmcneill #if ARM_MMU_V7 == 1
7695 1.214 jmcneill void
7696 1.214 jmcneill pmap_pte_init_armv7(void)
7697 1.214 jmcneill {
7698 1.214 jmcneill /*
7699 1.214 jmcneill * The ARMv7-A MMU is mostly compatible with generic. If the
7700 1.214 jmcneill * AP field is zero, that now means "no access" rather than
7701 1.214 jmcneill * read-only. The prototypes are a little different because of
7702 1.214 jmcneill * the XN bit.
7703 1.214 jmcneill */
7704 1.214 jmcneill pmap_pte_init_generic();
7705 1.214 jmcneill
7706 1.271 matt pmap_needs_pte_sync = 1;
7707 1.271 matt
7708 1.388 skrll pte_l1_s_nocache_mode = L1_S_XS_TEX(1);
7709 1.388 skrll pte_l2_l_nocache_mode = L2_XS_L_TEX(1);
7710 1.388 skrll pte_l2_s_nocache_mode = L2_XS_T_TEX(1);
7711 1.388 skrll
7712 1.214 jmcneill pte_l1_s_cache_mask = L1_S_CACHE_MASK_armv7;
7713 1.214 jmcneill pte_l2_l_cache_mask = L2_L_CACHE_MASK_armv7;
7714 1.214 jmcneill pte_l2_s_cache_mask = L2_S_CACHE_MASK_armv7;
7715 1.214 jmcneill
7716 1.271 matt /*
7717 1.271 matt * If the core support coherent walk then updates to translation tables
7718 1.271 matt * do not require a clean to the point of unification to ensure
7719 1.271 matt * visibility by subsequent translation table walks. That means we can
7720 1.271 matt * map everything shareable and cached and the right thing will happen.
7721 1.271 matt */
7722 1.271 matt if (__SHIFTOUT(armreg_mmfr3_read(), __BITS(23,20))) {
7723 1.271 matt pmap_needs_pte_sync = 0;
7724 1.271 matt
7725 1.237 matt /*
7726 1.237 matt * write-back, no write-allocate, shareable for normal pages.
7727 1.237 matt */
7728 1.271 matt pte_l1_s_cache_mode |= L1_S_V6_S;
7729 1.271 matt pte_l2_l_cache_mode |= L2_XS_S;
7730 1.271 matt pte_l2_s_cache_mode |= L2_XS_S;
7731 1.284 matt }
7732 1.237 matt
7733 1.284 matt /*
7734 1.284 matt * Page tables are just all other memory. We can use write-back since
7735 1.284 matt * pmap_needs_pte_sync is 1 (or the MMU can read out of cache).
7736 1.284 matt */
7737 1.284 matt pte_l1_s_cache_mode_pt = pte_l1_s_cache_mode;
7738 1.284 matt pte_l2_l_cache_mode_pt = pte_l2_l_cache_mode;
7739 1.284 matt pte_l2_s_cache_mode_pt = pte_l2_s_cache_mode;
7740 1.271 matt
7741 1.271 matt /*
7742 1.271 matt * Check the Memory Model Features to see if this CPU supports
7743 1.271 matt * the TLBIASID coproc op.
7744 1.271 matt */
7745 1.271 matt if (__SHIFTOUT(armreg_mmfr2_read(), __BITS(16,19)) >= 2) {
7746 1.271 matt arm_has_tlbiasid_p = true;
7747 1.349 skrll } else if (__SHIFTOUT(armreg_mmfr2_read(), __BITS(12,15)) >= 2) {
7748 1.349 skrll arm_has_tlbiasid_p = true;
7749 1.237 matt }
7750 1.237 matt
7751 1.353 jmcneill /*
7752 1.353 jmcneill * Check the MPIDR to see if this CPU supports MP extensions.
7753 1.353 jmcneill */
7754 1.353 jmcneill #ifdef MULTIPROCESSOR
7755 1.353 jmcneill arm_has_mpext_p = (armreg_mpidr_read() & (MPIDR_MP|MPIDR_U)) == MPIDR_MP;
7756 1.353 jmcneill #else
7757 1.353 jmcneill arm_has_mpext_p = false;
7758 1.353 jmcneill #endif
7759 1.353 jmcneill
7760 1.214 jmcneill pte_l1_s_prot_u = L1_S_PROT_U_armv7;
7761 1.214 jmcneill pte_l1_s_prot_w = L1_S_PROT_W_armv7;
7762 1.214 jmcneill pte_l1_s_prot_ro = L1_S_PROT_RO_armv7;
7763 1.214 jmcneill pte_l1_s_prot_mask = L1_S_PROT_MASK_armv7;
7764 1.214 jmcneill
7765 1.214 jmcneill pte_l2_s_prot_u = L2_S_PROT_U_armv7;
7766 1.214 jmcneill pte_l2_s_prot_w = L2_S_PROT_W_armv7;
7767 1.214 jmcneill pte_l2_s_prot_ro = L2_S_PROT_RO_armv7;
7768 1.214 jmcneill pte_l2_s_prot_mask = L2_S_PROT_MASK_armv7;
7769 1.214 jmcneill
7770 1.214 jmcneill pte_l2_l_prot_u = L2_L_PROT_U_armv7;
7771 1.214 jmcneill pte_l2_l_prot_w = L2_L_PROT_W_armv7;
7772 1.214 jmcneill pte_l2_l_prot_ro = L2_L_PROT_RO_armv7;
7773 1.214 jmcneill pte_l2_l_prot_mask = L2_L_PROT_MASK_armv7;
7774 1.214 jmcneill
7775 1.230 matt pte_l1_ss_proto = L1_SS_PROTO_armv7;
7776 1.214 jmcneill pte_l1_s_proto = L1_S_PROTO_armv7;
7777 1.214 jmcneill pte_l1_c_proto = L1_C_PROTO_armv7;
7778 1.214 jmcneill pte_l2_s_proto = L2_S_PROTO_armv7;
7779 1.237 matt
7780 1.214 jmcneill }
7781 1.214 jmcneill #endif /* ARM_MMU_V7 */
7782 1.214 jmcneill
7783 1.170 chris /*
7784 1.170 chris * return the PA of the current L1 table, for use when handling a crash dump
7785 1.170 chris */
7786 1.271 matt uint32_t
7787 1.271 matt pmap_kernel_L1_addr(void)
7788 1.170 chris {
7789 1.271 matt #ifdef ARM_MMU_EXTENDED
7790 1.271 matt return pmap_kernel()->pm_l1_pa;
7791 1.271 matt #else
7792 1.170 chris return pmap_kernel()->pm_l1->l1_physaddr;
7793 1.271 matt #endif
7794 1.170 chris }
7795 1.170 chris
7796 1.134 thorpej #if defined(DDB)
7797 1.134 thorpej /*
7798 1.134 thorpej * A couple of ddb-callable functions for dumping pmaps
7799 1.134 thorpej */
7800 1.134 thorpej void pmap_dump(pmap_t);
7801 1.134 thorpej
7802 1.134 thorpej static pt_entry_t ncptes[64];
7803 1.134 thorpej static void pmap_dump_ncpg(pmap_t);
7804 1.134 thorpej
7805 1.134 thorpej void
7806 1.134 thorpej pmap_dump(pmap_t pm)
7807 1.134 thorpej {
7808 1.134 thorpej struct l2_dtable *l2;
7809 1.134 thorpej struct l2_bucket *l2b;
7810 1.134 thorpej pt_entry_t *ptep, pte;
7811 1.134 thorpej vaddr_t l2_va, l2b_va, va;
7812 1.134 thorpej int i, j, k, occ, rows = 0;
7813 1.134 thorpej
7814 1.134 thorpej if (pm == pmap_kernel())
7815 1.134 thorpej printf("pmap_kernel (%p): ", pm);
7816 1.134 thorpej else
7817 1.134 thorpej printf("user pmap (%p): ", pm);
7818 1.134 thorpej
7819 1.271 matt #ifdef ARM_MMU_EXTENDED
7820 1.271 matt printf("l1 at %p\n", pmap_l1_kva(pm));
7821 1.271 matt #else
7822 1.258 matt printf("domain %d, l1 at %p\n", pmap_domain(pm), pmap_l1_kva(pm));
7823 1.271 matt #endif
7824 1.134 thorpej
7825 1.134 thorpej l2_va = 0;
7826 1.134 thorpej for (i = 0; i < L2_SIZE; i++, l2_va += 0x01000000) {
7827 1.134 thorpej l2 = pm->pm_l2[i];
7828 1.134 thorpej
7829 1.134 thorpej if (l2 == NULL || l2->l2_occupancy == 0)
7830 1.134 thorpej continue;
7831 1.134 thorpej
7832 1.134 thorpej l2b_va = l2_va;
7833 1.134 thorpej for (j = 0; j < L2_BUCKET_SIZE; j++, l2b_va += 0x00100000) {
7834 1.134 thorpej l2b = &l2->l2_bucket[j];
7835 1.134 thorpej
7836 1.134 thorpej if (l2b->l2b_occupancy == 0 || l2b->l2b_kva == NULL)
7837 1.134 thorpej continue;
7838 1.134 thorpej
7839 1.134 thorpej ptep = l2b->l2b_kva;
7840 1.286 skrll
7841 1.134 thorpej for (k = 0; k < 256 && ptep[k] == 0; k++)
7842 1.134 thorpej ;
7843 1.134 thorpej
7844 1.134 thorpej k &= ~63;
7845 1.134 thorpej occ = l2b->l2b_occupancy;
7846 1.134 thorpej va = l2b_va + (k * 4096);
7847 1.134 thorpej for (; k < 256; k++, va += 0x1000) {
7848 1.142 chris char ch = ' ';
7849 1.134 thorpej if ((k % 64) == 0) {
7850 1.134 thorpej if ((rows % 8) == 0) {
7851 1.134 thorpej printf(
7852 1.134 thorpej " |0000 |8000 |10000 |18000 |20000 |28000 |30000 |38000\n");
7853 1.134 thorpej }
7854 1.134 thorpej printf("%08lx: ", va);
7855 1.134 thorpej }
7856 1.134 thorpej
7857 1.134 thorpej ncptes[k & 63] = 0;
7858 1.134 thorpej pte = ptep[k];
7859 1.134 thorpej if (pte == 0) {
7860 1.134 thorpej ch = '.';
7861 1.134 thorpej } else {
7862 1.134 thorpej occ--;
7863 1.388 skrll switch (pte & 0x4c) {
7864 1.134 thorpej case 0x00:
7865 1.388 skrll ch = 'N'; /* No cache No buff */
7866 1.134 thorpej break;
7867 1.134 thorpej case 0x04:
7868 1.134 thorpej ch = 'B'; /* No cache buff */
7869 1.134 thorpej break;
7870 1.134 thorpej case 0x08:
7871 1.388 skrll ch = 'C'; /* Cache No buff */
7872 1.134 thorpej break;
7873 1.134 thorpej case 0x0c:
7874 1.134 thorpej ch = 'F'; /* Cache Buff */
7875 1.134 thorpej break;
7876 1.388 skrll case 0x40:
7877 1.388 skrll ch = 'D';
7878 1.388 skrll break;
7879 1.388 skrll case 0x48:
7880 1.388 skrll ch = 'm'; /* Xscale mini-data */
7881 1.388 skrll break;
7882 1.388 skrll default:
7883 1.388 skrll ch = '?';
7884 1.388 skrll break;
7885 1.134 thorpej }
7886 1.134 thorpej
7887 1.134 thorpej if ((pte & L2_S_PROT_U) == L2_S_PROT_U)
7888 1.134 thorpej ch += 0x20;
7889 1.134 thorpej
7890 1.134 thorpej if ((pte & 0xc) == 0)
7891 1.134 thorpej ncptes[k & 63] = pte;
7892 1.134 thorpej }
7893 1.134 thorpej
7894 1.134 thorpej if ((k % 64) == 63) {
7895 1.134 thorpej rows++;
7896 1.134 thorpej printf("%c\n", ch);
7897 1.134 thorpej pmap_dump_ncpg(pm);
7898 1.134 thorpej if (occ == 0)
7899 1.134 thorpej break;
7900 1.134 thorpej } else
7901 1.134 thorpej printf("%c", ch);
7902 1.134 thorpej }
7903 1.134 thorpej }
7904 1.134 thorpej }
7905 1.134 thorpej }
7906 1.134 thorpej
7907 1.134 thorpej static void
7908 1.134 thorpej pmap_dump_ncpg(pmap_t pm)
7909 1.134 thorpej {
7910 1.134 thorpej struct vm_page *pg;
7911 1.215 uebayasi struct vm_page_md *md;
7912 1.134 thorpej struct pv_entry *pv;
7913 1.134 thorpej int i;
7914 1.134 thorpej
7915 1.134 thorpej for (i = 0; i < 63; i++) {
7916 1.134 thorpej if (ncptes[i] == 0)
7917 1.134 thorpej continue;
7918 1.134 thorpej
7919 1.134 thorpej pg = PHYS_TO_VM_PAGE(l2pte_pa(ncptes[i]));
7920 1.134 thorpej if (pg == NULL)
7921 1.134 thorpej continue;
7922 1.215 uebayasi md = VM_PAGE_TO_MD(pg);
7923 1.134 thorpej
7924 1.134 thorpej printf(" pa 0x%08lx: krw %d kro %d urw %d uro %d\n",
7925 1.155 yamt VM_PAGE_TO_PHYS(pg),
7926 1.215 uebayasi md->krw_mappings, md->kro_mappings,
7927 1.215 uebayasi md->urw_mappings, md->uro_mappings);
7928 1.134 thorpej
7929 1.215 uebayasi SLIST_FOREACH(pv, &md->pvh_list, pv_link) {
7930 1.134 thorpej printf(" %c va 0x%08lx, flags 0x%x\n",
7931 1.134 thorpej (pm == pv->pv_pmap) ? '*' : ' ',
7932 1.134 thorpej pv->pv_va, pv->pv_flags);
7933 1.134 thorpej }
7934 1.134 thorpej }
7935 1.134 thorpej }
7936 1.134 thorpej #endif
7937 1.174 matt
7938 1.174 matt #ifdef PMAP_STEAL_MEMORY
7939 1.174 matt void
7940 1.174 matt pmap_boot_pageadd(pv_addr_t *newpv)
7941 1.174 matt {
7942 1.174 matt pv_addr_t *pv, *npv;
7943 1.174 matt
7944 1.174 matt if ((pv = SLIST_FIRST(&pmap_boot_freeq)) != NULL) {
7945 1.174 matt if (newpv->pv_pa < pv->pv_va) {
7946 1.174 matt KASSERT(newpv->pv_pa + newpv->pv_size <= pv->pv_pa);
7947 1.174 matt if (newpv->pv_pa + newpv->pv_size == pv->pv_pa) {
7948 1.174 matt newpv->pv_size += pv->pv_size;
7949 1.174 matt SLIST_REMOVE_HEAD(&pmap_boot_freeq, pv_list);
7950 1.174 matt }
7951 1.174 matt pv = NULL;
7952 1.174 matt } else {
7953 1.174 matt for (; (npv = SLIST_NEXT(pv, pv_list)) != NULL;
7954 1.174 matt pv = npv) {
7955 1.174 matt KASSERT(pv->pv_pa + pv->pv_size < npv->pv_pa);
7956 1.174 matt KASSERT(pv->pv_pa < newpv->pv_pa);
7957 1.174 matt if (newpv->pv_pa > npv->pv_pa)
7958 1.174 matt continue;
7959 1.174 matt if (pv->pv_pa + pv->pv_size == newpv->pv_pa) {
7960 1.174 matt pv->pv_size += newpv->pv_size;
7961 1.174 matt return;
7962 1.174 matt }
7963 1.174 matt if (newpv->pv_pa + newpv->pv_size < npv->pv_pa)
7964 1.174 matt break;
7965 1.174 matt newpv->pv_size += npv->pv_size;
7966 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
7967 1.174 matt SLIST_REMOVE_AFTER(newpv, pv_list);
7968 1.174 matt return;
7969 1.174 matt }
7970 1.174 matt }
7971 1.174 matt }
7972 1.174 matt
7973 1.174 matt if (pv) {
7974 1.174 matt SLIST_INSERT_AFTER(pv, newpv, pv_list);
7975 1.174 matt } else {
7976 1.174 matt SLIST_INSERT_HEAD(&pmap_boot_freeq, newpv, pv_list);
7977 1.174 matt }
7978 1.174 matt }
7979 1.174 matt
7980 1.174 matt void
7981 1.174 matt pmap_boot_pagealloc(psize_t amount, psize_t mask, psize_t match,
7982 1.174 matt pv_addr_t *rpv)
7983 1.174 matt {
7984 1.174 matt pv_addr_t *pv, **pvp;
7985 1.174 matt
7986 1.174 matt KASSERT(amount & PGOFSET);
7987 1.174 matt KASSERT((mask & PGOFSET) == 0);
7988 1.174 matt KASSERT((match & PGOFSET) == 0);
7989 1.174 matt KASSERT(amount != 0);
7990 1.174 matt
7991 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
7992 1.174 matt (pv = *pvp) != NULL;
7993 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
7994 1.174 matt pv_addr_t *newpv;
7995 1.174 matt psize_t off;
7996 1.174 matt /*
7997 1.377 skrll * If this entry is too small to satisfy the request...
7998 1.174 matt */
7999 1.174 matt KASSERT(pv->pv_size > 0);
8000 1.174 matt if (pv->pv_size < amount)
8001 1.174 matt continue;
8002 1.174 matt
8003 1.174 matt for (off = 0; off <= mask; off += PAGE_SIZE) {
8004 1.174 matt if (((pv->pv_pa + off) & mask) == match
8005 1.174 matt && off + amount <= pv->pv_size)
8006 1.174 matt break;
8007 1.174 matt }
8008 1.174 matt if (off > mask)
8009 1.174 matt continue;
8010 1.174 matt
8011 1.174 matt rpv->pv_va = pv->pv_va + off;
8012 1.174 matt rpv->pv_pa = pv->pv_pa + off;
8013 1.174 matt rpv->pv_size = amount;
8014 1.174 matt pv->pv_size -= amount;
8015 1.174 matt if (pv->pv_size == 0) {
8016 1.174 matt KASSERT(off == 0);
8017 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
8018 1.174 matt *pvp = SLIST_NEXT(pv, pv_list);
8019 1.174 matt } else if (off == 0) {
8020 1.174 matt KASSERT((vaddr_t) pv == rpv->pv_va);
8021 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
8022 1.174 matt *newpv = *pv;
8023 1.174 matt newpv->pv_pa += amount;
8024 1.174 matt newpv->pv_va += amount;
8025 1.174 matt *pvp = newpv;
8026 1.174 matt } else if (off < pv->pv_size) {
8027 1.174 matt newpv = (pv_addr_t *) (rpv->pv_va + amount);
8028 1.174 matt *newpv = *pv;
8029 1.174 matt newpv->pv_size -= off;
8030 1.174 matt newpv->pv_pa += off + amount;
8031 1.174 matt newpv->pv_va += off + amount;
8032 1.174 matt
8033 1.174 matt SLIST_NEXT(pv, pv_list) = newpv;
8034 1.174 matt pv->pv_size = off;
8035 1.174 matt } else {
8036 1.174 matt KASSERT((vaddr_t) pv != rpv->pv_va);
8037 1.174 matt }
8038 1.174 matt memset((void *)rpv->pv_va, 0, amount);
8039 1.174 matt return;
8040 1.174 matt }
8041 1.174 matt
8042 1.376 skrll if (!uvm_physseg_valid_p(uvm_physseg_get_first()))
8043 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
8044 1.174 matt
8045 1.174 matt for (pvp = &SLIST_FIRST(&pmap_boot_freeq);
8046 1.174 matt (pv = *pvp) != NULL;
8047 1.174 matt pvp = &SLIST_NEXT(pv, pv_list)) {
8048 1.174 matt if (SLIST_NEXT(pv, pv_list) == NULL)
8049 1.174 matt break;
8050 1.174 matt }
8051 1.174 matt KASSERT(mask == 0);
8052 1.376 skrll
8053 1.376 skrll for (uvm_physseg_t ups = uvm_physseg_get_first();
8054 1.376 skrll uvm_physseg_valid_p(ups);
8055 1.376 skrll ups = uvm_physseg_get_next(ups)) {
8056 1.376 skrll
8057 1.376 skrll paddr_t spn = uvm_physseg_get_start(ups);
8058 1.376 skrll paddr_t epn = uvm_physseg_get_end(ups);
8059 1.376 skrll if (spn == atop(pv->pv_pa + pv->pv_size)
8060 1.376 skrll && pv->pv_va + pv->pv_size <= ptoa(epn)) {
8061 1.174 matt rpv->pv_va = pv->pv_va;
8062 1.174 matt rpv->pv_pa = pv->pv_pa;
8063 1.174 matt rpv->pv_size = amount;
8064 1.174 matt *pvp = NULL;
8065 1.174 matt pmap_map_chunk(kernel_l1pt.pv_va,
8066 1.376 skrll ptoa(spn) + (pv->pv_va - pv->pv_pa),
8067 1.376 skrll ptoa(spn),
8068 1.174 matt amount - pv->pv_size,
8069 1.174 matt VM_PROT_READ|VM_PROT_WRITE,
8070 1.174 matt PTE_CACHE);
8071 1.376 skrll
8072 1.376 skrll uvm_physseg_unplug(spn, atop(amount - pv->pv_size));
8073 1.174 matt memset((void *)rpv->pv_va, 0, rpv->pv_size);
8074 1.174 matt return;
8075 1.174 matt }
8076 1.286 skrll }
8077 1.174 matt
8078 1.174 matt panic("pmap_boot_pagealloc: couldn't allocate memory");
8079 1.174 matt }
8080 1.174 matt
8081 1.174 matt vaddr_t
8082 1.174 matt pmap_steal_memory(vsize_t size, vaddr_t *vstartp, vaddr_t *vendp)
8083 1.174 matt {
8084 1.174 matt pv_addr_t pv;
8085 1.174 matt
8086 1.174 matt pmap_boot_pagealloc(size, 0, 0, &pv);
8087 1.174 matt
8088 1.174 matt return pv.pv_va;
8089 1.174 matt }
8090 1.174 matt #endif /* PMAP_STEAL_MEMORY */
8091 1.186 matt
8092 1.186 matt SYSCTL_SETUP(sysctl_machdep_pmap_setup, "sysctl machdep.kmpages setup")
8093 1.186 matt {
8094 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
8095 1.186 matt CTLFLAG_PERMANENT,
8096 1.186 matt CTLTYPE_NODE, "machdep", NULL,
8097 1.186 matt NULL, 0, NULL, 0,
8098 1.186 matt CTL_MACHDEP, CTL_EOL);
8099 1.186 matt
8100 1.186 matt sysctl_createv(clog, 0, NULL, NULL,
8101 1.186 matt CTLFLAG_PERMANENT,
8102 1.186 matt CTLTYPE_INT, "kmpages",
8103 1.186 matt SYSCTL_DESCR("count of pages allocated to kernel memory allocators"),
8104 1.186 matt NULL, 0, &pmap_kmpages, 0,
8105 1.186 matt CTL_MACHDEP, CTL_CREATE, CTL_EOL);
8106 1.186 matt }
8107 1.241 matt
8108 1.241 matt #ifdef PMAP_NEED_ALLOC_POOLPAGE
8109 1.241 matt struct vm_page *
8110 1.241 matt arm_pmap_alloc_poolpage(int flags)
8111 1.241 matt {
8112 1.241 matt /*
8113 1.241 matt * On some systems, only some pages may be "coherent" for dma and we
8114 1.248 matt * want to prefer those for pool pages (think mbufs) but fallback to
8115 1.360 skrll * any page if none is available.
8116 1.241 matt */
8117 1.248 matt if (arm_poolpage_vmfreelist != VM_FREELIST_DEFAULT) {
8118 1.241 matt return uvm_pagealloc_strat(NULL, 0, NULL, flags,
8119 1.361 skrll UVM_PGA_STRAT_FALLBACK, arm_poolpage_vmfreelist);
8120 1.248 matt }
8121 1.241 matt
8122 1.241 matt return uvm_pagealloc(NULL, 0, NULL, flags);
8123 1.241 matt }
8124 1.241 matt #endif
8125 1.271 matt
8126 1.271 matt #if defined(ARM_MMU_EXTENDED) && defined(MULTIPROCESSOR)
8127 1.271 matt void
8128 1.271 matt pmap_md_tlb_info_attach(struct pmap_tlb_info *ti, struct cpu_info *ci)
8129 1.271 matt {
8130 1.271 matt /* nothing */
8131 1.271 matt }
8132 1.271 matt
8133 1.271 matt int
8134 1.271 matt pic_ipi_shootdown(void *arg)
8135 1.271 matt {
8136 1.334 skrll #if PMAP_TLB_NEED_SHOOTDOWN
8137 1.294 ozaki pmap_tlb_shootdown_process();
8138 1.271 matt #endif
8139 1.271 matt return 1;
8140 1.271 matt }
8141 1.271 matt #endif /* ARM_MMU_EXTENDED && MULTIPROCESSOR */
8142 1.284 matt
8143 1.284 matt
8144 1.284 matt #ifdef __HAVE_MM_MD_DIRECT_MAPPED_PHYS
8145 1.284 matt vaddr_t
8146 1.284 matt pmap_direct_mapped_phys(paddr_t pa, bool *ok_p, vaddr_t va)
8147 1.284 matt {
8148 1.284 matt bool ok = false;
8149 1.284 matt if (physical_start <= pa && pa < physical_end) {
8150 1.324 matt #ifdef KERNEL_BASE_VOFFSET
8151 1.324 matt const vaddr_t newva = pa + KERNEL_BASE_VOFFSET;
8152 1.324 matt #else
8153 1.324 matt const vaddr_t newva = KERNEL_BASE + pa - physical_start;
8154 1.324 matt #endif
8155 1.284 matt #ifdef ARM_MMU_EXTENDED
8156 1.323 matt if (newva >= KERNEL_BASE && newva < pmap_directlimit) {
8157 1.324 matt #endif
8158 1.284 matt va = newva;
8159 1.284 matt ok = true;
8160 1.324 matt #ifdef ARM_MMU_EXTENDED
8161 1.284 matt }
8162 1.284 matt #endif
8163 1.284 matt }
8164 1.284 matt KASSERT(ok_p);
8165 1.284 matt *ok_p = ok;
8166 1.284 matt return va;
8167 1.284 matt }
8168 1.284 matt
8169 1.284 matt vaddr_t
8170 1.284 matt pmap_map_poolpage(paddr_t pa)
8171 1.284 matt {
8172 1.284 matt bool ok __diagused;
8173 1.284 matt vaddr_t va = pmap_direct_mapped_phys(pa, &ok, 0);
8174 1.326 matt KASSERTMSG(ok, "pa %#lx not direct mappable", pa);
8175 1.284 matt #if defined(PMAP_CACHE_VIPT) && !defined(ARM_MMU_EXTENDED)
8176 1.284 matt if (arm_cache_prefer_mask != 0) {
8177 1.284 matt struct vm_page * const pg = PHYS_TO_VM_PAGE(pa);
8178 1.285 skrll struct vm_page_md * const md = VM_PAGE_TO_MD(pg);
8179 1.284 matt pmap_acquire_page_lock(md);
8180 1.284 matt pmap_vac_me_harder(md, pa, pmap_kernel(), va);
8181 1.284 matt pmap_release_page_lock(md);
8182 1.284 matt }
8183 1.284 matt #endif
8184 1.284 matt return va;
8185 1.284 matt }
8186 1.284 matt
8187 1.284 matt paddr_t
8188 1.284 matt pmap_unmap_poolpage(vaddr_t va)
8189 1.284 matt {
8190 1.284 matt KASSERT(va >= KERNEL_BASE);
8191 1.284 matt #ifdef PMAP_CACHE_VIVT
8192 1.284 matt cpu_idcache_wbinv_range(va, PAGE_SIZE);
8193 1.284 matt #endif
8194 1.324 matt #if defined(KERNEL_BASE_VOFFSET)
8195 1.324 matt return va - KERNEL_BASE_VOFFSET;
8196 1.324 matt #else
8197 1.284 matt return va - KERNEL_BASE + physical_start;
8198 1.284 matt #endif
8199 1.284 matt }
8200 1.284 matt #endif /* __HAVE_MM_MD_DIRECT_MAPPED_PHYS */
8201