at91aicreg.h revision 1.1.20.2 1 1.1.20.2 yamt /* $NetBSD: at91aicreg.h,v 1.1.20.2 2010/03/11 15:02:04 yamt Exp $ */
2 1.1.20.1 yamt
3 1.1.20.1 yamt /*
4 1.1.20.1 yamt * Copyright (c) 2007 Embedtronics Oy
5 1.1.20.1 yamt * All rights reserved.
6 1.1.20.1 yamt *
7 1.1.20.1 yamt * Redistribution and use in source and binary forms, with or without
8 1.1.20.1 yamt * modification, are permitted provided that the following conditions
9 1.1.20.1 yamt * are met:
10 1.1.20.1 yamt * 1. Redistributions of source code must retain the above copyright
11 1.1.20.1 yamt * notice, this list of conditions and the following disclaimer.
12 1.1.20.1 yamt * 2. Redistributions in binary form must reproduce the above copyright
13 1.1.20.1 yamt * notice, this list of conditions and the following disclaimer in the
14 1.1.20.1 yamt * documentation and/or other materials provided with the distribution.
15 1.1.20.1 yamt *
16 1.1.20.1 yamt * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
17 1.1.20.1 yamt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1.20.1 yamt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1.20.1 yamt * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
20 1.1.20.1 yamt * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1.20.1 yamt * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1.20.1 yamt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1.20.1 yamt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1.20.1 yamt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1.20.1 yamt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1.20.1 yamt * SUCH DAMAGE.
27 1.1.20.1 yamt */
28 1.1.20.1 yamt
29 1.1.20.1 yamt #ifndef _AT91AICREG_H_
30 1.1.20.1 yamt #define _AT91AICREG_H_
31 1.1.20.1 yamt
32 1.1.20.1 yamt #define AT91AIC_BASE 0xFFFFF000UL /* AIC BUS address */
33 1.1.20.1 yamt
34 1.1.20.1 yamt #define AIC_NIRQ 32UL /* number of vectors */
35 1.1.20.1 yamt #define AIC_VEC_VALID(n) ((n) >= 0 && (n) < AIC_NIRQ)
36 1.1.20.1 yamt
37 1.1.20.1 yamt #define AIC_SMR(vec) (0x000UL+(vec)*4UL)/* Source Mode Registers */
38 1.1.20.1 yamt #define AIC_SVR(vec) (0x080UL+(vec)*4UL)/* Source Vectors Regs */
39 1.1.20.1 yamt #define AIC_IVR 0x100UL /* 100: Interrupt Vector Reg */
40 1.1.20.1 yamt #define AIC_FVR 0x104UL /* 104: Fast Interrupt Vect Reg */
41 1.1.20.1 yamt #define AIC_ISR 0x108UL /* 108: Interrupt Status Reg */
42 1.1.20.1 yamt #define AIC_IPR 0x10CUL /* 10c: Interrupt Pending Reg */
43 1.1.20.1 yamt #define AIC_IMR 0x110UL /* 110: Interrupt Mask Reg */
44 1.1.20.1 yamt #define AIC_CISR 0x114UL /* 114: Core interrupt Stat Reg */
45 1.1.20.1 yamt #define AIC_IECR 0x120UL /* 120: Interrupt Enable Cmd reg*/
46 1.1.20.1 yamt #define AIC_IDCR 0x124UL /* 124: Interrupt Dis. Cmd Reg */
47 1.1.20.1 yamt #define AIC_ICCR 0x128UL /* 128: Interrupt Clear Cmd Reg */
48 1.1.20.1 yamt #define AIC_ISCR 0x12CUL /* 12c: Interrupt Set Cmd Reg */
49 1.1.20.1 yamt #define AIC_EOICR 0x130UL /* 130: End of Interrupt Vec Reg*/
50 1.1.20.1 yamt #define AIC_SPU 0x134UL /* 134: Spurious Int. Vec Reg */
51 1.1.20.1 yamt #define AIC_DCR 0x138UL /* 138: Debug Control Reg */
52 1.1.20.1 yamt #define AIC_FFER 0x140UL /* 140: Fast Forcing Enable */
53 1.1.20.1 yamt #define AIC_FFDR 0x144UL /* 144: Fast Forcing Disable */
54 1.1.20.1 yamt #define AIC_FFSR 0x148UL /* 148: Fast Forcing Status */
55 1.1.20.1 yamt
56 1.1.20.1 yamt /* Source Mode Register bits: */
57 1.1.20.1 yamt #define AIC_SMR_SRCTYPE 0x60
58 1.1.20.1 yamt #define AIC_SMR_SRCTYPE_LVL_LO 0x00
59 1.1.20.1 yamt #define AIC_SMR_SRCTYPE_FALLING 0x20
60 1.1.20.1 yamt #define AIC_SMR_SRCTYPE_LEVEL 0x00
61 1.1.20.1 yamt #define AIC_SMR_SRCTYPE_EDGE 0x20
62 1.1.20.1 yamt #define AIC_SMR_SRCTYPE_LVL_HI 0x40
63 1.1.20.1 yamt #define AIC_SMR_SRCTYPE_RISING 0x60
64 1.1.20.1 yamt #define AIC_SMR_PRIOR 0x7
65 1.1.20.1 yamt #define AIC_SMR_PRIOR_SHIFT 0
66 1.1.20.1 yamt
67 1.1.20.1 yamt /* Debug Control Register: */
68 1.1.20.1 yamt #define AIC_DEBUG_GMSK 0x2 /* 1= mask all interrupts (?) */
69 1.1.20.1 yamt #define AIC_DEBUG_PROT 0x1 /* 1 = protection mode enabled */
70 1.1.20.1 yamt
71 1.1.20.1 yamt #endif // _AT91AICREG_H_
72 1.1.20.1 yamt
73