at91emac.c revision 1.1.20.2 1 1.1.20.2 yamt /* $Id: at91emac.c,v 1.1.20.2 2010/03/11 15:02:04 yamt Exp $ */
2 1.1.20.2 yamt /* $NetBSD: at91emac.c,v 1.1.20.2 2010/03/11 15:02:04 yamt Exp $ */
3 1.1.20.1 yamt
4 1.1.20.1 yamt /*
5 1.1.20.1 yamt * Copyright (c) 2007 Embedtronics Oy
6 1.1.20.1 yamt * All rights reserved.
7 1.1.20.1 yamt *
8 1.1.20.1 yamt * Based on arch/arm/ep93xx/epe.c
9 1.1.20.1 yamt *
10 1.1.20.1 yamt * Copyright (c) 2004 Jesse Off
11 1.1.20.1 yamt * All rights reserved.
12 1.1.20.1 yamt *
13 1.1.20.1 yamt * Redistribution and use in source and binary forms, with or without
14 1.1.20.1 yamt * modification, are permitted provided that the following conditions
15 1.1.20.1 yamt * are met:
16 1.1.20.1 yamt * 1. Redistributions of source code must retain the above copyright
17 1.1.20.1 yamt * notice, this list of conditions and the following disclaimer.
18 1.1.20.1 yamt * 2. Redistributions in binary form must reproduce the above copyright
19 1.1.20.1 yamt * notice, this list of conditions and the following disclaimer in the
20 1.1.20.1 yamt * documentation and/or other materials provided with the distribution.
21 1.1.20.1 yamt *
22 1.1.20.1 yamt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
23 1.1.20.1 yamt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
24 1.1.20.1 yamt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
25 1.1.20.1 yamt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
26 1.1.20.1 yamt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1.20.1 yamt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1.20.1 yamt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1.20.1 yamt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1.20.1 yamt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1.20.1 yamt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
32 1.1.20.1 yamt * POSSIBILITY OF SUCH DAMAGE.
33 1.1.20.1 yamt */
34 1.1.20.1 yamt
35 1.1.20.1 yamt #include <sys/cdefs.h>
36 1.1.20.2 yamt __KERNEL_RCSID(0, "$NetBSD: at91emac.c,v 1.1.20.2 2010/03/11 15:02:04 yamt Exp $");
37 1.1.20.1 yamt
38 1.1.20.1 yamt #include <sys/types.h>
39 1.1.20.1 yamt #include <sys/param.h>
40 1.1.20.1 yamt #include <sys/systm.h>
41 1.1.20.1 yamt #include <sys/ioctl.h>
42 1.1.20.1 yamt #include <sys/kernel.h>
43 1.1.20.1 yamt #include <sys/proc.h>
44 1.1.20.1 yamt #include <sys/malloc.h>
45 1.1.20.1 yamt #include <sys/time.h>
46 1.1.20.1 yamt #include <sys/device.h>
47 1.1.20.1 yamt #include <uvm/uvm_extern.h>
48 1.1.20.1 yamt
49 1.1.20.1 yamt #include <machine/bus.h>
50 1.1.20.1 yamt #include <machine/intr.h>
51 1.1.20.1 yamt
52 1.1.20.1 yamt #include <arm/cpufunc.h>
53 1.1.20.1 yamt
54 1.1.20.1 yamt #include <net/if.h>
55 1.1.20.1 yamt #include <net/if_dl.h>
56 1.1.20.1 yamt #include <net/if_types.h>
57 1.1.20.1 yamt #include <net/if_media.h>
58 1.1.20.1 yamt #include <net/if_ether.h>
59 1.1.20.1 yamt
60 1.1.20.1 yamt #include <dev/mii/mii.h>
61 1.1.20.1 yamt #include <dev/mii/miivar.h>
62 1.1.20.1 yamt
63 1.1.20.1 yamt #ifdef INET
64 1.1.20.1 yamt #include <netinet/in.h>
65 1.1.20.1 yamt #include <netinet/in_systm.h>
66 1.1.20.1 yamt #include <netinet/in_var.h>
67 1.1.20.1 yamt #include <netinet/ip.h>
68 1.1.20.1 yamt #include <netinet/if_inarp.h>
69 1.1.20.1 yamt #endif
70 1.1.20.1 yamt
71 1.1.20.1 yamt #ifdef NS
72 1.1.20.1 yamt #include <netns/ns.h>
73 1.1.20.1 yamt #include <netns/ns_if.h>
74 1.1.20.1 yamt #endif
75 1.1.20.1 yamt
76 1.1.20.1 yamt #include <net/bpf.h>
77 1.1.20.1 yamt #include <net/bpfdesc.h>
78 1.1.20.1 yamt
79 1.1.20.1 yamt #ifdef IPKDB_AT91 // @@@
80 1.1.20.1 yamt #include <ipkdb/ipkdb.h>
81 1.1.20.1 yamt #endif
82 1.1.20.1 yamt
83 1.1.20.1 yamt #include <arm/at91/at91var.h>
84 1.1.20.1 yamt #include <arm/at91/at91emacreg.h>
85 1.1.20.1 yamt #include <arm/at91/at91emacvar.h>
86 1.1.20.1 yamt
87 1.1.20.1 yamt #define DEFAULT_MDCDIV 32
88 1.1.20.1 yamt
89 1.1.20.1 yamt #ifndef EMAC_FAST
90 1.1.20.1 yamt #define EMAC_FAST
91 1.1.20.1 yamt #endif
92 1.1.20.1 yamt
93 1.1.20.1 yamt #ifndef EMAC_FAST
94 1.1.20.1 yamt #define EMAC_READ(x) \
95 1.1.20.1 yamt bus_space_read_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x))
96 1.1.20.1 yamt #define EMAC_WRITE(x, y) \
97 1.1.20.1 yamt bus_space_write_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x), (y))
98 1.1.20.1 yamt #else
99 1.1.20.1 yamt #define EMAC_READ(x) ETHREG(x)
100 1.1.20.1 yamt #define EMAC_WRITE(x, y) ETHREG(x) = (y)
101 1.1.20.1 yamt #endif /* ! EMAC_FAST */
102 1.1.20.1 yamt
103 1.1.20.1 yamt static int emac_match(device_t, cfdata_t, void *);
104 1.1.20.1 yamt static void emac_attach(device_t, device_t, void *);
105 1.1.20.1 yamt static void emac_init(struct emac_softc *);
106 1.1.20.1 yamt static int emac_intr(void* arg);
107 1.1.20.1 yamt static int emac_gctx(struct emac_softc *);
108 1.1.20.1 yamt static int emac_mediachange(struct ifnet *);
109 1.1.20.1 yamt static void emac_mediastatus(struct ifnet *, struct ifmediareq *);
110 1.1.20.1 yamt int emac_mii_readreg (device_t, int, int);
111 1.1.20.1 yamt void emac_mii_writereg (device_t, int, int, int);
112 1.1.20.1 yamt void emac_statchg (device_t );
113 1.1.20.1 yamt void emac_tick (void *);
114 1.1.20.1 yamt static int emac_ifioctl (struct ifnet *, u_long, void *);
115 1.1.20.1 yamt static void emac_ifstart (struct ifnet *);
116 1.1.20.1 yamt static void emac_ifwatchdog (struct ifnet *);
117 1.1.20.1 yamt static int emac_ifinit (struct ifnet *);
118 1.1.20.1 yamt static void emac_ifstop (struct ifnet *, int);
119 1.1.20.1 yamt static void emac_setaddr (struct ifnet *);
120 1.1.20.1 yamt
121 1.1.20.1 yamt CFATTACH_DECL(at91emac, sizeof(struct emac_softc),
122 1.1.20.1 yamt emac_match, emac_attach, NULL, NULL);
123 1.1.20.1 yamt
124 1.1.20.1 yamt #ifdef EMAC_DEBUG
125 1.1.20.1 yamt int emac_debug = EMAC_DEBUG;
126 1.1.20.1 yamt #define DPRINTFN(n,fmt) if (emac_debug >= (n)) printf fmt
127 1.1.20.1 yamt #else
128 1.1.20.1 yamt #define DPRINTFN(n,fmt)
129 1.1.20.1 yamt #endif
130 1.1.20.1 yamt
131 1.1.20.1 yamt static int
132 1.1.20.1 yamt emac_match(device_t parent, cfdata_t match, void *aux)
133 1.1.20.1 yamt {
134 1.1.20.1 yamt if (strcmp(match->cf_name, "at91emac") == 0)
135 1.1.20.1 yamt return 2;
136 1.1.20.1 yamt return 0;
137 1.1.20.1 yamt }
138 1.1.20.1 yamt
139 1.1.20.1 yamt static void
140 1.1.20.1 yamt emac_attach(device_t parent, device_t self, void *aux)
141 1.1.20.1 yamt {
142 1.1.20.1 yamt struct emac_softc *sc = device_private(self);
143 1.1.20.1 yamt struct at91bus_attach_args *sa = aux;
144 1.1.20.1 yamt prop_data_t enaddr;
145 1.1.20.1 yamt uint32_t u;
146 1.1.20.1 yamt
147 1.1.20.1 yamt printf("\n");
148 1.1.20.1 yamt sc->sc_dev = self;
149 1.1.20.1 yamt sc->sc_iot = sa->sa_iot;
150 1.1.20.1 yamt sc->sc_pid = sa->sa_pid;
151 1.1.20.1 yamt sc->sc_dmat = sa->sa_dmat;
152 1.1.20.1 yamt
153 1.1.20.1 yamt if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size, 0, &sc->sc_ioh))
154 1.1.20.1 yamt panic("%s: Cannot map registers", device_xname(self));
155 1.1.20.1 yamt
156 1.1.20.1 yamt /* enable peripheral clock */
157 1.1.20.1 yamt at91_peripheral_clock(sc->sc_pid, 1);
158 1.1.20.1 yamt
159 1.1.20.1 yamt /* configure emac: */
160 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, 0); // disable everything
161 1.1.20.1 yamt EMAC_WRITE(ETH_IDR, -1); // disable interrupts
162 1.1.20.1 yamt EMAC_WRITE(ETH_RBQP, 0); // clear receive
163 1.1.20.1 yamt EMAC_WRITE(ETH_CFG, ETH_CFG_CLK_32 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
164 1.1.20.1 yamt EMAC_WRITE(ETH_TCR, 0); // send nothing
165 1.1.20.1 yamt //(void)EMAC_READ(ETH_ISR);
166 1.1.20.1 yamt u = EMAC_READ(ETH_TSR);
167 1.1.20.1 yamt EMAC_WRITE(ETH_TSR, (u & (ETH_TSR_UND | ETH_TSR_COMP | ETH_TSR_BNQ
168 1.1.20.1 yamt | ETH_TSR_IDLE | ETH_TSR_RLE
169 1.1.20.1 yamt | ETH_TSR_COL|ETH_TSR_OVR)));
170 1.1.20.1 yamt u = EMAC_READ(ETH_RSR);
171 1.1.20.1 yamt EMAC_WRITE(ETH_RSR, (u & (ETH_RSR_OVR|ETH_RSR_REC|ETH_RSR_BNA)));
172 1.1.20.1 yamt
173 1.1.20.1 yamt /* Fetch the Ethernet address from property if set. */
174 1.1.20.2 yamt enaddr = prop_dictionary_get(device_properties(self), "mac-address");
175 1.1.20.1 yamt
176 1.1.20.1 yamt if (enaddr != NULL) {
177 1.1.20.1 yamt KASSERT(prop_object_type(enaddr) == PROP_TYPE_DATA);
178 1.1.20.1 yamt KASSERT(prop_data_size(enaddr) == ETHER_ADDR_LEN);
179 1.1.20.1 yamt memcpy(sc->sc_enaddr, prop_data_data_nocopy(enaddr),
180 1.1.20.1 yamt ETHER_ADDR_LEN);
181 1.1.20.1 yamt } else {
182 1.1.20.1 yamt static const uint8_t hardcoded[ETHER_ADDR_LEN] = {
183 1.1.20.1 yamt 0x00, 0x0d, 0x10, 0x81, 0x0c, 0x94
184 1.1.20.1 yamt };
185 1.1.20.1 yamt memcpy(sc->sc_enaddr, hardcoded, ETHER_ADDR_LEN);
186 1.1.20.1 yamt }
187 1.1.20.1 yamt
188 1.1.20.1 yamt at91_intr_establish(sc->sc_pid, IPL_NET, INTR_HIGH_LEVEL, emac_intr, sc);
189 1.1.20.1 yamt emac_init(sc);
190 1.1.20.1 yamt }
191 1.1.20.1 yamt
192 1.1.20.1 yamt static int
193 1.1.20.1 yamt emac_gctx(struct emac_softc *sc)
194 1.1.20.1 yamt {
195 1.1.20.1 yamt struct ifnet * ifp = &sc->sc_ec.ec_if;
196 1.1.20.1 yamt u_int32_t tsr;
197 1.1.20.1 yamt
198 1.1.20.1 yamt tsr = EMAC_READ(ETH_TSR);
199 1.1.20.1 yamt if (!(tsr & ETH_TSR_BNQ)) {
200 1.1.20.1 yamt // no space left
201 1.1.20.1 yamt return 0;
202 1.1.20.1 yamt }
203 1.1.20.1 yamt
204 1.1.20.1 yamt // free sent frames
205 1.1.20.1 yamt while (sc->txqc > (tsr & ETH_TSR_IDLE ? 0 : 1)) {
206 1.1.20.1 yamt int i = sc->txqi % TX_QLEN;
207 1.1.20.1 yamt bus_dmamap_sync(sc->sc_dmat, sc->txq[i].m_dmamap, 0,
208 1.1.20.1 yamt sc->txq[i].m->m_pkthdr.len, BUS_DMASYNC_POSTWRITE);
209 1.1.20.1 yamt bus_dmamap_unload(sc->sc_dmat, sc->txq[i].m_dmamap);
210 1.1.20.1 yamt m_freem(sc->txq[i].m);
211 1.1.20.1 yamt DPRINTFN(2,("%s: freed idx #%i mbuf %p (txqc=%i)\n", __FUNCTION__, i, sc->txq[i].m, sc->txqc));
212 1.1.20.1 yamt sc->txq[i].m = NULL;
213 1.1.20.1 yamt sc->txqi = (i + 1) % TX_QLEN;
214 1.1.20.1 yamt sc->txqc--;
215 1.1.20.1 yamt }
216 1.1.20.1 yamt
217 1.1.20.1 yamt // mark we're free
218 1.1.20.1 yamt if (ifp->if_flags & IFF_OACTIVE) {
219 1.1.20.1 yamt ifp->if_flags &= ~IFF_OACTIVE;
220 1.1.20.1 yamt /* Disable transmit-buffer-free interrupt */
221 1.1.20.1 yamt /*EMAC_WRITE(ETH_IDR, ETH_ISR_TBRE);*/
222 1.1.20.1 yamt }
223 1.1.20.1 yamt
224 1.1.20.1 yamt return 1;
225 1.1.20.1 yamt }
226 1.1.20.1 yamt
227 1.1.20.1 yamt static int
228 1.1.20.1 yamt emac_intr(void *arg)
229 1.1.20.1 yamt {
230 1.1.20.1 yamt struct emac_softc *sc = (struct emac_softc *)arg;
231 1.1.20.1 yamt struct ifnet * ifp = &sc->sc_ec.ec_if;
232 1.1.20.1 yamt u_int32_t imr, isr, rsr, ctl;
233 1.1.20.1 yamt int bi;
234 1.1.20.1 yamt
235 1.1.20.1 yamt imr = ~EMAC_READ(ETH_IMR);
236 1.1.20.1 yamt if (!(imr & (ETH_ISR_RCOM|ETH_ISR_TBRE|ETH_ISR_TIDLE|ETH_ISR_RBNA|ETH_ISR_ROVR))) {
237 1.1.20.1 yamt // interrupt not enabled, can't be us
238 1.1.20.1 yamt return 0;
239 1.1.20.1 yamt }
240 1.1.20.1 yamt
241 1.1.20.1 yamt isr = EMAC_READ(ETH_ISR) & imr;
242 1.1.20.1 yamt rsr = EMAC_READ(ETH_RSR); // get receive status register
243 1.1.20.1 yamt
244 1.1.20.1 yamt DPRINTFN(2, ("%s: isr=0x%08X rsr=0x%08X imr=0x%08X\n", __FUNCTION__, isr, rsr, imr));
245 1.1.20.1 yamt
246 1.1.20.1 yamt if (isr & ETH_ISR_RBNA) { // out of receive buffers
247 1.1.20.1 yamt EMAC_WRITE(ETH_RSR, ETH_RSR_BNA); // clear interrupt
248 1.1.20.1 yamt ctl = EMAC_READ(ETH_CTL); // get current control register value
249 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ctl & ~ETH_CTL_RE); // disable receiver
250 1.1.20.1 yamt EMAC_WRITE(ETH_RSR, ETH_RSR_BNA); // clear BNA bit
251 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ctl | ETH_CTL_RE); // re-enable receiver
252 1.1.20.1 yamt ifp->if_ierrors++;
253 1.1.20.1 yamt ifp->if_ipackets++;
254 1.1.20.1 yamt DPRINTFN(1,("%s: out of receive buffers\n", __FUNCTION__));
255 1.1.20.1 yamt }
256 1.1.20.1 yamt if (isr & ETH_ISR_ROVR) {
257 1.1.20.1 yamt EMAC_WRITE(ETH_RSR, ETH_RSR_OVR); // clear interrupt
258 1.1.20.1 yamt ifp->if_ierrors++;
259 1.1.20.1 yamt ifp->if_ipackets++;
260 1.1.20.1 yamt DPRINTFN(1,("%s: receive overrun\n", __FUNCTION__));
261 1.1.20.1 yamt }
262 1.1.20.1 yamt
263 1.1.20.1 yamt if (isr & ETH_ISR_RCOM) { // packet has been received!
264 1.1.20.1 yamt uint32_t nfo;
265 1.1.20.1 yamt // @@@ if memory is NOT coherent, then we're in trouble @@@@
266 1.1.20.1 yamt // bus_dmamap_sync(sc->sc_dmat, sc->rbqpage_dmamap, 0, sc->rbqlen, BUS_DMASYNC_POSTWRITE | BUS_DMASYNC_POSTREAD);
267 1.1.20.1 yamt // printf("## RDSC[%i].ADDR=0x%08X\n", sc->rxqi % RX_QLEN, sc->RDSC[sc->rxqi % RX_QLEN].Addr);
268 1.1.20.1 yamt DPRINTFN(2,("#2 RDSC[%i].INFO=0x%08X\n", sc->rxqi % RX_QLEN, sc->RDSC[sc->rxqi % RX_QLEN].Info));
269 1.1.20.1 yamt while (sc->RDSC[(bi = sc->rxqi % RX_QLEN)].Addr & ETH_RDSC_F_USED) {
270 1.1.20.1 yamt int fl;
271 1.1.20.1 yamt struct mbuf *m;
272 1.1.20.1 yamt
273 1.1.20.1 yamt nfo = sc->RDSC[bi].Info;
274 1.1.20.1 yamt fl = (nfo & ETH_RDSC_I_LEN) - 4;
275 1.1.20.1 yamt DPRINTFN(2,("## nfo=0x%08X\n", nfo));
276 1.1.20.1 yamt
277 1.1.20.1 yamt MGETHDR(m, M_DONTWAIT, MT_DATA);
278 1.1.20.1 yamt if (m != NULL) MCLGET(m, M_DONTWAIT);
279 1.1.20.1 yamt if (m != NULL && (m->m_flags & M_EXT)) {
280 1.1.20.1 yamt bus_dmamap_sync(sc->sc_dmat, sc->rxq[bi].m_dmamap, 0,
281 1.1.20.1 yamt MCLBYTES, BUS_DMASYNC_POSTREAD);
282 1.1.20.1 yamt bus_dmamap_unload(sc->sc_dmat,
283 1.1.20.1 yamt sc->rxq[bi].m_dmamap);
284 1.1.20.1 yamt sc->rxq[bi].m->m_pkthdr.rcvif = ifp;
285 1.1.20.1 yamt sc->rxq[bi].m->m_pkthdr.len =
286 1.1.20.1 yamt sc->rxq[bi].m->m_len = fl;
287 1.1.20.1 yamt if (ifp->if_bpf)
288 1.1.20.2 yamt bpf_ops->bpf_mtap(ifp->if_bpf, sc->rxq[bi].m);
289 1.1.20.1 yamt DPRINTFN(2,("received %u bytes packet\n", fl));
290 1.1.20.1 yamt (*ifp->if_input)(ifp, sc->rxq[bi].m);
291 1.1.20.1 yamt if (mtod(m, intptr_t) & 3) {
292 1.1.20.1 yamt m_adj(m, mtod(m, intptr_t) & 3);
293 1.1.20.1 yamt }
294 1.1.20.1 yamt sc->rxq[bi].m = m;
295 1.1.20.1 yamt bus_dmamap_load(sc->sc_dmat,
296 1.1.20.1 yamt sc->rxq[bi].m_dmamap,
297 1.1.20.1 yamt m->m_ext.ext_buf, MCLBYTES,
298 1.1.20.1 yamt NULL, BUS_DMA_NOWAIT);
299 1.1.20.1 yamt bus_dmamap_sync(sc->sc_dmat, sc->rxq[bi].m_dmamap, 0,
300 1.1.20.1 yamt MCLBYTES, BUS_DMASYNC_PREREAD);
301 1.1.20.1 yamt sc->RDSC[bi].Info = 0;
302 1.1.20.1 yamt sc->RDSC[bi].Addr =
303 1.1.20.1 yamt sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr
304 1.1.20.1 yamt | (bi == (RX_QLEN-1) ? ETH_RDSC_F_WRAP : 0);
305 1.1.20.1 yamt } else {
306 1.1.20.1 yamt /* Drop packets until we can get replacement
307 1.1.20.1 yamt * empty mbufs for the RXDQ.
308 1.1.20.1 yamt */
309 1.1.20.1 yamt if (m != NULL) {
310 1.1.20.1 yamt m_freem(m);
311 1.1.20.1 yamt }
312 1.1.20.1 yamt ifp->if_ierrors++;
313 1.1.20.1 yamt }
314 1.1.20.1 yamt sc->rxqi++;
315 1.1.20.1 yamt }
316 1.1.20.1 yamt // bus_dmamap_sync(sc->sc_dmat, sc->rbqpage_dmamap, 0, sc->rbqlen, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
317 1.1.20.1 yamt }
318 1.1.20.1 yamt
319 1.1.20.1 yamt if (emac_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
320 1.1.20.1 yamt emac_ifstart(ifp);
321 1.1.20.1 yamt }
322 1.1.20.1 yamt #if 0 // reloop
323 1.1.20.1 yamt irq = EMAC_READ(IntStsC);
324 1.1.20.1 yamt if ((irq & (IntSts_RxSQ|IntSts_ECI)) != 0)
325 1.1.20.1 yamt goto begin;
326 1.1.20.1 yamt #endif
327 1.1.20.1 yamt
328 1.1.20.1 yamt return (1);
329 1.1.20.1 yamt }
330 1.1.20.1 yamt
331 1.1.20.1 yamt
332 1.1.20.1 yamt static void
333 1.1.20.1 yamt emac_init(struct emac_softc *sc)
334 1.1.20.1 yamt {
335 1.1.20.1 yamt bus_dma_segment_t segs;
336 1.1.20.1 yamt void *addr;
337 1.1.20.1 yamt int rsegs, err, i;
338 1.1.20.1 yamt struct ifnet * ifp = &sc->sc_ec.ec_if;
339 1.1.20.1 yamt uint32_t u;
340 1.1.20.1 yamt #if 0
341 1.1.20.1 yamt int mdcdiv = DEFAULT_MDCDIV;
342 1.1.20.1 yamt #endif
343 1.1.20.1 yamt
344 1.1.20.1 yamt callout_init(&sc->emac_tick_ch, 0);
345 1.1.20.1 yamt
346 1.1.20.1 yamt // ok...
347 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ETH_CTL_MPE); // disable everything
348 1.1.20.1 yamt EMAC_WRITE(ETH_IDR, -1); // disable interrupts
349 1.1.20.1 yamt EMAC_WRITE(ETH_RBQP, 0); // clear receive
350 1.1.20.1 yamt EMAC_WRITE(ETH_CFG, ETH_CFG_CLK_32 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
351 1.1.20.1 yamt EMAC_WRITE(ETH_TCR, 0); // send nothing
352 1.1.20.1 yamt // (void)EMAC_READ(ETH_ISR);
353 1.1.20.1 yamt u = EMAC_READ(ETH_TSR);
354 1.1.20.1 yamt EMAC_WRITE(ETH_TSR, (u & (ETH_TSR_UND | ETH_TSR_COMP | ETH_TSR_BNQ
355 1.1.20.1 yamt | ETH_TSR_IDLE | ETH_TSR_RLE
356 1.1.20.1 yamt | ETH_TSR_COL|ETH_TSR_OVR)));
357 1.1.20.1 yamt u = EMAC_READ(ETH_RSR);
358 1.1.20.1 yamt EMAC_WRITE(ETH_RSR, (u & (ETH_RSR_OVR|ETH_RSR_REC|ETH_RSR_BNA)));
359 1.1.20.1 yamt
360 1.1.20.1 yamt /* configure EMAC */
361 1.1.20.1 yamt EMAC_WRITE(ETH_CFG, ETH_CFG_CLK_32 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
362 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ETH_CTL_MPE);
363 1.1.20.1 yamt #if 0
364 1.1.20.1 yamt if (device_cfdata(&sc->sc_dev)->cf_flags)
365 1.1.20.1 yamt mdcdiv = device_cfdata(&sc->sc_dev)->cf_flags;
366 1.1.20.1 yamt #endif
367 1.1.20.1 yamt /* set ethernet address */
368 1.1.20.1 yamt EMAC_WRITE(ETH_SA1L, (sc->sc_enaddr[3] << 24)
369 1.1.20.1 yamt | (sc->sc_enaddr[2] << 16) | (sc->sc_enaddr[1] << 8)
370 1.1.20.1 yamt | (sc->sc_enaddr[0]));
371 1.1.20.1 yamt EMAC_WRITE(ETH_SA1H, (sc->sc_enaddr[5] << 8)
372 1.1.20.1 yamt | (sc->sc_enaddr[4]));
373 1.1.20.1 yamt EMAC_WRITE(ETH_SA2L, 0);
374 1.1.20.1 yamt EMAC_WRITE(ETH_SA2H, 0);
375 1.1.20.1 yamt EMAC_WRITE(ETH_SA3L, 0);
376 1.1.20.1 yamt EMAC_WRITE(ETH_SA3H, 0);
377 1.1.20.1 yamt EMAC_WRITE(ETH_SA4L, 0);
378 1.1.20.1 yamt EMAC_WRITE(ETH_SA4H, 0);
379 1.1.20.1 yamt
380 1.1.20.1 yamt /* Allocate a page of memory for receive queue descriptors */
381 1.1.20.1 yamt sc->rbqlen = (ETH_RDSC_SIZE * (RX_QLEN + 1) * 2 + PAGE_SIZE - 1) / PAGE_SIZE;
382 1.1.20.1 yamt sc->rbqlen *= PAGE_SIZE;
383 1.1.20.1 yamt DPRINTFN(1,("%s: rbqlen=%i\n", __FUNCTION__, sc->rbqlen));
384 1.1.20.1 yamt
385 1.1.20.1 yamt err = bus_dmamem_alloc(sc->sc_dmat, sc->rbqlen, 0,
386 1.1.20.1 yamt MAX(16384, PAGE_SIZE), // see EMAC errata why forced to 16384 byte boundary
387 1.1.20.1 yamt &segs, 1, &rsegs, BUS_DMA_WAITOK);
388 1.1.20.1 yamt if (err == 0) {
389 1.1.20.1 yamt DPRINTFN(1,("%s: -> bus_dmamem_map\n", __FUNCTION__));
390 1.1.20.1 yamt err = bus_dmamem_map(sc->sc_dmat, &segs, 1, sc->rbqlen,
391 1.1.20.1 yamt &sc->rbqpage, (BUS_DMA_WAITOK|BUS_DMA_COHERENT));
392 1.1.20.1 yamt }
393 1.1.20.1 yamt if (err == 0) {
394 1.1.20.1 yamt DPRINTFN(1,("%s: -> bus_dmamap_create\n", __FUNCTION__));
395 1.1.20.1 yamt err = bus_dmamap_create(sc->sc_dmat, sc->rbqlen, 1,
396 1.1.20.1 yamt sc->rbqlen, MAX(16384, PAGE_SIZE), BUS_DMA_WAITOK,
397 1.1.20.1 yamt &sc->rbqpage_dmamap);
398 1.1.20.1 yamt }
399 1.1.20.1 yamt if (err == 0) {
400 1.1.20.1 yamt DPRINTFN(1,("%s: -> bus_dmamap_load\n", __FUNCTION__));
401 1.1.20.1 yamt err = bus_dmamap_load(sc->sc_dmat, sc->rbqpage_dmamap,
402 1.1.20.1 yamt sc->rbqpage, sc->rbqlen, NULL, BUS_DMA_WAITOK);
403 1.1.20.1 yamt }
404 1.1.20.1 yamt if (err != 0) {
405 1.1.20.1 yamt panic("%s: Cannot get DMA memory", device_xname(sc->sc_dev));
406 1.1.20.1 yamt }
407 1.1.20.1 yamt sc->rbqpage_dsaddr = sc->rbqpage_dmamap->dm_segs[0].ds_addr;
408 1.1.20.1 yamt
409 1.1.20.1 yamt memset(sc->rbqpage, 0, sc->rbqlen);
410 1.1.20.1 yamt
411 1.1.20.1 yamt /* Set up pointers to start of each queue in kernel addr space.
412 1.1.20.1 yamt * Each descriptor queue or status queue entry uses 2 words
413 1.1.20.1 yamt */
414 1.1.20.1 yamt sc->RDSC = (void*)sc->rbqpage;
415 1.1.20.1 yamt
416 1.1.20.1 yamt /* Populate the RXQ with mbufs */
417 1.1.20.1 yamt sc->rxqi = 0;
418 1.1.20.1 yamt for(i = 0; i < RX_QLEN; i++) {
419 1.1.20.1 yamt struct mbuf *m;
420 1.1.20.1 yamt
421 1.1.20.1 yamt err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, PAGE_SIZE,
422 1.1.20.1 yamt BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
423 1.1.20.1 yamt if (err) {
424 1.1.20.1 yamt panic("%s: dmamap_create failed: %i\n", __FUNCTION__, err);
425 1.1.20.1 yamt }
426 1.1.20.1 yamt MGETHDR(m, M_WAIT, MT_DATA);
427 1.1.20.1 yamt MCLGET(m, M_WAIT);
428 1.1.20.1 yamt sc->rxq[i].m = m;
429 1.1.20.1 yamt if (mtod(m, intptr_t) & 3) {
430 1.1.20.1 yamt m_adj(m, mtod(m, intptr_t) & 3);
431 1.1.20.1 yamt }
432 1.1.20.1 yamt err = bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
433 1.1.20.1 yamt m->m_ext.ext_buf, MCLBYTES, NULL,
434 1.1.20.1 yamt BUS_DMA_WAITOK);
435 1.1.20.1 yamt if (err) {
436 1.1.20.1 yamt panic("%s: dmamap_load failed: %i\n", __FUNCTION__, err);
437 1.1.20.1 yamt }
438 1.1.20.1 yamt sc->RDSC[i].Addr = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr
439 1.1.20.1 yamt | (i == (RX_QLEN-1) ? ETH_RDSC_F_WRAP : 0);
440 1.1.20.1 yamt sc->RDSC[i].Info = 0;
441 1.1.20.1 yamt bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
442 1.1.20.1 yamt MCLBYTES, BUS_DMASYNC_PREREAD);
443 1.1.20.1 yamt }
444 1.1.20.1 yamt
445 1.1.20.1 yamt /* prepare transmit queue */
446 1.1.20.1 yamt for (i = 0; i < TX_QLEN; i++) {
447 1.1.20.1 yamt err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
448 1.1.20.1 yamt (BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW),
449 1.1.20.1 yamt &sc->txq[i].m_dmamap);
450 1.1.20.1 yamt if (err)
451 1.1.20.1 yamt panic("ARGH #1");
452 1.1.20.1 yamt sc->txq[i].m = NULL;
453 1.1.20.1 yamt }
454 1.1.20.1 yamt
455 1.1.20.1 yamt /* Program each queue's start addr, cur addr, and len registers
456 1.1.20.1 yamt * with the physical addresses.
457 1.1.20.1 yamt */
458 1.1.20.1 yamt bus_dmamap_sync(sc->sc_dmat, sc->rbqpage_dmamap, 0, sc->rbqlen,
459 1.1.20.1 yamt BUS_DMASYNC_PREREAD);
460 1.1.20.1 yamt addr = (void *)sc->rbqpage_dmamap->dm_segs[0].ds_addr;
461 1.1.20.1 yamt EMAC_WRITE(ETH_RBQP, (u_int32_t)addr);
462 1.1.20.1 yamt
463 1.1.20.1 yamt /* Divide HCLK by 32 for MDC clock */
464 1.1.20.1 yamt sc->sc_mii.mii_ifp = ifp;
465 1.1.20.1 yamt sc->sc_mii.mii_readreg = emac_mii_readreg;
466 1.1.20.1 yamt sc->sc_mii.mii_writereg = emac_mii_writereg;
467 1.1.20.1 yamt sc->sc_mii.mii_statchg = emac_statchg;
468 1.1.20.1 yamt ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, emac_mediachange,
469 1.1.20.1 yamt emac_mediastatus);
470 1.1.20.1 yamt mii_attach((device_t )sc, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
471 1.1.20.1 yamt MII_OFFSET_ANY, 0);
472 1.1.20.1 yamt ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
473 1.1.20.1 yamt
474 1.1.20.1 yamt // enable / disable interrupts
475 1.1.20.1 yamt
476 1.1.20.1 yamt #if 0
477 1.1.20.1 yamt // enable / disable interrupts
478 1.1.20.1 yamt EMAC_WRITE(ETH_IDR, -1);
479 1.1.20.1 yamt EMAC_WRITE(ETH_IER, ETH_ISR_RCOM | ETH_ISR_TBRE | ETH_ISR_TIDLE
480 1.1.20.1 yamt | ETH_ISR_RBNA | ETH_ISR_ROVR);
481 1.1.20.1 yamt // (void)EMAC_READ(ETH_ISR); // why
482 1.1.20.1 yamt
483 1.1.20.1 yamt // enable transmitter / receiver
484 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ETH_CTL_TE | ETH_CTL_RE | ETH_CTL_ISR
485 1.1.20.1 yamt | ETH_CTL_CSR | ETH_CTL_MPE);
486 1.1.20.1 yamt #endif
487 1.1.20.1 yamt /*
488 1.1.20.1 yamt * We can support 802.1Q VLAN-sized frames.
489 1.1.20.1 yamt */
490 1.1.20.1 yamt sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
491 1.1.20.1 yamt
492 1.1.20.1 yamt strcpy(ifp->if_xname, device_xname(sc->sc_dev));
493 1.1.20.1 yamt ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
494 1.1.20.1 yamt ifp->if_ioctl = emac_ifioctl;
495 1.1.20.1 yamt ifp->if_start = emac_ifstart;
496 1.1.20.1 yamt ifp->if_watchdog = emac_ifwatchdog;
497 1.1.20.1 yamt ifp->if_init = emac_ifinit;
498 1.1.20.1 yamt ifp->if_stop = emac_ifstop;
499 1.1.20.1 yamt ifp->if_timer = 0;
500 1.1.20.1 yamt ifp->if_softc = sc;
501 1.1.20.1 yamt IFQ_SET_READY(&ifp->if_snd);
502 1.1.20.1 yamt if_attach(ifp);
503 1.1.20.1 yamt ether_ifattach(ifp, (sc)->sc_enaddr);
504 1.1.20.1 yamt }
505 1.1.20.1 yamt
506 1.1.20.1 yamt static int
507 1.1.20.1 yamt emac_mediachange(struct ifnet *ifp)
508 1.1.20.1 yamt {
509 1.1.20.1 yamt if (ifp->if_flags & IFF_UP)
510 1.1.20.1 yamt emac_ifinit(ifp);
511 1.1.20.1 yamt return (0);
512 1.1.20.1 yamt }
513 1.1.20.1 yamt
514 1.1.20.1 yamt static void
515 1.1.20.1 yamt emac_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
516 1.1.20.1 yamt {
517 1.1.20.1 yamt struct emac_softc *sc = ifp->if_softc;
518 1.1.20.1 yamt
519 1.1.20.1 yamt mii_pollstat(&sc->sc_mii);
520 1.1.20.1 yamt ifmr->ifm_active = sc->sc_mii.mii_media_active;
521 1.1.20.1 yamt ifmr->ifm_status = sc->sc_mii.mii_media_status;
522 1.1.20.1 yamt }
523 1.1.20.1 yamt
524 1.1.20.1 yamt
525 1.1.20.1 yamt int
526 1.1.20.1 yamt emac_mii_readreg(device_t self, int phy, int reg)
527 1.1.20.1 yamt {
528 1.1.20.1 yamt struct emac_softc *sc;
529 1.1.20.1 yamt
530 1.1.20.1 yamt sc = (struct emac_softc *)self;
531 1.1.20.1 yamt EMAC_WRITE(ETH_MAN, (ETH_MAN_HIGH | ETH_MAN_RW_RD
532 1.1.20.1 yamt | ((phy << ETH_MAN_PHYA_SHIFT) & ETH_MAN_PHYA)
533 1.1.20.1 yamt | ((reg << ETH_MAN_REGA_SHIFT) & ETH_MAN_REGA)
534 1.1.20.1 yamt | ETH_MAN_CODE_IEEE802_3));
535 1.1.20.1 yamt while (!(EMAC_READ(ETH_SR) & ETH_SR_IDLE)) ;
536 1.1.20.1 yamt return (EMAC_READ(ETH_MAN) & ETH_MAN_DATA);
537 1.1.20.1 yamt }
538 1.1.20.1 yamt
539 1.1.20.1 yamt void
540 1.1.20.1 yamt emac_mii_writereg(device_t self, int phy, int reg, int val)
541 1.1.20.1 yamt {
542 1.1.20.1 yamt struct emac_softc *sc;
543 1.1.20.1 yamt sc = (struct emac_softc *)self;
544 1.1.20.1 yamt EMAC_WRITE(ETH_MAN, (ETH_MAN_HIGH | ETH_MAN_RW_WR
545 1.1.20.1 yamt | ((phy << ETH_MAN_PHYA_SHIFT) & ETH_MAN_PHYA)
546 1.1.20.1 yamt | ((reg << ETH_MAN_REGA_SHIFT) & ETH_MAN_REGA)
547 1.1.20.1 yamt | ETH_MAN_CODE_IEEE802_3
548 1.1.20.1 yamt | (val & ETH_MAN_DATA)));
549 1.1.20.1 yamt while (!(EMAC_READ(ETH_SR) & ETH_SR_IDLE)) ;
550 1.1.20.1 yamt }
551 1.1.20.1 yamt
552 1.1.20.1 yamt
553 1.1.20.1 yamt void
554 1.1.20.1 yamt emac_statchg(device_t self)
555 1.1.20.1 yamt {
556 1.1.20.1 yamt struct emac_softc *sc = (struct emac_softc *)self;
557 1.1.20.1 yamt u_int32_t reg;
558 1.1.20.1 yamt
559 1.1.20.1 yamt /*
560 1.1.20.1 yamt * We must keep the MAC and the PHY in sync as
561 1.1.20.1 yamt * to the status of full-duplex!
562 1.1.20.1 yamt */
563 1.1.20.1 yamt reg = EMAC_READ(ETH_CFG);
564 1.1.20.1 yamt if (sc->sc_mii.mii_media_active & IFM_FDX)
565 1.1.20.1 yamt reg |= ETH_CFG_FD;
566 1.1.20.1 yamt else
567 1.1.20.1 yamt reg &= ~ETH_CFG_FD;
568 1.1.20.1 yamt EMAC_WRITE(ETH_CFG, reg);
569 1.1.20.1 yamt }
570 1.1.20.1 yamt
571 1.1.20.1 yamt void
572 1.1.20.1 yamt emac_tick(void *arg)
573 1.1.20.1 yamt {
574 1.1.20.1 yamt struct emac_softc* sc = (struct emac_softc *)arg;
575 1.1.20.1 yamt struct ifnet * ifp = &sc->sc_ec.ec_if;
576 1.1.20.1 yamt int s;
577 1.1.20.1 yamt u_int32_t misses;
578 1.1.20.1 yamt
579 1.1.20.1 yamt ifp->if_collisions += EMAC_READ(ETH_SCOL) + EMAC_READ(ETH_MCOL);
580 1.1.20.1 yamt /* These misses are ok, they will happen if the RAM/CPU can't keep up */
581 1.1.20.1 yamt misses = EMAC_READ(ETH_DRFC);
582 1.1.20.1 yamt if (misses > 0)
583 1.1.20.1 yamt printf("%s: %d rx misses\n", device_xname(sc->sc_dev), misses);
584 1.1.20.1 yamt
585 1.1.20.1 yamt s = splnet();
586 1.1.20.1 yamt if (emac_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
587 1.1.20.1 yamt emac_ifstart(ifp);
588 1.1.20.1 yamt }
589 1.1.20.1 yamt splx(s);
590 1.1.20.1 yamt
591 1.1.20.1 yamt mii_tick(&sc->sc_mii);
592 1.1.20.1 yamt callout_reset(&sc->emac_tick_ch, hz, emac_tick, sc);
593 1.1.20.1 yamt }
594 1.1.20.1 yamt
595 1.1.20.1 yamt
596 1.1.20.1 yamt static int
597 1.1.20.1 yamt emac_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
598 1.1.20.1 yamt {
599 1.1.20.1 yamt struct emac_softc *sc = ifp->if_softc;
600 1.1.20.1 yamt struct ifreq *ifr = (struct ifreq *)data;
601 1.1.20.1 yamt int s, error;
602 1.1.20.1 yamt
603 1.1.20.1 yamt s = splnet();
604 1.1.20.1 yamt switch(cmd) {
605 1.1.20.1 yamt case SIOCSIFMEDIA:
606 1.1.20.1 yamt case SIOCGIFMEDIA:
607 1.1.20.1 yamt error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
608 1.1.20.1 yamt break;
609 1.1.20.1 yamt default:
610 1.1.20.1 yamt error = ether_ioctl(ifp, cmd, data);
611 1.1.20.1 yamt if (error == ENETRESET) {
612 1.1.20.1 yamt if (ifp->if_flags & IFF_RUNNING)
613 1.1.20.1 yamt emac_setaddr(ifp);
614 1.1.20.1 yamt error = 0;
615 1.1.20.1 yamt }
616 1.1.20.1 yamt }
617 1.1.20.1 yamt splx(s);
618 1.1.20.1 yamt return error;
619 1.1.20.1 yamt }
620 1.1.20.1 yamt
621 1.1.20.1 yamt static void
622 1.1.20.1 yamt emac_ifstart(struct ifnet *ifp)
623 1.1.20.1 yamt {
624 1.1.20.1 yamt struct emac_softc *sc = (struct emac_softc *)ifp->if_softc;
625 1.1.20.1 yamt struct mbuf *m;
626 1.1.20.1 yamt bus_dma_segment_t *segs;
627 1.1.20.1 yamt int s, bi, err, nsegs;
628 1.1.20.1 yamt
629 1.1.20.1 yamt s = splnet();
630 1.1.20.1 yamt start:
631 1.1.20.1 yamt if (emac_gctx(sc) == 0) {
632 1.1.20.1 yamt /* Enable transmit-buffer-free interrupt */
633 1.1.20.1 yamt EMAC_WRITE(ETH_IER, ETH_ISR_TBRE);
634 1.1.20.1 yamt ifp->if_flags |= IFF_OACTIVE;
635 1.1.20.1 yamt ifp->if_timer = 10;
636 1.1.20.1 yamt splx(s);
637 1.1.20.1 yamt return;
638 1.1.20.1 yamt }
639 1.1.20.1 yamt
640 1.1.20.1 yamt ifp->if_timer = 0;
641 1.1.20.1 yamt
642 1.1.20.1 yamt IFQ_POLL(&ifp->if_snd, m);
643 1.1.20.1 yamt if (m == NULL) {
644 1.1.20.1 yamt splx(s);
645 1.1.20.1 yamt return;
646 1.1.20.1 yamt }
647 1.1.20.1 yamt //more:
648 1.1.20.1 yamt bi = (sc->txqi + sc->txqc) % TX_QLEN;
649 1.1.20.1 yamt if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
650 1.1.20.1 yamt BUS_DMA_NOWAIT)) ||
651 1.1.20.1 yamt sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
652 1.1.20.1 yamt sc->txq[bi].m_dmamap->dm_nsegs > 1) {
653 1.1.20.1 yamt /* Copy entire mbuf chain to new single */
654 1.1.20.1 yamt struct mbuf *mn;
655 1.1.20.1 yamt
656 1.1.20.1 yamt if (err == 0)
657 1.1.20.1 yamt bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
658 1.1.20.1 yamt
659 1.1.20.1 yamt MGETHDR(mn, M_DONTWAIT, MT_DATA);
660 1.1.20.1 yamt if (mn == NULL) goto stop;
661 1.1.20.1 yamt if (m->m_pkthdr.len > MHLEN) {
662 1.1.20.1 yamt MCLGET(mn, M_DONTWAIT);
663 1.1.20.1 yamt if ((mn->m_flags & M_EXT) == 0) {
664 1.1.20.1 yamt m_freem(mn);
665 1.1.20.1 yamt goto stop;
666 1.1.20.1 yamt }
667 1.1.20.1 yamt }
668 1.1.20.1 yamt m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, void *));
669 1.1.20.1 yamt mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
670 1.1.20.1 yamt IFQ_DEQUEUE(&ifp->if_snd, m);
671 1.1.20.1 yamt m_freem(m);
672 1.1.20.1 yamt m = mn;
673 1.1.20.1 yamt bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
674 1.1.20.1 yamt BUS_DMA_NOWAIT);
675 1.1.20.1 yamt } else {
676 1.1.20.1 yamt IFQ_DEQUEUE(&ifp->if_snd, m);
677 1.1.20.1 yamt }
678 1.1.20.1 yamt
679 1.1.20.1 yamt if (ifp->if_bpf)
680 1.1.20.2 yamt bpf_ops->bpf_mtap(ifp->if_bpf, m);
681 1.1.20.1 yamt
682 1.1.20.1 yamt nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
683 1.1.20.1 yamt segs = sc->txq[bi].m_dmamap->dm_segs;
684 1.1.20.1 yamt if (nsegs > 1) {
685 1.1.20.1 yamt panic("#### ARGH #2");
686 1.1.20.1 yamt }
687 1.1.20.1 yamt
688 1.1.20.1 yamt sc->txq[bi].m = m;
689 1.1.20.1 yamt sc->txqc++;
690 1.1.20.1 yamt
691 1.1.20.1 yamt DPRINTFN(2,("%s: start sending idx #%i mbuf %p (txqc=%i, phys %p), len=%u\n", __FUNCTION__, bi, sc->txq[bi].m, sc->txqc, (void*)segs->ds_addr,
692 1.1.20.1 yamt (unsigned)m->m_pkthdr.len));
693 1.1.20.1 yamt #ifdef DIAGNOSTIC
694 1.1.20.1 yamt if (sc->txqc > TX_QLEN) {
695 1.1.20.1 yamt panic("%s: txqc %i > %i", __FUNCTION__, sc->txqc, TX_QLEN);
696 1.1.20.1 yamt }
697 1.1.20.1 yamt #endif
698 1.1.20.1 yamt
699 1.1.20.1 yamt bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
700 1.1.20.1 yamt sc->txq[bi].m_dmamap->dm_mapsize,
701 1.1.20.1 yamt BUS_DMASYNC_PREWRITE);
702 1.1.20.1 yamt
703 1.1.20.1 yamt EMAC_WRITE(ETH_TAR, segs->ds_addr);
704 1.1.20.1 yamt EMAC_WRITE(ETH_TCR, m->m_pkthdr.len);
705 1.1.20.1 yamt if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
706 1.1.20.1 yamt goto start;
707 1.1.20.1 yamt stop:
708 1.1.20.1 yamt
709 1.1.20.1 yamt splx(s);
710 1.1.20.1 yamt return;
711 1.1.20.1 yamt }
712 1.1.20.1 yamt
713 1.1.20.1 yamt static void
714 1.1.20.1 yamt emac_ifwatchdog(struct ifnet *ifp)
715 1.1.20.1 yamt {
716 1.1.20.1 yamt struct emac_softc *sc = (struct emac_softc *)ifp->if_softc;
717 1.1.20.1 yamt
718 1.1.20.1 yamt if ((ifp->if_flags & IFF_RUNNING) == 0)
719 1.1.20.1 yamt return;
720 1.1.20.1 yamt printf("%s: device timeout, CTL = 0x%08x, CFG = 0x%08x\n",
721 1.1.20.1 yamt device_xname(sc->sc_dev), EMAC_READ(ETH_CTL), EMAC_READ(ETH_CFG));
722 1.1.20.1 yamt }
723 1.1.20.1 yamt
724 1.1.20.1 yamt static int
725 1.1.20.1 yamt emac_ifinit(struct ifnet *ifp)
726 1.1.20.1 yamt {
727 1.1.20.1 yamt struct emac_softc *sc = ifp->if_softc;
728 1.1.20.1 yamt int s = splnet();
729 1.1.20.1 yamt
730 1.1.20.1 yamt callout_stop(&sc->emac_tick_ch);
731 1.1.20.1 yamt
732 1.1.20.1 yamt // enable interrupts
733 1.1.20.1 yamt EMAC_WRITE(ETH_IDR, -1);
734 1.1.20.1 yamt EMAC_WRITE(ETH_IER, ETH_ISR_RCOM | ETH_ISR_TBRE | ETH_ISR_TIDLE
735 1.1.20.1 yamt | ETH_ISR_RBNA | ETH_ISR_ROVR);
736 1.1.20.1 yamt
737 1.1.20.1 yamt // enable transmitter / receiver
738 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ETH_CTL_TE | ETH_CTL_RE | ETH_CTL_ISR
739 1.1.20.1 yamt | ETH_CTL_CSR | ETH_CTL_MPE);
740 1.1.20.1 yamt
741 1.1.20.1 yamt mii_mediachg(&sc->sc_mii);
742 1.1.20.1 yamt callout_reset(&sc->emac_tick_ch, hz, emac_tick, sc);
743 1.1.20.1 yamt ifp->if_flags |= IFF_RUNNING;
744 1.1.20.1 yamt splx(s);
745 1.1.20.1 yamt return 0;
746 1.1.20.1 yamt }
747 1.1.20.1 yamt
748 1.1.20.1 yamt static void
749 1.1.20.1 yamt emac_ifstop(struct ifnet *ifp, int disable)
750 1.1.20.1 yamt {
751 1.1.20.1 yamt // u_int32_t u;
752 1.1.20.1 yamt struct emac_softc *sc = ifp->if_softc;
753 1.1.20.1 yamt
754 1.1.20.1 yamt #if 0
755 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ETH_CTL_MPE); // disable everything
756 1.1.20.1 yamt EMAC_WRITE(ETH_IDR, -1); // disable interrupts
757 1.1.20.1 yamt // EMAC_WRITE(ETH_RBQP, 0); // clear receive
758 1.1.20.1 yamt EMAC_WRITE(ETH_CFG, ETH_CFG_CLK_32 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
759 1.1.20.1 yamt EMAC_WRITE(ETH_TCR, 0); // send nothing
760 1.1.20.1 yamt // (void)EMAC_READ(ETH_ISR);
761 1.1.20.1 yamt u = EMAC_READ(ETH_TSR);
762 1.1.20.1 yamt EMAC_WRITE(ETH_TSR, (u & (ETH_TSR_UND | ETH_TSR_COMP | ETH_TSR_BNQ
763 1.1.20.1 yamt | ETH_TSR_IDLE | ETH_TSR_RLE
764 1.1.20.1 yamt | ETH_TSR_COL|ETH_TSR_OVR)));
765 1.1.20.1 yamt u = EMAC_READ(ETH_RSR);
766 1.1.20.1 yamt EMAC_WRITE(ETH_RSR, (u & (ETH_RSR_OVR|ETH_RSR_REC|ETH_RSR_BNA)));
767 1.1.20.1 yamt #endif
768 1.1.20.1 yamt callout_stop(&sc->emac_tick_ch);
769 1.1.20.1 yamt
770 1.1.20.1 yamt /* Down the MII. */
771 1.1.20.1 yamt mii_down(&sc->sc_mii);
772 1.1.20.1 yamt
773 1.1.20.1 yamt ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
774 1.1.20.1 yamt ifp->if_timer = 0;
775 1.1.20.1 yamt sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
776 1.1.20.1 yamt }
777 1.1.20.1 yamt
778 1.1.20.1 yamt static void
779 1.1.20.1 yamt emac_setaddr(struct ifnet *ifp)
780 1.1.20.1 yamt {
781 1.1.20.1 yamt struct emac_softc *sc = ifp->if_softc;
782 1.1.20.1 yamt struct ethercom *ac = &sc->sc_ec;
783 1.1.20.1 yamt struct ether_multi *enm;
784 1.1.20.1 yamt struct ether_multistep step;
785 1.1.20.1 yamt u_int8_t ias[3][ETHER_ADDR_LEN];
786 1.1.20.1 yamt u_int32_t h, nma = 0, hashes[2] = { 0, 0 };
787 1.1.20.1 yamt u_int32_t ctl = EMAC_READ(ETH_CTL);
788 1.1.20.1 yamt u_int32_t cfg = EMAC_READ(ETH_CFG);
789 1.1.20.1 yamt
790 1.1.20.1 yamt /* disable receiver temporarily */
791 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ctl & ~ETH_CTL_RE);
792 1.1.20.1 yamt
793 1.1.20.1 yamt cfg &= ~(ETH_CFG_MTI | ETH_CFG_UNI | ETH_CFG_CAF | ETH_CFG_UNI);
794 1.1.20.1 yamt
795 1.1.20.1 yamt if (ifp->if_flags & IFF_PROMISC) {
796 1.1.20.1 yamt cfg |= ETH_CFG_CAF;
797 1.1.20.1 yamt } else {
798 1.1.20.1 yamt cfg &= ~ETH_CFG_CAF;
799 1.1.20.1 yamt }
800 1.1.20.1 yamt
801 1.1.20.1 yamt // ETH_CFG_BIG?
802 1.1.20.1 yamt
803 1.1.20.1 yamt ifp->if_flags &= ~IFF_ALLMULTI;
804 1.1.20.1 yamt
805 1.1.20.1 yamt ETHER_FIRST_MULTI(step, ac, enm);
806 1.1.20.1 yamt while (enm != NULL) {
807 1.1.20.1 yamt if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
808 1.1.20.1 yamt /*
809 1.1.20.1 yamt * We must listen to a range of multicast addresses.
810 1.1.20.1 yamt * For now, just accept all multicasts, rather than
811 1.1.20.1 yamt * trying to set only those filter bits needed to match
812 1.1.20.1 yamt * the range. (At this time, the only use of address
813 1.1.20.1 yamt * ranges is for IP multicast routing, for which the
814 1.1.20.1 yamt * range is big enough to require all bits set.)
815 1.1.20.1 yamt */
816 1.1.20.1 yamt cfg |= ETH_CFG_CAF;
817 1.1.20.1 yamt hashes[0] = 0xffffffffUL;
818 1.1.20.1 yamt hashes[1] = 0xffffffffUL;
819 1.1.20.1 yamt ifp->if_flags |= IFF_ALLMULTI;
820 1.1.20.1 yamt nma = 0;
821 1.1.20.1 yamt break;
822 1.1.20.1 yamt }
823 1.1.20.1 yamt
824 1.1.20.1 yamt if (nma < 3) {
825 1.1.20.1 yamt /* We can program 3 perfect address filters for mcast */
826 1.1.20.1 yamt memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
827 1.1.20.1 yamt } else {
828 1.1.20.1 yamt /*
829 1.1.20.1 yamt * XXX: Datasheet is not very clear here, I'm not sure
830 1.1.20.1 yamt * if I'm doing this right. --joff
831 1.1.20.1 yamt */
832 1.1.20.1 yamt h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
833 1.1.20.1 yamt
834 1.1.20.1 yamt /* Just want the 6 most-significant bits. */
835 1.1.20.1 yamt h = h >> 26;
836 1.1.20.1 yamt
837 1.1.20.1 yamt hashes[ h / 32 ] |= (1 << (h % 32));
838 1.1.20.1 yamt cfg |= ETH_CFG_MTI;
839 1.1.20.1 yamt }
840 1.1.20.1 yamt ETHER_NEXT_MULTI(step, enm);
841 1.1.20.1 yamt nma++;
842 1.1.20.1 yamt }
843 1.1.20.1 yamt
844 1.1.20.1 yamt // program...
845 1.1.20.1 yamt DPRINTFN(1,("%s: en0 %02x:%02x:%02x:%02x:%02x:%02x\n", __FUNCTION__,
846 1.1.20.1 yamt sc->sc_enaddr[0], sc->sc_enaddr[1], sc->sc_enaddr[2],
847 1.1.20.1 yamt sc->sc_enaddr[3], sc->sc_enaddr[4], sc->sc_enaddr[5]));
848 1.1.20.1 yamt EMAC_WRITE(ETH_SA1L, (sc->sc_enaddr[3] << 24)
849 1.1.20.1 yamt | (sc->sc_enaddr[2] << 16) | (sc->sc_enaddr[1] << 8)
850 1.1.20.1 yamt | (sc->sc_enaddr[0]));
851 1.1.20.1 yamt EMAC_WRITE(ETH_SA1H, (sc->sc_enaddr[5] << 8)
852 1.1.20.1 yamt | (sc->sc_enaddr[4]));
853 1.1.20.1 yamt if (nma > 1) {
854 1.1.20.1 yamt DPRINTFN(1,("%s: en1 %02x:%02x:%02x:%02x:%02x:%02x\n", __FUNCTION__,
855 1.1.20.1 yamt ias[0][0], ias[0][1], ias[0][2],
856 1.1.20.1 yamt ias[0][3], ias[0][4], ias[0][5]));
857 1.1.20.1 yamt EMAC_WRITE(ETH_SA2L, (ias[0][3] << 24)
858 1.1.20.1 yamt | (ias[0][2] << 16) | (ias[0][1] << 8)
859 1.1.20.1 yamt | (ias[0][0]));
860 1.1.20.1 yamt EMAC_WRITE(ETH_SA2H, (ias[0][4] << 8)
861 1.1.20.1 yamt | (ias[0][5]));
862 1.1.20.1 yamt }
863 1.1.20.1 yamt if (nma > 2) {
864 1.1.20.1 yamt DPRINTFN(1,("%s: en2 %02x:%02x:%02x:%02x:%02x:%02x\n", __FUNCTION__,
865 1.1.20.1 yamt ias[1][0], ias[1][1], ias[1][2],
866 1.1.20.1 yamt ias[1][3], ias[1][4], ias[1][5]));
867 1.1.20.1 yamt EMAC_WRITE(ETH_SA3L, (ias[1][3] << 24)
868 1.1.20.1 yamt | (ias[1][2] << 16) | (ias[1][1] << 8)
869 1.1.20.1 yamt | (ias[1][0]));
870 1.1.20.1 yamt EMAC_WRITE(ETH_SA3H, (ias[1][4] << 8)
871 1.1.20.1 yamt | (ias[1][5]));
872 1.1.20.1 yamt }
873 1.1.20.1 yamt if (nma > 3) {
874 1.1.20.1 yamt DPRINTFN(1,("%s: en3 %02x:%02x:%02x:%02x:%02x:%02x\n", __FUNCTION__,
875 1.1.20.1 yamt ias[2][0], ias[2][1], ias[2][2],
876 1.1.20.1 yamt ias[2][3], ias[2][4], ias[2][5]));
877 1.1.20.1 yamt EMAC_WRITE(ETH_SA3L, (ias[2][3] << 24)
878 1.1.20.1 yamt | (ias[2][2] << 16) | (ias[2][1] << 8)
879 1.1.20.1 yamt | (ias[2][0]));
880 1.1.20.1 yamt EMAC_WRITE(ETH_SA3H, (ias[2][4] << 8)
881 1.1.20.1 yamt | (ias[2][5]));
882 1.1.20.1 yamt }
883 1.1.20.1 yamt EMAC_WRITE(ETH_HSH, hashes[0]);
884 1.1.20.1 yamt EMAC_WRITE(ETH_HSL, hashes[1]);
885 1.1.20.1 yamt EMAC_WRITE(ETH_CFG, cfg);
886 1.1.20.1 yamt EMAC_WRITE(ETH_CTL, ctl | ETH_CTL_RE);
887 1.1.20.1 yamt }
888