Home | History | Annotate | Line # | Download | only in at91
      1  1.4  andvar /*	$Id: at91sam9261reg.h,v 1.4 2021/09/17 08:13:06 andvar Exp $	*/
      2  1.4  andvar /*	$NetBSD: at91sam9261reg.h,v 1.4 2021/09/17 08:13:06 andvar Exp $	*/
      3  1.2    matt 
      4  1.2    matt /*
      5  1.2    matt  * Copyright (c) 2007 Embedtronics Oy
      6  1.2    matt  * All rights reserved.
      7  1.2    matt  *
      8  1.2    matt  * Redistribution and use in source and binary forms, with or without
      9  1.2    matt  * modification, are permitted provided that the following conditions
     10  1.2    matt  * are met:
     11  1.2    matt  * 1. Redistributions of source code must retain the above copyright
     12  1.2    matt  *    notice, this list of conditions and the following disclaimer.
     13  1.2    matt  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.2    matt  *    notice, this list of conditions and the following disclaimer in the
     15  1.2    matt  *    documentation and/or other materials provided with the distribution.
     16  1.2    matt  *
     17  1.2    matt  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     18  1.2    matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19  1.2    matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20  1.2    matt  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     21  1.2    matt  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     22  1.2    matt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     23  1.2    matt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     24  1.2    matt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     25  1.2    matt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26  1.2    matt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     27  1.2    matt  * SUCH DAMAGE.
     28  1.2    matt  */
     29  1.2    matt 
     30  1.2    matt #ifndef _AT91SAM9261REG_H_
     31  1.2    matt #define _AT91SAM9261REG_H_
     32  1.2    matt 
     33  1.2    matt #include <arm/at91/at91reg.h>
     34  1.2    matt 
     35  1.2    matt /*
     36  1.2    matt  * Physical memory map for the AT91SAM9261
     37  1.2    matt  */
     38  1.2    matt 
     39  1.2    matt /*
     40  1.2    matt  * ffff ffff ---------------------------
     41  1.2    matt  *	      System Controller
     42  1.2    matt  * ffff c000 ---------------------------
     43  1.2    matt  *	      Peripherals
     44  1.2    matt  * fffa 0000 ---------------------------
     45  1.2    matt  *	      (not used)
     46  1.2    matt  * 9000 0000 ---------------------------
     47  1.2    matt  *	      EBI Chip Select 7
     48  1.2    matt  * 8000 0000 ---------------------------
     49  1.2    matt  *	      EBI Chip Select 6 / CF logic
     50  1.2    matt  * 7000 0000 ---------------------------
     51  1.2    matt  *	      EBI Chip Select 5 / CF logic
     52  1.2    matt  * 6000 0000 ---------------------------
     53  1.2    matt  *	      EBI Chip Select 4 / CF logic
     54  1.2    matt  * 5000 0000 ---------------------------
     55  1.2    matt  *	      EBI Chip Select 3 / NANDFlash
     56  1.2    matt  * 4000 0000 ---------------------------
     57  1.2    matt  *	      EBI Chip Select 2
     58  1.2    matt  * 3000 0000 ---------------------------
     59  1.2    matt  *	      EBI Chip Select 1 / SDRAM
     60  1.2    matt  * 2000 0000 ---------------------------
     61  1.2    matt  *	      EBI Chip Select 0 / BFC
     62  1.2    matt  * 1000 0000 ---------------------------
     63  1.2    matt  *	      Reserved
     64  1.2    matt  * 0070 0000 ---------------------------
     65  1.2    matt  *	      LCD User Interface
     66  1.2    matt  * 0060 0000 ---------------------------
     67  1.2    matt  *	      UHP User Interface
     68  1.2    matt  * 0050 0000 ---------------------------
     69  1.2    matt  *	      Reserved
     70  1.2    matt  * 0040 0000 ---------------------------
     71  1.2    matt  *	      SRAM
     72  1.2    matt  * 0030 0000 ---------------------------
     73  1.2    matt  *	      DTCM
     74  1.2    matt  * 0020 0000 ---------------------------
     75  1.2    matt  *	      ITCM
     76  1.2    matt  * 0010 0000 ---------------------------
     77  1.2    matt  *	      Boot memory
     78  1.2    matt  * 0000 0000 ---------------------------
     79  1.2    matt  */
     80  1.2    matt 
     81  1.2    matt 
     82  1.2    matt /*
     83  1.2    matt  * Virtual memory map for the AT91SAM9261 integrated devices
     84  1.2    matt  *
     85  1.2    matt  * Some device registers are statically mapped on upper address region.
     86  1.2    matt  * because we have to access them before bus_space is initialized.
     87  1.4  andvar  * Most devices are dynamically mapped by bus_space_map(). In this case,
     88  1.2    matt  * the actual mapped (virtual) address are not cared by device drivers.
     89  1.2    matt  */
     90  1.2    matt 
     91  1.2    matt /*
     92  1.2    matt  * FFFF FFFF ---------------------------
     93  1.2    matt  *            APB bus (1 MB)
     94  1.2    matt  * FFF0 0000 ---------------------------
     95  1.2    matt  *	      (not used)
     96  1.2    matt  * E000 0000 ---------------------------
     97  1.2    matt  *            Kernel text and data
     98  1.2    matt  * C000 0000 ---------------------------
     99  1.2    matt  *	      (not used)
    100  1.2    matt  * 0000 0000 ---------------------------
    101  1.2    matt  *
    102  1.2    matt  */
    103  1.2    matt 
    104  1.2    matt #define	AT91SAM9261_BOOTMEM_BASE	0x00000000U
    105  1.2    matt #define	AT91SAM9261_BOOTMEM_SIZE	0x00100000U
    106  1.2    matt 
    107  1.2    matt #define	AT91SAM9261_ROM_BASE	0x00100000U
    108  1.2    matt #define	AT91SAM9261_ROM_SIZE	0x00100000U
    109  1.2    matt 
    110  1.2    matt #define	AT91SAM9261_SRAM_BASE	0x00300000U
    111  1.2    matt #define	AT91SAM9261_SRAM_SIZE	0x00028000U
    112  1.2    matt 
    113  1.2    matt #define	AT91SAM9261_UHP_BASE	0x00500000U
    114  1.2    matt #define	AT91SAM9261_UHP_SIZE	0x00100000U
    115  1.2    matt 
    116  1.2    matt #define	AT91SAM9261_LCD_BASE	0x00600000U
    117  1.2    matt #define	AT91SAM9261_LCD_SIZE	0x00100000U
    118  1.2    matt 
    119  1.2    matt #define	AT91SAM9261_CS0_BASE	0x10000000U
    120  1.2    matt #define	AT91SAM9261_CS0_SIZE	0x10000000U
    121  1.2    matt 
    122  1.2    matt #define	AT91SAM9261_CS1_BASE	0x20000000U
    123  1.2    matt #define	AT91SAM9261_CS1_SIZE	0x10000000U
    124  1.2    matt 
    125  1.2    matt #define	AT91SAM9261_SDRAM_BASE	AT91SAM9261_CS1_BASE
    126  1.2    matt 
    127  1.2    matt #define	AT91SAM9261_CS2_BASE	0x30000000U
    128  1.2    matt #define	AT91SAM9261_CS2_SIZE	0x10000000U
    129  1.2    matt 
    130  1.2    matt #define	AT91SAM9261_CS3_BASE	0x40000000U
    131  1.2    matt #define	AT91SAM9261_CS3_SIZE	0x10000000U
    132  1.2    matt 
    133  1.2    matt #define	AT91SAM9261_CS4_BASE	0x50000000U
    134  1.2    matt #define	AT91SAM9261_CS4_SIZE	0x10000000U
    135  1.2    matt 
    136  1.2    matt #define	AT91SAM9261_CS5_BASE	0x60000000U
    137  1.2    matt #define	AT91SAM9261_CS5_SIZE	0x10000000U
    138  1.2    matt 
    139  1.2    matt #define	AT91SAM9261_CS6_BASE	0x70000000U
    140  1.2    matt #define	AT91SAM9261_CS6_SIZE	0x10000000U
    141  1.2    matt 
    142  1.2    matt #define	AT91SAM9261_CS7_BASE	0x80000000U
    143  1.2    matt #define	AT91SAM9261_CS7_SIZE	0x10000000U
    144  1.2    matt 
    145  1.2    matt /* Virtual address for I/O space */
    146  1.2    matt #define	AT91SAM9261_APB_VBASE	0xfff00000U
    147  1.2    matt #define	AT91SAM9261_APB_HWBASE	0xfff00000U
    148  1.2    matt #define	AT91SAM9261_APB_SIZE	0x00100000U
    149  1.2    matt 
    150  1.2    matt /* Peripherals: */
    151  1.2    matt #include <arm/at91/at91pdcreg.h>
    152  1.2    matt 
    153  1.2    matt #define	AT91SAM9261_TC0_BASE	0xFFFA0000U
    154  1.2    matt #define	AT91SAM9261_TC1_BASE	0xFFFA0040U
    155  1.2    matt #define	AT91SAM9261_TC2_BASE	0xFFFA0080U
    156  1.2    matt #define	AT91SAM9261_TCB012_BASE	0xFFFA00C0U
    157  1.2    matt #define	AT91SAM9261_TC_SIZE	0x4000U
    158  1.2    matt //#include <arm/at91/at91tcreg.h>
    159  1.2    matt 
    160  1.2    matt #define	AT91SAM9261_UDP_BASE	0xFFFA4000U
    161  1.2    matt #define	AT91SAM9261_UDP_SIZE	0x4000U
    162  1.2    matt //#include <arm/at91/at91udpreg.h>
    163  1.2    matt 
    164  1.2    matt #define	AT91SAM9261_MCI_BASE	0xFFFA8000U
    165  1.2    matt 
    166  1.2    matt #define	AT91SAM9261_TWI_BASE	0xFFFAC000U
    167  1.2    matt #include <arm/at91/at91twireg.h>
    168  1.2    matt 
    169  1.2    matt #define	AT91SAM9261_USART0_BASE	0xFFFB0000U
    170  1.2    matt #define	AT91SAM9261_USART1_BASE	0xFFFB4000U
    171  1.2    matt #define	AT91SAM9261_USART2_BASE	0xFFFB8000U
    172  1.2    matt #define	AT91SAM9261_USART_SIZE	0x4000U
    173  1.2    matt #include <arm/at91/at91usartreg.h>
    174  1.2    matt 
    175  1.2    matt #define	AT91SAM9261_SSC0_BASE	0xFFFBC000U
    176  1.2    matt #define	AT91SAM9261_SSC1_BASE	0xFFFC0000U
    177  1.2    matt #define	AT91SAM9261_SSC2_BASE	0xFFFC4000U
    178  1.2    matt #define	AT91SAM9261_SSC_SIZE	0x4000U
    179  1.2    matt //#include <arm/at91/at91sscreg.h>
    180  1.2    matt 
    181  1.2    matt #define	AT91SAM9261_SPI0_BASE	0xFFFC8000U
    182  1.2    matt #define	AT91SAM9261_SPI1_BASE	0xFFFCC000U
    183  1.2    matt #define	AT91SAM9261_SPI_SIZE	0x4000U
    184  1.2    matt #include <arm/at91/at91spireg.h>
    185  1.2    matt 
    186  1.2    matt /* system controller: */
    187  1.2    matt #define	AT91SAM9261_SDRAMC_BASE	0xFFFFEA00U
    188  1.2    matt #define	AT91SAM9261_SDRAMC_SIZE	0x200U
    189  1.2    matt 
    190  1.2    matt #define	AT91SAM9261_SMC_BASE	0xFFFFEC00U
    191  1.2    matt #define	AT91SAM9261_SMC_SIZE	0x200U
    192  1.2    matt 
    193  1.2    matt #define	AT91SAM9261_MATRIX_BASE	0xFFFFEE00U
    194  1.2    matt #define	AT91SAM9216_MATRIX_SIZE	0x200U
    195  1.2    matt 
    196  1.2    matt #define	AT91SAM9261_AIC_BASE	0xFFFFF000U
    197  1.2    matt #define	AT91SAM9261_AIC_SIZE	0x200U
    198  1.2    matt #include <arm/at91/at91aicreg.h>
    199  1.2    matt 
    200  1.2    matt #define	AT91SAM9261_DBGU_BASE	0xFFFFF200U
    201  1.2    matt #define	AT91SAM9261_DBGU_SIZE	0x200U
    202  1.2    matt #include <arm/at91/at91dbgureg.h>
    203  1.2    matt 
    204  1.2    matt #define	AT91SAM9261_PIOA_BASE	0xFFFFF400U
    205  1.2    matt #define	AT91SAM9261_PIOB_BASE	0xFFFFF600U
    206  1.2    matt #define	AT91SAM9261_PIOC_BASE	0xFFFFF800U
    207  1.2    matt #define	AT91SAM9261_PIO_SIZE	0x200U
    208  1.2    matt #define	AT91_PIO_SIZE		AT91SAM9261_PIO_SIZE	// for generic AT91 code
    209  1.2    matt #include <arm/at91/at91pioreg.h>
    210  1.2    matt 
    211  1.2    matt #define	PIOA_READ(_reg)		*((volatile uint32_t *)(AT91SAM9261_PIOA_BASE + (_reg)))
    212  1.2    matt #define	PIOA_WRITE(_reg, _val)	do {*((volatile uint32_t *)(AT91SAM9261_PIOA_BASE + (_reg))) = (_val);} while (0)
    213  1.2    matt #define	PIOB_READ(_reg)		*((volatile uint32_t *)(AT91SAM9261_PIOB_BASE + (_reg)))
    214  1.2    matt #define	PIOB_WRITE(_reg, _val)	do {*((volatile uint32_t *)(AT91SAM9261_PIOB_BASE + (_reg))) = (_val);} while (0)
    215  1.2    matt #define	PIOC_READ(_reg)		*((volatile uint32_t *)(AT91SAM9261_PIOC_BASE + (_reg)))
    216  1.2    matt #define	PIOC_WRITE(_reg, _val)	do {*((volatile uint32_t *)(AT91SAM9261_PIOC_BASE + (_reg))) = (_val);} while (0)
    217  1.2    matt 
    218  1.2    matt #define	AT91SAM9261_PMC_BASE	0xFFFFFC00U
    219  1.2    matt #define	AT91SAM9261_PMC_SIZE	0x100U
    220  1.2    matt #include <arm/at91/at91pmcreg.h>
    221  1.2    matt 
    222  1.2    matt #define	AT91SAM9261_RSTC_BASE	0xFFFFFD00U
    223  1.2    matt #define	AT91SAM9261_RSTC_SIZE	0x10U
    224  1.2    matt 
    225  1.2    matt #define	AT91SAM9261_SHDWC_BASE	0xFFFFFD10U
    226  1.2    matt #define	AT91SAM9261_SHDWC_SIZE	0x10U
    227  1.2    matt 
    228  1.2    matt #define	AT91SAM9261_RTT_BASE	0xFFFFFD20U
    229  1.2    matt #define	AT91SAM9261_RTT_SIZE	0x10U
    230  1.2    matt 
    231  1.2    matt #define	AT91SAM9261_PIT_BASE	0xFFFFFD30U
    232  1.2    matt #define	AT91SAM9261_PIT_SIZE	0x10U
    233  1.2    matt 
    234  1.2    matt #define	AT91SAM9261_WDT_BASE	0xFFFFFD40U
    235  1.2    matt #define	AT91SAM9261_WDTC_SIZE	0x10U
    236  1.2    matt 
    237  1.2    matt #define	AT91SAM9261_GPBR_BASE	0xFFFFFD50U
    238  1.2    matt #define	AT91SAM9261_GPBR_SIZE	0x10U
    239  1.2    matt 
    240  1.2    matt 
    241  1.2    matt // peripheral identifiers:
    242  1.2    matt /* peripheral identifiers: */
    243  1.2    matt enum {
    244  1.2    matt   PID_FIQ = 0,			/* 0 */
    245  1.2    matt   PID_SYSIRQ,			/* 1 */
    246  1.2    matt   PID_PIOA,			/* 2 */
    247  1.2    matt   PID_PIOB,			/* 3 */
    248  1.2    matt   PID_PIOC,			/* 4 */
    249  1.2    matt 
    250  1.2    matt   PID_US0 = 6,			/* 6 */
    251  1.2    matt   PID_US1,			/* 7 */
    252  1.2    matt   PID_US2,			/* 8 */
    253  1.2    matt   PID_MCI,			/* 9 */
    254  1.2    matt   PID_UDP,			/* 10 */
    255  1.2    matt   PID_TWI,			/* 11 */
    256  1.2    matt   PID_SPI0,			/* 12 */
    257  1.2    matt   PID_SPI1,			/* 13 */
    258  1.2    matt   PID_SSC0,			/* 14 */
    259  1.2    matt   PID_SSC1,			/* 15 */
    260  1.2    matt   PID_SSC2,			/* 16 */
    261  1.2    matt   PID_TC0,			/* 17 */
    262  1.2    matt   PID_TC1,			/* 18 */
    263  1.2    matt   PID_TC2,			/* 19 */
    264  1.2    matt   PID_UHP,			/* 20 */
    265  1.2    matt   PID_LCDC,			/* 21 */
    266  1.2    matt 
    267  1.2    matt   PID_IRQ0 = 29,		/* 29 */
    268  1.2    matt   PID_IRQ1,			/* 30 */
    269  1.2    matt   PID_IRQ2,			/* 31 */
    270  1.2    matt };
    271  1.2    matt 
    272  1.2    matt #endif /* _AT91SAM9261REG_H_ */
    273