at91sam9261reg.h revision 1.2 1 1.2 matt /* $Id: at91sam9261reg.h,v 1.2 2008/07/03 01:15:38 matt Exp $ */
2 1.2 matt /* $NetBSD: at91sam9261reg.h,v 1.2 2008/07/03 01:15:38 matt Exp $ */
3 1.2 matt
4 1.2 matt /*
5 1.2 matt * Copyright (c) 2007 Embedtronics Oy
6 1.2 matt * All rights reserved.
7 1.2 matt *
8 1.2 matt * Redistribution and use in source and binary forms, with or without
9 1.2 matt * modification, are permitted provided that the following conditions
10 1.2 matt * are met:
11 1.2 matt * 1. Redistributions of source code must retain the above copyright
12 1.2 matt * notice, this list of conditions and the following disclaimer.
13 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.2 matt * notice, this list of conditions and the following disclaimer in the
15 1.2 matt * documentation and/or other materials provided with the distribution.
16 1.2 matt * 3. All advertising materials mentioning features or use of this software
17 1.2 matt * must display the following acknowledgement:
18 1.2 matt * This product includes software developed by Ichiro FUKUHARA.
19 1.2 matt * 4. The name of the company nor the name of the author may be used to
20 1.2 matt * endorse or promote products derived from this software without specific
21 1.2 matt * prior written permission.
22 1.2 matt *
23 1.2 matt * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
24 1.2 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.2 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.2 matt * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
27 1.2 matt * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.2 matt * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.2 matt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.2 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.2 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.2 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.2 matt * SUCH DAMAGE.
34 1.2 matt */
35 1.2 matt
36 1.2 matt #ifndef _AT91SAM9261REG_H_
37 1.2 matt #define _AT91SAM9261REG_H_
38 1.2 matt
39 1.2 matt #include <arm/at91/at91reg.h>
40 1.2 matt
41 1.2 matt /*
42 1.2 matt * Physical memory map for the AT91SAM9261
43 1.2 matt */
44 1.2 matt
45 1.2 matt /*
46 1.2 matt * ffff ffff ---------------------------
47 1.2 matt * System Controller
48 1.2 matt * ffff c000 ---------------------------
49 1.2 matt * Peripherals
50 1.2 matt * fffa 0000 ---------------------------
51 1.2 matt * (not used)
52 1.2 matt * 9000 0000 ---------------------------
53 1.2 matt * EBI Chip Select 7
54 1.2 matt * 8000 0000 ---------------------------
55 1.2 matt * EBI Chip Select 6 / CF logic
56 1.2 matt * 7000 0000 ---------------------------
57 1.2 matt * EBI Chip Select 5 / CF logic
58 1.2 matt * 6000 0000 ---------------------------
59 1.2 matt * EBI Chip Select 4 / CF logic
60 1.2 matt * 5000 0000 ---------------------------
61 1.2 matt * EBI Chip Select 3 / NANDFlash
62 1.2 matt * 4000 0000 ---------------------------
63 1.2 matt * EBI Chip Select 2
64 1.2 matt * 3000 0000 ---------------------------
65 1.2 matt * EBI Chip Select 1 / SDRAM
66 1.2 matt * 2000 0000 ---------------------------
67 1.2 matt * EBI Chip Select 0 / BFC
68 1.2 matt * 1000 0000 ---------------------------
69 1.2 matt * Reserved
70 1.2 matt * 0070 0000 ---------------------------
71 1.2 matt * LCD User Interface
72 1.2 matt * 0060 0000 ---------------------------
73 1.2 matt * UHP User Interface
74 1.2 matt * 0050 0000 ---------------------------
75 1.2 matt * Reserved
76 1.2 matt * 0040 0000 ---------------------------
77 1.2 matt * SRAM
78 1.2 matt * 0030 0000 ---------------------------
79 1.2 matt * DTCM
80 1.2 matt * 0020 0000 ---------------------------
81 1.2 matt * ITCM
82 1.2 matt * 0010 0000 ---------------------------
83 1.2 matt * Boot memory
84 1.2 matt * 0000 0000 ---------------------------
85 1.2 matt */
86 1.2 matt
87 1.2 matt
88 1.2 matt /*
89 1.2 matt * Virtual memory map for the AT91SAM9261 integrated devices
90 1.2 matt *
91 1.2 matt * Some device registers are statically mapped on upper address region.
92 1.2 matt * because we have to access them before bus_space is initialized.
93 1.2 matt * Most devices are dynamicaly mapped by bus_space_map(). In this case,
94 1.2 matt * the actual mapped (virtual) address are not cared by device drivers.
95 1.2 matt */
96 1.2 matt
97 1.2 matt /*
98 1.2 matt * FFFF FFFF ---------------------------
99 1.2 matt * APB bus (1 MB)
100 1.2 matt * FFF0 0000 ---------------------------
101 1.2 matt * (not used)
102 1.2 matt * E000 0000 ---------------------------
103 1.2 matt * Kernel text and data
104 1.2 matt * C000 0000 ---------------------------
105 1.2 matt * (not used)
106 1.2 matt * 0000 0000 ---------------------------
107 1.2 matt *
108 1.2 matt */
109 1.2 matt
110 1.2 matt #define AT91SAM9261_BOOTMEM_BASE 0x00000000U
111 1.2 matt #define AT91SAM9261_BOOTMEM_SIZE 0x00100000U
112 1.2 matt
113 1.2 matt #define AT91SAM9261_ROM_BASE 0x00100000U
114 1.2 matt #define AT91SAM9261_ROM_SIZE 0x00100000U
115 1.2 matt
116 1.2 matt #define AT91SAM9261_SRAM_BASE 0x00300000U
117 1.2 matt #define AT91SAM9261_SRAM_SIZE 0x00028000U
118 1.2 matt
119 1.2 matt #define AT91SAM9261_UHP_BASE 0x00500000U
120 1.2 matt #define AT91SAM9261_UHP_SIZE 0x00100000U
121 1.2 matt
122 1.2 matt #define AT91SAM9261_LCD_BASE 0x00600000U
123 1.2 matt #define AT91SAM9261_LCD_SIZE 0x00100000U
124 1.2 matt
125 1.2 matt #define AT91SAM9261_CS0_BASE 0x10000000U
126 1.2 matt #define AT91SAM9261_CS0_SIZE 0x10000000U
127 1.2 matt
128 1.2 matt #define AT91SAM9261_CS1_BASE 0x20000000U
129 1.2 matt #define AT91SAM9261_CS1_SIZE 0x10000000U
130 1.2 matt
131 1.2 matt #define AT91SAM9261_SDRAM_BASE AT91SAM9261_CS1_BASE
132 1.2 matt
133 1.2 matt #define AT91SAM9261_CS2_BASE 0x30000000U
134 1.2 matt #define AT91SAM9261_CS2_SIZE 0x10000000U
135 1.2 matt
136 1.2 matt #define AT91SAM9261_CS3_BASE 0x40000000U
137 1.2 matt #define AT91SAM9261_CS3_SIZE 0x10000000U
138 1.2 matt
139 1.2 matt #define AT91SAM9261_CS4_BASE 0x50000000U
140 1.2 matt #define AT91SAM9261_CS4_SIZE 0x10000000U
141 1.2 matt
142 1.2 matt #define AT91SAM9261_CS5_BASE 0x60000000U
143 1.2 matt #define AT91SAM9261_CS5_SIZE 0x10000000U
144 1.2 matt
145 1.2 matt #define AT91SAM9261_CS6_BASE 0x70000000U
146 1.2 matt #define AT91SAM9261_CS6_SIZE 0x10000000U
147 1.2 matt
148 1.2 matt #define AT91SAM9261_CS7_BASE 0x80000000U
149 1.2 matt #define AT91SAM9261_CS7_SIZE 0x10000000U
150 1.2 matt
151 1.2 matt /* Virtual address for I/O space */
152 1.2 matt #define AT91SAM9261_APB_VBASE 0xfff00000U
153 1.2 matt #define AT91SAM9261_APB_HWBASE 0xfff00000U
154 1.2 matt #define AT91SAM9261_APB_SIZE 0x00100000U
155 1.2 matt
156 1.2 matt /* Peripherals: */
157 1.2 matt #include <arm/at91/at91pdcreg.h>
158 1.2 matt
159 1.2 matt #define AT91SAM9261_TC0_BASE 0xFFFA0000U
160 1.2 matt #define AT91SAM9261_TC1_BASE 0xFFFA0040U
161 1.2 matt #define AT91SAM9261_TC2_BASE 0xFFFA0080U
162 1.2 matt #define AT91SAM9261_TCB012_BASE 0xFFFA00C0U
163 1.2 matt #define AT91SAM9261_TC_SIZE 0x4000U
164 1.2 matt //#include <arm/at91/at91tcreg.h>
165 1.2 matt
166 1.2 matt #define AT91SAM9261_UDP_BASE 0xFFFA4000U
167 1.2 matt #define AT91SAM9261_UDP_SIZE 0x4000U
168 1.2 matt //#include <arm/at91/at91udpreg.h>
169 1.2 matt
170 1.2 matt #define AT91SAM9261_MCI_BASE 0xFFFA8000U
171 1.2 matt
172 1.2 matt #define AT91SAM9261_TWI_BASE 0xFFFAC000U
173 1.2 matt #include <arm/at91/at91twireg.h>
174 1.2 matt
175 1.2 matt #define AT91SAM9261_USART0_BASE 0xFFFB0000U
176 1.2 matt #define AT91SAM9261_USART1_BASE 0xFFFB4000U
177 1.2 matt #define AT91SAM9261_USART2_BASE 0xFFFB8000U
178 1.2 matt #define AT91SAM9261_USART_SIZE 0x4000U
179 1.2 matt #include <arm/at91/at91usartreg.h>
180 1.2 matt
181 1.2 matt #define AT91SAM9261_SSC0_BASE 0xFFFBC000U
182 1.2 matt #define AT91SAM9261_SSC1_BASE 0xFFFC0000U
183 1.2 matt #define AT91SAM9261_SSC2_BASE 0xFFFC4000U
184 1.2 matt #define AT91SAM9261_SSC_SIZE 0x4000U
185 1.2 matt //#include <arm/at91/at91sscreg.h>
186 1.2 matt
187 1.2 matt #define AT91SAM9261_SPI0_BASE 0xFFFC8000U
188 1.2 matt #define AT91SAM9261_SPI1_BASE 0xFFFCC000U
189 1.2 matt #define AT91SAM9261_SPI_SIZE 0x4000U
190 1.2 matt #include <arm/at91/at91spireg.h>
191 1.2 matt
192 1.2 matt /* system controller: */
193 1.2 matt #define AT91SAM9261_SDRAMC_BASE 0xFFFFEA00U
194 1.2 matt #define AT91SAM9261_SDRAMC_SIZE 0x200U
195 1.2 matt
196 1.2 matt #define AT91SAM9261_SMC_BASE 0xFFFFEC00U
197 1.2 matt #define AT91SAM9261_SMC_SIZE 0x200U
198 1.2 matt
199 1.2 matt #define AT91SAM9261_MATRIX_BASE 0xFFFFEE00U
200 1.2 matt #define AT91SAM9216_MATRIX_SIZE 0x200U
201 1.2 matt
202 1.2 matt #define AT91SAM9261_AIC_BASE 0xFFFFF000U
203 1.2 matt #define AT91SAM9261_AIC_SIZE 0x200U
204 1.2 matt #include <arm/at91/at91aicreg.h>
205 1.2 matt
206 1.2 matt #define AT91SAM9261_DBGU_BASE 0xFFFFF200U
207 1.2 matt #define AT91SAM9261_DBGU_SIZE 0x200U
208 1.2 matt #include <arm/at91/at91dbgureg.h>
209 1.2 matt
210 1.2 matt #define AT91SAM9261_PIOA_BASE 0xFFFFF400U
211 1.2 matt #define AT91SAM9261_PIOB_BASE 0xFFFFF600U
212 1.2 matt #define AT91SAM9261_PIOC_BASE 0xFFFFF800U
213 1.2 matt #define AT91SAM9261_PIO_SIZE 0x200U
214 1.2 matt #define AT91_PIO_SIZE AT91SAM9261_PIO_SIZE // for generic AT91 code
215 1.2 matt #include <arm/at91/at91pioreg.h>
216 1.2 matt
217 1.2 matt #define PIOA_READ(_reg) *((volatile uint32_t *)(AT91SAM9261_PIOA_BASE + (_reg)))
218 1.2 matt #define PIOA_WRITE(_reg, _val) do {*((volatile uint32_t *)(AT91SAM9261_PIOA_BASE + (_reg))) = (_val);} while (0)
219 1.2 matt #define PIOB_READ(_reg) *((volatile uint32_t *)(AT91SAM9261_PIOB_BASE + (_reg)))
220 1.2 matt #define PIOB_WRITE(_reg, _val) do {*((volatile uint32_t *)(AT91SAM9261_PIOB_BASE + (_reg))) = (_val);} while (0)
221 1.2 matt #define PIOC_READ(_reg) *((volatile uint32_t *)(AT91SAM9261_PIOC_BASE + (_reg)))
222 1.2 matt #define PIOC_WRITE(_reg, _val) do {*((volatile uint32_t *)(AT91SAM9261_PIOC_BASE + (_reg))) = (_val);} while (0)
223 1.2 matt
224 1.2 matt #define AT91SAM9261_PMC_BASE 0xFFFFFC00U
225 1.2 matt #define AT91SAM9261_PMC_SIZE 0x100U
226 1.2 matt #include <arm/at91/at91pmcreg.h>
227 1.2 matt
228 1.2 matt #define AT91SAM9261_RSTC_BASE 0xFFFFFD00U
229 1.2 matt #define AT91SAM9261_RSTC_SIZE 0x10U
230 1.2 matt
231 1.2 matt #define AT91SAM9261_SHDWC_BASE 0xFFFFFD10U
232 1.2 matt #define AT91SAM9261_SHDWC_SIZE 0x10U
233 1.2 matt
234 1.2 matt #define AT91SAM9261_RTT_BASE 0xFFFFFD20U
235 1.2 matt #define AT91SAM9261_RTT_SIZE 0x10U
236 1.2 matt
237 1.2 matt #define AT91SAM9261_PIT_BASE 0xFFFFFD30U
238 1.2 matt #define AT91SAM9261_PIT_SIZE 0x10U
239 1.2 matt
240 1.2 matt #define AT91SAM9261_WDT_BASE 0xFFFFFD40U
241 1.2 matt #define AT91SAM9261_WDTC_SIZE 0x10U
242 1.2 matt
243 1.2 matt #define AT91SAM9261_GPBR_BASE 0xFFFFFD50U
244 1.2 matt #define AT91SAM9261_GPBR_SIZE 0x10U
245 1.2 matt
246 1.2 matt
247 1.2 matt // peripheral identifiers:
248 1.2 matt /* peripheral identifiers: */
249 1.2 matt enum {
250 1.2 matt PID_FIQ = 0, /* 0 */
251 1.2 matt PID_SYSIRQ, /* 1 */
252 1.2 matt PID_PIOA, /* 2 */
253 1.2 matt PID_PIOB, /* 3 */
254 1.2 matt PID_PIOC, /* 4 */
255 1.2 matt
256 1.2 matt PID_US0 = 6, /* 6 */
257 1.2 matt PID_US1, /* 7 */
258 1.2 matt PID_US2, /* 8 */
259 1.2 matt PID_MCI, /* 9 */
260 1.2 matt PID_UDP, /* 10 */
261 1.2 matt PID_TWI, /* 11 */
262 1.2 matt PID_SPI0, /* 12 */
263 1.2 matt PID_SPI1, /* 13 */
264 1.2 matt PID_SSC0, /* 14 */
265 1.2 matt PID_SSC1, /* 15 */
266 1.2 matt PID_SSC2, /* 16 */
267 1.2 matt PID_TC0, /* 17 */
268 1.2 matt PID_TC1, /* 18 */
269 1.2 matt PID_TC2, /* 19 */
270 1.2 matt PID_UHP, /* 20 */
271 1.2 matt PID_LCDC, /* 21 */
272 1.2 matt
273 1.2 matt PID_IRQ0 = 29, /* 29 */
274 1.2 matt PID_IRQ1, /* 30 */
275 1.2 matt PID_IRQ2, /* 31 */
276 1.2 matt };
277 1.2 matt
278 1.2 matt #endif /* _AT91SAM9261REG_H_ */
279