bcm2835_intr.c revision 1.19 1 1.19 skrll /* $NetBSD: bcm2835_intr.c,v 1.19 2019/03/01 14:53:12 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.8 skrll * Copyright (c) 2012, 2015 The NetBSD Foundation, Inc.
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.1 skrll * by Nick Hudson
9 1.1 skrll *
10 1.1 skrll * Redistribution and use in source and binary forms, with or without
11 1.1 skrll * modification, are permitted provided that the following conditions
12 1.1 skrll * are met:
13 1.1 skrll * 1. Redistributions of source code must retain the above copyright
14 1.1 skrll * notice, this list of conditions and the following disclaimer.
15 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 skrll * notice, this list of conditions and the following disclaimer in the
17 1.1 skrll * documentation and/or other materials provided with the distribution.
18 1.1 skrll *
19 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
30 1.1 skrll */
31 1.1 skrll
32 1.1 skrll #include <sys/cdefs.h>
33 1.19 skrll __KERNEL_RCSID(0, "$NetBSD: bcm2835_intr.c,v 1.19 2019/03/01 14:53:12 skrll Exp $");
34 1.1 skrll
35 1.1 skrll #define _INTR_PRIVATE
36 1.1 skrll
37 1.5 skrll #include "opt_bcm283x.h"
38 1.5 skrll
39 1.1 skrll #include <sys/param.h>
40 1.5 skrll #include <sys/bus.h>
41 1.5 skrll #include <sys/cpu.h>
42 1.5 skrll #include <sys/device.h>
43 1.19 skrll #include <sys/kernel.h>
44 1.19 skrll #include <sys/kmem.h>
45 1.1 skrll #include <sys/proc.h>
46 1.1 skrll
47 1.15 skrll #include <dev/fdt/fdtvar.h>
48 1.15 skrll
49 1.1 skrll #include <machine/intr.h>
50 1.5 skrll
51 1.5 skrll #include <arm/locore.h>
52 1.1 skrll
53 1.1 skrll #include <arm/pic/picvar.h>
54 1.5 skrll #include <arm/cortex/gtmr_var.h>
55 1.1 skrll
56 1.15 skrll #include <arm/broadcom/bcm2835_intr.h>
57 1.1 skrll #include <arm/broadcom/bcm2835reg.h>
58 1.5 skrll #include <arm/broadcom/bcm2835var.h>
59 1.1 skrll
60 1.15 skrll #include <arm/fdt/arm_fdtvar.h>
61 1.15 skrll
62 1.15 skrll static void bcm2835_irq_handler(void *);
63 1.15 skrll static void bcm2836mp_intr_init(void *, struct cpu_info *);
64 1.15 skrll
65 1.1 skrll static void bcm2835_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
66 1.1 skrll static void bcm2835_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
67 1.1 skrll static int bcm2835_pic_find_pending_irqs(struct pic_softc *);
68 1.1 skrll static void bcm2835_pic_establish_irq(struct pic_softc *, struct intrsource *);
69 1.1 skrll static void bcm2835_pic_source_name(struct pic_softc *, int, char *,
70 1.1 skrll size_t);
71 1.1 skrll
72 1.5 skrll static void bcm2836mp_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
73 1.5 skrll static void bcm2836mp_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
74 1.5 skrll static int bcm2836mp_pic_find_pending_irqs(struct pic_softc *);
75 1.5 skrll static void bcm2836mp_pic_establish_irq(struct pic_softc *, struct intrsource *);
76 1.5 skrll static void bcm2836mp_pic_source_name(struct pic_softc *, int, char *,
77 1.5 skrll size_t);
78 1.5 skrll #ifdef MULTIPROCESSOR
79 1.5 skrll int bcm2836mp_ipi_handler(void *);
80 1.5 skrll static void bcm2836mp_cpu_init(struct pic_softc *, struct cpu_info *);
81 1.5 skrll static void bcm2836mp_send_ipi(struct pic_softc *, const kcpuset_t *, u_long);
82 1.5 skrll #endif
83 1.15 skrll
84 1.15 skrll static int bcm2835_icu_fdt_decode_irq(u_int *);
85 1.15 skrll static void *bcm2835_icu_fdt_establish(device_t, u_int *, int, int,
86 1.15 skrll int (*)(void *), void *);
87 1.15 skrll static void bcm2835_icu_fdt_disestablish(device_t, void *);
88 1.15 skrll static bool bcm2835_icu_fdt_intrstr(device_t, u_int *, char *, size_t);
89 1.15 skrll
90 1.15 skrll static int bcm2836mp_icu_fdt_decode_irq(u_int *);
91 1.15 skrll static void *bcm2836mp_icu_fdt_establish(device_t, u_int *, int, int,
92 1.15 skrll int (*)(void *), void *);
93 1.15 skrll static void bcm2836mp_icu_fdt_disestablish(device_t, void *);
94 1.15 skrll static bool bcm2836mp_icu_fdt_intrstr(device_t, u_int *, char *, size_t);
95 1.5 skrll
96 1.1 skrll static int bcm2835_icu_match(device_t, cfdata_t, void *);
97 1.1 skrll static void bcm2835_icu_attach(device_t, device_t, void *);
98 1.1 skrll
99 1.15 skrll static void
100 1.15 skrll bcm2835_set_priority(struct pic_softc *pic, int ipl)
101 1.15 skrll {
102 1.15 skrll }
103 1.15 skrll
104 1.1 skrll static struct pic_ops bcm2835_picops = {
105 1.1 skrll .pic_unblock_irqs = bcm2835_pic_unblock_irqs,
106 1.1 skrll .pic_block_irqs = bcm2835_pic_block_irqs,
107 1.1 skrll .pic_find_pending_irqs = bcm2835_pic_find_pending_irqs,
108 1.1 skrll .pic_establish_irq = bcm2835_pic_establish_irq,
109 1.1 skrll .pic_source_name = bcm2835_pic_source_name,
110 1.15 skrll .pic_set_priority = bcm2835_set_priority,
111 1.1 skrll };
112 1.1 skrll
113 1.18 skrll static struct pic_softc bcm2835_pic = {
114 1.1 skrll .pic_ops = &bcm2835_picops,
115 1.1 skrll .pic_maxsources = BCM2835_NIRQ,
116 1.1 skrll .pic_name = "bcm2835 pic",
117 1.1 skrll };
118 1.1 skrll
119 1.5 skrll static struct pic_ops bcm2836mp_picops = {
120 1.5 skrll .pic_unblock_irqs = bcm2836mp_pic_unblock_irqs,
121 1.5 skrll .pic_block_irqs = bcm2836mp_pic_block_irqs,
122 1.5 skrll .pic_find_pending_irqs = bcm2836mp_pic_find_pending_irqs,
123 1.5 skrll .pic_establish_irq = bcm2836mp_pic_establish_irq,
124 1.5 skrll .pic_source_name = bcm2836mp_pic_source_name,
125 1.8 skrll #if defined(MULTIPROCESSOR)
126 1.5 skrll .pic_cpu_init = bcm2836mp_cpu_init,
127 1.5 skrll .pic_ipi_send = bcm2836mp_send_ipi,
128 1.5 skrll #endif
129 1.5 skrll };
130 1.5 skrll
131 1.18 skrll static struct pic_softc bcm2836mp_pic[BCM2836_NCPUS] = {
132 1.13 skrll [0 ... BCM2836_NCPUS - 1] = {
133 1.8 skrll .pic_ops = &bcm2836mp_picops,
134 1.8 skrll .pic_maxsources = BCM2836_NIRQPERCPU,
135 1.8 skrll .pic_name = "bcm2836 pic",
136 1.13 skrll }
137 1.5 skrll };
138 1.15 skrll
139 1.15 skrll static struct fdtbus_interrupt_controller_func bcm2835icu_fdt_funcs = {
140 1.15 skrll .establish = bcm2835_icu_fdt_establish,
141 1.15 skrll .disestablish = bcm2835_icu_fdt_disestablish,
142 1.15 skrll .intrstr = bcm2835_icu_fdt_intrstr
143 1.15 skrll };
144 1.15 skrll
145 1.15 skrll static struct fdtbus_interrupt_controller_func bcm2836mpicu_fdt_funcs = {
146 1.15 skrll .establish = bcm2836mp_icu_fdt_establish,
147 1.15 skrll .disestablish = bcm2836mp_icu_fdt_disestablish,
148 1.15 skrll .intrstr = bcm2836mp_icu_fdt_intrstr
149 1.15 skrll };
150 1.5 skrll
151 1.19 skrll struct bcm2836mp_interrupt {
152 1.19 skrll bool bi_done;
153 1.19 skrll TAILQ_ENTRY(bcm2836mp_interrupt) bi_next;
154 1.19 skrll int bi_irq;
155 1.19 skrll int bi_ipl;
156 1.19 skrll int bi_flags;
157 1.19 skrll int (*bi_func)(void *);
158 1.19 skrll void *bi_arg;
159 1.19 skrll void *bi_ihs[BCM2836_NCPUS];
160 1.19 skrll };
161 1.19 skrll
162 1.19 skrll static TAILQ_HEAD(, bcm2836mp_interrupt) bcm2836mp_interrupts =
163 1.19 skrll TAILQ_HEAD_INITIALIZER(bcm2836mp_interrupts);
164 1.19 skrll
165 1.1 skrll struct bcm2835icu_softc {
166 1.1 skrll device_t sc_dev;
167 1.1 skrll bus_space_tag_t sc_iot;
168 1.1 skrll bus_space_handle_t sc_ioh;
169 1.15 skrll
170 1.15 skrll int sc_phandle;
171 1.1 skrll };
172 1.1 skrll
173 1.15 skrll struct bcm2835icu_softc *bcml1icu_sc;
174 1.1 skrll struct bcm2835icu_softc *bcmicu_sc;
175 1.3 skrll
176 1.1 skrll #define read_bcm2835reg(o) \
177 1.1 skrll bus_space_read_4(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, (o))
178 1.3 skrll
179 1.1 skrll #define write_bcm2835reg(o, v) \
180 1.1 skrll bus_space_write_4(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, (o), (v))
181 1.1 skrll
182 1.1 skrll
183 1.1 skrll #define bcm2835_barrier() \
184 1.1 skrll bus_space_barrier(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, 0, \
185 1.1 skrll BCM2835_ARMICU_SIZE, BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
186 1.3 skrll
187 1.1 skrll static const char * const bcm2835_sources[BCM2835_NIRQ] = {
188 1.1 skrll "(unused 0)", "(unused 1)", "(unused 2)", "timer3",
189 1.1 skrll "(unused 4)", "(unused 5)", "(unused 6)", "jpeg",
190 1.2 jakllsch "(unused 8)", "usb", "(unused 10)", "(unused 11)",
191 1.2 jakllsch "(unused 12)", "(unused 13)", "(unused 14)", "(unused 15)",
192 1.4 skrll "dma0", "dma1", "dma2", "dma3",
193 1.4 skrll "dma4", "dma5", "dma6", "dma7",
194 1.4 skrll "dma8", "dma9", "dma10", "dma11",
195 1.4 skrll "dma12", "aux", "(unused 30)", "(unused 31)",
196 1.1 skrll "(unused 32)", "(unused 33)", "(unused 34)", "(unused 35)",
197 1.1 skrll "(unused 36)", "(unused 37)", "(unused 38)", "(unused 39)",
198 1.1 skrll "(unused 40)", "(unused 41)", "(unused 42)", "i2c spl slv",
199 1.1 skrll "(unused 44)", "pwa0", "pwa1", "(unused 47)",
200 1.1 skrll "smi", "gpio[0]", "gpio[1]", "gpio[2]",
201 1.1 skrll "gpio[3]", "i2c", "spi", "pcm",
202 1.12 jmcneill "sdhost", "uart", "(unused 58)", "(unused 59)",
203 1.1 skrll "(unused 60)", "(unused 61)", "emmc", "(unused 63)",
204 1.1 skrll "Timer", "Mailbox", "Doorbell0", "Doorbell1",
205 1.1 skrll "GPU0 Halted", "GPU1 Halted", "Illegal #1", "Illegal #0"
206 1.1 skrll };
207 1.1 skrll
208 1.8 skrll static const char * const bcm2836mp_sources[BCM2836_NIRQPERCPU] = {
209 1.5 skrll "cntpsirq", "cntpnsirq", "cnthpirq", "cntvirq",
210 1.5 skrll "mailbox0", "mailbox1", "mailbox2", "mailbox3",
211 1.17 skrll "gpu", "pmu"
212 1.5 skrll };
213 1.5 skrll
214 1.5 skrll #define BCM2836_INTBIT_GPUPENDING __BIT(8)
215 1.5 skrll
216 1.1 skrll #define BCM2835_INTBIT_PENDING1 __BIT(8)
217 1.1 skrll #define BCM2835_INTBIT_PENDING2 __BIT(9)
218 1.1 skrll #define BCM2835_INTBIT_ARM __BITS(0,7)
219 1.1 skrll #define BCM2835_INTBIT_GPU0 __BITS(10,14)
220 1.1 skrll #define BCM2835_INTBIT_GPU1 __BITS(15,20)
221 1.1 skrll
222 1.1 skrll CFATTACH_DECL_NEW(bcmicu, sizeof(struct bcm2835icu_softc),
223 1.1 skrll bcm2835_icu_match, bcm2835_icu_attach, NULL, NULL);
224 1.1 skrll
225 1.1 skrll static int
226 1.1 skrll bcm2835_icu_match(device_t parent, cfdata_t cf, void *aux)
227 1.1 skrll {
228 1.15 skrll const char * const compatible[] = {
229 1.15 skrll "brcm,bcm2708-armctrl-ic",
230 1.15 skrll "brcm,bcm2709-armctrl-ic",
231 1.15 skrll "brcm,bcm2835-armctrl-ic",
232 1.15 skrll "brcm,bcm2836-armctrl-ic",
233 1.15 skrll "brcm,bcm2836-l1-intc",
234 1.15 skrll NULL
235 1.15 skrll };
236 1.15 skrll struct fdt_attach_args * const faa = aux;
237 1.1 skrll
238 1.15 skrll return of_match_compatible(faa->faa_phandle, compatible);
239 1.1 skrll }
240 1.1 skrll
241 1.1 skrll static void
242 1.1 skrll bcm2835_icu_attach(device_t parent, device_t self, void *aux)
243 1.1 skrll {
244 1.15 skrll struct bcm2835icu_softc * const sc = device_private(self);
245 1.15 skrll struct fdt_attach_args * const faa = aux;
246 1.15 skrll struct fdtbus_interrupt_controller_func *ifuncs;
247 1.15 skrll const int phandle = faa->faa_phandle;
248 1.15 skrll bus_addr_t addr;
249 1.15 skrll bus_size_t size;
250 1.15 skrll bus_space_handle_t ioh;
251 1.15 skrll int error;
252 1.15 skrll
253 1.15 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
254 1.15 skrll aprint_error(": couldn't get registers\n");
255 1.15 skrll return;
256 1.15 skrll }
257 1.1 skrll
258 1.1 skrll sc->sc_dev = self;
259 1.15 skrll sc->sc_iot = faa->faa_bst;
260 1.1 skrll
261 1.15 skrll if (bus_space_map(sc->sc_iot, addr, size, 0, &ioh) != 0) {
262 1.15 skrll aprint_error(": couldn't map device\n");
263 1.1 skrll return;
264 1.1 skrll }
265 1.1 skrll
266 1.15 skrll sc->sc_ioh = ioh;
267 1.15 skrll sc->sc_phandle = phandle;
268 1.5 skrll
269 1.15 skrll const char * const local_intc[] = { "brcm,bcm2836-l1-intc", NULL };
270 1.15 skrll if (of_match_compatible(faa->faa_phandle, local_intc)) {
271 1.8 skrll #if defined(MULTIPROCESSOR)
272 1.15 skrll aprint_normal(": Multiprocessor");
273 1.5 skrll #endif
274 1.15 skrll bcml1icu_sc = sc;
275 1.5 skrll
276 1.15 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh,
277 1.15 skrll BCM2836_LOCAL_CONTROL, 0);
278 1.15 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh,
279 1.15 skrll BCM2836_LOCAL_PRESCALER, 0x80000000);
280 1.15 skrll
281 1.15 skrll ifuncs = &bcm2836mpicu_fdt_funcs;
282 1.15 skrll
283 1.15 skrll bcm2836mp_intr_init(self, curcpu());
284 1.15 skrll arm_fdt_cpu_hatch_register(self, bcm2836mp_intr_init);
285 1.15 skrll } else {
286 1.15 skrll if (bcml1icu_sc == NULL)
287 1.15 skrll arm_fdt_irq_set_handler(bcm2835_irq_handler);
288 1.15 skrll bcmicu_sc = sc;
289 1.15 skrll sc->sc_ioh = ioh;
290 1.15 skrll sc->sc_phandle = phandle;
291 1.15 skrll pic_add(&bcm2835_pic, BCM2835_INT_BASE);
292 1.15 skrll ifuncs = &bcm2835icu_fdt_funcs;
293 1.15 skrll }
294 1.15 skrll
295 1.15 skrll error = fdtbus_register_interrupt_controller(self, phandle, ifuncs);
296 1.15 skrll if (error != 0) {
297 1.15 skrll aprint_error(": couldn't register with fdtbus: %d\n", error);
298 1.15 skrll return;
299 1.15 skrll }
300 1.1 skrll aprint_normal("\n");
301 1.1 skrll }
302 1.1 skrll
303 1.15 skrll static void
304 1.1 skrll bcm2835_irq_handler(void *frame)
305 1.1 skrll {
306 1.1 skrll struct cpu_info * const ci = curcpu();
307 1.1 skrll const int oldipl = ci->ci_cpl;
308 1.16 skrll const cpuid_t cpuid = ci->ci_core_id;
309 1.1 skrll const uint32_t oldipl_mask = __BIT(oldipl);
310 1.1 skrll int ipl_mask = 0;
311 1.1 skrll
312 1.1 skrll ci->ci_data.cpu_nintr++;
313 1.1 skrll
314 1.1 skrll bcm2835_barrier();
315 1.8 skrll if (cpuid == 0) {
316 1.8 skrll ipl_mask = bcm2835_pic_find_pending_irqs(&bcm2835_pic);
317 1.8 skrll }
318 1.15 skrll #if defined(SOC_BCM2836)
319 1.8 skrll ipl_mask |= bcm2836mp_pic_find_pending_irqs(&bcm2836mp_pic[cpuid]);
320 1.5 skrll #endif
321 1.1 skrll
322 1.1 skrll /*
323 1.1 skrll * Record the pending_ipls and deliver them if we can.
324 1.1 skrll */
325 1.1 skrll if ((ipl_mask & ~oldipl_mask) > oldipl_mask)
326 1.1 skrll pic_do_pending_ints(I32_bit, oldipl, frame);
327 1.1 skrll }
328 1.1 skrll
329 1.1 skrll static void
330 1.1 skrll bcm2835_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase,
331 1.1 skrll uint32_t irq_mask)
332 1.1 skrll {
333 1.1 skrll
334 1.1 skrll write_bcm2835reg(BCM2835_INTC_ENABLEBASE + (irqbase >> 3), irq_mask);
335 1.1 skrll bcm2835_barrier();
336 1.1 skrll }
337 1.1 skrll
338 1.1 skrll static void
339 1.1 skrll bcm2835_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
340 1.1 skrll uint32_t irq_mask)
341 1.1 skrll {
342 1.1 skrll
343 1.1 skrll write_bcm2835reg(BCM2835_INTC_DISABLEBASE + (irqbase >> 3), irq_mask);
344 1.1 skrll bcm2835_barrier();
345 1.1 skrll }
346 1.1 skrll
347 1.1 skrll /*
348 1.1 skrll * Called with interrupts disabled
349 1.1 skrll */
350 1.1 skrll static int
351 1.1 skrll bcm2835_pic_find_pending_irqs(struct pic_softc *pic)
352 1.1 skrll {
353 1.1 skrll int ipl = 0;
354 1.1 skrll uint32_t bpending, gpu0irq, gpu1irq, armirq;
355 1.1 skrll
356 1.1 skrll bcm2835_barrier();
357 1.1 skrll bpending = read_bcm2835reg(BCM2835_INTC_IRQBPENDING);
358 1.1 skrll if (bpending == 0)
359 1.1 skrll return 0;
360 1.1 skrll
361 1.1 skrll armirq = bpending & BCM2835_INTBIT_ARM;
362 1.1 skrll gpu0irq = bpending & BCM2835_INTBIT_GPU0;
363 1.1 skrll gpu1irq = bpending & BCM2835_INTBIT_GPU1;
364 1.1 skrll
365 1.1 skrll if (armirq) {
366 1.8 skrll ipl |= pic_mark_pending_sources(pic,
367 1.8 skrll BCM2835_INT_BASICBASE - BCM2835_INT_BASE, armirq);
368 1.1 skrll }
369 1.1 skrll
370 1.1 skrll if (gpu0irq || (bpending & BCM2835_INTBIT_PENDING1)) {
371 1.1 skrll uint32_t pending1;
372 1.3 skrll
373 1.1 skrll pending1 = read_bcm2835reg(BCM2835_INTC_IRQ1PENDING);
374 1.8 skrll ipl |= pic_mark_pending_sources(pic,
375 1.8 skrll BCM2835_INT_GPU0BASE - BCM2835_INT_BASE, pending1);
376 1.1 skrll }
377 1.1 skrll if (gpu1irq || (bpending & BCM2835_INTBIT_PENDING2)) {
378 1.1 skrll uint32_t pending2;
379 1.3 skrll
380 1.1 skrll pending2 = read_bcm2835reg(BCM2835_INTC_IRQ2PENDING);
381 1.8 skrll ipl |= pic_mark_pending_sources(pic,
382 1.8 skrll BCM2835_INT_GPU1BASE - BCM2835_INT_BASE, pending2);
383 1.1 skrll }
384 1.3 skrll
385 1.1 skrll return ipl;
386 1.1 skrll }
387 1.1 skrll
388 1.1 skrll static void
389 1.1 skrll bcm2835_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
390 1.1 skrll {
391 1.1 skrll
392 1.1 skrll /* Nothing really*/
393 1.1 skrll KASSERT(is->is_irq < BCM2835_NIRQ);
394 1.1 skrll KASSERT(is->is_type == IST_LEVEL);
395 1.1 skrll }
396 1.1 skrll
397 1.1 skrll static void
398 1.1 skrll bcm2835_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
399 1.1 skrll {
400 1.1 skrll
401 1.1 skrll strlcpy(buf, bcm2835_sources[irq], len);
402 1.1 skrll }
403 1.5 skrll
404 1.15 skrll static int
405 1.15 skrll bcm2835_icu_fdt_decode_irq(u_int *specifier)
406 1.15 skrll {
407 1.15 skrll u_int base;
408 1.15 skrll
409 1.15 skrll if (!specifier)
410 1.15 skrll return -1;
411 1.15 skrll
412 1.15 skrll /* 1st cell is the bank number. 0 = ARM, 1 = GPU0, 2 = GPU1 */
413 1.15 skrll /* 2nd cell is the irq relative to that bank */
414 1.15 skrll
415 1.15 skrll const u_int bank = be32toh(specifier[0]);
416 1.15 skrll switch (bank) {
417 1.15 skrll case 0:
418 1.15 skrll base = BCM2835_INT_BASICBASE;
419 1.15 skrll break;
420 1.15 skrll case 1:
421 1.15 skrll base = BCM2835_INT_GPU0BASE;
422 1.15 skrll break;
423 1.15 skrll case 2:
424 1.15 skrll base = BCM2835_INT_GPU1BASE;
425 1.15 skrll break;
426 1.15 skrll default:
427 1.15 skrll return -1;
428 1.15 skrll }
429 1.15 skrll const u_int off = be32toh(specifier[1]);
430 1.15 skrll
431 1.15 skrll return base + off;
432 1.15 skrll }
433 1.15 skrll
434 1.15 skrll static void *
435 1.15 skrll bcm2835_icu_fdt_establish(device_t dev, u_int *specifier, int ipl, int flags,
436 1.15 skrll int (*func)(void *), void *arg)
437 1.15 skrll {
438 1.15 skrll int iflags = (flags & FDT_INTR_MPSAFE) ? IST_MPSAFE : 0;
439 1.15 skrll int irq;
440 1.15 skrll
441 1.15 skrll irq = bcm2835_icu_fdt_decode_irq(specifier);
442 1.15 skrll if (irq == -1)
443 1.15 skrll return NULL;
444 1.5 skrll
445 1.15 skrll return intr_establish(irq, ipl, IST_LEVEL | iflags, func, arg);
446 1.15 skrll }
447 1.15 skrll
448 1.15 skrll static void
449 1.15 skrll bcm2835_icu_fdt_disestablish(device_t dev, void *ih)
450 1.15 skrll {
451 1.15 skrll intr_disestablish(ih);
452 1.15 skrll }
453 1.15 skrll
454 1.15 skrll static bool
455 1.15 skrll bcm2835_icu_fdt_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
456 1.15 skrll {
457 1.15 skrll int irq;
458 1.15 skrll
459 1.15 skrll irq = bcm2835_icu_fdt_decode_irq(specifier);
460 1.15 skrll if (irq == -1)
461 1.15 skrll return false;
462 1.15 skrll
463 1.15 skrll snprintf(buf, buflen, "icu irq %d", irq);
464 1.15 skrll
465 1.15 skrll return true;
466 1.15 skrll }
467 1.5 skrll
468 1.5 skrll #define BCM2836MP_TIMER_IRQS __BITS(3,0)
469 1.19 skrll #define BCM2836MP_MAILBOX_IRQS __BITS(4,7)
470 1.19 skrll #define BCM2836MP_GPU_IRQ __BIT(8)
471 1.19 skrll #define BCM2836MP_PMU_IRQ __BIT(9)
472 1.19 skrll #define BCM2836MP_ALL_IRQS (BCM2836MP_TIMER_IRQS | BCM2836MP_MAILBOX_IRQS | BCM2836MP_GPU_IRQ | BCM2836MP_PMU_IRQ)
473 1.5 skrll
474 1.5 skrll static void
475 1.5 skrll bcm2836mp_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase,
476 1.5 skrll uint32_t irq_mask)
477 1.5 skrll {
478 1.15 skrll const bus_space_tag_t iot = bcml1icu_sc->sc_iot;
479 1.15 skrll const bus_space_handle_t ioh = bcml1icu_sc->sc_ioh;
480 1.19 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
481 1.5 skrll
482 1.8 skrll KASSERT(irqbase == 0);
483 1.5 skrll
484 1.5 skrll if (irq_mask & BCM2836MP_TIMER_IRQS) {
485 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_TIMER_IRQS);
486 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
487 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid));
488 1.5 skrll val |= mask;
489 1.15 skrll bus_space_write_4(iot, ioh,
490 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid),
491 1.5 skrll val);
492 1.15 skrll bus_space_barrier(iot, ioh,
493 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROL_BASE,
494 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROL_SIZE,
495 1.5 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
496 1.10 skrll }
497 1.10 skrll if (irq_mask & BCM2836MP_MAILBOX_IRQS) {
498 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_MAILBOX_IRQS);
499 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
500 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid));
501 1.5 skrll val |= mask;
502 1.15 skrll bus_space_write_4(iot, ioh,
503 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid),
504 1.5 skrll val);
505 1.15 skrll bus_space_barrier(iot, ioh,
506 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_BASE,
507 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_SIZE,
508 1.5 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
509 1.5 skrll }
510 1.19 skrll if (irq_mask & BCM2836MP_PMU_IRQ) {
511 1.19 skrll bus_space_write_4(iot, ioh, BCM2836_LOCAL_PM_ROUTING_SET,
512 1.19 skrll __BIT(cpuid));
513 1.19 skrll bus_space_barrier(iot, ioh, BCM2836_LOCAL_PM_ROUTING_SET, 4,
514 1.19 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
515 1.19 skrll }
516 1.5 skrll
517 1.5 skrll return;
518 1.5 skrll }
519 1.5 skrll
520 1.5 skrll static void
521 1.5 skrll bcm2836mp_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
522 1.5 skrll uint32_t irq_mask)
523 1.5 skrll {
524 1.15 skrll const bus_space_tag_t iot = bcml1icu_sc->sc_iot;
525 1.15 skrll const bus_space_handle_t ioh = bcml1icu_sc->sc_ioh;
526 1.19 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
527 1.8 skrll
528 1.8 skrll KASSERT(irqbase == 0);
529 1.5 skrll
530 1.5 skrll if (irq_mask & BCM2836MP_TIMER_IRQS) {
531 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_TIMER_IRQS);
532 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
533 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid));
534 1.5 skrll val &= ~mask;
535 1.15 skrll bus_space_write_4(iot, ioh,
536 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid),
537 1.5 skrll val);
538 1.10 skrll }
539 1.10 skrll if (irq_mask & BCM2836MP_MAILBOX_IRQS) {
540 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_MAILBOX_IRQS);
541 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
542 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid));
543 1.5 skrll val &= ~mask;
544 1.15 skrll bus_space_write_4(iot, ioh,
545 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid),
546 1.5 skrll val);
547 1.5 skrll }
548 1.19 skrll if (irq_mask & BCM2836MP_PMU_IRQ) {
549 1.19 skrll bus_space_write_4(iot, ioh, BCM2836_LOCAL_PM_ROUTING_CLR,
550 1.19 skrll __BIT(cpuid));
551 1.19 skrll }
552 1.5 skrll
553 1.5 skrll bcm2835_barrier();
554 1.5 skrll return;
555 1.5 skrll }
556 1.5 skrll
557 1.5 skrll static int
558 1.5 skrll bcm2836mp_pic_find_pending_irqs(struct pic_softc *pic)
559 1.5 skrll {
560 1.8 skrll struct cpu_info * const ci = curcpu();
561 1.16 skrll const cpuid_t cpuid = ci->ci_core_id;
562 1.5 skrll uint32_t lpending;
563 1.5 skrll int ipl = 0;
564 1.5 skrll
565 1.8 skrll KASSERT(pic == &bcm2836mp_pic[cpuid]);
566 1.8 skrll
567 1.5 skrll bcm2835_barrier();
568 1.5 skrll
569 1.15 skrll lpending = bus_space_read_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
570 1.5 skrll BCM2836_LOCAL_INTC_IRQPENDINGN(cpuid));
571 1.5 skrll
572 1.5 skrll lpending &= ~BCM2836_INTBIT_GPUPENDING;
573 1.5 skrll if (lpending & BCM2836MP_ALL_IRQS) {
574 1.5 skrll ipl |= pic_mark_pending_sources(pic, 0 /* BCM2836_INT_LOCALBASE */,
575 1.5 skrll lpending & BCM2836MP_ALL_IRQS);
576 1.5 skrll }
577 1.5 skrll
578 1.5 skrll return ipl;
579 1.5 skrll }
580 1.5 skrll
581 1.5 skrll static void
582 1.5 skrll bcm2836mp_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
583 1.5 skrll {
584 1.5 skrll /* Nothing really*/
585 1.5 skrll KASSERT(is->is_irq >= 0);
586 1.8 skrll KASSERT(is->is_irq < BCM2836_NIRQPERCPU);
587 1.8 skrll }
588 1.8 skrll
589 1.8 skrll static void
590 1.8 skrll bcm2836mp_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
591 1.8 skrll {
592 1.8 skrll
593 1.8 skrll irq %= BCM2836_NIRQPERCPU;
594 1.8 skrll strlcpy(buf, bcm2836mp_sources[irq], len);
595 1.8 skrll }
596 1.5 skrll
597 1.5 skrll
598 1.15 skrll #if defined(MULTIPROCESSOR)
599 1.8 skrll static void bcm2836mp_cpu_init(struct pic_softc *pic, struct cpu_info *ci)
600 1.8 skrll {
601 1.8 skrll
602 1.8 skrll /* Enable IRQ and not FIQ */
603 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
604 1.16 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(ci->ci_core_id), 1);
605 1.5 skrll }
606 1.5 skrll
607 1.5 skrll static void
608 1.8 skrll bcm2836mp_send_ipi(struct pic_softc *pic, const kcpuset_t *kcp, u_long ipi)
609 1.8 skrll {
610 1.10 skrll KASSERT(pic != NULL);
611 1.10 skrll KASSERT(pic != &bcm2835_pic);
612 1.10 skrll KASSERT(pic->pic_cpus != NULL);
613 1.10 skrll
614 1.8 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
615 1.8 skrll
616 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
617 1.9 jmcneill BCM2836_LOCAL_MAILBOX0_SETN(cpuid), __BIT(ipi));
618 1.8 skrll }
619 1.8 skrll
620 1.8 skrll int
621 1.8 skrll bcm2836mp_ipi_handler(void *priv)
622 1.8 skrll {
623 1.8 skrll const struct cpu_info *ci = curcpu();
624 1.16 skrll const cpuid_t cpuid = ci->ci_core_id;
625 1.9 jmcneill uint32_t ipimask, bit;
626 1.9 jmcneill
627 1.15 skrll ipimask = bus_space_read_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
628 1.8 skrll BCM2836_LOCAL_MAILBOX0_CLRN(cpuid));
629 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
630 1.15 skrll BCM2836_LOCAL_MAILBOX0_CLRN(cpuid), ipimask);
631 1.8 skrll
632 1.9 jmcneill while ((bit = ffs(ipimask)) > 0) {
633 1.9 jmcneill const u_int ipi = bit - 1;
634 1.9 jmcneill switch (ipi) {
635 1.9 jmcneill case IPI_AST:
636 1.11 skrll pic_ipi_ast(priv);
637 1.11 skrll break;
638 1.9 jmcneill case IPI_NOP:
639 1.11 skrll pic_ipi_nop(priv);
640 1.11 skrll break;
641 1.9 jmcneill #ifdef __HAVE_PREEMPTION
642 1.9 jmcneill case IPI_KPREEMPT:
643 1.11 skrll pic_ipi_kpreempt(priv);
644 1.11 skrll break;
645 1.9 jmcneill #endif
646 1.9 jmcneill case IPI_XCALL:
647 1.9 jmcneill pic_ipi_xcall(priv);
648 1.9 jmcneill break;
649 1.9 jmcneill case IPI_GENERIC:
650 1.9 jmcneill pic_ipi_generic(priv);
651 1.9 jmcneill break;
652 1.9 jmcneill case IPI_SHOOTDOWN:
653 1.9 jmcneill pic_ipi_shootdown(priv);
654 1.9 jmcneill break;
655 1.8 skrll #ifdef DDB
656 1.9 jmcneill case IPI_DDB:
657 1.9 jmcneill pic_ipi_ddb(priv);
658 1.9 jmcneill break;
659 1.8 skrll #endif
660 1.9 jmcneill }
661 1.9 jmcneill ipimask &= ~__BIT(ipi);
662 1.8 skrll }
663 1.8 skrll
664 1.8 skrll return 1;
665 1.8 skrll }
666 1.15 skrll #endif
667 1.8 skrll
668 1.15 skrll static void
669 1.15 skrll bcm2836mp_intr_init(void *priv, struct cpu_info *ci)
670 1.5 skrll {
671 1.16 skrll const cpuid_t cpuid = ci->ci_core_id;
672 1.8 skrll struct pic_softc * const pic = &bcm2836mp_pic[cpuid];
673 1.8 skrll
674 1.15 skrll #if defined(MULTIPROCESSOR)
675 1.8 skrll pic->pic_cpus = ci->ci_kcpuset;
676 1.15 skrll #endif
677 1.8 skrll pic_add(pic, BCM2836_INT_BASECPUN(cpuid));
678 1.8 skrll
679 1.15 skrll #if defined(MULTIPROCESSOR)
680 1.10 skrll intr_establish(BCM2836_INT_MAILBOX0_CPUN(cpuid), IPL_HIGH,
681 1.8 skrll IST_LEVEL | IST_MPSAFE, bcm2836mp_ipi_handler, NULL);
682 1.8 skrll
683 1.19 skrll struct bcm2836mp_interrupt *bip;
684 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
685 1.19 skrll if (bip->bi_done)
686 1.19 skrll continue;
687 1.19 skrll
688 1.19 skrll const int irq = BCM2836_INT_BASECPUN(cpuid) + bip->bi_irq;
689 1.19 skrll void *ih = intr_establish(irq, bip->bi_ipl,
690 1.19 skrll IST_LEVEL | bip->bi_flags, bip->bi_func, bip->bi_arg);
691 1.19 skrll
692 1.19 skrll bip->bi_ihs[cpuid] = ih;
693 1.19 skrll }
694 1.15 skrll #endif
695 1.5 skrll }
696 1.8 skrll
697 1.15 skrll static int
698 1.15 skrll bcm2836mp_icu_fdt_decode_irq(u_int *specifier)
699 1.15 skrll {
700 1.15 skrll if (!specifier)
701 1.15 skrll return -1;
702 1.19 skrll return be32toh(specifier[0]);
703 1.15 skrll }
704 1.15 skrll
705 1.15 skrll static void *
706 1.15 skrll bcm2836mp_icu_fdt_establish(device_t dev, u_int *specifier, int ipl, int flags,
707 1.15 skrll int (*func)(void *), void *arg)
708 1.15 skrll {
709 1.15 skrll int iflags = (flags & FDT_INTR_MPSAFE) ? IST_MPSAFE : 0;
710 1.19 skrll struct bcm2836mp_interrupt *bip;
711 1.19 skrll void *ih;
712 1.15 skrll
713 1.19 skrll int irq = bcm2836mp_icu_fdt_decode_irq(specifier);
714 1.15 skrll if (irq == -1)
715 1.15 skrll return NULL;
716 1.15 skrll
717 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
718 1.19 skrll if (irq == bip->bi_irq)
719 1.19 skrll return NULL;
720 1.19 skrll }
721 1.19 skrll
722 1.19 skrll bip = kmem_alloc(sizeof(*bip), KM_SLEEP);
723 1.19 skrll if (bip == NULL)
724 1.19 skrll return NULL;
725 1.19 skrll
726 1.19 skrll bip->bi_done = false;
727 1.19 skrll bip->bi_irq = irq;
728 1.19 skrll bip->bi_ipl = ipl;
729 1.19 skrll bip->bi_flags = IST_LEVEL | iflags;
730 1.19 skrll bip->bi_func = func;
731 1.19 skrll bip->bi_arg = arg;
732 1.19 skrll
733 1.19 skrll /*
734 1.19 skrll * If we're not cold and the BPs have been started then we can register the
735 1.19 skrll * interupt for all CPUs now, e.g. PMU
736 1.19 skrll */
737 1.19 skrll if (!cold) {
738 1.19 skrll for (cpuid_t cpuid = 0; cpuid < BCM2836_NCPUS; cpuid++) {
739 1.19 skrll ih = intr_establish(BCM2836_INT_BASECPUN(cpuid) + irq, ipl,
740 1.19 skrll IST_LEVEL | iflags, func, arg);
741 1.19 skrll if (!ih) {
742 1.19 skrll kmem_free(bip, sizeof(*bip));
743 1.19 skrll return NULL;
744 1.19 skrll }
745 1.19 skrll bip->bi_ihs[cpuid] = ih;
746 1.19 skrll
747 1.19 skrll }
748 1.19 skrll bip->bi_done = true;
749 1.19 skrll ih = bip->bi_ihs[0];
750 1.19 skrll goto done;
751 1.19 skrll }
752 1.19 skrll
753 1.19 skrll /*
754 1.19 skrll * Otherwise we can only establish the interrupt for the BP and
755 1.19 skrll * delay until bcm2836mp_intr_init is called for each AP, e.g.
756 1.19 skrll * gtmr
757 1.19 skrll */
758 1.19 skrll ih = intr_establish(BCM2836_INT_BASECPUN(0) + irq, ipl,
759 1.19 skrll IST_LEVEL | iflags, func, arg);
760 1.19 skrll if (!ih) {
761 1.19 skrll kmem_free(bip, sizeof(*bip));
762 1.19 skrll return NULL;
763 1.19 skrll }
764 1.19 skrll
765 1.19 skrll bip->bi_ihs[0] = ih;
766 1.19 skrll for (cpuid_t cpuid = 1; cpuid < BCM2836_NCPUS; cpuid++)
767 1.19 skrll bip->bi_ihs[cpuid] = NULL;
768 1.19 skrll
769 1.19 skrll done:
770 1.19 skrll TAILQ_INSERT_TAIL(&bcm2836mp_interrupts, bip, bi_next);
771 1.19 skrll
772 1.19 skrll /*
773 1.19 skrll * Return the intr_establish handle for cpu 0 for API compatibility.
774 1.19 skrll * Any cpu would do here as these sources don't support set_affinity
775 1.19 skrll * when the handle is used in interrupt_distribute(9)
776 1.19 skrll */
777 1.19 skrll return ih;
778 1.15 skrll }
779 1.15 skrll
780 1.15 skrll static void
781 1.15 skrll bcm2836mp_icu_fdt_disestablish(device_t dev, void *ih)
782 1.15 skrll {
783 1.19 skrll struct bcm2836mp_interrupt *bip;
784 1.19 skrll
785 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
786 1.19 skrll if (bip->bi_ihs[0] == ih)
787 1.19 skrll break;
788 1.19 skrll }
789 1.19 skrll
790 1.19 skrll if (bip == NULL)
791 1.19 skrll return;
792 1.19 skrll
793 1.19 skrll for (cpuid_t cpuid = 0; cpuid < BCM2836_NCPUS; cpuid++)
794 1.19 skrll intr_disestablish(bip->bi_ihs[cpuid]);
795 1.19 skrll
796 1.19 skrll TAILQ_REMOVE(&bcm2836mp_interrupts, bip, bi_next);
797 1.19 skrll
798 1.19 skrll kmem_free(bip, sizeof(*bip));
799 1.15 skrll }
800 1.15 skrll
801 1.15 skrll static bool
802 1.15 skrll bcm2836mp_icu_fdt_intrstr(device_t dev, u_int *specifier, char *buf,
803 1.15 skrll size_t buflen)
804 1.15 skrll {
805 1.15 skrll int irq;
806 1.15 skrll
807 1.15 skrll irq = bcm2836mp_icu_fdt_decode_irq(specifier);
808 1.15 skrll if (irq == -1)
809 1.15 skrll return false;
810 1.15 skrll
811 1.15 skrll snprintf(buf, buflen, "local_intc irq %d", irq);
812 1.15 skrll
813 1.15 skrll return true;
814 1.15 skrll }
815