bcm2835_intr.c revision 1.25 1 1.25 thorpej /* $NetBSD: bcm2835_intr.c,v 1.25 2019/11/28 01:08:06 thorpej Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.25 thorpej * Copyright (c) 2012, 2015, 2019 The NetBSD Foundation, Inc.
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.1 skrll * by Nick Hudson
9 1.1 skrll *
10 1.1 skrll * Redistribution and use in source and binary forms, with or without
11 1.1 skrll * modification, are permitted provided that the following conditions
12 1.1 skrll * are met:
13 1.1 skrll * 1. Redistributions of source code must retain the above copyright
14 1.1 skrll * notice, this list of conditions and the following disclaimer.
15 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 skrll * notice, this list of conditions and the following disclaimer in the
17 1.1 skrll * documentation and/or other materials provided with the distribution.
18 1.1 skrll *
19 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
30 1.1 skrll */
31 1.1 skrll
32 1.1 skrll #include <sys/cdefs.h>
33 1.25 thorpej __KERNEL_RCSID(0, "$NetBSD: bcm2835_intr.c,v 1.25 2019/11/28 01:08:06 thorpej Exp $");
34 1.1 skrll
35 1.1 skrll #define _INTR_PRIVATE
36 1.1 skrll
37 1.5 skrll #include "opt_bcm283x.h"
38 1.5 skrll
39 1.1 skrll #include <sys/param.h>
40 1.5 skrll #include <sys/bus.h>
41 1.5 skrll #include <sys/cpu.h>
42 1.5 skrll #include <sys/device.h>
43 1.19 skrll #include <sys/kernel.h>
44 1.19 skrll #include <sys/kmem.h>
45 1.1 skrll #include <sys/proc.h>
46 1.1 skrll
47 1.15 skrll #include <dev/fdt/fdtvar.h>
48 1.15 skrll
49 1.1 skrll #include <machine/intr.h>
50 1.5 skrll
51 1.5 skrll #include <arm/locore.h>
52 1.1 skrll
53 1.1 skrll #include <arm/pic/picvar.h>
54 1.5 skrll #include <arm/cortex/gtmr_var.h>
55 1.1 skrll
56 1.15 skrll #include <arm/broadcom/bcm2835_intr.h>
57 1.1 skrll #include <arm/broadcom/bcm2835reg.h>
58 1.5 skrll #include <arm/broadcom/bcm2835var.h>
59 1.1 skrll
60 1.15 skrll #include <arm/fdt/arm_fdtvar.h>
61 1.15 skrll
62 1.15 skrll static void bcm2835_irq_handler(void *);
63 1.15 skrll static void bcm2836mp_intr_init(void *, struct cpu_info *);
64 1.15 skrll
65 1.1 skrll static void bcm2835_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
66 1.1 skrll static void bcm2835_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
67 1.1 skrll static int bcm2835_pic_find_pending_irqs(struct pic_softc *);
68 1.1 skrll static void bcm2835_pic_establish_irq(struct pic_softc *, struct intrsource *);
69 1.1 skrll static void bcm2835_pic_source_name(struct pic_softc *, int, char *,
70 1.1 skrll size_t);
71 1.1 skrll
72 1.5 skrll static void bcm2836mp_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
73 1.5 skrll static void bcm2836mp_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
74 1.5 skrll static int bcm2836mp_pic_find_pending_irqs(struct pic_softc *);
75 1.5 skrll static void bcm2836mp_pic_establish_irq(struct pic_softc *, struct intrsource *);
76 1.5 skrll static void bcm2836mp_pic_source_name(struct pic_softc *, int, char *,
77 1.5 skrll size_t);
78 1.5 skrll #ifdef MULTIPROCESSOR
79 1.5 skrll int bcm2836mp_ipi_handler(void *);
80 1.5 skrll static void bcm2836mp_cpu_init(struct pic_softc *, struct cpu_info *);
81 1.5 skrll static void bcm2836mp_send_ipi(struct pic_softc *, const kcpuset_t *, u_long);
82 1.5 skrll #endif
83 1.15 skrll
84 1.15 skrll static int bcm2835_icu_fdt_decode_irq(u_int *);
85 1.15 skrll static void *bcm2835_icu_fdt_establish(device_t, u_int *, int, int,
86 1.15 skrll int (*)(void *), void *);
87 1.15 skrll static void bcm2835_icu_fdt_disestablish(device_t, void *);
88 1.15 skrll static bool bcm2835_icu_fdt_intrstr(device_t, u_int *, char *, size_t);
89 1.15 skrll
90 1.25 thorpej static int bcm2835_icu_intr(void *);
91 1.25 thorpej
92 1.15 skrll static int bcm2836mp_icu_fdt_decode_irq(u_int *);
93 1.15 skrll static void *bcm2836mp_icu_fdt_establish(device_t, u_int *, int, int,
94 1.15 skrll int (*)(void *), void *);
95 1.15 skrll static void bcm2836mp_icu_fdt_disestablish(device_t, void *);
96 1.15 skrll static bool bcm2836mp_icu_fdt_intrstr(device_t, u_int *, char *, size_t);
97 1.5 skrll
98 1.1 skrll static int bcm2835_icu_match(device_t, cfdata_t, void *);
99 1.1 skrll static void bcm2835_icu_attach(device_t, device_t, void *);
100 1.1 skrll
101 1.15 skrll static void
102 1.15 skrll bcm2835_set_priority(struct pic_softc *pic, int ipl)
103 1.15 skrll {
104 1.15 skrll }
105 1.15 skrll
106 1.1 skrll static struct pic_ops bcm2835_picops = {
107 1.1 skrll .pic_unblock_irqs = bcm2835_pic_unblock_irqs,
108 1.1 skrll .pic_block_irqs = bcm2835_pic_block_irqs,
109 1.1 skrll .pic_find_pending_irqs = bcm2835_pic_find_pending_irqs,
110 1.1 skrll .pic_establish_irq = bcm2835_pic_establish_irq,
111 1.1 skrll .pic_source_name = bcm2835_pic_source_name,
112 1.15 skrll .pic_set_priority = bcm2835_set_priority,
113 1.1 skrll };
114 1.1 skrll
115 1.18 skrll static struct pic_softc bcm2835_pic = {
116 1.1 skrll .pic_ops = &bcm2835_picops,
117 1.1 skrll .pic_maxsources = BCM2835_NIRQ,
118 1.1 skrll .pic_name = "bcm2835 pic",
119 1.1 skrll };
120 1.1 skrll
121 1.5 skrll static struct pic_ops bcm2836mp_picops = {
122 1.5 skrll .pic_unblock_irqs = bcm2836mp_pic_unblock_irqs,
123 1.5 skrll .pic_block_irqs = bcm2836mp_pic_block_irqs,
124 1.5 skrll .pic_find_pending_irqs = bcm2836mp_pic_find_pending_irqs,
125 1.5 skrll .pic_establish_irq = bcm2836mp_pic_establish_irq,
126 1.5 skrll .pic_source_name = bcm2836mp_pic_source_name,
127 1.8 skrll #if defined(MULTIPROCESSOR)
128 1.5 skrll .pic_cpu_init = bcm2836mp_cpu_init,
129 1.5 skrll .pic_ipi_send = bcm2836mp_send_ipi,
130 1.5 skrll #endif
131 1.5 skrll };
132 1.5 skrll
133 1.18 skrll static struct pic_softc bcm2836mp_pic[BCM2836_NCPUS] = {
134 1.13 skrll [0 ... BCM2836_NCPUS - 1] = {
135 1.8 skrll .pic_ops = &bcm2836mp_picops,
136 1.8 skrll .pic_maxsources = BCM2836_NIRQPERCPU,
137 1.8 skrll .pic_name = "bcm2836 pic",
138 1.13 skrll }
139 1.5 skrll };
140 1.15 skrll
141 1.15 skrll static struct fdtbus_interrupt_controller_func bcm2835icu_fdt_funcs = {
142 1.15 skrll .establish = bcm2835_icu_fdt_establish,
143 1.15 skrll .disestablish = bcm2835_icu_fdt_disestablish,
144 1.15 skrll .intrstr = bcm2835_icu_fdt_intrstr
145 1.15 skrll };
146 1.15 skrll
147 1.15 skrll static struct fdtbus_interrupt_controller_func bcm2836mpicu_fdt_funcs = {
148 1.15 skrll .establish = bcm2836mp_icu_fdt_establish,
149 1.15 skrll .disestablish = bcm2836mp_icu_fdt_disestablish,
150 1.15 skrll .intrstr = bcm2836mp_icu_fdt_intrstr
151 1.15 skrll };
152 1.5 skrll
153 1.19 skrll struct bcm2836mp_interrupt {
154 1.19 skrll bool bi_done;
155 1.19 skrll TAILQ_ENTRY(bcm2836mp_interrupt) bi_next;
156 1.19 skrll int bi_irq;
157 1.19 skrll int bi_ipl;
158 1.19 skrll int bi_flags;
159 1.19 skrll int (*bi_func)(void *);
160 1.19 skrll void *bi_arg;
161 1.19 skrll void *bi_ihs[BCM2836_NCPUS];
162 1.19 skrll };
163 1.19 skrll
164 1.19 skrll static TAILQ_HEAD(, bcm2836mp_interrupt) bcm2836mp_interrupts =
165 1.19 skrll TAILQ_HEAD_INITIALIZER(bcm2836mp_interrupts);
166 1.19 skrll
167 1.25 thorpej struct bcm2835icu_irqhandler;
168 1.25 thorpej struct bcm2835icu_irq;
169 1.25 thorpej struct bcm2835icu_softc;
170 1.25 thorpej
171 1.25 thorpej struct bcm2835icu_irqhandler {
172 1.25 thorpej struct bcm2835icu_irq *ih_irq;
173 1.25 thorpej int (*ih_fn)(void *);
174 1.25 thorpej void *ih_arg;
175 1.25 thorpej TAILQ_ENTRY(bcm2835icu_irqhandler) ih_next;
176 1.25 thorpej };
177 1.25 thorpej
178 1.25 thorpej struct bcm2835icu_irq {
179 1.25 thorpej struct bcm2835icu_softc *intr_sc;
180 1.25 thorpej void *intr_ih;
181 1.25 thorpej void *intr_arg;
182 1.25 thorpej int intr_refcnt;
183 1.25 thorpej int intr_ipl;
184 1.25 thorpej int intr_irq;
185 1.25 thorpej int intr_mpsafe;
186 1.25 thorpej TAILQ_HEAD(, bcm2835icu_irqhandler) intr_handlers;
187 1.25 thorpej };
188 1.25 thorpej
189 1.1 skrll struct bcm2835icu_softc {
190 1.1 skrll device_t sc_dev;
191 1.1 skrll bus_space_tag_t sc_iot;
192 1.1 skrll bus_space_handle_t sc_ioh;
193 1.15 skrll
194 1.25 thorpej struct bcm2835icu_irq *sc_irq[BCM2835_NIRQ];
195 1.25 thorpej
196 1.15 skrll int sc_phandle;
197 1.1 skrll };
198 1.1 skrll
199 1.23 skrll static struct bcm2835icu_softc *bcml1icu_sc;
200 1.23 skrll static struct bcm2835icu_softc *bcmicu_sc;
201 1.3 skrll
202 1.1 skrll #define read_bcm2835reg(o) \
203 1.1 skrll bus_space_read_4(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, (o))
204 1.3 skrll
205 1.1 skrll #define write_bcm2835reg(o, v) \
206 1.1 skrll bus_space_write_4(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, (o), (v))
207 1.1 skrll
208 1.1 skrll
209 1.1 skrll #define bcm2835_barrier() \
210 1.1 skrll bus_space_barrier(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, 0, \
211 1.1 skrll BCM2835_ARMICU_SIZE, BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
212 1.3 skrll
213 1.1 skrll static const char * const bcm2835_sources[BCM2835_NIRQ] = {
214 1.1 skrll "(unused 0)", "(unused 1)", "(unused 2)", "timer3",
215 1.1 skrll "(unused 4)", "(unused 5)", "(unused 6)", "jpeg",
216 1.2 jakllsch "(unused 8)", "usb", "(unused 10)", "(unused 11)",
217 1.2 jakllsch "(unused 12)", "(unused 13)", "(unused 14)", "(unused 15)",
218 1.4 skrll "dma0", "dma1", "dma2", "dma3",
219 1.4 skrll "dma4", "dma5", "dma6", "dma7",
220 1.4 skrll "dma8", "dma9", "dma10", "dma11",
221 1.4 skrll "dma12", "aux", "(unused 30)", "(unused 31)",
222 1.1 skrll "(unused 32)", "(unused 33)", "(unused 34)", "(unused 35)",
223 1.1 skrll "(unused 36)", "(unused 37)", "(unused 38)", "(unused 39)",
224 1.1 skrll "(unused 40)", "(unused 41)", "(unused 42)", "i2c spl slv",
225 1.1 skrll "(unused 44)", "pwa0", "pwa1", "(unused 47)",
226 1.1 skrll "smi", "gpio[0]", "gpio[1]", "gpio[2]",
227 1.1 skrll "gpio[3]", "i2c", "spi", "pcm",
228 1.12 jmcneill "sdhost", "uart", "(unused 58)", "(unused 59)",
229 1.1 skrll "(unused 60)", "(unused 61)", "emmc", "(unused 63)",
230 1.1 skrll "Timer", "Mailbox", "Doorbell0", "Doorbell1",
231 1.1 skrll "GPU0 Halted", "GPU1 Halted", "Illegal #1", "Illegal #0"
232 1.1 skrll };
233 1.1 skrll
234 1.8 skrll static const char * const bcm2836mp_sources[BCM2836_NIRQPERCPU] = {
235 1.5 skrll "cntpsirq", "cntpnsirq", "cnthpirq", "cntvirq",
236 1.5 skrll "mailbox0", "mailbox1", "mailbox2", "mailbox3",
237 1.17 skrll "gpu", "pmu"
238 1.5 skrll };
239 1.5 skrll
240 1.5 skrll #define BCM2836_INTBIT_GPUPENDING __BIT(8)
241 1.5 skrll
242 1.1 skrll #define BCM2835_INTBIT_PENDING1 __BIT(8)
243 1.1 skrll #define BCM2835_INTBIT_PENDING2 __BIT(9)
244 1.1 skrll #define BCM2835_INTBIT_ARM __BITS(0,7)
245 1.1 skrll #define BCM2835_INTBIT_GPU0 __BITS(10,14)
246 1.1 skrll #define BCM2835_INTBIT_GPU1 __BITS(15,20)
247 1.1 skrll
248 1.1 skrll CFATTACH_DECL_NEW(bcmicu, sizeof(struct bcm2835icu_softc),
249 1.1 skrll bcm2835_icu_match, bcm2835_icu_attach, NULL, NULL);
250 1.1 skrll
251 1.1 skrll static int
252 1.1 skrll bcm2835_icu_match(device_t parent, cfdata_t cf, void *aux)
253 1.1 skrll {
254 1.15 skrll const char * const compatible[] = {
255 1.15 skrll "brcm,bcm2708-armctrl-ic",
256 1.15 skrll "brcm,bcm2709-armctrl-ic",
257 1.15 skrll "brcm,bcm2835-armctrl-ic",
258 1.15 skrll "brcm,bcm2836-armctrl-ic",
259 1.15 skrll "brcm,bcm2836-l1-intc",
260 1.15 skrll NULL
261 1.15 skrll };
262 1.15 skrll struct fdt_attach_args * const faa = aux;
263 1.1 skrll
264 1.15 skrll return of_match_compatible(faa->faa_phandle, compatible);
265 1.1 skrll }
266 1.1 skrll
267 1.1 skrll static void
268 1.1 skrll bcm2835_icu_attach(device_t parent, device_t self, void *aux)
269 1.1 skrll {
270 1.15 skrll struct bcm2835icu_softc * const sc = device_private(self);
271 1.15 skrll struct fdt_attach_args * const faa = aux;
272 1.15 skrll struct fdtbus_interrupt_controller_func *ifuncs;
273 1.15 skrll const int phandle = faa->faa_phandle;
274 1.15 skrll bus_addr_t addr;
275 1.15 skrll bus_size_t size;
276 1.15 skrll bus_space_handle_t ioh;
277 1.15 skrll int error;
278 1.15 skrll
279 1.15 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
280 1.15 skrll aprint_error(": couldn't get registers\n");
281 1.15 skrll return;
282 1.15 skrll }
283 1.1 skrll
284 1.1 skrll sc->sc_dev = self;
285 1.15 skrll sc->sc_iot = faa->faa_bst;
286 1.1 skrll
287 1.15 skrll if (bus_space_map(sc->sc_iot, addr, size, 0, &ioh) != 0) {
288 1.15 skrll aprint_error(": couldn't map device\n");
289 1.1 skrll return;
290 1.1 skrll }
291 1.1 skrll
292 1.15 skrll sc->sc_ioh = ioh;
293 1.15 skrll sc->sc_phandle = phandle;
294 1.5 skrll
295 1.15 skrll const char * const local_intc[] = { "brcm,bcm2836-l1-intc", NULL };
296 1.15 skrll if (of_match_compatible(faa->faa_phandle, local_intc)) {
297 1.8 skrll #if defined(MULTIPROCESSOR)
298 1.15 skrll aprint_normal(": Multiprocessor");
299 1.5 skrll #endif
300 1.15 skrll bcml1icu_sc = sc;
301 1.5 skrll
302 1.15 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh,
303 1.15 skrll BCM2836_LOCAL_CONTROL, 0);
304 1.15 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh,
305 1.15 skrll BCM2836_LOCAL_PRESCALER, 0x80000000);
306 1.15 skrll
307 1.15 skrll ifuncs = &bcm2836mpicu_fdt_funcs;
308 1.15 skrll
309 1.15 skrll bcm2836mp_intr_init(self, curcpu());
310 1.15 skrll arm_fdt_cpu_hatch_register(self, bcm2836mp_intr_init);
311 1.15 skrll } else {
312 1.15 skrll if (bcml1icu_sc == NULL)
313 1.15 skrll arm_fdt_irq_set_handler(bcm2835_irq_handler);
314 1.15 skrll bcmicu_sc = sc;
315 1.15 skrll sc->sc_ioh = ioh;
316 1.15 skrll sc->sc_phandle = phandle;
317 1.15 skrll pic_add(&bcm2835_pic, BCM2835_INT_BASE);
318 1.15 skrll ifuncs = &bcm2835icu_fdt_funcs;
319 1.15 skrll }
320 1.15 skrll
321 1.15 skrll error = fdtbus_register_interrupt_controller(self, phandle, ifuncs);
322 1.15 skrll if (error != 0) {
323 1.15 skrll aprint_error(": couldn't register with fdtbus: %d\n", error);
324 1.15 skrll return;
325 1.15 skrll }
326 1.1 skrll aprint_normal("\n");
327 1.1 skrll }
328 1.1 skrll
329 1.15 skrll static void
330 1.1 skrll bcm2835_irq_handler(void *frame)
331 1.1 skrll {
332 1.1 skrll struct cpu_info * const ci = curcpu();
333 1.1 skrll const int oldipl = ci->ci_cpl;
334 1.16 skrll const cpuid_t cpuid = ci->ci_core_id;
335 1.1 skrll const uint32_t oldipl_mask = __BIT(oldipl);
336 1.1 skrll int ipl_mask = 0;
337 1.1 skrll
338 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
339 1.24 skrll
340 1.1 skrll ci->ci_data.cpu_nintr++;
341 1.1 skrll
342 1.1 skrll bcm2835_barrier();
343 1.8 skrll if (cpuid == 0) {
344 1.8 skrll ipl_mask = bcm2835_pic_find_pending_irqs(&bcm2835_pic);
345 1.8 skrll }
346 1.15 skrll #if defined(SOC_BCM2836)
347 1.8 skrll ipl_mask |= bcm2836mp_pic_find_pending_irqs(&bcm2836mp_pic[cpuid]);
348 1.5 skrll #endif
349 1.1 skrll
350 1.1 skrll /*
351 1.1 skrll * Record the pending_ipls and deliver them if we can.
352 1.1 skrll */
353 1.1 skrll if ((ipl_mask & ~oldipl_mask) > oldipl_mask)
354 1.1 skrll pic_do_pending_ints(I32_bit, oldipl, frame);
355 1.1 skrll }
356 1.1 skrll
357 1.1 skrll static void
358 1.1 skrll bcm2835_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase,
359 1.1 skrll uint32_t irq_mask)
360 1.1 skrll {
361 1.1 skrll
362 1.1 skrll write_bcm2835reg(BCM2835_INTC_ENABLEBASE + (irqbase >> 3), irq_mask);
363 1.1 skrll bcm2835_barrier();
364 1.1 skrll }
365 1.1 skrll
366 1.1 skrll static void
367 1.1 skrll bcm2835_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
368 1.1 skrll uint32_t irq_mask)
369 1.1 skrll {
370 1.1 skrll
371 1.1 skrll write_bcm2835reg(BCM2835_INTC_DISABLEBASE + (irqbase >> 3), irq_mask);
372 1.1 skrll bcm2835_barrier();
373 1.1 skrll }
374 1.1 skrll
375 1.1 skrll /*
376 1.1 skrll * Called with interrupts disabled
377 1.1 skrll */
378 1.1 skrll static int
379 1.1 skrll bcm2835_pic_find_pending_irqs(struct pic_softc *pic)
380 1.1 skrll {
381 1.1 skrll int ipl = 0;
382 1.1 skrll uint32_t bpending, gpu0irq, gpu1irq, armirq;
383 1.1 skrll
384 1.1 skrll bcm2835_barrier();
385 1.1 skrll bpending = read_bcm2835reg(BCM2835_INTC_IRQBPENDING);
386 1.1 skrll if (bpending == 0)
387 1.1 skrll return 0;
388 1.1 skrll
389 1.1 skrll armirq = bpending & BCM2835_INTBIT_ARM;
390 1.1 skrll gpu0irq = bpending & BCM2835_INTBIT_GPU0;
391 1.1 skrll gpu1irq = bpending & BCM2835_INTBIT_GPU1;
392 1.1 skrll
393 1.1 skrll if (armirq) {
394 1.8 skrll ipl |= pic_mark_pending_sources(pic,
395 1.8 skrll BCM2835_INT_BASICBASE - BCM2835_INT_BASE, armirq);
396 1.1 skrll }
397 1.1 skrll
398 1.1 skrll if (gpu0irq || (bpending & BCM2835_INTBIT_PENDING1)) {
399 1.1 skrll uint32_t pending1;
400 1.3 skrll
401 1.1 skrll pending1 = read_bcm2835reg(BCM2835_INTC_IRQ1PENDING);
402 1.8 skrll ipl |= pic_mark_pending_sources(pic,
403 1.8 skrll BCM2835_INT_GPU0BASE - BCM2835_INT_BASE, pending1);
404 1.1 skrll }
405 1.1 skrll if (gpu1irq || (bpending & BCM2835_INTBIT_PENDING2)) {
406 1.1 skrll uint32_t pending2;
407 1.3 skrll
408 1.1 skrll pending2 = read_bcm2835reg(BCM2835_INTC_IRQ2PENDING);
409 1.8 skrll ipl |= pic_mark_pending_sources(pic,
410 1.8 skrll BCM2835_INT_GPU1BASE - BCM2835_INT_BASE, pending2);
411 1.1 skrll }
412 1.3 skrll
413 1.1 skrll return ipl;
414 1.1 skrll }
415 1.1 skrll
416 1.1 skrll static void
417 1.1 skrll bcm2835_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
418 1.1 skrll {
419 1.1 skrll
420 1.1 skrll /* Nothing really*/
421 1.1 skrll KASSERT(is->is_irq < BCM2835_NIRQ);
422 1.1 skrll KASSERT(is->is_type == IST_LEVEL);
423 1.1 skrll }
424 1.1 skrll
425 1.1 skrll static void
426 1.1 skrll bcm2835_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
427 1.1 skrll {
428 1.1 skrll
429 1.1 skrll strlcpy(buf, bcm2835_sources[irq], len);
430 1.1 skrll }
431 1.5 skrll
432 1.15 skrll static int
433 1.15 skrll bcm2835_icu_fdt_decode_irq(u_int *specifier)
434 1.15 skrll {
435 1.15 skrll u_int base;
436 1.15 skrll
437 1.15 skrll if (!specifier)
438 1.15 skrll return -1;
439 1.15 skrll
440 1.15 skrll /* 1st cell is the bank number. 0 = ARM, 1 = GPU0, 2 = GPU1 */
441 1.15 skrll /* 2nd cell is the irq relative to that bank */
442 1.15 skrll
443 1.15 skrll const u_int bank = be32toh(specifier[0]);
444 1.15 skrll switch (bank) {
445 1.15 skrll case 0:
446 1.15 skrll base = BCM2835_INT_BASICBASE;
447 1.15 skrll break;
448 1.15 skrll case 1:
449 1.15 skrll base = BCM2835_INT_GPU0BASE;
450 1.15 skrll break;
451 1.15 skrll case 2:
452 1.15 skrll base = BCM2835_INT_GPU1BASE;
453 1.15 skrll break;
454 1.15 skrll default:
455 1.15 skrll return -1;
456 1.15 skrll }
457 1.15 skrll const u_int off = be32toh(specifier[1]);
458 1.15 skrll
459 1.15 skrll return base + off;
460 1.15 skrll }
461 1.15 skrll
462 1.15 skrll static void *
463 1.15 skrll bcm2835_icu_fdt_establish(device_t dev, u_int *specifier, int ipl, int flags,
464 1.15 skrll int (*func)(void *), void *arg)
465 1.15 skrll {
466 1.25 thorpej struct bcm2835icu_softc * const sc = device_private(dev);
467 1.25 thorpej struct bcm2835icu_irq *firq;
468 1.25 thorpej struct bcm2835icu_irqhandler *firqh;
469 1.15 skrll int iflags = (flags & FDT_INTR_MPSAFE) ? IST_MPSAFE : 0;
470 1.15 skrll int irq;
471 1.15 skrll
472 1.15 skrll irq = bcm2835_icu_fdt_decode_irq(specifier);
473 1.15 skrll if (irq == -1)
474 1.15 skrll return NULL;
475 1.5 skrll
476 1.25 thorpej firq = sc->sc_irq[irq];
477 1.25 thorpej if (firq == NULL) {
478 1.25 thorpej firq = kmem_alloc(sizeof(*firq), KM_SLEEP);
479 1.25 thorpej firq->intr_sc = sc;
480 1.25 thorpej firq->intr_refcnt = 0;
481 1.25 thorpej firq->intr_arg = arg;
482 1.25 thorpej firq->intr_ipl = ipl;
483 1.25 thorpej firq->intr_mpsafe = iflags;
484 1.25 thorpej firq->intr_irq = irq;
485 1.25 thorpej TAILQ_INIT(&firq->intr_handlers);
486 1.25 thorpej if (arg == NULL) {
487 1.25 thorpej firq->intr_ih = intr_establish(irq, ipl,
488 1.25 thorpej IST_LEVEL | iflags, func, NULL);
489 1.25 thorpej } else {
490 1.25 thorpej firq->intr_ih = intr_establish(irq, ipl,
491 1.25 thorpej IST_LEVEL | iflags, bcm2835_icu_intr, firq);
492 1.25 thorpej }
493 1.25 thorpej if (firq->intr_ih == NULL) {
494 1.25 thorpej kmem_free(firq, sizeof(*firq));
495 1.25 thorpej return NULL;
496 1.25 thorpej }
497 1.25 thorpej sc->sc_irq[irq] = firq;
498 1.25 thorpej } else {
499 1.25 thorpej if (firq->intr_arg == NULL || arg == NULL) {
500 1.25 thorpej device_printf(dev,
501 1.25 thorpej "cannot share irq with NULL-arg handler\n");
502 1.25 thorpej return NULL;
503 1.25 thorpej }
504 1.25 thorpej if (firq->intr_ipl != ipl) {
505 1.25 thorpej device_printf(dev,
506 1.25 thorpej "cannot share irq with different ipl\n");
507 1.25 thorpej return NULL;
508 1.25 thorpej }
509 1.25 thorpej if (firq->intr_mpsafe != iflags) {
510 1.25 thorpej device_printf(dev,
511 1.25 thorpej "cannot share irq between mpsafe/non-mpsafe\n");
512 1.25 thorpej return NULL;
513 1.25 thorpej }
514 1.25 thorpej }
515 1.25 thorpej
516 1.25 thorpej firqh = kmem_alloc(sizeof(*firqh), KM_SLEEP);
517 1.25 thorpej firqh->ih_irq = firq;
518 1.25 thorpej firqh->ih_fn = func;
519 1.25 thorpej firqh->ih_arg = arg;
520 1.25 thorpej TAILQ_INSERT_TAIL(&firq->intr_handlers, firqh, ih_next);
521 1.25 thorpej
522 1.25 thorpej return firqh;
523 1.15 skrll }
524 1.15 skrll
525 1.15 skrll static void
526 1.15 skrll bcm2835_icu_fdt_disestablish(device_t dev, void *ih)
527 1.15 skrll {
528 1.25 thorpej struct bcm2835icu_softc * const sc = device_private(dev);
529 1.25 thorpej struct bcm2835icu_irqhandler *firqh = ih;
530 1.25 thorpej struct bcm2835icu_irq *firq = firqh->ih_irq;
531 1.25 thorpej
532 1.25 thorpej KASSERT(firq->intr_refcnt > 0);
533 1.25 thorpej
534 1.25 thorpej /* XXX */
535 1.25 thorpej if (firq->intr_refcnt > 1)
536 1.25 thorpej panic("%s: cannot disestablish shared irq", __func__);
537 1.25 thorpej
538 1.25 thorpej intr_disestablish(firq->intr_ih);
539 1.25 thorpej
540 1.25 thorpej TAILQ_REMOVE(&firq->intr_handlers, firqh, ih_next);
541 1.25 thorpej kmem_free(firqh, sizeof(*firqh));
542 1.25 thorpej
543 1.25 thorpej sc->sc_irq[firq->intr_irq] = NULL;
544 1.25 thorpej kmem_free(firq, sizeof(*firq));
545 1.25 thorpej }
546 1.25 thorpej
547 1.25 thorpej static int
548 1.25 thorpej bcm2835_icu_intr(void *priv)
549 1.25 thorpej {
550 1.25 thorpej struct bcm2835icu_irq *firq = priv;
551 1.25 thorpej struct bcm2835icu_irqhandler *firqh;
552 1.25 thorpej int handled = 0;
553 1.25 thorpej
554 1.25 thorpej TAILQ_FOREACH(firqh, &firq->intr_handlers, ih_next) {
555 1.25 thorpej handled |= firqh->ih_fn(firqh->ih_arg);
556 1.25 thorpej }
557 1.25 thorpej
558 1.25 thorpej return handled;
559 1.15 skrll }
560 1.15 skrll
561 1.15 skrll static bool
562 1.15 skrll bcm2835_icu_fdt_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
563 1.15 skrll {
564 1.15 skrll int irq;
565 1.15 skrll
566 1.15 skrll irq = bcm2835_icu_fdt_decode_irq(specifier);
567 1.15 skrll if (irq == -1)
568 1.15 skrll return false;
569 1.15 skrll
570 1.15 skrll snprintf(buf, buflen, "icu irq %d", irq);
571 1.15 skrll
572 1.15 skrll return true;
573 1.15 skrll }
574 1.5 skrll
575 1.5 skrll #define BCM2836MP_TIMER_IRQS __BITS(3,0)
576 1.19 skrll #define BCM2836MP_MAILBOX_IRQS __BITS(4,7)
577 1.19 skrll #define BCM2836MP_GPU_IRQ __BIT(8)
578 1.19 skrll #define BCM2836MP_PMU_IRQ __BIT(9)
579 1.19 skrll #define BCM2836MP_ALL_IRQS (BCM2836MP_TIMER_IRQS | BCM2836MP_MAILBOX_IRQS | BCM2836MP_GPU_IRQ | BCM2836MP_PMU_IRQ)
580 1.5 skrll
581 1.5 skrll static void
582 1.5 skrll bcm2836mp_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase,
583 1.5 skrll uint32_t irq_mask)
584 1.5 skrll {
585 1.15 skrll const bus_space_tag_t iot = bcml1icu_sc->sc_iot;
586 1.15 skrll const bus_space_handle_t ioh = bcml1icu_sc->sc_ioh;
587 1.19 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
588 1.5 skrll
589 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
590 1.8 skrll KASSERT(irqbase == 0);
591 1.5 skrll
592 1.5 skrll if (irq_mask & BCM2836MP_TIMER_IRQS) {
593 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_TIMER_IRQS);
594 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
595 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid));
596 1.5 skrll val |= mask;
597 1.15 skrll bus_space_write_4(iot, ioh,
598 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid),
599 1.5 skrll val);
600 1.15 skrll bus_space_barrier(iot, ioh,
601 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROL_BASE,
602 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROL_SIZE,
603 1.5 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
604 1.10 skrll }
605 1.10 skrll if (irq_mask & BCM2836MP_MAILBOX_IRQS) {
606 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_MAILBOX_IRQS);
607 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
608 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid));
609 1.5 skrll val |= mask;
610 1.15 skrll bus_space_write_4(iot, ioh,
611 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid),
612 1.5 skrll val);
613 1.15 skrll bus_space_barrier(iot, ioh,
614 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_BASE,
615 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_SIZE,
616 1.5 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
617 1.5 skrll }
618 1.19 skrll if (irq_mask & BCM2836MP_PMU_IRQ) {
619 1.19 skrll bus_space_write_4(iot, ioh, BCM2836_LOCAL_PM_ROUTING_SET,
620 1.19 skrll __BIT(cpuid));
621 1.19 skrll bus_space_barrier(iot, ioh, BCM2836_LOCAL_PM_ROUTING_SET, 4,
622 1.19 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
623 1.19 skrll }
624 1.5 skrll
625 1.5 skrll return;
626 1.5 skrll }
627 1.5 skrll
628 1.5 skrll static void
629 1.5 skrll bcm2836mp_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
630 1.5 skrll uint32_t irq_mask)
631 1.5 skrll {
632 1.15 skrll const bus_space_tag_t iot = bcml1icu_sc->sc_iot;
633 1.15 skrll const bus_space_handle_t ioh = bcml1icu_sc->sc_ioh;
634 1.19 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
635 1.8 skrll
636 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
637 1.8 skrll KASSERT(irqbase == 0);
638 1.5 skrll
639 1.5 skrll if (irq_mask & BCM2836MP_TIMER_IRQS) {
640 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_TIMER_IRQS);
641 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
642 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid));
643 1.5 skrll val &= ~mask;
644 1.15 skrll bus_space_write_4(iot, ioh,
645 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid),
646 1.5 skrll val);
647 1.10 skrll }
648 1.10 skrll if (irq_mask & BCM2836MP_MAILBOX_IRQS) {
649 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_MAILBOX_IRQS);
650 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
651 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid));
652 1.5 skrll val &= ~mask;
653 1.15 skrll bus_space_write_4(iot, ioh,
654 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid),
655 1.5 skrll val);
656 1.5 skrll }
657 1.19 skrll if (irq_mask & BCM2836MP_PMU_IRQ) {
658 1.19 skrll bus_space_write_4(iot, ioh, BCM2836_LOCAL_PM_ROUTING_CLR,
659 1.21 skrll __BIT(cpuid));
660 1.19 skrll }
661 1.5 skrll
662 1.5 skrll bcm2835_barrier();
663 1.5 skrll return;
664 1.5 skrll }
665 1.5 skrll
666 1.5 skrll static int
667 1.5 skrll bcm2836mp_pic_find_pending_irqs(struct pic_softc *pic)
668 1.5 skrll {
669 1.8 skrll struct cpu_info * const ci = curcpu();
670 1.16 skrll const cpuid_t cpuid = ci->ci_core_id;
671 1.5 skrll uint32_t lpending;
672 1.5 skrll int ipl = 0;
673 1.5 skrll
674 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
675 1.8 skrll KASSERT(pic == &bcm2836mp_pic[cpuid]);
676 1.8 skrll
677 1.5 skrll bcm2835_barrier();
678 1.5 skrll
679 1.15 skrll lpending = bus_space_read_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
680 1.5 skrll BCM2836_LOCAL_INTC_IRQPENDINGN(cpuid));
681 1.5 skrll
682 1.5 skrll lpending &= ~BCM2836_INTBIT_GPUPENDING;
683 1.5 skrll if (lpending & BCM2836MP_ALL_IRQS) {
684 1.5 skrll ipl |= pic_mark_pending_sources(pic, 0 /* BCM2836_INT_LOCALBASE */,
685 1.5 skrll lpending & BCM2836MP_ALL_IRQS);
686 1.5 skrll }
687 1.5 skrll
688 1.5 skrll return ipl;
689 1.5 skrll }
690 1.5 skrll
691 1.5 skrll static void
692 1.5 skrll bcm2836mp_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
693 1.5 skrll {
694 1.5 skrll /* Nothing really*/
695 1.5 skrll KASSERT(is->is_irq >= 0);
696 1.8 skrll KASSERT(is->is_irq < BCM2836_NIRQPERCPU);
697 1.8 skrll }
698 1.8 skrll
699 1.8 skrll static void
700 1.8 skrll bcm2836mp_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
701 1.8 skrll {
702 1.8 skrll
703 1.8 skrll irq %= BCM2836_NIRQPERCPU;
704 1.8 skrll strlcpy(buf, bcm2836mp_sources[irq], len);
705 1.8 skrll }
706 1.5 skrll
707 1.5 skrll
708 1.15 skrll #if defined(MULTIPROCESSOR)
709 1.8 skrll static void bcm2836mp_cpu_init(struct pic_softc *pic, struct cpu_info *ci)
710 1.8 skrll {
711 1.24 skrll const cpuid_t cpuid = ci->ci_core_id;
712 1.24 skrll
713 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
714 1.8 skrll
715 1.8 skrll /* Enable IRQ and not FIQ */
716 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
717 1.24 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid), 1);
718 1.5 skrll }
719 1.5 skrll
720 1.5 skrll static void
721 1.8 skrll bcm2836mp_send_ipi(struct pic_softc *pic, const kcpuset_t *kcp, u_long ipi)
722 1.8 skrll {
723 1.10 skrll KASSERT(pic != NULL);
724 1.10 skrll KASSERT(pic != &bcm2835_pic);
725 1.10 skrll KASSERT(pic->pic_cpus != NULL);
726 1.10 skrll
727 1.8 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
728 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
729 1.8 skrll
730 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
731 1.9 jmcneill BCM2836_LOCAL_MAILBOX0_SETN(cpuid), __BIT(ipi));
732 1.8 skrll }
733 1.8 skrll
734 1.8 skrll int
735 1.8 skrll bcm2836mp_ipi_handler(void *priv)
736 1.8 skrll {
737 1.8 skrll const struct cpu_info *ci = curcpu();
738 1.16 skrll const cpuid_t cpuid = ci->ci_core_id;
739 1.9 jmcneill uint32_t ipimask, bit;
740 1.9 jmcneill
741 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
742 1.24 skrll
743 1.15 skrll ipimask = bus_space_read_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
744 1.8 skrll BCM2836_LOCAL_MAILBOX0_CLRN(cpuid));
745 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
746 1.15 skrll BCM2836_LOCAL_MAILBOX0_CLRN(cpuid), ipimask);
747 1.8 skrll
748 1.9 jmcneill while ((bit = ffs(ipimask)) > 0) {
749 1.9 jmcneill const u_int ipi = bit - 1;
750 1.9 jmcneill switch (ipi) {
751 1.9 jmcneill case IPI_AST:
752 1.11 skrll pic_ipi_ast(priv);
753 1.11 skrll break;
754 1.9 jmcneill case IPI_NOP:
755 1.11 skrll pic_ipi_nop(priv);
756 1.11 skrll break;
757 1.9 jmcneill #ifdef __HAVE_PREEMPTION
758 1.9 jmcneill case IPI_KPREEMPT:
759 1.11 skrll pic_ipi_kpreempt(priv);
760 1.11 skrll break;
761 1.9 jmcneill #endif
762 1.9 jmcneill case IPI_XCALL:
763 1.9 jmcneill pic_ipi_xcall(priv);
764 1.9 jmcneill break;
765 1.9 jmcneill case IPI_GENERIC:
766 1.9 jmcneill pic_ipi_generic(priv);
767 1.9 jmcneill break;
768 1.9 jmcneill case IPI_SHOOTDOWN:
769 1.9 jmcneill pic_ipi_shootdown(priv);
770 1.9 jmcneill break;
771 1.8 skrll #ifdef DDB
772 1.9 jmcneill case IPI_DDB:
773 1.9 jmcneill pic_ipi_ddb(priv);
774 1.9 jmcneill break;
775 1.8 skrll #endif
776 1.9 jmcneill }
777 1.9 jmcneill ipimask &= ~__BIT(ipi);
778 1.8 skrll }
779 1.8 skrll
780 1.8 skrll return 1;
781 1.8 skrll }
782 1.15 skrll #endif
783 1.8 skrll
784 1.15 skrll static void
785 1.15 skrll bcm2836mp_intr_init(void *priv, struct cpu_info *ci)
786 1.5 skrll {
787 1.16 skrll const cpuid_t cpuid = ci->ci_core_id;
788 1.8 skrll struct pic_softc * const pic = &bcm2836mp_pic[cpuid];
789 1.8 skrll
790 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
791 1.24 skrll
792 1.15 skrll #if defined(MULTIPROCESSOR)
793 1.8 skrll pic->pic_cpus = ci->ci_kcpuset;
794 1.20 ryo
795 1.20 ryo /*
796 1.20 ryo * Append "#n" to avoid duplication of .pic_name[]
797 1.20 ryo * It should be a unique id for intr_get_source()
798 1.20 ryo */
799 1.20 ryo char suffix[sizeof("#00000")];
800 1.20 ryo snprintf(suffix, sizeof(suffix), "#%lu", cpuid);
801 1.20 ryo strlcat(pic->pic_name, suffix, sizeof(pic->pic_name));
802 1.15 skrll #endif
803 1.8 skrll pic_add(pic, BCM2836_INT_BASECPUN(cpuid));
804 1.8 skrll
805 1.15 skrll #if defined(MULTIPROCESSOR)
806 1.10 skrll intr_establish(BCM2836_INT_MAILBOX0_CPUN(cpuid), IPL_HIGH,
807 1.8 skrll IST_LEVEL | IST_MPSAFE, bcm2836mp_ipi_handler, NULL);
808 1.8 skrll
809 1.19 skrll struct bcm2836mp_interrupt *bip;
810 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
811 1.19 skrll if (bip->bi_done)
812 1.19 skrll continue;
813 1.19 skrll
814 1.19 skrll const int irq = BCM2836_INT_BASECPUN(cpuid) + bip->bi_irq;
815 1.19 skrll void *ih = intr_establish(irq, bip->bi_ipl,
816 1.19 skrll IST_LEVEL | bip->bi_flags, bip->bi_func, bip->bi_arg);
817 1.19 skrll
818 1.19 skrll bip->bi_ihs[cpuid] = ih;
819 1.19 skrll }
820 1.15 skrll #endif
821 1.5 skrll }
822 1.8 skrll
823 1.15 skrll static int
824 1.15 skrll bcm2836mp_icu_fdt_decode_irq(u_int *specifier)
825 1.15 skrll {
826 1.22 skrll
827 1.15 skrll if (!specifier)
828 1.15 skrll return -1;
829 1.19 skrll return be32toh(specifier[0]);
830 1.15 skrll }
831 1.15 skrll
832 1.15 skrll static void *
833 1.15 skrll bcm2836mp_icu_fdt_establish(device_t dev, u_int *specifier, int ipl, int flags,
834 1.15 skrll int (*func)(void *), void *arg)
835 1.15 skrll {
836 1.15 skrll int iflags = (flags & FDT_INTR_MPSAFE) ? IST_MPSAFE : 0;
837 1.19 skrll struct bcm2836mp_interrupt *bip;
838 1.19 skrll void *ih;
839 1.15 skrll
840 1.19 skrll int irq = bcm2836mp_icu_fdt_decode_irq(specifier);
841 1.15 skrll if (irq == -1)
842 1.15 skrll return NULL;
843 1.15 skrll
844 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
845 1.19 skrll if (irq == bip->bi_irq)
846 1.19 skrll return NULL;
847 1.19 skrll }
848 1.19 skrll
849 1.19 skrll bip = kmem_alloc(sizeof(*bip), KM_SLEEP);
850 1.19 skrll if (bip == NULL)
851 1.19 skrll return NULL;
852 1.19 skrll
853 1.19 skrll bip->bi_done = false;
854 1.19 skrll bip->bi_irq = irq;
855 1.19 skrll bip->bi_ipl = ipl;
856 1.19 skrll bip->bi_flags = IST_LEVEL | iflags;
857 1.19 skrll bip->bi_func = func;
858 1.19 skrll bip->bi_arg = arg;
859 1.19 skrll
860 1.19 skrll /*
861 1.19 skrll * If we're not cold and the BPs have been started then we can register the
862 1.19 skrll * interupt for all CPUs now, e.g. PMU
863 1.19 skrll */
864 1.19 skrll if (!cold) {
865 1.19 skrll for (cpuid_t cpuid = 0; cpuid < BCM2836_NCPUS; cpuid++) {
866 1.19 skrll ih = intr_establish(BCM2836_INT_BASECPUN(cpuid) + irq, ipl,
867 1.19 skrll IST_LEVEL | iflags, func, arg);
868 1.19 skrll if (!ih) {
869 1.19 skrll kmem_free(bip, sizeof(*bip));
870 1.19 skrll return NULL;
871 1.19 skrll }
872 1.19 skrll bip->bi_ihs[cpuid] = ih;
873 1.19 skrll
874 1.19 skrll }
875 1.19 skrll bip->bi_done = true;
876 1.19 skrll ih = bip->bi_ihs[0];
877 1.19 skrll goto done;
878 1.19 skrll }
879 1.19 skrll
880 1.19 skrll /*
881 1.19 skrll * Otherwise we can only establish the interrupt for the BP and
882 1.19 skrll * delay until bcm2836mp_intr_init is called for each AP, e.g.
883 1.19 skrll * gtmr
884 1.19 skrll */
885 1.19 skrll ih = intr_establish(BCM2836_INT_BASECPUN(0) + irq, ipl,
886 1.19 skrll IST_LEVEL | iflags, func, arg);
887 1.19 skrll if (!ih) {
888 1.19 skrll kmem_free(bip, sizeof(*bip));
889 1.19 skrll return NULL;
890 1.19 skrll }
891 1.19 skrll
892 1.19 skrll bip->bi_ihs[0] = ih;
893 1.19 skrll for (cpuid_t cpuid = 1; cpuid < BCM2836_NCPUS; cpuid++)
894 1.19 skrll bip->bi_ihs[cpuid] = NULL;
895 1.19 skrll
896 1.19 skrll done:
897 1.19 skrll TAILQ_INSERT_TAIL(&bcm2836mp_interrupts, bip, bi_next);
898 1.19 skrll
899 1.19 skrll /*
900 1.19 skrll * Return the intr_establish handle for cpu 0 for API compatibility.
901 1.19 skrll * Any cpu would do here as these sources don't support set_affinity
902 1.19 skrll * when the handle is used in interrupt_distribute(9)
903 1.19 skrll */
904 1.19 skrll return ih;
905 1.15 skrll }
906 1.15 skrll
907 1.15 skrll static void
908 1.15 skrll bcm2836mp_icu_fdt_disestablish(device_t dev, void *ih)
909 1.15 skrll {
910 1.19 skrll struct bcm2836mp_interrupt *bip;
911 1.19 skrll
912 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
913 1.19 skrll if (bip->bi_ihs[0] == ih)
914 1.19 skrll break;
915 1.19 skrll }
916 1.19 skrll
917 1.19 skrll if (bip == NULL)
918 1.19 skrll return;
919 1.19 skrll
920 1.19 skrll for (cpuid_t cpuid = 0; cpuid < BCM2836_NCPUS; cpuid++)
921 1.19 skrll intr_disestablish(bip->bi_ihs[cpuid]);
922 1.19 skrll
923 1.19 skrll TAILQ_REMOVE(&bcm2836mp_interrupts, bip, bi_next);
924 1.19 skrll
925 1.19 skrll kmem_free(bip, sizeof(*bip));
926 1.15 skrll }
927 1.15 skrll
928 1.15 skrll static bool
929 1.15 skrll bcm2836mp_icu_fdt_intrstr(device_t dev, u_int *specifier, char *buf,
930 1.15 skrll size_t buflen)
931 1.15 skrll {
932 1.15 skrll int irq;
933 1.15 skrll
934 1.15 skrll irq = bcm2836mp_icu_fdt_decode_irq(specifier);
935 1.15 skrll if (irq == -1)
936 1.15 skrll return false;
937 1.15 skrll
938 1.15 skrll snprintf(buf, buflen, "local_intc irq %d", irq);
939 1.15 skrll
940 1.15 skrll return true;
941 1.15 skrll }
942