bcm2835_intr.c revision 1.37 1 1.37 thorpej /* $NetBSD: bcm2835_intr.c,v 1.37 2021/01/27 03:10:19 thorpej Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.25 thorpej * Copyright (c) 2012, 2015, 2019 The NetBSD Foundation, Inc.
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.1 skrll * by Nick Hudson
9 1.1 skrll *
10 1.1 skrll * Redistribution and use in source and binary forms, with or without
11 1.1 skrll * modification, are permitted provided that the following conditions
12 1.1 skrll * are met:
13 1.1 skrll * 1. Redistributions of source code must retain the above copyright
14 1.1 skrll * notice, this list of conditions and the following disclaimer.
15 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 skrll * notice, this list of conditions and the following disclaimer in the
17 1.1 skrll * documentation and/or other materials provided with the distribution.
18 1.1 skrll *
19 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
30 1.1 skrll */
31 1.1 skrll
32 1.1 skrll #include <sys/cdefs.h>
33 1.37 thorpej __KERNEL_RCSID(0, "$NetBSD: bcm2835_intr.c,v 1.37 2021/01/27 03:10:19 thorpej Exp $");
34 1.1 skrll
35 1.1 skrll #define _INTR_PRIVATE
36 1.1 skrll
37 1.5 skrll #include "opt_bcm283x.h"
38 1.5 skrll
39 1.1 skrll #include <sys/param.h>
40 1.5 skrll #include <sys/bus.h>
41 1.5 skrll #include <sys/cpu.h>
42 1.5 skrll #include <sys/device.h>
43 1.19 skrll #include <sys/kernel.h>
44 1.19 skrll #include <sys/kmem.h>
45 1.1 skrll #include <sys/proc.h>
46 1.1 skrll
47 1.15 skrll #include <dev/fdt/fdtvar.h>
48 1.15 skrll
49 1.1 skrll #include <machine/intr.h>
50 1.5 skrll
51 1.5 skrll #include <arm/locore.h>
52 1.1 skrll
53 1.1 skrll #include <arm/pic/picvar.h>
54 1.5 skrll #include <arm/cortex/gtmr_var.h>
55 1.1 skrll
56 1.15 skrll #include <arm/broadcom/bcm2835_intr.h>
57 1.1 skrll #include <arm/broadcom/bcm2835reg.h>
58 1.5 skrll #include <arm/broadcom/bcm2835var.h>
59 1.1 skrll
60 1.15 skrll #include <arm/fdt/arm_fdtvar.h>
61 1.15 skrll
62 1.15 skrll static void bcm2835_irq_handler(void *);
63 1.15 skrll static void bcm2836mp_intr_init(void *, struct cpu_info *);
64 1.15 skrll
65 1.1 skrll static void bcm2835_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
66 1.1 skrll static void bcm2835_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
67 1.1 skrll static int bcm2835_pic_find_pending_irqs(struct pic_softc *);
68 1.1 skrll static void bcm2835_pic_establish_irq(struct pic_softc *, struct intrsource *);
69 1.1 skrll static void bcm2835_pic_source_name(struct pic_softc *, int, char *,
70 1.1 skrll size_t);
71 1.1 skrll
72 1.5 skrll static void bcm2836mp_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
73 1.5 skrll static void bcm2836mp_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
74 1.5 skrll static int bcm2836mp_pic_find_pending_irqs(struct pic_softc *);
75 1.5 skrll static void bcm2836mp_pic_establish_irq(struct pic_softc *, struct intrsource *);
76 1.5 skrll static void bcm2836mp_pic_source_name(struct pic_softc *, int, char *,
77 1.5 skrll size_t);
78 1.5 skrll #ifdef MULTIPROCESSOR
79 1.5 skrll int bcm2836mp_ipi_handler(void *);
80 1.5 skrll static void bcm2836mp_cpu_init(struct pic_softc *, struct cpu_info *);
81 1.5 skrll static void bcm2836mp_send_ipi(struct pic_softc *, const kcpuset_t *, u_long);
82 1.5 skrll #endif
83 1.15 skrll
84 1.15 skrll static int bcm2835_icu_fdt_decode_irq(u_int *);
85 1.15 skrll static void *bcm2835_icu_fdt_establish(device_t, u_int *, int, int,
86 1.34 jmcneill int (*)(void *), void *, const char *);
87 1.15 skrll static void bcm2835_icu_fdt_disestablish(device_t, void *);
88 1.15 skrll static bool bcm2835_icu_fdt_intrstr(device_t, u_int *, char *, size_t);
89 1.15 skrll
90 1.25 thorpej static int bcm2835_icu_intr(void *);
91 1.25 thorpej
92 1.15 skrll static int bcm2836mp_icu_fdt_decode_irq(u_int *);
93 1.15 skrll static void *bcm2836mp_icu_fdt_establish(device_t, u_int *, int, int,
94 1.34 jmcneill int (*)(void *), void *, const char *);
95 1.15 skrll static void bcm2836mp_icu_fdt_disestablish(device_t, void *);
96 1.15 skrll static bool bcm2836mp_icu_fdt_intrstr(device_t, u_int *, char *, size_t);
97 1.5 skrll
98 1.1 skrll static int bcm2835_icu_match(device_t, cfdata_t, void *);
99 1.1 skrll static void bcm2835_icu_attach(device_t, device_t, void *);
100 1.1 skrll
101 1.28 skrll static int bcm2835_int_base;
102 1.29 skrll static int bcm2836mp_int_base[BCM2836_NCPUS];
103 1.29 skrll
104 1.29 skrll #define BCM2835_INT_BASE bcm2835_int_base
105 1.29 skrll #define BCM2836_INT_BASECPUN(n) bcm2836mp_int_base[(n)]
106 1.28 skrll
107 1.15 skrll static void
108 1.15 skrll bcm2835_set_priority(struct pic_softc *pic, int ipl)
109 1.15 skrll {
110 1.15 skrll }
111 1.15 skrll
112 1.1 skrll static struct pic_ops bcm2835_picops = {
113 1.1 skrll .pic_unblock_irqs = bcm2835_pic_unblock_irqs,
114 1.1 skrll .pic_block_irqs = bcm2835_pic_block_irqs,
115 1.1 skrll .pic_find_pending_irqs = bcm2835_pic_find_pending_irqs,
116 1.1 skrll .pic_establish_irq = bcm2835_pic_establish_irq,
117 1.1 skrll .pic_source_name = bcm2835_pic_source_name,
118 1.15 skrll .pic_set_priority = bcm2835_set_priority,
119 1.1 skrll };
120 1.1 skrll
121 1.18 skrll static struct pic_softc bcm2835_pic = {
122 1.1 skrll .pic_ops = &bcm2835_picops,
123 1.1 skrll .pic_maxsources = BCM2835_NIRQ,
124 1.1 skrll .pic_name = "bcm2835 pic",
125 1.1 skrll };
126 1.1 skrll
127 1.5 skrll static struct pic_ops bcm2836mp_picops = {
128 1.5 skrll .pic_unblock_irqs = bcm2836mp_pic_unblock_irqs,
129 1.5 skrll .pic_block_irqs = bcm2836mp_pic_block_irqs,
130 1.5 skrll .pic_find_pending_irqs = bcm2836mp_pic_find_pending_irqs,
131 1.5 skrll .pic_establish_irq = bcm2836mp_pic_establish_irq,
132 1.5 skrll .pic_source_name = bcm2836mp_pic_source_name,
133 1.8 skrll #if defined(MULTIPROCESSOR)
134 1.5 skrll .pic_cpu_init = bcm2836mp_cpu_init,
135 1.5 skrll .pic_ipi_send = bcm2836mp_send_ipi,
136 1.5 skrll #endif
137 1.5 skrll };
138 1.5 skrll
139 1.18 skrll static struct pic_softc bcm2836mp_pic[BCM2836_NCPUS] = {
140 1.13 skrll [0 ... BCM2836_NCPUS - 1] = {
141 1.8 skrll .pic_ops = &bcm2836mp_picops,
142 1.8 skrll .pic_maxsources = BCM2836_NIRQPERCPU,
143 1.8 skrll .pic_name = "bcm2836 pic",
144 1.13 skrll }
145 1.5 skrll };
146 1.15 skrll
147 1.15 skrll static struct fdtbus_interrupt_controller_func bcm2835icu_fdt_funcs = {
148 1.15 skrll .establish = bcm2835_icu_fdt_establish,
149 1.15 skrll .disestablish = bcm2835_icu_fdt_disestablish,
150 1.15 skrll .intrstr = bcm2835_icu_fdt_intrstr
151 1.15 skrll };
152 1.15 skrll
153 1.15 skrll static struct fdtbus_interrupt_controller_func bcm2836mpicu_fdt_funcs = {
154 1.15 skrll .establish = bcm2836mp_icu_fdt_establish,
155 1.15 skrll .disestablish = bcm2836mp_icu_fdt_disestablish,
156 1.15 skrll .intrstr = bcm2836mp_icu_fdt_intrstr
157 1.15 skrll };
158 1.5 skrll
159 1.19 skrll struct bcm2836mp_interrupt {
160 1.19 skrll bool bi_done;
161 1.19 skrll TAILQ_ENTRY(bcm2836mp_interrupt) bi_next;
162 1.19 skrll int bi_irq;
163 1.19 skrll int bi_ipl;
164 1.19 skrll int bi_flags;
165 1.19 skrll int (*bi_func)(void *);
166 1.19 skrll void *bi_arg;
167 1.19 skrll void *bi_ihs[BCM2836_NCPUS];
168 1.19 skrll };
169 1.19 skrll
170 1.19 skrll static TAILQ_HEAD(, bcm2836mp_interrupt) bcm2836mp_interrupts =
171 1.19 skrll TAILQ_HEAD_INITIALIZER(bcm2836mp_interrupts);
172 1.19 skrll
173 1.25 thorpej struct bcm2835icu_irqhandler;
174 1.25 thorpej struct bcm2835icu_irq;
175 1.25 thorpej struct bcm2835icu_softc;
176 1.25 thorpej
177 1.25 thorpej struct bcm2835icu_irqhandler {
178 1.25 thorpej struct bcm2835icu_irq *ih_irq;
179 1.25 thorpej int (*ih_fn)(void *);
180 1.25 thorpej void *ih_arg;
181 1.25 thorpej TAILQ_ENTRY(bcm2835icu_irqhandler) ih_next;
182 1.25 thorpej };
183 1.25 thorpej
184 1.25 thorpej struct bcm2835icu_irq {
185 1.25 thorpej struct bcm2835icu_softc *intr_sc;
186 1.25 thorpej void *intr_ih;
187 1.25 thorpej void *intr_arg;
188 1.25 thorpej int intr_refcnt;
189 1.25 thorpej int intr_ipl;
190 1.25 thorpej int intr_irq;
191 1.25 thorpej int intr_mpsafe;
192 1.25 thorpej TAILQ_HEAD(, bcm2835icu_irqhandler) intr_handlers;
193 1.25 thorpej };
194 1.25 thorpej
195 1.1 skrll struct bcm2835icu_softc {
196 1.1 skrll device_t sc_dev;
197 1.1 skrll bus_space_tag_t sc_iot;
198 1.1 skrll bus_space_handle_t sc_ioh;
199 1.15 skrll
200 1.25 thorpej struct bcm2835icu_irq *sc_irq[BCM2835_NIRQ];
201 1.25 thorpej
202 1.15 skrll int sc_phandle;
203 1.1 skrll };
204 1.1 skrll
205 1.23 skrll static struct bcm2835icu_softc *bcml1icu_sc;
206 1.23 skrll static struct bcm2835icu_softc *bcmicu_sc;
207 1.3 skrll
208 1.1 skrll #define read_bcm2835reg(o) \
209 1.1 skrll bus_space_read_4(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, (o))
210 1.3 skrll
211 1.1 skrll #define write_bcm2835reg(o, v) \
212 1.1 skrll bus_space_write_4(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, (o), (v))
213 1.1 skrll
214 1.1 skrll
215 1.1 skrll #define bcm2835_barrier() \
216 1.1 skrll bus_space_barrier(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, 0, \
217 1.1 skrll BCM2835_ARMICU_SIZE, BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
218 1.3 skrll
219 1.1 skrll static const char * const bcm2835_sources[BCM2835_NIRQ] = {
220 1.1 skrll "(unused 0)", "(unused 1)", "(unused 2)", "timer3",
221 1.1 skrll "(unused 4)", "(unused 5)", "(unused 6)", "jpeg",
222 1.2 jakllsch "(unused 8)", "usb", "(unused 10)", "(unused 11)",
223 1.2 jakllsch "(unused 12)", "(unused 13)", "(unused 14)", "(unused 15)",
224 1.4 skrll "dma0", "dma1", "dma2", "dma3",
225 1.4 skrll "dma4", "dma5", "dma6", "dma7",
226 1.4 skrll "dma8", "dma9", "dma10", "dma11",
227 1.4 skrll "dma12", "aux", "(unused 30)", "(unused 31)",
228 1.1 skrll "(unused 32)", "(unused 33)", "(unused 34)", "(unused 35)",
229 1.1 skrll "(unused 36)", "(unused 37)", "(unused 38)", "(unused 39)",
230 1.1 skrll "(unused 40)", "(unused 41)", "(unused 42)", "i2c spl slv",
231 1.1 skrll "(unused 44)", "pwa0", "pwa1", "(unused 47)",
232 1.1 skrll "smi", "gpio[0]", "gpio[1]", "gpio[2]",
233 1.1 skrll "gpio[3]", "i2c", "spi", "pcm",
234 1.12 jmcneill "sdhost", "uart", "(unused 58)", "(unused 59)",
235 1.1 skrll "(unused 60)", "(unused 61)", "emmc", "(unused 63)",
236 1.1 skrll "Timer", "Mailbox", "Doorbell0", "Doorbell1",
237 1.1 skrll "GPU0 Halted", "GPU1 Halted", "Illegal #1", "Illegal #0"
238 1.1 skrll };
239 1.1 skrll
240 1.8 skrll static const char * const bcm2836mp_sources[BCM2836_NIRQPERCPU] = {
241 1.5 skrll "cntpsirq", "cntpnsirq", "cnthpirq", "cntvirq",
242 1.5 skrll "mailbox0", "mailbox1", "mailbox2", "mailbox3",
243 1.17 skrll "gpu", "pmu"
244 1.5 skrll };
245 1.5 skrll
246 1.5 skrll #define BCM2836_INTBIT_GPUPENDING __BIT(8)
247 1.5 skrll
248 1.1 skrll #define BCM2835_INTBIT_PENDING1 __BIT(8)
249 1.1 skrll #define BCM2835_INTBIT_PENDING2 __BIT(9)
250 1.1 skrll #define BCM2835_INTBIT_ARM __BITS(0,7)
251 1.1 skrll #define BCM2835_INTBIT_GPU0 __BITS(10,14)
252 1.1 skrll #define BCM2835_INTBIT_GPU1 __BITS(15,20)
253 1.1 skrll
254 1.1 skrll CFATTACH_DECL_NEW(bcmicu, sizeof(struct bcm2835icu_softc),
255 1.1 skrll bcm2835_icu_match, bcm2835_icu_attach, NULL, NULL);
256 1.1 skrll
257 1.35 thorpej static const struct device_compatible_entry compat_data[] = {
258 1.35 thorpej { .compat = "brcm,bcm2708-armctrl-ic", .value = 0 },
259 1.35 thorpej { .compat = "brcm,bcm2709-armctrl-ic", .value = 0 },
260 1.35 thorpej { .compat = "brcm,bcm2835-armctrl-ic", .value = 0 },
261 1.35 thorpej { .compat = "brcm,bcm2836-armctrl-ic", .value = 0 },
262 1.35 thorpej { .compat = "brcm,bcm2836-l1-intc", .value = 1 },
263 1.37 thorpej DEVICE_COMPAT_EOL
264 1.35 thorpej };
265 1.35 thorpej
266 1.1 skrll static int
267 1.1 skrll bcm2835_icu_match(device_t parent, cfdata_t cf, void *aux)
268 1.1 skrll {
269 1.15 skrll struct fdt_attach_args * const faa = aux;
270 1.1 skrll
271 1.37 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
272 1.1 skrll }
273 1.1 skrll
274 1.1 skrll static void
275 1.1 skrll bcm2835_icu_attach(device_t parent, device_t self, void *aux)
276 1.1 skrll {
277 1.15 skrll struct bcm2835icu_softc * const sc = device_private(self);
278 1.15 skrll struct fdt_attach_args * const faa = aux;
279 1.15 skrll struct fdtbus_interrupt_controller_func *ifuncs;
280 1.35 thorpej const struct device_compatible_entry *dce;
281 1.15 skrll const int phandle = faa->faa_phandle;
282 1.15 skrll bus_addr_t addr;
283 1.15 skrll bus_size_t size;
284 1.15 skrll bus_space_handle_t ioh;
285 1.15 skrll int error;
286 1.15 skrll
287 1.15 skrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
288 1.15 skrll aprint_error(": couldn't get registers\n");
289 1.15 skrll return;
290 1.15 skrll }
291 1.1 skrll
292 1.1 skrll sc->sc_dev = self;
293 1.15 skrll sc->sc_iot = faa->faa_bst;
294 1.1 skrll
295 1.15 skrll if (bus_space_map(sc->sc_iot, addr, size, 0, &ioh) != 0) {
296 1.15 skrll aprint_error(": couldn't map device\n");
297 1.1 skrll return;
298 1.1 skrll }
299 1.1 skrll
300 1.15 skrll sc->sc_ioh = ioh;
301 1.15 skrll sc->sc_phandle = phandle;
302 1.5 skrll
303 1.37 thorpej dce = of_compatible_lookup(faa->faa_phandle, compat_data);
304 1.35 thorpej KASSERT(dce != NULL);
305 1.35 thorpej
306 1.35 thorpej if (dce->value != 0) {
307 1.8 skrll #if defined(MULTIPROCESSOR)
308 1.15 skrll aprint_normal(": Multiprocessor");
309 1.5 skrll #endif
310 1.15 skrll bcml1icu_sc = sc;
311 1.5 skrll
312 1.15 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh,
313 1.15 skrll BCM2836_LOCAL_CONTROL, 0);
314 1.15 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh,
315 1.15 skrll BCM2836_LOCAL_PRESCALER, 0x80000000);
316 1.15 skrll
317 1.15 skrll ifuncs = &bcm2836mpicu_fdt_funcs;
318 1.15 skrll
319 1.15 skrll bcm2836mp_intr_init(self, curcpu());
320 1.15 skrll arm_fdt_cpu_hatch_register(self, bcm2836mp_intr_init);
321 1.15 skrll } else {
322 1.15 skrll if (bcml1icu_sc == NULL)
323 1.15 skrll arm_fdt_irq_set_handler(bcm2835_irq_handler);
324 1.15 skrll bcmicu_sc = sc;
325 1.15 skrll sc->sc_ioh = ioh;
326 1.15 skrll sc->sc_phandle = phandle;
327 1.28 skrll bcm2835_int_base = pic_add(&bcm2835_pic, PIC_IRQBASE_ALLOC);
328 1.15 skrll ifuncs = &bcm2835icu_fdt_funcs;
329 1.15 skrll }
330 1.15 skrll
331 1.15 skrll error = fdtbus_register_interrupt_controller(self, phandle, ifuncs);
332 1.15 skrll if (error != 0) {
333 1.15 skrll aprint_error(": couldn't register with fdtbus: %d\n", error);
334 1.15 skrll return;
335 1.15 skrll }
336 1.1 skrll aprint_normal("\n");
337 1.1 skrll }
338 1.1 skrll
339 1.15 skrll static void
340 1.1 skrll bcm2835_irq_handler(void *frame)
341 1.1 skrll {
342 1.1 skrll struct cpu_info * const ci = curcpu();
343 1.1 skrll const int oldipl = ci->ci_cpl;
344 1.32 skrll const cpuid_t cpuid = ci->ci_core_id;
345 1.1 skrll const uint32_t oldipl_mask = __BIT(oldipl);
346 1.1 skrll int ipl_mask = 0;
347 1.1 skrll
348 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
349 1.24 skrll
350 1.1 skrll ci->ci_data.cpu_nintr++;
351 1.1 skrll
352 1.1 skrll bcm2835_barrier();
353 1.8 skrll if (cpuid == 0) {
354 1.8 skrll ipl_mask = bcm2835_pic_find_pending_irqs(&bcm2835_pic);
355 1.8 skrll }
356 1.15 skrll #if defined(SOC_BCM2836)
357 1.8 skrll ipl_mask |= bcm2836mp_pic_find_pending_irqs(&bcm2836mp_pic[cpuid]);
358 1.5 skrll #endif
359 1.1 skrll
360 1.1 skrll /*
361 1.1 skrll * Record the pending_ipls and deliver them if we can.
362 1.1 skrll */
363 1.1 skrll if ((ipl_mask & ~oldipl_mask) > oldipl_mask)
364 1.1 skrll pic_do_pending_ints(I32_bit, oldipl, frame);
365 1.1 skrll }
366 1.1 skrll
367 1.1 skrll static void
368 1.1 skrll bcm2835_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase,
369 1.1 skrll uint32_t irq_mask)
370 1.1 skrll {
371 1.1 skrll
372 1.1 skrll write_bcm2835reg(BCM2835_INTC_ENABLEBASE + (irqbase >> 3), irq_mask);
373 1.1 skrll bcm2835_barrier();
374 1.1 skrll }
375 1.1 skrll
376 1.1 skrll static void
377 1.1 skrll bcm2835_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
378 1.1 skrll uint32_t irq_mask)
379 1.1 skrll {
380 1.1 skrll
381 1.1 skrll write_bcm2835reg(BCM2835_INTC_DISABLEBASE + (irqbase >> 3), irq_mask);
382 1.1 skrll bcm2835_barrier();
383 1.1 skrll }
384 1.1 skrll
385 1.1 skrll /*
386 1.1 skrll * Called with interrupts disabled
387 1.1 skrll */
388 1.1 skrll static int
389 1.1 skrll bcm2835_pic_find_pending_irqs(struct pic_softc *pic)
390 1.1 skrll {
391 1.1 skrll int ipl = 0;
392 1.1 skrll uint32_t bpending, gpu0irq, gpu1irq, armirq;
393 1.1 skrll
394 1.1 skrll bcm2835_barrier();
395 1.1 skrll bpending = read_bcm2835reg(BCM2835_INTC_IRQBPENDING);
396 1.1 skrll if (bpending == 0)
397 1.1 skrll return 0;
398 1.1 skrll
399 1.1 skrll armirq = bpending & BCM2835_INTBIT_ARM;
400 1.1 skrll gpu0irq = bpending & BCM2835_INTBIT_GPU0;
401 1.1 skrll gpu1irq = bpending & BCM2835_INTBIT_GPU1;
402 1.1 skrll
403 1.1 skrll if (armirq) {
404 1.8 skrll ipl |= pic_mark_pending_sources(pic,
405 1.8 skrll BCM2835_INT_BASICBASE - BCM2835_INT_BASE, armirq);
406 1.1 skrll }
407 1.1 skrll
408 1.1 skrll if (gpu0irq || (bpending & BCM2835_INTBIT_PENDING1)) {
409 1.1 skrll uint32_t pending1;
410 1.3 skrll
411 1.1 skrll pending1 = read_bcm2835reg(BCM2835_INTC_IRQ1PENDING);
412 1.8 skrll ipl |= pic_mark_pending_sources(pic,
413 1.8 skrll BCM2835_INT_GPU0BASE - BCM2835_INT_BASE, pending1);
414 1.1 skrll }
415 1.1 skrll if (gpu1irq || (bpending & BCM2835_INTBIT_PENDING2)) {
416 1.1 skrll uint32_t pending2;
417 1.3 skrll
418 1.1 skrll pending2 = read_bcm2835reg(BCM2835_INTC_IRQ2PENDING);
419 1.8 skrll ipl |= pic_mark_pending_sources(pic,
420 1.8 skrll BCM2835_INT_GPU1BASE - BCM2835_INT_BASE, pending2);
421 1.1 skrll }
422 1.3 skrll
423 1.1 skrll return ipl;
424 1.1 skrll }
425 1.1 skrll
426 1.1 skrll static void
427 1.1 skrll bcm2835_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
428 1.1 skrll {
429 1.1 skrll
430 1.1 skrll /* Nothing really*/
431 1.1 skrll KASSERT(is->is_irq < BCM2835_NIRQ);
432 1.1 skrll KASSERT(is->is_type == IST_LEVEL);
433 1.1 skrll }
434 1.1 skrll
435 1.1 skrll static void
436 1.1 skrll bcm2835_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
437 1.1 skrll {
438 1.1 skrll
439 1.1 skrll strlcpy(buf, bcm2835_sources[irq], len);
440 1.1 skrll }
441 1.5 skrll
442 1.15 skrll static int
443 1.15 skrll bcm2835_icu_fdt_decode_irq(u_int *specifier)
444 1.15 skrll {
445 1.15 skrll u_int base;
446 1.15 skrll
447 1.15 skrll if (!specifier)
448 1.15 skrll return -1;
449 1.15 skrll
450 1.15 skrll /* 1st cell is the bank number. 0 = ARM, 1 = GPU0, 2 = GPU1 */
451 1.15 skrll /* 2nd cell is the irq relative to that bank */
452 1.15 skrll
453 1.15 skrll const u_int bank = be32toh(specifier[0]);
454 1.15 skrll switch (bank) {
455 1.15 skrll case 0:
456 1.15 skrll base = BCM2835_INT_BASICBASE;
457 1.15 skrll break;
458 1.15 skrll case 1:
459 1.15 skrll base = BCM2835_INT_GPU0BASE;
460 1.15 skrll break;
461 1.15 skrll case 2:
462 1.15 skrll base = BCM2835_INT_GPU1BASE;
463 1.15 skrll break;
464 1.15 skrll default:
465 1.15 skrll return -1;
466 1.15 skrll }
467 1.15 skrll const u_int off = be32toh(specifier[1]);
468 1.15 skrll
469 1.15 skrll return base + off;
470 1.15 skrll }
471 1.15 skrll
472 1.15 skrll static void *
473 1.15 skrll bcm2835_icu_fdt_establish(device_t dev, u_int *specifier, int ipl, int flags,
474 1.34 jmcneill int (*func)(void *), void *arg, const char *xname)
475 1.15 skrll {
476 1.25 thorpej struct bcm2835icu_softc * const sc = device_private(dev);
477 1.25 thorpej struct bcm2835icu_irq *firq;
478 1.25 thorpej struct bcm2835icu_irqhandler *firqh;
479 1.15 skrll int iflags = (flags & FDT_INTR_MPSAFE) ? IST_MPSAFE : 0;
480 1.27 thorpej int irq, irqidx;
481 1.15 skrll
482 1.15 skrll irq = bcm2835_icu_fdt_decode_irq(specifier);
483 1.15 skrll if (irq == -1)
484 1.15 skrll return NULL;
485 1.27 thorpej irqidx = irq - BCM2835_INT_BASE;
486 1.5 skrll
487 1.27 thorpej KASSERT(irqidx < BCM2835_NIRQ);
488 1.26 thorpej
489 1.27 thorpej firq = sc->sc_irq[irqidx];
490 1.25 thorpej if (firq == NULL) {
491 1.25 thorpej firq = kmem_alloc(sizeof(*firq), KM_SLEEP);
492 1.25 thorpej firq->intr_sc = sc;
493 1.25 thorpej firq->intr_refcnt = 0;
494 1.25 thorpej firq->intr_arg = arg;
495 1.25 thorpej firq->intr_ipl = ipl;
496 1.25 thorpej firq->intr_mpsafe = iflags;
497 1.25 thorpej firq->intr_irq = irq;
498 1.25 thorpej TAILQ_INIT(&firq->intr_handlers);
499 1.25 thorpej if (arg == NULL) {
500 1.34 jmcneill firq->intr_ih = intr_establish_xname(irq, ipl,
501 1.34 jmcneill IST_LEVEL | iflags, func, NULL, xname);
502 1.25 thorpej } else {
503 1.34 jmcneill firq->intr_ih = intr_establish_xname(irq, ipl,
504 1.34 jmcneill IST_LEVEL | iflags, bcm2835_icu_intr, firq, xname);
505 1.25 thorpej }
506 1.25 thorpej if (firq->intr_ih == NULL) {
507 1.25 thorpej kmem_free(firq, sizeof(*firq));
508 1.25 thorpej return NULL;
509 1.25 thorpej }
510 1.27 thorpej sc->sc_irq[irqidx] = firq;
511 1.25 thorpej } else {
512 1.25 thorpej if (firq->intr_arg == NULL || arg == NULL) {
513 1.25 thorpej device_printf(dev,
514 1.25 thorpej "cannot share irq with NULL-arg handler\n");
515 1.25 thorpej return NULL;
516 1.25 thorpej }
517 1.25 thorpej if (firq->intr_ipl != ipl) {
518 1.25 thorpej device_printf(dev,
519 1.25 thorpej "cannot share irq with different ipl\n");
520 1.25 thorpej return NULL;
521 1.25 thorpej }
522 1.25 thorpej if (firq->intr_mpsafe != iflags) {
523 1.25 thorpej device_printf(dev,
524 1.25 thorpej "cannot share irq between mpsafe/non-mpsafe\n");
525 1.25 thorpej return NULL;
526 1.25 thorpej }
527 1.25 thorpej }
528 1.25 thorpej
529 1.25 thorpej firqh = kmem_alloc(sizeof(*firqh), KM_SLEEP);
530 1.25 thorpej firqh->ih_irq = firq;
531 1.25 thorpej firqh->ih_fn = func;
532 1.25 thorpej firqh->ih_arg = arg;
533 1.26 thorpej
534 1.26 thorpej firq->intr_refcnt++;
535 1.25 thorpej TAILQ_INSERT_TAIL(&firq->intr_handlers, firqh, ih_next);
536 1.25 thorpej
537 1.26 thorpej /*
538 1.26 thorpej * XXX interrupt_distribute(9) assumes that any interrupt
539 1.26 thorpej * handle can be used as an input to the MD interrupt_distribute
540 1.26 thorpej * implementationm, so we are forced to return the handle
541 1.26 thorpej * we got back from intr_establish(). Upshot is that the
542 1.26 thorpej * input to bcm2835_icu_fdt_disestablish() is ambiguous for
543 1.26 thorpej * shared IRQs, rendering them un-disestablishable.
544 1.26 thorpej */
545 1.26 thorpej
546 1.26 thorpej return firq->intr_ih;
547 1.15 skrll }
548 1.15 skrll
549 1.15 skrll static void
550 1.15 skrll bcm2835_icu_fdt_disestablish(device_t dev, void *ih)
551 1.15 skrll {
552 1.25 thorpej struct bcm2835icu_softc * const sc = device_private(dev);
553 1.26 thorpej struct bcm2835icu_irqhandler *firqh;
554 1.26 thorpej struct bcm2835icu_irq *firq;
555 1.26 thorpej u_int n;
556 1.25 thorpej
557 1.26 thorpej for (n = 0; n < BCM2835_NIRQ; n++) {
558 1.26 thorpej firq = sc->sc_irq[n];
559 1.26 thorpej if (firq == NULL || firq->intr_ih != ih)
560 1.26 thorpej continue;
561 1.26 thorpej
562 1.26 thorpej KASSERT(firq->intr_refcnt > 0);
563 1.27 thorpej KASSERT(n == (firq->intr_irq - BCM2835_INT_BASE));
564 1.26 thorpej
565 1.26 thorpej /* XXX see above */
566 1.26 thorpej if (firq->intr_refcnt > 1)
567 1.26 thorpej panic("%s: cannot disestablish shared irq", __func__);
568 1.25 thorpej
569 1.26 thorpej intr_disestablish(firq->intr_ih);
570 1.25 thorpej
571 1.26 thorpej firqh = TAILQ_FIRST(&firq->intr_handlers);
572 1.26 thorpej TAILQ_REMOVE(&firq->intr_handlers, firqh, ih_next);
573 1.26 thorpej kmem_free(firqh, sizeof(*firqh));
574 1.25 thorpej
575 1.27 thorpej sc->sc_irq[n] = NULL;
576 1.26 thorpej kmem_free(firq, sizeof(*firq));
577 1.26 thorpej
578 1.26 thorpej return;
579 1.26 thorpej }
580 1.25 thorpej
581 1.26 thorpej panic("%s: interrupt not established", __func__);
582 1.25 thorpej }
583 1.25 thorpej
584 1.25 thorpej static int
585 1.25 thorpej bcm2835_icu_intr(void *priv)
586 1.25 thorpej {
587 1.25 thorpej struct bcm2835icu_irq *firq = priv;
588 1.25 thorpej struct bcm2835icu_irqhandler *firqh;
589 1.25 thorpej int handled = 0;
590 1.25 thorpej
591 1.25 thorpej TAILQ_FOREACH(firqh, &firq->intr_handlers, ih_next) {
592 1.25 thorpej handled |= firqh->ih_fn(firqh->ih_arg);
593 1.25 thorpej }
594 1.25 thorpej
595 1.25 thorpej return handled;
596 1.15 skrll }
597 1.15 skrll
598 1.15 skrll static bool
599 1.15 skrll bcm2835_icu_fdt_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
600 1.15 skrll {
601 1.15 skrll int irq;
602 1.15 skrll
603 1.15 skrll irq = bcm2835_icu_fdt_decode_irq(specifier);
604 1.15 skrll if (irq == -1)
605 1.15 skrll return false;
606 1.15 skrll
607 1.15 skrll snprintf(buf, buflen, "icu irq %d", irq);
608 1.15 skrll
609 1.15 skrll return true;
610 1.15 skrll }
611 1.5 skrll
612 1.5 skrll #define BCM2836MP_TIMER_IRQS __BITS(3,0)
613 1.19 skrll #define BCM2836MP_MAILBOX_IRQS __BITS(4,7)
614 1.19 skrll #define BCM2836MP_GPU_IRQ __BIT(8)
615 1.19 skrll #define BCM2836MP_PMU_IRQ __BIT(9)
616 1.19 skrll #define BCM2836MP_ALL_IRQS (BCM2836MP_TIMER_IRQS | BCM2836MP_MAILBOX_IRQS | BCM2836MP_GPU_IRQ | BCM2836MP_PMU_IRQ)
617 1.5 skrll
618 1.5 skrll static void
619 1.5 skrll bcm2836mp_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase,
620 1.5 skrll uint32_t irq_mask)
621 1.5 skrll {
622 1.15 skrll const bus_space_tag_t iot = bcml1icu_sc->sc_iot;
623 1.15 skrll const bus_space_handle_t ioh = bcml1icu_sc->sc_ioh;
624 1.19 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
625 1.5 skrll
626 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
627 1.8 skrll KASSERT(irqbase == 0);
628 1.5 skrll
629 1.5 skrll if (irq_mask & BCM2836MP_TIMER_IRQS) {
630 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_TIMER_IRQS);
631 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
632 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid));
633 1.5 skrll val |= mask;
634 1.15 skrll bus_space_write_4(iot, ioh,
635 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid),
636 1.5 skrll val);
637 1.15 skrll bus_space_barrier(iot, ioh,
638 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROL_BASE,
639 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROL_SIZE,
640 1.5 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
641 1.10 skrll }
642 1.10 skrll if (irq_mask & BCM2836MP_MAILBOX_IRQS) {
643 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_MAILBOX_IRQS);
644 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
645 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid));
646 1.5 skrll val |= mask;
647 1.15 skrll bus_space_write_4(iot, ioh,
648 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid),
649 1.5 skrll val);
650 1.15 skrll bus_space_barrier(iot, ioh,
651 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_BASE,
652 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_SIZE,
653 1.5 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
654 1.5 skrll }
655 1.19 skrll if (irq_mask & BCM2836MP_PMU_IRQ) {
656 1.19 skrll bus_space_write_4(iot, ioh, BCM2836_LOCAL_PM_ROUTING_SET,
657 1.19 skrll __BIT(cpuid));
658 1.19 skrll bus_space_barrier(iot, ioh, BCM2836_LOCAL_PM_ROUTING_SET, 4,
659 1.19 skrll BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
660 1.19 skrll }
661 1.5 skrll
662 1.5 skrll return;
663 1.5 skrll }
664 1.5 skrll
665 1.5 skrll static void
666 1.5 skrll bcm2836mp_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
667 1.5 skrll uint32_t irq_mask)
668 1.5 skrll {
669 1.15 skrll const bus_space_tag_t iot = bcml1icu_sc->sc_iot;
670 1.15 skrll const bus_space_handle_t ioh = bcml1icu_sc->sc_ioh;
671 1.19 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
672 1.8 skrll
673 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
674 1.8 skrll KASSERT(irqbase == 0);
675 1.5 skrll
676 1.5 skrll if (irq_mask & BCM2836MP_TIMER_IRQS) {
677 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_TIMER_IRQS);
678 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
679 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid));
680 1.5 skrll val &= ~mask;
681 1.15 skrll bus_space_write_4(iot, ioh,
682 1.5 skrll BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid),
683 1.5 skrll val);
684 1.10 skrll }
685 1.10 skrll if (irq_mask & BCM2836MP_MAILBOX_IRQS) {
686 1.5 skrll uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_MAILBOX_IRQS);
687 1.15 skrll uint32_t val = bus_space_read_4(iot, ioh,
688 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid));
689 1.5 skrll val &= ~mask;
690 1.15 skrll bus_space_write_4(iot, ioh,
691 1.5 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid),
692 1.5 skrll val);
693 1.5 skrll }
694 1.19 skrll if (irq_mask & BCM2836MP_PMU_IRQ) {
695 1.19 skrll bus_space_write_4(iot, ioh, BCM2836_LOCAL_PM_ROUTING_CLR,
696 1.21 skrll __BIT(cpuid));
697 1.19 skrll }
698 1.5 skrll
699 1.5 skrll bcm2835_barrier();
700 1.5 skrll return;
701 1.5 skrll }
702 1.5 skrll
703 1.5 skrll static int
704 1.5 skrll bcm2836mp_pic_find_pending_irqs(struct pic_softc *pic)
705 1.5 skrll {
706 1.8 skrll struct cpu_info * const ci = curcpu();
707 1.32 skrll const cpuid_t cpuid = ci->ci_core_id;
708 1.5 skrll uint32_t lpending;
709 1.5 skrll int ipl = 0;
710 1.5 skrll
711 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
712 1.8 skrll KASSERT(pic == &bcm2836mp_pic[cpuid]);
713 1.8 skrll
714 1.5 skrll bcm2835_barrier();
715 1.5 skrll
716 1.15 skrll lpending = bus_space_read_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
717 1.5 skrll BCM2836_LOCAL_INTC_IRQPENDINGN(cpuid));
718 1.5 skrll
719 1.5 skrll lpending &= ~BCM2836_INTBIT_GPUPENDING;
720 1.29 skrll const uint32_t allirqs = lpending & BCM2836MP_ALL_IRQS;
721 1.29 skrll if (allirqs) {
722 1.29 skrll ipl |= pic_mark_pending_sources(pic, 0, allirqs);
723 1.5 skrll }
724 1.5 skrll
725 1.5 skrll return ipl;
726 1.5 skrll }
727 1.5 skrll
728 1.5 skrll static void
729 1.5 skrll bcm2836mp_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
730 1.5 skrll {
731 1.5 skrll /* Nothing really*/
732 1.5 skrll KASSERT(is->is_irq >= 0);
733 1.8 skrll KASSERT(is->is_irq < BCM2836_NIRQPERCPU);
734 1.8 skrll }
735 1.8 skrll
736 1.8 skrll static void
737 1.8 skrll bcm2836mp_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
738 1.8 skrll {
739 1.8 skrll
740 1.8 skrll irq %= BCM2836_NIRQPERCPU;
741 1.8 skrll strlcpy(buf, bcm2836mp_sources[irq], len);
742 1.8 skrll }
743 1.5 skrll
744 1.5 skrll
745 1.15 skrll #if defined(MULTIPROCESSOR)
746 1.8 skrll static void bcm2836mp_cpu_init(struct pic_softc *pic, struct cpu_info *ci)
747 1.8 skrll {
748 1.32 skrll const cpuid_t cpuid = ci->ci_core_id;
749 1.24 skrll
750 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
751 1.8 skrll
752 1.8 skrll /* Enable IRQ and not FIQ */
753 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
754 1.24 skrll BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid), 1);
755 1.5 skrll }
756 1.5 skrll
757 1.5 skrll static void
758 1.8 skrll bcm2836mp_send_ipi(struct pic_softc *pic, const kcpuset_t *kcp, u_long ipi)
759 1.8 skrll {
760 1.10 skrll KASSERT(pic != NULL);
761 1.10 skrll KASSERT(pic != &bcm2835_pic);
762 1.10 skrll KASSERT(pic->pic_cpus != NULL);
763 1.10 skrll
764 1.8 skrll const cpuid_t cpuid = pic - &bcm2836mp_pic[0];
765 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
766 1.8 skrll
767 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
768 1.9 jmcneill BCM2836_LOCAL_MAILBOX0_SETN(cpuid), __BIT(ipi));
769 1.8 skrll }
770 1.8 skrll
771 1.8 skrll int
772 1.8 skrll bcm2836mp_ipi_handler(void *priv)
773 1.8 skrll {
774 1.8 skrll const struct cpu_info *ci = curcpu();
775 1.32 skrll const cpuid_t cpuid = ci->ci_core_id;
776 1.9 jmcneill uint32_t ipimask, bit;
777 1.9 jmcneill
778 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
779 1.24 skrll
780 1.15 skrll ipimask = bus_space_read_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
781 1.8 skrll BCM2836_LOCAL_MAILBOX0_CLRN(cpuid));
782 1.15 skrll bus_space_write_4(bcml1icu_sc->sc_iot, bcml1icu_sc->sc_ioh,
783 1.15 skrll BCM2836_LOCAL_MAILBOX0_CLRN(cpuid), ipimask);
784 1.8 skrll
785 1.9 jmcneill while ((bit = ffs(ipimask)) > 0) {
786 1.9 jmcneill const u_int ipi = bit - 1;
787 1.9 jmcneill switch (ipi) {
788 1.9 jmcneill case IPI_AST:
789 1.11 skrll pic_ipi_ast(priv);
790 1.11 skrll break;
791 1.9 jmcneill case IPI_NOP:
792 1.11 skrll pic_ipi_nop(priv);
793 1.11 skrll break;
794 1.9 jmcneill #ifdef __HAVE_PREEMPTION
795 1.9 jmcneill case IPI_KPREEMPT:
796 1.11 skrll pic_ipi_kpreempt(priv);
797 1.11 skrll break;
798 1.9 jmcneill #endif
799 1.9 jmcneill case IPI_XCALL:
800 1.9 jmcneill pic_ipi_xcall(priv);
801 1.9 jmcneill break;
802 1.9 jmcneill case IPI_GENERIC:
803 1.9 jmcneill pic_ipi_generic(priv);
804 1.9 jmcneill break;
805 1.9 jmcneill case IPI_SHOOTDOWN:
806 1.9 jmcneill pic_ipi_shootdown(priv);
807 1.9 jmcneill break;
808 1.8 skrll #ifdef DDB
809 1.9 jmcneill case IPI_DDB:
810 1.9 jmcneill pic_ipi_ddb(priv);
811 1.9 jmcneill break;
812 1.8 skrll #endif
813 1.9 jmcneill }
814 1.9 jmcneill ipimask &= ~__BIT(ipi);
815 1.8 skrll }
816 1.8 skrll
817 1.8 skrll return 1;
818 1.8 skrll }
819 1.15 skrll #endif
820 1.8 skrll
821 1.15 skrll static void
822 1.15 skrll bcm2836mp_intr_init(void *priv, struct cpu_info *ci)
823 1.5 skrll {
824 1.32 skrll const cpuid_t cpuid = ci->ci_core_id;
825 1.8 skrll struct pic_softc * const pic = &bcm2836mp_pic[cpuid];
826 1.8 skrll
827 1.24 skrll KASSERT(cpuid < BCM2836_NCPUS);
828 1.24 skrll
829 1.15 skrll #if defined(MULTIPROCESSOR)
830 1.8 skrll pic->pic_cpus = ci->ci_kcpuset;
831 1.20 ryo
832 1.20 ryo /*
833 1.20 ryo * Append "#n" to avoid duplication of .pic_name[]
834 1.20 ryo * It should be a unique id for intr_get_source()
835 1.20 ryo */
836 1.20 ryo char suffix[sizeof("#00000")];
837 1.20 ryo snprintf(suffix, sizeof(suffix), "#%lu", cpuid);
838 1.20 ryo strlcat(pic->pic_name, suffix, sizeof(pic->pic_name));
839 1.15 skrll #endif
840 1.29 skrll bcm2836mp_int_base[cpuid] = pic_add(pic, PIC_IRQBASE_ALLOC);
841 1.8 skrll
842 1.15 skrll #if defined(MULTIPROCESSOR)
843 1.10 skrll intr_establish(BCM2836_INT_MAILBOX0_CPUN(cpuid), IPL_HIGH,
844 1.8 skrll IST_LEVEL | IST_MPSAFE, bcm2836mp_ipi_handler, NULL);
845 1.8 skrll
846 1.19 skrll struct bcm2836mp_interrupt *bip;
847 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
848 1.19 skrll if (bip->bi_done)
849 1.19 skrll continue;
850 1.19 skrll
851 1.19 skrll const int irq = BCM2836_INT_BASECPUN(cpuid) + bip->bi_irq;
852 1.19 skrll void *ih = intr_establish(irq, bip->bi_ipl,
853 1.19 skrll IST_LEVEL | bip->bi_flags, bip->bi_func, bip->bi_arg);
854 1.19 skrll
855 1.19 skrll bip->bi_ihs[cpuid] = ih;
856 1.19 skrll }
857 1.15 skrll #endif
858 1.5 skrll }
859 1.8 skrll
860 1.15 skrll static int
861 1.15 skrll bcm2836mp_icu_fdt_decode_irq(u_int *specifier)
862 1.15 skrll {
863 1.22 skrll
864 1.15 skrll if (!specifier)
865 1.15 skrll return -1;
866 1.19 skrll return be32toh(specifier[0]);
867 1.15 skrll }
868 1.15 skrll
869 1.15 skrll static void *
870 1.15 skrll bcm2836mp_icu_fdt_establish(device_t dev, u_int *specifier, int ipl, int flags,
871 1.34 jmcneill int (*func)(void *), void *arg, const char *xname)
872 1.15 skrll {
873 1.15 skrll int iflags = (flags & FDT_INTR_MPSAFE) ? IST_MPSAFE : 0;
874 1.19 skrll struct bcm2836mp_interrupt *bip;
875 1.19 skrll void *ih;
876 1.15 skrll
877 1.19 skrll int irq = bcm2836mp_icu_fdt_decode_irq(specifier);
878 1.15 skrll if (irq == -1)
879 1.15 skrll return NULL;
880 1.15 skrll
881 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
882 1.19 skrll if (irq == bip->bi_irq)
883 1.19 skrll return NULL;
884 1.19 skrll }
885 1.19 skrll
886 1.19 skrll bip = kmem_alloc(sizeof(*bip), KM_SLEEP);
887 1.19 skrll if (bip == NULL)
888 1.19 skrll return NULL;
889 1.19 skrll
890 1.19 skrll bip->bi_done = false;
891 1.19 skrll bip->bi_irq = irq;
892 1.19 skrll bip->bi_ipl = ipl;
893 1.19 skrll bip->bi_flags = IST_LEVEL | iflags;
894 1.19 skrll bip->bi_func = func;
895 1.19 skrll bip->bi_arg = arg;
896 1.19 skrll
897 1.19 skrll /*
898 1.33 christos * If we're not cold and the BPs have been started then we can
899 1.33 christos * register the interrupt for all CPUs now, e.g. PMU
900 1.19 skrll */
901 1.19 skrll if (!cold) {
902 1.19 skrll for (cpuid_t cpuid = 0; cpuid < BCM2836_NCPUS; cpuid++) {
903 1.34 jmcneill ih = intr_establish_xname(
904 1.34 jmcneill BCM2836_INT_BASECPUN(cpuid) + irq, ipl,
905 1.34 jmcneill IST_LEVEL | iflags, func, arg, xname);
906 1.19 skrll if (!ih) {
907 1.19 skrll kmem_free(bip, sizeof(*bip));
908 1.19 skrll return NULL;
909 1.19 skrll }
910 1.19 skrll bip->bi_ihs[cpuid] = ih;
911 1.19 skrll
912 1.19 skrll }
913 1.19 skrll bip->bi_done = true;
914 1.19 skrll ih = bip->bi_ihs[0];
915 1.19 skrll goto done;
916 1.19 skrll }
917 1.19 skrll
918 1.19 skrll /*
919 1.19 skrll * Otherwise we can only establish the interrupt for the BP and
920 1.19 skrll * delay until bcm2836mp_intr_init is called for each AP, e.g.
921 1.19 skrll * gtmr
922 1.19 skrll */
923 1.34 jmcneill ih = intr_establish_xname(BCM2836_INT_BASECPUN(0) + irq, ipl,
924 1.34 jmcneill IST_LEVEL | iflags, func, arg, xname);
925 1.19 skrll if (!ih) {
926 1.19 skrll kmem_free(bip, sizeof(*bip));
927 1.19 skrll return NULL;
928 1.19 skrll }
929 1.19 skrll
930 1.19 skrll bip->bi_ihs[0] = ih;
931 1.19 skrll for (cpuid_t cpuid = 1; cpuid < BCM2836_NCPUS; cpuid++)
932 1.19 skrll bip->bi_ihs[cpuid] = NULL;
933 1.19 skrll
934 1.19 skrll done:
935 1.19 skrll TAILQ_INSERT_TAIL(&bcm2836mp_interrupts, bip, bi_next);
936 1.19 skrll
937 1.19 skrll /*
938 1.19 skrll * Return the intr_establish handle for cpu 0 for API compatibility.
939 1.19 skrll * Any cpu would do here as these sources don't support set_affinity
940 1.19 skrll * when the handle is used in interrupt_distribute(9)
941 1.19 skrll */
942 1.19 skrll return ih;
943 1.15 skrll }
944 1.15 skrll
945 1.15 skrll static void
946 1.15 skrll bcm2836mp_icu_fdt_disestablish(device_t dev, void *ih)
947 1.15 skrll {
948 1.19 skrll struct bcm2836mp_interrupt *bip;
949 1.19 skrll
950 1.19 skrll TAILQ_FOREACH(bip, &bcm2836mp_interrupts, bi_next) {
951 1.19 skrll if (bip->bi_ihs[0] == ih)
952 1.19 skrll break;
953 1.19 skrll }
954 1.19 skrll
955 1.19 skrll if (bip == NULL)
956 1.19 skrll return;
957 1.19 skrll
958 1.19 skrll for (cpuid_t cpuid = 0; cpuid < BCM2836_NCPUS; cpuid++)
959 1.19 skrll intr_disestablish(bip->bi_ihs[cpuid]);
960 1.19 skrll
961 1.19 skrll TAILQ_REMOVE(&bcm2836mp_interrupts, bip, bi_next);
962 1.19 skrll
963 1.19 skrll kmem_free(bip, sizeof(*bip));
964 1.15 skrll }
965 1.15 skrll
966 1.15 skrll static bool
967 1.15 skrll bcm2836mp_icu_fdt_intrstr(device_t dev, u_int *specifier, char *buf,
968 1.15 skrll size_t buflen)
969 1.15 skrll {
970 1.15 skrll int irq;
971 1.15 skrll
972 1.15 skrll irq = bcm2836mp_icu_fdt_decode_irq(specifier);
973 1.15 skrll if (irq == -1)
974 1.15 skrll return false;
975 1.15 skrll
976 1.15 skrll snprintf(buf, buflen, "local_intc irq %d", irq);
977 1.15 skrll
978 1.15 skrll return true;
979 1.15 skrll }
980