Home | History | Annotate | Line # | Download | only in broadcom
bcm2835_intr.c revision 1.5
      1  1.5     skrll /*	$NetBSD: bcm2835_intr.c,v 1.5 2015/02/28 09:34:34 skrll Exp $	*/
      2  1.1     skrll 
      3  1.1     skrll /*-
      4  1.1     skrll  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      5  1.1     skrll  * All rights reserved.
      6  1.1     skrll  *
      7  1.1     skrll  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1     skrll  * by Nick Hudson
      9  1.1     skrll  *
     10  1.1     skrll  * Redistribution and use in source and binary forms, with or without
     11  1.1     skrll  * modification, are permitted provided that the following conditions
     12  1.1     skrll  * are met:
     13  1.1     skrll  * 1. Redistributions of source code must retain the above copyright
     14  1.1     skrll  *    notice, this list of conditions and the following disclaimer.
     15  1.1     skrll  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1     skrll  *    notice, this list of conditions and the following disclaimer in the
     17  1.1     skrll  *    documentation and/or other materials provided with the distribution.
     18  1.1     skrll  *
     19  1.1     skrll  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1     skrll  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1     skrll  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1     skrll  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1     skrll  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1     skrll  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1     skrll  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1     skrll  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1     skrll  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1     skrll  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1     skrll  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1     skrll  */
     31  1.1     skrll 
     32  1.1     skrll #include <sys/cdefs.h>
     33  1.5     skrll __KERNEL_RCSID(0, "$NetBSD: bcm2835_intr.c,v 1.5 2015/02/28 09:34:34 skrll Exp $");
     34  1.1     skrll 
     35  1.1     skrll #define _INTR_PRIVATE
     36  1.1     skrll 
     37  1.5     skrll #include "opt_bcm283x.h"
     38  1.5     skrll 
     39  1.1     skrll #include <sys/param.h>
     40  1.5     skrll #include <sys/bus.h>
     41  1.5     skrll #include <sys/cpu.h>
     42  1.5     skrll #include <sys/device.h>
     43  1.1     skrll #include <sys/proc.h>
     44  1.1     skrll 
     45  1.1     skrll #include <machine/intr.h>
     46  1.5     skrll 
     47  1.5     skrll #include <arm/locore.h>
     48  1.1     skrll 
     49  1.1     skrll #include <arm/pic/picvar.h>
     50  1.5     skrll #include <arm/cortex/gtmr_var.h>
     51  1.1     skrll 
     52  1.1     skrll #include <arm/broadcom/bcm_amba.h>
     53  1.1     skrll #include <arm/broadcom/bcm2835reg.h>
     54  1.5     skrll #include <arm/broadcom/bcm2835var.h>
     55  1.1     skrll 
     56  1.1     skrll static void bcm2835_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
     57  1.1     skrll static void bcm2835_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
     58  1.1     skrll static int bcm2835_pic_find_pending_irqs(struct pic_softc *);
     59  1.1     skrll static void bcm2835_pic_establish_irq(struct pic_softc *, struct intrsource *);
     60  1.1     skrll static void bcm2835_pic_source_name(struct pic_softc *, int, char *,
     61  1.1     skrll     size_t);
     62  1.1     skrll 
     63  1.5     skrll #if defined(BCM2836)
     64  1.5     skrll static void bcm2836mp_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
     65  1.5     skrll static void bcm2836mp_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
     66  1.5     skrll static int bcm2836mp_pic_find_pending_irqs(struct pic_softc *);
     67  1.5     skrll static void bcm2836mp_pic_establish_irq(struct pic_softc *, struct intrsource *);
     68  1.5     skrll static void bcm2836mp_pic_source_name(struct pic_softc *, int, char *,
     69  1.5     skrll     size_t);
     70  1.5     skrll #ifdef MULTIPROCESSOR
     71  1.5     skrll int bcm2836mp_ipi_handler(void *);
     72  1.5     skrll static void bcm2836mp_cpu_init(struct pic_softc *, struct cpu_info *);
     73  1.5     skrll static void bcm2836mp_send_ipi(struct pic_softc *, const kcpuset_t *, u_long);
     74  1.5     skrll #endif
     75  1.5     skrll #endif
     76  1.5     skrll 
     77  1.5     skrll 
     78  1.1     skrll static int  bcm2835_icu_match(device_t, cfdata_t, void *);
     79  1.1     skrll static void bcm2835_icu_attach(device_t, device_t, void *);
     80  1.1     skrll 
     81  1.1     skrll static struct pic_ops bcm2835_picops = {
     82  1.1     skrll 	.pic_unblock_irqs = bcm2835_pic_unblock_irqs,
     83  1.1     skrll 	.pic_block_irqs = bcm2835_pic_block_irqs,
     84  1.1     skrll 	.pic_find_pending_irqs = bcm2835_pic_find_pending_irqs,
     85  1.1     skrll 	.pic_establish_irq = bcm2835_pic_establish_irq,
     86  1.1     skrll 	.pic_source_name = bcm2835_pic_source_name,
     87  1.1     skrll };
     88  1.1     skrll 
     89  1.1     skrll struct pic_softc bcm2835_pic = {
     90  1.1     skrll 	.pic_ops = &bcm2835_picops,
     91  1.1     skrll 	.pic_maxsources = BCM2835_NIRQ,
     92  1.1     skrll 	.pic_name = "bcm2835 pic",
     93  1.1     skrll };
     94  1.1     skrll 
     95  1.5     skrll #if defined(BCM2836)
     96  1.5     skrll static struct pic_ops bcm2836mp_picops = {
     97  1.5     skrll 	.pic_unblock_irqs = bcm2836mp_pic_unblock_irqs,
     98  1.5     skrll 	.pic_block_irqs = bcm2836mp_pic_block_irqs,
     99  1.5     skrll 	.pic_find_pending_irqs = bcm2836mp_pic_find_pending_irqs,
    100  1.5     skrll 	.pic_establish_irq = bcm2836mp_pic_establish_irq,
    101  1.5     skrll 	.pic_source_name = bcm2836mp_pic_source_name,
    102  1.5     skrll #ifdef MULTIPROCESSOR
    103  1.5     skrll 	.pic_cpu_init = bcm2836mp_cpu_init,
    104  1.5     skrll 	.pic_ipi_send = bcm2836mp_send_ipi,
    105  1.5     skrll #endif
    106  1.5     skrll };
    107  1.5     skrll 
    108  1.5     skrll struct pic_softc bcm2836mp_pic = {
    109  1.5     skrll 	.pic_ops = &bcm2836mp_picops,
    110  1.5     skrll 	.pic_maxsources = BCM2836MP_NIRQ,
    111  1.5     skrll 	.pic_name = "bcm2836 mp pic",
    112  1.5     skrll };
    113  1.5     skrll #endif
    114  1.5     skrll 
    115  1.1     skrll struct bcm2835icu_softc {
    116  1.1     skrll 	device_t		sc_dev;
    117  1.1     skrll 	bus_space_tag_t		sc_iot;
    118  1.1     skrll 	bus_space_handle_t	sc_ioh;
    119  1.1     skrll 	struct pic_softc	*sc_pic;
    120  1.1     skrll };
    121  1.1     skrll 
    122  1.1     skrll struct bcm2835icu_softc *bcmicu_sc;
    123  1.3     skrll 
    124  1.1     skrll #define read_bcm2835reg(o)	\
    125  1.1     skrll 	bus_space_read_4(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, (o))
    126  1.3     skrll 
    127  1.1     skrll #define write_bcm2835reg(o, v)	\
    128  1.1     skrll 	bus_space_write_4(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, (o), (v))
    129  1.1     skrll 
    130  1.1     skrll 
    131  1.1     skrll #define bcm2835_barrier() \
    132  1.1     skrll 	bus_space_barrier(bcmicu_sc->sc_iot, bcmicu_sc->sc_ioh, 0, \
    133  1.1     skrll 	    BCM2835_ARMICU_SIZE, BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
    134  1.3     skrll 
    135  1.1     skrll static const char * const bcm2835_sources[BCM2835_NIRQ] = {
    136  1.1     skrll 	"(unused  0)",	"(unused  1)",	"(unused  2)",	"timer3",
    137  1.1     skrll 	"(unused  4)",	"(unused  5)",	"(unused  6)",	"jpeg",
    138  1.2  jakllsch 	"(unused  8)",	"usb",		"(unused 10)",	"(unused 11)",
    139  1.2  jakllsch 	"(unused 12)",	"(unused 13)",	"(unused 14)",	"(unused 15)",
    140  1.4     skrll 	"dma0",		"dma1",		"dma2",		"dma3",
    141  1.4     skrll 	"dma4",		"dma5",		"dma6",		"dma7",
    142  1.4     skrll 	"dma8",		"dma9",		"dma10",	"dma11",
    143  1.4     skrll 	"dma12",	"aux",		"(unused 30)",	"(unused 31)",
    144  1.1     skrll 	"(unused 32)",	"(unused 33)",	"(unused 34)",	"(unused 35)",
    145  1.1     skrll 	"(unused 36)",	"(unused 37)",	"(unused 38)",	"(unused 39)",
    146  1.1     skrll 	"(unused 40)",	"(unused 41)",	"(unused 42)",	"i2c spl slv",
    147  1.1     skrll 	"(unused 44)",	"pwa0",		"pwa1",		"(unused 47)",
    148  1.1     skrll 	"smi",		"gpio[0]",	"gpio[1]",	"gpio[2]",
    149  1.1     skrll 	"gpio[3]",	"i2c",		"spi",		"pcm",
    150  1.1     skrll 	"sdio",		"uart",		"(unused 58)",	"(unused 59)",
    151  1.1     skrll 	"(unused 60)",	"(unused 61)",	"emmc",		"(unused 63)",
    152  1.1     skrll 	"Timer",	"Mailbox",	"Doorbell0",	"Doorbell1",
    153  1.1     skrll 	"GPU0 Halted",	"GPU1 Halted",	"Illegal #1",	"Illegal #0"
    154  1.1     skrll };
    155  1.1     skrll 
    156  1.5     skrll #if defined(BCM2836)
    157  1.5     skrll static const char * const bcm2836mp_sources[BCM2836MP_NIRQ] = {
    158  1.5     skrll 	"cntpsirq",	"cntpnsirq",	"cnthpirq",	"cntvirq",
    159  1.5     skrll 	"mailbox0",	"mailbox1",	"mailbox2",	"mailbox3",
    160  1.5     skrll };
    161  1.5     skrll #endif
    162  1.5     skrll 
    163  1.5     skrll #define	BCM2836_INTBIT_GPUPENDING	__BIT(8)
    164  1.5     skrll 
    165  1.1     skrll #define	BCM2835_INTBIT_PENDING1		__BIT(8)
    166  1.1     skrll #define	BCM2835_INTBIT_PENDING2		__BIT(9)
    167  1.1     skrll #define	BCM2835_INTBIT_ARM		__BITS(0,7)
    168  1.1     skrll #define	BCM2835_INTBIT_GPU0		__BITS(10,14)
    169  1.1     skrll #define	BCM2835_INTBIT_GPU1		__BITS(15,20)
    170  1.1     skrll 
    171  1.1     skrll CFATTACH_DECL_NEW(bcmicu, sizeof(struct bcm2835icu_softc),
    172  1.1     skrll     bcm2835_icu_match, bcm2835_icu_attach, NULL, NULL);
    173  1.1     skrll 
    174  1.1     skrll static int
    175  1.1     skrll bcm2835_icu_match(device_t parent, cfdata_t cf, void *aux)
    176  1.1     skrll {
    177  1.1     skrll 	struct amba_attach_args *aaa = aux;
    178  1.1     skrll 
    179  1.1     skrll 	if (strcmp(aaa->aaa_name, "icu") != 0)
    180  1.1     skrll 		return 0;
    181  1.1     skrll 
    182  1.1     skrll 	return 1;
    183  1.1     skrll }
    184  1.1     skrll 
    185  1.1     skrll static void
    186  1.1     skrll bcm2835_icu_attach(device_t parent, device_t self, void *aux)
    187  1.1     skrll {
    188  1.1     skrll 	struct bcm2835icu_softc *sc = device_private(self);
    189  1.1     skrll 	struct amba_attach_args *aaa = aux;
    190  1.1     skrll 
    191  1.1     skrll 	sc->sc_dev = self;
    192  1.1     skrll 	sc->sc_iot = aaa->aaa_iot;
    193  1.1     skrll 	sc->sc_pic = &bcm2835_pic;
    194  1.1     skrll 
    195  1.1     skrll 	if (bus_space_map(aaa->aaa_iot, aaa->aaa_addr, aaa->aaa_size, 0,
    196  1.1     skrll 	    &sc->sc_ioh)) {
    197  1.1     skrll 		aprint_error_dev(self, "unable to map device\n");
    198  1.1     skrll 		return;
    199  1.1     skrll 	}
    200  1.1     skrll 
    201  1.1     skrll 	bcmicu_sc = sc;
    202  1.5     skrll 
    203  1.1     skrll 	pic_add(sc->sc_pic, 0);
    204  1.5     skrll 
    205  1.5     skrll #if defined(BCM2836)
    206  1.5     skrll #ifdef MULTIPROCESSOR
    207  1.5     skrll 	aprint_normal(": Multiprocessor");
    208  1.5     skrll #endif
    209  1.5     skrll 	pic_add(&bcm2836mp_pic, BCM2836_INT_LOCALBASE);
    210  1.5     skrll #endif
    211  1.5     skrll 
    212  1.1     skrll 	aprint_normal("\n");
    213  1.1     skrll }
    214  1.1     skrll 
    215  1.1     skrll void
    216  1.1     skrll bcm2835_irq_handler(void *frame)
    217  1.1     skrll {
    218  1.1     skrll 	struct cpu_info * const ci = curcpu();
    219  1.1     skrll 	const int oldipl = ci->ci_cpl;
    220  1.1     skrll 	const uint32_t oldipl_mask = __BIT(oldipl);
    221  1.1     skrll 	int ipl_mask = 0;
    222  1.1     skrll 
    223  1.1     skrll 	ci->ci_data.cpu_nintr++;
    224  1.1     skrll 
    225  1.1     skrll 	bcm2835_barrier();
    226  1.1     skrll 	ipl_mask = bcm2835_pic_find_pending_irqs(&bcm2835_pic);
    227  1.5     skrll #if defined(BCM2836)
    228  1.5     skrll 	ipl_mask |= bcm2836mp_pic_find_pending_irqs(&bcm2836mp_pic);
    229  1.5     skrll #endif
    230  1.1     skrll 
    231  1.1     skrll 	/*
    232  1.1     skrll 	 * Record the pending_ipls and deliver them if we can.
    233  1.1     skrll 	 */
    234  1.1     skrll 	if ((ipl_mask & ~oldipl_mask) > oldipl_mask)
    235  1.1     skrll 		pic_do_pending_ints(I32_bit, oldipl, frame);
    236  1.1     skrll }
    237  1.1     skrll 
    238  1.1     skrll static void
    239  1.1     skrll bcm2835_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase,
    240  1.1     skrll     uint32_t irq_mask)
    241  1.1     skrll {
    242  1.1     skrll 
    243  1.1     skrll 	write_bcm2835reg(BCM2835_INTC_ENABLEBASE + (irqbase >> 3), irq_mask);
    244  1.1     skrll 	bcm2835_barrier();
    245  1.1     skrll }
    246  1.1     skrll 
    247  1.1     skrll static void
    248  1.1     skrll bcm2835_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
    249  1.1     skrll     uint32_t irq_mask)
    250  1.1     skrll {
    251  1.1     skrll 
    252  1.1     skrll 	write_bcm2835reg(BCM2835_INTC_DISABLEBASE + (irqbase >> 3), irq_mask);
    253  1.1     skrll 	bcm2835_barrier();
    254  1.1     skrll }
    255  1.1     skrll 
    256  1.1     skrll /*
    257  1.1     skrll  * Called with interrupts disabled
    258  1.1     skrll  */
    259  1.1     skrll static int
    260  1.1     skrll bcm2835_pic_find_pending_irqs(struct pic_softc *pic)
    261  1.1     skrll {
    262  1.1     skrll 	int ipl = 0;
    263  1.1     skrll 	uint32_t bpending, gpu0irq, gpu1irq, armirq;
    264  1.1     skrll 
    265  1.1     skrll 	bcm2835_barrier();
    266  1.1     skrll 	bpending = read_bcm2835reg(BCM2835_INTC_IRQBPENDING);
    267  1.1     skrll 	if (bpending == 0)
    268  1.1     skrll 		return 0;
    269  1.1     skrll 
    270  1.1     skrll 	armirq = bpending & BCM2835_INTBIT_ARM;
    271  1.1     skrll 	gpu0irq = bpending & BCM2835_INTBIT_GPU0;
    272  1.1     skrll 	gpu1irq = bpending & BCM2835_INTBIT_GPU1;
    273  1.1     skrll 
    274  1.1     skrll 	if (armirq) {
    275  1.1     skrll 		ipl |= pic_mark_pending_sources(pic, BCM2835_INT_BASICBASE,
    276  1.1     skrll 		    armirq);
    277  1.3     skrll 
    278  1.1     skrll 	}
    279  1.1     skrll 
    280  1.1     skrll 	if (gpu0irq || (bpending & BCM2835_INTBIT_PENDING1)) {
    281  1.1     skrll 		uint32_t pending1;
    282  1.3     skrll 
    283  1.1     skrll 		pending1 = read_bcm2835reg(BCM2835_INTC_IRQ1PENDING);
    284  1.1     skrll 		ipl |= pic_mark_pending_sources(pic, BCM2835_INT_GPU0BASE,
    285  1.1     skrll 		    pending1);
    286  1.1     skrll 	}
    287  1.1     skrll 	if (gpu1irq || (bpending & BCM2835_INTBIT_PENDING2)) {
    288  1.1     skrll 		uint32_t pending2;
    289  1.3     skrll 
    290  1.1     skrll 		pending2 = read_bcm2835reg(BCM2835_INTC_IRQ2PENDING);
    291  1.1     skrll 		ipl |= pic_mark_pending_sources(pic, BCM2835_INT_GPU1BASE,
    292  1.1     skrll 		    pending2);
    293  1.1     skrll 	}
    294  1.3     skrll 
    295  1.1     skrll 	return ipl;
    296  1.1     skrll }
    297  1.1     skrll 
    298  1.1     skrll static void
    299  1.1     skrll bcm2835_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
    300  1.1     skrll {
    301  1.1     skrll 
    302  1.1     skrll 	/* Nothing really*/
    303  1.1     skrll 	KASSERT(is->is_irq < BCM2835_NIRQ);
    304  1.1     skrll 	KASSERT(is->is_type == IST_LEVEL);
    305  1.1     skrll }
    306  1.1     skrll 
    307  1.1     skrll static void
    308  1.1     skrll bcm2835_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
    309  1.1     skrll {
    310  1.1     skrll 
    311  1.1     skrll 	strlcpy(buf, bcm2835_sources[irq], len);
    312  1.1     skrll }
    313  1.5     skrll 
    314  1.5     skrll 
    315  1.5     skrll #if defined(BCM2836)
    316  1.5     skrll 
    317  1.5     skrll #define	BCM2836MP_TIMER_IRQS	__BITS(3,0)
    318  1.5     skrll #define	BCM2836MP_MAILBOX_IRQS	__BITS(4,4)
    319  1.5     skrll 
    320  1.5     skrll #define	BCM2836MP_ALL_IRQS	\
    321  1.5     skrll      (BCM2836MP_TIMER_IRQS | BCM2836MP_MAILBOX_IRQS)
    322  1.5     skrll 
    323  1.5     skrll static void
    324  1.5     skrll bcm2836mp_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase,
    325  1.5     skrll     uint32_t irq_mask)
    326  1.5     skrll {
    327  1.5     skrll 	const int cpuid = 0;
    328  1.5     skrll 
    329  1.5     skrll //printf("%s: irqbase %zu irq_mask %08x\n", __func__, irqbase, irq_mask);
    330  1.5     skrll 
    331  1.5     skrll 	if (irq_mask & BCM2836MP_TIMER_IRQS) {
    332  1.5     skrll 		uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_TIMER_IRQS);
    333  1.5     skrll 		uint32_t val = bus_space_read_4(al_iot, al_ioh,
    334  1.5     skrll 		    BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid));
    335  1.5     skrll 		val |= mask;
    336  1.5     skrll 		bus_space_write_4(al_iot, al_ioh,
    337  1.5     skrll 		    BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid),
    338  1.5     skrll 		    val);
    339  1.5     skrll 		bus_space_barrier(al_iot, al_ioh,
    340  1.5     skrll 		    BCM2836_LOCAL_TIMER_IRQ_CONTROL_BASE,
    341  1.5     skrll 		    BCM2836_LOCAL_TIMER_IRQ_CONTROL_SIZE,
    342  1.5     skrll 		    BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
    343  1.5     skrll //printf("%s: val %08x\n", __func__, val);
    344  1.5     skrll 	} else if (irq_mask & BCM2836MP_MAILBOX_IRQS) {
    345  1.5     skrll 		uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_MAILBOX_IRQS);
    346  1.5     skrll 		uint32_t val = bus_space_read_4(al_iot, al_ioh,
    347  1.5     skrll 		    BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid));
    348  1.5     skrll 		val |= mask;
    349  1.5     skrll 		bus_space_write_4(al_iot, al_ioh,
    350  1.5     skrll 		    BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid),
    351  1.5     skrll 		    val);
    352  1.5     skrll 		bus_space_barrier(al_iot, al_ioh,
    353  1.5     skrll 		    BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_BASE,
    354  1.5     skrll 		    BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_SIZE,
    355  1.5     skrll 		    BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
    356  1.5     skrll 	}
    357  1.5     skrll 
    358  1.5     skrll 	return;
    359  1.5     skrll }
    360  1.5     skrll 
    361  1.5     skrll static void
    362  1.5     skrll bcm2836mp_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
    363  1.5     skrll     uint32_t irq_mask)
    364  1.5     skrll {
    365  1.5     skrll 	const int cpuid = 0;
    366  1.5     skrll 
    367  1.5     skrll //printf("%s: irqbase %zu irq_mask %08x\n", __func__, irqbase, irq_mask);
    368  1.5     skrll 	if (irq_mask & BCM2836MP_TIMER_IRQS) {
    369  1.5     skrll 		uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_TIMER_IRQS);
    370  1.5     skrll 		uint32_t val = bus_space_read_4(al_iot, al_ioh,
    371  1.5     skrll 		    BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid));
    372  1.5     skrll 		val &= ~mask;
    373  1.5     skrll 		bus_space_write_4(al_iot, al_ioh,
    374  1.5     skrll 		    BCM2836_LOCAL_TIMER_IRQ_CONTROLN(cpuid),
    375  1.5     skrll 		    val);
    376  1.5     skrll //printf("%s: val %08x\n", __func__, val);
    377  1.5     skrll 	} else if (irq_mask & BCM2836MP_MAILBOX_IRQS) {
    378  1.5     skrll 		uint32_t mask = __SHIFTOUT(irq_mask, BCM2836MP_MAILBOX_IRQS);
    379  1.5     skrll 		uint32_t val = bus_space_read_4(al_iot, al_ioh,
    380  1.5     skrll 		    BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid));
    381  1.5     skrll 		val &= ~mask;
    382  1.5     skrll 		bus_space_write_4(al_iot, al_ioh,
    383  1.5     skrll 		    BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(cpuid),
    384  1.5     skrll 		    val);
    385  1.5     skrll 	}
    386  1.5     skrll 
    387  1.5     skrll 	bcm2835_barrier();
    388  1.5     skrll 	return;
    389  1.5     skrll }
    390  1.5     skrll 
    391  1.5     skrll 
    392  1.5     skrll static int
    393  1.5     skrll bcm2836mp_pic_find_pending_irqs(struct pic_softc *pic)
    394  1.5     skrll {
    395  1.5     skrll 	const int cpuid = 0;
    396  1.5     skrll 	uint32_t lpending;
    397  1.5     skrll 	int ipl = 0;
    398  1.5     skrll 
    399  1.5     skrll 	bcm2835_barrier();
    400  1.5     skrll 
    401  1.5     skrll 	lpending = bus_space_read_4(al_iot, al_ioh,
    402  1.5     skrll 	    BCM2836_LOCAL_INTC_IRQPENDINGN(cpuid));
    403  1.5     skrll 
    404  1.5     skrll 	lpending &= ~BCM2836_INTBIT_GPUPENDING;
    405  1.5     skrll 	if (lpending & BCM2836MP_ALL_IRQS) {
    406  1.5     skrll 		ipl |= pic_mark_pending_sources(pic, 0 /* BCM2836_INT_LOCALBASE */,
    407  1.5     skrll 		    lpending & BCM2836MP_ALL_IRQS);
    408  1.5     skrll 	}
    409  1.5     skrll 
    410  1.5     skrll 	return ipl;
    411  1.5     skrll }
    412  1.5     skrll 
    413  1.5     skrll static void
    414  1.5     skrll bcm2836mp_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
    415  1.5     skrll {
    416  1.5     skrll 
    417  1.5     skrll 	/* Nothing really*/
    418  1.5     skrll 	KASSERT(is->is_irq >= 0);
    419  1.5     skrll 	KASSERT(is->is_irq < BCM2836MP_NIRQ);
    420  1.5     skrll //	KASSERT(is->is_type == IST_LEVEL);
    421  1.5     skrll 
    422  1.5     skrll 
    423  1.5     skrll }
    424  1.5     skrll 
    425  1.5     skrll static void
    426  1.5     skrll bcm2836mp_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
    427  1.5     skrll {
    428  1.5     skrll 	irq %= 32;
    429  1.5     skrll 	strlcpy(buf, bcm2836mp_sources[irq], len);
    430  1.5     skrll }
    431  1.5     skrll #endif
    432