Home | History | Annotate | Line # | Download | only in broadcom
      1  1.33    andvar /*	$NetBSD: bcm2835reg.h,v 1.33 2024/10/06 20:55:12 andvar Exp $	*/
      2   1.1     skrll 
      3   1.1     skrll /*-
      4   1.1     skrll  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      5   1.1     skrll  * All rights reserved.
      6   1.1     skrll  *
      7   1.1     skrll  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1     skrll  * by Nick Hudson
      9   1.1     skrll  *
     10   1.1     skrll  * Redistribution and use in source and binary forms, with or without
     11   1.1     skrll  * modification, are permitted provided that the following conditions
     12   1.1     skrll  * are met:
     13   1.1     skrll  * 1. Redistributions of source code must retain the above copyright
     14   1.1     skrll  *    notice, this list of conditions and the following disclaimer.
     15   1.1     skrll  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1     skrll  *    notice, this list of conditions and the following disclaimer in the
     17   1.1     skrll  *    documentation and/or other materials provided with the distribution.
     18   1.1     skrll  *
     19   1.1     skrll  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1     skrll  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1     skrll  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1     skrll  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1     skrll  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1     skrll  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1     skrll  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1     skrll  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1     skrll  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1     skrll  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1     skrll  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1     skrll  */
     31   1.1     skrll 
     32   1.1     skrll /*
     33  1.33    andvar  * Reference: BCM2835 ARM Peripherals
     34   1.5     skrll  *
     35  1.13     skrll  * 	http://www.raspberrypi.org/wp-content/uploads/2012/02/BCM2835-ARM-Peripherals.pdf
     36   1.1     skrll  */
     37   1.1     skrll 
     38   1.1     skrll #ifndef	_BCM2835REG_H_
     39   1.1     skrll #define	_BCM2835REG_H_
     40   1.1     skrll 
     41  1.14     skrll #include "opt_bcm283x.h"
     42  1.14     skrll 
     43  1.21     skrll #if defined(SOC_BCM2835) + defined(SOC_BCM2836) != 1
     44  1.21     skrll #error Must define SOC_BCM2835 or SOC_BCM2836, and not both
     45  1.21     skrll #endif
     46  1.21     skrll 
     47  1.26     skrll #define	BCM2711_PERIPHERALS_BASE	0xfe000000
     48  1.21     skrll #define	BCM2836_PERIPHERALS_BASE	0x3f000000
     49   1.1     skrll #define	BCM2835_PERIPHERALS_BASE	0x20000000
     50  1.24     skrll #define	BCM283X_PERIPHERALS_SIZE	0x01000000	/* 16MBytes */
     51  1.24     skrll #define	BCM283X_PERIPHERALS_BASE_BUS	0x7e000000
     52  1.21     skrll 
     53  1.26     skrll #define	BCM2711_PERIPHERALS_PHYS_TO_BUS(a) \
     54  1.26     skrll     ((a) - BCM2711_PERIPHERALS_BASE + BCM283X_PERIPHERALS_BASE_BUS)
     55  1.26     skrll #define	BCM2711_PERIPHERALS_BUS_TO_PHYS(a) \
     56  1.26     skrll     ((a) - BCM283X_PERIPHERALS_BASE_BUS + BCM2711_PERIPHERALS_BASE)
     57  1.25     skrll 
     58  1.21     skrll #define	BCM2836_PERIPHERALS_PHYS_TO_BUS(a) \
     59  1.24     skrll     ((a) - BCM2836_PERIPHERALS_BASE + BCM283X_PERIPHERALS_BASE_BUS)
     60  1.21     skrll #define	BCM2836_PERIPHERALS_BUS_TO_PHYS(a) \
     61  1.24     skrll     ((a) - BCM283X_PERIPHERALS_BASE_BUS + BCM2836_PERIPHERALS_BASE)
     62  1.18     skrll 
     63  1.18     skrll #define	BCM2835_PERIPHERALS_PHYS_TO_BUS(a) \
     64  1.24     skrll     ((a) - BCM2835_PERIPHERALS_BASE + BCM283X_PERIPHERALS_BASE_BUS)
     65  1.18     skrll #define	BCM2835_PERIPHERALS_BUS_TO_PHYS(a) \
     66  1.24     skrll     ((a) - BCM283X_PERIPHERALS_BASE_BUS + BCM2835_PERIPHERALS_BASE)
     67   1.1     skrll 
     68  1.24     skrll #define	BCM2835_STIMER_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00003000)
     69  1.24     skrll #define	BCM2835_DMA0_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00007000)
     70  1.24     skrll #define	BCM2835_ARM_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x0000B000)
     71  1.24     skrll #define	BCM2835_PM_BASE		(BCM283X_PERIPHERALS_BASE_BUS + 0x00100000)
     72  1.24     skrll #define	BCM2835_CM_BASE  	(BCM283X_PERIPHERALS_BASE_BUS + 0x00101000)
     73  1.24     skrll #define	BCM2835_RNG_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00104000)
     74  1.24     skrll #define	BCM2835_GPIO_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00200000)
     75  1.24     skrll #define	BCM2835_UART0_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00201000)
     76  1.24     skrll #define	BCM2835_SDHOST_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00202000)
     77  1.24     skrll #define	BCM2835_PCM_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00203000)
     78  1.24     skrll #define	BCM2835_SPI0_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00204000)
     79  1.24     skrll #define	BCM2835_BSC0_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00205000)
     80  1.24     skrll #define	BCM2835_PWM_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x0020C000)
     81  1.24     skrll #define	BCM2835_BSCSPISLV_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00214000)
     82  1.24     skrll #define	BCM2835_AUX_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00215000)
     83  1.24     skrll #define	BCM2835_AUX_UART_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00215040)
     84  1.24     skrll #define	BCM2835_EMMC_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00300000)
     85  1.24     skrll #define	BCM2835_BSC1_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00804000)
     86  1.24     skrll #define	BCM2835_BSC2_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00805000)
     87  1.24     skrll #define	BCM2835_USB_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00980000)
     88  1.24     skrll #define	BCM2835_DMA15_BASE	(BCM283X_PERIPHERALS_BASE_BUS + 0x00E05000)
     89   1.1     skrll 
     90   1.1     skrll #define	BCM2835_STIMER_SIZE	0x1c
     91   1.3  jakllsch #define	BCM2835_DMA0_SIZE	0x1000
     92   1.3  jakllsch #define	BCM2835_ARM_SIZE	0x1000
     93   1.1     skrll #define	BCM2835_PM_SIZE		0x1000
     94  1.16   mlelstv #define	BCM2835_CM_SIZE		0xa8
     95   1.8  jmcneill #define	BCM2835_RNG_SIZE	0x1000
     96   1.3  jakllsch #define	BCM2835_GPIO_SIZE	0x1000
     97   1.1     skrll #define	BCM2835_UART0_SIZE	0x90
     98   1.3  jakllsch #define	BCM2835_PCM_SIZE	0x1000
     99   1.3  jakllsch #define	BCM2835_SPI0_SIZE	0x1000
    100   1.3  jakllsch #define	BCM2835_BSC_SIZE	0x1000
    101  1.16   mlelstv #define	BCM2835_PWM_SIZE	0x28
    102  1.20  jmcneill #define	BCM2835_AUX_SIZE	0x8
    103  1.20  jmcneill #define	BCM2835_AUX_UART_SIZE	0x40
    104  1.19  jmcneill #define	BCM2835_SDHOST_SIZE	0x1000
    105   1.1     skrll #define	BCM2835_EMMC_SIZE	0x1000
    106   1.7     skrll #define	BCM2835_USB_SIZE	0x20000
    107   1.3  jakllsch #define	BCM2835_DMA15_SIZE	0x100
    108   1.1     skrll 
    109   1.1     skrll 
    110   1.9     skrll #define	BCM2835_BUSADDR_CACHE_MASK	0xc0000000
    111   1.9     skrll #define	BCM2835_BUSADDR_CACHE_COHERENT	0x40000000
    112   1.9     skrll #define	BCM2835_BUSADDR_CACHE_L1L2	0x00000000
    113   1.9     skrll #define	BCM2835_BUSADDR_CACHE_L2ONLY	0x80000000
    114   1.9     skrll #define	BCM2835_BUSADDR_CACHE_DIRECT	0xc0000000
    115   1.9     skrll 
    116   1.1     skrll #define	BCM2835_ARMICU_BASE	(BCM2835_ARM_BASE + 0x0200)
    117   1.1     skrll #define	BCM2835_ARMICU_SIZE	0x200
    118   1.1     skrll 
    119  1.10  jmcneill #define	BCM2835_VCHIQ_BASE	(BCM2835_ARM_BASE + 0x0800)
    120  1.10  jmcneill #define	BCM2835_VCHIQ_SIZE	0x50
    121  1.10  jmcneill 
    122   1.2     skrll #define	BCM2835_ARMMBOX_BASE	(BCM2835_ARM_BASE + 0x0880)
    123   1.2     skrll #define	BCM2835_ARMMBOX_SIZE	0x40
    124   1.2     skrll 
    125   1.1     skrll #define	BCM2835_INTC_BASE	(0x0)	/* Relative to BCM2835_ARMICU_BASE */
    126   1.1     skrll 
    127  1.30  jmcneill #define	BCM2711_SCB_BASE	0xfc000000
    128  1.30  jmcneill #define	BCM2711_SCB_SIZE	0x03800000
    129  1.30  jmcneill #define	BCM2711_SCB_BASE_BUS	0x7c000000
    130  1.30  jmcneill 
    131  1.30  jmcneill #define	BCM2711_SCB_PHYS_TO_BUS(a) \
    132  1.30  jmcneill     ((a) - BCM2711_SCB_BASE + BCM2711_SCB_BASE_BUS)
    133  1.30  jmcneill #define	BCM2711_SCB_BUS_TO_PHYS(a) \
    134  1.30  jmcneill     ((a) - BCM2711_SCB_BASE_BUS + BCM2711_SCB_BASE)
    135  1.30  jmcneill 
    136   1.1     skrll /* Interrupt controller */
    137   1.1     skrll #define	BCM2835_INTC_IRQBPENDING	(BCM2835_INTC_BASE + 0x00)	/* IRQ Basic pending */
    138   1.1     skrll #define	BCM2835_INTC_IRQ1PENDING	(BCM2835_INTC_BASE + 0x04)	/* IRQ pending 1 */
    139   1.1     skrll #define	BCM2835_INTC_IRQ2PENDING	(BCM2835_INTC_BASE + 0x08)	/* IRQ pending 2 */
    140   1.1     skrll #define	BCM2835_INTC_FIQCTL		(BCM2835_INTC_BASE + 0x0c)	/* FIQ control */
    141   1.1     skrll #define	BCM2835_INTC_IRQ1ENABLE		(BCM2835_INTC_BASE + 0x10)	/* Enable IRQs 1 */
    142   1.1     skrll #define	BCM2835_INTC_IRQ2ENABLE		(BCM2835_INTC_BASE + 0x14)	/* Enable IRQs 2 */
    143   1.1     skrll #define	BCM2835_INTC_IRQBENABLE		(BCM2835_INTC_BASE + 0x18)	/* Enable Basic IRQs */
    144   1.1     skrll #define	BCM2835_INTC_IRQ1DISABLE	(BCM2835_INTC_BASE + 0x1c)	/* Disable IRQ 1 */
    145   1.1     skrll #define	BCM2835_INTC_IRQ2DISABLE	(BCM2835_INTC_BASE + 0x20)	/* Disable IRQ 2 */
    146   1.1     skrll #define	BCM2835_INTC_IRQBDISABLE	(BCM2835_INTC_BASE + 0x24)	/* Disable Basic IRQs */
    147   1.1     skrll 
    148   1.1     skrll #define	BCM2835_INTC_ENABLEBASE		(BCM2835_INTC_BASE + 0x10)
    149   1.1     skrll #define	BCM2835_INTC_DISABLEBASE	(BCM2835_INTC_BASE + 0x1c)
    150   1.1     skrll 
    151  1.15     skrll #define	BCM2836_NCPUS			4
    152  1.15     skrll #define	BCM2836_NIRQPERCPU		32
    153  1.15     skrll 
    154  1.15     skrll #define	BCM2836_INT_CNTPSIRQ		0
    155  1.15     skrll #define	BCM2836_INT_CNTPNSIRQ		1
    156  1.15     skrll #define	BCM2836_INT_CNTHPIRQ		2
    157  1.15     skrll #define	BCM2836_INT_CNTVIRQ		3
    158  1.15     skrll #define	BCM2836_INT_MAILBOX0		4
    159  1.15     skrll #define	BCM2836_INT_MAILBOX1		5
    160  1.15     skrll #define	BCM2836_INT_MAILBOX2		6
    161  1.15     skrll #define	BCM2836_INT_MAILBOX3		7
    162  1.15     skrll #define	BCM2836_INT_GPU_FAST		8
    163  1.15     skrll #define	BCM2836_INT_PMU_FAST		9
    164  1.15     skrll #define	BCM2836_INT_ZERO		10
    165  1.15     skrll #define	BCM2836_INT_TIMER		11
    166  1.15     skrll #define	BCM2836_INT_NLOCAL		12
    167  1.15     skrll 
    168  1.15     skrll #define	BCM2835_UART0_CLK		3000000
    169   1.1     skrll 
    170  1.29     skrll #define	BCM2711_ARM_LOCAL_BASE_BUS	0x40000000
    171  1.26     skrll #define	BCM2711_ARM_LOCAL_BASE		0xff800000
    172  1.29     skrll #define	BCM2711_ARM_LOCAL_SIZE		0x00100000	/* 1MBytes */
    173  1.29     skrll 
    174  1.29     skrll #define	BCM2711_ARM_LOCAL_PHYS_TO_BUS(a) \
    175  1.29     skrll     ((a) - BCM2711_ARM_LOCAL_BASE + BCM2711_ARM_LOCAL_BASE_BUS)
    176  1.29     skrll #define	BCM2711_ARM_LOCAL_BUS_TO_PHYS(a) \
    177  1.29     skrll     ((a) - BCM2711_ARM_LOCAL_BASE_BUS + BCM2711_ARM_LOCAL_BASE)
    178  1.25     skrll 
    179  1.14     skrll #define	BCM2836_ARM_LOCAL_BASE		0x40000000
    180  1.14     skrll #define	BCM2836_ARM_LOCAL_SIZE		0x00001000	/* 4KBytes */
    181  1.14     skrll 
    182  1.32   mlelstv #define	BCM2836_LOCAL_CONTROL		0x000	/* ARM_CONTROL */
    183  1.14     skrll #define	BCM2836_LOCAL_PRESCALER		0x008
    184  1.32   mlelstv #define	BCM2836_LOCAL_GPU_INT_ROUTING	0x00c	/* CORE_IRQ_CONTROL */
    185  1.32   mlelstv #define	BCM2836_LOCAL_PM_ROUTING_SET	0x010	/* PMU_CONTROL_SET */
    186  1.32   mlelstv #define	BCM2836_LOCAL_PM_ROUTING_CLR	0x014	/* PMU_CONTROL_CLR */
    187  1.14     skrll #define	BCM2836_LOCAL_TIMER_LS		0x01c
    188  1.14     skrll #define	BCM2836_LOCAL_TIMER_MS		0x020
    189  1.32   mlelstv #define	BCM2836_LOCAL_INT_ROUTING	0x024	/* PERI_IRQ_ROUTE0 */
    190  1.14     skrll #define	BCM2836_LOCAL_AXI_COUNT		0x02c
    191  1.32   mlelstv #define	BCM2836_LOCAL_AXI_IRQ		0x030	/* AXI_QUIET_TIME */
    192  1.14     skrll #define	BCM2836_LOCAL_TIMER_CONTROL	0x034
    193  1.32   mlelstv #define	BCM2836_LOCAL_TIMER_WRITE	0x038	/* LOCAL_TIMER_IRQ */
    194  1.14     skrll 
    195  1.14     skrll 
    196  1.14     skrll #define	BCM2836_LOCAL_TIMER_IRQ_CONTROL_BASE	0x40
    197  1.14     skrll #define	BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_BASE	0x50
    198  1.14     skrll #define	BCM2836_LOCAL_INTC_IRQPENDING_BASE	0x60
    199  1.14     skrll #define	BCM2836_LOCAL_INTC_FIQPENDING_BASE	0x70
    200  1.14     skrll 
    201  1.14     skrll #define	BCM2836_LOCAL_TIMER_IRQ_CONTROL_SIZE	0x10
    202  1.14     skrll #define	BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_SIZE	0x10
    203  1.14     skrll 
    204  1.14     skrll #define	BCM2836_LOCAL_TIMER_IRQ_CONTROLN(n)	(BCM2836_LOCAL_TIMER_IRQ_CONTROL_BASE + 4*(n))
    205  1.14     skrll #define	BCM2836_LOCAL_MAILBOX_IRQ_CONTROLN(n)	(BCM2836_LOCAL_MAILBOX_IRQ_CONTROL_BASE + 4*(n))
    206  1.14     skrll #define	BCM2836_LOCAL_INTC_IRQPENDINGN(n)	(BCM2836_LOCAL_INTC_IRQPENDING_BASE + 4*(n))
    207  1.14     skrll #define	BCM2836_LOCAL_INTC_FIQPENDINGN(n)	(BCM2836_LOCAL_INTC_FIQPENDING_BASE + 4*(n))
    208  1.14     skrll 
    209  1.14     skrll #define	BCM2836_LOCAL_MAILBOX0_SETN(n)		(0x80 + 0x10 * (n))
    210  1.14     skrll #define	BCM2836_LOCAL_MAILBOX1_SETN(n)		(0x84 + 0x10 * (n))
    211  1.14     skrll #define	BCM2836_LOCAL_MAILBOX2_SETN(n)		(0x88 + 0x10 * (n))
    212  1.14     skrll #define	BCM2836_LOCAL_MAILBOX3_SETN(n)		(0x8c + 0x10 * (n))
    213  1.14     skrll #define	BCM2836_LOCAL_MAILBOX0_CLRN(n)		(0xc0 + 0x10 * (n))
    214  1.14     skrll #define	BCM2836_LOCAL_MAILBOX1_CLRN(n)		(0xc4 + 0x10 * (n))
    215  1.14     skrll #define	BCM2836_LOCAL_MAILBOX2_CLRN(n)		(0xc8 + 0x10 * (n))
    216  1.14     skrll #define	BCM2836_LOCAL_MAILBOX3_CLRN(n)		(0xcc + 0x10 * (n))
    217  1.14     skrll 
    218  1.23       ryo #define	BCM2836_ARM_SMP_BASE		0x00000000
    219  1.23       ryo #define	BCM2836_ARM_SMP_SIZE		0x00001000	/* 4KBytes */
    220  1.23       ryo 
    221   1.1     skrll #endif /* _BCM2835REG_H_ */
    222