bcm283x_platform.c revision 1.11 1 1.11 skrll /* $NetBSD: bcm283x_platform.c,v 1.11 2018/08/05 14:02:35 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2017 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * Redistribution and use in source and binary forms, with or without
8 1.1 skrll * modification, are permitted provided that the following conditions
9 1.1 skrll * are met:
10 1.1 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1 skrll * notice, this list of conditions and the following disclaimer.
12 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 skrll * notice, this list of conditions and the following disclaimer in the
14 1.1 skrll * documentation and/or other materials provided with the distribution.
15 1.1 skrll *
16 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 skrll * SUCH DAMAGE.
27 1.1 skrll */
28 1.1 skrll
29 1.1 skrll #include <sys/cdefs.h>
30 1.11 skrll __KERNEL_RCSID(0, "$NetBSD: bcm283x_platform.c,v 1.11 2018/08/05 14:02:35 skrll Exp $");
31 1.1 skrll
32 1.1 skrll #include "opt_arm_debug.h"
33 1.1 skrll #include "opt_bcm283x.h"
34 1.1 skrll #include "opt_cpuoptions.h"
35 1.1 skrll #include "opt_ddb.h"
36 1.1 skrll #include "opt_evbarm_boardtype.h"
37 1.1 skrll #include "opt_kgdb.h"
38 1.1 skrll #include "opt_fdt.h"
39 1.1 skrll #include "opt_rpi.h"
40 1.1 skrll #include "opt_vcprop.h"
41 1.1 skrll
42 1.1 skrll #include "sdhc.h"
43 1.1 skrll #include "bcmsdhost.h"
44 1.1 skrll #include "bcmdwctwo.h"
45 1.1 skrll #include "bcmspi.h"
46 1.1 skrll #include "bsciic.h"
47 1.1 skrll #include "plcom.h"
48 1.1 skrll #include "com.h"
49 1.1 skrll #include "genfb.h"
50 1.1 skrll #include "ukbd.h"
51 1.1 skrll
52 1.1 skrll #include <sys/param.h>
53 1.1 skrll #include <sys/bus.h>
54 1.1 skrll #include <sys/cpu.h>
55 1.1 skrll #include <sys/device.h>
56 1.1 skrll #include <sys/termios.h>
57 1.1 skrll
58 1.1 skrll #include <net/if_ether.h>
59 1.1 skrll
60 1.1 skrll #include <prop/proplib.h>
61 1.1 skrll
62 1.1 skrll #include <dev/fdt/fdtvar.h>
63 1.1 skrll
64 1.1 skrll #include <uvm/uvm_extern.h>
65 1.1 skrll
66 1.1 skrll #include <machine/bootconfig.h>
67 1.9 skrll
68 1.4 ryo #include <arm/armreg.h>
69 1.1 skrll #include <arm/cpufunc.h>
70 1.1 skrll
71 1.1 skrll #include <libfdt.h>
72 1.1 skrll
73 1.1 skrll #include <arm/broadcom/bcm2835reg.h>
74 1.1 skrll #include <arm/broadcom/bcm2835var.h>
75 1.4 ryo #include <arm/broadcom/bcm283x_platform.h>
76 1.1 skrll #include <arm/broadcom/bcm2835_intr.h>
77 1.1 skrll #include <arm/broadcom/bcm2835_mbox.h>
78 1.1 skrll #include <arm/broadcom/bcm2835_pmwdogvar.h>
79 1.1 skrll
80 1.1 skrll #include <evbarm/dev/plcomreg.h>
81 1.1 skrll #include <evbarm/dev/plcomvar.h>
82 1.9 skrll #include <evbarm/fdt/machdep.h>
83 1.1 skrll
84 1.1 skrll #include <dev/ic/ns16550reg.h>
85 1.1 skrll #include <dev/ic/comreg.h>
86 1.1 skrll
87 1.1 skrll #include <evbarm/rpi/vcio.h>
88 1.1 skrll #include <evbarm/rpi/vcpm.h>
89 1.1 skrll #include <evbarm/rpi/vcprop.h>
90 1.1 skrll
91 1.1 skrll #include <arm/fdt/arm_fdtvar.h>
92 1.1 skrll
93 1.1 skrll #include <arm/cortex/gtmr_var.h>
94 1.1 skrll
95 1.1 skrll #if NGENFB > 0
96 1.1 skrll #include <dev/videomode/videomode.h>
97 1.1 skrll #include <dev/videomode/edidvar.h>
98 1.1 skrll #include <dev/wscons/wsconsio.h>
99 1.1 skrll #endif
100 1.1 skrll
101 1.1 skrll #if NUKBD > 0
102 1.1 skrll #include <dev/usb/ukbdvar.h>
103 1.1 skrll #endif
104 1.1 skrll
105 1.1 skrll #ifdef DDB
106 1.1 skrll #include <machine/db_machdep.h>
107 1.1 skrll #include <ddb/db_sym.h>
108 1.1 skrll #include <ddb/db_extern.h>
109 1.1 skrll #endif
110 1.1 skrll
111 1.1 skrll void bcm283x_platform_early_putchar(vaddr_t, paddr_t, char c);
112 1.1 skrll void bcm2835_platform_early_putchar(char c);
113 1.1 skrll void bcm2836_platform_early_putchar(char c);
114 1.1 skrll void bcm2837_platform_early_putchar(char c);
115 1.1 skrll
116 1.1 skrll extern void bcmgenfb_set_console_dev(device_t dev);
117 1.1 skrll void bcmgenfb_set_ioctl(int(*)(void *, void *, u_long, void *, int, struct lwp *));
118 1.1 skrll extern void bcmgenfb_ddb_trap_callback(int where);
119 1.1 skrll static int rpi_ioctl(void *, void *, u_long, void *, int, lwp_t *);
120 1.1 skrll
121 1.4 ryo extern struct bus_space arm_generic_bs_tag;
122 1.4 ryo extern struct bus_space arm_generic_a4x_bs_tag;
123 1.1 skrll
124 1.1 skrll /* Prototypes for all the bus_space structure functions */
125 1.4 ryo bs_protos(arm_generic);
126 1.4 ryo bs_protos(arm_generic_a4x);
127 1.1 skrll bs_protos(bcm2835);
128 1.1 skrll bs_protos(bcm2835_a4x);
129 1.4 ryo bs_protos(bcm2836);
130 1.4 ryo bs_protos(bcm2836_a4x);
131 1.4 ryo
132 1.4 ryo struct bus_space bcm2835_bs_tag;
133 1.4 ryo struct bus_space bcm2835_a4x_bs_tag;
134 1.4 ryo struct bus_space bcm2836_bs_tag;
135 1.4 ryo struct bus_space bcm2836_a4x_bs_tag;
136 1.4 ryo
137 1.4 ryo int bcm283x_bs_map(void *, bus_addr_t, bus_size_t, int, bus_space_handle_t *);
138 1.5 jmcneill paddr_t bcm283x_bs_mmap(void *, bus_addr_t, off_t, int, int);
139 1.5 jmcneill paddr_t bcm283x_a4x_bs_mmap(void *, bus_addr_t, off_t, int, int);
140 1.4 ryo
141 1.4 ryo int
142 1.4 ryo bcm283x_bs_map(void *t, bus_addr_t ba, bus_size_t size, int flag,
143 1.4 ryo bus_space_handle_t *bshp)
144 1.4 ryo {
145 1.4 ryo u_long startpa, endpa, pa;
146 1.4 ryo vaddr_t va;
147 1.4 ryo
148 1.4 ryo /* Convert BA to PA */
149 1.4 ryo pa = ba & ~BCM2835_BUSADDR_CACHE_MASK;
150 1.4 ryo
151 1.4 ryo startpa = trunc_page(pa);
152 1.4 ryo endpa = round_page(pa + size);
153 1.4 ryo
154 1.4 ryo /* XXX use extent manager to check duplicate mapping */
155 1.4 ryo
156 1.4 ryo va = uvm_km_alloc(kernel_map, endpa - startpa, 0,
157 1.4 ryo UVM_KMF_VAONLY | UVM_KMF_NOWAIT | UVM_KMF_COLORMATCH);
158 1.4 ryo if (!va)
159 1.4 ryo return ENOMEM;
160 1.4 ryo
161 1.4 ryo *bshp = (bus_space_handle_t)(va + (pa - startpa));
162 1.4 ryo
163 1.5 jmcneill int pmapflags;
164 1.5 jmcneill if (flag & BUS_SPACE_MAP_PREFETCHABLE)
165 1.5 jmcneill pmapflags = PMAP_WRITE_COMBINE;
166 1.5 jmcneill else if (flag & BUS_SPACE_MAP_CACHEABLE)
167 1.5 jmcneill pmapflags = 0;
168 1.5 jmcneill else
169 1.5 jmcneill pmapflags = PMAP_NOCACHE;
170 1.4 ryo for (pa = startpa; pa < endpa; pa += PAGE_SIZE, va += PAGE_SIZE) {
171 1.4 ryo pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE, pmapflags);
172 1.4 ryo }
173 1.4 ryo pmap_update(pmap_kernel());
174 1.4 ryo
175 1.4 ryo return 0;
176 1.4 ryo }
177 1.4 ryo
178 1.5 jmcneill paddr_t
179 1.5 jmcneill bcm283x_bs_mmap(void *t, bus_addr_t bpa, off_t offset, int prot, int flags)
180 1.5 jmcneill {
181 1.5 jmcneill /* Convert BA to PA */
182 1.5 jmcneill const paddr_t pa = bpa & ~BCM2835_BUSADDR_CACHE_MASK;
183 1.5 jmcneill paddr_t bus_flags = 0;
184 1.5 jmcneill
185 1.5 jmcneill if (flags & BUS_SPACE_MAP_PREFETCHABLE)
186 1.5 jmcneill bus_flags |= ARM_MMAP_WRITECOMBINE;
187 1.5 jmcneill
188 1.5 jmcneill return arm_btop(pa + offset) | bus_flags;
189 1.5 jmcneill }
190 1.5 jmcneill
191 1.5 jmcneill paddr_t
192 1.5 jmcneill bcm283x_a4x_bs_mmap(void *t, bus_addr_t bpa, off_t offset, int prot, int flags)
193 1.5 jmcneill {
194 1.5 jmcneill /* Convert BA to PA */
195 1.5 jmcneill const paddr_t pa = bpa & ~BCM2835_BUSADDR_CACHE_MASK;
196 1.5 jmcneill paddr_t bus_flags = 0;
197 1.5 jmcneill
198 1.5 jmcneill if (flags & BUS_SPACE_MAP_PREFETCHABLE)
199 1.5 jmcneill bus_flags |= ARM_MMAP_WRITECOMBINE;
200 1.5 jmcneill
201 1.5 jmcneill return arm_btop(pa + 4 * offset) | bus_flags;
202 1.5 jmcneill }
203 1.5 jmcneill
204 1.4 ryo int
205 1.4 ryo bcm2835_bs_map(void *t, bus_addr_t ba, bus_size_t size, int flag,
206 1.4 ryo bus_space_handle_t *bshp)
207 1.4 ryo {
208 1.4 ryo const struct pmap_devmap *pd;
209 1.4 ryo bool match = false;
210 1.4 ryo u_long pa;
211 1.4 ryo
212 1.4 ryo /* Attempt to find the PA device mapping */
213 1.4 ryo if (ba >= BCM2835_PERIPHERALS_BASE_BUS &&
214 1.4 ryo ba < BCM2835_PERIPHERALS_BASE_BUS + BCM2835_PERIPHERALS_SIZE) {
215 1.4 ryo match = true;
216 1.4 ryo pa = BCM2835_PERIPHERALS_BUS_TO_PHYS(ba);
217 1.4 ryo }
218 1.4 ryo
219 1.4 ryo if (match && (pd = pmap_devmap_find_pa(pa, size)) != NULL) {
220 1.4 ryo /* Device was statically mapped. */
221 1.4 ryo *bshp = pd->pd_va + (pa - pd->pd_pa);
222 1.4 ryo return 0;
223 1.4 ryo }
224 1.4 ryo
225 1.4 ryo return bcm283x_bs_map(t, ba, size, flag, bshp);
226 1.4 ryo }
227 1.4 ryo
228 1.4 ryo int
229 1.4 ryo bcm2836_bs_map(void *t, bus_addr_t ba, bus_size_t size, int flag,
230 1.4 ryo bus_space_handle_t *bshp)
231 1.4 ryo {
232 1.4 ryo const struct pmap_devmap *pd;
233 1.4 ryo bool match = false;
234 1.4 ryo u_long pa;
235 1.4 ryo
236 1.4 ryo /* Attempt to find the PA device mapping */
237 1.4 ryo if (ba >= BCM2835_PERIPHERALS_BASE_BUS &&
238 1.4 ryo ba < BCM2835_PERIPHERALS_BASE_BUS + BCM2835_PERIPHERALS_SIZE) {
239 1.4 ryo match = true;
240 1.4 ryo pa = BCM2836_PERIPHERALS_BUS_TO_PHYS(ba);
241 1.4 ryo }
242 1.4 ryo
243 1.4 ryo if (ba >= BCM2836_ARM_LOCAL_BASE &&
244 1.4 ryo ba < BCM2836_ARM_LOCAL_BASE + BCM2836_ARM_LOCAL_SIZE) {
245 1.4 ryo match = true;
246 1.4 ryo pa = ba;
247 1.4 ryo }
248 1.4 ryo
249 1.4 ryo if (match && (pd = pmap_devmap_find_pa(pa, size)) != NULL) {
250 1.4 ryo /* Device was statically mapped. */
251 1.4 ryo *bshp = pd->pd_va + (pa - pd->pd_pa);
252 1.4 ryo return 0;
253 1.4 ryo }
254 1.4 ryo
255 1.4 ryo return bcm283x_bs_map(t, ba, size, flag, bshp);
256 1.4 ryo }
257 1.1 skrll
258 1.1 skrll struct arm32_dma_range bcm2835_dma_ranges[] = {
259 1.1 skrll [0] = {
260 1.1 skrll .dr_sysbase = 0,
261 1.1 skrll .dr_busbase = BCM2835_BUSADDR_CACHE_COHERENT,
262 1.1 skrll }
263 1.1 skrll };
264 1.1 skrll
265 1.1 skrll struct arm32_dma_range bcm2836_dma_ranges[] = {
266 1.1 skrll [0] = {
267 1.1 skrll .dr_sysbase = 0,
268 1.1 skrll .dr_busbase = BCM2835_BUSADDR_CACHE_DIRECT,
269 1.1 skrll }
270 1.1 skrll };
271 1.1 skrll
272 1.1 skrll
273 1.1 skrll #if defined(SOC_BCM2835)
274 1.1 skrll static const struct pmap_devmap *
275 1.1 skrll bcm2835_platform_devmap(void)
276 1.1 skrll {
277 1.1 skrll static const struct pmap_devmap devmap[] = {
278 1.1 skrll DEVMAP_ENTRY(BCM2835_PERIPHERALS_VBASE, BCM2835_PERIPHERALS_BASE,
279 1.1 skrll BCM2835_PERIPHERALS_SIZE), /* 16Mb */
280 1.1 skrll
281 1.1 skrll DEVMAP_ENTRY_END
282 1.1 skrll };
283 1.1 skrll
284 1.1 skrll return devmap;
285 1.1 skrll }
286 1.1 skrll #endif
287 1.1 skrll
288 1.1 skrll #if defined(SOC_BCM2836)
289 1.1 skrll static const struct pmap_devmap *
290 1.1 skrll bcm2836_platform_devmap(void)
291 1.1 skrll {
292 1.1 skrll static const struct pmap_devmap devmap[] = {
293 1.1 skrll DEVMAP_ENTRY(BCM2836_PERIPHERALS_VBASE, BCM2836_PERIPHERALS_BASE,
294 1.1 skrll BCM2835_PERIPHERALS_SIZE), /* 16Mb */
295 1.1 skrll
296 1.1 skrll DEVMAP_ENTRY(BCM2836_ARM_LOCAL_VBASE, BCM2836_ARM_LOCAL_BASE,
297 1.1 skrll BCM2836_ARM_LOCAL_SIZE),
298 1.1 skrll
299 1.1 skrll DEVMAP_ENTRY_END
300 1.1 skrll };
301 1.1 skrll
302 1.1 skrll return devmap;
303 1.1 skrll }
304 1.1 skrll #endif
305 1.1 skrll /*
306 1.1 skrll * Macros to translate between physical and virtual for a subset of the
307 1.1 skrll * kernel address space. *Not* for general use.
308 1.1 skrll */
309 1.1 skrll
310 1.1 skrll #ifndef RPI_FB_WIDTH
311 1.1 skrll #define RPI_FB_WIDTH 1280
312 1.1 skrll #endif
313 1.1 skrll #ifndef RPI_FB_HEIGHT
314 1.1 skrll #define RPI_FB_HEIGHT 720
315 1.1 skrll #endif
316 1.1 skrll
317 1.1 skrll int uart_clk = BCM2835_UART0_CLK;
318 1.1 skrll int core_clk;
319 1.1 skrll
320 1.1 skrll static struct {
321 1.1 skrll struct vcprop_buffer_hdr vb_hdr;
322 1.1 skrll struct vcprop_tag_clockrate vbt_uartclockrate;
323 1.1 skrll struct vcprop_tag_clockrate vbt_vpuclockrate;
324 1.1 skrll struct vcprop_tag end;
325 1.1 skrll } vb_uart __cacheline_aligned = {
326 1.1 skrll .vb_hdr = {
327 1.1 skrll .vpb_len = sizeof(vb_uart),
328 1.1 skrll .vpb_rcode = VCPROP_PROCESS_REQUEST,
329 1.1 skrll },
330 1.1 skrll .vbt_uartclockrate = {
331 1.1 skrll .tag = {
332 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
333 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_uart.vbt_uartclockrate),
334 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
335 1.1 skrll },
336 1.1 skrll .id = VCPROP_CLK_UART
337 1.1 skrll },
338 1.1 skrll .vbt_vpuclockrate = {
339 1.1 skrll .tag = {
340 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
341 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_uart.vbt_vpuclockrate),
342 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
343 1.1 skrll },
344 1.1 skrll .id = VCPROP_CLK_CORE
345 1.1 skrll },
346 1.1 skrll .end = {
347 1.1 skrll .vpt_tag = VCPROPTAG_NULL
348 1.1 skrll }
349 1.1 skrll };
350 1.1 skrll
351 1.1 skrll static struct {
352 1.1 skrll struct vcprop_buffer_hdr vb_hdr;
353 1.1 skrll struct vcprop_tag_fwrev vbt_fwrev;
354 1.1 skrll struct vcprop_tag_boardmodel vbt_boardmodel;
355 1.1 skrll struct vcprop_tag_boardrev vbt_boardrev;
356 1.1 skrll struct vcprop_tag_macaddr vbt_macaddr;
357 1.1 skrll struct vcprop_tag_memory vbt_memory;
358 1.1 skrll struct vcprop_tag_boardserial vbt_serial;
359 1.1 skrll struct vcprop_tag_dmachan vbt_dmachan;
360 1.1 skrll struct vcprop_tag_cmdline vbt_cmdline;
361 1.1 skrll struct vcprop_tag_clockrate vbt_emmcclockrate;
362 1.1 skrll struct vcprop_tag_clockrate vbt_armclockrate;
363 1.1 skrll struct vcprop_tag_clockrate vbt_vpuclockrate;
364 1.1 skrll struct vcprop_tag end;
365 1.1 skrll } vb __cacheline_aligned = {
366 1.1 skrll .vb_hdr = {
367 1.1 skrll .vpb_len = sizeof(vb),
368 1.1 skrll .vpb_rcode = VCPROP_PROCESS_REQUEST,
369 1.1 skrll },
370 1.1 skrll .vbt_fwrev = {
371 1.1 skrll .tag = {
372 1.1 skrll .vpt_tag = VCPROPTAG_GET_FIRMWAREREV,
373 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_fwrev),
374 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
375 1.1 skrll },
376 1.1 skrll },
377 1.1 skrll .vbt_boardmodel = {
378 1.1 skrll .tag = {
379 1.1 skrll .vpt_tag = VCPROPTAG_GET_BOARDMODEL,
380 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_boardmodel),
381 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
382 1.1 skrll },
383 1.1 skrll },
384 1.1 skrll .vbt_boardrev = {
385 1.1 skrll .tag = {
386 1.1 skrll .vpt_tag = VCPROPTAG_GET_BOARDREVISION,
387 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_boardrev),
388 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
389 1.1 skrll },
390 1.1 skrll },
391 1.1 skrll .vbt_macaddr = {
392 1.1 skrll .tag = {
393 1.1 skrll .vpt_tag = VCPROPTAG_GET_MACADDRESS,
394 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_macaddr),
395 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
396 1.1 skrll },
397 1.1 skrll },
398 1.1 skrll .vbt_memory = {
399 1.1 skrll .tag = {
400 1.1 skrll .vpt_tag = VCPROPTAG_GET_ARMMEMORY,
401 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_memory),
402 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
403 1.1 skrll },
404 1.1 skrll },
405 1.1 skrll .vbt_serial = {
406 1.1 skrll .tag = {
407 1.1 skrll .vpt_tag = VCPROPTAG_GET_BOARDSERIAL,
408 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_serial),
409 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
410 1.1 skrll },
411 1.1 skrll },
412 1.1 skrll .vbt_dmachan = {
413 1.1 skrll .tag = {
414 1.1 skrll .vpt_tag = VCPROPTAG_GET_DMACHAN,
415 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_dmachan),
416 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
417 1.1 skrll },
418 1.1 skrll },
419 1.1 skrll .vbt_cmdline = {
420 1.1 skrll .tag = {
421 1.1 skrll .vpt_tag = VCPROPTAG_GET_CMDLINE,
422 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_cmdline),
423 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
424 1.1 skrll },
425 1.1 skrll },
426 1.1 skrll .vbt_emmcclockrate = {
427 1.1 skrll .tag = {
428 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
429 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_emmcclockrate),
430 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
431 1.1 skrll },
432 1.1 skrll .id = VCPROP_CLK_EMMC
433 1.1 skrll },
434 1.1 skrll .vbt_armclockrate = {
435 1.1 skrll .tag = {
436 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
437 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_armclockrate),
438 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
439 1.1 skrll },
440 1.1 skrll .id = VCPROP_CLK_ARM
441 1.1 skrll },
442 1.1 skrll .vbt_vpuclockrate = {
443 1.1 skrll .tag = {
444 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
445 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_vpuclockrate),
446 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
447 1.1 skrll },
448 1.1 skrll .id = VCPROP_CLK_CORE
449 1.1 skrll },
450 1.1 skrll .end = {
451 1.1 skrll .vpt_tag = VCPROPTAG_NULL
452 1.1 skrll }
453 1.1 skrll };
454 1.1 skrll
455 1.1 skrll #if NGENFB > 0
456 1.1 skrll static struct {
457 1.1 skrll struct vcprop_buffer_hdr vb_hdr;
458 1.1 skrll struct vcprop_tag_edidblock vbt_edid;
459 1.1 skrll struct vcprop_tag end;
460 1.1 skrll } vb_edid __cacheline_aligned = {
461 1.1 skrll .vb_hdr = {
462 1.1 skrll .vpb_len = sizeof(vb_edid),
463 1.1 skrll .vpb_rcode = VCPROP_PROCESS_REQUEST,
464 1.1 skrll },
465 1.1 skrll .vbt_edid = {
466 1.1 skrll .tag = {
467 1.1 skrll .vpt_tag = VCPROPTAG_GET_EDID_BLOCK,
468 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_edid.vbt_edid),
469 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
470 1.1 skrll },
471 1.1 skrll .blockno = 0,
472 1.1 skrll },
473 1.1 skrll .end = {
474 1.1 skrll .vpt_tag = VCPROPTAG_NULL
475 1.1 skrll }
476 1.1 skrll };
477 1.1 skrll
478 1.1 skrll static struct {
479 1.1 skrll struct vcprop_buffer_hdr vb_hdr;
480 1.1 skrll struct vcprop_tag_fbres vbt_res;
481 1.1 skrll struct vcprop_tag_fbres vbt_vres;
482 1.1 skrll struct vcprop_tag_fbdepth vbt_depth;
483 1.1 skrll struct vcprop_tag_fbalpha vbt_alpha;
484 1.1 skrll struct vcprop_tag_allocbuf vbt_allocbuf;
485 1.1 skrll struct vcprop_tag_blankscreen vbt_blank;
486 1.1 skrll struct vcprop_tag_fbpitch vbt_pitch;
487 1.1 skrll struct vcprop_tag end;
488 1.1 skrll } vb_setfb __cacheline_aligned = {
489 1.1 skrll .vb_hdr = {
490 1.1 skrll .vpb_len = sizeof(vb_setfb),
491 1.1 skrll .vpb_rcode = VCPROP_PROCESS_REQUEST,
492 1.1 skrll },
493 1.1 skrll .vbt_res = {
494 1.1 skrll .tag = {
495 1.1 skrll .vpt_tag = VCPROPTAG_SET_FB_RES,
496 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_res),
497 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
498 1.1 skrll },
499 1.1 skrll .width = 0,
500 1.1 skrll .height = 0,
501 1.1 skrll },
502 1.1 skrll .vbt_vres = {
503 1.1 skrll .tag = {
504 1.1 skrll .vpt_tag = VCPROPTAG_SET_FB_VRES,
505 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_vres),
506 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
507 1.1 skrll },
508 1.1 skrll .width = 0,
509 1.1 skrll .height = 0,
510 1.1 skrll },
511 1.1 skrll .vbt_depth = {
512 1.1 skrll .tag = {
513 1.1 skrll .vpt_tag = VCPROPTAG_SET_FB_DEPTH,
514 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_depth),
515 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
516 1.1 skrll },
517 1.1 skrll .bpp = 32,
518 1.1 skrll },
519 1.1 skrll .vbt_alpha = {
520 1.1 skrll .tag = {
521 1.1 skrll .vpt_tag = VCPROPTAG_SET_FB_ALPHA_MODE,
522 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_alpha),
523 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
524 1.1 skrll },
525 1.1 skrll .state = VCPROP_ALPHA_IGNORED,
526 1.1 skrll },
527 1.1 skrll .vbt_allocbuf = {
528 1.1 skrll .tag = {
529 1.1 skrll .vpt_tag = VCPROPTAG_ALLOCATE_BUFFER,
530 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_allocbuf),
531 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
532 1.1 skrll },
533 1.1 skrll .address = PAGE_SIZE, /* alignment */
534 1.1 skrll },
535 1.1 skrll .vbt_blank = {
536 1.1 skrll .tag = {
537 1.1 skrll .vpt_tag = VCPROPTAG_BLANK_SCREEN,
538 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_blank),
539 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
540 1.1 skrll },
541 1.1 skrll .state = VCPROP_BLANK_OFF,
542 1.1 skrll },
543 1.1 skrll .vbt_pitch = {
544 1.1 skrll .tag = {
545 1.1 skrll .vpt_tag = VCPROPTAG_GET_FB_PITCH,
546 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_pitch),
547 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
548 1.1 skrll },
549 1.1 skrll },
550 1.1 skrll .end = {
551 1.1 skrll .vpt_tag = VCPROPTAG_NULL,
552 1.1 skrll },
553 1.1 skrll };
554 1.1 skrll
555 1.1 skrll #endif
556 1.1 skrll
557 1.1 skrll static int rpi_video_on = WSDISPLAYIO_VIDEO_ON;
558 1.1 skrll
559 1.1 skrll #if defined(RPI_HWCURSOR)
560 1.1 skrll #define CURSOR_BITMAP_SIZE (64 * 8)
561 1.1 skrll #define CURSOR_ARGB_SIZE (64 * 64 * 4)
562 1.1 skrll static uint32_t hcursor = 0;
563 1.1 skrll static bus_addr_t pcursor = 0;
564 1.1 skrll static uint32_t *cmem = NULL;
565 1.1 skrll static int cursor_x = 0, cursor_y = 0, hot_x = 0, hot_y = 0, cursor_on = 0;
566 1.1 skrll static uint32_t cursor_cmap[4];
567 1.1 skrll static uint8_t cursor_mask[8 * 64], cursor_bitmap[8 * 64];
568 1.1 skrll #endif
569 1.1 skrll
570 1.1 skrll u_int
571 1.1 skrll bcm283x_clk_get_rate_uart(void)
572 1.1 skrll {
573 1.1 skrll
574 1.1 skrll if (vcprop_tag_success_p(&vb_uart.vbt_uartclockrate.tag))
575 1.1 skrll return vb_uart.vbt_uartclockrate.rate;
576 1.1 skrll return 0;
577 1.1 skrll }
578 1.1 skrll
579 1.1 skrll u_int
580 1.1 skrll bcm283x_clk_get_rate_vpu(void)
581 1.1 skrll {
582 1.1 skrll
583 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_vpuclockrate.tag) &&
584 1.1 skrll vb.vbt_vpuclockrate.rate > 0) {
585 1.1 skrll return vb.vbt_vpuclockrate.rate;
586 1.1 skrll }
587 1.1 skrll return 0;
588 1.1 skrll }
589 1.1 skrll
590 1.1 skrll u_int
591 1.1 skrll bcm283x_clk_get_rate_emmc(void)
592 1.1 skrll {
593 1.1 skrll
594 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_emmcclockrate.tag) &&
595 1.1 skrll vb.vbt_emmcclockrate.rate > 0) {
596 1.1 skrll return vb.vbt_emmcclockrate.rate;
597 1.1 skrll }
598 1.1 skrll return 0;
599 1.1 skrll }
600 1.1 skrll
601 1.1 skrll
602 1.1 skrll
603 1.1 skrll static void
604 1.1 skrll bcm283x_uartinit(bus_space_tag_t iot, bus_space_handle_t ioh)
605 1.1 skrll {
606 1.1 skrll uint32_t res;
607 1.1 skrll
608 1.1 skrll bcm2835_mbox_write(iot, ioh, BCMMBOX_CHANARM2VC,
609 1.8 christos KERN_VTOPHYS((vaddr_t)&vb_uart));
610 1.1 skrll
611 1.1 skrll bcm2835_mbox_read(iot, ioh, BCMMBOX_CHANARM2VC, &res);
612 1.1 skrll
613 1.1 skrll cpu_dcache_inv_range((vaddr_t)&vb_uart, sizeof(vb_uart));
614 1.1 skrll
615 1.1 skrll if (vcprop_tag_success_p(&vb_uart.vbt_uartclockrate.tag))
616 1.1 skrll uart_clk = vb_uart.vbt_uartclockrate.rate;
617 1.1 skrll if (vcprop_tag_success_p(&vb_uart.vbt_vpuclockrate.tag))
618 1.1 skrll core_clk = vb_uart.vbt_vpuclockrate.rate;
619 1.1 skrll }
620 1.1 skrll
621 1.1 skrll #if defined(SOC_BCM2835)
622 1.1 skrll static void
623 1.1 skrll bcm2835_uartinit(void)
624 1.1 skrll {
625 1.1 skrll const paddr_t pa = BCM2835_PERIPHERALS_BUS_TO_PHYS(BCM2835_ARMMBOX_BASE);
626 1.1 skrll const bus_space_tag_t iot = &bcm2835_bs_tag;
627 1.1 skrll const bus_space_handle_t ioh = BCM2835_IOPHYSTOVIRT(pa);
628 1.1 skrll
629 1.1 skrll bcm283x_uartinit(iot, ioh);
630 1.1 skrll }
631 1.1 skrll #endif
632 1.1 skrll
633 1.1 skrll #if defined(SOC_BCM2836)
634 1.1 skrll static void
635 1.1 skrll bcm2836_uartinit(void)
636 1.1 skrll {
637 1.1 skrll const paddr_t pa = BCM2836_PERIPHERALS_BUS_TO_PHYS(BCM2835_ARMMBOX_BASE);
638 1.1 skrll const bus_space_tag_t iot = &bcm2836_bs_tag;
639 1.1 skrll const bus_space_handle_t ioh = BCM2835_IOPHYSTOVIRT(pa);
640 1.1 skrll
641 1.1 skrll bcm283x_uartinit(iot, ioh);
642 1.1 skrll }
643 1.1 skrll #endif
644 1.1 skrll
645 1.1 skrll #define BCM283x_MINIMUM_SPLIT (128U * 1024 * 1024)
646 1.1 skrll
647 1.1 skrll static size_t bcm283x_memorysize;
648 1.1 skrll
649 1.1 skrll static void
650 1.1 skrll bcm283x_bootparams(bus_space_tag_t iot, bus_space_handle_t ioh)
651 1.1 skrll {
652 1.1 skrll uint32_t res;
653 1.1 skrll
654 1.1 skrll bcm2835_mbox_write(iot, ioh, BCMMBOX_CHANPM, (
655 1.1 skrll #if (NSDHC > 0)
656 1.1 skrll (1 << VCPM_POWER_SDCARD) |
657 1.1 skrll #endif
658 1.1 skrll #if (NPLCOM > 0)
659 1.1 skrll (1 << VCPM_POWER_UART0) |
660 1.1 skrll #endif
661 1.1 skrll #if (NBCMDWCTWO > 0)
662 1.1 skrll (1 << VCPM_POWER_USB) |
663 1.1 skrll #endif
664 1.1 skrll #if (NBSCIIC > 0)
665 1.1 skrll (1 << VCPM_POWER_I2C0) | (1 << VCPM_POWER_I2C1) |
666 1.1 skrll /* (1 << VCPM_POWER_I2C2) | */
667 1.1 skrll #endif
668 1.1 skrll #if (NBCMSPI > 0)
669 1.1 skrll (1 << VCPM_POWER_SPI) |
670 1.1 skrll #endif
671 1.1 skrll 0) << 4);
672 1.1 skrll
673 1.8 christos bcm2835_mbox_write(iot, ioh, BCMMBOX_CHANARM2VC,
674 1.8 christos KERN_VTOPHYS((vaddr_t)&vb));
675 1.1 skrll
676 1.1 skrll bcm2835_mbox_read(iot, ioh, BCMMBOX_CHANARM2VC, &res);
677 1.1 skrll
678 1.1 skrll cpu_dcache_inv_range((vaddr_t)&vb, sizeof(vb));
679 1.1 skrll
680 1.1 skrll if (!vcprop_buffer_success_p(&vb.vb_hdr)) {
681 1.1 skrll bootconfig.dramblocks = 1;
682 1.1 skrll bootconfig.dram[0].address = 0x0;
683 1.1 skrll bootconfig.dram[0].pages = atop(BCM283x_MINIMUM_SPLIT);
684 1.1 skrll return;
685 1.1 skrll }
686 1.1 skrll
687 1.1 skrll struct vcprop_tag_memory *vptp_mem = &vb.vbt_memory;
688 1.1 skrll if (vcprop_tag_success_p(&vptp_mem->tag)) {
689 1.1 skrll size_t n = vcprop_tag_resplen(&vptp_mem->tag) /
690 1.1 skrll sizeof(struct vcprop_memory);
691 1.1 skrll
692 1.1 skrll bcm283x_memorysize = 0;
693 1.1 skrll bootconfig.dramblocks = 0;
694 1.1 skrll
695 1.1 skrll for (int i = 0; i < n && i < DRAM_BLOCKS; i++) {
696 1.1 skrll bootconfig.dram[i].address = vptp_mem->mem[i].base;
697 1.1 skrll bootconfig.dram[i].pages = atop(vptp_mem->mem[i].size);
698 1.1 skrll bootconfig.dramblocks++;
699 1.1 skrll
700 1.1 skrll bcm283x_memorysize += vptp_mem->mem[i].size;
701 1.1 skrll }
702 1.1 skrll }
703 1.1 skrll
704 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_armclockrate.tag))
705 1.1 skrll curcpu()->ci_data.cpu_cc_freq = vb.vbt_armclockrate.rate;
706 1.1 skrll
707 1.1 skrll #ifdef VERBOSE_INIT_ARM
708 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_memory.tag)) {
709 1.1 skrll printf("%s: memory size %d\n", __func__,
710 1.1 skrll vb.vbt_armclockrate.rate);
711 1.1 skrll }
712 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_armclockrate.tag))
713 1.1 skrll printf("%s: arm clock %d\n", __func__,
714 1.1 skrll vb.vbt_armclockrate.rate);
715 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_fwrev.tag))
716 1.1 skrll printf("%s: firmware rev %x\n", __func__,
717 1.1 skrll vb.vbt_fwrev.rev);
718 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_boardmodel.tag))
719 1.1 skrll printf("%s: board model %x\n", __func__,
720 1.1 skrll vb.vbt_boardmodel.model);
721 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_macaddr.tag))
722 1.8 christos printf("%s: mac-address %" PRIx64 "\n", __func__,
723 1.1 skrll vb.vbt_macaddr.addr);
724 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_boardrev.tag))
725 1.1 skrll printf("%s: board rev %x\n", __func__,
726 1.1 skrll vb.vbt_boardrev.rev);
727 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_serial.tag))
728 1.8 christos printf("%s: board serial %" PRIx64 "\n", __func__,
729 1.1 skrll vb.vbt_serial.sn);
730 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_dmachan.tag))
731 1.1 skrll printf("%s: DMA channel mask 0x%08x\n", __func__,
732 1.1 skrll vb.vbt_dmachan.mask);
733 1.1 skrll
734 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_cmdline.tag))
735 1.1 skrll printf("%s: cmdline %s\n", __func__,
736 1.1 skrll vb.vbt_cmdline.cmdline);
737 1.1 skrll #endif
738 1.1 skrll }
739 1.1 skrll
740 1.1 skrll #if defined(SOC_BCM2835)
741 1.1 skrll static void
742 1.1 skrll bcm2835_bootparams(void)
743 1.1 skrll {
744 1.1 skrll const paddr_t pa = BCM2835_PERIPHERALS_BUS_TO_PHYS(BCM2835_ARMMBOX_BASE);
745 1.1 skrll const bus_space_tag_t iot = &bcm2835_bs_tag;
746 1.1 skrll const bus_space_handle_t ioh = BCM2835_IOPHYSTOVIRT(pa);
747 1.1 skrll
748 1.1 skrll bcm283x_bootparams(iot, ioh);
749 1.1 skrll }
750 1.1 skrll #endif
751 1.1 skrll
752 1.1 skrll #if defined(SOC_BCM2836)
753 1.1 skrll static void
754 1.1 skrll bcm2836_bootparams(void)
755 1.1 skrll {
756 1.1 skrll const paddr_t pa = BCM2836_PERIPHERALS_BUS_TO_PHYS(BCM2835_ARMMBOX_BASE);
757 1.1 skrll const bus_space_tag_t iot = &bcm2836_bs_tag;
758 1.1 skrll const bus_space_handle_t ioh = BCM2835_IOPHYSTOVIRT(pa);
759 1.1 skrll
760 1.1 skrll bcm283x_bootparams(iot, ioh);
761 1.1 skrll }
762 1.1 skrll
763 1.1 skrll static void
764 1.1 skrll bcm2836_bootstrap(void)
765 1.1 skrll {
766 1.4 ryo #define RPI_CPU_MAX 4
767 1.4 ryo
768 1.7 ryo #ifdef VERBOSE_INIT_ARM
769 1.7 ryo #define DPRINTF(...) printf(__VA_ARGS__)
770 1.7 ryo #else
771 1.7 ryo #define DPRINTF(...)
772 1.7 ryo #endif
773 1.7 ryo
774 1.4 ryo #ifdef MULTIPROCESSOR
775 1.7 ryo arm_cpu_max = RPI_CPU_MAX;
776 1.7 ryo DPRINTF("%s: %d cpus present\n", __func__, arm_cpu_max);
777 1.7 ryo #ifdef __arm__
778 1.1 skrll extern int cortex_mmuinfo;
779 1.1 skrll cortex_mmuinfo = armreg_ttbr_read();
780 1.7 ryo DPRINTF("%s: cortex_mmuinfo %x\n", __func__, cortex_mmuinfo);
781 1.1 skrll #endif
782 1.7 ryo #endif /* MULTIPROCESSOR */
783 1.7 ryo
784 1.7 ryo #ifdef __aarch64__
785 1.7 ryo /*
786 1.7 ryo * XXX: use psci_fdt_bootstrap()
787 1.7 ryo */
788 1.7 ryo extern void aarch64_mpstart(void);
789 1.7 ryo for (int i = 1; i < RPI_CPU_MAX; i++) {
790 1.7 ryo /*
791 1.7 ryo * Reference:
792 1.7 ryo * armstubs/armstub8.S
793 1.7 ryo * in https://github.com/raspberrypi/tools
794 1.7 ryo */
795 1.7 ryo volatile uint64_t *cpu_release_addr;
796 1.7 ryo #define RPI3_ARMSTUB8_SPINADDR_BASE 0x000000d8
797 1.8 christos cpu_release_addr = (void *)
798 1.7 ryo AARCH64_PA_TO_KVA(RPI3_ARMSTUB8_SPINADDR_BASE + i * 8);
799 1.8 christos *cpu_release_addr = aarch64_kern_vtophys((vaddr_t)aarch64_mpstart);
800 1.7 ryo
801 1.7 ryo /* need flush cache. secondary processors are cache disabled */
802 1.8 christos cpu_dcache_wb_range((vaddr_t)cpu_release_addr, sizeof(cpu_release_addr));
803 1.7 ryo __asm __volatile("sev" ::: "memory");
804 1.7 ryo
805 1.7 ryo #if defined(VERBOSE_INIT_ARM) && defined(EARLYCONS)
806 1.7 ryo /* wait secondary processor's debug output */
807 1.7 ryo gtmr_delay(100000);
808 1.4 ryo #endif
809 1.7 ryo }
810 1.7 ryo #endif /* __aarch64__ */
811 1.1 skrll
812 1.7 ryo #ifdef __arm__
813 1.4 ryo /*
814 1.4 ryo * Even if no options MULTIPROCESSOR,
815 1.4 ryo * It is need to initialize the secondary CPU,
816 1.4 ryo * and go into wfi loop (cortex_mpstart),
817 1.4 ryo * otherwise system would be freeze...
818 1.4 ryo */
819 1.1 skrll extern void cortex_mpstart(void);
820 1.1 skrll
821 1.4 ryo for (size_t i = 1; i < RPI_CPU_MAX; i++) {
822 1.1 skrll bus_space_tag_t iot = &bcm2836_bs_tag;
823 1.1 skrll bus_space_handle_t ioh = BCM2836_ARM_LOCAL_VBASE;
824 1.1 skrll
825 1.1 skrll bus_space_write_4(iot, ioh,
826 1.1 skrll BCM2836_LOCAL_MAILBOX3_SETN(i),
827 1.1 skrll (uint32_t)cortex_mpstart);
828 1.1 skrll }
829 1.4 ryo #endif
830 1.7 ryo
831 1.4 ryo #ifdef MULTIPROCESSOR
832 1.1 skrll /* Wake up AP in case firmware has placed it in WFE state */
833 1.1 skrll __asm __volatile("sev" ::: "memory");
834 1.1 skrll
835 1.1 skrll for (int loop = 0; loop < 16; loop++) {
836 1.1 skrll if (arm_cpu_hatched == __BITS(arm_cpu_max - 1, 1))
837 1.1 skrll break;
838 1.1 skrll gtmr_delay(10000);
839 1.1 skrll }
840 1.1 skrll
841 1.1 skrll for (size_t i = 1; i < arm_cpu_max; i++) {
842 1.1 skrll if ((arm_cpu_hatched & (1 << i)) == 0) {
843 1.1 skrll printf("%s: warning: cpu%zu failed to hatch\n",
844 1.1 skrll __func__, i);
845 1.1 skrll }
846 1.1 skrll }
847 1.6 ryo #if defined(VERBOSE_INIT_ARM) && defined(EARLYCONS)
848 1.6 ryo /* for viewability of secondary processor's debug outputs */
849 1.6 ryo printf("\n");
850 1.6 ryo #endif
851 1.4 ryo #endif
852 1.1 skrll }
853 1.1 skrll
854 1.1 skrll #endif /* SOC_BCM2836 */
855 1.1 skrll
856 1.1 skrll #if NGENFB > 0
857 1.1 skrll static bool
858 1.1 skrll rpi_fb_parse_mode(const char *s, uint32_t *pwidth, uint32_t *pheight)
859 1.1 skrll {
860 1.1 skrll char *x;
861 1.1 skrll
862 1.1 skrll if (strncmp(s, "disable", 7) == 0)
863 1.1 skrll return false;
864 1.1 skrll
865 1.1 skrll x = strchr(s, 'x');
866 1.1 skrll if (x) {
867 1.1 skrll *pwidth = strtoul(s, NULL, 10);
868 1.1 skrll *pheight = strtoul(x + 1, NULL, 10);
869 1.1 skrll }
870 1.1 skrll
871 1.1 skrll return true;
872 1.1 skrll }
873 1.1 skrll
874 1.1 skrll static bool
875 1.1 skrll rpi_fb_get_edid_mode(uint32_t *pwidth, uint32_t *pheight)
876 1.1 skrll {
877 1.1 skrll struct edid_info ei;
878 1.1 skrll uint8_t edid_data[1024];
879 1.1 skrll uint32_t res;
880 1.1 skrll int error;
881 1.1 skrll
882 1.1 skrll error = bcmmbox_request(BCMMBOX_CHANARM2VC, &vb_edid,
883 1.1 skrll sizeof(vb_edid), &res);
884 1.1 skrll if (error) {
885 1.1 skrll printf("%s: mbox request failed (%d)\n", __func__, error);
886 1.1 skrll return false;
887 1.1 skrll }
888 1.1 skrll
889 1.1 skrll if (!vcprop_buffer_success_p(&vb_edid.vb_hdr) ||
890 1.1 skrll !vcprop_tag_success_p(&vb_edid.vbt_edid.tag) ||
891 1.1 skrll vb_edid.vbt_edid.status != 0)
892 1.1 skrll return false;
893 1.1 skrll
894 1.1 skrll memset(edid_data, 0, sizeof(edid_data));
895 1.1 skrll memcpy(edid_data, vb_edid.vbt_edid.data,
896 1.1 skrll sizeof(vb_edid.vbt_edid.data));
897 1.1 skrll edid_parse(edid_data, &ei);
898 1.1 skrll #ifdef VERBOSE_INIT_ARM
899 1.1 skrll edid_print(&ei);
900 1.1 skrll #endif
901 1.1 skrll
902 1.1 skrll if (ei.edid_preferred_mode) {
903 1.1 skrll *pwidth = ei.edid_preferred_mode->hdisplay;
904 1.1 skrll *pheight = ei.edid_preferred_mode->vdisplay;
905 1.1 skrll }
906 1.1 skrll
907 1.1 skrll return true;
908 1.1 skrll }
909 1.1 skrll
910 1.1 skrll /*
911 1.1 skrll * Initialize framebuffer console.
912 1.1 skrll *
913 1.1 skrll * Some notes about boot parameters:
914 1.1 skrll * - If "fb=disable" is present, ignore framebuffer completely.
915 1.1 skrll * - If "fb=<width>x<height> is present, use the specified mode.
916 1.1 skrll * - If "console=fb" is present, attach framebuffer to console.
917 1.1 skrll */
918 1.1 skrll static bool
919 1.1 skrll rpi_fb_init(prop_dictionary_t dict, void *aux)
920 1.1 skrll {
921 1.1 skrll uint32_t width = 0, height = 0;
922 1.1 skrll uint32_t res;
923 1.1 skrll char *ptr;
924 1.1 skrll int integer;
925 1.1 skrll int error;
926 1.1 skrll bool is_bgr = true;
927 1.1 skrll
928 1.1 skrll if (get_bootconf_option(boot_args, "fb",
929 1.1 skrll BOOTOPT_TYPE_STRING, &ptr)) {
930 1.1 skrll if (rpi_fb_parse_mode(ptr, &width, &height) == false)
931 1.1 skrll return false;
932 1.1 skrll }
933 1.1 skrll if (width == 0 || height == 0) {
934 1.1 skrll rpi_fb_get_edid_mode(&width, &height);
935 1.1 skrll }
936 1.1 skrll if (width == 0 || height == 0) {
937 1.1 skrll width = RPI_FB_WIDTH;
938 1.1 skrll height = RPI_FB_HEIGHT;
939 1.1 skrll }
940 1.1 skrll
941 1.1 skrll vb_setfb.vbt_res.width = width;
942 1.1 skrll vb_setfb.vbt_res.height = height;
943 1.1 skrll vb_setfb.vbt_vres.width = width;
944 1.1 skrll vb_setfb.vbt_vres.height = height;
945 1.1 skrll error = bcmmbox_request(BCMMBOX_CHANARM2VC, &vb_setfb,
946 1.1 skrll sizeof(vb_setfb), &res);
947 1.1 skrll if (error) {
948 1.1 skrll printf("%s: mbox request failed (%d)\n", __func__, error);
949 1.1 skrll return false;
950 1.1 skrll }
951 1.1 skrll
952 1.1 skrll if (!vcprop_buffer_success_p(&vb_setfb.vb_hdr) ||
953 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_res.tag) ||
954 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_vres.tag) ||
955 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_depth.tag) ||
956 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_allocbuf.tag) ||
957 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_blank.tag) ||
958 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_pitch.tag)) {
959 1.1 skrll printf("%s: prop tag failed\n", __func__);
960 1.1 skrll return false;
961 1.1 skrll }
962 1.1 skrll
963 1.1 skrll #ifdef VERBOSE_INIT_ARM
964 1.1 skrll printf("%s: addr = 0x%x size = %d\n", __func__,
965 1.1 skrll vb_setfb.vbt_allocbuf.address,
966 1.1 skrll vb_setfb.vbt_allocbuf.size);
967 1.1 skrll printf("%s: depth = %d\n", __func__, vb_setfb.vbt_depth.bpp);
968 1.1 skrll printf("%s: pitch = %d\n", __func__,
969 1.1 skrll vb_setfb.vbt_pitch.linebytes);
970 1.1 skrll printf("%s: width = %d height = %d\n", __func__,
971 1.1 skrll vb_setfb.vbt_res.width, vb_setfb.vbt_res.height);
972 1.1 skrll printf("%s: vwidth = %d vheight = %d\n", __func__,
973 1.1 skrll vb_setfb.vbt_vres.width, vb_setfb.vbt_vres.height);
974 1.1 skrll #endif
975 1.1 skrll
976 1.1 skrll if (vb_setfb.vbt_allocbuf.address == 0 ||
977 1.1 skrll vb_setfb.vbt_allocbuf.size == 0 ||
978 1.1 skrll vb_setfb.vbt_res.width == 0 ||
979 1.1 skrll vb_setfb.vbt_res.height == 0 ||
980 1.1 skrll vb_setfb.vbt_vres.width == 0 ||
981 1.1 skrll vb_setfb.vbt_vres.height == 0 ||
982 1.1 skrll vb_setfb.vbt_pitch.linebytes == 0) {
983 1.1 skrll printf("%s: failed to set mode %ux%u\n", __func__,
984 1.1 skrll width, height);
985 1.1 skrll return false;
986 1.1 skrll }
987 1.1 skrll
988 1.1 skrll prop_dictionary_set_uint32(dict, "width", vb_setfb.vbt_res.width);
989 1.1 skrll prop_dictionary_set_uint32(dict, "height", vb_setfb.vbt_res.height);
990 1.1 skrll prop_dictionary_set_uint8(dict, "depth", vb_setfb.vbt_depth.bpp);
991 1.1 skrll prop_dictionary_set_uint16(dict, "linebytes",
992 1.1 skrll vb_setfb.vbt_pitch.linebytes);
993 1.1 skrll prop_dictionary_set_uint32(dict, "address",
994 1.1 skrll vb_setfb.vbt_allocbuf.address);
995 1.1 skrll
996 1.1 skrll /*
997 1.1 skrll * Old firmware uses BGR. New firmware uses RGB. The get and set
998 1.1 skrll * pixel order mailbox properties don't seem to work. The firmware
999 1.1 skrll * adds a kernel cmdline option bcm2708_fb.fbswap=<0|1>, so use it
1000 1.1 skrll * to determine pixel order. 0 means BGR, 1 means RGB.
1001 1.1 skrll *
1002 1.1 skrll * See https://github.com/raspberrypi/linux/issues/514
1003 1.1 skrll */
1004 1.1 skrll if (get_bootconf_option(boot_args, "bcm2708_fb.fbswap",
1005 1.1 skrll BOOTOPT_TYPE_INT, &integer)) {
1006 1.1 skrll is_bgr = integer == 0;
1007 1.1 skrll }
1008 1.1 skrll prop_dictionary_set_bool(dict, "is_bgr", is_bgr);
1009 1.1 skrll
1010 1.1 skrll /* if "genfb.type=<n>" is passed in cmdline, override wsdisplay type */
1011 1.1 skrll if (get_bootconf_option(boot_args, "genfb.type",
1012 1.1 skrll BOOTOPT_TYPE_INT, &integer)) {
1013 1.1 skrll prop_dictionary_set_uint32(dict, "wsdisplay_type", integer);
1014 1.1 skrll }
1015 1.1 skrll
1016 1.1 skrll #if defined(RPI_HWCURSOR)
1017 1.1 skrll struct fdt_attach_args *faa = aux;
1018 1.1 skrll bus_space_handle_t hc;
1019 1.1 skrll
1020 1.1 skrll hcursor = rpi_alloc_mem(CURSOR_ARGB_SIZE, PAGE_SIZE,
1021 1.1 skrll MEM_FLAG_L1_NONALLOCATING | MEM_FLAG_HINT_PERMALOCK);
1022 1.1 skrll pcursor = rpi_lock_mem(hcursor);
1023 1.1 skrll #ifdef RPI_IOCTL_DEBUG
1024 1.1 skrll printf("hcursor: %08x\n", hcursor);
1025 1.1 skrll printf("pcursor: %08x\n", (uint32_t)pcursor);
1026 1.1 skrll printf("fb: %08x\n", (uint32_t)vb_setfb.vbt_allocbuf.address);
1027 1.1 skrll #endif
1028 1.1 skrll if (bus_space_map(faa->faa_bst, pcursor, CURSOR_ARGB_SIZE,
1029 1.1 skrll BUS_SPACE_MAP_LINEAR|BUS_SPACE_MAP_PREFETCHABLE, &hc) != 0) {
1030 1.1 skrll printf("couldn't map cursor memory\n");
1031 1.1 skrll } else {
1032 1.1 skrll int i, j, k;
1033 1.1 skrll
1034 1.1 skrll cmem = bus_space_vaddr(faa->faa_bst, hc);
1035 1.1 skrll k = 0;
1036 1.1 skrll for (j = 0; j < 64; j++) {
1037 1.1 skrll for (i = 0; i < 64; i++) {
1038 1.1 skrll cmem[i + k] =
1039 1.1 skrll ((i & 8) ^ (j & 8)) ? 0xa0ff0000 : 0xa000ff00;
1040 1.1 skrll }
1041 1.1 skrll k += 64;
1042 1.1 skrll }
1043 1.1 skrll cpu_dcache_wb_range((vaddr_t)cmem, CURSOR_ARGB_SIZE);
1044 1.1 skrll rpi_fb_initcursor(pcursor, 0, 0);
1045 1.1 skrll #ifdef RPI_IOCTL_DEBUG
1046 1.1 skrll rpi_fb_movecursor(600, 400, 1);
1047 1.1 skrll #else
1048 1.1 skrll rpi_fb_movecursor(cursor_x, cursor_y, cursor_on);
1049 1.1 skrll #endif
1050 1.1 skrll }
1051 1.1 skrll #endif
1052 1.1 skrll
1053 1.1 skrll return true;
1054 1.1 skrll }
1055 1.1 skrll
1056 1.1 skrll
1057 1.1 skrll #if defined(RPI_HWCURSOR)
1058 1.1 skrll static int
1059 1.1 skrll rpi_fb_do_cursor(struct wsdisplay_cursor *cur)
1060 1.1 skrll {
1061 1.1 skrll int pos = 0;
1062 1.1 skrll int shape = 0;
1063 1.1 skrll
1064 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOCUR) {
1065 1.1 skrll if (cursor_on != cur->enable) {
1066 1.1 skrll cursor_on = cur->enable;
1067 1.1 skrll pos = 1;
1068 1.1 skrll }
1069 1.1 skrll }
1070 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOHOT) {
1071 1.1 skrll
1072 1.1 skrll hot_x = cur->hot.x;
1073 1.1 skrll hot_y = cur->hot.y;
1074 1.1 skrll pos = 1;
1075 1.1 skrll shape = 1;
1076 1.1 skrll }
1077 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOPOS) {
1078 1.1 skrll
1079 1.1 skrll cursor_x = cur->pos.x;
1080 1.1 skrll cursor_y = cur->pos.y;
1081 1.1 skrll pos = 1;
1082 1.1 skrll }
1083 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOCMAP) {
1084 1.1 skrll int i;
1085 1.1 skrll uint32_t val;
1086 1.1 skrll
1087 1.1 skrll for (i = 0; i < min(cur->cmap.count, 3); i++) {
1088 1.1 skrll val = (cur->cmap.red[i] << 16 ) |
1089 1.1 skrll (cur->cmap.green[i] << 8) |
1090 1.1 skrll (cur->cmap.blue[i] ) |
1091 1.1 skrll 0xff000000;
1092 1.1 skrll cursor_cmap[i + cur->cmap.index + 2] = val;
1093 1.1 skrll }
1094 1.1 skrll shape = 1;
1095 1.1 skrll }
1096 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOSHAPE) {
1097 1.1 skrll int err;
1098 1.1 skrll
1099 1.1 skrll err = copyin(cur->mask, cursor_mask, CURSOR_BITMAP_SIZE);
1100 1.1 skrll err += copyin(cur->image, cursor_bitmap, CURSOR_BITMAP_SIZE);
1101 1.1 skrll if (err != 0)
1102 1.1 skrll return EFAULT;
1103 1.1 skrll shape = 1;
1104 1.1 skrll }
1105 1.1 skrll if (shape) {
1106 1.1 skrll int i, j, idx;
1107 1.1 skrll uint8_t mask;
1108 1.1 skrll
1109 1.1 skrll for (i = 0; i < CURSOR_BITMAP_SIZE; i++) {
1110 1.1 skrll mask = 0x01;
1111 1.1 skrll for (j = 0; j < 8; j++) {
1112 1.1 skrll idx = ((cursor_mask[i] & mask) ? 2 : 0) |
1113 1.1 skrll ((cursor_bitmap[i] & mask) ? 1 : 0);
1114 1.1 skrll cmem[i * 8 + j] = cursor_cmap[idx];
1115 1.1 skrll mask = mask << 1;
1116 1.1 skrll }
1117 1.1 skrll }
1118 1.1 skrll /* just in case */
1119 1.1 skrll cpu_dcache_wb_range((vaddr_t)cmem, CURSOR_ARGB_SIZE);
1120 1.1 skrll rpi_fb_initcursor(pcursor, hot_x, hot_y);
1121 1.1 skrll }
1122 1.1 skrll if (pos) {
1123 1.1 skrll rpi_fb_movecursor(cursor_x, cursor_y, cursor_on);
1124 1.1 skrll }
1125 1.1 skrll return 0;
1126 1.1 skrll }
1127 1.1 skrll #endif
1128 1.1 skrll
1129 1.1 skrll static int
1130 1.1 skrll rpi_ioctl(void *v, void *vs, u_long cmd, void *data, int flag, lwp_t *l)
1131 1.1 skrll {
1132 1.1 skrll
1133 1.1 skrll switch (cmd) {
1134 1.1 skrll case WSDISPLAYIO_SVIDEO:
1135 1.1 skrll {
1136 1.1 skrll int d = *(int *)data;
1137 1.1 skrll if (d == rpi_video_on)
1138 1.1 skrll return 0;
1139 1.1 skrll rpi_video_on = d;
1140 1.1 skrll rpi_fb_set_video(d);
1141 1.1 skrll #if defined(RPI_HWCURSOR)
1142 1.1 skrll rpi_fb_movecursor(cursor_x, cursor_y,
1143 1.1 skrll d ? cursor_on : 0);
1144 1.1 skrll #endif
1145 1.1 skrll }
1146 1.1 skrll return 0;
1147 1.1 skrll case WSDISPLAYIO_GVIDEO:
1148 1.1 skrll *(int *)data = rpi_video_on;
1149 1.1 skrll return 0;
1150 1.1 skrll #if defined(RPI_HWCURSOR)
1151 1.1 skrll case WSDISPLAYIO_GCURPOS:
1152 1.1 skrll {
1153 1.1 skrll struct wsdisplay_curpos *cp = (void *)data;
1154 1.1 skrll
1155 1.1 skrll cp->x = cursor_x;
1156 1.1 skrll cp->y = cursor_y;
1157 1.1 skrll }
1158 1.1 skrll return 0;
1159 1.1 skrll case WSDISPLAYIO_SCURPOS:
1160 1.1 skrll {
1161 1.1 skrll struct wsdisplay_curpos *cp = (void *)data;
1162 1.1 skrll
1163 1.1 skrll cursor_x = cp->x;
1164 1.1 skrll cursor_y = cp->y;
1165 1.1 skrll rpi_fb_movecursor(cursor_x, cursor_y, cursor_on);
1166 1.1 skrll }
1167 1.1 skrll return 0;
1168 1.1 skrll case WSDISPLAYIO_GCURMAX:
1169 1.1 skrll {
1170 1.1 skrll struct wsdisplay_curpos *cp = (void *)data;
1171 1.1 skrll
1172 1.1 skrll cp->x = 64;
1173 1.1 skrll cp->y = 64;
1174 1.1 skrll }
1175 1.1 skrll return 0;
1176 1.1 skrll case WSDISPLAYIO_SCURSOR:
1177 1.1 skrll {
1178 1.1 skrll struct wsdisplay_cursor *cursor = (void *)data;
1179 1.1 skrll
1180 1.1 skrll return rpi_fb_do_cursor(cursor);
1181 1.1 skrll }
1182 1.1 skrll #endif
1183 1.1 skrll default:
1184 1.1 skrll return EPASSTHROUGH;
1185 1.1 skrll }
1186 1.1 skrll }
1187 1.1 skrll
1188 1.1 skrll #endif
1189 1.1 skrll
1190 1.1 skrll SYSCTL_SETUP(sysctl_machdep_rpi, "sysctl machdep subtree setup (rpi)")
1191 1.1 skrll {
1192 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1193 1.1 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
1194 1.1 skrll NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
1195 1.1 skrll
1196 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1197 1.1 skrll CTLFLAG_PERMANENT|CTLFLAG_READONLY,
1198 1.1 skrll CTLTYPE_INT, "firmware_revision", NULL, NULL, 0,
1199 1.1 skrll &vb.vbt_fwrev.rev, 0, CTL_MACHDEP, CTL_CREATE, CTL_EOL);
1200 1.1 skrll
1201 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1202 1.1 skrll CTLFLAG_PERMANENT|CTLFLAG_READONLY,
1203 1.1 skrll CTLTYPE_INT, "board_model", NULL, NULL, 0,
1204 1.1 skrll &vb.vbt_boardmodel.model, 0, CTL_MACHDEP, CTL_CREATE, CTL_EOL);
1205 1.1 skrll
1206 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1207 1.1 skrll CTLFLAG_PERMANENT|CTLFLAG_READONLY,
1208 1.1 skrll CTLTYPE_INT, "board_revision", NULL, NULL, 0,
1209 1.1 skrll &vb.vbt_boardrev.rev, 0, CTL_MACHDEP, CTL_CREATE, CTL_EOL);
1210 1.1 skrll
1211 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1212 1.1 skrll CTLFLAG_PERMANENT|CTLFLAG_READONLY|CTLFLAG_HEX|CTLFLAG_PRIVATE,
1213 1.1 skrll CTLTYPE_QUAD, "serial", NULL, NULL, 0,
1214 1.1 skrll &vb.vbt_serial.sn, 0, CTL_MACHDEP, CTL_CREATE, CTL_EOL);
1215 1.1 skrll }
1216 1.1 skrll
1217 1.1 skrll #if defined(SOC_BCM2835)
1218 1.1 skrll static void
1219 1.1 skrll bcm2835_platform_bootstrap(void)
1220 1.1 skrll {
1221 1.1 skrll
1222 1.4 ryo bcm2835_bs_tag = arm_generic_bs_tag;
1223 1.4 ryo bcm2835_a4x_bs_tag = arm_generic_a4x_bs_tag;
1224 1.4 ryo
1225 1.4 ryo bcm2835_bs_tag.bs_map = bcm2835_bs_map;
1226 1.5 jmcneill bcm2835_bs_tag.bs_mmap = bcm283x_bs_mmap;
1227 1.4 ryo bcm2835_a4x_bs_tag.bs_map = bcm2835_bs_map;
1228 1.5 jmcneill bcm2835_a4x_bs_tag.bs_mmap = bcm283x_a4x_bs_mmap;
1229 1.4 ryo
1230 1.1 skrll fdtbus_set_decoderegprop(false);
1231 1.1 skrll
1232 1.1 skrll bcm2835_uartinit();
1233 1.1 skrll
1234 1.1 skrll bcm2835_bootparams();
1235 1.1 skrll }
1236 1.1 skrll #endif
1237 1.1 skrll
1238 1.1 skrll #if defined(SOC_BCM2836)
1239 1.1 skrll static void
1240 1.1 skrll bcm2836_platform_bootstrap(void)
1241 1.1 skrll {
1242 1.1 skrll
1243 1.4 ryo bcm2836_bs_tag = arm_generic_bs_tag;
1244 1.4 ryo bcm2836_a4x_bs_tag = arm_generic_a4x_bs_tag;
1245 1.4 ryo
1246 1.4 ryo bcm2836_bs_tag.bs_map = bcm2836_bs_map;
1247 1.5 jmcneill bcm2836_bs_tag.bs_mmap = bcm283x_bs_mmap;
1248 1.4 ryo bcm2836_a4x_bs_tag.bs_map = bcm2836_bs_map;
1249 1.5 jmcneill bcm2836_a4x_bs_tag.bs_mmap = bcm283x_a4x_bs_mmap;
1250 1.4 ryo
1251 1.1 skrll fdtbus_set_decoderegprop(false);
1252 1.1 skrll
1253 1.1 skrll bcm2836_uartinit();
1254 1.1 skrll
1255 1.1 skrll bcm2836_bootparams();
1256 1.1 skrll
1257 1.1 skrll bcm2836_bootstrap();
1258 1.1 skrll }
1259 1.1 skrll #endif
1260 1.1 skrll
1261 1.1 skrll #if defined(SOC_BCM2835)
1262 1.1 skrll static void
1263 1.1 skrll bcm2835_platform_init_attach_args(struct fdt_attach_args *faa)
1264 1.1 skrll {
1265 1.1 skrll
1266 1.1 skrll faa->faa_bst = &bcm2835_bs_tag;
1267 1.1 skrll faa->faa_a4x_bst = &bcm2835_a4x_bs_tag;
1268 1.1 skrll faa->faa_dmat = &bcm2835_bus_dma_tag;
1269 1.1 skrll
1270 1.1 skrll bcm2835_bus_dma_tag._ranges = bcm2835_dma_ranges;
1271 1.1 skrll bcm2835_bus_dma_tag._nranges = __arraycount(bcm2835_dma_ranges);
1272 1.1 skrll bcm2835_dma_ranges[0].dr_len = bcm283x_memorysize;
1273 1.1 skrll }
1274 1.1 skrll #endif
1275 1.1 skrll
1276 1.1 skrll #if defined(SOC_BCM2836)
1277 1.1 skrll static void
1278 1.1 skrll bcm2836_platform_init_attach_args(struct fdt_attach_args *faa)
1279 1.1 skrll {
1280 1.1 skrll
1281 1.1 skrll faa->faa_bst = &bcm2836_bs_tag;
1282 1.1 skrll faa->faa_a4x_bst = &bcm2836_a4x_bs_tag;
1283 1.1 skrll faa->faa_dmat = &bcm2835_bus_dma_tag;
1284 1.1 skrll
1285 1.1 skrll bcm2835_bus_dma_tag._ranges = bcm2836_dma_ranges;
1286 1.1 skrll bcm2835_bus_dma_tag._nranges = __arraycount(bcm2836_dma_ranges);
1287 1.1 skrll bcm2836_dma_ranges[0].dr_len = bcm283x_memorysize;
1288 1.1 skrll }
1289 1.1 skrll #endif
1290 1.1 skrll
1291 1.1 skrll
1292 1.1 skrll void
1293 1.1 skrll bcm283x_platform_early_putchar(vaddr_t va, paddr_t pa, char c)
1294 1.1 skrll {
1295 1.1 skrll volatile uint32_t *uartaddr =
1296 1.4 ryo cpu_earlydevice_va_p() ?
1297 1.1 skrll (volatile uint32_t *)va :
1298 1.1 skrll (volatile uint32_t *)pa;
1299 1.1 skrll
1300 1.1 skrll while ((uartaddr[PL01XCOM_FR / 4] & PL01X_FR_TXFF) != 0)
1301 1.1 skrll continue;
1302 1.1 skrll
1303 1.1 skrll uartaddr[PL01XCOM_DR / 4] = c;
1304 1.1 skrll
1305 1.1 skrll while ((uartaddr[PL01XCOM_FR / 4] & PL01X_FR_TXFE) == 0)
1306 1.1 skrll continue;
1307 1.1 skrll }
1308 1.1 skrll
1309 1.1 skrll void
1310 1.1 skrll bcm2835_platform_early_putchar(char c)
1311 1.1 skrll {
1312 1.1 skrll paddr_t pa = BCM2835_PERIPHERALS_BUS_TO_PHYS(BCM2835_UART0_BASE);
1313 1.1 skrll vaddr_t va = BCM2835_IOPHYSTOVIRT(pa);
1314 1.1 skrll
1315 1.1 skrll bcm283x_platform_early_putchar(va, pa, c);
1316 1.1 skrll }
1317 1.1 skrll
1318 1.1 skrll void
1319 1.1 skrll bcm2836_platform_early_putchar(char c)
1320 1.1 skrll {
1321 1.1 skrll paddr_t pa = BCM2836_PERIPHERALS_BUS_TO_PHYS(BCM2835_UART0_BASE);
1322 1.1 skrll vaddr_t va = BCM2835_IOPHYSTOVIRT(pa);
1323 1.1 skrll
1324 1.1 skrll bcm283x_platform_early_putchar(va, pa, c);
1325 1.1 skrll }
1326 1.1 skrll
1327 1.1 skrll #define BCM283x_REF_FREQ 19200000
1328 1.1 skrll
1329 1.1 skrll void
1330 1.1 skrll bcm2837_platform_early_putchar(char c)
1331 1.1 skrll {
1332 1.1 skrll #define AUCONSADDR_PA BCM2836_PERIPHERALS_BUS_TO_PHYS(BCM2835_AUX_UART_BASE)
1333 1.1 skrll #define AUCONSADDR_VA BCM2835_IOPHYSTOVIRT(AUCONSADDR_PA)
1334 1.1 skrll volatile uint32_t *uartaddr =
1335 1.4 ryo cpu_earlydevice_va_p() ?
1336 1.1 skrll (volatile uint32_t *)AUCONSADDR_VA :
1337 1.1 skrll (volatile uint32_t *)AUCONSADDR_PA;
1338 1.1 skrll
1339 1.1 skrll while ((uartaddr[com_lsr] & LSR_TXRDY) == 0)
1340 1.1 skrll ;
1341 1.1 skrll
1342 1.1 skrll uartaddr[com_data] = c;
1343 1.1 skrll }
1344 1.1 skrll
1345 1.1 skrll static void
1346 1.1 skrll bcm283x_platform_device_register(device_t dev, void *aux)
1347 1.1 skrll {
1348 1.1 skrll prop_dictionary_t dict = device_properties(dev);
1349 1.1 skrll
1350 1.1 skrll if (device_is_a(dev, "bcmdmac") &&
1351 1.1 skrll vcprop_tag_success_p(&vb.vbt_dmachan.tag)) {
1352 1.1 skrll prop_dictionary_set_uint32(dict,
1353 1.1 skrll "chanmask", vb.vbt_dmachan.mask);
1354 1.1 skrll }
1355 1.1 skrll #if NSDHC > 0
1356 1.1 skrll if (booted_device == NULL &&
1357 1.1 skrll device_is_a(dev, "ld") &&
1358 1.1 skrll device_is_a(device_parent(dev), "sdmmc")) {
1359 1.1 skrll booted_partition = 0;
1360 1.1 skrll booted_device = dev;
1361 1.1 skrll }
1362 1.1 skrll #endif
1363 1.1 skrll if (device_is_a(dev, "usmsc") &&
1364 1.1 skrll vcprop_tag_success_p(&vb.vbt_macaddr.tag)) {
1365 1.1 skrll const uint8_t enaddr[ETHER_ADDR_LEN] = {
1366 1.1 skrll (vb.vbt_macaddr.addr >> 0) & 0xff,
1367 1.1 skrll (vb.vbt_macaddr.addr >> 8) & 0xff,
1368 1.1 skrll (vb.vbt_macaddr.addr >> 16) & 0xff,
1369 1.1 skrll (vb.vbt_macaddr.addr >> 24) & 0xff,
1370 1.1 skrll (vb.vbt_macaddr.addr >> 32) & 0xff,
1371 1.1 skrll (vb.vbt_macaddr.addr >> 40) & 0xff
1372 1.1 skrll };
1373 1.1 skrll
1374 1.1 skrll prop_data_t pd = prop_data_create_data(enaddr, ETHER_ADDR_LEN);
1375 1.1 skrll KASSERT(pd != NULL);
1376 1.1 skrll if (prop_dictionary_set(device_properties(dev), "mac-address",
1377 1.1 skrll pd) == false) {
1378 1.1 skrll aprint_error_dev(dev,
1379 1.1 skrll "WARNING: Unable to set mac-address property\n");
1380 1.1 skrll }
1381 1.1 skrll prop_object_release(pd);
1382 1.1 skrll }
1383 1.1 skrll
1384 1.1 skrll #if NGENFB > 0
1385 1.1 skrll if (device_is_a(dev, "genfb")) {
1386 1.1 skrll char *ptr;
1387 1.1 skrll
1388 1.1 skrll bcmgenfb_set_console_dev(dev);
1389 1.1 skrll bcmgenfb_set_ioctl(&rpi_ioctl);
1390 1.1 skrll #ifdef DDB
1391 1.1 skrll db_trap_callback = bcmgenfb_ddb_trap_callback;
1392 1.1 skrll #endif
1393 1.1 skrll if (rpi_fb_init(dict, aux) == false)
1394 1.1 skrll return;
1395 1.1 skrll if (get_bootconf_option(boot_args, "console",
1396 1.1 skrll BOOTOPT_TYPE_STRING, &ptr) && strncmp(ptr, "fb", 2) == 0) {
1397 1.1 skrll prop_dictionary_set_bool(dict, "is_console", true);
1398 1.1 skrll #if NUKBD > 0
1399 1.1 skrll /* allow ukbd to be the console keyboard */
1400 1.1 skrll ukbd_cnattach();
1401 1.1 skrll #endif
1402 1.1 skrll } else {
1403 1.1 skrll prop_dictionary_set_bool(dict, "is_console", false);
1404 1.1 skrll }
1405 1.1 skrll }
1406 1.1 skrll #endif
1407 1.1 skrll }
1408 1.1 skrll
1409 1.1 skrll static u_int
1410 1.1 skrll bcm283x_platform_uart_freq(void)
1411 1.1 skrll {
1412 1.1 skrll
1413 1.1 skrll return uart_clk;
1414 1.1 skrll }
1415 1.1 skrll
1416 1.1 skrll #if defined(SOC_BCM2835)
1417 1.1 skrll static const struct arm_platform bcm2835_platform = {
1418 1.11 skrll .ap_devmap = bcm2835_platform_devmap,
1419 1.11 skrll .ap_bootstrap = bcm2835_platform_bootstrap,
1420 1.11 skrll .ap_init_attach_args = bcm2835_platform_init_attach_args,
1421 1.11 skrll .ap_early_putchar = bcm2835_platform_early_putchar,
1422 1.11 skrll .ap_device_register = bcm283x_platform_device_register,
1423 1.11 skrll .ap_reset = bcm2835_system_reset,
1424 1.11 skrll .ap_delay = bcm2835_tmr_delay,
1425 1.11 skrll .ap_uart_freq = bcm283x_platform_uart_freq,
1426 1.1 skrll };
1427 1.1 skrll
1428 1.1 skrll ARM_PLATFORM(bcm2835, "brcm,bcm2835", &bcm2835_platform);
1429 1.1 skrll #endif
1430 1.1 skrll
1431 1.1 skrll #if defined(SOC_BCM2836)
1432 1.1 skrll static u_int
1433 1.1 skrll bcm2837_platform_uart_freq(void)
1434 1.1 skrll {
1435 1.1 skrll
1436 1.1 skrll return core_clk * 2;
1437 1.1 skrll }
1438 1.1 skrll
1439 1.1 skrll static const struct arm_platform bcm2836_platform = {
1440 1.11 skrll .ap_devmap = bcm2836_platform_devmap,
1441 1.11 skrll .ap_bootstrap = bcm2836_platform_bootstrap,
1442 1.11 skrll .ap_init_attach_args = bcm2836_platform_init_attach_args,
1443 1.11 skrll .ap_early_putchar = bcm2836_platform_early_putchar,
1444 1.11 skrll .ap_device_register = bcm283x_platform_device_register,
1445 1.11 skrll .ap_reset = bcm2835_system_reset,
1446 1.11 skrll .ap_delay = gtmr_delay,
1447 1.11 skrll .ap_uart_freq = bcm283x_platform_uart_freq,
1448 1.1 skrll };
1449 1.1 skrll
1450 1.1 skrll static const struct arm_platform bcm2837_platform = {
1451 1.11 skrll .ap_devmap = bcm2836_platform_devmap,
1452 1.11 skrll .ap_bootstrap = bcm2836_platform_bootstrap,
1453 1.11 skrll .ap_init_attach_args = bcm2836_platform_init_attach_args,
1454 1.11 skrll .ap_early_putchar = bcm2837_platform_early_putchar,
1455 1.11 skrll .ap_device_register = bcm283x_platform_device_register,
1456 1.11 skrll .ap_reset = bcm2835_system_reset,
1457 1.11 skrll .ap_delay = gtmr_delay,
1458 1.11 skrll .ap_uart_freq = bcm2837_platform_uart_freq,
1459 1.1 skrll };
1460 1.1 skrll
1461 1.1 skrll ARM_PLATFORM(bcm2836, "brcm,bcm2836", &bcm2836_platform);
1462 1.1 skrll ARM_PLATFORM(bcm2837, "brcm,bcm2837", &bcm2837_platform);
1463 1.1 skrll #endif
1464