bcm283x_platform.c revision 1.23 1 1.23 jmcneill /* $NetBSD: bcm283x_platform.c,v 1.23 2019/01/03 12:52:40 jmcneill Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 2017 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * Redistribution and use in source and binary forms, with or without
8 1.1 skrll * modification, are permitted provided that the following conditions
9 1.1 skrll * are met:
10 1.1 skrll * 1. Redistributions of source code must retain the above copyright
11 1.1 skrll * notice, this list of conditions and the following disclaimer.
12 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 skrll * notice, this list of conditions and the following disclaimer in the
14 1.1 skrll * documentation and/or other materials provided with the distribution.
15 1.1 skrll *
16 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 skrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 skrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 skrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 skrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 skrll * SUCH DAMAGE.
27 1.1 skrll */
28 1.1 skrll
29 1.1 skrll #include <sys/cdefs.h>
30 1.23 jmcneill __KERNEL_RCSID(0, "$NetBSD: bcm283x_platform.c,v 1.23 2019/01/03 12:52:40 jmcneill Exp $");
31 1.1 skrll
32 1.1 skrll #include "opt_arm_debug.h"
33 1.1 skrll #include "opt_bcm283x.h"
34 1.1 skrll #include "opt_cpuoptions.h"
35 1.1 skrll #include "opt_ddb.h"
36 1.1 skrll #include "opt_evbarm_boardtype.h"
37 1.1 skrll #include "opt_kgdb.h"
38 1.1 skrll #include "opt_fdt.h"
39 1.1 skrll #include "opt_rpi.h"
40 1.1 skrll #include "opt_vcprop.h"
41 1.1 skrll
42 1.1 skrll #include "sdhc.h"
43 1.1 skrll #include "bcmsdhost.h"
44 1.1 skrll #include "bcmdwctwo.h"
45 1.1 skrll #include "bcmspi.h"
46 1.1 skrll #include "bsciic.h"
47 1.1 skrll #include "plcom.h"
48 1.1 skrll #include "com.h"
49 1.1 skrll #include "genfb.h"
50 1.1 skrll #include "ukbd.h"
51 1.1 skrll
52 1.1 skrll #include <sys/param.h>
53 1.1 skrll #include <sys/bus.h>
54 1.1 skrll #include <sys/cpu.h>
55 1.1 skrll #include <sys/device.h>
56 1.1 skrll #include <sys/termios.h>
57 1.1 skrll
58 1.1 skrll #include <net/if_ether.h>
59 1.1 skrll
60 1.1 skrll #include <prop/proplib.h>
61 1.1 skrll
62 1.1 skrll #include <dev/fdt/fdtvar.h>
63 1.1 skrll
64 1.1 skrll #include <uvm/uvm_extern.h>
65 1.1 skrll
66 1.1 skrll #include <machine/bootconfig.h>
67 1.9 skrll
68 1.4 ryo #include <arm/armreg.h>
69 1.1 skrll #include <arm/cpufunc.h>
70 1.1 skrll
71 1.1 skrll #include <libfdt.h>
72 1.1 skrll
73 1.1 skrll #include <arm/broadcom/bcm2835reg.h>
74 1.1 skrll #include <arm/broadcom/bcm2835var.h>
75 1.4 ryo #include <arm/broadcom/bcm283x_platform.h>
76 1.1 skrll #include <arm/broadcom/bcm2835_intr.h>
77 1.1 skrll #include <arm/broadcom/bcm2835_mbox.h>
78 1.1 skrll #include <arm/broadcom/bcm2835_pmwdogvar.h>
79 1.1 skrll
80 1.1 skrll #include <evbarm/dev/plcomreg.h>
81 1.1 skrll #include <evbarm/dev/plcomvar.h>
82 1.9 skrll #include <evbarm/fdt/machdep.h>
83 1.1 skrll
84 1.1 skrll #include <dev/ic/ns16550reg.h>
85 1.1 skrll #include <dev/ic/comreg.h>
86 1.1 skrll
87 1.1 skrll #include <evbarm/rpi/vcio.h>
88 1.1 skrll #include <evbarm/rpi/vcpm.h>
89 1.1 skrll #include <evbarm/rpi/vcprop.h>
90 1.1 skrll
91 1.1 skrll #include <arm/fdt/arm_fdtvar.h>
92 1.1 skrll
93 1.1 skrll #include <arm/cortex/gtmr_var.h>
94 1.1 skrll
95 1.1 skrll #if NGENFB > 0
96 1.1 skrll #include <dev/videomode/videomode.h>
97 1.1 skrll #include <dev/videomode/edidvar.h>
98 1.1 skrll #include <dev/wscons/wsconsio.h>
99 1.1 skrll #endif
100 1.1 skrll
101 1.1 skrll #if NUKBD > 0
102 1.1 skrll #include <dev/usb/ukbdvar.h>
103 1.1 skrll #endif
104 1.1 skrll
105 1.1 skrll #ifdef DDB
106 1.1 skrll #include <machine/db_machdep.h>
107 1.1 skrll #include <ddb/db_sym.h>
108 1.1 skrll #include <ddb/db_extern.h>
109 1.1 skrll #endif
110 1.1 skrll
111 1.20 skrll #define RPI_CPU_MAX 4
112 1.20 skrll
113 1.1 skrll void bcm2835_platform_early_putchar(char c);
114 1.1 skrll void bcm2836_platform_early_putchar(char c);
115 1.1 skrll void bcm2837_platform_early_putchar(char c);
116 1.1 skrll
117 1.1 skrll extern void bcmgenfb_set_console_dev(device_t dev);
118 1.1 skrll void bcmgenfb_set_ioctl(int(*)(void *, void *, u_long, void *, int, struct lwp *));
119 1.1 skrll extern void bcmgenfb_ddb_trap_callback(int where);
120 1.1 skrll static int rpi_ioctl(void *, void *, u_long, void *, int, lwp_t *);
121 1.1 skrll
122 1.4 ryo extern struct bus_space arm_generic_bs_tag;
123 1.4 ryo extern struct bus_space arm_generic_a4x_bs_tag;
124 1.1 skrll
125 1.1 skrll /* Prototypes for all the bus_space structure functions */
126 1.4 ryo bs_protos(arm_generic);
127 1.4 ryo bs_protos(arm_generic_a4x);
128 1.1 skrll bs_protos(bcm2835);
129 1.1 skrll bs_protos(bcm2835_a4x);
130 1.4 ryo bs_protos(bcm2836);
131 1.4 ryo bs_protos(bcm2836_a4x);
132 1.4 ryo
133 1.4 ryo struct bus_space bcm2835_bs_tag;
134 1.4 ryo struct bus_space bcm2835_a4x_bs_tag;
135 1.4 ryo struct bus_space bcm2836_bs_tag;
136 1.4 ryo struct bus_space bcm2836_a4x_bs_tag;
137 1.4 ryo
138 1.12 rin static paddr_t bcm2835_bus_to_phys(bus_addr_t);
139 1.12 rin static paddr_t bcm2836_bus_to_phys(bus_addr_t);
140 1.4 ryo
141 1.20 skrll #ifdef VERBOSE_INIT_ARM
142 1.20 skrll #define VPRINTF(...) printf(__VA_ARGS__)
143 1.20 skrll #else
144 1.20 skrll #define VPRINTF(...) __nothing
145 1.20 skrll #endif
146 1.20 skrll
147 1.12 rin static paddr_t
148 1.12 rin bcm2835_bus_to_phys(bus_addr_t ba)
149 1.4 ryo {
150 1.4 ryo
151 1.12 rin /* Attempt to find the PA device mapping */
152 1.12 rin if (ba >= BCM2835_PERIPHERALS_BASE_BUS &&
153 1.12 rin ba < BCM2835_PERIPHERALS_BASE_BUS + BCM2835_PERIPHERALS_SIZE)
154 1.12 rin return BCM2835_PERIPHERALS_BUS_TO_PHYS(ba);
155 1.4 ryo
156 1.12 rin return ba & ~BCM2835_BUSADDR_CACHE_MASK;
157 1.12 rin }
158 1.4 ryo
159 1.12 rin static paddr_t
160 1.12 rin bcm2836_bus_to_phys(bus_addr_t ba)
161 1.12 rin {
162 1.12 rin
163 1.12 rin /* Attempt to find the PA device mapping */
164 1.12 rin if (ba >= BCM2835_PERIPHERALS_BASE_BUS &&
165 1.12 rin ba < BCM2835_PERIPHERALS_BASE_BUS + BCM2835_PERIPHERALS_SIZE)
166 1.12 rin return BCM2836_PERIPHERALS_BUS_TO_PHYS(ba);
167 1.12 rin
168 1.12 rin if (ba >= BCM2836_ARM_LOCAL_BASE &&
169 1.12 rin ba < BCM2836_ARM_LOCAL_BASE + BCM2836_ARM_LOCAL_SIZE)
170 1.12 rin return ba;
171 1.4 ryo
172 1.12 rin return ba & ~BCM2835_BUSADDR_CACHE_MASK;
173 1.4 ryo }
174 1.4 ryo
175 1.12 rin int
176 1.12 rin bcm2835_bs_map(void *t, bus_addr_t ba, bus_size_t size, int flag,
177 1.12 rin bus_space_handle_t *bshp)
178 1.5 jmcneill {
179 1.12 rin const paddr_t pa = bcm2835_bus_to_phys(ba);
180 1.5 jmcneill
181 1.12 rin return bus_space_map(&arm_generic_bs_tag, pa, size, flag, bshp);
182 1.5 jmcneill }
183 1.5 jmcneill
184 1.5 jmcneill paddr_t
185 1.12 rin bcm2835_bs_mmap(void *t, bus_addr_t ba, off_t offset, int prot, int flags)
186 1.5 jmcneill {
187 1.12 rin const paddr_t pa = bcm2835_bus_to_phys(ba);
188 1.5 jmcneill
189 1.12 rin return bus_space_mmap(&arm_generic_bs_tag, pa, offset, prot, flags);
190 1.5 jmcneill }
191 1.5 jmcneill
192 1.12 rin paddr_t
193 1.12 rin bcm2835_a4x_bs_mmap(void *t, bus_addr_t ba, off_t offset, int prot, int flags)
194 1.4 ryo {
195 1.4 ryo
196 1.12 rin return bcm2835_bs_mmap(t, ba, 4 * offset, prot, flags);
197 1.4 ryo }
198 1.4 ryo
199 1.4 ryo int
200 1.4 ryo bcm2836_bs_map(void *t, bus_addr_t ba, bus_size_t size, int flag,
201 1.4 ryo bus_space_handle_t *bshp)
202 1.4 ryo {
203 1.12 rin const paddr_t pa = bcm2836_bus_to_phys(ba);
204 1.4 ryo
205 1.12 rin return bus_space_map(&arm_generic_bs_tag, pa, size, flag, bshp);
206 1.12 rin }
207 1.12 rin
208 1.12 rin paddr_t
209 1.12 rin bcm2836_bs_mmap(void *t, bus_addr_t ba, off_t offset, int prot, int flags)
210 1.12 rin {
211 1.12 rin const paddr_t pa = bcm2836_bus_to_phys(ba);
212 1.4 ryo
213 1.12 rin return bus_space_mmap(&arm_generic_bs_tag, pa, offset, prot, flags);
214 1.12 rin }
215 1.4 ryo
216 1.12 rin paddr_t
217 1.12 rin bcm2836_a4x_bs_mmap(void *t, bus_addr_t ba, off_t offset, int prot, int flags)
218 1.12 rin {
219 1.4 ryo
220 1.12 rin return bcm2836_bs_mmap(t, ba, 4 * offset, prot, flags);
221 1.4 ryo }
222 1.1 skrll
223 1.1 skrll struct arm32_dma_range bcm2835_dma_ranges[] = {
224 1.1 skrll [0] = {
225 1.1 skrll .dr_sysbase = 0,
226 1.1 skrll .dr_busbase = BCM2835_BUSADDR_CACHE_COHERENT,
227 1.1 skrll }
228 1.1 skrll };
229 1.1 skrll
230 1.1 skrll struct arm32_dma_range bcm2836_dma_ranges[] = {
231 1.1 skrll [0] = {
232 1.1 skrll .dr_sysbase = 0,
233 1.1 skrll .dr_busbase = BCM2835_BUSADDR_CACHE_DIRECT,
234 1.1 skrll }
235 1.1 skrll };
236 1.1 skrll
237 1.1 skrll
238 1.1 skrll #if defined(SOC_BCM2835)
239 1.1 skrll static const struct pmap_devmap *
240 1.1 skrll bcm2835_platform_devmap(void)
241 1.1 skrll {
242 1.1 skrll static const struct pmap_devmap devmap[] = {
243 1.1 skrll DEVMAP_ENTRY(BCM2835_PERIPHERALS_VBASE, BCM2835_PERIPHERALS_BASE,
244 1.1 skrll BCM2835_PERIPHERALS_SIZE), /* 16Mb */
245 1.1 skrll
246 1.1 skrll DEVMAP_ENTRY_END
247 1.1 skrll };
248 1.1 skrll
249 1.1 skrll return devmap;
250 1.1 skrll }
251 1.1 skrll #endif
252 1.1 skrll
253 1.1 skrll #if defined(SOC_BCM2836)
254 1.1 skrll static const struct pmap_devmap *
255 1.1 skrll bcm2836_platform_devmap(void)
256 1.1 skrll {
257 1.1 skrll static const struct pmap_devmap devmap[] = {
258 1.1 skrll DEVMAP_ENTRY(BCM2836_PERIPHERALS_VBASE, BCM2836_PERIPHERALS_BASE,
259 1.1 skrll BCM2835_PERIPHERALS_SIZE), /* 16Mb */
260 1.1 skrll
261 1.1 skrll DEVMAP_ENTRY(BCM2836_ARM_LOCAL_VBASE, BCM2836_ARM_LOCAL_BASE,
262 1.1 skrll BCM2836_ARM_LOCAL_SIZE),
263 1.18 ryo #if defined(MULTIPROCESSOR) && defined(__aarch64__)
264 1.18 ryo /* for fdt cpu spin-table */
265 1.18 ryo DEVMAP_ENTRY(BCM2836_ARM_SMP_VBASE, BCM2836_ARM_SMP_BASE,
266 1.18 ryo BCM2836_ARM_SMP_SIZE),
267 1.18 ryo #endif
268 1.1 skrll DEVMAP_ENTRY_END
269 1.1 skrll };
270 1.1 skrll
271 1.1 skrll return devmap;
272 1.1 skrll }
273 1.1 skrll #endif
274 1.1 skrll /*
275 1.1 skrll * Macros to translate between physical and virtual for a subset of the
276 1.1 skrll * kernel address space. *Not* for general use.
277 1.1 skrll */
278 1.1 skrll
279 1.1 skrll #ifndef RPI_FB_WIDTH
280 1.1 skrll #define RPI_FB_WIDTH 1280
281 1.1 skrll #endif
282 1.1 skrll #ifndef RPI_FB_HEIGHT
283 1.1 skrll #define RPI_FB_HEIGHT 720
284 1.1 skrll #endif
285 1.1 skrll
286 1.1 skrll int uart_clk = BCM2835_UART0_CLK;
287 1.1 skrll int core_clk;
288 1.1 skrll
289 1.1 skrll static struct {
290 1.1 skrll struct vcprop_buffer_hdr vb_hdr;
291 1.1 skrll struct vcprop_tag_clockrate vbt_uartclockrate;
292 1.1 skrll struct vcprop_tag_clockrate vbt_vpuclockrate;
293 1.1 skrll struct vcprop_tag end;
294 1.1 skrll } vb_uart __cacheline_aligned = {
295 1.1 skrll .vb_hdr = {
296 1.1 skrll .vpb_len = sizeof(vb_uart),
297 1.1 skrll .vpb_rcode = VCPROP_PROCESS_REQUEST,
298 1.1 skrll },
299 1.1 skrll .vbt_uartclockrate = {
300 1.1 skrll .tag = {
301 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
302 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_uart.vbt_uartclockrate),
303 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
304 1.1 skrll },
305 1.1 skrll .id = VCPROP_CLK_UART
306 1.1 skrll },
307 1.1 skrll .vbt_vpuclockrate = {
308 1.1 skrll .tag = {
309 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
310 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_uart.vbt_vpuclockrate),
311 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
312 1.1 skrll },
313 1.1 skrll .id = VCPROP_CLK_CORE
314 1.1 skrll },
315 1.1 skrll .end = {
316 1.1 skrll .vpt_tag = VCPROPTAG_NULL
317 1.1 skrll }
318 1.1 skrll };
319 1.1 skrll
320 1.1 skrll static struct {
321 1.1 skrll struct vcprop_buffer_hdr vb_hdr;
322 1.1 skrll struct vcprop_tag_fwrev vbt_fwrev;
323 1.1 skrll struct vcprop_tag_boardmodel vbt_boardmodel;
324 1.1 skrll struct vcprop_tag_boardrev vbt_boardrev;
325 1.1 skrll struct vcprop_tag_macaddr vbt_macaddr;
326 1.1 skrll struct vcprop_tag_memory vbt_memory;
327 1.1 skrll struct vcprop_tag_boardserial vbt_serial;
328 1.1 skrll struct vcprop_tag_dmachan vbt_dmachan;
329 1.1 skrll struct vcprop_tag_cmdline vbt_cmdline;
330 1.1 skrll struct vcprop_tag_clockrate vbt_emmcclockrate;
331 1.1 skrll struct vcprop_tag_clockrate vbt_armclockrate;
332 1.1 skrll struct vcprop_tag_clockrate vbt_vpuclockrate;
333 1.1 skrll struct vcprop_tag end;
334 1.1 skrll } vb __cacheline_aligned = {
335 1.1 skrll .vb_hdr = {
336 1.1 skrll .vpb_len = sizeof(vb),
337 1.1 skrll .vpb_rcode = VCPROP_PROCESS_REQUEST,
338 1.1 skrll },
339 1.1 skrll .vbt_fwrev = {
340 1.1 skrll .tag = {
341 1.1 skrll .vpt_tag = VCPROPTAG_GET_FIRMWAREREV,
342 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_fwrev),
343 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
344 1.1 skrll },
345 1.1 skrll },
346 1.1 skrll .vbt_boardmodel = {
347 1.1 skrll .tag = {
348 1.1 skrll .vpt_tag = VCPROPTAG_GET_BOARDMODEL,
349 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_boardmodel),
350 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
351 1.1 skrll },
352 1.1 skrll },
353 1.1 skrll .vbt_boardrev = {
354 1.1 skrll .tag = {
355 1.1 skrll .vpt_tag = VCPROPTAG_GET_BOARDREVISION,
356 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_boardrev),
357 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
358 1.1 skrll },
359 1.1 skrll },
360 1.1 skrll .vbt_macaddr = {
361 1.1 skrll .tag = {
362 1.1 skrll .vpt_tag = VCPROPTAG_GET_MACADDRESS,
363 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_macaddr),
364 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
365 1.1 skrll },
366 1.1 skrll },
367 1.1 skrll .vbt_memory = {
368 1.1 skrll .tag = {
369 1.1 skrll .vpt_tag = VCPROPTAG_GET_ARMMEMORY,
370 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_memory),
371 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
372 1.1 skrll },
373 1.1 skrll },
374 1.1 skrll .vbt_serial = {
375 1.1 skrll .tag = {
376 1.1 skrll .vpt_tag = VCPROPTAG_GET_BOARDSERIAL,
377 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_serial),
378 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
379 1.1 skrll },
380 1.1 skrll },
381 1.1 skrll .vbt_dmachan = {
382 1.1 skrll .tag = {
383 1.1 skrll .vpt_tag = VCPROPTAG_GET_DMACHAN,
384 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_dmachan),
385 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
386 1.1 skrll },
387 1.1 skrll },
388 1.1 skrll .vbt_cmdline = {
389 1.1 skrll .tag = {
390 1.1 skrll .vpt_tag = VCPROPTAG_GET_CMDLINE,
391 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_cmdline),
392 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
393 1.1 skrll },
394 1.1 skrll },
395 1.1 skrll .vbt_emmcclockrate = {
396 1.1 skrll .tag = {
397 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
398 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_emmcclockrate),
399 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
400 1.1 skrll },
401 1.1 skrll .id = VCPROP_CLK_EMMC
402 1.1 skrll },
403 1.1 skrll .vbt_armclockrate = {
404 1.1 skrll .tag = {
405 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
406 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_armclockrate),
407 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
408 1.1 skrll },
409 1.1 skrll .id = VCPROP_CLK_ARM
410 1.1 skrll },
411 1.1 skrll .vbt_vpuclockrate = {
412 1.1 skrll .tag = {
413 1.1 skrll .vpt_tag = VCPROPTAG_GET_CLOCKRATE,
414 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb.vbt_vpuclockrate),
415 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST
416 1.1 skrll },
417 1.1 skrll .id = VCPROP_CLK_CORE
418 1.1 skrll },
419 1.1 skrll .end = {
420 1.1 skrll .vpt_tag = VCPROPTAG_NULL
421 1.1 skrll }
422 1.1 skrll };
423 1.1 skrll
424 1.1 skrll #if NGENFB > 0
425 1.1 skrll static struct {
426 1.1 skrll struct vcprop_buffer_hdr vb_hdr;
427 1.1 skrll struct vcprop_tag_edidblock vbt_edid;
428 1.1 skrll struct vcprop_tag end;
429 1.1 skrll } vb_edid __cacheline_aligned = {
430 1.1 skrll .vb_hdr = {
431 1.1 skrll .vpb_len = sizeof(vb_edid),
432 1.1 skrll .vpb_rcode = VCPROP_PROCESS_REQUEST,
433 1.1 skrll },
434 1.1 skrll .vbt_edid = {
435 1.1 skrll .tag = {
436 1.1 skrll .vpt_tag = VCPROPTAG_GET_EDID_BLOCK,
437 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_edid.vbt_edid),
438 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
439 1.1 skrll },
440 1.1 skrll .blockno = 0,
441 1.1 skrll },
442 1.1 skrll .end = {
443 1.1 skrll .vpt_tag = VCPROPTAG_NULL
444 1.1 skrll }
445 1.1 skrll };
446 1.1 skrll
447 1.1 skrll static struct {
448 1.1 skrll struct vcprop_buffer_hdr vb_hdr;
449 1.1 skrll struct vcprop_tag_fbres vbt_res;
450 1.1 skrll struct vcprop_tag_fbres vbt_vres;
451 1.1 skrll struct vcprop_tag_fbdepth vbt_depth;
452 1.1 skrll struct vcprop_tag_fbalpha vbt_alpha;
453 1.1 skrll struct vcprop_tag_allocbuf vbt_allocbuf;
454 1.1 skrll struct vcprop_tag_blankscreen vbt_blank;
455 1.1 skrll struct vcprop_tag_fbpitch vbt_pitch;
456 1.1 skrll struct vcprop_tag end;
457 1.1 skrll } vb_setfb __cacheline_aligned = {
458 1.1 skrll .vb_hdr = {
459 1.1 skrll .vpb_len = sizeof(vb_setfb),
460 1.1 skrll .vpb_rcode = VCPROP_PROCESS_REQUEST,
461 1.1 skrll },
462 1.1 skrll .vbt_res = {
463 1.1 skrll .tag = {
464 1.1 skrll .vpt_tag = VCPROPTAG_SET_FB_RES,
465 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_res),
466 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
467 1.1 skrll },
468 1.1 skrll .width = 0,
469 1.1 skrll .height = 0,
470 1.1 skrll },
471 1.1 skrll .vbt_vres = {
472 1.1 skrll .tag = {
473 1.1 skrll .vpt_tag = VCPROPTAG_SET_FB_VRES,
474 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_vres),
475 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
476 1.1 skrll },
477 1.1 skrll .width = 0,
478 1.1 skrll .height = 0,
479 1.1 skrll },
480 1.1 skrll .vbt_depth = {
481 1.1 skrll .tag = {
482 1.1 skrll .vpt_tag = VCPROPTAG_SET_FB_DEPTH,
483 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_depth),
484 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
485 1.1 skrll },
486 1.1 skrll .bpp = 32,
487 1.1 skrll },
488 1.1 skrll .vbt_alpha = {
489 1.1 skrll .tag = {
490 1.1 skrll .vpt_tag = VCPROPTAG_SET_FB_ALPHA_MODE,
491 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_alpha),
492 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
493 1.1 skrll },
494 1.1 skrll .state = VCPROP_ALPHA_IGNORED,
495 1.1 skrll },
496 1.1 skrll .vbt_allocbuf = {
497 1.1 skrll .tag = {
498 1.1 skrll .vpt_tag = VCPROPTAG_ALLOCATE_BUFFER,
499 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_allocbuf),
500 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
501 1.1 skrll },
502 1.1 skrll .address = PAGE_SIZE, /* alignment */
503 1.1 skrll },
504 1.1 skrll .vbt_blank = {
505 1.1 skrll .tag = {
506 1.1 skrll .vpt_tag = VCPROPTAG_BLANK_SCREEN,
507 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_blank),
508 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
509 1.1 skrll },
510 1.1 skrll .state = VCPROP_BLANK_OFF,
511 1.1 skrll },
512 1.1 skrll .vbt_pitch = {
513 1.1 skrll .tag = {
514 1.1 skrll .vpt_tag = VCPROPTAG_GET_FB_PITCH,
515 1.1 skrll .vpt_len = VCPROPTAG_LEN(vb_setfb.vbt_pitch),
516 1.1 skrll .vpt_rcode = VCPROPTAG_REQUEST,
517 1.1 skrll },
518 1.1 skrll },
519 1.1 skrll .end = {
520 1.1 skrll .vpt_tag = VCPROPTAG_NULL,
521 1.1 skrll },
522 1.1 skrll };
523 1.1 skrll
524 1.1 skrll #endif
525 1.1 skrll
526 1.1 skrll static int rpi_video_on = WSDISPLAYIO_VIDEO_ON;
527 1.1 skrll
528 1.1 skrll #if defined(RPI_HWCURSOR)
529 1.1 skrll #define CURSOR_BITMAP_SIZE (64 * 8)
530 1.1 skrll #define CURSOR_ARGB_SIZE (64 * 64 * 4)
531 1.1 skrll static uint32_t hcursor = 0;
532 1.1 skrll static bus_addr_t pcursor = 0;
533 1.1 skrll static uint32_t *cmem = NULL;
534 1.1 skrll static int cursor_x = 0, cursor_y = 0, hot_x = 0, hot_y = 0, cursor_on = 0;
535 1.1 skrll static uint32_t cursor_cmap[4];
536 1.1 skrll static uint8_t cursor_mask[8 * 64], cursor_bitmap[8 * 64];
537 1.1 skrll #endif
538 1.1 skrll
539 1.1 skrll u_int
540 1.1 skrll bcm283x_clk_get_rate_uart(void)
541 1.1 skrll {
542 1.1 skrll
543 1.1 skrll if (vcprop_tag_success_p(&vb_uart.vbt_uartclockrate.tag))
544 1.1 skrll return vb_uart.vbt_uartclockrate.rate;
545 1.1 skrll return 0;
546 1.1 skrll }
547 1.1 skrll
548 1.1 skrll u_int
549 1.1 skrll bcm283x_clk_get_rate_vpu(void)
550 1.1 skrll {
551 1.1 skrll
552 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_vpuclockrate.tag) &&
553 1.1 skrll vb.vbt_vpuclockrate.rate > 0) {
554 1.1 skrll return vb.vbt_vpuclockrate.rate;
555 1.1 skrll }
556 1.1 skrll return 0;
557 1.1 skrll }
558 1.1 skrll
559 1.1 skrll u_int
560 1.1 skrll bcm283x_clk_get_rate_emmc(void)
561 1.1 skrll {
562 1.1 skrll
563 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_emmcclockrate.tag) &&
564 1.1 skrll vb.vbt_emmcclockrate.rate > 0) {
565 1.1 skrll return vb.vbt_emmcclockrate.rate;
566 1.1 skrll }
567 1.1 skrll return 0;
568 1.1 skrll }
569 1.1 skrll
570 1.1 skrll
571 1.1 skrll
572 1.1 skrll static void
573 1.1 skrll bcm283x_uartinit(bus_space_tag_t iot, bus_space_handle_t ioh)
574 1.1 skrll {
575 1.1 skrll uint32_t res;
576 1.1 skrll
577 1.1 skrll bcm2835_mbox_write(iot, ioh, BCMMBOX_CHANARM2VC,
578 1.8 christos KERN_VTOPHYS((vaddr_t)&vb_uart));
579 1.1 skrll
580 1.1 skrll bcm2835_mbox_read(iot, ioh, BCMMBOX_CHANARM2VC, &res);
581 1.1 skrll
582 1.1 skrll if (vcprop_tag_success_p(&vb_uart.vbt_uartclockrate.tag))
583 1.1 skrll uart_clk = vb_uart.vbt_uartclockrate.rate;
584 1.1 skrll if (vcprop_tag_success_p(&vb_uart.vbt_vpuclockrate.tag))
585 1.1 skrll core_clk = vb_uart.vbt_vpuclockrate.rate;
586 1.1 skrll }
587 1.1 skrll
588 1.1 skrll #if defined(SOC_BCM2835)
589 1.1 skrll static void
590 1.1 skrll bcm2835_uartinit(void)
591 1.1 skrll {
592 1.1 skrll const paddr_t pa = BCM2835_PERIPHERALS_BUS_TO_PHYS(BCM2835_ARMMBOX_BASE);
593 1.1 skrll const bus_space_tag_t iot = &bcm2835_bs_tag;
594 1.1 skrll const bus_space_handle_t ioh = BCM2835_IOPHYSTOVIRT(pa);
595 1.1 skrll
596 1.1 skrll bcm283x_uartinit(iot, ioh);
597 1.1 skrll }
598 1.1 skrll #endif
599 1.1 skrll
600 1.1 skrll #if defined(SOC_BCM2836)
601 1.1 skrll static void
602 1.1 skrll bcm2836_uartinit(void)
603 1.1 skrll {
604 1.1 skrll const paddr_t pa = BCM2836_PERIPHERALS_BUS_TO_PHYS(BCM2835_ARMMBOX_BASE);
605 1.1 skrll const bus_space_tag_t iot = &bcm2836_bs_tag;
606 1.1 skrll const bus_space_handle_t ioh = BCM2835_IOPHYSTOVIRT(pa);
607 1.1 skrll
608 1.1 skrll bcm283x_uartinit(iot, ioh);
609 1.1 skrll }
610 1.1 skrll #endif
611 1.1 skrll
612 1.1 skrll #define BCM283x_MINIMUM_SPLIT (128U * 1024 * 1024)
613 1.1 skrll
614 1.1 skrll static size_t bcm283x_memorysize;
615 1.1 skrll
616 1.1 skrll static void
617 1.1 skrll bcm283x_bootparams(bus_space_tag_t iot, bus_space_handle_t ioh)
618 1.1 skrll {
619 1.1 skrll uint32_t res;
620 1.1 skrll
621 1.1 skrll bcm2835_mbox_write(iot, ioh, BCMMBOX_CHANPM, (
622 1.1 skrll #if (NSDHC > 0)
623 1.1 skrll (1 << VCPM_POWER_SDCARD) |
624 1.1 skrll #endif
625 1.1 skrll #if (NPLCOM > 0)
626 1.1 skrll (1 << VCPM_POWER_UART0) |
627 1.1 skrll #endif
628 1.1 skrll #if (NBCMDWCTWO > 0)
629 1.1 skrll (1 << VCPM_POWER_USB) |
630 1.1 skrll #endif
631 1.1 skrll #if (NBSCIIC > 0)
632 1.1 skrll (1 << VCPM_POWER_I2C0) | (1 << VCPM_POWER_I2C1) |
633 1.1 skrll /* (1 << VCPM_POWER_I2C2) | */
634 1.1 skrll #endif
635 1.1 skrll #if (NBCMSPI > 0)
636 1.1 skrll (1 << VCPM_POWER_SPI) |
637 1.1 skrll #endif
638 1.1 skrll 0) << 4);
639 1.1 skrll
640 1.8 christos bcm2835_mbox_write(iot, ioh, BCMMBOX_CHANARM2VC,
641 1.8 christos KERN_VTOPHYS((vaddr_t)&vb));
642 1.1 skrll
643 1.1 skrll bcm2835_mbox_read(iot, ioh, BCMMBOX_CHANARM2VC, &res);
644 1.1 skrll
645 1.1 skrll if (!vcprop_buffer_success_p(&vb.vb_hdr)) {
646 1.1 skrll bootconfig.dramblocks = 1;
647 1.1 skrll bootconfig.dram[0].address = 0x0;
648 1.1 skrll bootconfig.dram[0].pages = atop(BCM283x_MINIMUM_SPLIT);
649 1.1 skrll return;
650 1.1 skrll }
651 1.1 skrll
652 1.1 skrll struct vcprop_tag_memory *vptp_mem = &vb.vbt_memory;
653 1.1 skrll if (vcprop_tag_success_p(&vptp_mem->tag)) {
654 1.1 skrll size_t n = vcprop_tag_resplen(&vptp_mem->tag) /
655 1.1 skrll sizeof(struct vcprop_memory);
656 1.1 skrll
657 1.1 skrll bcm283x_memorysize = 0;
658 1.1 skrll bootconfig.dramblocks = 0;
659 1.1 skrll
660 1.1 skrll for (int i = 0; i < n && i < DRAM_BLOCKS; i++) {
661 1.1 skrll bootconfig.dram[i].address = vptp_mem->mem[i].base;
662 1.1 skrll bootconfig.dram[i].pages = atop(vptp_mem->mem[i].size);
663 1.1 skrll bootconfig.dramblocks++;
664 1.1 skrll
665 1.1 skrll bcm283x_memorysize += vptp_mem->mem[i].size;
666 1.1 skrll }
667 1.1 skrll }
668 1.1 skrll
669 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_armclockrate.tag))
670 1.1 skrll curcpu()->ci_data.cpu_cc_freq = vb.vbt_armclockrate.rate;
671 1.1 skrll
672 1.1 skrll #ifdef VERBOSE_INIT_ARM
673 1.13 rin if (vcprop_tag_success_p(&vb.vbt_memory.tag))
674 1.13 rin printf("%s: memory size %zu\n", __func__,
675 1.13 rin bcm283x_memorysize);
676 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_armclockrate.tag))
677 1.1 skrll printf("%s: arm clock %d\n", __func__,
678 1.1 skrll vb.vbt_armclockrate.rate);
679 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_fwrev.tag))
680 1.1 skrll printf("%s: firmware rev %x\n", __func__,
681 1.1 skrll vb.vbt_fwrev.rev);
682 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_boardmodel.tag))
683 1.1 skrll printf("%s: board model %x\n", __func__,
684 1.1 skrll vb.vbt_boardmodel.model);
685 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_macaddr.tag))
686 1.8 christos printf("%s: mac-address %" PRIx64 "\n", __func__,
687 1.1 skrll vb.vbt_macaddr.addr);
688 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_boardrev.tag))
689 1.1 skrll printf("%s: board rev %x\n", __func__,
690 1.1 skrll vb.vbt_boardrev.rev);
691 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_serial.tag))
692 1.8 christos printf("%s: board serial %" PRIx64 "\n", __func__,
693 1.1 skrll vb.vbt_serial.sn);
694 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_dmachan.tag))
695 1.1 skrll printf("%s: DMA channel mask 0x%08x\n", __func__,
696 1.1 skrll vb.vbt_dmachan.mask);
697 1.1 skrll
698 1.1 skrll if (vcprop_tag_success_p(&vb.vbt_cmdline.tag))
699 1.1 skrll printf("%s: cmdline %s\n", __func__,
700 1.1 skrll vb.vbt_cmdline.cmdline);
701 1.1 skrll #endif
702 1.1 skrll }
703 1.1 skrll
704 1.1 skrll #if defined(SOC_BCM2835)
705 1.1 skrll static void
706 1.1 skrll bcm2835_bootparams(void)
707 1.1 skrll {
708 1.1 skrll const paddr_t pa = BCM2835_PERIPHERALS_BUS_TO_PHYS(BCM2835_ARMMBOX_BASE);
709 1.1 skrll const bus_space_tag_t iot = &bcm2835_bs_tag;
710 1.1 skrll const bus_space_handle_t ioh = BCM2835_IOPHYSTOVIRT(pa);
711 1.1 skrll
712 1.1 skrll bcm283x_bootparams(iot, ioh);
713 1.1 skrll }
714 1.1 skrll #endif
715 1.1 skrll
716 1.1 skrll #if defined(SOC_BCM2836)
717 1.1 skrll static void
718 1.1 skrll bcm2836_bootparams(void)
719 1.1 skrll {
720 1.1 skrll const paddr_t pa = BCM2836_PERIPHERALS_BUS_TO_PHYS(BCM2835_ARMMBOX_BASE);
721 1.1 skrll const bus_space_tag_t iot = &bcm2836_bs_tag;
722 1.1 skrll const bus_space_handle_t ioh = BCM2835_IOPHYSTOVIRT(pa);
723 1.1 skrll
724 1.1 skrll bcm283x_bootparams(iot, ioh);
725 1.1 skrll }
726 1.1 skrll
727 1.23 jmcneill #if defined(MULTIPROCESSOR)
728 1.23 jmcneill static int
729 1.23 jmcneill cpu_enable_bcm2836(int phandle)
730 1.1 skrll {
731 1.23 jmcneill bus_space_tag_t iot = &bcm2836_bs_tag;
732 1.23 jmcneill bus_space_handle_t ioh = BCM2836_ARM_LOCAL_VBASE;
733 1.23 jmcneill uint64_t mpidr;
734 1.1 skrll
735 1.23 jmcneill fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
736 1.15 ryo
737 1.23 jmcneill const u_int cpuno = __SHIFTOUT(mpidr, MPIDR_AFF0);
738 1.7 ryo
739 1.23 jmcneill bus_space_write_4(iot, ioh, BCM2836_LOCAL_MAILBOX3_SETN(cpuno),
740 1.23 jmcneill KERN_VTOPHYS((vaddr_t)cpu_mpstart));
741 1.18 ryo
742 1.23 jmcneill return 0;
743 1.1 skrll }
744 1.23 jmcneill ARM_CPU_METHOD(bcm2836, "brcm,bcm2836-smp", cpu_enable_bcm2836);
745 1.23 jmcneill #endif
746 1.1 skrll
747 1.1 skrll #endif /* SOC_BCM2836 */
748 1.1 skrll
749 1.1 skrll #if NGENFB > 0
750 1.1 skrll static bool
751 1.1 skrll rpi_fb_parse_mode(const char *s, uint32_t *pwidth, uint32_t *pheight)
752 1.1 skrll {
753 1.1 skrll char *x;
754 1.1 skrll
755 1.1 skrll if (strncmp(s, "disable", 7) == 0)
756 1.1 skrll return false;
757 1.1 skrll
758 1.1 skrll x = strchr(s, 'x');
759 1.1 skrll if (x) {
760 1.1 skrll *pwidth = strtoul(s, NULL, 10);
761 1.1 skrll *pheight = strtoul(x + 1, NULL, 10);
762 1.1 skrll }
763 1.1 skrll
764 1.1 skrll return true;
765 1.1 skrll }
766 1.1 skrll
767 1.1 skrll static bool
768 1.1 skrll rpi_fb_get_edid_mode(uint32_t *pwidth, uint32_t *pheight)
769 1.1 skrll {
770 1.1 skrll struct edid_info ei;
771 1.1 skrll uint8_t edid_data[1024];
772 1.1 skrll uint32_t res;
773 1.1 skrll int error;
774 1.1 skrll
775 1.1 skrll error = bcmmbox_request(BCMMBOX_CHANARM2VC, &vb_edid,
776 1.1 skrll sizeof(vb_edid), &res);
777 1.1 skrll if (error) {
778 1.1 skrll printf("%s: mbox request failed (%d)\n", __func__, error);
779 1.1 skrll return false;
780 1.1 skrll }
781 1.1 skrll
782 1.1 skrll if (!vcprop_buffer_success_p(&vb_edid.vb_hdr) ||
783 1.1 skrll !vcprop_tag_success_p(&vb_edid.vbt_edid.tag) ||
784 1.1 skrll vb_edid.vbt_edid.status != 0)
785 1.1 skrll return false;
786 1.1 skrll
787 1.1 skrll memset(edid_data, 0, sizeof(edid_data));
788 1.1 skrll memcpy(edid_data, vb_edid.vbt_edid.data,
789 1.1 skrll sizeof(vb_edid.vbt_edid.data));
790 1.1 skrll edid_parse(edid_data, &ei);
791 1.1 skrll #ifdef VERBOSE_INIT_ARM
792 1.1 skrll edid_print(&ei);
793 1.1 skrll #endif
794 1.1 skrll
795 1.1 skrll if (ei.edid_preferred_mode) {
796 1.1 skrll *pwidth = ei.edid_preferred_mode->hdisplay;
797 1.1 skrll *pheight = ei.edid_preferred_mode->vdisplay;
798 1.1 skrll }
799 1.1 skrll
800 1.1 skrll return true;
801 1.1 skrll }
802 1.1 skrll
803 1.1 skrll /*
804 1.1 skrll * Initialize framebuffer console.
805 1.1 skrll *
806 1.1 skrll * Some notes about boot parameters:
807 1.1 skrll * - If "fb=disable" is present, ignore framebuffer completely.
808 1.1 skrll * - If "fb=<width>x<height> is present, use the specified mode.
809 1.1 skrll * - If "console=fb" is present, attach framebuffer to console.
810 1.1 skrll */
811 1.1 skrll static bool
812 1.1 skrll rpi_fb_init(prop_dictionary_t dict, void *aux)
813 1.1 skrll {
814 1.1 skrll uint32_t width = 0, height = 0;
815 1.1 skrll uint32_t res;
816 1.1 skrll char *ptr;
817 1.1 skrll int integer;
818 1.1 skrll int error;
819 1.1 skrll bool is_bgr = true;
820 1.1 skrll
821 1.1 skrll if (get_bootconf_option(boot_args, "fb",
822 1.1 skrll BOOTOPT_TYPE_STRING, &ptr)) {
823 1.1 skrll if (rpi_fb_parse_mode(ptr, &width, &height) == false)
824 1.1 skrll return false;
825 1.1 skrll }
826 1.1 skrll if (width == 0 || height == 0) {
827 1.1 skrll rpi_fb_get_edid_mode(&width, &height);
828 1.1 skrll }
829 1.1 skrll if (width == 0 || height == 0) {
830 1.1 skrll width = RPI_FB_WIDTH;
831 1.1 skrll height = RPI_FB_HEIGHT;
832 1.1 skrll }
833 1.1 skrll
834 1.1 skrll vb_setfb.vbt_res.width = width;
835 1.1 skrll vb_setfb.vbt_res.height = height;
836 1.1 skrll vb_setfb.vbt_vres.width = width;
837 1.1 skrll vb_setfb.vbt_vres.height = height;
838 1.1 skrll error = bcmmbox_request(BCMMBOX_CHANARM2VC, &vb_setfb,
839 1.1 skrll sizeof(vb_setfb), &res);
840 1.1 skrll if (error) {
841 1.1 skrll printf("%s: mbox request failed (%d)\n", __func__, error);
842 1.1 skrll return false;
843 1.1 skrll }
844 1.1 skrll
845 1.1 skrll if (!vcprop_buffer_success_p(&vb_setfb.vb_hdr) ||
846 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_res.tag) ||
847 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_vres.tag) ||
848 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_depth.tag) ||
849 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_allocbuf.tag) ||
850 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_blank.tag) ||
851 1.1 skrll !vcprop_tag_success_p(&vb_setfb.vbt_pitch.tag)) {
852 1.1 skrll printf("%s: prop tag failed\n", __func__);
853 1.1 skrll return false;
854 1.1 skrll }
855 1.1 skrll
856 1.1 skrll #ifdef VERBOSE_INIT_ARM
857 1.1 skrll printf("%s: addr = 0x%x size = %d\n", __func__,
858 1.1 skrll vb_setfb.vbt_allocbuf.address,
859 1.1 skrll vb_setfb.vbt_allocbuf.size);
860 1.1 skrll printf("%s: depth = %d\n", __func__, vb_setfb.vbt_depth.bpp);
861 1.1 skrll printf("%s: pitch = %d\n", __func__,
862 1.1 skrll vb_setfb.vbt_pitch.linebytes);
863 1.1 skrll printf("%s: width = %d height = %d\n", __func__,
864 1.1 skrll vb_setfb.vbt_res.width, vb_setfb.vbt_res.height);
865 1.1 skrll printf("%s: vwidth = %d vheight = %d\n", __func__,
866 1.1 skrll vb_setfb.vbt_vres.width, vb_setfb.vbt_vres.height);
867 1.1 skrll #endif
868 1.1 skrll
869 1.1 skrll if (vb_setfb.vbt_allocbuf.address == 0 ||
870 1.1 skrll vb_setfb.vbt_allocbuf.size == 0 ||
871 1.1 skrll vb_setfb.vbt_res.width == 0 ||
872 1.1 skrll vb_setfb.vbt_res.height == 0 ||
873 1.1 skrll vb_setfb.vbt_vres.width == 0 ||
874 1.1 skrll vb_setfb.vbt_vres.height == 0 ||
875 1.1 skrll vb_setfb.vbt_pitch.linebytes == 0) {
876 1.1 skrll printf("%s: failed to set mode %ux%u\n", __func__,
877 1.1 skrll width, height);
878 1.1 skrll return false;
879 1.1 skrll }
880 1.1 skrll
881 1.1 skrll prop_dictionary_set_uint32(dict, "width", vb_setfb.vbt_res.width);
882 1.1 skrll prop_dictionary_set_uint32(dict, "height", vb_setfb.vbt_res.height);
883 1.1 skrll prop_dictionary_set_uint8(dict, "depth", vb_setfb.vbt_depth.bpp);
884 1.1 skrll prop_dictionary_set_uint16(dict, "linebytes",
885 1.1 skrll vb_setfb.vbt_pitch.linebytes);
886 1.1 skrll prop_dictionary_set_uint32(dict, "address",
887 1.1 skrll vb_setfb.vbt_allocbuf.address);
888 1.1 skrll
889 1.1 skrll /*
890 1.1 skrll * Old firmware uses BGR. New firmware uses RGB. The get and set
891 1.1 skrll * pixel order mailbox properties don't seem to work. The firmware
892 1.1 skrll * adds a kernel cmdline option bcm2708_fb.fbswap=<0|1>, so use it
893 1.1 skrll * to determine pixel order. 0 means BGR, 1 means RGB.
894 1.1 skrll *
895 1.1 skrll * See https://github.com/raspberrypi/linux/issues/514
896 1.1 skrll */
897 1.1 skrll if (get_bootconf_option(boot_args, "bcm2708_fb.fbswap",
898 1.1 skrll BOOTOPT_TYPE_INT, &integer)) {
899 1.1 skrll is_bgr = integer == 0;
900 1.1 skrll }
901 1.1 skrll prop_dictionary_set_bool(dict, "is_bgr", is_bgr);
902 1.1 skrll
903 1.1 skrll /* if "genfb.type=<n>" is passed in cmdline, override wsdisplay type */
904 1.1 skrll if (get_bootconf_option(boot_args, "genfb.type",
905 1.1 skrll BOOTOPT_TYPE_INT, &integer)) {
906 1.1 skrll prop_dictionary_set_uint32(dict, "wsdisplay_type", integer);
907 1.1 skrll }
908 1.1 skrll
909 1.1 skrll #if defined(RPI_HWCURSOR)
910 1.1 skrll struct fdt_attach_args *faa = aux;
911 1.1 skrll bus_space_handle_t hc;
912 1.1 skrll
913 1.1 skrll hcursor = rpi_alloc_mem(CURSOR_ARGB_SIZE, PAGE_SIZE,
914 1.1 skrll MEM_FLAG_L1_NONALLOCATING | MEM_FLAG_HINT_PERMALOCK);
915 1.1 skrll pcursor = rpi_lock_mem(hcursor);
916 1.1 skrll #ifdef RPI_IOCTL_DEBUG
917 1.1 skrll printf("hcursor: %08x\n", hcursor);
918 1.1 skrll printf("pcursor: %08x\n", (uint32_t)pcursor);
919 1.1 skrll printf("fb: %08x\n", (uint32_t)vb_setfb.vbt_allocbuf.address);
920 1.1 skrll #endif
921 1.1 skrll if (bus_space_map(faa->faa_bst, pcursor, CURSOR_ARGB_SIZE,
922 1.1 skrll BUS_SPACE_MAP_LINEAR|BUS_SPACE_MAP_PREFETCHABLE, &hc) != 0) {
923 1.1 skrll printf("couldn't map cursor memory\n");
924 1.1 skrll } else {
925 1.1 skrll int i, j, k;
926 1.1 skrll
927 1.1 skrll cmem = bus_space_vaddr(faa->faa_bst, hc);
928 1.1 skrll k = 0;
929 1.1 skrll for (j = 0; j < 64; j++) {
930 1.1 skrll for (i = 0; i < 64; i++) {
931 1.1 skrll cmem[i + k] =
932 1.1 skrll ((i & 8) ^ (j & 8)) ? 0xa0ff0000 : 0xa000ff00;
933 1.1 skrll }
934 1.1 skrll k += 64;
935 1.1 skrll }
936 1.1 skrll cpu_dcache_wb_range((vaddr_t)cmem, CURSOR_ARGB_SIZE);
937 1.1 skrll rpi_fb_initcursor(pcursor, 0, 0);
938 1.1 skrll #ifdef RPI_IOCTL_DEBUG
939 1.1 skrll rpi_fb_movecursor(600, 400, 1);
940 1.1 skrll #else
941 1.1 skrll rpi_fb_movecursor(cursor_x, cursor_y, cursor_on);
942 1.1 skrll #endif
943 1.1 skrll }
944 1.1 skrll #endif
945 1.1 skrll
946 1.1 skrll return true;
947 1.1 skrll }
948 1.1 skrll
949 1.1 skrll
950 1.1 skrll #if defined(RPI_HWCURSOR)
951 1.1 skrll static int
952 1.1 skrll rpi_fb_do_cursor(struct wsdisplay_cursor *cur)
953 1.1 skrll {
954 1.1 skrll int pos = 0;
955 1.1 skrll int shape = 0;
956 1.1 skrll
957 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOCUR) {
958 1.1 skrll if (cursor_on != cur->enable) {
959 1.1 skrll cursor_on = cur->enable;
960 1.1 skrll pos = 1;
961 1.1 skrll }
962 1.1 skrll }
963 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOHOT) {
964 1.1 skrll
965 1.1 skrll hot_x = cur->hot.x;
966 1.1 skrll hot_y = cur->hot.y;
967 1.1 skrll pos = 1;
968 1.1 skrll shape = 1;
969 1.1 skrll }
970 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOPOS) {
971 1.1 skrll
972 1.1 skrll cursor_x = cur->pos.x;
973 1.1 skrll cursor_y = cur->pos.y;
974 1.1 skrll pos = 1;
975 1.1 skrll }
976 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOCMAP) {
977 1.1 skrll int i;
978 1.1 skrll uint32_t val;
979 1.1 skrll
980 1.17 riastrad for (i = 0; i < uimin(cur->cmap.count, 3); i++) {
981 1.1 skrll val = (cur->cmap.red[i] << 16 ) |
982 1.1 skrll (cur->cmap.green[i] << 8) |
983 1.1 skrll (cur->cmap.blue[i] ) |
984 1.1 skrll 0xff000000;
985 1.1 skrll cursor_cmap[i + cur->cmap.index + 2] = val;
986 1.1 skrll }
987 1.1 skrll shape = 1;
988 1.1 skrll }
989 1.1 skrll if (cur->which & WSDISPLAY_CURSOR_DOSHAPE) {
990 1.1 skrll int err;
991 1.1 skrll
992 1.1 skrll err = copyin(cur->mask, cursor_mask, CURSOR_BITMAP_SIZE);
993 1.1 skrll err += copyin(cur->image, cursor_bitmap, CURSOR_BITMAP_SIZE);
994 1.1 skrll if (err != 0)
995 1.1 skrll return EFAULT;
996 1.1 skrll shape = 1;
997 1.1 skrll }
998 1.1 skrll if (shape) {
999 1.1 skrll int i, j, idx;
1000 1.1 skrll uint8_t mask;
1001 1.1 skrll
1002 1.1 skrll for (i = 0; i < CURSOR_BITMAP_SIZE; i++) {
1003 1.1 skrll mask = 0x01;
1004 1.1 skrll for (j = 0; j < 8; j++) {
1005 1.1 skrll idx = ((cursor_mask[i] & mask) ? 2 : 0) |
1006 1.1 skrll ((cursor_bitmap[i] & mask) ? 1 : 0);
1007 1.1 skrll cmem[i * 8 + j] = cursor_cmap[idx];
1008 1.1 skrll mask = mask << 1;
1009 1.1 skrll }
1010 1.1 skrll }
1011 1.1 skrll /* just in case */
1012 1.1 skrll cpu_dcache_wb_range((vaddr_t)cmem, CURSOR_ARGB_SIZE);
1013 1.1 skrll rpi_fb_initcursor(pcursor, hot_x, hot_y);
1014 1.1 skrll }
1015 1.1 skrll if (pos) {
1016 1.1 skrll rpi_fb_movecursor(cursor_x, cursor_y, cursor_on);
1017 1.1 skrll }
1018 1.1 skrll return 0;
1019 1.1 skrll }
1020 1.1 skrll #endif
1021 1.1 skrll
1022 1.1 skrll static int
1023 1.1 skrll rpi_ioctl(void *v, void *vs, u_long cmd, void *data, int flag, lwp_t *l)
1024 1.1 skrll {
1025 1.1 skrll
1026 1.1 skrll switch (cmd) {
1027 1.1 skrll case WSDISPLAYIO_SVIDEO:
1028 1.1 skrll {
1029 1.1 skrll int d = *(int *)data;
1030 1.1 skrll if (d == rpi_video_on)
1031 1.1 skrll return 0;
1032 1.1 skrll rpi_video_on = d;
1033 1.1 skrll rpi_fb_set_video(d);
1034 1.1 skrll #if defined(RPI_HWCURSOR)
1035 1.1 skrll rpi_fb_movecursor(cursor_x, cursor_y,
1036 1.1 skrll d ? cursor_on : 0);
1037 1.1 skrll #endif
1038 1.1 skrll }
1039 1.1 skrll return 0;
1040 1.1 skrll case WSDISPLAYIO_GVIDEO:
1041 1.1 skrll *(int *)data = rpi_video_on;
1042 1.1 skrll return 0;
1043 1.1 skrll #if defined(RPI_HWCURSOR)
1044 1.1 skrll case WSDISPLAYIO_GCURPOS:
1045 1.1 skrll {
1046 1.1 skrll struct wsdisplay_curpos *cp = (void *)data;
1047 1.1 skrll
1048 1.1 skrll cp->x = cursor_x;
1049 1.1 skrll cp->y = cursor_y;
1050 1.1 skrll }
1051 1.1 skrll return 0;
1052 1.1 skrll case WSDISPLAYIO_SCURPOS:
1053 1.1 skrll {
1054 1.1 skrll struct wsdisplay_curpos *cp = (void *)data;
1055 1.1 skrll
1056 1.1 skrll cursor_x = cp->x;
1057 1.1 skrll cursor_y = cp->y;
1058 1.1 skrll rpi_fb_movecursor(cursor_x, cursor_y, cursor_on);
1059 1.1 skrll }
1060 1.1 skrll return 0;
1061 1.1 skrll case WSDISPLAYIO_GCURMAX:
1062 1.1 skrll {
1063 1.1 skrll struct wsdisplay_curpos *cp = (void *)data;
1064 1.1 skrll
1065 1.1 skrll cp->x = 64;
1066 1.1 skrll cp->y = 64;
1067 1.1 skrll }
1068 1.1 skrll return 0;
1069 1.1 skrll case WSDISPLAYIO_SCURSOR:
1070 1.1 skrll {
1071 1.1 skrll struct wsdisplay_cursor *cursor = (void *)data;
1072 1.1 skrll
1073 1.1 skrll return rpi_fb_do_cursor(cursor);
1074 1.1 skrll }
1075 1.1 skrll #endif
1076 1.1 skrll default:
1077 1.1 skrll return EPASSTHROUGH;
1078 1.1 skrll }
1079 1.1 skrll }
1080 1.1 skrll
1081 1.1 skrll #endif
1082 1.1 skrll
1083 1.1 skrll SYSCTL_SETUP(sysctl_machdep_rpi, "sysctl machdep subtree setup (rpi)")
1084 1.1 skrll {
1085 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1086 1.1 skrll CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
1087 1.1 skrll NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
1088 1.1 skrll
1089 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1090 1.1 skrll CTLFLAG_PERMANENT|CTLFLAG_READONLY,
1091 1.1 skrll CTLTYPE_INT, "firmware_revision", NULL, NULL, 0,
1092 1.1 skrll &vb.vbt_fwrev.rev, 0, CTL_MACHDEP, CTL_CREATE, CTL_EOL);
1093 1.1 skrll
1094 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1095 1.1 skrll CTLFLAG_PERMANENT|CTLFLAG_READONLY,
1096 1.1 skrll CTLTYPE_INT, "board_model", NULL, NULL, 0,
1097 1.1 skrll &vb.vbt_boardmodel.model, 0, CTL_MACHDEP, CTL_CREATE, CTL_EOL);
1098 1.1 skrll
1099 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1100 1.1 skrll CTLFLAG_PERMANENT|CTLFLAG_READONLY,
1101 1.1 skrll CTLTYPE_INT, "board_revision", NULL, NULL, 0,
1102 1.1 skrll &vb.vbt_boardrev.rev, 0, CTL_MACHDEP, CTL_CREATE, CTL_EOL);
1103 1.1 skrll
1104 1.1 skrll sysctl_createv(clog, 0, NULL, NULL,
1105 1.1 skrll CTLFLAG_PERMANENT|CTLFLAG_READONLY|CTLFLAG_HEX|CTLFLAG_PRIVATE,
1106 1.1 skrll CTLTYPE_QUAD, "serial", NULL, NULL, 0,
1107 1.1 skrll &vb.vbt_serial.sn, 0, CTL_MACHDEP, CTL_CREATE, CTL_EOL);
1108 1.1 skrll }
1109 1.1 skrll
1110 1.1 skrll #if defined(SOC_BCM2835)
1111 1.1 skrll static void
1112 1.1 skrll bcm2835_platform_bootstrap(void)
1113 1.1 skrll {
1114 1.1 skrll
1115 1.4 ryo bcm2835_bs_tag = arm_generic_bs_tag;
1116 1.4 ryo bcm2835_a4x_bs_tag = arm_generic_a4x_bs_tag;
1117 1.4 ryo
1118 1.4 ryo bcm2835_bs_tag.bs_map = bcm2835_bs_map;
1119 1.12 rin bcm2835_bs_tag.bs_mmap = bcm2835_bs_mmap;
1120 1.4 ryo bcm2835_a4x_bs_tag.bs_map = bcm2835_bs_map;
1121 1.12 rin bcm2835_a4x_bs_tag.bs_mmap = bcm2835_a4x_bs_mmap;
1122 1.4 ryo
1123 1.1 skrll fdtbus_set_decoderegprop(false);
1124 1.1 skrll
1125 1.1 skrll bcm2835_uartinit();
1126 1.1 skrll
1127 1.1 skrll bcm2835_bootparams();
1128 1.1 skrll }
1129 1.1 skrll #endif
1130 1.1 skrll
1131 1.1 skrll #if defined(SOC_BCM2836)
1132 1.1 skrll static void
1133 1.1 skrll bcm2836_platform_bootstrap(void)
1134 1.1 skrll {
1135 1.1 skrll
1136 1.4 ryo bcm2836_bs_tag = arm_generic_bs_tag;
1137 1.4 ryo bcm2836_a4x_bs_tag = arm_generic_a4x_bs_tag;
1138 1.4 ryo
1139 1.4 ryo bcm2836_bs_tag.bs_map = bcm2836_bs_map;
1140 1.12 rin bcm2836_bs_tag.bs_mmap = bcm2836_bs_mmap;
1141 1.4 ryo bcm2836_a4x_bs_tag.bs_map = bcm2836_bs_map;
1142 1.12 rin bcm2836_a4x_bs_tag.bs_mmap = bcm2836_a4x_bs_mmap;
1143 1.4 ryo
1144 1.1 skrll fdtbus_set_decoderegprop(false);
1145 1.1 skrll
1146 1.1 skrll bcm2836_uartinit();
1147 1.1 skrll
1148 1.1 skrll bcm2836_bootparams();
1149 1.1 skrll
1150 1.20 skrll #ifdef MULTIPROCESSOR
1151 1.20 skrll arm_cpu_max = RPI_CPU_MAX;
1152 1.21 ryo arm_fdt_cpu_bootstrap();
1153 1.20 skrll #endif
1154 1.1 skrll }
1155 1.1 skrll #endif
1156 1.1 skrll
1157 1.1 skrll #if defined(SOC_BCM2835)
1158 1.1 skrll static void
1159 1.1 skrll bcm2835_platform_init_attach_args(struct fdt_attach_args *faa)
1160 1.1 skrll {
1161 1.1 skrll
1162 1.1 skrll faa->faa_bst = &bcm2835_bs_tag;
1163 1.1 skrll faa->faa_a4x_bst = &bcm2835_a4x_bs_tag;
1164 1.1 skrll faa->faa_dmat = &bcm2835_bus_dma_tag;
1165 1.1 skrll
1166 1.1 skrll bcm2835_bus_dma_tag._ranges = bcm2835_dma_ranges;
1167 1.1 skrll bcm2835_bus_dma_tag._nranges = __arraycount(bcm2835_dma_ranges);
1168 1.1 skrll bcm2835_dma_ranges[0].dr_len = bcm283x_memorysize;
1169 1.1 skrll }
1170 1.1 skrll #endif
1171 1.1 skrll
1172 1.1 skrll #if defined(SOC_BCM2836)
1173 1.1 skrll static void
1174 1.1 skrll bcm2836_platform_init_attach_args(struct fdt_attach_args *faa)
1175 1.1 skrll {
1176 1.1 skrll
1177 1.1 skrll faa->faa_bst = &bcm2836_bs_tag;
1178 1.1 skrll faa->faa_a4x_bst = &bcm2836_a4x_bs_tag;
1179 1.1 skrll faa->faa_dmat = &bcm2835_bus_dma_tag;
1180 1.1 skrll
1181 1.1 skrll bcm2835_bus_dma_tag._ranges = bcm2836_dma_ranges;
1182 1.1 skrll bcm2835_bus_dma_tag._nranges = __arraycount(bcm2836_dma_ranges);
1183 1.1 skrll bcm2836_dma_ranges[0].dr_len = bcm283x_memorysize;
1184 1.1 skrll }
1185 1.1 skrll #endif
1186 1.1 skrll
1187 1.1 skrll
1188 1.22 skrll static void
1189 1.1 skrll bcm283x_platform_early_putchar(vaddr_t va, paddr_t pa, char c)
1190 1.1 skrll {
1191 1.1 skrll volatile uint32_t *uartaddr =
1192 1.4 ryo cpu_earlydevice_va_p() ?
1193 1.1 skrll (volatile uint32_t *)va :
1194 1.1 skrll (volatile uint32_t *)pa;
1195 1.1 skrll
1196 1.1 skrll while ((uartaddr[PL01XCOM_FR / 4] & PL01X_FR_TXFF) != 0)
1197 1.1 skrll continue;
1198 1.1 skrll
1199 1.1 skrll uartaddr[PL01XCOM_DR / 4] = c;
1200 1.1 skrll
1201 1.1 skrll while ((uartaddr[PL01XCOM_FR / 4] & PL01X_FR_TXFE) == 0)
1202 1.1 skrll continue;
1203 1.1 skrll }
1204 1.1 skrll
1205 1.1 skrll void
1206 1.1 skrll bcm2835_platform_early_putchar(char c)
1207 1.1 skrll {
1208 1.1 skrll paddr_t pa = BCM2835_PERIPHERALS_BUS_TO_PHYS(BCM2835_UART0_BASE);
1209 1.1 skrll vaddr_t va = BCM2835_IOPHYSTOVIRT(pa);
1210 1.1 skrll
1211 1.1 skrll bcm283x_platform_early_putchar(va, pa, c);
1212 1.1 skrll }
1213 1.1 skrll
1214 1.1 skrll void
1215 1.1 skrll bcm2836_platform_early_putchar(char c)
1216 1.1 skrll {
1217 1.1 skrll paddr_t pa = BCM2836_PERIPHERALS_BUS_TO_PHYS(BCM2835_UART0_BASE);
1218 1.1 skrll vaddr_t va = BCM2835_IOPHYSTOVIRT(pa);
1219 1.1 skrll
1220 1.1 skrll bcm283x_platform_early_putchar(va, pa, c);
1221 1.1 skrll }
1222 1.1 skrll
1223 1.1 skrll #define BCM283x_REF_FREQ 19200000
1224 1.1 skrll
1225 1.1 skrll void
1226 1.1 skrll bcm2837_platform_early_putchar(char c)
1227 1.1 skrll {
1228 1.1 skrll #define AUCONSADDR_PA BCM2836_PERIPHERALS_BUS_TO_PHYS(BCM2835_AUX_UART_BASE)
1229 1.1 skrll #define AUCONSADDR_VA BCM2835_IOPHYSTOVIRT(AUCONSADDR_PA)
1230 1.1 skrll volatile uint32_t *uartaddr =
1231 1.4 ryo cpu_earlydevice_va_p() ?
1232 1.1 skrll (volatile uint32_t *)AUCONSADDR_VA :
1233 1.1 skrll (volatile uint32_t *)AUCONSADDR_PA;
1234 1.1 skrll
1235 1.1 skrll while ((uartaddr[com_lsr] & LSR_TXRDY) == 0)
1236 1.1 skrll ;
1237 1.1 skrll
1238 1.1 skrll uartaddr[com_data] = c;
1239 1.1 skrll }
1240 1.1 skrll
1241 1.1 skrll static void
1242 1.1 skrll bcm283x_platform_device_register(device_t dev, void *aux)
1243 1.1 skrll {
1244 1.1 skrll prop_dictionary_t dict = device_properties(dev);
1245 1.1 skrll
1246 1.1 skrll if (device_is_a(dev, "bcmdmac") &&
1247 1.1 skrll vcprop_tag_success_p(&vb.vbt_dmachan.tag)) {
1248 1.1 skrll prop_dictionary_set_uint32(dict,
1249 1.1 skrll "chanmask", vb.vbt_dmachan.mask);
1250 1.1 skrll }
1251 1.1 skrll #if NSDHC > 0
1252 1.1 skrll if (booted_device == NULL &&
1253 1.1 skrll device_is_a(dev, "ld") &&
1254 1.1 skrll device_is_a(device_parent(dev), "sdmmc")) {
1255 1.1 skrll booted_partition = 0;
1256 1.1 skrll booted_device = dev;
1257 1.1 skrll }
1258 1.1 skrll #endif
1259 1.14 rin if ((device_is_a(dev, "usmsc") || device_is_a(dev, "mue")) &&
1260 1.1 skrll vcprop_tag_success_p(&vb.vbt_macaddr.tag)) {
1261 1.1 skrll const uint8_t enaddr[ETHER_ADDR_LEN] = {
1262 1.1 skrll (vb.vbt_macaddr.addr >> 0) & 0xff,
1263 1.1 skrll (vb.vbt_macaddr.addr >> 8) & 0xff,
1264 1.1 skrll (vb.vbt_macaddr.addr >> 16) & 0xff,
1265 1.1 skrll (vb.vbt_macaddr.addr >> 24) & 0xff,
1266 1.1 skrll (vb.vbt_macaddr.addr >> 32) & 0xff,
1267 1.1 skrll (vb.vbt_macaddr.addr >> 40) & 0xff
1268 1.1 skrll };
1269 1.1 skrll
1270 1.1 skrll prop_data_t pd = prop_data_create_data(enaddr, ETHER_ADDR_LEN);
1271 1.1 skrll KASSERT(pd != NULL);
1272 1.1 skrll if (prop_dictionary_set(device_properties(dev), "mac-address",
1273 1.1 skrll pd) == false) {
1274 1.1 skrll aprint_error_dev(dev,
1275 1.1 skrll "WARNING: Unable to set mac-address property\n");
1276 1.1 skrll }
1277 1.1 skrll prop_object_release(pd);
1278 1.1 skrll }
1279 1.1 skrll
1280 1.1 skrll #if NGENFB > 0
1281 1.1 skrll if (device_is_a(dev, "genfb")) {
1282 1.1 skrll char *ptr;
1283 1.1 skrll
1284 1.1 skrll bcmgenfb_set_console_dev(dev);
1285 1.1 skrll bcmgenfb_set_ioctl(&rpi_ioctl);
1286 1.1 skrll #ifdef DDB
1287 1.1 skrll db_trap_callback = bcmgenfb_ddb_trap_callback;
1288 1.1 skrll #endif
1289 1.1 skrll if (rpi_fb_init(dict, aux) == false)
1290 1.1 skrll return;
1291 1.1 skrll if (get_bootconf_option(boot_args, "console",
1292 1.1 skrll BOOTOPT_TYPE_STRING, &ptr) && strncmp(ptr, "fb", 2) == 0) {
1293 1.1 skrll prop_dictionary_set_bool(dict, "is_console", true);
1294 1.1 skrll #if NUKBD > 0
1295 1.1 skrll /* allow ukbd to be the console keyboard */
1296 1.1 skrll ukbd_cnattach();
1297 1.1 skrll #endif
1298 1.1 skrll } else {
1299 1.1 skrll prop_dictionary_set_bool(dict, "is_console", false);
1300 1.1 skrll }
1301 1.1 skrll }
1302 1.1 skrll #endif
1303 1.1 skrll }
1304 1.1 skrll
1305 1.1 skrll static u_int
1306 1.1 skrll bcm283x_platform_uart_freq(void)
1307 1.1 skrll {
1308 1.1 skrll
1309 1.1 skrll return uart_clk;
1310 1.1 skrll }
1311 1.1 skrll
1312 1.1 skrll #if defined(SOC_BCM2835)
1313 1.1 skrll static const struct arm_platform bcm2835_platform = {
1314 1.11 skrll .ap_devmap = bcm2835_platform_devmap,
1315 1.11 skrll .ap_bootstrap = bcm2835_platform_bootstrap,
1316 1.11 skrll .ap_init_attach_args = bcm2835_platform_init_attach_args,
1317 1.11 skrll .ap_device_register = bcm283x_platform_device_register,
1318 1.11 skrll .ap_reset = bcm2835_system_reset,
1319 1.11 skrll .ap_delay = bcm2835_tmr_delay,
1320 1.11 skrll .ap_uart_freq = bcm283x_platform_uart_freq,
1321 1.1 skrll };
1322 1.1 skrll
1323 1.1 skrll ARM_PLATFORM(bcm2835, "brcm,bcm2835", &bcm2835_platform);
1324 1.1 skrll #endif
1325 1.1 skrll
1326 1.1 skrll #if defined(SOC_BCM2836)
1327 1.1 skrll static u_int
1328 1.1 skrll bcm2837_platform_uart_freq(void)
1329 1.1 skrll {
1330 1.1 skrll
1331 1.1 skrll return core_clk * 2;
1332 1.1 skrll }
1333 1.1 skrll
1334 1.1 skrll static const struct arm_platform bcm2836_platform = {
1335 1.11 skrll .ap_devmap = bcm2836_platform_devmap,
1336 1.11 skrll .ap_bootstrap = bcm2836_platform_bootstrap,
1337 1.11 skrll .ap_init_attach_args = bcm2836_platform_init_attach_args,
1338 1.11 skrll .ap_device_register = bcm283x_platform_device_register,
1339 1.11 skrll .ap_reset = bcm2835_system_reset,
1340 1.11 skrll .ap_delay = gtmr_delay,
1341 1.11 skrll .ap_uart_freq = bcm283x_platform_uart_freq,
1342 1.23 jmcneill .ap_mpstart = arm_fdt_cpu_mpstart,
1343 1.1 skrll };
1344 1.1 skrll
1345 1.1 skrll static const struct arm_platform bcm2837_platform = {
1346 1.11 skrll .ap_devmap = bcm2836_platform_devmap,
1347 1.11 skrll .ap_bootstrap = bcm2836_platform_bootstrap,
1348 1.11 skrll .ap_init_attach_args = bcm2836_platform_init_attach_args,
1349 1.11 skrll .ap_device_register = bcm283x_platform_device_register,
1350 1.11 skrll .ap_reset = bcm2835_system_reset,
1351 1.11 skrll .ap_delay = gtmr_delay,
1352 1.11 skrll .ap_uart_freq = bcm2837_platform_uart_freq,
1353 1.23 jmcneill .ap_mpstart = arm_fdt_cpu_mpstart,
1354 1.1 skrll };
1355 1.1 skrll
1356 1.1 skrll ARM_PLATFORM(bcm2836, "brcm,bcm2836", &bcm2836_platform);
1357 1.1 skrll ARM_PLATFORM(bcm2837, "brcm,bcm2837", &bcm2837_platform);
1358 1.1 skrll #endif
1359