Home | History | Annotate | Line # | Download | only in broadcom
bcm53xx_eth.c revision 1.14
      1   1.1  matt /*-
      2   1.1  matt  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      3   1.1  matt  * All rights reserved.
      4   1.1  matt  *
      5   1.1  matt  * This code is derived from software contributed to The NetBSD Foundation
      6   1.1  matt  * by Matt Thomas of 3am Software Foundry.
      7   1.1  matt  *
      8   1.1  matt  * Redistribution and use in source and binary forms, with or without
      9   1.1  matt  * modification, are permitted provided that the following conditions
     10   1.1  matt  * are met:
     11   1.1  matt  * 1. Redistributions of source code must retain the above copyright
     12   1.1  matt  *    notice, this list of conditions and the following disclaimer.
     13   1.1  matt  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1  matt  *    notice, this list of conditions and the following disclaimer in the
     15   1.1  matt  *    documentation and/or other materials provided with the distribution.
     16   1.1  matt  *
     17   1.1  matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     18   1.1  matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19   1.1  matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20   1.1  matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     21   1.1  matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22   1.1  matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23   1.1  matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24   1.1  matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25   1.1  matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26   1.1  matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27   1.1  matt  * POSSIBILITY OF SUCH DAMAGE.
     28   1.1  matt  */
     29   1.1  matt 
     30  1.10  matt #define _ARM32_BUS_DMA_PRIVATE
     31   1.1  matt #define GMAC_PRIVATE
     32   1.1  matt 
     33   1.1  matt #include "locators.h"
     34   1.1  matt 
     35   1.1  matt #include <sys/cdefs.h>
     36   1.1  matt 
     37  1.14  matt __KERNEL_RCSID(1, "$NetBSD: bcm53xx_eth.c,v 1.14 2012/10/26 05:28:41 matt Exp $");
     38   1.1  matt 
     39   1.1  matt #include <sys/param.h>
     40   1.2  matt #include <sys/atomic.h>
     41   1.1  matt #include <sys/bus.h>
     42   1.1  matt #include <sys/device.h>
     43   1.2  matt #include <sys/ioctl.h>
     44   1.1  matt #include <sys/intr.h>
     45   1.2  matt #include <sys/kmem.h>
     46   1.1  matt #include <sys/mutex.h>
     47   1.2  matt #include <sys/socket.h>
     48   1.1  matt #include <sys/systm.h>
     49   1.8  matt #include <sys/workqueue.h>
     50   1.1  matt 
     51   1.1  matt #include <net/if.h>
     52   1.1  matt #include <net/if_ether.h>
     53   1.1  matt #include <net/if_media.h>
     54   1.1  matt 
     55   1.2  matt #include <net/if_dl.h>
     56   1.2  matt 
     57   1.2  matt #include <net/bpf.h>
     58   1.2  matt 
     59   1.1  matt #include <dev/mii/miivar.h>
     60   1.1  matt 
     61   1.1  matt #include <arm/broadcom/bcm53xx_reg.h>
     62   1.1  matt #include <arm/broadcom/bcm53xx_var.h>
     63   1.1  matt 
     64   1.2  matt #define	BCMETH_RCVOFFSET	6
     65  1.10  matt #define	BCMETH_MAXTXMBUFS	128
     66   1.2  matt #define	BCMETH_NTXSEGS		30
     67   1.2  matt #define	BCMETH_MAXRXMBUFS	255
     68   1.8  matt #define	BCMETH_MINRXMBUFS	64
     69   1.2  matt #define	BCMETH_NRXSEGS		1
     70   1.8  matt #define	BCMETH_RINGSIZE		PAGE_SIZE
     71   1.2  matt 
     72  1.10  matt #define	BCMETH_RCVMAGIC		0xfeedface
     73  1.10  matt 
     74   1.1  matt static int bcmeth_ccb_match(device_t, cfdata_t, void *);
     75   1.1  matt static void bcmeth_ccb_attach(device_t, device_t, void *);
     76   1.1  matt 
     77   1.2  matt struct bcmeth_txqueue {
     78   1.2  matt 	bus_dmamap_t txq_descmap;
     79   1.2  matt 	struct gmac_txdb *txq_consumer;
     80   1.2  matt 	struct gmac_txdb *txq_producer;
     81   1.2  matt 	struct gmac_txdb *txq_first;
     82   1.2  matt 	struct gmac_txdb *txq_last;
     83   1.2  matt 	struct ifqueue txq_mbufs;
     84   1.2  matt 	struct mbuf *txq_next;
     85   1.2  matt 	size_t txq_free;
     86   1.2  matt 	size_t txq_threshold;
     87   1.2  matt 	size_t txq_lastintr;
     88   1.2  matt 	bus_size_t txq_reg_xmtaddrlo;
     89   1.2  matt 	bus_size_t txq_reg_xmtptr;
     90   1.2  matt 	bus_size_t txq_reg_xmtctl;
     91   1.2  matt 	bus_size_t txq_reg_xmtsts0;
     92  1.10  matt 	bus_size_t txq_reg_xmtsts1;
     93   1.2  matt 	bus_dma_segment_t txq_descmap_seg;
     94   1.2  matt };
     95   1.2  matt 
     96   1.2  matt struct bcmeth_rxqueue {
     97   1.2  matt 	bus_dmamap_t rxq_descmap;
     98   1.2  matt 	struct gmac_rxdb *rxq_consumer;
     99   1.2  matt 	struct gmac_rxdb *rxq_producer;
    100   1.2  matt 	struct gmac_rxdb *rxq_first;
    101   1.2  matt 	struct gmac_rxdb *rxq_last;
    102   1.2  matt 	struct mbuf *rxq_mhead;
    103   1.2  matt 	struct mbuf **rxq_mtail;
    104   1.2  matt 	struct mbuf *rxq_mconsumer;
    105   1.2  matt 	size_t rxq_inuse;
    106   1.2  matt 	size_t rxq_threshold;
    107   1.2  matt 	bus_size_t rxq_reg_rcvaddrlo;
    108   1.2  matt 	bus_size_t rxq_reg_rcvptr;
    109   1.2  matt 	bus_size_t rxq_reg_rcvctl;
    110   1.2  matt 	bus_size_t rxq_reg_rcvsts0;
    111  1.10  matt 	bus_size_t rxq_reg_rcvsts1;
    112   1.2  matt 	bus_dma_segment_t rxq_descmap_seg;
    113   1.2  matt };
    114   1.2  matt 
    115   1.2  matt struct bcmeth_mapcache {
    116   1.2  matt 	u_int dmc_nmaps;
    117   1.2  matt 	u_int dmc_maxseg;
    118   1.2  matt 	u_int dmc_maxmaps;
    119   1.2  matt 	u_int dmc_maxmapsize;
    120   1.2  matt 	bus_dmamap_t dmc_maps[0];
    121   1.2  matt };
    122   1.2  matt 
    123   1.1  matt struct bcmeth_softc {
    124   1.1  matt 	device_t sc_dev;
    125   1.1  matt 	bus_space_tag_t sc_bst;
    126   1.1  matt 	bus_space_handle_t sc_bsh;
    127   1.1  matt 	bus_dma_tag_t sc_dmat;
    128   1.1  matt 	kmutex_t *sc_lock;
    129   1.1  matt 	kmutex_t *sc_hwlock;
    130   1.1  matt 	struct ethercom sc_ec;
    131   1.2  matt #define	sc_if		sc_ec.ec_if
    132   1.2  matt 	struct ifmedia sc_media;
    133   1.2  matt 	void *sc_soft_ih;
    134   1.1  matt 	void *sc_ih;
    135   1.2  matt 
    136   1.2  matt 	struct bcmeth_rxqueue sc_rxq;
    137   1.2  matt 	struct bcmeth_txqueue sc_txq;
    138   1.2  matt 
    139   1.2  matt 	uint32_t sc_maxfrm;
    140   1.2  matt 	uint32_t sc_cmdcfg;
    141  1.14  matt 	volatile uint32_t sc_intmask;
    142   1.8  matt 	uint32_t sc_rcvlazy;
    143   1.2  matt 	volatile uint32_t sc_soft_flags;
    144   1.2  matt #define	SOFT_RXINTR		0x01
    145   1.8  matt #define	SOFT_TXINTR		0x02
    146   1.2  matt 
    147   1.2  matt 	struct evcnt sc_ev_intr;
    148   1.2  matt 	struct evcnt sc_ev_soft_intr;
    149  1.10  matt 	struct evcnt sc_ev_work;
    150   1.2  matt 	struct evcnt sc_ev_tx_stall;
    151  1.10  matt 	struct evcnt sc_ev_rx_badmagic_lo;
    152  1.10  matt 	struct evcnt sc_ev_rx_badmagic_hi;
    153   1.2  matt 
    154   1.2  matt 	struct ifqueue sc_rx_bufcache;
    155   1.2  matt 	struct bcmeth_mapcache *sc_rx_mapcache;
    156   1.2  matt 	struct bcmeth_mapcache *sc_tx_mapcache;
    157   1.2  matt 
    158   1.8  matt 	struct workqueue *sc_workq;
    159   1.8  matt 	struct work sc_work;
    160   1.8  matt 
    161   1.8  matt 	volatile uint32_t sc_work_flags;
    162   1.8  matt #define	WORK_RXINTR		0x01
    163   1.8  matt #define	WORK_RXUNDERFLOW	0x02
    164   1.8  matt #define	WORK_REINIT		0x04
    165   1.8  matt 
    166   1.2  matt 	uint8_t sc_enaddr[ETHER_ADDR_LEN];
    167   1.1  matt };
    168   1.1  matt 
    169   1.2  matt static void bcmeth_ifstart(struct ifnet *);
    170   1.2  matt static void bcmeth_ifwatchdog(struct ifnet *);
    171   1.2  matt static int bcmeth_ifinit(struct ifnet *);
    172   1.2  matt static void bcmeth_ifstop(struct ifnet *, int);
    173   1.2  matt static int bcmeth_ifioctl(struct ifnet *, u_long, void *);
    174   1.2  matt 
    175   1.2  matt static int bcmeth_mapcache_create(struct bcmeth_softc *,
    176   1.2  matt     struct bcmeth_mapcache **, size_t, size_t, size_t);
    177   1.2  matt static void bcmeth_mapcache_destroy(struct bcmeth_softc *,
    178   1.2  matt     struct bcmeth_mapcache *);
    179   1.2  matt static bus_dmamap_t bcmeth_mapcache_get(struct bcmeth_softc *,
    180   1.2  matt     struct bcmeth_mapcache *);
    181   1.2  matt static void bcmeth_mapcache_put(struct bcmeth_softc *,
    182   1.2  matt     struct bcmeth_mapcache *, bus_dmamap_t);
    183   1.2  matt 
    184   1.2  matt static int bcmeth_txq_attach(struct bcmeth_softc *,
    185   1.2  matt     struct bcmeth_txqueue *, u_int);
    186   1.2  matt static void bcmeth_txq_purge(struct bcmeth_softc *,
    187   1.2  matt     struct bcmeth_txqueue *);
    188   1.2  matt static void bcmeth_txq_reset(struct bcmeth_softc *,
    189   1.2  matt     struct bcmeth_txqueue *);
    190   1.2  matt static bool bcmeth_txq_consume(struct bcmeth_softc *,
    191   1.2  matt     struct bcmeth_txqueue *);
    192   1.2  matt static bool bcmeth_txq_produce(struct bcmeth_softc *,
    193   1.2  matt     struct bcmeth_txqueue *, struct mbuf *m);
    194   1.2  matt static bool bcmeth_txq_active_p(struct bcmeth_softc *,
    195   1.2  matt     struct bcmeth_txqueue *);
    196   1.2  matt 
    197   1.2  matt static int bcmeth_rxq_attach(struct bcmeth_softc *,
    198   1.2  matt     struct bcmeth_rxqueue *, u_int);
    199   1.2  matt static bool bcmeth_rxq_produce(struct bcmeth_softc *,
    200   1.2  matt     struct bcmeth_rxqueue *);
    201   1.2  matt static void bcmeth_rxq_purge(struct bcmeth_softc *,
    202   1.2  matt     struct bcmeth_rxqueue *, bool);
    203   1.2  matt static void bcmeth_rxq_reset(struct bcmeth_softc *,
    204   1.2  matt     struct bcmeth_rxqueue *);
    205   1.2  matt 
    206   1.1  matt static int bcmeth_intr(void *);
    207   1.2  matt static void bcmeth_soft_intr(void *);
    208   1.8  matt static void bcmeth_worker(struct work *, void *);
    209   1.2  matt 
    210   1.2  matt static int bcmeth_mediachange(struct ifnet *);
    211   1.2  matt static void bcmeth_mediastatus(struct ifnet *, struct ifmediareq *);
    212   1.1  matt 
    213   1.1  matt static inline uint32_t
    214   1.1  matt bcmeth_read_4(struct bcmeth_softc *sc, bus_size_t o)
    215   1.1  matt {
    216   1.1  matt 	return bus_space_read_4(sc->sc_bst, sc->sc_bsh, o);
    217   1.1  matt }
    218   1.1  matt 
    219   1.1  matt static inline void
    220   1.1  matt bcmeth_write_4(struct bcmeth_softc *sc, bus_size_t o, uint32_t v)
    221   1.1  matt {
    222   1.1  matt 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, o, v);
    223   1.1  matt }
    224   1.1  matt 
    225   1.1  matt CFATTACH_DECL_NEW(bcmeth_ccb, sizeof(struct bcmeth_softc),
    226   1.1  matt 	bcmeth_ccb_match, bcmeth_ccb_attach, NULL, NULL);
    227   1.1  matt 
    228   1.1  matt static int
    229   1.1  matt bcmeth_ccb_match(device_t parent, cfdata_t cf, void *aux)
    230   1.1  matt {
    231   1.1  matt 	struct bcmccb_attach_args * const ccbaa = aux;
    232   1.1  matt 	const struct bcm_locators * const loc = &ccbaa->ccbaa_loc;
    233   1.1  matt 
    234   1.1  matt 	if (strcmp(cf->cf_name, loc->loc_name))
    235   1.1  matt 		return 0;
    236   1.1  matt 
    237   1.1  matt #ifdef DIAGNOSTIC
    238   1.1  matt 	const int port = cf->cf_loc[BCMCCBCF_PORT];
    239   1.1  matt #endif
    240   1.1  matt 	KASSERT(port == BCMCCBCF_PORT_DEFAULT || port == loc->loc_port);
    241   1.1  matt 
    242   1.1  matt 	return 1;
    243   1.1  matt }
    244   1.1  matt 
    245   1.1  matt static void
    246   1.1  matt bcmeth_ccb_attach(device_t parent, device_t self, void *aux)
    247   1.1  matt {
    248   1.1  matt 	struct bcmeth_softc * const sc = device_private(self);
    249   1.2  matt 	struct ethercom * const ec = &sc->sc_ec;
    250   1.2  matt 	struct ifnet * const ifp = &ec->ec_if;
    251   1.1  matt 	struct bcmccb_attach_args * const ccbaa = aux;
    252   1.1  matt 	const struct bcm_locators * const loc = &ccbaa->ccbaa_loc;
    253   1.2  matt 	const char * const xname = device_xname(self);
    254   1.2  matt 	prop_dictionary_t dict = device_properties(self);
    255   1.2  matt 	int error;
    256   1.1  matt 
    257   1.1  matt 	sc->sc_bst = ccbaa->ccbaa_ccb_bst;
    258   1.1  matt 	sc->sc_dmat = ccbaa->ccbaa_dmat;
    259   1.1  matt 	bus_space_subregion(sc->sc_bst, ccbaa->ccbaa_ccb_bsh,
    260   1.1  matt 	    loc->loc_offset, loc->loc_size, &sc->sc_bsh);
    261   1.1  matt 
    262  1.10  matt 	/*
    263  1.11  matt 	 * We need to use the coherent dma tag for the GMAC.
    264  1.10  matt 	 */
    265  1.11  matt 	sc->sc_dmat = &bcm53xx_coherent_dma_tag;
    266  1.10  matt 
    267   1.2  matt 	prop_data_t eaprop = prop_dictionary_get(dict, "mac-address");
    268   1.2  matt         if (eaprop == NULL) {
    269   1.2  matt 		uint32_t mac0 = bcmeth_read_4(sc, UNIMAC_MAC_0);
    270   1.2  matt 		uint32_t mac1 = bcmeth_read_4(sc, UNIMAC_MAC_1);
    271   1.2  matt 		if ((mac0 == 0 && mac1 == 0) || (mac1 & 1)) {
    272   1.2  matt 			aprint_error(": mac-address property is missing\n");
    273   1.2  matt 			return;
    274   1.2  matt 		}
    275   1.5  matt 		sc->sc_enaddr[0] = (mac0 >> 0) & 0xff;
    276   1.5  matt 		sc->sc_enaddr[1] = (mac0 >> 8) & 0xff;
    277   1.5  matt 		sc->sc_enaddr[2] = (mac0 >> 16) & 0xff;
    278   1.5  matt 		sc->sc_enaddr[3] = (mac0 >> 24) & 0xff;
    279   1.5  matt 		sc->sc_enaddr[4] = (mac1 >> 0) & 0xff;
    280   1.5  matt 		sc->sc_enaddr[5] = (mac1 >> 8) & 0xff;
    281   1.2  matt 	} else {
    282   1.2  matt 		KASSERT(prop_object_type(eaprop) == PROP_TYPE_DATA);
    283   1.2  matt 		KASSERT(prop_data_size(eaprop) == ETHER_ADDR_LEN);
    284   1.2  matt 		memcpy(sc->sc_enaddr, prop_data_data_nocopy(eaprop),
    285   1.2  matt 		    ETHER_ADDR_LEN);
    286   1.2  matt 	}
    287   1.2  matt 	sc->sc_dev = self;
    288   1.2  matt 	sc->sc_lock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_SOFTNET);
    289   1.2  matt 	sc->sc_hwlock = mutex_obj_alloc(MUTEX_DEFAULT, IPL_VM);
    290   1.2  matt 
    291   1.1  matt 	bcmeth_write_4(sc, GMAC_INTMASK, 0);	// disable interrupts
    292   1.1  matt 
    293   1.1  matt 	aprint_naive("\n");
    294   1.1  matt 	aprint_normal(": Gigabit Ethernet Controller\n");
    295   1.1  matt 
    296   1.2  matt 	error = bcmeth_rxq_attach(sc, &sc->sc_rxq, 0);
    297   1.2  matt 	if (error) {
    298   1.2  matt 		aprint_error(": failed to init rxq: %d\n", error);
    299   1.2  matt 		return;
    300   1.2  matt 	}
    301   1.2  matt 
    302   1.2  matt 	error = bcmeth_txq_attach(sc, &sc->sc_txq, 0);
    303   1.2  matt 	if (error) {
    304   1.2  matt 		aprint_error(": failed to init txq: %d\n", error);
    305   1.2  matt 		return;
    306   1.2  matt 	}
    307   1.2  matt 
    308   1.2  matt 	error = bcmeth_mapcache_create(sc, &sc->sc_rx_mapcache,
    309   1.2  matt 	    BCMETH_MAXRXMBUFS, MCLBYTES, BCMETH_NRXSEGS);
    310   1.2  matt 	if (error) {
    311   1.2  matt 		aprint_error(": failed to allocate rx dmamaps: %d\n", error);
    312   1.2  matt 		return;
    313   1.2  matt 	}
    314   1.2  matt 
    315   1.2  matt 	error = bcmeth_mapcache_create(sc, &sc->sc_tx_mapcache,
    316   1.2  matt 	    BCMETH_MAXTXMBUFS, MCLBYTES, BCMETH_NTXSEGS);
    317   1.2  matt 	if (error) {
    318   1.2  matt 		aprint_error(": failed to allocate tx dmamaps: %d\n", error);
    319   1.2  matt 		return;
    320   1.2  matt 	}
    321   1.2  matt 
    322   1.8  matt 	error = workqueue_create(&sc->sc_workq, xname, bcmeth_worker, sc,
    323   1.9  matt 	    (PRI_USER + MAXPRI_USER) / 2, IPL_NET, WQ_MPSAFE|WQ_PERCPU);
    324   1.8  matt 	if (error) {
    325   1.8  matt 		aprint_error(": failed to create workqueue: %d\n", error);
    326   1.8  matt 		return;
    327   1.8  matt 	}
    328   1.8  matt 
    329   1.2  matt 	sc->sc_soft_ih = softint_establish(SOFTINT_MPSAFE | SOFTINT_NET,
    330   1.2  matt 	    bcmeth_soft_intr, sc);
    331   1.1  matt 
    332   1.1  matt 	sc->sc_ih = intr_establish(loc->loc_intrs[0], IPL_VM, IST_LEVEL,
    333   1.1  matt 	    bcmeth_intr, sc);
    334   1.1  matt 
    335   1.1  matt 	if (sc->sc_ih == NULL) {
    336   1.1  matt 		aprint_error_dev(self, "failed to establish interrupt %d\n",
    337   1.1  matt 		     loc->loc_intrs[0]);
    338   1.1  matt 	} else {
    339   1.1  matt 		aprint_normal_dev(self, "interrupting on irq %d\n",
    340   1.1  matt 		     loc->loc_intrs[0]);
    341   1.1  matt 	}
    342   1.2  matt 
    343   1.2  matt 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
    344   1.2  matt 	    ether_sprintf(sc->sc_enaddr));
    345   1.2  matt 
    346   1.2  matt 	/*
    347   1.2  matt 	 * Since each port in plugged into the switch/flow-accelerator,
    348   1.2  matt 	 * we hard code at Gige Full-Duplex with Flow Control enabled.
    349   1.2  matt 	 */
    350   1.2  matt 	int ifmedia = IFM_ETHER|IFM_1000_T|IFM_FDX;
    351   1.2  matt 	//ifmedia |= IFM_FLOW|IFM_ETH_TXPAUSE|IFM_ETH_RXPAUSE;
    352   1.2  matt 	ifmedia_init(&sc->sc_media, IFM_IMASK, bcmeth_mediachange,
    353   1.2  matt 	    bcmeth_mediastatus);
    354   1.2  matt 	ifmedia_add(&sc->sc_media, ifmedia, 0, NULL);
    355   1.2  matt 	ifmedia_set(&sc->sc_media, ifmedia);
    356   1.2  matt 
    357   1.2  matt 	ec->ec_capabilities = ETHERCAP_VLAN_MTU | ETHERCAP_JUMBO_MTU;
    358   1.2  matt 
    359   1.2  matt 	strlcpy(ifp->if_xname, xname, IFNAMSIZ);
    360   1.2  matt 	ifp->if_softc = sc;
    361   1.2  matt 	ifp->if_baudrate = IF_Mbps(1000);
    362   1.2  matt 	ifp->if_capabilities = 0;
    363   1.2  matt 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    364   1.2  matt 	ifp->if_ioctl = bcmeth_ifioctl;
    365   1.2  matt 	ifp->if_start = bcmeth_ifstart;
    366   1.2  matt 	ifp->if_watchdog = bcmeth_ifwatchdog;
    367   1.2  matt 	ifp->if_init = bcmeth_ifinit;
    368   1.2  matt 	ifp->if_stop = bcmeth_ifstop;
    369   1.2  matt 	IFQ_SET_READY(&ifp->if_snd);
    370   1.2  matt 
    371   1.2  matt 	bcmeth_ifstop(ifp, true);
    372   1.2  matt 
    373   1.2  matt 	/*
    374   1.2  matt 	 * Attach the interface.
    375   1.2  matt 	 */
    376   1.2  matt 	if_attach(ifp);
    377   1.2  matt 	ether_ifattach(ifp, sc->sc_enaddr);
    378   1.2  matt 
    379   1.2  matt 	evcnt_attach_dynamic(&sc->sc_ev_intr, EVCNT_TYPE_INTR,
    380   1.2  matt 	    NULL, xname, "intr");
    381   1.2  matt 	evcnt_attach_dynamic(&sc->sc_ev_soft_intr, EVCNT_TYPE_INTR,
    382   1.2  matt 	    NULL, xname, "soft intr");
    383   1.8  matt 	evcnt_attach_dynamic(&sc->sc_ev_work, EVCNT_TYPE_MISC,
    384   1.8  matt 	    NULL, xname, "work items");
    385   1.2  matt 	evcnt_attach_dynamic(&sc->sc_ev_tx_stall, EVCNT_TYPE_MISC,
    386   1.2  matt 	    NULL, xname, "tx stalls");
    387  1.10  matt 	evcnt_attach_dynamic(&sc->sc_ev_rx_badmagic_lo, EVCNT_TYPE_MISC,
    388  1.10  matt 	    NULL, xname, "rx badmagic lo");
    389  1.10  matt 	evcnt_attach_dynamic(&sc->sc_ev_rx_badmagic_hi, EVCNT_TYPE_MISC,
    390  1.10  matt 	    NULL, xname, "rx badmagic hi");
    391   1.2  matt }
    392   1.2  matt 
    393   1.2  matt static int
    394   1.2  matt bcmeth_mediachange(struct ifnet *ifp)
    395   1.2  matt {
    396   1.2  matt 	//struct bcmeth_softc * const sc = ifp->if_softc;
    397   1.2  matt 	return 0;
    398   1.2  matt }
    399   1.2  matt 
    400   1.2  matt static void
    401   1.2  matt bcmeth_mediastatus(struct ifnet *ifp, struct ifmediareq *ifm)
    402   1.2  matt {
    403   1.2  matt 	//struct bcmeth_softc * const sc = ifp->if_softc;
    404   1.2  matt 
    405   1.2  matt 	ifm->ifm_status = IFM_AVALID | IFM_ACTIVE;
    406   1.2  matt 	ifm->ifm_active = IFM_ETHER | IFM_FDX | IFM_1000_T;
    407   1.2  matt }
    408   1.2  matt 
    409   1.2  matt static uint64_t
    410   1.2  matt bcmeth_macaddr_create(const uint8_t *enaddr)
    411   1.2  matt {
    412   1.5  matt 	return (enaddr[3] << 0)			// UNIMAC_MAC_0
    413   1.5  matt 	    |  (enaddr[2] << 8)			// UNIMAC_MAC_0
    414   1.5  matt 	    |  (enaddr[1] << 16)		// UNIMAC_MAC_0
    415   1.5  matt 	    |  (enaddr[0] << 24)		// UNIMAC_MAC_0
    416   1.5  matt 	    |  ((uint64_t)enaddr[5] << 32)	// UNIMAC_MAC_1
    417   1.5  matt 	    |  ((uint64_t)enaddr[4] << 40);	// UNIMAC_MAC_1
    418   1.2  matt }
    419   1.2  matt 
    420   1.2  matt static int
    421   1.2  matt bcmeth_ifinit(struct ifnet *ifp)
    422   1.2  matt {
    423   1.2  matt 	struct bcmeth_softc * const sc = ifp->if_softc;
    424   1.2  matt 	int error = 0;
    425   1.2  matt 
    426   1.2  matt 	sc->sc_maxfrm = max(ifp->if_mtu + 32, MCLBYTES);
    427   1.2  matt 	if (ifp->if_mtu > ETHERMTU_JUMBO)
    428   1.2  matt 		return error;
    429   1.2  matt 
    430   1.2  matt 	KASSERT(ifp->if_flags & IFF_UP);
    431   1.2  matt 
    432   1.2  matt 	/*
    433   1.2  matt 	 * Stop the interface
    434   1.2  matt 	 */
    435   1.2  matt 	bcmeth_ifstop(ifp, 0);
    436   1.2  matt 
    437   1.2  matt 	/*
    438   1.2  matt 	 * If our frame size has changed (or it's our first time through)
    439   1.2  matt 	 * destroy the existing transmit mapcache.
    440   1.2  matt 	 */
    441   1.2  matt 	if (sc->sc_tx_mapcache != NULL
    442   1.2  matt 	    && sc->sc_maxfrm != sc->sc_tx_mapcache->dmc_maxmapsize) {
    443   1.2  matt 		bcmeth_mapcache_destroy(sc, sc->sc_tx_mapcache);
    444   1.2  matt 		sc->sc_tx_mapcache = NULL;
    445   1.2  matt 	}
    446   1.2  matt 
    447   1.2  matt 	if (sc->sc_tx_mapcache == NULL) {
    448   1.2  matt 		error = bcmeth_mapcache_create(sc, &sc->sc_tx_mapcache,
    449   1.2  matt 		    BCMETH_MAXTXMBUFS, sc->sc_maxfrm, BCMETH_NTXSEGS);
    450   1.2  matt 		if (error)
    451   1.2  matt 			return error;
    452   1.2  matt 	}
    453   1.2  matt 
    454   1.2  matt 	sc->sc_cmdcfg = NO_LENGTH_CHECK | PAUSE_IGNORE
    455   1.2  matt 	    | __SHIFTIN(ETH_SPEED_1000, ETH_SPEED)
    456   1.2  matt 	    | RX_ENA | TX_ENA;
    457   1.2  matt 
    458   1.2  matt 	if (ifp->if_flags & IFF_PROMISC) {
    459   1.2  matt 		sc->sc_cmdcfg |= PROMISC_EN;
    460   1.2  matt 	} else {
    461   1.2  matt 		sc->sc_cmdcfg &= ~PROMISC_EN;
    462   1.2  matt 	}
    463   1.2  matt 
    464   1.2  matt 	const uint64_t macstnaddr =
    465   1.2  matt 	    bcmeth_macaddr_create(CLLADDR(ifp->if_sadl));
    466   1.2  matt 
    467   1.2  matt 	sc->sc_intmask = DESCPROTOERR|DATAERR|DESCERR;
    468   1.2  matt 
    469   1.2  matt 	/* 5. Load RCVADDR_LO with new pointer */
    470   1.2  matt 	bcmeth_rxq_reset(sc, &sc->sc_rxq);
    471   1.2  matt 
    472   1.4  matt 	bcmeth_write_4(sc, sc->sc_rxq.rxq_reg_rcvctl,
    473   1.4  matt 	    __SHIFTIN(BCMETH_RCVOFFSET, RCVCTL_RCVOFFSET)
    474   1.2  matt 	    | RCVCTL_PARITY_DIS
    475   1.2  matt 	    | RCVCTL_OFLOW_CONTINUE
    476   1.2  matt 	    | __SHIFTIN(4, RCVCTL_BURSTLEN));
    477   1.2  matt 
    478   1.2  matt 	/* 6. Load XMTADDR_LO with new pointer */
    479   1.2  matt 	bcmeth_txq_reset(sc, &sc->sc_txq);
    480   1.2  matt 
    481   1.2  matt 	bcmeth_write_4(sc, sc->sc_txq.txq_reg_xmtctl, XMTCTL_DMA_ACT_INDEX
    482   1.2  matt 	    | XMTCTL_PARITY_DIS
    483   1.2  matt 	    | __SHIFTIN(4, XMTCTL_BURSTLEN));
    484   1.2  matt 
    485   1.2  matt 	/* 7. Setup other UNIMAC registers */
    486   1.2  matt 	bcmeth_write_4(sc, UNIMAC_FRAME_LEN, sc->sc_maxfrm);
    487   1.2  matt 	bcmeth_write_4(sc, UNIMAC_MAC_0, (uint32_t)(macstnaddr >>  0));
    488   1.2  matt 	bcmeth_write_4(sc, UNIMAC_MAC_1, (uint32_t)(macstnaddr >> 32));
    489   1.2  matt 	bcmeth_write_4(sc, UNIMAC_COMMAND_CONFIG, sc->sc_cmdcfg);
    490   1.2  matt 
    491   1.2  matt 	uint32_t devctl = bcmeth_read_4(sc, GMAC_DEVCONTROL);
    492   1.2  matt 	devctl |= RGMII_LINK_STATUS_SEL | NWAY_AUTO_POLL_EN | TXARB_STRICT_MODE;
    493   1.2  matt 	devctl &= ~FLOW_CTRL_MODE;
    494   1.2  matt 	devctl &= ~MIB_RD_RESET_EN;
    495   1.2  matt 	devctl &= ~RXQ_OVERFLOW_CTRL_SEL;
    496   1.2  matt 	devctl &= ~CPU_FLOW_CTRL_ON;
    497   1.2  matt 	bcmeth_write_4(sc, GMAC_DEVCONTROL, devctl);
    498   1.2  matt 
    499   1.3  matt 	/* Setup lazy receive (at most 1ms). */
    500   1.8  matt 	sc->sc_rcvlazy =  __SHIFTIN(4, INTRCVLAZY_FRAMECOUNT)
    501   1.8  matt 	     | __SHIFTIN(125000000 / 1000, INTRCVLAZY_TIMEOUT);
    502   1.8  matt 	bcmeth_write_4(sc, GMAC_INTRCVLAZY, sc->sc_rcvlazy);
    503   1.3  matt 
    504   1.2  matt 	/* 11. Enable transmit queues in TQUEUE, and ensure that the transmit scheduling mode is correctly set in TCTRL. */
    505   1.2  matt 	sc->sc_intmask |= XMTINT_0|XMTUF;
    506   1.2  matt 	bcmeth_write_4(sc, sc->sc_txq.txq_reg_xmtctl,
    507   1.2  matt 	    bcmeth_read_4(sc, sc->sc_txq.txq_reg_xmtctl) | XMTCTL_ENABLE);
    508   1.2  matt 
    509   1.2  matt 
    510   1.2  matt 	/* 12. Enable receive queues in RQUEUE, */
    511   1.2  matt 	sc->sc_intmask |= RCVINT|RCVDESCUF|RCVFIFOOF;
    512   1.2  matt 	bcmeth_write_4(sc, sc->sc_rxq.rxq_reg_rcvctl,
    513   1.2  matt 	    bcmeth_read_4(sc, sc->sc_rxq.rxq_reg_rcvctl) | RCVCTL_ENABLE);
    514   1.2  matt 
    515   1.2  matt 	bcmeth_rxq_produce(sc, &sc->sc_rxq);	/* fill with rx buffers */
    516   1.3  matt 
    517   1.3  matt #if 0
    518   1.3  matt 	aprint_normal_dev(sc->sc_dev,
    519   1.3  matt 	    "devctl=%#x ucmdcfg=%#x xmtctl=%#x rcvctl=%#x\n",
    520   1.3  matt 	    devctl, sc->sc_cmdcfg,
    521   1.3  matt 	    bcmeth_read_4(sc, sc->sc_txq.txq_reg_xmtctl),
    522   1.3  matt 	    bcmeth_read_4(sc, sc->sc_rxq.rxq_reg_rcvctl));
    523   1.2  matt #endif
    524   1.2  matt 
    525   1.2  matt 	sc->sc_soft_flags = 0;
    526   1.2  matt 
    527   1.2  matt 	bcmeth_write_4(sc, GMAC_INTMASK, sc->sc_intmask);
    528   1.2  matt 
    529   1.2  matt 	ifp->if_flags |= IFF_RUNNING;
    530   1.2  matt 
    531   1.2  matt 	return error;
    532   1.2  matt }
    533   1.2  matt 
    534   1.2  matt static void
    535   1.2  matt bcmeth_ifstop(struct ifnet *ifp, int disable)
    536   1.2  matt {
    537   1.2  matt 	struct bcmeth_softc * const sc = ifp->if_softc;
    538   1.2  matt 	struct bcmeth_txqueue * const txq = &sc->sc_txq;
    539   1.2  matt 	struct bcmeth_rxqueue * const rxq = &sc->sc_rxq;
    540   1.2  matt 
    541   1.2  matt 	KASSERT(!cpu_intr_p());
    542   1.2  matt 
    543   1.2  matt 	sc->sc_soft_flags = 0;
    544   1.2  matt 
    545   1.2  matt 	/* Disable Rx processing */
    546   1.2  matt 	bcmeth_write_4(sc, rxq->rxq_reg_rcvctl,
    547   1.2  matt 	    bcmeth_read_4(sc, rxq->rxq_reg_rcvctl) & ~RCVCTL_ENABLE);
    548   1.2  matt 
    549   1.2  matt 	/* Disable Tx processing */
    550   1.2  matt 	bcmeth_write_4(sc, txq->txq_reg_xmtctl,
    551   1.2  matt 	    bcmeth_read_4(sc, txq->txq_reg_xmtctl) & ~XMTCTL_ENABLE);
    552   1.2  matt 
    553   1.2  matt 	/* Disable all interrupts */
    554   1.2  matt 	bcmeth_write_4(sc, GMAC_INTMASK, 0);
    555   1.2  matt 
    556   1.2  matt 	for (;;) {
    557   1.2  matt 		uint32_t tx0 = bcmeth_read_4(sc, txq->txq_reg_xmtsts0);
    558   1.2  matt 		uint32_t rx0 = bcmeth_read_4(sc, rxq->rxq_reg_rcvsts0);
    559   1.2  matt 		if (__SHIFTOUT(tx0, XMTSTATE) == XMTSTATE_DIS
    560   1.2  matt 		    && __SHIFTOUT(rx0, RCVSTATE) == RCVSTATE_DIS)
    561   1.2  matt 			break;
    562   1.2  matt 		delay(50);
    563   1.2  matt 	}
    564   1.2  matt 	/*
    565   1.2  matt 	 * Now reset the controller.
    566   1.2  matt 	 *
    567   1.2  matt 	 * 3. Set SW_RESET bit in UNIMAC_COMMAND_CONFIG register
    568   1.2  matt 	 * 4. Clear SW_RESET bit in UNIMAC_COMMAND_CONFIG register
    569   1.2  matt 	 */
    570   1.2  matt 	bcmeth_write_4(sc, UNIMAC_COMMAND_CONFIG, SW_RESET);
    571   1.2  matt 	bcmeth_write_4(sc, GMAC_INTSTATUS, ~0);
    572   1.2  matt 	sc->sc_intmask = 0;
    573   1.2  matt 	ifp->if_flags &= ~IFF_RUNNING;
    574   1.2  matt 
    575   1.2  matt 	/*
    576   1.2  matt 	 * Let's consume any remaining transmitted packets.  And if we are
    577   1.2  matt 	 * disabling the interface, purge ourselves of any untransmitted
    578   1.2  matt 	 * packets.  But don't consume any received packets, just drop them.
    579   1.2  matt 	 * If we aren't disabling the interface, save the mbufs in the
    580   1.2  matt 	 * receive queue for reuse.
    581   1.2  matt 	 */
    582   1.2  matt 	bcmeth_rxq_purge(sc, &sc->sc_rxq, disable);
    583   1.2  matt 	bcmeth_txq_consume(sc, &sc->sc_txq);
    584   1.2  matt 	if (disable) {
    585   1.2  matt 		bcmeth_txq_purge(sc, &sc->sc_txq);
    586   1.2  matt 		IF_PURGE(&ifp->if_snd);
    587   1.2  matt 	}
    588   1.2  matt 
    589   1.2  matt 	bcmeth_write_4(sc, UNIMAC_COMMAND_CONFIG, 0);
    590   1.2  matt }
    591   1.2  matt 
    592   1.2  matt static void
    593   1.2  matt bcmeth_ifwatchdog(struct ifnet *ifp)
    594   1.2  matt {
    595   1.2  matt }
    596   1.2  matt 
    597   1.2  matt static int
    598   1.2  matt bcmeth_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
    599   1.2  matt {
    600   1.2  matt 	struct bcmeth_softc *sc  = ifp->if_softc;
    601   1.2  matt 	struct ifreq * const ifr = data;
    602   1.2  matt 	const int s = splnet();
    603   1.2  matt 	int error;
    604   1.2  matt 
    605   1.2  matt 	switch (cmd) {
    606   1.2  matt 	case SIOCSIFMEDIA:
    607   1.2  matt 	case SIOCGIFMEDIA:
    608   1.2  matt 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
    609   1.2  matt 		break;
    610   1.2  matt 
    611   1.2  matt 	default:
    612   1.2  matt 		error = ether_ioctl(ifp, cmd, data);
    613   1.2  matt 		if (error != ENETRESET)
    614   1.2  matt 			break;
    615   1.2  matt 
    616   1.2  matt 		if (cmd == SIOCADDMULTI || cmd == SIOCDELMULTI) {
    617   1.2  matt 			error = 0;
    618   1.2  matt 			break;
    619   1.2  matt 		}
    620   1.2  matt 		error = bcmeth_ifinit(ifp);
    621   1.2  matt 		break;
    622   1.2  matt 	}
    623   1.2  matt 
    624   1.2  matt 	splx(s);
    625   1.2  matt 	return error;
    626   1.2  matt }
    627   1.2  matt 
    628   1.2  matt static void
    629   1.2  matt bcmeth_rxq_desc_presync(
    630   1.2  matt 	struct bcmeth_softc *sc,
    631   1.2  matt 	struct bcmeth_rxqueue *rxq,
    632   1.2  matt 	struct gmac_rxdb *rxdb,
    633   1.2  matt 	size_t count)
    634   1.2  matt {
    635   1.2  matt 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_descmap,
    636   1.2  matt 	    (rxdb - rxq->rxq_first) * sizeof(*rxdb), count * sizeof(*rxdb),
    637   1.2  matt 	    BUS_DMASYNC_PREWRITE);
    638   1.2  matt }
    639   1.2  matt 
    640   1.2  matt static void
    641   1.2  matt bcmeth_rxq_desc_postsync(
    642   1.2  matt 	struct bcmeth_softc *sc,
    643   1.2  matt 	struct bcmeth_rxqueue *rxq,
    644   1.2  matt 	struct gmac_rxdb *rxdb,
    645   1.2  matt 	size_t count)
    646   1.2  matt {
    647   1.2  matt 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_descmap,
    648   1.2  matt 	    (rxdb - rxq->rxq_first) * sizeof(*rxdb), count * sizeof(*rxdb),
    649   1.2  matt 	    BUS_DMASYNC_POSTWRITE);
    650   1.2  matt }
    651   1.2  matt 
    652   1.2  matt static void
    653   1.2  matt bcmeth_txq_desc_presync(
    654   1.2  matt 	struct bcmeth_softc *sc,
    655   1.2  matt 	struct bcmeth_txqueue *txq,
    656   1.2  matt 	struct gmac_txdb *txdb,
    657   1.2  matt 	size_t count)
    658   1.2  matt {
    659   1.2  matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_descmap,
    660   1.2  matt 	    (txdb - txq->txq_first) * sizeof(*txdb), count * sizeof(*txdb),
    661   1.2  matt 	    BUS_DMASYNC_PREWRITE);
    662   1.2  matt }
    663   1.2  matt 
    664   1.2  matt static void
    665   1.2  matt bcmeth_txq_desc_postsync(
    666   1.2  matt 	struct bcmeth_softc *sc,
    667   1.2  matt 	struct bcmeth_txqueue *txq,
    668   1.2  matt 	struct gmac_txdb *txdb,
    669   1.2  matt 	size_t count)
    670   1.2  matt {
    671   1.2  matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_descmap,
    672   1.2  matt 	    (txdb - txq->txq_first) * sizeof(*txdb), count * sizeof(*txdb),
    673   1.2  matt 	    BUS_DMASYNC_POSTWRITE);
    674   1.2  matt }
    675   1.2  matt 
    676   1.2  matt static bus_dmamap_t
    677   1.2  matt bcmeth_mapcache_get(
    678   1.2  matt 	struct bcmeth_softc *sc,
    679   1.2  matt 	struct bcmeth_mapcache *dmc)
    680   1.2  matt {
    681   1.2  matt 	KASSERT(dmc->dmc_nmaps > 0);
    682   1.2  matt 	KASSERT(dmc->dmc_maps[dmc->dmc_nmaps-1] != NULL);
    683   1.2  matt 	return dmc->dmc_maps[--dmc->dmc_nmaps];
    684   1.2  matt }
    685   1.2  matt 
    686   1.2  matt static void
    687   1.2  matt bcmeth_mapcache_put(
    688   1.2  matt 	struct bcmeth_softc *sc,
    689   1.2  matt 	struct bcmeth_mapcache *dmc,
    690   1.2  matt 	bus_dmamap_t map)
    691   1.2  matt {
    692   1.2  matt 	KASSERT(map != NULL);
    693   1.2  matt 	KASSERT(dmc->dmc_nmaps < dmc->dmc_maxmaps);
    694   1.2  matt 	dmc->dmc_maps[dmc->dmc_nmaps++] = map;
    695   1.2  matt }
    696   1.2  matt 
    697   1.2  matt static void
    698   1.2  matt bcmeth_mapcache_destroy(
    699   1.2  matt 	struct bcmeth_softc *sc,
    700   1.2  matt 	struct bcmeth_mapcache *dmc)
    701   1.2  matt {
    702   1.2  matt 	const size_t dmc_size =
    703   1.2  matt 	    offsetof(struct bcmeth_mapcache, dmc_maps[dmc->dmc_maxmaps]);
    704   1.2  matt 
    705   1.2  matt 	for (u_int i = 0; i < dmc->dmc_maxmaps; i++) {
    706   1.2  matt 		bus_dmamap_destroy(sc->sc_dmat, dmc->dmc_maps[i]);
    707   1.2  matt 	}
    708   1.2  matt 	kmem_intr_free(dmc, dmc_size);
    709   1.2  matt }
    710   1.2  matt 
    711   1.2  matt static int
    712   1.2  matt bcmeth_mapcache_create(
    713   1.2  matt 	struct bcmeth_softc *sc,
    714   1.2  matt 	struct bcmeth_mapcache **dmc_p,
    715   1.2  matt 	size_t maxmaps,
    716   1.2  matt 	size_t maxmapsize,
    717   1.2  matt 	size_t maxseg)
    718   1.2  matt {
    719   1.2  matt 	const size_t dmc_size =
    720   1.2  matt 	    offsetof(struct bcmeth_mapcache, dmc_maps[maxmaps]);
    721   1.2  matt 	struct bcmeth_mapcache * const dmc =
    722   1.2  matt 		kmem_intr_zalloc(dmc_size, KM_NOSLEEP);
    723   1.2  matt 
    724   1.2  matt 	dmc->dmc_maxmaps = maxmaps;
    725   1.2  matt 	dmc->dmc_nmaps = maxmaps;
    726   1.2  matt 	dmc->dmc_maxmapsize = maxmapsize;
    727   1.2  matt 	dmc->dmc_maxseg = maxseg;
    728   1.2  matt 
    729   1.2  matt 	for (u_int i = 0; i < maxmaps; i++) {
    730   1.2  matt 		int error = bus_dmamap_create(sc->sc_dmat, dmc->dmc_maxmapsize,
    731   1.2  matt 		     dmc->dmc_maxseg, dmc->dmc_maxmapsize, 0,
    732   1.2  matt 		     BUS_DMA_WAITOK|BUS_DMA_ALLOCNOW, &dmc->dmc_maps[i]);
    733   1.2  matt 		if (error) {
    734   1.2  matt 			aprint_error_dev(sc->sc_dev,
    735   1.2  matt 			    "failed to creat dma map cache "
    736   1.2  matt 			    "entry %u of %zu: %d\n",
    737   1.2  matt 			    i, maxmaps, error);
    738   1.2  matt 			while (i-- > 0) {
    739   1.2  matt 				bus_dmamap_destroy(sc->sc_dmat,
    740   1.2  matt 				    dmc->dmc_maps[i]);
    741   1.2  matt 			}
    742   1.2  matt 			kmem_intr_free(dmc, dmc_size);
    743   1.2  matt 			return error;
    744   1.2  matt 		}
    745   1.2  matt 		KASSERT(dmc->dmc_maps[i] != NULL);
    746   1.2  matt 	}
    747   1.2  matt 
    748   1.2  matt 	*dmc_p = dmc;
    749   1.2  matt 
    750   1.2  matt 	return 0;
    751   1.2  matt }
    752   1.2  matt 
    753   1.2  matt #if 0
    754   1.2  matt static void
    755   1.2  matt bcmeth_dmamem_free(
    756   1.2  matt 	bus_dma_tag_t dmat,
    757   1.2  matt 	size_t map_size,
    758   1.2  matt 	bus_dma_segment_t *seg,
    759   1.2  matt 	bus_dmamap_t map,
    760   1.2  matt 	void *kvap)
    761   1.2  matt {
    762   1.2  matt 	bus_dmamap_destroy(dmat, map);
    763   1.2  matt 	bus_dmamem_unmap(dmat, kvap, map_size);
    764   1.2  matt 	bus_dmamem_free(dmat, seg, 1);
    765   1.2  matt }
    766   1.2  matt #endif
    767   1.2  matt 
    768   1.2  matt static int
    769   1.2  matt bcmeth_dmamem_alloc(
    770   1.2  matt 	bus_dma_tag_t dmat,
    771   1.2  matt 	size_t map_size,
    772   1.2  matt 	bus_dma_segment_t *seg,
    773   1.2  matt 	bus_dmamap_t *map,
    774   1.2  matt 	void **kvap)
    775   1.2  matt {
    776   1.2  matt 	int error;
    777   1.2  matt 	int nseg;
    778   1.2  matt 
    779   1.2  matt 	*kvap = NULL;
    780   1.2  matt 	*map = NULL;
    781   1.2  matt 
    782  1.10  matt 	error = bus_dmamem_alloc(dmat, map_size, 2*PAGE_SIZE, 0,
    783   1.2  matt 	   seg, 1, &nseg, 0);
    784   1.2  matt 	if (error)
    785   1.2  matt 		return error;
    786   1.2  matt 
    787   1.2  matt 	KASSERT(nseg == 1);
    788   1.2  matt 
    789  1.10  matt 	error = bus_dmamem_map(dmat, seg, nseg, map_size, (void **)kvap, 0);
    790   1.2  matt 	if (error == 0) {
    791   1.2  matt 		error = bus_dmamap_create(dmat, map_size, 1, map_size, 0, 0,
    792   1.2  matt 		    map);
    793   1.2  matt 		if (error == 0) {
    794   1.2  matt 			error = bus_dmamap_load(dmat, *map, *kvap, map_size,
    795   1.2  matt 			    NULL, 0);
    796   1.2  matt 			if (error == 0)
    797   1.2  matt 				return 0;
    798   1.2  matt 			bus_dmamap_destroy(dmat, *map);
    799   1.2  matt 			*map = NULL;
    800   1.2  matt 		}
    801   1.2  matt 		bus_dmamem_unmap(dmat, *kvap, map_size);
    802   1.2  matt 		*kvap = NULL;
    803   1.2  matt 	}
    804   1.2  matt 	bus_dmamem_free(dmat, seg, nseg);
    805   1.2  matt 	return 0;
    806   1.2  matt }
    807   1.2  matt 
    808   1.2  matt static struct mbuf *
    809   1.2  matt bcmeth_rx_buf_alloc(
    810   1.2  matt 	struct bcmeth_softc *sc)
    811   1.2  matt {
    812   1.2  matt 	struct mbuf *m = m_gethdr(M_DONTWAIT, MT_DATA);
    813   1.2  matt 	if (m == NULL) {
    814   1.2  matt 		printf("%s:%d: %s\n", __func__, __LINE__, "m_gethdr");
    815   1.2  matt 		return NULL;
    816   1.2  matt 	}
    817   1.2  matt 	MCLGET(m, M_DONTWAIT);
    818   1.2  matt 	if ((m->m_flags & M_EXT) == 0) {
    819   1.2  matt 		printf("%s:%d: %s\n", __func__, __LINE__, "MCLGET");
    820   1.2  matt 		m_freem(m);
    821   1.2  matt 		return NULL;
    822   1.2  matt 	}
    823   1.2  matt 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
    824   1.2  matt 
    825   1.2  matt 	bus_dmamap_t map = bcmeth_mapcache_get(sc, sc->sc_rx_mapcache);
    826   1.2  matt 	if (map == NULL) {
    827   1.2  matt 		printf("%s:%d: %s\n", __func__, __LINE__, "map get");
    828   1.2  matt 		m_freem(m);
    829   1.2  matt 		return NULL;
    830   1.2  matt 	}
    831   1.2  matt 	M_SETCTX(m, map);
    832   1.2  matt 	m->m_len = m->m_pkthdr.len = MCLBYTES;
    833   1.2  matt 	int error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
    834   1.2  matt 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
    835   1.2  matt 	if (error) {
    836   1.2  matt 		aprint_error_dev(sc->sc_dev, "fail to load rx dmamap: %d\n",
    837   1.2  matt 		    error);
    838   1.2  matt 		M_SETCTX(m, NULL);
    839   1.2  matt 		m_freem(m);
    840   1.2  matt 		bcmeth_mapcache_put(sc, sc->sc_rx_mapcache, map);
    841   1.2  matt 		return NULL;
    842   1.2  matt 	}
    843  1.12  matt 	KASSERT(((map->_dm_flags ^ sc->sc_dmat->_ranges[0].dr_flags) & _BUS_DMAMAP_COHERENT) == 0);
    844   1.2  matt 	KASSERT(map->dm_mapsize == MCLBYTES);
    845  1.10  matt 	*mtod(m, uint32_t *) = BCMETH_RCVMAGIC;
    846  1.10  matt 	bus_dmamap_sync(sc->sc_dmat, map, 0, sizeof(uint32_t),
    847  1.10  matt 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    848  1.10  matt 
    849  1.10  matt 	bus_dmamap_sync(sc->sc_dmat, map, sizeof(uint32_t),
    850  1.10  matt 	    map->dm_mapsize - sizeof(uint32_t), BUS_DMASYNC_PREREAD);
    851   1.2  matt 
    852   1.2  matt 	return m;
    853   1.2  matt }
    854   1.2  matt 
    855   1.2  matt static void
    856   1.2  matt bcmeth_rx_map_unload(
    857   1.2  matt 	struct bcmeth_softc *sc,
    858   1.2  matt 	struct mbuf *m)
    859   1.2  matt {
    860   1.2  matt 	KASSERT(m);
    861   1.2  matt 	for (; m != NULL; m = m->m_next) {
    862   1.2  matt 		bus_dmamap_t map = M_GETCTX(m, bus_dmamap_t);
    863   1.2  matt 		KASSERT(map);
    864   1.2  matt 		KASSERT(map->dm_mapsize == MCLBYTES);
    865   1.2  matt 		bus_dmamap_sync(sc->sc_dmat, map, 0, m->m_len,
    866   1.2  matt 		    BUS_DMASYNC_POSTREAD);
    867   1.2  matt 		bus_dmamap_unload(sc->sc_dmat, map);
    868   1.2  matt 		bcmeth_mapcache_put(sc, sc->sc_rx_mapcache, map);
    869   1.2  matt 		M_SETCTX(m, NULL);
    870   1.2  matt 	}
    871   1.2  matt }
    872   1.2  matt 
    873   1.2  matt static bool
    874   1.2  matt bcmeth_rxq_produce(
    875   1.2  matt 	struct bcmeth_softc *sc,
    876   1.2  matt 	struct bcmeth_rxqueue *rxq)
    877   1.2  matt {
    878   1.2  matt 	struct gmac_rxdb *producer = rxq->rxq_producer;
    879   1.7  matt 	bool produced = false;
    880   1.7  matt 
    881   1.2  matt 	while (rxq->rxq_inuse < rxq->rxq_threshold) {
    882   1.2  matt 		struct mbuf *m;
    883   1.2  matt 		IF_DEQUEUE(&sc->sc_rx_bufcache, m);
    884   1.2  matt 		if (m == NULL) {
    885   1.2  matt 			m = bcmeth_rx_buf_alloc(sc);
    886   1.2  matt 			if (m == NULL) {
    887   1.2  matt 				printf("%s: bcmeth_rx_buf_alloc failed\n", __func__);
    888   1.2  matt 				break;
    889   1.2  matt 			}
    890   1.2  matt 		}
    891   1.2  matt 		bus_dmamap_t map = M_GETCTX(m, bus_dmamap_t);
    892   1.2  matt 		KASSERT(map);
    893   1.2  matt 
    894   1.2  matt 		producer->rxdb_buflen = MCLBYTES;
    895   1.2  matt 		producer->rxdb_addrlo = map->dm_segs[0].ds_addr;
    896   1.4  matt 		producer->rxdb_flags &= RXDB_FLAG_ET;
    897   1.2  matt 		*rxq->rxq_mtail = m;
    898   1.2  matt 		rxq->rxq_mtail = &m->m_next;
    899   1.2  matt 		m->m_len = MCLBYTES;
    900   1.2  matt 		m->m_next = NULL;
    901   1.2  matt 		rxq->rxq_inuse++;
    902   1.2  matt 		if (++producer == rxq->rxq_last) {
    903   1.2  matt 			membar_producer();
    904   1.2  matt 			bcmeth_rxq_desc_presync(sc, rxq, rxq->rxq_producer,
    905   1.2  matt 			    rxq->rxq_last - rxq->rxq_producer);
    906   1.2  matt 			producer = rxq->rxq_producer = rxq->rxq_first;
    907   1.2  matt 		}
    908   1.7  matt 		produced = true;
    909   1.2  matt 	}
    910   1.7  matt 	if (produced) {
    911   1.2  matt 		membar_producer();
    912   1.7  matt 		if (producer != rxq->rxq_producer) {
    913   1.7  matt 			bcmeth_rxq_desc_presync(sc, rxq, rxq->rxq_producer,
    914   1.7  matt 			    producer - rxq->rxq_producer);
    915   1.7  matt 			rxq->rxq_producer = producer;
    916   1.7  matt 		}
    917   1.2  matt 		bcmeth_write_4(sc, rxq->rxq_reg_rcvptr,
    918   1.2  matt 		    rxq->rxq_descmap->dm_segs[0].ds_addr
    919   1.7  matt 		    + ((uintptr_t)producer & RCVPTR));
    920   1.2  matt 	}
    921   1.2  matt 	return true;
    922   1.2  matt }
    923   1.2  matt 
    924   1.2  matt static void
    925   1.2  matt bcmeth_rx_input(
    926   1.2  matt 	struct bcmeth_softc *sc,
    927   1.2  matt 	struct mbuf *m,
    928   1.2  matt 	uint32_t rxdb_flags)
    929   1.2  matt {
    930   1.2  matt 	struct ifnet * const ifp = &sc->sc_if;
    931   1.2  matt 
    932   1.2  matt 	bcmeth_rx_map_unload(sc, m);
    933   1.2  matt 
    934   1.2  matt 	m_adj(m, BCMETH_RCVOFFSET);
    935   1.2  matt 
    936   1.2  matt 	switch (__SHIFTOUT(rxdb_flags, RXSTS_PKTTYPE)) {
    937   1.2  matt 	case RXSTS_PKTTYPE_UC:
    938   1.2  matt 		break;
    939   1.2  matt 	case RXSTS_PKTTYPE_MC:
    940   1.2  matt 		m->m_flags |= M_MCAST;
    941   1.2  matt 		break;
    942   1.2  matt 	case RXSTS_PKTTYPE_BC:
    943   1.2  matt 		m->m_flags |= M_BCAST|M_MCAST;
    944   1.2  matt 		break;
    945   1.6  matt 	default:
    946   1.6  matt 		if (sc->sc_cmdcfg & PROMISC_EN)
    947   1.6  matt 			m->m_flags |= M_PROMISC;
    948   1.6  matt 		break;
    949   1.2  matt 	}
    950   1.2  matt 	m->m_pkthdr.rcvif = ifp;
    951   1.2  matt 
    952   1.2  matt 	ifp->if_ipackets++;
    953   1.2  matt 	ifp->if_ibytes += m->m_pkthdr.len;
    954   1.2  matt 
    955   1.2  matt 	/*
    956   1.2  matt 	 * Let's give it to the network subsystm to deal with.
    957   1.2  matt 	 */
    958   1.2  matt 	int s = splnet();
    959   1.2  matt 	bpf_mtap(ifp, m);
    960   1.2  matt 	(*ifp->if_input)(ifp, m);
    961   1.2  matt 	splx(s);
    962   1.2  matt }
    963   1.2  matt 
    964   1.2  matt static void
    965   1.2  matt bcmeth_rxq_consume(
    966   1.2  matt 	struct bcmeth_softc *sc,
    967   1.2  matt 	struct bcmeth_rxqueue *rxq)
    968   1.2  matt {
    969   1.2  matt 	struct ifnet * const ifp = &sc->sc_if;
    970   1.2  matt 	struct gmac_rxdb *consumer = rxq->rxq_consumer;
    971   1.2  matt 	size_t rxconsumed = 0;
    972   1.2  matt 
    973   1.2  matt 	for (;;) {
    974   1.2  matt 		if (consumer == rxq->rxq_producer) {
    975   1.2  matt 			rxq->rxq_consumer = consumer;
    976   1.2  matt 			rxq->rxq_inuse -= rxconsumed;
    977   1.2  matt 			KASSERT(rxq->rxq_inuse == 0);
    978   1.2  matt 			return;
    979   1.2  matt 		}
    980   1.2  matt 
    981   1.8  matt 		uint32_t rcvsts0 = bcmeth_read_4(sc, rxq->rxq_reg_rcvsts0);
    982   1.2  matt 		uint32_t currdscr = __SHIFTOUT(rcvsts0, RCV_CURRDSCR);
    983   1.2  matt 		if (consumer == rxq->rxq_first + currdscr) {
    984   1.2  matt 			rxq->rxq_consumer = consumer;
    985   1.2  matt 			rxq->rxq_inuse -= rxconsumed;
    986   1.2  matt 			return;
    987   1.2  matt 		}
    988   1.2  matt 		bcmeth_rxq_desc_postsync(sc, rxq, consumer, 1);
    989   1.2  matt 
    990   1.2  matt 		/*
    991   1.2  matt 		 * We own this packet again.  Copy the rxsts word from it.
    992   1.2  matt 		 */
    993   1.2  matt 		rxconsumed++;
    994   1.2  matt 		uint32_t rxsts;
    995   1.2  matt 		KASSERT(rxq->rxq_mhead != NULL);
    996   1.2  matt 		bus_dmamap_t map = M_GETCTX(rxq->rxq_mhead, bus_dmamap_t);
    997   1.2  matt 		bus_dmamap_sync(sc->sc_dmat, map, 0, arm_dcache_align,
    998   1.2  matt 		    BUS_DMASYNC_POSTREAD);
    999   1.2  matt 		memcpy(&rxsts, rxq->rxq_mhead->m_data, 4);
   1000  1.10  matt #if 0
   1001  1.10  matt 		KASSERTMSG(rxsts != BCMETH_RCVMAGIC, "currdscr=%u consumer=%zd",
   1002  1.10  matt 		    currdscr, consumer - rxq->rxq_first);
   1003  1.10  matt #endif
   1004   1.2  matt 
   1005   1.2  matt 		/*
   1006   1.2  matt 		 * Get the count of descriptors.  Fetch the correct number
   1007   1.2  matt 		 * of mbufs.
   1008   1.2  matt 		 */
   1009  1.10  matt 		size_t desc_count = rxsts != BCMETH_RCVMAGIC ? __SHIFTOUT(rxsts, RXSTS_DESC_COUNT) + 1 : 1;
   1010   1.2  matt 		struct mbuf *m = rxq->rxq_mhead;
   1011   1.2  matt 		struct mbuf *m_last = m;
   1012   1.2  matt 		for (size_t i = 1; i < desc_count; i++) {
   1013   1.2  matt 			if (++consumer == rxq->rxq_last) {
   1014   1.2  matt 				consumer = rxq->rxq_first;
   1015   1.2  matt 			}
   1016  1.10  matt 			KASSERTMSG(consumer != rxq->rxq_first + currdscr,
   1017  1.10  matt 			    "i=%zu rxsts=%#x desc_count=%zu currdscr=%u consumer=%zd",
   1018  1.10  matt 			    i, rxsts, desc_count, currdscr,
   1019  1.10  matt 			    consumer - rxq->rxq_first);
   1020   1.2  matt 			m_last = m_last->m_next;
   1021   1.2  matt 		}
   1022   1.2  matt 
   1023   1.2  matt 		/*
   1024   1.2  matt 		 * Now remove it/them from the list of enqueued mbufs.
   1025   1.2  matt 		 */
   1026   1.2  matt 		if ((rxq->rxq_mhead = m_last->m_next) == NULL)
   1027   1.2  matt 			rxq->rxq_mtail = &rxq->rxq_mhead;
   1028   1.2  matt 		m_last->m_next = NULL;
   1029   1.2  matt 
   1030  1.10  matt 		if (rxsts == BCMETH_RCVMAGIC) {
   1031  1.10  matt 			ifp->if_ierrors++;
   1032  1.10  matt 			if ((m->m_ext.ext_paddr >> 28) == 8) {
   1033  1.10  matt 				sc->sc_ev_rx_badmagic_lo.ev_count++;
   1034  1.10  matt 			} else {
   1035  1.10  matt 				sc->sc_ev_rx_badmagic_hi.ev_count++;
   1036  1.10  matt 			}
   1037  1.10  matt 			IF_ENQUEUE(&sc->sc_rx_bufcache, m);
   1038  1.10  matt 		} else if (rxsts & (RXSTS_CRC_ERROR|RXSTS_OVERSIZED|RXSTS_PKT_OVERFLOW)) {
   1039   1.2  matt 			aprint_error_dev(sc->sc_dev, "[%zu]: count=%zu rxsts=%#x\n",
   1040   1.2  matt 			    consumer - rxq->rxq_first, desc_count, rxsts);
   1041   1.2  matt 			/*
   1042   1.2  matt 			 * We encountered an error, take the mbufs and add them
   1043   1.2  matt 			 * to the rx bufcache so we can quickly reuse them.
   1044   1.2  matt 			 */
   1045   1.2  matt 			ifp->if_ierrors++;
   1046   1.2  matt 			do {
   1047   1.2  matt 				struct mbuf *m0 = m->m_next;
   1048   1.2  matt 				m->m_next = NULL;
   1049   1.2  matt 				IF_ENQUEUE(&sc->sc_rx_bufcache, m);
   1050   1.2  matt 				m = m0;
   1051   1.2  matt 			} while (m);
   1052   1.2  matt 		} else {
   1053   1.2  matt 			uint32_t framelen = __SHIFTOUT(rxsts, RXSTS_FRAMELEN);
   1054   1.2  matt 			framelen += BCMETH_RCVOFFSET;
   1055   1.2  matt 			m->m_pkthdr.len = framelen;
   1056   1.2  matt 			if (desc_count == 1) {
   1057   1.2  matt 				KASSERT(framelen <= MCLBYTES);
   1058   1.2  matt 				m->m_len = framelen;
   1059   1.2  matt 			} else {
   1060   1.2  matt 				m_last->m_len = framelen & (MCLBYTES - 1);
   1061   1.2  matt 			}
   1062   1.2  matt 			bcmeth_rx_input(sc, m, rxsts);
   1063   1.2  matt 		}
   1064   1.2  matt 
   1065   1.2  matt 		/*
   1066   1.2  matt 		 * Wrap at the last entry!
   1067   1.2  matt 		 */
   1068   1.2  matt 		if (++consumer == rxq->rxq_last) {
   1069   1.2  matt 			KASSERT(consumer[-1].rxdb_flags & RXDB_FLAG_ET);
   1070   1.2  matt 			consumer = rxq->rxq_first;
   1071   1.2  matt 		}
   1072   1.2  matt 	}
   1073   1.2  matt }
   1074   1.2  matt 
   1075   1.2  matt static void
   1076   1.2  matt bcmeth_rxq_purge(
   1077   1.2  matt 	struct bcmeth_softc *sc,
   1078   1.2  matt 	struct bcmeth_rxqueue *rxq,
   1079   1.2  matt 	bool discard)
   1080   1.2  matt {
   1081   1.2  matt 	struct mbuf *m;
   1082   1.2  matt 
   1083   1.2  matt 	if ((m = rxq->rxq_mhead) != NULL) {
   1084   1.2  matt 		if (discard) {
   1085   1.2  matt 			bcmeth_rx_map_unload(sc, m);
   1086   1.2  matt 			m_freem(m);
   1087   1.2  matt 		} else {
   1088   1.2  matt 			while (m != NULL) {
   1089   1.2  matt 				struct mbuf *m0 = m->m_next;
   1090   1.2  matt 				m->m_next = NULL;
   1091   1.2  matt 				IF_ENQUEUE(&sc->sc_rx_bufcache, m);
   1092   1.2  matt 				m = m0;
   1093   1.2  matt 			}
   1094   1.2  matt 		}
   1095   1.2  matt 
   1096   1.2  matt 	}
   1097   1.2  matt 
   1098   1.2  matt 	rxq->rxq_mhead = NULL;
   1099   1.2  matt 	rxq->rxq_mtail = &rxq->rxq_mhead;
   1100   1.2  matt 	rxq->rxq_inuse = 0;
   1101   1.1  matt }
   1102   1.1  matt 
   1103   1.1  matt static void
   1104   1.2  matt bcmeth_rxq_reset(
   1105   1.2  matt 	struct bcmeth_softc *sc,
   1106   1.2  matt 	struct bcmeth_rxqueue *rxq)
   1107   1.2  matt {
   1108   1.2  matt 	/*
   1109   1.3  matt 	 * sync all the descriptors
   1110   1.3  matt 	 */
   1111   1.3  matt 	bcmeth_rxq_desc_postsync(sc, rxq, rxq->rxq_first,
   1112   1.3  matt 	    rxq->rxq_last - rxq->rxq_first);
   1113   1.3  matt 
   1114   1.3  matt 	/*
   1115   1.3  matt 	 * Make sure we own all descriptors in the ring.
   1116   1.3  matt 	 */
   1117   1.3  matt 	struct gmac_rxdb *rxdb;
   1118   1.3  matt 	for (rxdb = rxq->rxq_first; rxdb < rxq->rxq_last - 1; rxdb++) {
   1119   1.7  matt 		rxdb->rxdb_flags = RXDB_FLAG_IC;
   1120   1.3  matt 	}
   1121   1.3  matt 
   1122   1.3  matt 	/*
   1123   1.3  matt 	 * Last descriptor has the wrap flag.
   1124   1.3  matt 	 */
   1125   1.7  matt 	rxdb->rxdb_flags = RXDB_FLAG_ET|RXDB_FLAG_IC;
   1126   1.3  matt 
   1127   1.3  matt 	/*
   1128   1.2  matt 	 * Reset the producer consumer indexes.
   1129   1.2  matt 	 */
   1130   1.2  matt 	rxq->rxq_consumer = rxq->rxq_first;
   1131   1.2  matt 	rxq->rxq_producer = rxq->rxq_first;
   1132   1.2  matt 	rxq->rxq_inuse = 0;
   1133   1.2  matt 	if (rxq->rxq_threshold < BCMETH_MINRXMBUFS)
   1134   1.2  matt 		rxq->rxq_threshold = BCMETH_MINRXMBUFS;
   1135   1.2  matt 
   1136   1.2  matt 	sc->sc_intmask |= RCVINT|RCVFIFOOF|RCVDESCUF;
   1137   1.2  matt 
   1138   1.2  matt 	/*
   1139   1.2  matt 	 * Restart the receiver at the first descriptor
   1140   1.2  matt 	 */
   1141   1.2  matt 	bcmeth_write_4(sc, rxq->rxq_reg_rcvaddrlo,
   1142   1.2  matt 	    rxq->rxq_descmap->dm_segs[0].ds_addr);
   1143   1.2  matt }
   1144   1.2  matt 
   1145   1.2  matt static int
   1146   1.2  matt bcmeth_rxq_attach(
   1147   1.2  matt 	struct bcmeth_softc *sc,
   1148   1.2  matt 	struct bcmeth_rxqueue *rxq,
   1149   1.2  matt 	u_int qno)
   1150   1.2  matt {
   1151   1.8  matt 	size_t desc_count = BCMETH_RINGSIZE / sizeof(rxq->rxq_first[0]);
   1152   1.2  matt 	int error;
   1153   1.2  matt 	void *descs;
   1154   1.2  matt 
   1155   1.2  matt 	KASSERT(desc_count == 256 || desc_count == 512);
   1156   1.2  matt 
   1157   1.8  matt 	error = bcmeth_dmamem_alloc(sc->sc_dmat, BCMETH_RINGSIZE,
   1158   1.2  matt 	   &rxq->rxq_descmap_seg, &rxq->rxq_descmap, &descs);
   1159   1.2  matt 	if (error)
   1160   1.2  matt 		return error;
   1161   1.2  matt 
   1162   1.8  matt 	memset(descs, 0, BCMETH_RINGSIZE);
   1163   1.2  matt 	rxq->rxq_first = descs;
   1164   1.2  matt 	rxq->rxq_last = rxq->rxq_first + desc_count;
   1165   1.2  matt 	rxq->rxq_consumer = descs;
   1166   1.2  matt 	rxq->rxq_producer = descs;
   1167   1.2  matt 
   1168   1.2  matt 	bcmeth_rxq_purge(sc, rxq, true);
   1169   1.2  matt 	bcmeth_rxq_reset(sc, rxq);
   1170   1.2  matt 
   1171   1.2  matt 	rxq->rxq_reg_rcvaddrlo = GMAC_RCVADDR_LOW;
   1172   1.2  matt 	rxq->rxq_reg_rcvctl = GMAC_RCVCONTROL;
   1173   1.2  matt 	rxq->rxq_reg_rcvptr = GMAC_RCVPTR;
   1174   1.2  matt 	rxq->rxq_reg_rcvsts0 = GMAC_RCVSTATUS0;
   1175  1.10  matt 	rxq->rxq_reg_rcvsts1 = GMAC_RCVSTATUS1;
   1176   1.2  matt 
   1177   1.2  matt 	return 0;
   1178   1.2  matt }
   1179   1.2  matt 
   1180   1.2  matt static bool
   1181   1.2  matt bcmeth_txq_active_p(
   1182   1.2  matt 	struct bcmeth_softc * const sc,
   1183   1.2  matt 	struct bcmeth_txqueue *txq)
   1184   1.1  matt {
   1185   1.2  matt 	return !IF_IS_EMPTY(&txq->txq_mbufs);
   1186   1.2  matt }
   1187   1.2  matt 
   1188   1.2  matt static bool
   1189   1.2  matt bcmeth_txq_fillable_p(
   1190   1.2  matt 	struct bcmeth_softc * const sc,
   1191   1.2  matt 	struct bcmeth_txqueue *txq)
   1192   1.2  matt {
   1193   1.2  matt 	return txq->txq_free >= txq->txq_threshold;
   1194   1.2  matt }
   1195   1.2  matt 
   1196   1.2  matt static int
   1197   1.2  matt bcmeth_txq_attach(
   1198   1.2  matt 	struct bcmeth_softc *sc,
   1199   1.2  matt 	struct bcmeth_txqueue *txq,
   1200   1.2  matt 	u_int qno)
   1201   1.2  matt {
   1202   1.8  matt 	size_t desc_count = BCMETH_RINGSIZE / sizeof(txq->txq_first[0]);
   1203   1.2  matt 	int error;
   1204   1.2  matt 	void *descs;
   1205   1.2  matt 
   1206   1.2  matt 	KASSERT(desc_count == 256 || desc_count == 512);
   1207   1.2  matt 
   1208   1.8  matt 	error = bcmeth_dmamem_alloc(sc->sc_dmat, BCMETH_RINGSIZE,
   1209   1.2  matt 	   &txq->txq_descmap_seg, &txq->txq_descmap, &descs);
   1210   1.2  matt 	if (error)
   1211   1.2  matt 		return error;
   1212   1.2  matt 
   1213   1.8  matt 	memset(descs, 0, BCMETH_RINGSIZE);
   1214   1.2  matt 	txq->txq_first = descs;
   1215   1.2  matt 	txq->txq_last = txq->txq_first + desc_count;
   1216   1.2  matt 	txq->txq_consumer = descs;
   1217   1.2  matt 	txq->txq_producer = descs;
   1218   1.2  matt 
   1219   1.2  matt 	IFQ_SET_MAXLEN(&txq->txq_mbufs, BCMETH_MAXTXMBUFS);
   1220   1.2  matt 
   1221   1.2  matt 	txq->txq_reg_xmtaddrlo = GMAC_XMTADDR_LOW;
   1222   1.2  matt 	txq->txq_reg_xmtctl = GMAC_XMTCONTROL;
   1223   1.2  matt 	txq->txq_reg_xmtptr = GMAC_XMTPTR;
   1224   1.2  matt 	txq->txq_reg_xmtsts0 = GMAC_XMTSTATUS0;
   1225  1.10  matt 	txq->txq_reg_xmtsts1 = GMAC_XMTSTATUS1;
   1226   1.2  matt 
   1227   1.2  matt 	bcmeth_txq_reset(sc, txq);
   1228   1.1  matt 
   1229   1.2  matt 	return 0;
   1230   1.1  matt }
   1231   1.1  matt 
   1232   1.1  matt static int
   1233   1.2  matt bcmeth_txq_map_load(
   1234   1.2  matt 	struct bcmeth_softc *sc,
   1235   1.2  matt 	struct bcmeth_txqueue *txq,
   1236   1.2  matt 	struct mbuf *m)
   1237   1.2  matt {
   1238   1.2  matt 	bus_dmamap_t map;
   1239   1.2  matt 	int error;
   1240   1.2  matt 
   1241   1.2  matt 	map = M_GETCTX(m, bus_dmamap_t);
   1242   1.2  matt 	if (map != NULL)
   1243   1.2  matt 		return 0;
   1244   1.2  matt 
   1245   1.2  matt 	map = bcmeth_mapcache_get(sc, sc->sc_tx_mapcache);
   1246   1.2  matt 	if (map == NULL)
   1247   1.2  matt 		return ENOMEM;
   1248   1.2  matt 
   1249   1.2  matt 	error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
   1250   1.2  matt 	    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   1251   1.2  matt 	if (error)
   1252   1.2  matt 		return error;
   1253   1.2  matt 
   1254   1.2  matt 	bus_dmamap_sync(sc->sc_dmat, map, 0, m->m_pkthdr.len,
   1255   1.2  matt 	    BUS_DMASYNC_PREWRITE);
   1256   1.2  matt 	M_SETCTX(m, map);
   1257   1.2  matt 	return 0;
   1258   1.2  matt }
   1259   1.2  matt 
   1260   1.2  matt static void
   1261   1.2  matt bcmeth_txq_map_unload(
   1262   1.2  matt 	struct bcmeth_softc *sc,
   1263   1.2  matt 	struct bcmeth_txqueue *txq,
   1264   1.2  matt 	struct mbuf *m)
   1265   1.2  matt {
   1266   1.2  matt 	KASSERT(m);
   1267   1.2  matt 	bus_dmamap_t map = M_GETCTX(m, bus_dmamap_t);
   1268   1.2  matt 	bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
   1269   1.2  matt 	    BUS_DMASYNC_POSTWRITE);
   1270   1.2  matt 	bus_dmamap_unload(sc->sc_dmat, map);
   1271   1.2  matt 	bcmeth_mapcache_put(sc, sc->sc_tx_mapcache, map);
   1272   1.2  matt }
   1273   1.2  matt 
   1274   1.2  matt static bool
   1275   1.2  matt bcmeth_txq_produce(
   1276   1.2  matt 	struct bcmeth_softc *sc,
   1277   1.2  matt 	struct bcmeth_txqueue *txq,
   1278   1.2  matt 	struct mbuf *m)
   1279   1.2  matt {
   1280   1.2  matt 	bus_dmamap_t map = M_GETCTX(m, bus_dmamap_t);
   1281   1.2  matt 
   1282   1.2  matt 	if (map->dm_nsegs > txq->txq_free)
   1283   1.2  matt 		return false;
   1284   1.2  matt 
   1285   1.2  matt 	/*
   1286   1.2  matt 	 * TCP Offload flag must be set in the first descriptor.
   1287   1.2  matt 	 */
   1288   1.2  matt 	struct gmac_txdb *producer = txq->txq_producer;
   1289   1.2  matt 	uint32_t first_flags = TXDB_FLAG_SF;
   1290   1.2  matt 	uint32_t last_flags = TXDB_FLAG_EF;
   1291   1.2  matt 
   1292   1.2  matt 	/*
   1293   1.2  matt 	 * If we've produced enough descriptors without consuming any
   1294   1.2  matt 	 * we need to ask for an interrupt to reclaim some.
   1295   1.2  matt 	 */
   1296   1.2  matt 	txq->txq_lastintr += map->dm_nsegs;
   1297   1.2  matt 	if (txq->txq_lastintr >= txq->txq_threshold
   1298   1.2  matt 	    || txq->txq_mbufs.ifq_len + 1 == txq->txq_mbufs.ifq_maxlen) {
   1299   1.2  matt 		txq->txq_lastintr = 0;
   1300   1.2  matt 		last_flags |= TXDB_FLAG_IC;
   1301   1.2  matt 	}
   1302   1.2  matt 
   1303   1.2  matt 	KASSERT(producer != txq->txq_last);
   1304   1.2  matt 
   1305   1.2  matt 	struct gmac_txdb *start = producer;
   1306   1.2  matt 	size_t count = map->dm_nsegs;
   1307   1.2  matt 	producer->txdb_flags |= first_flags;
   1308   1.2  matt 	producer->txdb_addrlo = map->dm_segs[0].ds_addr;
   1309   1.2  matt 	producer->txdb_buflen = map->dm_segs[0].ds_len;
   1310   1.2  matt 	for (u_int i = 1; i < map->dm_nsegs; i++) {
   1311   1.2  matt #if 0
   1312   1.2  matt 		printf("[%zu]: %#x/%#x/%#x/%#x\n", producer - txq->txq_first,
   1313   1.2  matt 		     producer->txdb_flags, producer->txdb_buflen,
   1314   1.2  matt 		     producer->txdb_addrlo, producer->txdb_addrhi);
   1315   1.2  matt #endif
   1316   1.2  matt 		if (__predict_false(++producer == txq->txq_last)) {
   1317   1.2  matt 			bcmeth_txq_desc_presync(sc, txq, start,
   1318   1.2  matt 			    txq->txq_last - start);
   1319   1.2  matt 			count -= txq->txq_last - start;
   1320   1.2  matt 			producer = txq->txq_first;
   1321   1.2  matt 			start = txq->txq_first;
   1322   1.2  matt 		}
   1323   1.2  matt 		producer->txdb_addrlo = map->dm_segs[i].ds_addr;
   1324   1.2  matt 		producer->txdb_buflen = map->dm_segs[i].ds_len;
   1325   1.2  matt 	}
   1326   1.2  matt 	producer->txdb_flags |= last_flags;
   1327   1.2  matt #if 0
   1328   1.2  matt 	printf("[%zu]: %#x/%#x/%#x/%#x\n", producer - txq->txq_first,
   1329   1.2  matt 	     producer->txdb_flags, producer->txdb_buflen,
   1330   1.2  matt 	     producer->txdb_addrlo, producer->txdb_addrhi);
   1331   1.2  matt #endif
   1332  1.10  matt 	if (count)
   1333  1.10  matt 		bcmeth_txq_desc_presync(sc, txq, start, count);
   1334   1.2  matt 
   1335   1.2  matt 	/*
   1336   1.2  matt 	 * Reduce free count by the number of segments we consumed.
   1337   1.2  matt 	 */
   1338   1.2  matt 	txq->txq_free -= map->dm_nsegs;
   1339   1.2  matt 	KASSERT(map->dm_nsegs == 1 || txq->txq_producer != producer);
   1340   1.2  matt 	KASSERT(map->dm_nsegs == 1 || (txq->txq_producer->txdb_flags & TXDB_FLAG_EF) == 0);
   1341   1.2  matt 	KASSERT(producer->txdb_flags & TXDB_FLAG_EF);
   1342   1.2  matt 
   1343   1.2  matt #if 0
   1344   1.2  matt 	printf("%s: mbuf %p: produced a %u byte packet in %u segments (%zd..%zd)\n",
   1345   1.2  matt 	    __func__, m, m->m_pkthdr.len, map->dm_nsegs,
   1346   1.2  matt 	    txq->txq_producer - txq->txq_first, producer - txq->txq_first);
   1347   1.2  matt #endif
   1348   1.2  matt 
   1349  1.10  matt 	if (producer + 1 == txq->txq_last)
   1350   1.2  matt 		txq->txq_producer = txq->txq_first;
   1351   1.2  matt 	else
   1352  1.10  matt 		txq->txq_producer = producer + 1;
   1353   1.2  matt 	IF_ENQUEUE(&txq->txq_mbufs, m);
   1354   1.2  matt 
   1355   1.2  matt 	/*
   1356   1.2  matt 	 * Let the transmitter know there's more to do
   1357   1.2  matt 	 */
   1358   1.2  matt 	bcmeth_write_4(sc, txq->txq_reg_xmtptr,
   1359   1.2  matt 	    txq->txq_descmap->dm_segs[0].ds_addr
   1360   1.2  matt 	    + ((uintptr_t)txq->txq_producer & XMT_LASTDSCR));
   1361   1.2  matt 
   1362   1.2  matt 	return true;
   1363   1.2  matt }
   1364   1.2  matt 
   1365   1.2  matt static bool
   1366   1.2  matt bcmeth_txq_enqueue(
   1367   1.2  matt 	struct bcmeth_softc *sc,
   1368   1.2  matt 	struct bcmeth_txqueue *txq)
   1369   1.2  matt {
   1370   1.2  matt 	for (;;) {
   1371   1.2  matt 		if (IF_QFULL(&txq->txq_mbufs))
   1372   1.2  matt 			return false;
   1373   1.2  matt 		struct mbuf *m = txq->txq_next;
   1374   1.2  matt 		if (m == NULL) {
   1375   1.2  matt 			int s = splnet();
   1376   1.2  matt 			IF_DEQUEUE(&sc->sc_if.if_snd, m);
   1377   1.2  matt 			splx(s);
   1378   1.2  matt 			if (m == NULL)
   1379   1.2  matt 				return true;
   1380   1.2  matt 			M_SETCTX(m, NULL);
   1381   1.2  matt 		} else {
   1382   1.2  matt 			txq->txq_next = NULL;
   1383   1.2  matt 		}
   1384   1.2  matt 		int error = bcmeth_txq_map_load(sc, txq, m);
   1385   1.2  matt 		if (error) {
   1386   1.2  matt 			aprint_error_dev(sc->sc_dev,
   1387   1.2  matt 			    "discarded packet due to "
   1388   1.2  matt 			    "dmamap load failure: %d\n", error);
   1389   1.2  matt 			m_freem(m);
   1390   1.2  matt 			continue;
   1391   1.2  matt 		}
   1392   1.2  matt 		KASSERT(txq->txq_next == NULL);
   1393   1.2  matt 		if (!bcmeth_txq_produce(sc, txq, m)) {
   1394   1.2  matt 			txq->txq_next = m;
   1395   1.2  matt 			return false;
   1396   1.2  matt 		}
   1397   1.2  matt 		KASSERT(txq->txq_next == NULL);
   1398   1.2  matt 	}
   1399   1.2  matt }
   1400   1.2  matt 
   1401   1.2  matt static bool
   1402   1.2  matt bcmeth_txq_consume(
   1403   1.2  matt 	struct bcmeth_softc *sc,
   1404   1.2  matt 	struct bcmeth_txqueue *txq)
   1405   1.2  matt {
   1406   1.2  matt 	struct ifnet * const ifp = &sc->sc_if;
   1407   1.2  matt 	struct gmac_txdb *consumer = txq->txq_consumer;
   1408   1.2  matt 	size_t txfree = 0;
   1409   1.2  matt 
   1410   1.2  matt #if 0
   1411   1.2  matt 	printf("%s: entry: free=%zu\n", __func__, txq->txq_free);
   1412   1.2  matt #endif
   1413   1.2  matt 
   1414   1.2  matt 	for (;;) {
   1415   1.2  matt 		if (consumer == txq->txq_producer) {
   1416   1.2  matt 			txq->txq_consumer = consumer;
   1417   1.2  matt 			txq->txq_free += txfree;
   1418   1.2  matt 			txq->txq_lastintr -= min(txq->txq_lastintr, txfree);
   1419   1.2  matt #if 0
   1420   1.5  matt 			printf("%s: empty: freed %zu descriptors going from %zu to %zu\n",
   1421   1.2  matt 			    __func__, txfree, txq->txq_free - txfree, txq->txq_free);
   1422   1.2  matt #endif
   1423   1.2  matt 			KASSERT(txq->txq_lastintr == 0);
   1424   1.2  matt 			KASSERT(txq->txq_free == txq->txq_last - txq->txq_first - 1);
   1425   1.2  matt 			return true;
   1426   1.2  matt 		}
   1427   1.2  matt 		bcmeth_txq_desc_postsync(sc, txq, consumer, 1);
   1428   1.2  matt 		uint32_t s0 = bcmeth_read_4(sc, txq->txq_reg_xmtsts0);
   1429   1.2  matt 		if (consumer == txq->txq_first + __SHIFTOUT(s0, XMT_CURRDSCR)) {
   1430   1.2  matt 			txq->txq_consumer = consumer;
   1431   1.2  matt 			txq->txq_free += txfree;
   1432   1.2  matt 			txq->txq_lastintr -= min(txq->txq_lastintr, txfree);
   1433   1.2  matt #if 0
   1434   1.2  matt 			printf("%s: freed %zu descriptors\n",
   1435   1.2  matt 			    __func__, txfree);
   1436   1.2  matt #endif
   1437   1.2  matt 			return bcmeth_txq_fillable_p(sc, txq);
   1438   1.2  matt 		}
   1439   1.2  matt 
   1440   1.2  matt 		/*
   1441   1.2  matt 		 * If this is the last descriptor in the chain, get the
   1442   1.2  matt 		 * mbuf, free its dmamap, and free the mbuf chain itself.
   1443   1.2  matt 		 */
   1444   1.2  matt 		const uint32_t txdb_flags = consumer->txdb_flags;
   1445   1.2  matt 		if (txdb_flags & TXDB_FLAG_EF) {
   1446   1.2  matt 			struct mbuf *m;
   1447   1.2  matt 
   1448   1.2  matt 			IF_DEQUEUE(&txq->txq_mbufs, m);
   1449   1.2  matt 			KASSERT(m);
   1450   1.2  matt 			bcmeth_txq_map_unload(sc, txq, m);
   1451   1.2  matt #if 0
   1452   1.2  matt 			printf("%s: mbuf %p: consumed a %u byte packet\n",
   1453   1.2  matt 			    __func__, m, m->m_pkthdr.len);
   1454   1.2  matt #endif
   1455  1.10  matt 			bpf_mtap(ifp, m);
   1456   1.2  matt 			ifp->if_opackets++;
   1457   1.2  matt 			ifp->if_obytes += m->m_pkthdr.len;
   1458   1.2  matt 			if (m->m_flags & M_MCAST)
   1459   1.2  matt 				ifp->if_omcasts++;
   1460   1.2  matt 			m_freem(m);
   1461   1.2  matt 		}
   1462   1.2  matt 
   1463   1.2  matt 		/*
   1464   1.2  matt 		 * We own this packet again.  Clear all flags except wrap.
   1465   1.2  matt 		 */
   1466   1.2  matt 		txfree++;
   1467   1.2  matt 
   1468   1.2  matt 		/*
   1469   1.2  matt 		 * Wrap at the last entry!
   1470   1.2  matt 		 */
   1471   1.2  matt 		if (txdb_flags & TXDB_FLAG_ET) {
   1472   1.2  matt 			consumer->txdb_flags = TXDB_FLAG_ET;
   1473   1.2  matt 			KASSERT(consumer + 1 == txq->txq_last);
   1474   1.2  matt 			consumer = txq->txq_first;
   1475   1.2  matt 		} else {
   1476   1.2  matt 			consumer->txdb_flags = 0;
   1477   1.2  matt 			consumer++;
   1478   1.2  matt 			KASSERT(consumer < txq->txq_last);
   1479   1.2  matt 		}
   1480   1.2  matt 	}
   1481   1.2  matt }
   1482   1.2  matt 
   1483   1.2  matt static void
   1484   1.2  matt bcmeth_txq_purge(
   1485   1.2  matt 	struct bcmeth_softc *sc,
   1486   1.2  matt 	struct bcmeth_txqueue *txq)
   1487   1.2  matt {
   1488   1.2  matt 	struct mbuf *m;
   1489   1.2  matt 	KASSERT((bcmeth_read_4(sc, UNIMAC_COMMAND_CONFIG) & TX_ENA) == 0);
   1490   1.2  matt 
   1491   1.2  matt 	for (;;) {
   1492   1.2  matt 		IF_DEQUEUE(&txq->txq_mbufs, m);
   1493   1.2  matt 		if (m == NULL)
   1494   1.2  matt 			break;
   1495   1.2  matt 		bcmeth_txq_map_unload(sc, txq, m);
   1496   1.2  matt 		m_freem(m);
   1497   1.2  matt 	}
   1498   1.2  matt 	if ((m = txq->txq_next) != NULL) {
   1499   1.2  matt 		txq->txq_next = NULL;
   1500   1.2  matt 		bcmeth_txq_map_unload(sc, txq, m);
   1501   1.2  matt 		m_freem(m);
   1502   1.2  matt 	}
   1503   1.2  matt }
   1504   1.2  matt 
   1505   1.2  matt static void
   1506   1.2  matt bcmeth_txq_reset(
   1507   1.2  matt 	struct bcmeth_softc *sc,
   1508   1.2  matt 	struct bcmeth_txqueue *txq)
   1509   1.2  matt {
   1510   1.2  matt 	/*
   1511   1.2  matt 	 * sync all the descriptors
   1512   1.2  matt 	 */
   1513   1.2  matt 	bcmeth_txq_desc_postsync(sc, txq, txq->txq_first,
   1514   1.2  matt 	    txq->txq_last - txq->txq_first);
   1515   1.2  matt 
   1516   1.2  matt 	/*
   1517   1.2  matt 	 * Make sure we own all descriptors in the ring.
   1518   1.2  matt 	 */
   1519   1.2  matt 	struct gmac_txdb *txdb;
   1520   1.2  matt 	for (txdb = txq->txq_first; txdb < txq->txq_last - 1; txdb++) {
   1521   1.2  matt 		txdb->txdb_flags = 0;
   1522   1.2  matt 	}
   1523   1.2  matt 
   1524   1.2  matt 	/*
   1525   1.2  matt 	 * Last descriptor has the wrap flag.
   1526   1.2  matt 	 */
   1527   1.2  matt 	txdb->txdb_flags = TXDB_FLAG_ET;
   1528   1.2  matt 
   1529   1.2  matt 	/*
   1530   1.2  matt 	 * Reset the producer consumer indexes.
   1531   1.2  matt 	 */
   1532   1.2  matt 	txq->txq_consumer = txq->txq_first;
   1533   1.2  matt 	txq->txq_producer = txq->txq_first;
   1534   1.2  matt 	txq->txq_free = txq->txq_last - txq->txq_first - 1;
   1535   1.2  matt 	txq->txq_threshold = txq->txq_free / 2;
   1536   1.2  matt 	txq->txq_lastintr = 0;
   1537   1.2  matt 
   1538   1.2  matt 	/*
   1539   1.2  matt 	 * What do we want to get interrupted on?
   1540   1.2  matt 	 */
   1541   1.2  matt 	sc->sc_intmask |= XMTINT_0 | XMTUF;
   1542   1.2  matt 
   1543   1.2  matt 	/*
   1544   1.2  matt 	 * Restart the transmiter at the first descriptor
   1545   1.2  matt 	 */
   1546   1.2  matt 	bcmeth_write_4(sc, txq->txq_reg_xmtaddrlo,
   1547   1.2  matt 	    txq->txq_descmap->dm_segs->ds_addr);
   1548   1.2  matt }
   1549   1.2  matt 
   1550   1.2  matt static void
   1551   1.2  matt bcmeth_ifstart(struct ifnet *ifp)
   1552   1.2  matt {
   1553   1.2  matt 	struct bcmeth_softc * const sc = ifp->if_softc;
   1554   1.2  matt 
   1555   1.2  matt 	atomic_or_uint(&sc->sc_soft_flags, SOFT_TXINTR);
   1556   1.2  matt 	softint_schedule(sc->sc_soft_ih);
   1557   1.2  matt }
   1558   1.2  matt 
   1559   1.2  matt int
   1560   1.1  matt bcmeth_intr(void *arg)
   1561   1.1  matt {
   1562   1.1  matt 	struct bcmeth_softc * const sc = arg;
   1563   1.2  matt 	uint32_t soft_flags = 0;
   1564   1.8  matt 	uint32_t work_flags = 0;
   1565   1.1  matt 	int rv = 0;
   1566   1.1  matt 
   1567   1.1  matt 	mutex_enter(sc->sc_hwlock);
   1568   1.1  matt 
   1569   1.2  matt 	sc->sc_ev_intr.ev_count++;
   1570   1.2  matt 
   1571   1.2  matt 	for (;;) {
   1572   1.2  matt 		uint32_t intstatus = bcmeth_read_4(sc, GMAC_INTSTATUS);
   1573   1.2  matt 		intstatus &= sc->sc_intmask;
   1574   1.2  matt 		bcmeth_write_4(sc, GMAC_INTSTATUS, intstatus);	/* write 1 to clear */
   1575   1.2  matt 		if (intstatus == 0) {
   1576   1.2  matt 			break;
   1577   1.2  matt 		}
   1578   1.2  matt #if 0
   1579   1.8  matt 		aprint_normal_dev(sc->sc_dev, "%s: intstatus=%#x intmask=%#x\n",
   1580   1.8  matt 		    __func__, intstatus, bcmeth_read_4(sc, GMAC_INTMASK));
   1581   1.2  matt #endif
   1582   1.2  matt 		if (intstatus & RCVINT) {
   1583   1.8  matt 			struct bcmeth_rxqueue * const rxq = &sc->sc_rxq;
   1584   1.2  matt 			intstatus &= ~RCVINT;
   1585  1.13  matt 			atomic_and_32(&sc->sc_intmask, (uint32_t)~RCVINT);
   1586   1.8  matt 
   1587   1.8  matt 			uint32_t rcvsts0 = bcmeth_read_4(sc, rxq->rxq_reg_rcvsts0);
   1588   1.8  matt 			uint32_t descs = __SHIFTOUT(rcvsts0, RCV_CURRDSCR);
   1589   1.8  matt 			if (descs < rxq->rxq_consumer - rxq->rxq_first) {
   1590   1.8  matt 				/*
   1591   1.8  matt 				 * We wrapped at the end so count how far
   1592   1.8  matt 				 * we are from the end.
   1593   1.8  matt 				 */
   1594   1.8  matt 				descs += rxq->rxq_last - rxq->rxq_consumer;
   1595   1.8  matt 			} else {
   1596   1.8  matt 				descs -= rxq->rxq_consumer - rxq->rxq_first;
   1597   1.8  matt 			}
   1598   1.8  matt 			/*
   1599   1.8  matt 			 * If we "timedout" we can't be hogging so use
   1600   1.8  matt 			 * softints.  If we exceeded then we might hogging
   1601   1.8  matt 			 * so let the workqueue deal with them.
   1602   1.8  matt 			 */
   1603   1.8  matt 			const uint32_t framecount = __SHIFTOUT(sc->sc_rcvlazy, INTRCVLAZY_FRAMECOUNT);
   1604   1.9  matt 			if (descs < framecount
   1605   1.9  matt 			    || (curcpu()->ci_curlwp->l_flag & LW_IDLE)) {
   1606   1.8  matt 				soft_flags |= SOFT_RXINTR;
   1607   1.8  matt 			} else {
   1608   1.8  matt 				work_flags |= WORK_RXINTR;
   1609   1.8  matt 			}
   1610   1.2  matt 		}
   1611   1.2  matt 
   1612   1.2  matt 		if (intstatus & XMTINT_0) {
   1613   1.2  matt 			intstatus &= ~XMTINT_0;
   1614  1.13  matt 			atomic_and_32(&sc->sc_intmask, (uint32_t)~XMTINT_0);
   1615   1.2  matt 			soft_flags |= SOFT_TXINTR;
   1616   1.2  matt 		}
   1617   1.2  matt 
   1618   1.2  matt 		if (intstatus & RCVDESCUF) {
   1619   1.2  matt 			intstatus &= ~RCVDESCUF;
   1620  1.13  matt 			atomic_and_32(&sc->sc_intmask, (uint32_t)~RCVDESCUF);
   1621   1.8  matt 			work_flags |= WORK_RXUNDERFLOW;
   1622   1.2  matt 		}
   1623   1.2  matt 
   1624   1.2  matt 		if (intstatus) {
   1625  1.10  matt 			aprint_error_dev(sc->sc_dev,
   1626  1.10  matt 			    "intr: intstatus=%#x\n", intstatus);
   1627  1.10  matt 			aprint_error_dev(sc->sc_dev,
   1628  1.10  matt 			    "rcvbase=%p/%#lx rcvptr=%#x rcvsts=%#x/%#x\n",
   1629  1.10  matt 			    sc->sc_rxq.rxq_first,
   1630  1.10  matt 			    sc->sc_rxq.rxq_descmap->dm_segs[0].ds_addr,
   1631  1.10  matt 			    bcmeth_read_4(sc, sc->sc_rxq.rxq_reg_rcvptr),
   1632  1.10  matt 			    bcmeth_read_4(sc, sc->sc_rxq.rxq_reg_rcvsts0),
   1633  1.10  matt 			    bcmeth_read_4(sc, sc->sc_rxq.rxq_reg_rcvsts1));
   1634  1.10  matt 			aprint_error_dev(sc->sc_dev,
   1635  1.10  matt 			    "xmtbase=%p/%#lx xmtptr=%#x xmtsts=%#x/%#x\n",
   1636  1.10  matt 			    sc->sc_txq.txq_first,
   1637  1.10  matt 			    sc->sc_txq.txq_descmap->dm_segs[0].ds_addr,
   1638  1.10  matt 			    bcmeth_read_4(sc, sc->sc_txq.txq_reg_xmtptr),
   1639  1.10  matt 			    bcmeth_read_4(sc, sc->sc_txq.txq_reg_xmtsts0),
   1640  1.10  matt 			    bcmeth_read_4(sc, sc->sc_txq.txq_reg_xmtsts1));
   1641   1.2  matt 			Debugger();
   1642  1.13  matt 			atomic_and_32(&sc->sc_intmask, ~intstatus);
   1643   1.8  matt 			work_flags |= WORK_REINIT;
   1644   1.2  matt 			break;
   1645   1.2  matt 		}
   1646   1.2  matt 	}
   1647   1.2  matt 
   1648   1.8  matt 	if (work_flags | soft_flags) {
   1649   1.8  matt 		bcmeth_write_4(sc, GMAC_INTMASK, sc->sc_intmask);
   1650   1.8  matt 	}
   1651   1.8  matt 
   1652   1.8  matt 	if (work_flags) {
   1653   1.8  matt 		if (sc->sc_work_flags == 0) {
   1654   1.8  matt 			workqueue_enqueue(sc->sc_workq, &sc->sc_work, NULL);
   1655   1.8  matt 		}
   1656   1.8  matt 		atomic_or_32(&sc->sc_work_flags, work_flags);
   1657   1.8  matt 		rv = 1;
   1658   1.8  matt 	}
   1659   1.8  matt 
   1660   1.2  matt 	if (soft_flags) {
   1661   1.8  matt 		if (sc->sc_soft_flags == 0) {
   1662   1.8  matt 			softint_schedule(sc->sc_soft_ih);
   1663   1.8  matt 		}
   1664   1.8  matt 		atomic_or_32(&sc->sc_soft_flags, soft_flags);
   1665   1.2  matt 		rv = 1;
   1666   1.2  matt 	}
   1667   1.1  matt 
   1668   1.1  matt 	mutex_exit(sc->sc_hwlock);
   1669   1.1  matt 
   1670   1.1  matt 	return rv;
   1671   1.1  matt }
   1672   1.2  matt 
   1673   1.2  matt void
   1674   1.2  matt bcmeth_soft_intr(void *arg)
   1675   1.2  matt {
   1676   1.2  matt 	struct bcmeth_softc * const sc = arg;
   1677   1.2  matt 	struct ifnet * const ifp = &sc->sc_if;
   1678   1.2  matt 
   1679   1.2  matt 	mutex_enter(sc->sc_lock);
   1680   1.2  matt 
   1681   1.2  matt 	u_int soft_flags = atomic_swap_uint(&sc->sc_soft_flags, 0);
   1682   1.2  matt 
   1683   1.2  matt 	sc->sc_ev_soft_intr.ev_count++;
   1684   1.2  matt 
   1685   1.8  matt 	if ((soft_flags & SOFT_TXINTR)
   1686   1.8  matt 	    || bcmeth_txq_active_p(sc, &sc->sc_txq)) {
   1687   1.8  matt 		/*
   1688   1.8  matt 		 * Let's do what we came here for.  Consume transmitted
   1689   1.8  matt 		 * packets off the the transmit ring.
   1690   1.8  matt 		 */
   1691   1.8  matt 		if (!bcmeth_txq_consume(sc, &sc->sc_txq)
   1692   1.8  matt 		    || !bcmeth_txq_enqueue(sc, &sc->sc_txq)) {
   1693   1.8  matt 			sc->sc_ev_tx_stall.ev_count++;
   1694   1.8  matt 			ifp->if_flags |= IFF_OACTIVE;
   1695   1.8  matt 		} else {
   1696   1.8  matt 			ifp->if_flags &= ~IFF_OACTIVE;
   1697   1.8  matt 		}
   1698  1.13  matt 		atomic_or_32(&sc->sc_intmask, XMTINT_0);
   1699   1.8  matt 	}
   1700   1.8  matt 
   1701   1.8  matt 	if (soft_flags & SOFT_RXINTR) {
   1702   1.8  matt 		/*
   1703   1.8  matt 		 * Let's consume
   1704   1.8  matt 		 */
   1705   1.8  matt 		bcmeth_rxq_consume(sc, &sc->sc_rxq);
   1706  1.13  matt 		atomic_or_32(&sc->sc_intmask, RCVINT);
   1707   1.8  matt 	}
   1708   1.8  matt 
   1709   1.8  matt 	if (ifp->if_flags & IFF_RUNNING) {
   1710   1.8  matt 		bcmeth_rxq_produce(sc, &sc->sc_rxq);
   1711  1.14  matt 		mutex_spin_enter(sc->sc_hwlock);
   1712   1.8  matt 		bcmeth_write_4(sc, GMAC_INTMASK, sc->sc_intmask);
   1713  1.14  matt 		mutex_spin_exit(sc->sc_hwlock);
   1714   1.8  matt 	}
   1715   1.8  matt 
   1716   1.8  matt 	mutex_exit(sc->sc_lock);
   1717   1.8  matt }
   1718   1.8  matt 
   1719   1.8  matt void
   1720   1.8  matt bcmeth_worker(struct work *wk, void *arg)
   1721   1.8  matt {
   1722   1.8  matt 	struct bcmeth_softc * const sc = arg;
   1723   1.8  matt 	struct ifnet * const ifp = &sc->sc_if;
   1724   1.8  matt 
   1725   1.8  matt 	mutex_enter(sc->sc_lock);
   1726   1.8  matt 
   1727   1.8  matt 	sc->sc_ev_work.ev_count++;
   1728   1.8  matt 
   1729   1.8  matt 	uint32_t work_flags = atomic_swap_32(&sc->sc_work_flags, 0);
   1730   1.8  matt 	if (work_flags & WORK_REINIT) {
   1731   1.2  matt 		int s = splnet();
   1732   1.8  matt 		sc->sc_soft_flags = 0;
   1733   1.2  matt 		bcmeth_ifinit(ifp);
   1734   1.2  matt 		splx(s);
   1735   1.8  matt 		work_flags &= ~WORK_RXUNDERFLOW;
   1736   1.2  matt 	}
   1737   1.2  matt 
   1738   1.8  matt 	if (work_flags & WORK_RXUNDERFLOW) {
   1739   1.2  matt 		struct bcmeth_rxqueue * const rxq = &sc->sc_rxq;
   1740   1.2  matt 		size_t threshold = 5 * rxq->rxq_threshold / 4;
   1741   1.2  matt 		if (threshold >= rxq->rxq_last - rxq->rxq_first) {
   1742   1.2  matt 			threshold = rxq->rxq_last - rxq->rxq_first - 1;
   1743   1.2  matt 		} else {
   1744  1.13  matt 			atomic_or_32(&sc->sc_intmask, RCVDESCUF);
   1745   1.2  matt 		}
   1746   1.2  matt 		aprint_normal_dev(sc->sc_dev,
   1747   1.2  matt 		    "increasing receive buffers from %zu to %zu\n",
   1748   1.2  matt 		    rxq->rxq_threshold, threshold);
   1749   1.2  matt 		rxq->rxq_threshold = threshold;
   1750   1.2  matt 	}
   1751   1.2  matt 
   1752   1.8  matt 	if (work_flags & WORK_RXINTR) {
   1753   1.2  matt 		/*
   1754   1.2  matt 		 * Let's consume
   1755   1.2  matt 		 */
   1756   1.2  matt 		bcmeth_rxq_consume(sc, &sc->sc_rxq);
   1757  1.13  matt 		atomic_or_32(&sc->sc_intmask, RCVINT);
   1758   1.2  matt 	}
   1759   1.2  matt 
   1760   1.2  matt 	if (ifp->if_flags & IFF_RUNNING) {
   1761   1.2  matt 		bcmeth_rxq_produce(sc, &sc->sc_rxq);
   1762  1.14  matt 		mutex_spin_enter(sc->sc_hwlock);
   1763   1.2  matt 		bcmeth_write_4(sc, GMAC_INTMASK, sc->sc_intmask);
   1764  1.14  matt 		mutex_spin_exit(sc->sc_hwlock);
   1765   1.2  matt 	}
   1766   1.2  matt 
   1767   1.2  matt 	mutex_exit(sc->sc_lock);
   1768   1.2  matt }
   1769