bcm53xx_reg.h revision 1.16 1 1.1 matt /*-
2 1.1 matt * Copyright (c) 2012 The NetBSD Foundation, Inc.
3 1.1 matt * All rights reserved.
4 1.1 matt *
5 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
6 1.1 matt * by Matt Thomas of 3am Software Foundry.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt *
17 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
18 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
19 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
20 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
21 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
28 1.1 matt */
29 1.1 matt
30 1.1 matt #ifndef _ARM_BROADCOM_BCM53XX_REG_H_
31 1.1 matt #define _ARM_BROADCOM_BCM53XX_REG_H_
32 1.1 matt
33 1.1 matt /*
34 1.1 matt * 0x0000_0000..0x07ff_ffff 128MB DDR2/3 DRAM Memory Region (dual map)
35 1.1 matt * 0x0800_0000..0x0fff_ffff 128MB PCIe 0 Address Match Region
36 1.1 matt * 0x1800_0000..0x180f_ffff 1MB Core Register Region
37 1.1 matt * 0x1810_0000..0x181f_ffff 1MB IDM Register Region
38 1.1 matt * 0x1900_0000..0x190f_ffff 1MB ARMcore (CORTEX-A9) Register Region
39 1.1 matt * 0x1c00_0000..0x1dff_ffff 1MB NAND Flash Region
40 1.1 matt * 0x1e00_0000..0x1dff_ffff 1MB Serial Flash Region
41 1.1 matt * 0x4000_0000..0x47ff_ffff 128MB PCIe 1 Address Match Region
42 1.1 matt * 0x4800_0000..0x4fff_ffff 128MB PCIe 2 Address Match Region
43 1.1 matt * 0x8000_0000..0xbfff_ffff 1024MB DDR2/3 DRAM Memory Region
44 1.1 matt * 0xfffd_0000..0xfffe_ffff 128KB Internal Boot ROM Region
45 1.1 matt * 0xffff_0000..0xffff_043f 1088B Internal SKU ROM Region
46 1.1 matt * 0xffff_1000..0xffff_1fff 4KB Enumeration ROM Register Region
47 1.1 matt */
48 1.15 matt #define BCM53XX_PCIE0_OWIN_PBASE 0x08000000
49 1.15 matt #define BCM53XX_PCIE0_OWIN_SIZE 0x04000000
50 1.15 matt #define BCM53XX_PCIE0_OWIN_MAX 0x08000000
51 1.3 matt
52 1.15 matt #define BCM53XX_IOREG_PBASE 0x18000000
53 1.15 matt #define BCM53XX_IOREG_SIZE 0x00200000
54 1.1 matt
55 1.15 matt #define BCM53XX_ARMCORE_PBASE 0x19000000
56 1.15 matt #define BCM53XX_ARMCORE_SIZE 0x00100000
57 1.1 matt
58 1.15 matt #define BCM53XX_NAND_PBASE 0x1c000000
59 1.15 matt #define BCM53XX_NAND_SIZE 0x01000000
60 1.1 matt
61 1.15 matt #define BCM53XX_SPIFLASH_PBASE 0x1d000000
62 1.15 matt #define BCM53XX_SPIFLASH_SIZE 0x01000000
63 1.1 matt
64 1.15 matt #define BCM53XX_PCIE1_OWIN_PBASE 0x40000000
65 1.15 matt #define BCM53XX_PCIE1_OWIN_SIZE 0x04000000
66 1.15 matt #define BCM53XX_PCIE1_OWIN_MAX 0x08000000
67 1.3 matt
68 1.15 matt #define BCM53XX_PCIE2_OWIN_PBASE 0x48000000
69 1.15 matt #define BCM53XX_PCIE2_OWIN_SIZE 0x04000000
70 1.15 matt #define BCM53XX_PCIE2_OWIN_MAX 0x08000000
71 1.3 matt
72 1.15 matt #define BCM53XX_IO_SIZE (BCM53XX_IOREG_SIZE \
73 1.3 matt + BCM53XX_ARMCORE_SIZE \
74 1.3 matt + BCM53XX_PCIE0_OWIN_SIZE \
75 1.3 matt + BCM53XX_PCIE1_OWIN_SIZE \
76 1.3 matt + BCM53XX_PCIE2_OWIN_SIZE)
77 1.1 matt
78 1.15 matt #define BCM53XX_REF_CLK (25*1000*1000)
79 1.1 matt
80 1.15 matt #define CCA_UART_FREQ BCM53XX_REF_CLK
81 1.1 matt
82 1.1 matt /* Chip Common A */
83 1.15 matt #define CCA_MISC_BASE 0x000000
84 1.15 matt #define CCA_MISC_SIZE 0x001000
85 1.15 matt #define CCA_UART0_BASE 0x000300
86 1.15 matt #define CCA_UART1_BASE 0x000400
87 1.1 matt
88 1.1 matt /* Chip Common B */
89 1.15 matt #define CCB_BASE 0x000000
90 1.16 matt #ifdef BCM5301X
91 1.15 matt #define CCB_SIZE 0x030000
92 1.15 matt #define PWM_BASE 0x002000
93 1.15 matt #define MII_BASE 0x003000
94 1.15 matt #define RNG_BASE 0x004000
95 1.15 matt #define TIMER0_BASE 0x005000
96 1.15 matt #define TIMER1_BASE 0x006000
97 1.15 matt #define SRAB_BASE 0x007000
98 1.16 matt #define UART2_BASE 0x008000
99 1.16 matt #define SMBUS1_BASE 0x009000
100 1.1 matt
101 1.15 matt #define CRU_BASE 0x00b000
102 1.15 matt #define DMU_BASE 0x00c000
103 1.16 matt #elif defined(BCM563XX)
104 1.16 matt #define CCB_SIZE 0x040000
105 1.16 matt #define GPIO_BASE 0x030000
106 1.16 matt #define PWM_BASE 0x031000
107 1.16 matt #define MII_BASE 0x032000
108 1.16 matt #define RNG_BASE 0x033000
109 1.16 matt #define TIMER0_BASE 0x034000
110 1.16 matt #define TIMER1_BASE 0x035000
111 1.16 matt #define UART2_BASE 0x037000
112 1.16 matt #define SMBUS0_BASE 0x038000
113 1.16 matt #define WDT_BASE 0x039000
114 1.16 matt #define PKA_BASE 0x03a000
115 1.16 matt #define SMBUS1_BASE 0x03b000
116 1.16 matt
117 1.16 matt #define CRU_BASE 0x03e000
118 1.16 matt #define DMU_BASE 0x03f000
119 1.16 matt #endif
120 1.1 matt
121 1.15 matt #define DDR_BASE 0x010000
122 1.1 matt
123 1.15 matt #define PCIE0_BASE 0x012000
124 1.15 matt #define PCIE1_BASE 0x013000
125 1.14 matt
126 1.14 matt #ifdef BCM5301X
127 1.15 matt #define PCIE2_BASE 0x014000
128 1.1 matt #define SDIO_BASE 0x020000
129 1.15 matt #define EHCI_BASE 0x021000
130 1.15 matt #define OHCI_BASE 0x022000
131 1.15 matt #define GMAC0_BASE 0x024000
132 1.15 matt #define GMAC1_BASE 0x025000
133 1.15 matt #define GMAC2_BASE 0x026000
134 1.15 matt #define GMAC3_BASE 0x027000
135 1.15 matt #define NAND_BASE 0x028000
136 1.14 matt #define QSPI_BASE 0x029000
137 1.14 matt #define I2S_BASE 0x02A000
138 1.14 matt #define DMAC_BASE 0x02C000
139 1.14 matt #endif
140 1.14 matt
141 1.14 matt #ifdef BCM563XX
142 1.14 matt #define DMAC_BASE 0x020000
143 1.15 matt #define GMAC0_BASE 0x022000
144 1.15 matt #define GMAC1_BASE 0x023000
145 1.15 matt #define NAND_BASE 0x026000
146 1.15 matt #define QSPI_BASE 0x027000
147 1.15 matt #define EHCI_BASE 0x02A000
148 1.15 matt #define OHCI_BASE 0x02B000
149 1.14 matt #endif
150 1.1 matt
151 1.15 matt #define IDM_BASE 0x100000
152 1.15 matt #define IDM_SIZE 0x100000
153 1.1 matt
154 1.1 matt /* Chip Common A */
155 1.1 matt
156 1.1 matt #ifdef CCA_PRIVATE
157 1.1 matt
158 1.15 matt #define MISC_CHIPID 0x000
159 1.15 matt #define CHIPID_REV __BITS(19,16)
160 1.15 matt #define CHIPID_ID __BITS(15,0)
161 1.15 matt #define ID_BCM53010 0xcf12 // 53010
162 1.15 matt #define ID_BCM53011 0xcf13 // 53011
163 1.15 matt #define ID_BCM53012 0xcf14 // 53012
164 1.15 matt #define ID_BCM53013 0xcf15 // 53013
165 1.15 matt #define ID_BCM56340 0xdc14 // 56340
166 1.15 matt
167 1.15 matt #define MISC_CAPABILITY 0x004
168 1.15 matt #define CAPABILITY_JTAG_PRESENT __BIT(22)
169 1.15 matt #define CAPABILITY_UART_CLKSEL __BITS(4,3)
170 1.15 matt #define UART_CLKSEL_REFCLK 0
171 1.15 matt #define UART_CLKSEL_INTCLK 1
172 1.1 matt /* 2 & 3 are reserved */
173 1.15 matt #define CAPABILITY_BIG_ENDIAN __BIT(2)
174 1.15 matt #define CAPABILITY_UART_COUNT __BITS(1,0)
175 1.1 matt
176 1.15 matt #define MISC_CORECTL 0x008
177 1.15 matt #define CORECTL_UART_CLK_EN __BIT(3)
178 1.15 matt #define CORECTL_GPIO_ASYNC_INT_EN __BIT(2)
179 1.15 matt #define CORECTL_UART_CLK_OVERRIDE __BIT(0)
180 1.15 matt
181 1.15 matt #define MISC_INTSTATUS 0x020
182 1.15 matt #define INTSTATUS_WDRESET __BIT(31) // WO2C
183 1.15 matt #define INTSTATUS_UARTINT __BIT(6) // RO
184 1.15 matt #define INTSTATUS_GPIOINT __BIT(0) // RO
185 1.15 matt
186 1.15 matt #define MISC_INTMASK 0x024
187 1.15 matt #define INTMASK_UARTINT __BIT(6) // 1 = enabled
188 1.15 matt #define INTMASK_GPIOINT __BIT(0) // 1 = enabled
189 1.1 matt
190 1.1 matt /* Only bits [23:0] are used in the GPIO registers */
191 1.15 matt #define GPIO_INPUT 0x060 // RO
192 1.15 matt #define GPIO_OUT 0x064
193 1.15 matt #define GPIO_OUTEN 0x068
194 1.15 matt #define GPIO_INTPOLARITY 0x070 // 1 = active low
195 1.15 matt #define GPIO_INTMASK 0x074 // 1 = enabled (level)
196 1.15 matt #define GPIO_EVENT 0x078 // W1C, 1 = edge seen
197 1.15 matt #define GPIO_EVENT_INTMASK 0x07c // 1 = enabled (edge)
198 1.15 matt #define GPIO_EVENT_INTPOLARITY 0x084 // 1 = falling
199 1.15 matt #define GPIO_TIMER_VAL 0x088
200 1.15 matt #define TIMERVAL_ONCOUNT __BITS(31,16)
201 1.15 matt #define TIMERVAL_OFFCOUNT __BITS(15,0)
202 1.1 matt #define GPIO_TIMER_OUTMASK 0x08c
203 1.1 matt #define GPIO_DEBUG_SEL 0x0a8
204 1.1 matt
205 1.15 matt #define MISC_WATCHDOG 0x080 // 0 disables, 1 resets
206 1.1 matt
207 1.15 matt #define MISC_CLKDIV 0x0a4
208 1.15 matt #define CLKDIV_JTAG_MASTER_CLKDIV __BITS(13,9)
209 1.15 matt #define CLKDIV_UART_CLKDIV __BITS(7,1)
210 1.1 matt
211 1.15 matt #define MISC_CAPABILITY2 0x0ac
212 1.1 matt #define CAPABILITY2_GSIO_PRESENT __BIT(1) // SPI exists
213 1.1 matt
214 1.15 matt #define MISC_GSIOCTL 0x0e4
215 1.15 matt #define GSIOCTL_STARTBUSY __BIT(31)
216 1.15 matt #define GSIOCTL_GSIOMODE __BIT(30) // 0 = SPI
217 1.15 matt #define GSIOCTL_ERROR __BIT(23)
218 1.15 matt #define GSIOCTL_BIGENDIAN __BIT(22)
219 1.15 matt #define GSIOCTL_GSIOGO __BIT(21)
220 1.15 matt #define GSIOCTL_NUM_DATABYTES __BITS(17,16) // actual is + 1
221 1.15 matt #define GSIOCTL_NUM_WAITCYCLES __BITS(15,14) // actual is + 1
222 1.15 matt #define GSIOCTL_NUM_ADDRESSBYTES __BITS(13,12) // actual is + 1
223 1.15 matt #define GSIOCTL_GSIOCODE __BITS(10,8)
224 1.15 matt #define GSIOCODE_OP_RD1DATA 0
225 1.15 matt #define GSIOCODE_OP_WRADDR_RDADDR 1
226 1.15 matt #define GSIOCODE_OP_WRADDR_XFRDATA 2
227 1.15 matt #define GSIOCODE_OP_WRADDR_WAIT_XFRDATA 3
228 1.15 matt #define GSIOCODE_XFRDATA 4
229 1.15 matt #define GSIOCTL_GSIOOP __BITS(7,0)
230 1.1 matt
231 1.15 matt #define MISC_GSIOADDRESS 0x0e8
232 1.15 matt #define MISC_GSIODATA 0x0ec
233 1.1 matt
234 1.15 matt #define MISC_CLKDIV2 0x0f0
235 1.15 matt #define CLKDIV2_GSIODIV __BITS(20,5)
236 1.1 matt
237 1.15 matt #define MISC_EROM_PTR_OFFSET 0x0fc
238 1.1 matt
239 1.1 matt #endif /* CCA_PRIVATE */
240 1.1 matt
241 1.1 matt /*
242 1.1 matt * UART0 & 1 use the standard 16550 register layout (normal 1 byte stride)
243 1.1 matt * and have 64-byte FIFOs
244 1.1 matt */
245 1.1 matt
246 1.1 matt /* TIMER0 & 1 are implemented by the dtimer driver */
247 1.1 matt
248 1.15 matt #define TIMER_FREQ BCM53XX_REF_CLK
249 1.1 matt
250 1.6 matt #ifdef SRAB_PRIVATE
251 1.15 matt #define SRAB_CMDSTAT 0x002c
252 1.6 matt #define SRA_PAGE __BITS(31,24)
253 1.6 matt #define SRA_OFFSET __BITS(23,16)
254 1.15 matt #define SRA_PAGEOFFSET __BITS(31,16)
255 1.15 matt #define SRA_RST __BIT(2)
256 1.15 matt #define SRA_WRITE __BIT(1)
257 1.15 matt #define SRA_GORDYN __BIT(0)
258 1.15 matt #define SRAB_WDH 0x0030
259 1.15 matt #define SRAB_WDL 0x0034
260 1.15 matt #define SRAB_RDH 0x0038
261 1.15 matt #define SRAB_RDL 0x003c
262 1.6 matt #endif
263 1.6 matt
264 1.1 matt #ifdef MII_PRIVATE
265 1.15 matt #define MII_INTERNAL 0x0038003 /* internal phy bitmask */
266 1.15 matt #define MIIMGT 0x000
267 1.15 matt #define MIIMGT_BYP __BIT(10)
268 1.15 matt #define MIIMGT_EXT __BIT(9)
269 1.15 matt #define MIIMGT_BSY __BIT(8)
270 1.15 matt #define MIIMGT_PRE __BIT(7)
271 1.15 matt #define MIIMGT_MDCDIV __BITS(6,0)
272 1.15 matt #define MIICMD 0x004
273 1.1 matt #define MIICMD_SB __BITS(31,30)
274 1.15 matt #define MIICMD_SB_DEF __SHIFTIN(1, MIICMD_SB)
275 1.1 matt #define MIICMD_OP __BITS(29,28)
276 1.15 matt #define MIICMD_OP_RD __SHIFTIN(2, MIICMD_OP)
277 1.15 matt #define MIICMD_OP_WR __SHIFTIN(1, MIICMD_OP)
278 1.1 matt #define MIICMD_PHY __BITS(27,23)
279 1.1 matt #define MIICMD_REG __BITS(22,18)
280 1.1 matt #define MIICMD_TA __BITS(17,16)
281 1.15 matt #define MIICMD_TA_DEF __SHIFTIN(2, MIICMD_TA)
282 1.1 matt #define MIICMD_DATA __BITS(15,0)
283 1.1 matt
284 1.15 matt #define MIICMD_RD_DEF (MIICMD_SB_DEF|MIICMD_OP_RD|MIICMD_TA_DEF)
285 1.15 matt #define MIICMD_WR_DEF (MIICMD_SB_DEF|MIICMD_OP_WR|MIICMD_TA_DEF)
286 1.15 matt #define MIICMD__PHYREG(p,r) (__SHIFTIN(p,MIICMD_PHY)|__SHIFTIN(r,MIICMD_REG))
287 1.15 matt #define MIICMD_RD(p,r) (MIICMD_RD_DEF|MIICMD__PHYREG((p),(r)))
288 1.15 matt #define MIICMD_WR(p,r,v) (MIICMD_WR_DEF|MIICMD__PHYREG((p),(r))|(v))
289 1.1 matt #endif /* MII_PRIVATE */
290 1.1 matt
291 1.1 matt #ifdef RNG_PRIVATE
292 1.15 matt #define RNG_CTRL 0x000
293 1.1 matt #define RNG_COMBLK2_OSC_DIS __BITS(27,22)
294 1.1 matt #define RNG_COMBLK1_OSC_DIS __BITS(21,16)
295 1.1 matt #define RNG_ICLK_BYP_DIV_CNT __BITS(15,8)
296 1.1 matt #define RNG_JCLK_BYP_SRC __BIT(5)
297 1.1 matt #define RNG_JCLK_BYP_SEL __BIT(4)
298 1.1 matt #define RNG_RBG2X __BIT(1)
299 1.1 matt #define RNG_RBGEN __BIT(0)
300 1.15 matt #define RNG_STATUS 0x004
301 1.15 matt #define RNG_VAL __BITS(31,24)
302 1.15 matt #define RNG_WARM_CNT __BITS(19,0)
303 1.15 matt
304 1.15 matt #define RNG_DATA 0x008
305 1.15 matt #define RNG_FF_THRESHOLD 0x00c
306 1.15 matt #define RNG_INT_MASK 0x010
307 1.15 matt #define RNG_INT_OFF __BIT(0)
308 1.1 matt #endif /* RNG_PRIVATE */
309 1.1 matt
310 1.1 matt #ifdef UART2_PRIVATE
311 1.1 matt /*
312 1.1 matt * UART2 (ChipCommonB) uses a 4-byte stride and 16-byte FIFO.
313 1.1 matt * Its frequency is the APB clock.
314 1.1 matt */
315 1.15 matt #define UART2_LPDLL 0x020
316 1.15 matt #define UART2_LPDLH 0x024
317 1.1 matt #endif
318 1.1 matt
319 1.1 matt #ifdef CRU_PRIVATE
320 1.1 matt
321 1.15 matt #define CRU_CONTROL 0x000
322 1.15 matt #define CRUCTL_QSPI_CLK_SEL __BITS(2,1)
323 1.15 matt #define QSPI_CLK_25MHZ 0 // iproc_ref_clk
324 1.15 matt #define QSPI_CLK_50MHZ 1 // iproc_sdio_clk / 4
325 1.15 matt #define QSPI_CLK_31dot25MHZ 2 // iproc_clk250 / 8
326 1.15 matt #define QSPI_CLK_62dot5MHZ 3 // iproc_clk250 / 4
327 1.15 matt #define CRUCTL_SW_RESET __BIT(0)
328 1.15 matt
329 1.15 matt #define CRU_GENPLL_CONTROL5 0x1154
330 1.15 matt #define GENPLL_CONTROL5_NDIV_INT __BITS(29,20) // = (n ? n : 1024)
331 1.15 matt #define GENPLL_CONTROL5_NDIV_FRAC __BITS(19,0) // = 1 / n
332 1.15 matt #define CRU_GENPLL_CONTROL6 0x1158
333 1.15 matt #define GENPLL_CONTROL6_PDIV __BITS(26,24) // = (n ? n : 8)
334 1.15 matt #define GENPLL_CONTROL6_CH0_MDIV __BITS(23,16) // = (n ? n : 256), clk_mac
335 1.15 matt #define GENPLL_CONTROL6_CH1_MDIV __BITS(15,8) // = (n ? n : 256), clk_robo
336 1.15 matt #define GENPLL_CONTROL6_CH2_MDIV __BITS(7,0) // = (n ? n : 256), clf_usb2
337 1.15 matt #define CRU_GENPLL_CONTROL7 0x115c
338 1.15 matt #define GENPLL_CONTROL7_CH3_MDIV __BITS(23,16) // = (n ? n : 256), clk_iproc
339 1.15 matt
340 1.15 matt #define USB2_REF_CLK (1920*1000*1000)
341 1.15 matt #define CRU_USB2_CONTROL 0x1164
342 1.15 matt #define USB2_CONTROL_KA __BITS(24,22)
343 1.15 matt #define USB2_CONTROL_KI __BITS(31,19)
344 1.15 matt #define USB2_CONTROL_KP __BITS(18,15)
345 1.15 matt #define USB2_CONTROL_PDIV __BITS(14,12) // = (n ? n : 8)
346 1.15 matt #define USB2_CONTROL_NDIV_INT __BITS(11,2) // = (n ? n : 1024)
347 1.15 matt #define USB2_CONTROL_PLL_PCIEUSB3_RESET __BIT(1) // inverted 1=normal
348 1.15 matt #define USB2_CONTROL_PLL_USB2_RESET __BIT(0) // inverted 1=normal
349 1.1 matt
350 1.15 matt #define CRU_CLKSET_KEY 0x1180
351 1.15 matt #define CRU_CLKSET_KEY_MAGIC 0xea68
352 1.1 matt
353 1.15 matt #define CRU_GPIO_SELECT 0x11c0 // CRU GPIO Select
354 1.1 matt #define CRU_GPIO_DRIVE_SEL2 0x11c4
355 1.1 matt #define CRU_GPIO_DRIVE_SEL1 0x11c8
356 1.1 matt #define CRU_GPIO_DRIVE_SEL0 0x11cc
357 1.1 matt #define CRU_GPIO_INPUT_DISABLE 0x11d0
358 1.1 matt #define CRU_GPIO_HYSTERESIS 0x11d4
359 1.1 matt #define CRU_GPIO_SLEW_RATE 0x11d8
360 1.1 matt #define CRU_GPIO_PULL_UP 0x11dc
361 1.1 matt #define CRU_GPIO_PULL_DOWN 0x11e0
362 1.1 matt
363 1.1 matt #define CRU_STRAPS_CONTROL 0x12a0
364 1.6 matt #define STRAP_BOOT_DEV __BITS(17,16)
365 1.6 matt #define STRAP_NAND_TYPE __BITS(15,12)
366 1.6 matt #define STRAP_NAND_PAGE __BITS(11,10)
367 1.6 matt #define STRAP_DDR3 __BIT(9)
368 1.6 matt #define STRAP_P5_VOLT_15 __BIT(8)
369 1.6 matt #define STRAP_P5_MODE __BITS(7,6)
370 1.6 matt #define STRAP_PCIE0_MODE __BIT(5)
371 1.6 matt #define STRAP_USB3_SEL __BIT(4)
372 1.6 matt #define STRAP_EX_EXTCLK __BIT(3)
373 1.6 matt #define STRAP_HW_FWDG_EN __BIT(2)
374 1.6 matt #define STRAP_LED_SERIAL_MODE __BIT(1)
375 1.1 matt #define STRAP_BISR_BYPASS_AUTOLOAD __BIT(0)
376 1.1 matt
377 1.1 matt #endif /* CRU_PRIVATE */
378 1.1 matt
379 1.1 matt #ifdef DMU_PRIVATE
380 1.1 matt
381 1.15 matt #define DMU_LCPLL_CONTROL0 0x100
382 1.15 matt #define DMU_LCPLL_CONTROL1 0x104
383 1.15 matt #define LCPLL_CONTROL1_PDIV __BITS(30,28) // = (n ? n : 8)
384 1.15 matt #define LCPLL_CONTROL1_NDIV_INT __BITS(27,20) // = (n ? n : 256)
385 1.15 matt #define LCPLL_CONTROL1_NDIV_FRAC __BITS(19,0) // = 1 / n
386 1.1 matt /*
387 1.1 matt * SYS_CLK = (1 / pdiv) * (ndiv_int + (ndiv_frac / 0x40000000)) x F(ref)
388 1.1 matt */
389 1.15 matt #define DMU_LCPLL_CONTROL2 0x108
390 1.15 matt #define LCPLL_CONTROL2_CH0_MDIV __BITS(31,24) // = (n ? n : 256), clk_pcie_ref
391 1.15 matt #define LCPLL_CONTROL2_CH1_MDIV __BITS(23,16) // = (n ? n : 256), clk_sdio
392 1.15 matt #define LCPLL_CONTROL2_CH2_MDIV __BITS(15,8) // = (n ? n : 256), clk_ddr
393 1.15 matt #define LCPLL_CONTROL2_CH3_MDIV __BITS(7,0) // = (n ? n : 256), clf_dft
394 1.1 matt
395 1.16 matt #define DMU_CRU_RESET 0x200
396 1.16 matt #define DMU_CRU_RESET_IPROC __BIT(1)
397 1.16 matt #define DMU_CRU_RESET_CMICD __BIT(0)
398 1.16 matt
399 1.1 matt #endif /* DMU_PRIVATE */
400 1.1 matt
401 1.1 matt #ifdef DDR_PRIVATE
402 1.1 matt /*
403 1.1 matt * DDR CTL register has such inspired names.
404 1.1 matt */
405 1.15 matt #define DDR_CTL_01 0x004
406 1.15 matt #define CTL_01_MAX_CHIP_SEL __BITS(18,16) // not documented as such
407 1.15 matt #define CTL_01_MAX_COL __BITS(11,8)
408 1.15 matt #define CTL_01_MAX_ROW __BITS(4,0)
409 1.15 matt
410 1.15 matt #define DDR_CTL_82 0x148
411 1.15 matt #define CTL_82_COL_DIFF __BITS(26,24)
412 1.15 matt #define CTL_82_ROW_DIFF __BITS(18,16)
413 1.15 matt #define CTL_82_BANK_DIFF __BITS(9,8)
414 1.15 matt #define CTL_82_ZQCS_ROTATE __BIT(0)
415 1.15 matt
416 1.15 matt #define DDR_CTL_86 0x158
417 1.15 matt #define CTL_86_CS_MAP __BITS(27,24)
418 1.15 matt #define CTL_86_INHIBIT_DRAM_CMD __BIT(16)
419 1.15 matt #define CTL_86_DIS_RD_INTRLV __BIT(8)
420 1.15 matt #define CTL_86_NUM_QENT_ACT_DIS __BITS(2,0)
421 1.1 matt
422 1.15 matt #define DDR_CTL_87 0x15c
423 1.1 matt #define CTL_87_IN_ORDER_ACCEPT __BIT(24)
424 1.1 matt #define CTL_87_Q_FULLNESS __BITS(18,16)
425 1.1 matt #define CTL_87_REDUC __BIT(8)
426 1.1 matt #define CTL_87_BURST_ON_FLY_BIT __BITS(3,0)
427 1.1 matt
428 1.15 matt #define DDR_PHY_CTL_PLL_STATUS 0x810
429 1.15 matt #define PLL_STATUS_LOCK_LOST __BIT(26)
430 1.15 matt #define PLL_STATUS_MHZ __BITS(25,14)
431 1.15 matt #define PLL_STATUS_CLOCKING_4X __BIT(13)
432 1.15 matt #define PLL_STATUS_STATUS __BITS(12,1)
433 1.15 matt #define PLL_STATUS_LOCK __BIT(0)
434 1.15 matt
435 1.15 matt #define DDR_PHY_CTL_PLL_DIVIDERS 0x81c
436 1.15 matt #define PLL_DIVIDERS_POST_DIV __BITS(13,11)
437 1.15 matt #define PLL_DIVIDERS_PDIV __BITS(10,8) // 4x: (n ? n : 8), n = n - 4, 4x
438 1.15 matt #define PLL_DIVIDERS_NDIV __BITS(7,0)
439 1.1 matt
440 1.1 matt #endif /* DDR_PRIVATE */
441 1.1 matt
442 1.1 matt #ifdef PCIE_PRIVATE
443 1.1 matt
444 1.15 matt #define PCIE_CLK_CONTROL 0x000
445 1.2 matt
446 1.10 matt #define PCIE_RC_AXI_CONFIG 0x100
447 1.15 matt #define PCIE_AWCACHE_CONFIG __BITS(17,14)
448 1.15 matt #define PCIE_AWUSER_CONFIG __BITS(13,9)
449 1.15 matt #define PCIE_ARCACHE_CONFIG __BITS(8,5)
450 1.15 matt #define PCIE_ARUSER_CONFIG __BITS(4,0)
451 1.10 matt
452 1.15 matt #define PCIE_CFG_IND_ADDR 0x120
453 1.15 matt #define CFG_IND_ADDR_FUNC __BITS(15,13)
454 1.1 matt #define CFG_IND_ADDR_LAYER __BITS(12,11)
455 1.15 matt #define CFG_IND_ADDR_REG __BITS(10,2)
456 1.15 matt #define PCIE_CFG_IND_DATA 0x124
457 1.15 matt #define PCIE_CFG_ADDR 0x1f8
458 1.15 matt #define CFG_ADDR_BUS __BITS(27,20)
459 1.15 matt #define CFG_ADDR_DEV __BITS(19,15)
460 1.15 matt #define CFG_ADDR_FUNC __BITS(14,12)
461 1.15 matt #define CFG_ADDR_REG __BITS(11,2)
462 1.15 matt #define CFG_ADDR_TYPE __BITS(1,0)
463 1.15 matt #define CFG_ADDR_TYPE0 __SHIFTIN(0, CFG_ADDR_TYPE)
464 1.15 matt #define CFG_ADDR_TYPE1 __SHIFTIN(1, CFG_ADDR_TYPE)
465 1.15 matt #define PCIE_CFG_DATA 0x1fc
466 1.15 matt #define PCIE_EQ_PAGE 0x200
467 1.15 matt #define PCIE_MSI_PAGE 0x204
468 1.15 matt #define PCIE_MSI_INTR_EN 0x208
469 1.15 matt #define PCIE_MSI_CTRL_0 0x210
470 1.15 matt #define PCIE_MSI_CTRL_1 0x214
471 1.15 matt #define PCIE_MSI_CTRL_2 0x218
472 1.15 matt #define PCIE_MSI_CTRL_3 0x21c
473 1.15 matt #define PCIE_MSI_CTRL_4 0x220
474 1.15 matt #define PCIE_MSI_CTRL_5 0x224
475 1.1 matt #define PCIE_SYS_EQ_HEAD_0 0x250
476 1.1 matt #define PCIE_SYS_EQ_TAIL_0 0x254
477 1.1 matt #define PCIE_SYS_EQ_HEAD_1 0x258
478 1.1 matt #define PCIE_SYS_EQ_TAIL_1 0x25c
479 1.1 matt #define PCIE_SYS_EQ_HEAD_2 0x260
480 1.1 matt #define PCIE_SYS_EQ_TAIL_2 0x264
481 1.1 matt #define PCIE_SYS_EQ_HEAD_3 0x268
482 1.1 matt #define PCIE_SYS_EQ_TAIL_3 0x26c
483 1.1 matt #define PCIE_SYS_EQ_HEAD_4 0x270
484 1.1 matt #define PCIE_SYS_EQ_TAIL_4 0x274
485 1.1 matt #define PCIE_SYS_EQ_HEAD_5 0x278
486 1.1 matt #define PCIE_SYS_EQ_TAIL_5 0x27c
487 1.1 matt #define PCIE_SYS_RC_INTX_EN 0x330
488 1.1 matt #define PCIE_SYS_RC_INTX_CSR 0x334
489 1.1 matt
490 1.15 matt #define PCIE_CFG000_BASE 0x400
491 1.8 matt
492 1.15 matt #define PCIE_FUNC0_IMAP0_0 0xc00
493 1.15 matt #define PCIE_FUNC0_IMAP0_1 0xc04
494 1.15 matt #define PCIE_FUNC0_IMAP0_2 0xc08
495 1.15 matt #define PCIE_FUNC0_IMAP0_3 0xc0c
496 1.15 matt #define PCIE_FUNC0_IMAP0_4 0xc10
497 1.15 matt #define PCIE_FUNC0_IMAP0_5 0xc14
498 1.15 matt #define PCIE_FUNC0_IMAP0_6 0xc18
499 1.15 matt #define PCIE_FUNC0_IMAP0_7 0xc1c
500 1.15 matt
501 1.15 matt #define PCIE_FUNC0_IMAP1 0xc80
502 1.15 matt #define PCIE_FUNC1_IMAP1 0xc88
503 1.15 matt #define PCIE_FUNC0_IMAP2 0xcc0
504 1.15 matt #define PCIE_FUNC1_IMAP2 0xcc8
505 1.15 matt
506 1.15 matt #define PCIE_IARR_0_LOWER 0xd00
507 1.15 matt #define PCIE_IARR_0_UPPER 0xd04
508 1.15 matt #define PCIE_IARR_1_LOWER 0xd08
509 1.15 matt #define PCIE_IARR_1_UPPER 0xd0c
510 1.15 matt #define PCIE_IARR_2_LOWER 0xd10
511 1.15 matt #define PCIE_IARR_2_UPPER 0xd14
512 1.1 matt
513 1.15 matt #define PCIE_OARR_0 0xd20
514 1.15 matt #define PCIE_OARR_1 0xd28
515 1.1 matt
516 1.3 matt #define PCIE_OARR_ADDR __BITS(31,26)
517 1.3 matt
518 1.15 matt #define PCIE_OMAP_0_LOWER 0xd40
519 1.15 matt #define PCIE_OMAP_0_UPPER 0xd44
520 1.15 matt #define PCIE_OMAP_1_LOWER 0xd48
521 1.15 matt #define PCIE_OMAP_1_UPPER 0xd4c
522 1.1 matt
523 1.3 matt #define PCIE_OMAP_ADDRL __BITS(31,26)
524 1.3 matt
525 1.15 matt #define PCIE_FUNC1_IARR_1_SIZE 0xd58
526 1.15 matt #define PCIE_FUNC1_IARR_2_SIZE 0xd5c
527 1.1 matt
528 1.1 matt #define PCIE_MEM_CONTROL 0xf00
529 1.1 matt #define PCIE_MEM_ECC_ERR_LOG_0 0xf04
530 1.1 matt #define PCIE_MEM_ECC_ERR_LOG_1 0xf08
531 1.1 matt
532 1.15 matt #define PCIE_LINK_STATUS 0xf0c
533 1.1 matt #define PCIE_PHYLINKUP __BIT(3)
534 1.1 matt #define PCIE_DL_ACTIVE __BIT(2)
535 1.1 matt #define PCIE_RX_LOS_TIMEOUT __BIT(1)
536 1.1 matt #define PCIE_LINK_IN_L1 __BIT(0)
537 1.15 matt #define PCIE_STRAP_STATUS 0xf10
538 1.1 matt #define STRAP_PCIE_REPLAY_BUF_TM __BITS(8,4)
539 1.1 matt #define STRAP_PCIE_USER_FOR_CE_GEN1 __BIT(3)
540 1.1 matt #define STRAP_PCIE_USER_FOR_CE_1LANE __BIT(2)
541 1.1 matt #define STRAP_PCIE_IF_ENABLE __BIT(1)
542 1.1 matt #define STRAP_PCIE_USER_RC_MODE __BIT(0)
543 1.15 matt #define PCIE_RESET_STATUS 0xf14
544 1.1 matt
545 1.15 matt #define PCIE_RESET_ENABLE_IN_PCIE_LINK_DOWN 0xf18
546 1.1 matt
547 1.15 matt #define PCIE_MISC_INTR_EN 0xf1c
548 1.1 matt #define PCIE_TX_DEBUG_CFG 0xf20
549 1.15 matt #define PCIE_ERROR_INTR_EN 0xf30
550 1.15 matt #define PCIE_ERROR_INTR_CLR 0xf34
551 1.15 matt #define PCIE_ERROR_INTR_STS 0xf38
552 1.1 matt
553 1.1 matt
554 1.1 matt // PCIE_SYS_MSI_INTR_EN
555 1.15 matt #define MSI_INTR_EN_EQ_5 __BIT(5)
556 1.15 matt #define MSI_INTR_EN_EQ_4 __BIT(4)
557 1.15 matt #define MSI_INTR_EN_EQ_3 __BIT(3)
558 1.15 matt #define MSI_INTR_EN_EQ_2 __BIT(2)
559 1.15 matt #define MSI_INTR_EN_EQ_1 __BIT(1)
560 1.15 matt #define MSI_INTR_EN_EQ_0 __BIT(0)
561 1.1 matt
562 1.1 matt // PCIE_SYS_MSI_CTRL<n>
563 1.15 matt #define INT_N_DELAY __BITS(9,6)
564 1.15 matt #define INT_N_EVENT __BITS(1,1)
565 1.15 matt #define EQ_ENABLE __BIT(0)
566 1.1 matt
567 1.1 matt // PCIE_SYS_EQ_HEAD<n>
568 1.15 matt #define HEAD_PTR __BITS(5,0)
569 1.1 matt
570 1.1 matt // PCIE_SYS_EQ_TAIL<n>
571 1.15 matt #define EQ_OVERFLOW __BIT(6)
572 1.15 matt #define TAIL_PTR __BITS(5,0)
573 1.1 matt
574 1.1 matt // PCIE_SYS_RC_INTRX_EN
575 1.15 matt #define RC_EN_INTD __BIT(3)
576 1.15 matt #define RC_EN_INTC __BIT(2)
577 1.15 matt #define RC_EN_INTB __BIT(1)
578 1.15 matt #define RC_EN_INTA __BIT(0)
579 1.1 matt
580 1.1 matt // PCIE_SYS_RC_INTRX_CSR
581 1.15 matt #define RC_INTD __BIT(3)
582 1.15 matt #define RC_INTC __BIT(2)
583 1.15 matt #define RC_INTB __BIT(1)
584 1.15 matt #define RC_INTA __BIT(0)
585 1.1 matt
586 1.1 matt // PCIE_IARR_0_LOWER / UPPER
587 1.15 matt #define IARR0_ADDR __BIT(31,15)
588 1.15 matt #define IARR0_VALID __BIT(0)
589 1.1 matt
590 1.1 matt // PCIE_IARR_1_LOWER / UPPER
591 1.15 matt #define IARR1_ADDR __BIT(31,20)
592 1.15 matt #define IARR1_SIZE __BIT(7,0)
593 1.5 matt
594 1.5 matt // PCIE_IARR_2_LOWER / UPPER
595 1.15 matt #define IARR2_ADDR __BIT(31,20)
596 1.15 matt #define IARR2_SIZE __BIT(7,0)
597 1.5 matt
598 1.5 matt // PCIE_MISC_INTR_EN
599 1.15 matt #define INTR_EN_PCIE_ERR_ATTN __BIT(2)
600 1.15 matt #define INTR_EN_PAXB_ECC_2B_ATTN __BIT(1)
601 1.15 matt #define INTR_EN_PCIE_IN_WAKE_B __BIT(0)
602 1.5 matt
603 1.5 matt // PCIE_ERR_INTR_{EN,CLR,STS}
604 1.15 matt #define PCIE_OVERFLOW_UNDERFLOW_INTR __BIT(10)
605 1.15 matt #define PCIE_AXI_MASTER_RRESP_SLV_ERR_INTR __BIT(9)
606 1.15 matt #define PCIE_AXI_MASTER_RRESP_DECERR_INTR __BIT(8)
607 1.15 matt #define PCIE_ECRC_ERR_INTR __BIT(7)
608 1.15 matt #define PCIE_CMPL_TIMEROUT_INTR __BIT(6)
609 1.15 matt #define PCIE_ERR_ATTN_INTR __BIT(5)
610 1.15 matt #define PCIE_IN_WAKE_B_INTR __BIT(4)
611 1.15 matt #define PCIE_REPLAY_BUF_2B_ECC_ERR_INTR __BIT(3)
612 1.15 matt #define PCIE_RD_CMPL_BUF_1_2B_ECC_ERR_INTR __BIT(2)
613 1.15 matt #define PCIE_RD_CMPL_BUF_0_2B_ECC_ERR_INTR __BIT(1)
614 1.15 matt #define PCIE_WR_DATA_BUF_2B_ECC_ERR_INTR __BIT(0)
615 1.15 matt
616 1.15 matt #define REGS_DEVICE_CAPACITY 0x04d4
617 1.15 matt #define REGS_LINK_CAPACITY 0x03dc
618 1.15 matt #define REGS_TL_CONTROL_0 0x0800
619 1.15 matt #define REGS_DL_STATUS 0x1048
620 1.1 matt
621 1.1 matt #endif /* PCIE_PRIVATE */
622 1.1 matt
623 1.15 matt #define ARMCORE_SCU_BASE 0x20000 /* CBAR is 19020000 */
624 1.15 matt #define ARMCORE_L2C_BASE 0x22000
625 1.1 matt
626 1.1 matt #ifdef ARMCORE_PRIVATE
627 1.1 matt
628 1.15 matt #define ARMCORE_CLK_POLICY_FREQ 0x008
629 1.15 matt #define CLK_POLICY_FREQ_PRIVED __BIT(31)
630 1.15 matt #define CLK_POLICY_FREQ_POLICY3 __BITS(26,24)
631 1.15 matt #define CLK_POLICY_FREQ_POLICY2 __BITS(18,16)
632 1.15 matt #define CLK_POLICY_FREQ_POLICY1 __BITS(10,8)
633 1.15 matt #define CLK_POLICY_FREQ_POLICY0 __BITS(2,0)
634 1.15 matt #define CLK_POLICY_REF_CLK 0 // 25 MHZ
635 1.15 matt #define CLK_POLICY_SYS_CLK 1 // sys clk (200MHZ)
636 1.15 matt #define CLK_POLICY_ARM_PLL_CH0 6 // slow clock
637 1.15 matt #define CLK_POLICY_ARM_PLL_CH1 7 // fast clock
638 1.15 matt
639 1.15 matt #define ARMCORE_CLK_APB_DIV 0xa10
640 1.15 matt #define CLK_APB_DIV_PRIVED __BIT(31)
641 1.15 matt #define CLK_APB_DIV_VALUE __BITS(1,0) // n = n + 1
642 1.15 matt
643 1.15 matt #define ARMCORE_CLK_APB_DIV_TRIGGER 0xa10
644 1.15 matt #define CLK_APB_DIV_TRIGGER_PRIVED __BIT(31)
645 1.15 matt #define CLK_APB_DIV_TRIGGER_OVERRIDE __BIT(0)
646 1.15 matt
647 1.15 matt #define ARMCORE_CLK_PLLARMA 0xc00
648 1.15 matt #define CLK_PLLARMA_PDIV __BITS(26,24) // = (n ? n : 16(?))
649 1.15 matt #define CLK_PLLARMA_NDIV_INT __BITS(17,8) // = (n ? n : 1024)
650 1.1 matt
651 1.15 matt #define ARMCORE_CLK_PLLARMB 0xc04
652 1.15 matt #define CLK_PLLARMB_NDIV_FRAC __BITS(19,0) // = 1 / n
653 1.1 matt
654 1.1 matt #endif
655 1.1 matt
656 1.1 matt #ifdef IDM_PRIVATE
657 1.1 matt
658 1.15 matt #define IDM_ARMCORE_M0_BASE 0x00000
659 1.15 matt #define IDM_PCIE_M0_BASE 0x01000
660 1.15 matt #define IDM_PCIE_M1_BASE 0x02000
661 1.15 matt #define IDM_PCIE_M2_BASE 0x03000
662 1.15 matt #define IDM_USB3_BASE 0x05000
663 1.15 matt #define IDM_ARMCORE_S1_BASE 0x06000
664 1.15 matt #define IDM_ARMCORE_S0_BASE 0x07000
665 1.15 matt #define IDM_DDR_S1_BASE 0x08000
666 1.15 matt #define IDM_DDR_S2_BASE 0x09000
667 1.15 matt #define IDM_ROM_S0_BASE 0x0d000
668 1.15 matt #define IDM_AMAC0_BASE 0x10000
669 1.15 matt #define IDM_AMAC1_BASE 0x11000
670 1.15 matt #define IDM_AMAC2_BASE 0x12000
671 1.15 matt #define IDM_AMAC3_BASE 0x13000
672 1.15 matt #define IDM_DMAC_M0_BASE 0x14000
673 1.15 matt #define IDM_USB2_BASE 0x15000
674 1.15 matt #define IDM_SDIO_BASE 0x16000
675 1.15 matt #define IDM_I2S_M0_BASE 0x17000
676 1.15 matt #define IDM_A9JTAG_M0_BASE 0x18000
677 1.16 matt #ifdef BCM5301X
678 1.15 matt #define IDM_NAND_BASE 0x1a000
679 1.15 matt #define IDM_QSPI_BASE 0x1b000
680 1.16 matt #endif
681 1.16 matt #ifdef BCM563XX
682 1.16 matt #define IDM_NAND_BASE 0x1b000
683 1.16 matt #define IDM_QSPI_BASE 0x1c000
684 1.16 matt #endif
685 1.1 matt #define IDM_APBX_BASE 0x21000
686 1.1 matt
687 1.15 matt #define IDM_IO_CONTROL_DIRECT 0x0408
688 1.15 matt #define IDM_IO_STATUS 0x0500
689 1.15 matt #define IDM_RESET_CONTROL 0x0800
690 1.15 matt #define IDM_RESET_STATUS 0x0804
691 1.15 matt #define IDM_INTERRUPT_STATUS 0x0a00
692 1.15 matt
693 1.15 matt #define IO_CONTROL_DIRECT_ARUSER __BITS(29,25)
694 1.15 matt #define IO_CONTROL_DIRECT_AWUSER __BITS(24,20)
695 1.15 matt #define IO_CONTROL_DIRECT_ARCACHE __BITS(19,16)
696 1.15 matt #define IO_CONTROL_DIRECT_AWCACHE __BITS(10,7)
697 1.15 matt #define AXCACHE_WA __BIT(3)
698 1.15 matt #define AXCACHE_RA __BIT(2)
699 1.15 matt #define AXCACHE_C __BIT(1)
700 1.15 matt #define AXCACHE_B __BIT(0)
701 1.15 matt #define IO_CONTROL_DIRECT_UARTCLKSEL __BIT(17)
702 1.15 matt #define IO_CONTROL_DIRECT_CLK_250_SEL __BIT(6)
703 1.15 matt #define IO_CONTROL_DIRECT_DIRECT_GMII_MODE __BIT(5)
704 1.15 matt #define IO_CONTROL_DIRECT_TX_CLK_OUT_INVERT_EN __BIT(4)
705 1.15 matt #define IO_CONTROL_DIRECT_DEST_SYNC_MODE_EN __BIT(3)
706 1.15 matt #define IO_CONTROL_DIRECT_SOURCE_SYNC_MODE_EN __BIT(2)
707 1.15 matt #define IO_CONTROL_DIRECT_CLK_GATING_EN __BIT(0)
708 1.1 matt
709 1.15 matt #define RESET_CONTROL_RESET __BIT(0)
710 1.1 matt
711 1.1 matt #endif /* IDM_PRIVATE */
712 1.1 matt
713 1.11 matt #ifdef USBH_PRIVATE
714 1.15 matt #define USBH_PHY_CTRL_P0 0x200
715 1.15 matt #define USBH_PHY_CTRL_P1 0x204
716 1.11 matt
717 1.15 matt #define USBH_PHY_CTRL_INIT 0x3ff
718 1.11 matt #endif
719 1.11 matt
720 1.1 matt #ifdef GMAC_PRIVATE
721 1.1 matt
722 1.1 matt struct gmac_txdb {
723 1.1 matt uint32_t txdb_flags;
724 1.6 matt uint32_t txdb_buflen;
725 1.1 matt uint32_t txdb_addrlo;
726 1.1 matt uint32_t txdb_addrhi;
727 1.1 matt };
728 1.15 matt #define TXDB_FLAG_SF __BIT(31) // Start oF Frame
729 1.15 matt #define TXDB_FLAG_EF __BIT(30) // End oF Frame
730 1.15 matt #define TXDB_FLAG_IC __BIT(29) // Interupt on Completetion
731 1.15 matt #define TXDB_FLAG_ET __BIT(28) // End Of Table
732 1.1 matt
733 1.1 matt struct gmac_rxdb {
734 1.1 matt uint32_t rxdb_flags;
735 1.6 matt uint32_t rxdb_buflen;
736 1.1 matt uint32_t rxdb_addrlo;
737 1.1 matt uint32_t rxdb_addrhi;
738 1.1 matt };
739 1.15 matt #define RXDB_FLAG_SF __BIT(31) // Start oF Frame (ignored)
740 1.15 matt #define RXDB_FLAG_EF __BIT(30) // End oF Frame (ignored)
741 1.15 matt #define RXDB_FLAG_IC __BIT(29) // Interupt on Completetion
742 1.15 matt #define RXDB_FLAG_ET __BIT(28) // End Of Table
743 1.15 matt
744 1.15 matt #define RXSTS_FRAMELEN __BITS(15,0) // # of bytes (including padding)
745 1.15 matt #define RXSTS_PKTTYPE __BITS(17,16)
746 1.15 matt #define RXSTS_PKTTYPE_UC 0 // Unicast
747 1.15 matt #define RXSTS_PKTTYPE_MC 1 // Multicast
748 1.15 matt #define RXSTS_PKTTYPE_BC 2 // Broadcast
749 1.15 matt #define RXSTS_VLAN_PRESENT __BIT(18)
750 1.15 matt #define RXSTS_CRC_ERROR __BIT(19)
751 1.15 matt #define RXSTS_OVERSIZED __BIT(20)
752 1.15 matt #define RXSTS_CTF_HIT __BIT(21)
753 1.15 matt #define RXSTS_CTF_ERROR __BIT(22)
754 1.15 matt #define RXSTS_PKT_OVERFLOW __BIT(23)
755 1.15 matt #define RXSTS_DESC_COUNT __BITS(27,24) // # of descriptors - 1
756 1.1 matt
757 1.15 matt #define GMAC_DEVCONTROL 0x000
758 1.6 matt #define ENABLE_DEL_G_TXC __BIT(21)
759 1.6 matt #define ENABLE_DEL_G_RXC __BIT(20)
760 1.15 matt #define TXC_DRNG __BITS(19,18)
761 1.15 matt #define RXC_DRNG __BITS(17,16)
762 1.6 matt #define TXQ_FLUSH __BIT(8)
763 1.6 matt #define NWAY_AUTO_POLL_EN __BIT(7)
764 1.6 matt #define FLOW_CTRL_MODE __BITS(6,5)
765 1.6 matt #define MIB_RD_RESET_EN __BIT(4)
766 1.6 matt #define RGMII_LINK_STATUS_SEL __BIT(3)
767 1.6 matt #define CPU_FLOW_CTRL_ON __BIT(2)
768 1.6 matt #define RXQ_OVERFLOW_CTRL_SEL __BIT(1)
769 1.6 matt #define TXARB_STRICT_MODE __BIT(0)
770 1.1 matt #define GMAC_DEVSTATUS 0x004
771 1.1 matt #define GMAC_BISTSTATUS 0x00c
772 1.1 matt #define GMAC_INTSTATUS 0x020
773 1.1 matt #define GMAC_INTMASK 0x024
774 1.6 matt #define TXQECCUNCORRECTED __BIT(31)
775 1.6 matt #define TXQECCCORRECTED __BIT(30)
776 1.6 matt #define RXQECCUNCORRECTED __BIT(29)
777 1.6 matt #define RXQECCCORRECTED __BIT(28)
778 1.6 matt #define XMTINT_3 __BIT(27)
779 1.6 matt #define XMTINT_2 __BIT(26)
780 1.6 matt #define XMTINT_1 __BIT(25)
781 1.6 matt #define XMTINT_0 __BIT(24)
782 1.6 matt #define RCVINT __BIT(16)
783 1.6 matt #define XMTUF __BIT(15)
784 1.6 matt #define RCVFIFOOF __BIT(14)
785 1.6 matt #define RCVDESCUF __BIT(13)
786 1.6 matt #define DESCPROTOERR __BIT(12)
787 1.6 matt #define DATAERR __BIT(11)
788 1.6 matt #define DESCERR __BIT(10)
789 1.6 matt #define INT_SW_LINK_ST_CHG __BIT(8)
790 1.6 matt #define INT_TIMEOUT __BIT(7)
791 1.6 matt #define MIB_TX_INT __BIT(6)
792 1.6 matt #define MIB_RX_INT __BIT(5)
793 1.6 matt #define MDIOINT __BIT(4)
794 1.6 matt #define NWAYLINKSTATINT __BIT(3)
795 1.6 matt #define TXQ_FLUSH_DONEINT __BIT(2)
796 1.6 matt #define MIB_TX_OVERFLOW __BIT(1)
797 1.6 matt #define MIB_RX_OVERFLOW __BIT(0)
798 1.1 matt #define GMAC_GPTIMER 0x028
799 1.1 matt
800 1.1 matt #define GMAC_INTRCVLAZY 0x100
801 1.7 matt #define INTRCVLAZY_FRAMECOUNT __BITS(31,24)
802 1.7 matt #define INTRCVLAZY_TIMEOUT __BITS(23,0)
803 1.1 matt #define GMAC_FLOWCNTL_TH 0x104
804 1.1 matt #define GMAC_TXARB_WRR_TH 0x108
805 1.1 matt #define GMAC_GMACIDLE_CNT_TH 0x10c
806 1.1 matt
807 1.1 matt #define GMAC_FIFOACCESSADDR 0x120
808 1.1 matt #define GMAC_FIFOACCESSBYTE 0x124
809 1.1 matt #define GMAC_FIFOACCESSDATA 0x128
810 1.1 matt
811 1.1 matt #define GMAC_PHYACCESS 0x180
812 1.1 matt #define GMAC_PHYCONTROL 0x188
813 1.1 matt #define GMAC_TXQCONTROL 0x18c
814 1.1 matt #define GMAC_RXQCONTROL 0x190
815 1.1 matt #define GMAC_GPIOSELECT 0x194
816 1.1 matt #define GMAC_GPIOOUTPUTEN 0x198
817 1.1 matt #define GMAC_TXQRXQMEMORYCONTROL 0x1a0
818 1.1 matt #define GMAC_MEMORYECCSTATUS 0x1a4
819 1.1 matt
820 1.1 matt #define GMAC_CLOCKCONTROLSTATUS 0x1e0
821 1.1 matt #define GMAC_POWERCONTROL 0x1e8
822 1.1 matt
823 1.6 matt #define GMAC_XMTCONTROL 0x200
824 1.6 matt #define XMTCTL_PREFETCH_THRESH __BITS(25,24)
825 1.6 matt #define XMTCTL_PREFETCH_CTL __BITS(23,21)
826 1.6 matt #define XMTCTL_BURSTLEN __BITS(20,18)
827 1.6 matt #define XMTCTL_ADDREXT __BITS(17,16)
828 1.6 matt #define XMTCTL_DMA_ACT_INDEX __BIT(13)
829 1.6 matt #define XMTCTL_PARITY_DIS __BIT(11)
830 1.6 matt #define XMTCTL_OUTSTANDING_READS __BITS(7,6)
831 1.6 matt #define XMTCTL_BURST_ALIGN_EN __BIT(5)
832 1.6 matt #define XMTCTL_DMA_LOOPBACK __BIT(2)
833 1.6 matt #define XMTCTL_SUSPEND __BIT(1)
834 1.6 matt #define XMTCTL_ENABLE __BIT(0)
835 1.6 matt #define GMAC_XMTPTR 0x204
836 1.6 matt #define XMT_LASTDSCR __BITS(11,4)
837 1.6 matt #define GMAC_XMTADDR_LOW 0x208
838 1.6 matt #define GMAC_XMTADDR_HIGH 0x20c
839 1.6 matt #define GMAC_XMTSTATUS0 0x210
840 1.6 matt #define XMTSTATE __BITS(31,28)
841 1.6 matt #define XMTSTATE_DIS 0
842 1.6 matt #define XMTSTATE_ACTIVE 1
843 1.6 matt #define XMTSTATE_IDLE_WAIT 2
844 1.6 matt #define XMTSTATE_STOPPED 3
845 1.6 matt #define XMTSTATE_SUSP_PENDING 4
846 1.6 matt #define XMT_CURRDSCR __BITS(11,4)
847 1.6 matt #define GMAC_XMTSTATUS1 0x214
848 1.6 matt #define XMTERR __BITS(31,28)
849 1.6 matt #define XMT_ACTIVEDSCR __BITS(11,4)
850 1.6 matt #define GMAC_RCVCONTROL 0x220
851 1.6 matt #define RCVCTL_PREFETCH_THRESH __BITS(25,24)
852 1.6 matt #define RCVCTL_PREFETCH_CTL __BITS(23,21)
853 1.6 matt #define RCVCTL_BURSTLEN __BITS(20,18)
854 1.6 matt #define RCVCTL_ADDREXT __BITS(17,16)
855 1.6 matt #define RCVCTL_DMA_ACT_INDEX __BIT(13)
856 1.6 matt #define RCVCTL_PARITY_DIS __BIT(11)
857 1.6 matt #define RCVCTL_OFLOW_CONTINUE __BIT(10)
858 1.6 matt #define RCVCTL_SEPRXHDRDESC __BIT(9)
859 1.6 matt #define RCVCTL_RCVOFFSET __BITS(7,1)
860 1.6 matt #define RCVCTL_ENABLE __BIT(0)
861 1.1 matt #define GMAC_RCVPTR 0x224
862 1.15 matt #define RCVPTR __BITS(11,4)
863 1.1 matt #define GMAC_RCVADDR_LOW 0x228
864 1.1 matt #define GMAC_RCVADDR_HIGH 0x22c
865 1.1 matt #define GMAC_RCVSTATUS0 0x230
866 1.6 matt #define RCVSTATE __BITS(31,28)
867 1.6 matt #define RCVSTATE_DIS 0
868 1.6 matt #define RCVSTATE_ACTIVE 1
869 1.6 matt #define RCVSTATE_IDLE_WAIT 2
870 1.6 matt #define RCVSTATE_STOPPED 3
871 1.6 matt #define RCVSTATE_SUSP_PENDING 4
872 1.6 matt #define RCV_CURRDSCR __BITS(11,4)
873 1.1 matt #define GMAC_RCVSTATUS1 0x234
874 1.6 matt #define RCV_ACTIVEDSCR __BITS(11,4)
875 1.1 matt
876 1.1 matt #define GMAC_TX_GD_OCTETS_LO 0x300
877 1.1 matt
878 1.1 matt
879 1.15 matt #define UNIMAC_IPG_HD_BPG_CNTL 0x804
880 1.15 matt #define UNIMAC_COMMAND_CONFIG 0x808
881 1.6 matt #define RUNT_FILTER_DIS __BIT(30)
882 1.6 matt #define OOB_EFC_EN __BIT(29)
883 1.6 matt #define IGNORE_TX_PAUSE __BIT(28)
884 1.6 matt #define PRBL_ENA __BIT(27)
885 1.6 matt #define RX_ERR_DIS __BIT(26)
886 1.6 matt #define LINE_LOOPBACK __BIT(25)
887 1.6 matt #define NO_LENGTH_CHECK __BIT(24)
888 1.6 matt #define CNTRL_FRM_ENA __BIT(23)
889 1.6 matt #define ENA_EXT_CONFIG __BIT(22)
890 1.6 matt #define EN_INTERNAL_TX_CRS __BIT(21)
891 1.6 matt #define SW_OVERRIDE_RX __BIT(18)
892 1.6 matt #define SW_OVERRIDE_TX __BIT(17)
893 1.6 matt #define MAC_LOOP_CON __BIT(16)
894 1.6 matt #define LOOP_ENA __BIT(15)
895 1.6 matt #define RCS_CORRUPT_URUN_EN __BIT(14)
896 1.6 matt #define SW_RESET __BIT(13)
897 1.6 matt #define OVERFLOW_EN __BIT(12)
898 1.6 matt #define RX_LOW_LATENCY_EN __BIT(11)
899 1.6 matt #define HD_ENA __BIT(10)
900 1.6 matt #define TX_ADDR_INS __BIT(9)
901 1.6 matt #define PAUSE_IGNORE __BIT(8)
902 1.6 matt #define PAUSE_FWD __BIT(7)
903 1.6 matt #define CRC_FWD __BIT(6)
904 1.6 matt #define PAD_EN __BIT(5)
905 1.6 matt #define PROMISC_EN __BIT(4)
906 1.6 matt #define ETH_SPEED __BITS(3,2)
907 1.6 matt #define ETH_SPEED_10 0
908 1.6 matt #define ETH_SPEED_100 1
909 1.6 matt #define ETH_SPEED_1000 2
910 1.6 matt #define ETH_SPEED_2500 3
911 1.6 matt #define RX_ENA __BIT(1)
912 1.6 matt #define TX_ENA __BIT(0)
913 1.15 matt #define UNIMAC_MAC_0 0x80c // bits 16:47 of macaddr
914 1.15 matt #define UNIMAC_MAC_1 0x810 // bits 0:15 of macaddr
915 1.15 matt #define UNIMAC_FRAME_LEN 0x814
916 1.15 matt #define UNIMAC_PAUSE_QUANTA 0x818
917 1.15 matt #define UNIMAC_TX_TS_SEQ_ID 0x83c
918 1.15 matt #define UNIMAC_MAC_MODE 0x844
919 1.15 matt #define UNIMAC_TAG_0 0x848
920 1.15 matt #define UNIMAC_TAG_1 0x84c
921 1.15 matt #define UNIMAC_RX_PAUSE_QUANTA_SCALE 0x850
922 1.15 matt #define UNIMAC_TX_PREAMBLE 0x854
923 1.15 matt #define UNIMAC_TX_IPG_LENGTH 0x85c
924 1.15 matt #define UNIMAC_PRF_XOFF_TIMER 0x860
925 1.15 matt #define UNIMAC_UMAC_EEE_CTRL 0x864
926 1.15 matt #define UNIMAC_MII_EEE_DELAY_ENTRY_TIMER 0x868
927 1.15 matt #define UNIMAC_GMII_EEE_DELAY_ENTRY_TIMER 0x86c
928 1.15 matt #define UNIMAC_UMAC_EEE_REF_COUNT 0x870
929 1.15 matt #define UNIMAC_UMAX_RX_PKT_DROP_STATUS 0x878
930 1.1 matt
931 1.1 matt #define UNIMAC_UMAC_SYMMETRIC_IDLE_THRESHOLD 0x87c // RX IDLE threshold for LPI prediction
932 1.1 matt #define UNIMAC_MII_EEE_WAKE_TIMER 0x880 // MII_EEE Wake timer
933 1.1 matt #define UNIMAC_GMII_EEE_WAKE_TIMER 0x884 // GMII_EEE Wake timer
934 1.1 matt #define UNIMAC_UMAC_REV_ID 0x888 // UNIMAC_REV_ID
935 1.1 matt #define UNIMAC_MAC_PFC_TYPE 0xb00 // Programmable ethertype (GNAT 13440)
936 1.1 matt #define UNIMAC_MAC_PFC_OPCODE 0xb04 // Programmable opcode (GNAT 13440)
937 1.1 matt #define UNIMAC_MAC_PFC_DA_0 0xb08 // lower 32 bits of programmable DA for PPP (GNAT 13897)
938 1.1 matt #define UNIMAC_MAC_PFC_DA_1 0xb0c // upper 16 bits of programmable DA for PPP (GNAT 13897)
939 1.1 matt #define UNIMAC_MACSEC_CNTRL 0xb14 // Miscellaneous control for MACSEC (GNAT 11599,11600,12078,12198)
940 1.1 matt #define UNIMAC_TS_STATUS_CNTRL 0xb18 // Timestamp control/status
941 1.1 matt #define UNIMAC_TX_TS_DATA 0xb1c // Transmit Timestamp data
942 1.1 matt #define UNIMAC_PAUSE_CONTROL 0xb30 // PAUSE frame timer control register
943 1.1 matt #define UNIMAC_FLUSH_CONTROL 0xb34 // Flush enable control register
944 1.1 matt #define UNIMAC_RXFIFO_STAT 0xb38 // RXFIFO status register
945 1.1 matt #define UNIMAC_TXFIFO_STAT 0xb3c // TXFIFO status register
946 1.1 matt #define UNIMAC_MAC_PFC_CTRL 0xb40 // PPP control register
947 1.1 matt #define UNIMAC_MAC_PFC_REFRESH_CTRL 0xb44 // PPP refresh control register
948 1.1 matt
949 1.1 matt #endif /* GMAC_PRIVATE */
950 1.1 matt
951 1.14 matt #ifdef NAND_PRIVATE
952 1.14 matt
953 1.14 matt #define NAND_REVISION 0x0000 // NAND Revision
954 1.14 matt #define NAND_CMD_START 0x0004 // Nand Flash Command Start
955 1.14 matt #define NAND_CMD_EXT_ADDR 0x0008 // Nand Flash Command Extended Address
956 1.14 matt #define NAND_CMD_ADDR 0x000c // Nand Flash Command Address
957 1.14 matt #define NAND_CMD_END_ADDR 0x0010 // Nand Flash Command End Address
958 1.14 matt #define NAND_INTFC_STATUS 0x0014 // Nand Flash Interface Status
959 1.16 matt #define NAND_CS_NAND_SELECT 0x0018 // Nand Flash CS
960 1.14 matt #define NAND_CS_NAND_XOR 0x001c // Nand Flash EBI
961 1.14 matt #define NAND_LL_OP 0x0020 // Nand Flash Low Level Operation
962 1.14 matt #define NAND_MPLANE_BASE_EXT_ADDR 0x0024 // Nand Flash Multiplane base address
963 1.14 matt #define NAND_MPLANE_BASE_ADDR 0x0028 // Nand Flash Multiplane base address
964 1.14 matt #define NAND_ACC_CONTROL_CS0 0x0050 // Nand Flash Access Control
965 1.14 matt #define NAND_CONFIG_CS0 0x0054 // Nand Flash Config
966 1.14 matt #define NAND_TIMING_1_CS0 0x0058 // Nand Flash Timing Parameters 1
967 1.14 matt #define NAND_TIMING_2_CS0 0x005c // Nand Flash Timing Parameters 2
968 1.14 matt #define NAND_ACC_CONTROL_CS1 0x0060 // Nand Flash Access Control
969 1.14 matt #define NAND_CONFIG_CS1 0x0064 // Nand Flash
970 1.14 matt #define NAND_TIMING_1_CS1 0x0068 // Nand Flash Timing Parameters 1
971 1.14 matt #define NAND_TIMING_2_CS1 0x006c // Nand Flash Timing Parameters 2
972 1.14 matt #define NAND_CORR_STAT_THRESHOLD 0x00c0 // Correctable Error Reporting Threshold
973 1.14 matt #define NAND_BLK_WR_PROTECT 0x00c8 // Block Write Protect Enable and Size for EBI_CS0b
974 1.14 matt #define NAND_MULTIPLANE_OPCODES_1 0x00cc // Nand Flash Multiplane Customized Opcodes
975 1.14 matt #define NAND_MULTIPLANE_OPCODES_2 0x00d0 // Nand Flash Multiplane Customized Opcodes
976 1.14 matt #define NAND_MULTIPLANE_CTRL 0x00d4 // Nand Flash Multiplane Control
977 1.14 matt #define NAND_UNCORR_ERROR_COUNT 0x00fc // Read Uncorrectable Event Count
978 1.14 matt #define NAND_CORR_ERROR_COUNT 0x0100 // Read Error Count
979 1.14 matt #define NAND_READ_ERROR_COUNT 0x0104 // Read Error Count
980 1.14 matt #define NAND_BLOCK_LOCK_STATUS 0x0108 // Nand Flash Block Lock Status
981 1.14 matt #define NAND_ECC_CORR_EXT_ADDR 0x010c // ECC Correctable Error Extended Address
982 1.14 matt #define NAND_ECC_CORR_ADDR 0x0110 // ECC Correctable Error Address
983 1.14 matt #define NAND_ECC_UNC_EXT_ADDR 0x0114 // ECC Uncorrectable Error Extended Address
984 1.14 matt #define NAND_ECC_UNC_ADDR 0x0118 // ECC Uncorrectable Error Address
985 1.14 matt #define NAND_FLASH_READ_EXT_ADDR 0x011c // Flash Read Data Extended Address
986 1.14 matt #define NAND_FLASH_READ_ADDR 0x0120 // Flash Read Data Address
987 1.14 matt #define NAND_PROGRAM_PAGE_EXT_ADDR 0x0124 // Page Program Extended Address
988 1.14 matt #define NAND_PROGRAM_PAGE_ADDR 0x0128 // Page Program Address
989 1.14 matt #define NAND_COPY_BACK_EXT_ADDR 0x012c // Copy Back Extended Address
990 1.14 matt #define NAND_COPY_BACK_ADDR 0x0130 // Copy Back Address
991 1.14 matt #define NAND_BLOCK_ERASE_EXT_ADDR 0x0134 // Block Erase Extended Address
992 1.14 matt #define NAND_BLOCK_ERASE_ADDR 0x0138 // Block Erase Address
993 1.14 matt #define NAND_INV_READ_EXT_ADDR 0x013c // Flash Invalid Data Extended Address
994 1.14 matt #define NAND_INV_READ_ADDR 0x0140 // Flash Invalid Data Address
995 1.14 matt #define NAND_INIT_STATUS 0x0144 // Initialization status
996 1.14 matt #define NAND_ONFI_STATUS 0x0148 // ONFI Status
997 1.14 matt #define NAND_ONFI_DEBUG_DATA 0x014c // ONFI Debug Data
998 1.14 matt #define NAND_SEMAPHORE 0x0150 // Semaphore
999 1.14 matt #define NAND_FLASH_DEVICE_ID 0x0194 // Nand Flash Device ID
1000 1.14 matt #define NAND_FLASH_DEVICE_ID_EXT 0x0198 // Nand Flash Extended Device ID
1001 1.14 matt #define NAND_LL_RDDATA 0x019c // Nand Flash Low Level Read Data
1002 1.14 matt
1003 1.14 matt #define NAND_SPARE_AREA_READ_OFSn(n) (0x0200+4*(n)) // Nand Flash Spare Area Read Bytes
1004 1.14 matt #define NAND_SPARE_AREA_WRITE_OFSn(n) (0x0280+4*(n)) // Nand Flash Spare Area Write Bytes 8-11
1005 1.14 matt #define NAND_FLASH_CACHEn(n) (0x0400+4*(n)) // Flash Cache Buffer Read Access
1006 1.14 matt
1007 1.14 matt #define NAND_DIRECT_READ_RD_MISS 0x0f00 // Interrupt from Nand indicating a read miss on internal memory
1008 1.14 matt #define NAND_BLOCK_ERASE_COMPLETE 0x0f04 // Interrupt from Nand indicating block erase
1009 1.14 matt #define NAND_COPY_BACK_COMPLETE 0x0f08 // Interrupt from Nand indicating Copy-Back complete.
1010 1.14 matt #define NAND_PROGRAM_PAGE_COMPLETE 0x0f0c // Interrupt from nand indicating page program is complete.
1011 1.14 matt #define NAND_RO_CTLR_READY 0x0f10 // Interrupt from nand indicating controller ready
1012 1.14 matt #define NAND_NAND_RB_B 0x0f14 // Interrupt from nand indicating status of Nand Flash ready_bus pin
1013 1.14 matt #define NAND_ECC_MIPS_UNCORR 0x0f18 // Interrupt from Nand indicating Uncorrectable error
1014 1.14 matt #define NAND_ECC_MIPS_CORR 0x0f1c // Interrupt from Nand indicating correctable error
1015 1.14 matt
1016 1.15 matt #define NAND_CMD_START_OPCODE __BITS(28,24)
1017 1.14 matt #define NAND_CMD_START_OPCODE_DEFAULT 0
1018 1.14 matt #define NAND_CMD_START_OPCODE_NULL 0
1019 1.14 matt #define NAND_CMD_START_OPCODE_PAGE_READ 1
1020 1.14 matt #define NAND_CMD_START_OPCODE_SPARE_AREA_READ 2
1021 1.14 matt #define NAND_CMD_START_OPCODE_STATUS_READ 3
1022 1.14 matt #define NAND_CMD_START_OPCODE_PROGRAM_PAGE 4
1023 1.14 matt #define NAND_CMD_START_OPCODE_PROGRAM_SPARE_AREA 5
1024 1.14 matt #define NAND_CMD_START_OPCODE_COPY_BACK 6
1025 1.14 matt #define NAND_CMD_START_OPCODE_DEVICE_ID_READ 7
1026 1.14 matt #define NAND_CMD_START_OPCODE_BLOCK_ERASE 8
1027 1.14 matt #define NAND_CMD_START_OPCODE_FLASH_RESET 9
1028 1.14 matt #define NAND_CMD_START_OPCODE_BLOCKS_LOCK 10
1029 1.14 matt #define NAND_CMD_START_OPCODE_BLOCKS_LOCK_DOWN 11
1030 1.14 matt #define NAND_CMD_START_OPCODE_BLOCKS_UNLOCK 12
1031 1.14 matt #define NAND_CMD_START_OPCODE_READ_BLOCKS_LOCK_STATUS 13
1032 1.14 matt #define NAND_CMD_START_OPCODE_PARAMETER_READ 14
1033 1.14 matt #define NAND_CMD_START_OPCODE_PARAMETER_CHANGE_COL 15
1034 1.14 matt #define NAND_CMD_START_OPCODE_LOW_LEVEL_OP 16
1035 1.14 matt #define NAND_CMD_START_OPCODE_PAGE_READ_MULTI 17
1036 1.14 matt #define NAND_CMD_START_OPCODE_STATUS_READ_MULTI 18
1037 1.14 matt #define NAND_CMD_START_OPCODE_PROGRAM_PAGE_MULTI 19
1038 1.14 matt #define NAND_CMD_START_OPCODE_PROGRAM_PAGE_MULTI_CACHE 20
1039 1.14 matt #define NAND_CMD_START_OPCODE_BLOCK_ERASE_MULTI 21
1040 1.15 matt #define NAND_CMD_START_CSEL __BITS(18,16)
1041 1.15 matt #define NAND_CMD_EXT_ADDRESS __BITS(15,0)
1042 1.14 matt
1043 1.16 matt #define BCM_NAND_IDM_IO_CONTROL_APB_LE_MODE_BIT __BIT(24)
1044 1.16 matt
1045 1.16 matt
1046 1.14 matt #endif /* NAND_PRIVATE */
1047 1.14 matt
1048 1.1 matt #endif /* _ARM_BROADCOM_BCM53XX_REG_H_ */
1049