Home | History | Annotate | Line # | Download | only in broadcom
bcm53xx_reg.h revision 1.3
      1 /*-
      2  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      3  * All rights reserved.
      4  *
      5  * This code is derived from software contributed to The NetBSD Foundation
      6  * by Matt Thomas of 3am Software Foundry.
      7  *
      8  * Redistribution and use in source and binary forms, with or without
      9  * modification, are permitted provided that the following conditions
     10  * are met:
     11  * 1. Redistributions of source code must retain the above copyright
     12  *    notice, this list of conditions and the following disclaimer.
     13  * 2. Redistributions in binary form must reproduce the above copyright
     14  *    notice, this list of conditions and the following disclaimer in the
     15  *    documentation and/or other materials provided with the distribution.
     16  *
     17  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     18  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     21  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27  * POSSIBILITY OF SUCH DAMAGE.
     28  */
     29 
     30 #ifndef _ARM_BROADCOM_BCM53XX_REG_H_
     31 #define _ARM_BROADCOM_BCM53XX_REG_H_
     32 
     33 /*
     34  * 0x0000_0000..0x07ff_ffff	 128MB	DDR2/3 DRAM Memory Region (dual map)
     35  * 0x0800_0000..0x0fff_ffff	 128MB	PCIe 0 Address Match Region
     36  * 0x1800_0000..0x180f_ffff	   1MB	Core Register Region
     37  * 0x1810_0000..0x181f_ffff	   1MB	IDM Register Region
     38  * 0x1900_0000..0x190f_ffff	   1MB	ARMcore (CORTEX-A9) Register Region
     39  * 0x1c00_0000..0x1dff_ffff	   1MB	NAND Flash Region
     40  * 0x1e00_0000..0x1dff_ffff	   1MB	Serial Flash Region
     41  * 0x4000_0000..0x47ff_ffff	 128MB	PCIe 1 Address Match Region
     42  * 0x4800_0000..0x4fff_ffff	 128MB	PCIe 2 Address Match Region
     43  * 0x8000_0000..0xbfff_ffff	1024MB	DDR2/3 DRAM Memory Region
     44  * 0xfffd_0000..0xfffe_ffff	 128KB	Internal Boot ROM Region
     45  * 0xffff_0000..0xffff_043f	1088B	Internal SKU ROM Region
     46  * 0xffff_1000..0xffff_1fff	   4KB	Enumeration ROM Register Region
     47  */
     48 #define	BCM53XX_PCIE0_OWIN_PBASE 0x08000000
     49 #define	BCM53XX_PCIE0_OWIN_SIZE	0x04000000
     50 #define	BCM53XX_PCIE0_OWIN_MAX	0x08000000
     51 
     52 #define	BCM53XX_IOREG_PBASE	0x18000000
     53 #define	BCM53XX_IOREG_SIZE	0x00200000
     54 
     55 #define	BCM53XX_ARMCORE_PBASE	0x19000000
     56 #define	BCM53XX_ARMCORE_SIZE	0x00100000
     57 
     58 #define	BCM53XX_NAND_PBASE	0x1c000000
     59 #define	BCM53XX_NAND_SIZE	0x01000000
     60 
     61 #define	BCM53XX_SPIFLASH_PBASE	0x1d000000
     62 #define	BCM53XX_SPIFLASH_SIZE	0x01000000
     63 
     64 #define	BCM53XX_PCIE1_OWIN_PBASE 0x40000000
     65 #define	BCM53XX_PCIE1_OWIN_SIZE	0x04000000
     66 #define	BCM53XX_PCIE1_OWIN_MAX	0x08000000
     67 
     68 #define	BCM53XX_PCIE2_OWIN_PBASE 0x48000000
     69 #define	BCM53XX_PCIE2_OWIN_SIZE	0x04000000
     70 #define	BCM53XX_PCIE2_OWIN_MAX	0x08000000
     71 
     72 #define	BCM53XX_IO_SIZE		(BCM53XX_IOREG_SIZE		\
     73 				 + BCM53XX_ARMCORE_SIZE		\
     74 				 + BCM53XX_PCIE0_OWIN_SIZE	\
     75 				 + BCM53XX_PCIE1_OWIN_SIZE	\
     76 				 + BCM53XX_PCIE2_OWIN_SIZE)
     77 
     78 #define	BCM53XX_REF_CLK		(25*1000*1000)
     79 
     80 #define	CCA_UART_FREQ		BCM53XX_REF_CLK
     81 
     82 /* Chip Common A */
     83 #define	CCA_MISC_BASE		0x000000
     84 #define	CCA_MISC_SIZE		0x001000
     85 #define	CCA_UART0_BASE		0x000300
     86 #define	CCA_UART1_BASE		0x000400
     87 
     88 /* Chip Common B */
     89 #define	CCB_BASE		0x000000
     90 #define	CCB_SIZE		0x030000
     91 #define	PWM_BASE		0x002000
     92 #define	MII_BASE		0x003000
     93 #define	RNG_BASE		0x004000
     94 #define	TIMER0_BASE		0x005000
     95 #define	TIMER1_BASE		0x006000
     96 #define	SRAB_BASE		0x007000
     97 #define	UART2_BASE		0x008000
     98 #define	SMBUS_BASE		0x009000
     99 
    100 #define	CRU_BASE		0x00b000
    101 #define	DMU_BASE		0x00c000
    102 
    103 #define	DDR_BASE		0x010000
    104 
    105 #define	PCIE0_BASE		0x012000
    106 #define	PCIE1_BASE		0x013000
    107 #define	PCIE2_BASE		0x014000
    108 
    109 #define SDIO_BASE		0x020000
    110 #define	EHCI_BASE		0x021000
    111 #define	OHCI_BASE		0x022000
    112 
    113 #define	GMAC0_BASE		0x024000
    114 #define	GMAC1_BASE		0x025000
    115 #define	GMAC2_BASE		0x026000
    116 #define	GMAC3_BASE		0x027000
    117 
    118 #define	IDM_BASE		0x100000
    119 #define	IDM_SIZE		0x100000
    120 
    121 /* Chip Common A */
    122 
    123 #ifdef CCA_PRIVATE
    124 
    125 #define	MISC_CHIPID			0x000
    126 #define	CHIPID_REV			__BITS(19,16)
    127 #define	CHIPID_ID			__BITS(15,0)
    128 #define	ID_BCM53010			0xcf12	// 53010
    129 #define	ID_BCM53011			0xcf13	// 53011
    130 #define	ID_BCM53012			0xcf14	// 53012
    131 #define	ID_BCM53013			0xcf15	// 53013
    132 
    133 #define	MISC_CAPABILITY			0x004
    134 #define	CAPABILITY_JTAG_PRESENT		__BIT(22)
    135 #define	CAPABILITY_UART_CLKSEL		__BITS(4,3)
    136 #define	UART_CLKSEL_REFCLK		0
    137 #define	UART_CLKSEL_INTCLK		1
    138 					/* 2 & 3 are reserved */
    139 #define	CAPABILITY_BIG_ENDIAN		__BIT(2)
    140 #define	CAPABILITY_UART_COUNT		__BITS(1,0)
    141 
    142 #define	MISC_CORECTL			0x008
    143 #define	CORECTL_UART_CLK_EN		__BIT(3)
    144 #define	CORECTL_GPIO_ASYNC_INT_EN	__BIT(2)
    145 #define	CORECTL_UART_CLK_OVERRIDE	__BIT(0)
    146 
    147 #define	MISC_INTSTATUS			0x020
    148 #define	INTSTATUS_WDRESET		__BIT(31)	// WO2C
    149 #define	INTSTATUS_UARTINT		__BIT(6)	// RO
    150 #define	INTSTATUS_GPIOINT		__BIT(0)	// RO
    151 
    152 #define	MISC_INTMASK			0x024
    153 #define	INTMASK_UARTINT			__BIT(6)	// 1 = enabled
    154 #define	INTMASK_GPIOINT			__BIT(0)	// 1 = enabled
    155 
    156 /* Only bits [23:0] are used in the GPIO registers */
    157 #define	GPIO_INPUT			0x060		// RO
    158 #define	GPIO_OUT			0x064
    159 #define	GPIO_OUTEN			0x068
    160 #define	GPIO_INTPOLARITY		0x070		// 1 = active low
    161 #define	GPIO_INTMASK			0x074		// 1 = enabled (level)
    162 #define	GPIO_EVENT			0x078		// W1C, 1 = edge seen
    163 #define	GPIO_EVENT_INTMASK		0x07c		// 1 = enabled (edge)
    164 #define	GPIO_EVENT_INTPOLARITY		0x084		// 1 = falling
    165 #define	GPIO_TIMER_VAL			0x088
    166 #define	TIMERVAL_ONCOUNT		__BITS(31,16)
    167 #define	TIMERVAL_OFFCOUNT		__BITS(15,0)
    168 #define GPIO_TIMER_OUTMASK		0x08c
    169 #define GPIO_DEBUG_SEL			0x0a8
    170 
    171 #define	MISC_WATCHDOG			0x080		// 0 disables, 1 resets
    172 
    173 #define	MISC_CLKDIV			0x0a4
    174 #define	CLKDIV_JTAG_MASTER_CLKDIV	__BITS(13,9)
    175 #define	CLKDIV_UART_CLKDIV		__BITS(7,1)
    176 
    177 #define	MISC_CAPABILITY2		0x0ac
    178 #define CAPABILITY2_GSIO_PRESENT	__BIT(1)	// SPI exists
    179 
    180 #define	MISC_GSIOCTL			0x0e4
    181 #define	GSIOCTL_STARTBUSY		__BIT(31)
    182 #define	GSIOCTL_GSIOMODE		__BIT(30)	// 0 = SPI
    183 #define	GSIOCTL_ERROR			__BIT(23)
    184 #define	GSIOCTL_BIGENDIAN		__BIT(22)
    185 #define	GSIOCTL_GSIOGO			__BIT(21)
    186 #define	GSIOCTL_NUM_DATABYTES		__BITS(17,16)	// actual is + 1
    187 #define	GSIOCTL_NUM_WAITCYCLES		__BITS(15,14)	// actual is + 1
    188 #define	GSIOCTL_NUM_ADDRESSBYTES	__BITS(13,12)	// actual is + 1
    189 #define	GSIOCTL_GSIOCODE		__BITS(10,8)
    190 #define	GSIOCODE_OP_RD1DATA		0
    191 #define	GSIOCODE_OP_WRADDR_RDADDR	1
    192 #define	GSIOCODE_OP_WRADDR_XFRDATA	2
    193 #define	GSIOCODE_OP_WRADDR_WAIT_XFRDATA	3
    194 #define	GSIOCODE_XFRDATA		4
    195 #define	GSIOCTL_GSIOOP			__BITS(7,0)
    196 
    197 #define	MISC_GSIOADDRESS		0x0e8
    198 #define	MISC_GSIODATA			0x0ec
    199 
    200 #define	MISC_CLKDIV2			0x0f0
    201 #define	CLKDIV2_GSIODIV			__BITS(20,5)
    202 
    203 #define	MISC_EROM_PTR_OFFSET		0x0fc
    204 
    205 #endif /* CCA_PRIVATE */
    206 
    207 /*
    208  * UART0 & 1 use the standard 16550 register layout (normal 1 byte stride)
    209  * and have 64-byte FIFOs
    210  */
    211 
    212 /* TIMER0 & 1 are implemented by the dtimer driver */
    213 
    214 #define	TIMER_FREQ		BCM53XX_REF_CLK
    215 
    216 #ifdef MII_PRIVATE
    217 #define	MII_INTERNAL		0x0038003	/* internal phy bitmask */
    218 #define	MIIMGT			0x000
    219 #define	 MIIMGT_BYP		__BIT(10)
    220 #define	 MIIMGT_EXT		__BIT(9)
    221 #define	 MIIMGT_BSY		__BIT(8)
    222 #define	 MIIMGT_PRE		__BIT(7)
    223 #define	 MIIMGT_MDCDIV		__BITS(6,0)
    224 #define	MIICMD			0x004
    225 #define  MIICMD_SB		__BITS(31,30)
    226 #define	  MIICMD_SB_DEF		__SHIFTIN(1, MIICMD_OP)
    227 #define  MIICMD_OP		__BITS(29,28)
    228 #define	  MIICMD_OP_RD		__SHIFTIN(2, MIICMD_OP)
    229 #define	  MIICMD_OP_WR		__SHIFTIN(1, MIICMD_OP)
    230 #define  MIICMD_PHY		__BITS(27,23)
    231 #define  MIICMD_REG		__BITS(22,18)
    232 #define  MIICMD_TA		__BITS(17,16)
    233 #define	  MIICMD_TA_DEF		__SHIFTIN(2, MIICMD_OP)
    234 #define  MIICMD_DATA		__BITS(15,0)
    235 
    236 #define	 MIICMD_RD_DEF		(MIICMD_SB_DEF|MIICMD_OP_RD|MIICMD_TA_DEF)
    237 #define	 MIICMD_WR_DEF		(MIICMD_SB_DEF|MIICMD_OP_WR|MIICMD_TA_DEF)
    238 #define	 MIICMD__PHYREG(p,r)	(__SHIFTIN(p,MIICMD_PHY)|__SHIFTIN(r,MIICMD_REG))
    239 #define	 MIICMD_RD(p,r)		(MIICMD_RD_DEF|MIICMD__PHYREG((p),(r)))
    240 #define	 MIICMD_WR(p,r,v)	(MIICMD_WR_DEF|MIICMD__PHYREG((p),(r))|(v))
    241 #endif /* MII_PRIVATE */
    242 
    243 #ifdef RNG_PRIVATE
    244 #define	RNG_CTRL		0x000
    245 #define  RNG_COMBLK2_OSC_DIS	__BITS(27,22)
    246 #define  RNG_COMBLK1_OSC_DIS	__BITS(21,16)
    247 #define  RNG_ICLK_BYP_DIV_CNT	__BITS(15,8)
    248 #define  RNG_JCLK_BYP_SRC	__BIT(5)
    249 #define  RNG_JCLK_BYP_SEL	__BIT(4)
    250 #define  RNG_RBG2X		__BIT(1)
    251 #define  RNG_RBGEN		__BIT(0)
    252 #define	RNG_STATUS		0x004
    253 #define	 RNG_VAL		__BITS(31,24)
    254 #define	 RNG_WARM_CNT		__BITS(19,0)
    255 
    256 #define	RNG_DATA		0x008
    257 #define	RNG_FF_THRESHOLD	0x00c
    258 #define	RNG_INT_MASK		0x010
    259 #define	 RNG_INT_OFF		__BIT(0)
    260 #endif /* RNG_PRIVATE */
    261 
    262 #ifdef UART2_PRIVATE
    263 /*
    264  * UART2 (ChipCommonB) uses a 4-byte stride and 16-byte FIFO.
    265  * Its frequency is the APB clock.
    266  */
    267 #define	UART2_LPDLL		0x020
    268 #define	UART2_LPDLH		0x024
    269 #endif
    270 
    271 #ifdef CRU_PRIVATE
    272 
    273 #define	CRU_CONTROL		0x000
    274 #define	CRUCTL_QSPI_CLK_SEL	__BITS(2,1)
    275 #define	QSPI_CLK_25MHZ		0	// iproc_ref_clk
    276 #define	QSPI_CLK_50MHZ		1	// iproc_sdio_clk / 4
    277 #define	QSPI_CLK_31dot25MHZ	2	// iproc_clk250 / 8
    278 #define	QSPI_CLK_62dot5MHZ	3	// iproc_clk250 / 4
    279 #define	CRUCTL_SW_RESET		__BIT(0)
    280 
    281 #define	CRU_GENPLL_CONTROL5		0x1154
    282 #define	GENPLL_CONTROL5_NDIV_INT	__BITS(29,20)	// = (n ? n : 1024)
    283 #define	GENPLL_CONTROL5_NDIV_FRAC	__BITS(19,0)	// = 1 / n
    284 #define	CRU_GENPLL_CONTROL6		0x1158
    285 #define	GENPLL_CONTROL6_PDIV		__BITS(26,24)	// = (n ? n : 8)
    286 #define	GENPLL_CONTROL6_CH0_MDIV	__BITS(23,16)	// = (n ? n : 256), clk_mac
    287 #define	GENPLL_CONTROL6_CH1_MDIV	__BITS(15,8)	// = (n ? n : 256), clk_robo
    288 #define	GENPLL_CONTROL6_CH2_MDIV	__BITS(7,0)	// = (n ? n : 256), clf_usb2
    289 #define	CRU_GENPLL_CONTROL7		0x115c
    290 #define	GENPLL_CONTROL7_CH3_MDIV	__BITS(23,16)	// = (n ? n : 256), clk_iproc
    291 
    292 #define	USB2_REF_CLK			(1920*1000*1000)
    293 #define	CRU_USB2_CONTROL		0x1164
    294 #define	USB2_CONTROL_KA			__BITS(24,22)
    295 #define	USB2_CONTROL_KI			__BITS(31,19)
    296 #define	USB2_CONTROL_KP			__BITS(18,15)
    297 #define	USB2_CONTROL_PDIV		__BITS(14,12)	// = (n ? n : 8)
    298 #define	USB2_CONTROL_NDIV_INT		__BITS(11,2)	// = (n ? n : 1024)
    299 #define	USB2_CONTROL_PLL_PCIEUSB3_RESET	__BIT(1)	// inverted 1=normal
    300 #define	USB2_CONTROL_PLL_USB2_RESET	__BIT(0)	// inverted 1=normal
    301 
    302 #define	CRU_CLKSET_KEY			0x1180
    303 #define	CRU_CLKSET_KEY_MAGIC		0xea68
    304 
    305 #define	CRU_GPIO_SELECT		0x11c0 	// CRU GPIO Select
    306 #define CRU_GPIO_DRIVE_SEL2	0x11c4
    307 #define CRU_GPIO_DRIVE_SEL1	0x11c8
    308 #define CRU_GPIO_DRIVE_SEL0	0x11cc
    309 #define CRU_GPIO_INPUT_DISABLE	0x11d0
    310 #define CRU_GPIO_HYSTERESIS	0x11d4
    311 #define CRU_GPIO_SLEW_RATE	0x11d8
    312 #define CRU_GPIO_PULL_UP	0x11dc
    313 #define CRU_GPIO_PULL_DOWN	0x11e0
    314 
    315 #define CRU_STRAPS_CONTROL	0x12a0
    316 #define  STRAP_BOOT_DEV		 __BITS(17,16)
    317 #define  STRAP_NAND_TYPE	 __BITS(15,12)
    318 #define  STRAP_NAND_PAGE	 __BITS(11,10)
    319 #define  STRAP_DDR3		 __BIT(9)
    320 #define  STRAP_P5_VOLT_15	 __BIT(8)
    321 #define  STRAP_P5_MODE		 __BITS(7,6)
    322 #define  STRAP_PCIE0_MODE	 __BIT(5)
    323 #define  STRAP_USB3_SEL		 __BIT(4)
    324 #define  STRAP_EX_EXTCLK	 __BIT(3)
    325 #define  STRAP_HW_FWDG_EN	 __BIT(2)
    326 #define  STRAP_LED_SERIAL_MODE	 __BIT(1)
    327 #define  STRAP_BISR_BYPASS_AUTOLOAD	 __BIT(0)
    328 
    329 #endif /* CRU_PRIVATE */
    330 
    331 #ifdef DMU_PRIVATE
    332 
    333 #define	DMU_LCPLL_CONTROL0	0x100
    334 #define	DMU_LCPLL_CONTROL1	0x104
    335 #define	LCPLL_CONTROL1_PDIV	__BITS(30,28)	// = (n ? n : 8)
    336 #define	LCPLL_CONTROL1_NDIV_INT	__BITS(27,20)	// = (n ? n : 256)
    337 #define	LCPLL_CONTROL1_NDIV_FRAC __BITS(19,0)	// = 1 / n
    338 /*
    339  * SYS_CLK = (1 / pdiv) * (ndiv_int + (ndiv_frac / 0x40000000)) x F(ref)
    340  */
    341 #define	DMU_LCPLL_CONTROL2	0x108
    342 #define	LCPLL_CONTROL2_CH0_MDIV	__BITS(31,24)	// = (n ? n : 256), clk_pcie_ref
    343 #define	LCPLL_CONTROL2_CH1_MDIV	__BITS(23,16)	// = (n ? n : 256), clk_sdio
    344 #define	LCPLL_CONTROL2_CH2_MDIV	__BITS(15,8)	// = (n ? n : 256), clk_ddr
    345 #define	LCPLL_CONTROL2_CH3_MDIV	__BITS(7,0)	// = (n ? n : 256), clf_dft
    346 
    347 #endif /* DMU_PRIVATE */
    348 
    349 #ifdef DDR_PRIVATE
    350 /*
    351  * DDR CTL register has such inspired names.
    352  */
    353 #define	DDR_CTL_01		0x004
    354 #define	CTL_01_MAX_CHIP_SEL	__BITS(18,16)	// not documented as such
    355 #define	CTL_01_MAX_COL		__BITS(11,8)
    356 #define	CTL_01_MAX_ROW		__BITS(4,0)
    357 
    358 #define	DDR_CTL_82		0x148
    359 #define	CTL_82_COL_DIFF		__BITS(26,24)
    360 #define	CTL_82_ROW_DIFF		__BITS(18,16)
    361 #define	CTL_82_BANK_DIFF	__BITS(9,8)
    362 #define	CTL_82_ZQCS_ROTATE	__BIT(0)
    363 
    364 #define	DDR_CTL_86		0x158
    365 #define	CTL_86_CS_MAP		__BITS(27,24)
    366 #define	CTL_86_INHIBIT_DRAM_CMD	__BIT(16)
    367 #define	CTL_86_DIS_RD_INTRLV	__BIT(8)
    368 #define	CTL_86_NUM_QENT_ACT_DIS	__BITS(2,0)
    369 
    370 #define	DDR_CTL_87		0x15c
    371 #define CTL_87_IN_ORDER_ACCEPT	__BIT(24)
    372 #define CTL_87_Q_FULLNESS	__BITS(18,16)
    373 #define CTL_87_REDUC		__BIT(8)
    374 #define CTL_87_BURST_ON_FLY_BIT	__BITS(3,0)
    375 
    376 #define	DDR_PHY_CTL_PLL_STATUS	0x810
    377 #define	PLL_STATUS_LOCK_LOST	__BIT(26)
    378 #define	PLL_STATUS_MHZ		__BITS(25,14)
    379 #define	PLL_STATUS_CLOCKING_4X	__BIT(13)
    380 #define	PLL_STATUS_STATUS	__BITS(12,1)
    381 #define	PLL_STATUS_LOCK		__BIT(0)
    382 
    383 #define	DDR_PHY_CTL_PLL_DIVIDERS	0x81c
    384 #define	PLL_DIVIDERS_POST_DIV	__BITS(13,11)
    385 #define	PLL_DIVIDERS_PDIV	__BITS(10,8) // 4x: (n ? n : 8), n = n - 4, 4x
    386 #define	PLL_DIVIDERS_NDIV	__BITS(7,0)
    387 
    388 #endif /* DDR_PRIVATE */
    389 
    390 #ifdef PCIE_PRIVATE
    391 
    392 #define	PCIE_CLK_CONTROL	0x000
    393 
    394 #define	PCIE_CFG_IND_ADDR	0x120
    395 #define	 CFG_IND_ADDR_FUNC	__BITS(15,13)
    396 #define  CFG_IND_ADDR_LAYER	__BITS(12,11)
    397 #define	 CFG_IND_ADDR_REG	__BITS(10,2)
    398 #define	PCIE_CFG_IND_DATA	0x124
    399 #define	PCIE_CFG_ADDR		0x1f8
    400 #define	 CFG_ADDR_BUS		__BITS(27,20)
    401 #define	 CFG_ADDR_DEV		__BITS(27,15)
    402 #define	 CFG_ADDR_FUNC		__BITS(14,12)
    403 #define	 CFG_ADDR_REG		__BITS(11,2)
    404 #define	 CFG_ADDR_TYPE		__BITS(1,0)
    405 #define	 CFG_ADDR_TYPE0		__SHIFTIN(0, CFG_ADDR_TYPE)
    406 #define	 CFG_ADDR_TYPE1		__SHIFTIN(1, CFG_ADDR_TYPE)
    407 #define	PCIE_CFG_DATA		0x1fc
    408 #define	PCIE_EQ_PAGE		0x200
    409 #define	PCIE_MSI_PAGE		0x204
    410 #define	PCIE_MSI_INTR_EN	0x208
    411 #define	PCIE_MSI_CTRL_0		0x210
    412 #define	PCIE_MSI_CTRL_1		0x214
    413 #define	PCIE_MSI_CTRL_2		0x218
    414 #define	PCIE_MSI_CTRL_3		0x21c
    415 #define	PCIE_MSI_CTRL_4		0x220
    416 #define	PCIE_MSI_CTRL_5		0x224
    417 #define PCIE_SYS_EQ_HEAD_0	0x250
    418 #define PCIE_SYS_EQ_TAIL_0	0x254
    419 #define PCIE_SYS_EQ_HEAD_1	0x258
    420 #define PCIE_SYS_EQ_TAIL_1	0x25c
    421 #define PCIE_SYS_EQ_HEAD_2	0x260
    422 #define PCIE_SYS_EQ_TAIL_2	0x264
    423 #define PCIE_SYS_EQ_HEAD_3	0x268
    424 #define PCIE_SYS_EQ_TAIL_3	0x26c
    425 #define PCIE_SYS_EQ_HEAD_4	0x270
    426 #define PCIE_SYS_EQ_TAIL_4	0x274
    427 #define PCIE_SYS_EQ_HEAD_5	0x278
    428 #define PCIE_SYS_EQ_TAIL_5	0x27c
    429 #define PCIE_SYS_RC_INTX_EN	0x330
    430 #define PCIE_SYS_RC_INTX_CSR	0x334
    431 
    432 #define	PCIE_FUNC0_IMAP0_0	0xc00
    433 #define	PCIE_FUNC0_IMAP0_1	0xc04
    434 #define	PCIE_FUNC0_IMAP0_2	0xc08
    435 #define	PCIE_FUNC0_IMAP0_3	0xc0c
    436 #define	PCIE_FUNC0_IMAP0_4	0xc10
    437 #define	PCIE_FUNC0_IMAP0_5	0xc14
    438 #define	PCIE_FUNC0_IMAP0_6	0xc18
    439 #define	PCIE_FUNC0_IMAP0_7	0xc1c
    440 
    441 #define	PCIE_FUNC0_IMAP1	0xc80
    442 #define	PCIE_FUNC1_IMAP1	0xc88
    443 #define	PCIE_FUNC0_IMAP2	0xcc0
    444 #define	PCIE_FUNC1_IMAP2	0xcc8
    445 
    446 #define	PCIE_IARR_0_LOWER	0xd00
    447 #define	PCIE_IARR_0_UPPER	0xd04
    448 #define	PCIE_IARR_1_LOWER	0xd08
    449 #define	PCIE_IARR_1_UPPER	0xd0c
    450 #define	PCIE_IARR_2_LOWER	0xd10
    451 #define	PCIE_IARR_2_UPPER	0xd14
    452 
    453 #define	PCIE_OARR_0		0xd20
    454 #define	PCIE_OARR_1		0xd28
    455 
    456 #define  PCIE_OARR_ADDR		__BITS(31,26)
    457 
    458 #define	PCIE_OMAP_0_LOWER	0xd40
    459 #define	PCIE_OMAP_0_UPPER	0xd44
    460 #define	PCIE_OMAP_1_LOWER	0xd48
    461 #define	PCIE_OMAP_1_UPPER	0xd4c
    462 
    463 #define  PCIE_OMAP_ADDRL	__BITS(31,26)
    464 
    465 #define	PCIE_FUNC1_IARR_1_SIZE	0xd58
    466 #define	PCIE_FUNC1_IARR_2_SIZE	0xd5c
    467 
    468 #define PCIE_MEM_CONTROL	0xf00
    469 #define PCIE_MEM_ECC_ERR_LOG_0	0xf04
    470 #define PCIE_MEM_ECC_ERR_LOG_1	0xf08
    471 
    472 #define	PCIE_LINK_STATUS	0xf0c
    473 #define  PCIE_PHYLINKUP		__BIT(3)
    474 #define  PCIE_DL_ACTIVE		__BIT(2)
    475 #define  PCIE_RX_LOS_TIMEOUT	__BIT(1)
    476 #define  PCIE_LINK_IN_L1	__BIT(0)
    477 #define	PCIE_STRAP_STATUS	0xf10
    478 #define  STRAP_PCIE_REPLAY_BUF_TM	__BITS(8,4)
    479 #define  STRAP_PCIE_USER_FOR_CE_GEN1	__BIT(3)
    480 #define  STRAP_PCIE_USER_FOR_CE_1LANE	__BIT(2)
    481 #define  STRAP_PCIE_IF_ENABLE		__BIT(1)
    482 #define  STRAP_PCIE_USER_RC_MODE	__BIT(0)
    483 #define	PCIE_RESET_STATUS	0xf14
    484 
    485 #define	PCIE_RESET_ENABLE_IN_PCIE_LINK_DOWN	0xf18
    486 
    487 #define	PCIE_MISC_INTR_EN	0xf1c
    488 #define PCIE_TX_DEBUG_CFG	0xf20
    489 
    490 
    491 // PCIE_SYS_MSI_INTR_EN
    492 #define	MSI_INTR_EN_EQ_5	__BIT(5)
    493 #define	MSI_INTR_EN_EQ_4	__BIT(4)
    494 #define	MSI_INTR_EN_EQ_3	__BIT(3)
    495 #define	MSI_INTR_EN_EQ_2	__BIT(2)
    496 #define	MSI_INTR_EN_EQ_1	__BIT(1)
    497 #define	MSI_INTR_EN_EQ_0	__BIT(0)
    498 
    499 // PCIE_SYS_MSI_CTRL<n>
    500 #define	INT_N_DELAY		__BITS(9,6)
    501 #define	INT_N_EVENT		__BITS(1,1)
    502 #define	EQ_ENABLE		__BIT(0)
    503 
    504 // PCIE_SYS_EQ_HEAD<n>
    505 #define	HEAD_PTR		__BITS(5,0)
    506 
    507 // PCIE_SYS_EQ_TAIL<n>
    508 #define	EQ_OVERFLOW		__BIT(6)
    509 #define	TAIL_PTR		__BITS(5,0)
    510 
    511 // PCIE_SYS_RC_INTRX_EN
    512 #define	RC_EN_INTD		__BIT(3)
    513 #define	RC_EN_INTC		__BIT(2)
    514 #define	RC_EN_INTB		__BIT(1)
    515 #define	RC_EN_INTA		__BIT(0)
    516 
    517 // PCIE_SYS_RC_INTRX_CSR
    518 #define	RC_INTD			__BIT(3)
    519 #define	RC_INTC			__BIT(2)
    520 #define	RC_INTB			__BIT(1)
    521 #define	RC_INTA			__BIT(0)
    522 
    523 // PCIE_IARR_0_LOWER / UPPER
    524 #define	IARR0_ADDR		__BIT(31,15)
    525 #define	IARR0_VALID		__BIT(0)
    526 
    527 // PCIE_IARR_1_LOWER / UPPER
    528 #define	IARR1_ADDR		__BIT(31,20)
    529 #define	IARR1_SIZE		__BIT(7,0)
    530 #define	IARR0_VALID		__BIT(0)
    531 
    532 #define	REGS_DEVICE_CAPACITY	0x04d4
    533 #define	REGS_LINK_CAPACITY	0x03dc
    534 #define	REGS_TL_CONTROL_0	0x0800
    535 #define	REGS_DL_STATUS		0x1048
    536 
    537 #endif /* PCIE_PRIVATE */
    538 
    539 #define	ARMCORE_SCU_BASE	0x20000		/* CBAR is 19020000 */
    540 #define	ARMCORE_L2C_BASE	0x22000
    541 
    542 #ifdef ARMCORE_PRIVATE
    543 
    544 #define	ARMCORE_CLK_POLICY_FREQ	0x008
    545 #define	CLK_POLICY_FREQ_PRIVED	__BIT(31)
    546 #define	CLK_POLICY_FREQ_POLICY3	__BITS(26,24)
    547 #define	CLK_POLICY_FREQ_POLICY2	__BITS(18,16)
    548 #define	CLK_POLICY_FREQ_POLICY1	__BITS(10,8)
    549 #define	CLK_POLICY_FREQ_POLICY0	__BITS(2,0)
    550 #define	CLK_POLICY_REF_CLK	0	// 25 MHZ
    551 #define	CLK_POLICY_SYS_CLK	1	// sys clk (200MHZ)
    552 #define	CLK_POLICY_ARM_PLL_CH0	6	// slow clock
    553 #define	CLK_POLICY_ARM_PLL_CH1	7	// fast clock
    554 
    555 #define	ARMCORE_CLK_APB_DIV	0xa10
    556 #define	CLK_APB_DIV_PRIVED	__BIT(31)
    557 #define	CLK_APB_DIV_VALUE	__BITS(1,0)	// n = n + 1
    558 
    559 #define	ARMCORE_CLK_APB_DIV_TRIGGER	0xa10
    560 #define	CLK_APB_DIV_TRIGGER_PRIVED	__BIT(31)
    561 #define	CLK_APB_DIV_TRIGGER_OVERRIDE	__BIT(0)
    562 
    563 #define	ARMCORE_CLK_PLLARMA	0xc00
    564 #define	CLK_PLLARMA_PDIV	__BITS(26,24)	// = (n ? n : 16(?))
    565 #define	CLK_PLLARMA_NDIV_INT	__BITS(17,8)	// = (n ? n : 1024)
    566 
    567 #define	ARMCORE_CLK_PLLARMB	0xc04
    568 #define	CLK_PLLARMB_NDIV_FRAC	__BITS(19,0)	// = 1 / n
    569 
    570 #endif
    571 
    572 #ifdef IDM_PRIVATE
    573 
    574 #define	IDM_ARMCORE_M0_BASE		0x00000
    575 #define	IDM_PCIE_M0_BASE		0x01000
    576 #define	IDM_PCIE_M1_BASE		0x02000
    577 #define	IDM_PCIE_M2_BASE		0x03000
    578 #define	IDM_USB3_BASE			0x05000
    579 #define	IDM_ARMCORE_S1_BASE		0x06000
    580 #define	IDM_ARMCORE_S0_BASE		0x07000
    581 #define	IDM_DDR_S1_BASE			0x08000
    582 #define	IDM_DDR_S2_BASE			0x09000
    583 #define	IDM_ROM_S0_BASE			0x0d000
    584 #define	IDM_AMAC0_BASE			0x10000
    585 #define	IDM_AMAC1_BASE			0x11000
    586 #define	IDM_AMAC2_BASE			0x12000
    587 #define	IDM_AMAC3_BASE			0x13000
    588 #define	IDM_DMAC_M0_BASE		0x14000
    589 #define	IDM_USB2_BASE			0x15000
    590 #define	IDM_SDIO_BASE			0x16000
    591 #define	IDM_I2S_M0_BASE			0x17000
    592 #define	IDM_A9JTAG_M0_BASE		0x18000
    593 #define	IDM_NAND_BASE			0x1a000
    594 #define	IDM_QSPI_BASE			0x1b000
    595 #define IDM_APBX_BASE			0x21000
    596 
    597 #define	IDM_IO_CONTROL_DIRECT		0x0408
    598 #define	IDM_IO_STATUS			0x0500
    599 #define	IDM_RESET_CONTROL		0x0800
    600 #define	IDM_RESET_STATUS		0x0804
    601 #define	IDM_INTERRUPT_STATUS		0x0a00
    602 
    603 #define	IO_CONTROL_DIRECT_UARTCLKSEL	__BIT(17)
    604 
    605 #define	RESET_CONTROL_RESET		__BIT(0)
    606 
    607 #endif /* IDM_PRIVATE */
    608 
    609 #ifdef GMAC_PRIVATE
    610 
    611 struct gmac_txdb {
    612 	uint32_t txdb_flags;
    613 	uint16_t txdb_buflen;
    614 	uint16_t txdb_addrext;
    615 	uint32_t txdb_addrlo;
    616 	uint32_t txdb_addrhi;
    617 };
    618 #define	TXDB_FLAG_SF		__BIT(31)	// Start oF Frame
    619 #define	TXDB_FLAG_EF		__BIT(30)	// End oF Frame
    620 #define	TXDB_FLAG_IC		__BIT(29)	// Interupt on Completetion
    621 #define	TXDB_FLAG_ET		__BIT(28)	// End Of Table
    622 
    623 struct gmac_rxdb {
    624 	uint32_t rxdb_flags;
    625 	uint16_t rxdb_buflen;
    626 	uint16_t rxdb_addrext;
    627 	uint32_t rxdb_addrlo;
    628 	uint32_t rxdb_addrhi;
    629 };
    630 #define	RXDB_FLAG_SF		__BIT(31)	// Start oF Frame (ignored)
    631 #define	RXDB_FLAG_EF		__BIT(30)	// End oF Frame (ignored)
    632 #define	RXDB_FLAG_IC		__BIT(29)	// Interupt on Completetion
    633 #define	RXDB_FLAG_ET		__BIT(28)	// End Of Table
    634 
    635 #define	RXSTS_FRAMELEN		__BITS(15,0)	// # of bytes (including padding)
    636 #define	RXSTS_PKTTYPE		__BITS(17,16)
    637 #define	RXSTS_PKTTYPE_UC	0		// Unicast
    638 #define	RXSTS_PKTTYPE_MC	1		// Multicast
    639 #define	RXSTS_PKTTYPE_BC	2		// Broadcast
    640 #define	RXSTS_VLAN_PRESENT	__BIT(18)
    641 #define	RXSTS_CRC_ERROR		__BIT(19)
    642 #define	RXSTS_OVERSIZED		__BIT(20)
    643 #define	RXSTS_CTF_HIT		__BIT(21)
    644 #define	RXSTS_CTF_ERROR		__BIT(22)
    645 #define	RXSTS_PKT_OVERFLOW	__BIT(23)
    646 #define	RXSTS_DESC_COUNT	__BITS(27,24)	// # of descriptors - 1
    647 
    648 #define	GMAC_DEVCONTROL		0x000
    649 #define GMAC_DEVSTATUS		0x004
    650 #define GMAC_BISTSTATUS		0x00c
    651 #define GMAC_INTSTATUS		0x020
    652 #define GMAC_INTMASK		0x024
    653 #define GMAC_GPTIMER		0x028
    654 
    655 #define GMAC_INTRCVLAZY		0x100
    656 #define GMAC_FLOWCNTL_TH	0x104
    657 #define GMAC_TXARB_WRR_TH	0x108
    658 #define GMAC_GMACIDLE_CNT_TH	0x10c
    659 
    660 #define GMAC_FIFOACCESSADDR	0x120
    661 #define GMAC_FIFOACCESSBYTE	0x124
    662 #define GMAC_FIFOACCESSDATA	0x128
    663 
    664 #define GMAC_PHYACCESS		0x180
    665 #define GMAC_PHYCONTROL		0x188
    666 #define GMAC_TXQCONTROL		0x18c
    667 #define GMAC_RXQCONTROL		0x190
    668 #define GMAC_GPIOSELECT		0x194
    669 #define GMAC_GPIOOUTPUTEN	0x198
    670 #define GMAC_TXQRXQMEMORYCONTROL	0x1a0
    671 #define GMAC_MEMORYECCSTATUS	0x1a4
    672 
    673 #define GMAC_CLOCKCONTROLSTATUS	0x1e0
    674 #define GMAC_POWERCONTROL	0x1e8
    675 
    676 #define GMAC_XMTCONTROL_0	0x200
    677 #define GMAC_XMTPTR_0		0x204
    678 #define GMAC_XMTADDR_LOW_0	0x208
    679 #define GMAC_XMTADDR_HIGH_0	0x20c
    680 #define GMAC_XMTSTATUS0_0	0x210
    681 #define GMAC_XMTSTATUS1_0	0x214
    682 #define GMAC_RCVCONTROL		0x220
    683 #define GMAC_RCVPTR		0x224
    684 #define GMAC_RCVADDR_LOW	0x228
    685 #define GMAC_RCVADDR_HIGH	0x22c
    686 #define GMAC_RCVSTATUS0		0x230
    687 #define GMAC_RCVSTATUS1		0x234
    688 
    689 #define GMAC_TX_GD_OCTETS_LO	0x300
    690 
    691 
    692 #define	UNIMAC_IPG_HD_BPG_CNTL	0x804
    693 #define	UNIMAC_COMMAND_CONFIG	0x808
    694 #define	UNIMAC_MAC_0		0x80c		// bits 16:47 of macaddr
    695 #define	UNIMAC_MAC_1		0x810		// bits 0:15 of macaddr
    696 #define	UNIMAC_FRAME_LEN	0x814
    697 #define	UNIMAC_PAUSE_QUANTA	0x818
    698 #define	UNIMAC_TX_TS_SEQ_ID	0x83c
    699 #define	UNIMAC_MAC_MODE		0x844
    700 #define	UNIMAC_TAG_0		0x848
    701 #define	UNIMAC_TAG_1		0x84c
    702 #define	UNIMAC_RX_PAUSE_QUANTA_SCALE	0x850
    703 #define	UNIMAC_TX_PREAMBLE	0x854
    704 #define	UNIMAC_TX_IPG_LENGTH	0x85c
    705 #define	UNIMAC_PRF_XOFF_TIMER	0x860
    706 #define	UNIMAC_UMAC_EEE_CTRL	0x864
    707 #define	UNIMAC_MII_EEE_DELAY_ENTRY_TIMER	0x868
    708 #define	UNIMAC_GMII_EEE_DELAY_ENTRY_TIMER	0x86c
    709 #define	UNIMAC_UMAC_EEE_REF_COUNT	0x870
    710 #define	UNIMAC_UMAX_RX_PKT_DROP_STATUS	0x878
    711 
    712 #define UNIMAC_UMAC_SYMMETRIC_IDLE_THRESHOLD	0x87c // RX IDLE threshold for LPI prediction
    713 #define UNIMAC_MII_EEE_WAKE_TIMER	0x880 // MII_EEE Wake timer
    714 #define UNIMAC_GMII_EEE_WAKE_TIMER	0x884 // GMII_EEE Wake timer
    715 #define UNIMAC_UMAC_REV_ID	0x888 // UNIMAC_REV_ID
    716 #define UNIMAC_MAC_PFC_TYPE	0xb00 // Programmable ethertype (GNAT 13440)
    717 #define UNIMAC_MAC_PFC_OPCODE	0xb04 // Programmable opcode (GNAT 13440)
    718 #define UNIMAC_MAC_PFC_DA_0	0xb08 // lower 32 bits of programmable DA for PPP (GNAT 13897)
    719 #define UNIMAC_MAC_PFC_DA_1	0xb0c // upper 16 bits of programmable DA for PPP (GNAT 13897)
    720 #define UNIMAC_MACSEC_CNTRL	0xb14 // Miscellaneous control for MACSEC (GNAT 11599,11600,12078,12198)
    721 #define UNIMAC_TS_STATUS_CNTRL	0xb18 // Timestamp control/status
    722 #define UNIMAC_TX_TS_DATA	0xb1c // Transmit Timestamp data
    723 #define UNIMAC_PAUSE_CONTROL	0xb30 // PAUSE frame timer control register
    724 #define UNIMAC_FLUSH_CONTROL	0xb34 // Flush enable control register
    725 #define UNIMAC_RXFIFO_STAT	0xb38 // RXFIFO status register
    726 #define UNIMAC_TXFIFO_STAT	0xb3c // TXFIFO status register
    727 #define UNIMAC_MAC_PFC_CTRL	0xb40 // PPP control register
    728 #define UNIMAC_MAC_PFC_REFRESH_CTRL	0xb44 // PPP refresh control register
    729 
    730 #endif /* GMAC_PRIVATE */
    731 
    732 #endif /* _ARM_BROADCOM_BCM53XX_REG_H_ */
    733