Home | History | Annotate | Line # | Download | only in cortex
armperiph.c revision 1.2.2.2
      1      1.1      matt /*-
      2      1.1      matt  * Copyright (c) 2012 The NetBSD Foundation, Inc.
      3      1.1      matt  * All rights reserved.
      4      1.1      matt  *
      5      1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
      6      1.1      matt  * by Matt Thomas of 3am Software Foundry.
      7      1.1      matt  *
      8      1.1      matt  * Redistribution and use in source and binary forms, with or without
      9      1.1      matt  * modification, are permitted provided that the following conditions
     10      1.1      matt  * are met:
     11      1.1      matt  * 1. Redistributions of source code must retain the above copyright
     12      1.1      matt  *    notice, this list of conditions and the following disclaimer.
     13      1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     14      1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     15      1.1      matt  *    documentation and/or other materials provided with the distribution.
     16      1.1      matt  *
     17      1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     18      1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     19      1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     20      1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     21      1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     22      1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     23      1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     24      1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     25      1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     26      1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     27      1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     28      1.1      matt  */
     29      1.1      matt 
     30      1.1      matt #include "locators.h"
     31      1.1      matt 
     32      1.1      matt #include <sys/cdefs.h>
     33      1.1      matt 
     34  1.2.2.1       tls __KERNEL_RCSID(1, "$NetBSD: armperiph.c,v 1.2.2.2 2017/12/03 11:35:52 jdolecek Exp $");
     35      1.1      matt 
     36      1.1      matt #include <sys/param.h>
     37      1.1      matt #include <sys/device.h>
     38  1.2.2.2  jdolecek #include <sys/lwp.h>
     39      1.1      matt 
     40      1.1      matt #include "ioconf.h"
     41      1.1      matt 
     42      1.1      matt #include <arm/mainbus/mainbus.h>
     43      1.1      matt #include <arm/cortex/mpcore_var.h>
     44  1.2.2.2  jdolecek #include <arm/cortex/gtmr_intr.h>
     45      1.1      matt 
     46      1.1      matt static int armperiph_match(device_t, cfdata_t, void *);
     47      1.1      matt static void armperiph_attach(device_t, device_t, void *);
     48      1.1      matt 
     49      1.1      matt static bool attached;
     50      1.1      matt 
     51      1.1      matt struct armperiph_softc {
     52      1.1      matt 	device_t sc_dev;
     53      1.1      matt 	bus_space_tag_t sc_memt;
     54      1.1      matt 	bus_space_handle_t sc_memh;
     55      1.1      matt };
     56      1.1      matt 
     57  1.2.2.1       tls struct armperiph_info {
     58  1.2.2.1       tls 	const char pi_name[12];
     59  1.2.2.1       tls 	bus_size_t pi_off1;
     60  1.2.2.1       tls 	bus_size_t pi_off2;
     61  1.2.2.1       tls };
     62  1.2.2.1       tls 
     63      1.2      matt #ifdef CPU_CORTEXA5
     64  1.2.2.1       tls static const struct armperiph_info a5_devices[] = {
     65  1.2.2.1       tls 	{ "armscu", 0x0000, 0 },
     66  1.2.2.1       tls 	{ "armgic", 0x1000, 0x0100 },
     67  1.2.2.1       tls 	{ "a9tmr",  0x0200, 0 },
     68  1.2.2.2  jdolecek 	{ "a9wdt",   0x0600, 0 },
     69  1.2.2.2  jdolecek 	{ "arml2cc", 0, 0 },	/* external; needs "offset" property */
     70  1.2.2.1       tls 	{ "", 0, 0 },
     71      1.1      matt };
     72      1.1      matt #endif
     73      1.1      matt 
     74      1.1      matt #ifdef CPU_CORTEXA7
     75  1.2.2.1       tls static const struct armperiph_info a7_devices[] = {
     76  1.2.2.1       tls 	{ "armgic",  0x1000, 0x2000 },
     77  1.2.2.1       tls 	{ "armgtmr", 0, 0 },
     78  1.2.2.1       tls 	{ "", 0, 0 },
     79      1.1      matt };
     80      1.1      matt #endif
     81      1.1      matt 
     82      1.1      matt #ifdef CPU_CORTEXA9
     83  1.2.2.1       tls static const struct armperiph_info a9_devices[] = {
     84  1.2.2.1       tls 	{ "armscu",  0x0000, 0 },
     85  1.2.2.1       tls 	{ "arml2cc", 0x2000, 0 },
     86  1.2.2.1       tls 	{ "armgic",  0x1000, 0x0100 },
     87  1.2.2.1       tls 	{ "a9tmr",   0x0200, 0 },
     88  1.2.2.1       tls 	{ "a9wdt",   0x0600, 0 },
     89  1.2.2.1       tls 	{ "", 0, 0 },
     90      1.1      matt };
     91      1.1      matt #endif
     92      1.1      matt 
     93  1.2.2.1       tls #ifdef CPU_CORTEXA15
     94  1.2.2.1       tls static const struct armperiph_info a15_devices[] = {
     95  1.2.2.1       tls 	{ "armgic",  0x1000, 0x2000 },
     96  1.2.2.1       tls 	{ "armgtmr", 0, 0 },
     97  1.2.2.1       tls 	{ "", 0, 0 },
     98  1.2.2.1       tls };
     99  1.2.2.1       tls #endif
    100  1.2.2.1       tls 
    101  1.2.2.2  jdolecek #ifdef CPU_CORTEXA17
    102  1.2.2.2  jdolecek static const struct armperiph_info a17_devices[] = {
    103  1.2.2.2  jdolecek 	{ "armgic",  0x1000, 0x2000 },
    104  1.2.2.2  jdolecek 	{ "armgtmr", 0, 0 },
    105  1.2.2.2  jdolecek 	{ "", 0, 0 },
    106  1.2.2.2  jdolecek };
    107  1.2.2.2  jdolecek #endif
    108  1.2.2.2  jdolecek 
    109  1.2.2.2  jdolecek #ifdef CPU_CORTEXA57
    110  1.2.2.2  jdolecek static const struct armperiph_info a57_devices[] = {
    111  1.2.2.2  jdolecek 	{ "armgic",  0x1000, 0x2000 },
    112  1.2.2.2  jdolecek 	{ "armgtmr", 0, 0 },
    113  1.2.2.2  jdolecek 	{ "", 0, 0 },
    114  1.2.2.2  jdolecek };
    115  1.2.2.2  jdolecek #endif
    116  1.2.2.2  jdolecek 
    117  1.2.2.1       tls 
    118      1.1      matt static const struct mpcore_config {
    119  1.2.2.1       tls 	const struct armperiph_info *cfg_devices;
    120      1.1      matt 	uint32_t cfg_cpuid;
    121      1.1      matt 	uint32_t cfg_cbar_size;
    122      1.1      matt } configs[] = {
    123      1.1      matt #ifdef CPU_CORTEXA5
    124  1.2.2.1       tls 	{ a5_devices, 0x410fc050, 2*4096 },
    125      1.1      matt #endif
    126      1.1      matt #ifdef CPU_CORTEXA7
    127  1.2.2.1       tls 	{ a7_devices, 0x410fc070, 8*4096 },
    128      1.1      matt #endif
    129      1.1      matt #ifdef CPU_CORTEXA9
    130      1.2      matt 	{ a9_devices, 0x410fc090, 3*4096 },
    131      1.1      matt #endif
    132      1.1      matt #ifdef CPU_CORTEXA15
    133  1.2.2.1       tls 	{ a15_devices, 0x410fc0f0, 8*4096 },
    134      1.1      matt #endif
    135  1.2.2.2  jdolecek #ifdef CPU_CORTEXA17
    136  1.2.2.2  jdolecek 	{ a17_devices, 0x410fc0e0, 8*4096 },
    137  1.2.2.2  jdolecek #endif
    138  1.2.2.2  jdolecek #ifdef CPU_CORTEXA57
    139  1.2.2.2  jdolecek 	{ a57_devices, 0x410fd070, 8*4096 },
    140  1.2.2.2  jdolecek #endif
    141      1.1      matt };
    142      1.1      matt 
    143      1.1      matt static const struct mpcore_config *
    144      1.1      matt armperiph_find_config(void)
    145      1.1      matt {
    146      1.1      matt 	const uint32_t arm_cpuid = curcpu()->ci_arm_cpuid & 0xff0ff0f0;
    147      1.1      matt 	for (size_t i = 0; i < __arraycount(configs); i++) {
    148      1.1      matt 		if (arm_cpuid == configs[i].cfg_cpuid) {
    149      1.1      matt 			return configs + i;
    150      1.1      matt 		}
    151      1.1      matt 	}
    152      1.1      matt 
    153      1.1      matt 	return NULL;
    154      1.1      matt }
    155      1.1      matt 
    156      1.1      matt CFATTACH_DECL_NEW(armperiph, sizeof(struct armperiph_softc),
    157      1.1      matt     armperiph_match, armperiph_attach, NULL, NULL);
    158      1.1      matt 
    159      1.1      matt static int
    160      1.1      matt armperiph_match(device_t parent, cfdata_t cf, void *aux)
    161      1.1      matt {
    162      1.1      matt 	struct mainbus_attach_args * const mb = aux;
    163      1.1      matt 	const int base = cf->cf_loc[MAINBUSCF_BASE];
    164      1.1      matt 	const int size = cf->cf_loc[MAINBUSCF_SIZE];
    165      1.1      matt 	const int dack = cf->cf_loc[MAINBUSCF_DACK];
    166      1.1      matt 	const int irq = cf->cf_loc[MAINBUSCF_IRQ];
    167      1.1      matt 	const int intrbase = cf->cf_loc[MAINBUSCF_INTRBASE];
    168      1.1      matt 
    169      1.1      matt 	if (attached)
    170      1.1      matt 		return 0;
    171      1.1      matt 
    172      1.1      matt 	if (base != MAINBUSCF_BASE_DEFAULT || base != mb->mb_iobase
    173      1.1      matt 	    || size != MAINBUSCF_SIZE_DEFAULT || size != mb->mb_iosize
    174      1.1      matt 	    || dack != MAINBUSCF_DACK_DEFAULT || dack != mb->mb_drq
    175      1.1      matt 	    || irq != MAINBUSCF_IRQ_DEFAULT || irq != mb->mb_irq
    176      1.1      matt 	    || intrbase != MAINBUSCF_INTRBASE_DEFAULT
    177      1.1      matt 	    || intrbase != mb->mb_intrbase)
    178      1.1      matt 		return 0;
    179      1.1      matt 
    180      1.1      matt 	if (!CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid))
    181      1.1      matt 		return 0;
    182      1.1      matt 
    183      1.1      matt 	if (armreg_cbar_read() == 0)
    184      1.1      matt 		return 0;
    185      1.1      matt 
    186      1.1      matt 	if (armperiph_find_config() == NULL)
    187      1.1      matt 		return 0;
    188      1.1      matt 
    189      1.1      matt 	return 1;
    190      1.1      matt }
    191      1.1      matt 
    192      1.1      matt static void
    193      1.1      matt armperiph_attach(device_t parent, device_t self, void *aux)
    194      1.1      matt {
    195      1.1      matt 	struct armperiph_softc * const sc = device_private(self);
    196      1.1      matt 	struct mainbus_attach_args * const mb = aux;
    197      1.1      matt 	bus_addr_t cbar = armreg_cbar_read();
    198      1.1      matt 	const struct mpcore_config * const cfg = armperiph_find_config();
    199  1.2.2.2  jdolecek 	prop_dictionary_t prop = device_properties(self);
    200  1.2.2.2  jdolecek 	uint32_t cbar_override;
    201  1.2.2.2  jdolecek 
    202  1.2.2.2  jdolecek 	if (prop_dictionary_get_uint32(prop, "cbar", &cbar_override))
    203  1.2.2.2  jdolecek 		cbar = (bus_addr_t)cbar_override;
    204      1.1      matt 
    205      1.1      matt 	/*
    206      1.1      matt 	 * The normal mainbus bus space will not work for us so the port's
    207      1.1      matt 	 * device_register must have replaced it with one that will work.
    208      1.1      matt 	 */
    209      1.1      matt 	sc->sc_dev = self;
    210      1.1      matt 	sc->sc_memt = mb->mb_iot;
    211      1.1      matt 
    212      1.1      matt 	int error = bus_space_map(sc->sc_memt, cbar, cfg->cfg_cbar_size, 0,
    213      1.1      matt 	    &sc->sc_memh);
    214      1.1      matt 	if (error) {
    215      1.1      matt 		aprint_normal(": error mapping registers at %#lx: %d\n",
    216      1.1      matt 		    cbar, error);
    217      1.1      matt 		return;
    218      1.1      matt 	}
    219      1.1      matt 	aprint_normal("\n");
    220      1.1      matt 
    221      1.1      matt 	/*
    222      1.1      matt 	 * Let's try to attach any children we may have.
    223      1.1      matt 	 */
    224  1.2.2.1       tls 	for (size_t i = 0; cfg->cfg_devices[i].pi_name[0] != 0; i++) {
    225      1.1      matt 		struct mpcore_attach_args mpcaa = {
    226  1.2.2.1       tls 			.mpcaa_name = cfg->cfg_devices[i].pi_name,
    227      1.1      matt 			.mpcaa_memt = sc->sc_memt,
    228      1.1      matt 			.mpcaa_memh = sc->sc_memh,
    229  1.2.2.1       tls 			.mpcaa_off1 = cfg->cfg_devices[i].pi_off1,
    230  1.2.2.1       tls 			.mpcaa_off2 = cfg->cfg_devices[i].pi_off2,
    231      1.1      matt 		};
    232  1.2.2.2  jdolecek #if defined(CPU_CORTEXA7) || defined(CPU_CORTEXA15) || defined(CPU_CORTEXA57)
    233  1.2.2.2  jdolecek 		if (strcmp(mpcaa.mpcaa_name, "armgtmr") == 0) {
    234  1.2.2.2  jdolecek 			mpcaa.mpcaa_irq = IRQ_GTMR_PPI_VTIMER;
    235  1.2.2.2  jdolecek 		}
    236  1.2.2.2  jdolecek #endif
    237      1.1      matt 
    238      1.1      matt 		config_found(self, &mpcaa, NULL);
    239      1.1      matt 	}
    240      1.1      matt }
    241