armperiph.c revision 1.9 1 /*-
2 * Copyright (c) 2012 The NetBSD Foundation, Inc.
3 * All rights reserved.
4 *
5 * This code is derived from software contributed to The NetBSD Foundation
6 * by Matt Thomas of 3am Software Foundry.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
18 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
19 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
20 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
21 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
27 * POSSIBILITY OF SUCH DAMAGE.
28 */
29
30 #include "locators.h"
31
32 #include <sys/cdefs.h>
33
34 __KERNEL_RCSID(1, "$NetBSD: armperiph.c,v 1.9 2015/02/28 15:45:12 skrll Exp $");
35
36 #include <sys/param.h>
37 #include <sys/device.h>
38
39 #include "ioconf.h"
40
41 #include <arm/mainbus/mainbus.h>
42 #include <arm/cortex/mpcore_var.h>
43 #include <arm/cortex/gtmr_intr.h>
44
45 static int armperiph_match(device_t, cfdata_t, void *);
46 static void armperiph_attach(device_t, device_t, void *);
47
48 static bool attached;
49
50 struct armperiph_softc {
51 device_t sc_dev;
52 bus_space_tag_t sc_memt;
53 bus_space_handle_t sc_memh;
54 };
55
56 struct armperiph_info {
57 const char pi_name[12];
58 bus_size_t pi_off1;
59 bus_size_t pi_off2;
60 };
61
62 #ifdef CPU_CORTEXA5
63 static const struct armperiph_info a5_devices[] = {
64 { "armscu", 0x0000, 0 },
65 { "armgic", 0x1000, 0x0100 },
66 { "a9tmr", 0x0200, 0 },
67 { "a9wdt", 0x0600, 0 },
68 { "arml2cc", 0, 0 }, /* external; needs "offset" property */
69 { "", 0, 0 },
70 };
71 #endif
72
73 #ifdef CPU_CORTEXA7
74 static const struct armperiph_info a7_devices[] = {
75 { "armgic", 0x1000, 0x2000 },
76 { "armgtmr", 0, 0 },
77 { "", 0, 0 },
78 };
79 #endif
80
81 #ifdef CPU_CORTEXA9
82 static const struct armperiph_info a9_devices[] = {
83 { "armscu", 0x0000, 0 },
84 { "arml2cc", 0x2000, 0 },
85 { "armgic", 0x1000, 0x0100 },
86 { "a9tmr", 0x0200, 0 },
87 { "a9wdt", 0x0600, 0 },
88 { "", 0, 0 },
89 };
90 #endif
91
92 #ifdef CPU_CORTEXA15
93 static const struct armperiph_info a15_devices[] = {
94 { "armgic", 0x1000, 0x2000 },
95 { "armgtmr", 0, 0 },
96 { "", 0, 0 },
97 };
98 #endif
99
100
101 static const struct mpcore_config {
102 const struct armperiph_info *cfg_devices;
103 uint32_t cfg_cpuid;
104 uint32_t cfg_cbar_size;
105 } configs[] = {
106 #ifdef CPU_CORTEXA5
107 { a5_devices, 0x410fc050, 2*4096 },
108 #endif
109 #ifdef CPU_CORTEXA7
110 { a7_devices, 0x410fc070, 8*4096 },
111 #endif
112 #ifdef CPU_CORTEXA9
113 { a9_devices, 0x410fc090, 3*4096 },
114 #endif
115 #ifdef CPU_CORTEXA15
116 { a15_devices, 0x410fc0f0, 8*4096 },
117 #endif
118 };
119
120 static const struct mpcore_config *
121 armperiph_find_config(void)
122 {
123 const uint32_t arm_cpuid = curcpu()->ci_arm_cpuid & 0xff0ff0f0;
124 for (size_t i = 0; i < __arraycount(configs); i++) {
125 if (arm_cpuid == configs[i].cfg_cpuid) {
126 return configs + i;
127 }
128 }
129
130 return NULL;
131 }
132
133 CFATTACH_DECL_NEW(armperiph, sizeof(struct armperiph_softc),
134 armperiph_match, armperiph_attach, NULL, NULL);
135
136 static int
137 armperiph_match(device_t parent, cfdata_t cf, void *aux)
138 {
139 struct mainbus_attach_args * const mb = aux;
140 const int base = cf->cf_loc[MAINBUSCF_BASE];
141 const int size = cf->cf_loc[MAINBUSCF_SIZE];
142 const int dack = cf->cf_loc[MAINBUSCF_DACK];
143 const int irq = cf->cf_loc[MAINBUSCF_IRQ];
144 const int intrbase = cf->cf_loc[MAINBUSCF_INTRBASE];
145
146 if (attached)
147 return 0;
148
149 if (base != MAINBUSCF_BASE_DEFAULT || base != mb->mb_iobase
150 || size != MAINBUSCF_SIZE_DEFAULT || size != mb->mb_iosize
151 || dack != MAINBUSCF_DACK_DEFAULT || dack != mb->mb_drq
152 || irq != MAINBUSCF_IRQ_DEFAULT || irq != mb->mb_irq
153 || intrbase != MAINBUSCF_INTRBASE_DEFAULT
154 || intrbase != mb->mb_intrbase)
155 return 0;
156
157 if (!CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid))
158 return 0;
159
160 if (armreg_cbar_read() == 0)
161 return 0;
162
163 if (armperiph_find_config() == NULL)
164 return 0;
165
166 return 1;
167 }
168
169 static void
170 armperiph_attach(device_t parent, device_t self, void *aux)
171 {
172 struct armperiph_softc * const sc = device_private(self);
173 struct mainbus_attach_args * const mb = aux;
174 bus_addr_t cbar = armreg_cbar_read();
175 const struct mpcore_config * const cfg = armperiph_find_config();
176 prop_dictionary_t prop = device_properties(self);
177 uint32_t cbar_override;
178
179 if (prop_dictionary_get_uint32(prop, "cbar", &cbar_override))
180 cbar = (bus_addr_t)cbar_override;
181
182 /*
183 * The normal mainbus bus space will not work for us so the port's
184 * device_register must have replaced it with one that will work.
185 */
186 sc->sc_dev = self;
187 sc->sc_memt = mb->mb_iot;
188
189 int error = bus_space_map(sc->sc_memt, cbar, cfg->cfg_cbar_size, 0,
190 &sc->sc_memh);
191 if (error) {
192 aprint_normal(": error mapping registers at %#lx: %d\n",
193 cbar, error);
194 return;
195 }
196 aprint_normal("\n");
197
198 /*
199 * Let's try to attach any children we may have.
200 */
201 for (size_t i = 0; cfg->cfg_devices[i].pi_name[0] != 0; i++) {
202 struct mpcore_attach_args mpcaa = {
203 .mpcaa_name = cfg->cfg_devices[i].pi_name,
204 .mpcaa_memt = sc->sc_memt,
205 .mpcaa_memh = sc->sc_memh,
206 .mpcaa_off1 = cfg->cfg_devices[i].pi_off1,
207 .mpcaa_off2 = cfg->cfg_devices[i].pi_off2,
208 };
209 #if defined(CPU_CORTEXA7) || defined(CPU_CORTEXA15)
210 if (strcmp(mpcaa.mpcaa_name, "armgtmr") == 0) {
211 mpcaa.mpcaa_irq = IRQ_GTMR_PPI_VTIMER;
212 }
213 #endif
214
215 config_found(self, &mpcaa, NULL);
216 }
217 }
218