gicv3.c revision 1.23 1 1.23 jmcneill /* $NetBSD: gicv3.c,v 1.23 2020/02/13 00:42:59 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_multiprocessor.h"
30 1.1 jmcneill
31 1.1 jmcneill #define _INTR_PRIVATE
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/cdefs.h>
34 1.23 jmcneill __KERNEL_RCSID(0, "$NetBSD: gicv3.c,v 1.23 2020/02/13 00:42:59 jmcneill Exp $");
35 1.1 jmcneill
36 1.1 jmcneill #include <sys/param.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill #include <sys/bus.h>
39 1.1 jmcneill #include <sys/device.h>
40 1.1 jmcneill #include <sys/intr.h>
41 1.1 jmcneill #include <sys/systm.h>
42 1.1 jmcneill #include <sys/cpu.h>
43 1.23 jmcneill #include <sys/vmem.h>
44 1.1 jmcneill
45 1.20 jmcneill #include <machine/cpufunc.h>
46 1.20 jmcneill
47 1.1 jmcneill #include <arm/locore.h>
48 1.1 jmcneill #include <arm/armreg.h>
49 1.1 jmcneill
50 1.1 jmcneill #include <arm/cortex/gicv3.h>
51 1.1 jmcneill #include <arm/cortex/gic_reg.h>
52 1.1 jmcneill
53 1.1 jmcneill #define PICTOSOFTC(pic) \
54 1.1 jmcneill ((void *)((uintptr_t)(pic) - offsetof(struct gicv3_softc, sc_pic)))
55 1.5 jmcneill #define LPITOSOFTC(lpi) \
56 1.5 jmcneill ((void *)((uintptr_t)(lpi) - offsetof(struct gicv3_softc, sc_lpi)))
57 1.1 jmcneill
58 1.18 jmcneill #define IPL_TO_PRIORITY(sc, ipl) (((0xff - (ipl)) << (sc)->sc_priority_shift) & 0xff)
59 1.18 jmcneill #define IPL_TO_PMR(sc, ipl) (((0xff - (ipl)) << (sc)->sc_pmr_shift) & 0xff)
60 1.18 jmcneill #define IPL_TO_LPIPRIO(sc, ipl) (((0xff - (ipl)) << 4) & 0xff)
61 1.1 jmcneill
62 1.1 jmcneill static struct gicv3_softc *gicv3_softc;
63 1.1 jmcneill
64 1.1 jmcneill static inline uint32_t
65 1.1 jmcneill gicd_read_4(struct gicv3_softc *sc, bus_size_t reg)
66 1.1 jmcneill {
67 1.1 jmcneill return bus_space_read_4(sc->sc_bst, sc->sc_bsh_d, reg);
68 1.1 jmcneill }
69 1.1 jmcneill
70 1.1 jmcneill static inline void
71 1.1 jmcneill gicd_write_4(struct gicv3_softc *sc, bus_size_t reg, uint32_t val)
72 1.1 jmcneill {
73 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_d, reg, val);
74 1.1 jmcneill }
75 1.1 jmcneill
76 1.6 jmcneill static inline uint64_t
77 1.6 jmcneill gicd_read_8(struct gicv3_softc *sc, bus_size_t reg)
78 1.6 jmcneill {
79 1.6 jmcneill return bus_space_read_8(sc->sc_bst, sc->sc_bsh_d, reg);
80 1.6 jmcneill }
81 1.6 jmcneill
82 1.1 jmcneill static inline void
83 1.1 jmcneill gicd_write_8(struct gicv3_softc *sc, bus_size_t reg, uint64_t val)
84 1.1 jmcneill {
85 1.1 jmcneill bus_space_write_8(sc->sc_bst, sc->sc_bsh_d, reg, val);
86 1.1 jmcneill }
87 1.1 jmcneill
88 1.1 jmcneill static inline uint32_t
89 1.1 jmcneill gicr_read_4(struct gicv3_softc *sc, u_int index, bus_size_t reg)
90 1.1 jmcneill {
91 1.1 jmcneill KASSERT(index < sc->sc_bsh_r_count);
92 1.1 jmcneill return bus_space_read_4(sc->sc_bst, sc->sc_bsh_r[index], reg);
93 1.1 jmcneill }
94 1.1 jmcneill
95 1.1 jmcneill static inline void
96 1.1 jmcneill gicr_write_4(struct gicv3_softc *sc, u_int index, bus_size_t reg, uint32_t val)
97 1.1 jmcneill {
98 1.1 jmcneill KASSERT(index < sc->sc_bsh_r_count);
99 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_r[index], reg, val);
100 1.1 jmcneill }
101 1.1 jmcneill
102 1.1 jmcneill static inline uint64_t
103 1.1 jmcneill gicr_read_8(struct gicv3_softc *sc, u_int index, bus_size_t reg)
104 1.1 jmcneill {
105 1.1 jmcneill KASSERT(index < sc->sc_bsh_r_count);
106 1.1 jmcneill return bus_space_read_8(sc->sc_bst, sc->sc_bsh_r[index], reg);
107 1.1 jmcneill }
108 1.1 jmcneill
109 1.1 jmcneill static inline void
110 1.1 jmcneill gicr_write_8(struct gicv3_softc *sc, u_int index, bus_size_t reg, uint64_t val)
111 1.1 jmcneill {
112 1.1 jmcneill KASSERT(index < sc->sc_bsh_r_count);
113 1.1 jmcneill bus_space_write_8(sc->sc_bst, sc->sc_bsh_r[index], reg, val);
114 1.1 jmcneill }
115 1.1 jmcneill
116 1.1 jmcneill static void
117 1.1 jmcneill gicv3_unblock_irqs(struct pic_softc *pic, size_t irqbase, uint32_t mask)
118 1.1 jmcneill {
119 1.1 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
120 1.1 jmcneill struct cpu_info * const ci = curcpu();
121 1.1 jmcneill const u_int group = irqbase / 32;
122 1.1 jmcneill
123 1.1 jmcneill if (group == 0) {
124 1.1 jmcneill sc->sc_enabled_sgippi |= mask;
125 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ISENABLER0, mask);
126 1.5 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR) & GICR_CTLR_RWP)
127 1.1 jmcneill ;
128 1.1 jmcneill } else {
129 1.1 jmcneill gicd_write_4(sc, GICD_ISENABLERn(group), mask);
130 1.1 jmcneill while (gicd_read_4(sc, GICD_CTRL) & GICD_CTRL_RWP)
131 1.1 jmcneill ;
132 1.1 jmcneill }
133 1.1 jmcneill }
134 1.1 jmcneill
135 1.1 jmcneill static void
136 1.1 jmcneill gicv3_block_irqs(struct pic_softc *pic, size_t irqbase, uint32_t mask)
137 1.1 jmcneill {
138 1.1 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
139 1.1 jmcneill struct cpu_info * const ci = curcpu();
140 1.1 jmcneill const u_int group = irqbase / 32;
141 1.1 jmcneill
142 1.1 jmcneill if (group == 0) {
143 1.1 jmcneill sc->sc_enabled_sgippi &= ~mask;
144 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ICENABLER0, mask);
145 1.5 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR) & GICR_CTLR_RWP)
146 1.1 jmcneill ;
147 1.1 jmcneill } else {
148 1.1 jmcneill gicd_write_4(sc, GICD_ICENABLERn(group), mask);
149 1.1 jmcneill while (gicd_read_4(sc, GICD_CTRL) & GICD_CTRL_RWP)
150 1.1 jmcneill ;
151 1.1 jmcneill }
152 1.1 jmcneill }
153 1.1 jmcneill
154 1.1 jmcneill static void
155 1.1 jmcneill gicv3_establish_irq(struct pic_softc *pic, struct intrsource *is)
156 1.1 jmcneill {
157 1.1 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
158 1.1 jmcneill const u_int group = is->is_irq / 32;
159 1.1 jmcneill uint32_t ipriority, icfg;
160 1.1 jmcneill uint64_t irouter;
161 1.1 jmcneill u_int n;
162 1.1 jmcneill
163 1.18 jmcneill const u_int ipriority_val = IPL_TO_PRIORITY(sc, is->is_ipl);
164 1.1 jmcneill const u_int ipriority_shift = (is->is_irq & 0x3) * 8;
165 1.1 jmcneill const u_int icfg_shift = (is->is_irq & 0xf) * 2;
166 1.1 jmcneill
167 1.1 jmcneill if (group == 0) {
168 1.1 jmcneill /* SGIs and PPIs are always MP-safe */
169 1.1 jmcneill is->is_mpsafe = true;
170 1.1 jmcneill
171 1.1 jmcneill /* Update interrupt configuration and priority on all redistributors */
172 1.1 jmcneill for (n = 0; n < sc->sc_bsh_r_count; n++) {
173 1.1 jmcneill icfg = gicr_read_4(sc, n, GICR_ICFGRn(is->is_irq / 16));
174 1.1 jmcneill if (is->is_type == IST_LEVEL)
175 1.1 jmcneill icfg &= ~(0x2 << icfg_shift);
176 1.1 jmcneill if (is->is_type == IST_EDGE)
177 1.1 jmcneill icfg |= (0x2 << icfg_shift);
178 1.1 jmcneill gicr_write_4(sc, n, GICR_ICFGRn(is->is_irq / 16), icfg);
179 1.1 jmcneill
180 1.1 jmcneill ipriority = gicr_read_4(sc, n, GICR_IPRIORITYRn(is->is_irq / 4));
181 1.1 jmcneill ipriority &= ~(0xff << ipriority_shift);
182 1.2 jmcneill ipriority |= (ipriority_val << ipriority_shift);
183 1.1 jmcneill gicr_write_4(sc, n, GICR_IPRIORITYRn(is->is_irq / 4), ipriority);
184 1.1 jmcneill }
185 1.1 jmcneill } else {
186 1.1 jmcneill if (is->is_mpsafe) {
187 1.1 jmcneill /* Route MP-safe interrupts to all participating PEs */
188 1.1 jmcneill irouter = GICD_IROUTER_Interrupt_Routing_mode;
189 1.1 jmcneill } else {
190 1.1 jmcneill /* Route non-MP-safe interrupts to the primary PE only */
191 1.6 jmcneill irouter = sc->sc_irouter[0];
192 1.1 jmcneill }
193 1.1 jmcneill gicd_write_8(sc, GICD_IROUTER(is->is_irq), irouter);
194 1.1 jmcneill
195 1.1 jmcneill /* Update interrupt configuration */
196 1.1 jmcneill icfg = gicd_read_4(sc, GICD_ICFGRn(is->is_irq / 16));
197 1.1 jmcneill if (is->is_type == IST_LEVEL)
198 1.1 jmcneill icfg &= ~(0x2 << icfg_shift);
199 1.1 jmcneill if (is->is_type == IST_EDGE)
200 1.1 jmcneill icfg |= (0x2 << icfg_shift);
201 1.1 jmcneill gicd_write_4(sc, GICD_ICFGRn(is->is_irq / 16), icfg);
202 1.1 jmcneill
203 1.1 jmcneill /* Update interrupt priority */
204 1.1 jmcneill ipriority = gicd_read_4(sc, GICD_IPRIORITYRn(is->is_irq / 4));
205 1.1 jmcneill ipriority &= ~(0xff << ipriority_shift);
206 1.2 jmcneill ipriority |= (ipriority_val << ipriority_shift);
207 1.1 jmcneill gicd_write_4(sc, GICD_IPRIORITYRn(is->is_irq / 4), ipriority);
208 1.1 jmcneill }
209 1.1 jmcneill }
210 1.1 jmcneill
211 1.1 jmcneill static void
212 1.1 jmcneill gicv3_set_priority(struct pic_softc *pic, int ipl)
213 1.1 jmcneill {
214 1.18 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
215 1.18 jmcneill
216 1.18 jmcneill icc_pmr_write(IPL_TO_PMR(sc, ipl));
217 1.21 jmcneill arm_isb();
218 1.1 jmcneill }
219 1.1 jmcneill
220 1.1 jmcneill static void
221 1.1 jmcneill gicv3_dist_enable(struct gicv3_softc *sc)
222 1.1 jmcneill {
223 1.1 jmcneill uint32_t gicd_ctrl;
224 1.1 jmcneill u_int n;
225 1.1 jmcneill
226 1.1 jmcneill /* Disable the distributor */
227 1.1 jmcneill gicd_write_4(sc, GICD_CTRL, 0);
228 1.1 jmcneill
229 1.1 jmcneill /* Wait for register write to complete */
230 1.1 jmcneill while (gicd_read_4(sc, GICD_CTRL) & GICD_CTRL_RWP)
231 1.1 jmcneill ;
232 1.1 jmcneill
233 1.1 jmcneill /* Clear all INTID enable bits */
234 1.1 jmcneill for (n = 32; n < sc->sc_pic.pic_maxsources; n += 32)
235 1.1 jmcneill gicd_write_4(sc, GICD_ICENABLERn(n / 32), ~0);
236 1.1 jmcneill
237 1.1 jmcneill /* Set default priorities to lowest */
238 1.1 jmcneill for (n = 32; n < sc->sc_pic.pic_maxsources; n += 4)
239 1.1 jmcneill gicd_write_4(sc, GICD_IPRIORITYRn(n / 4), ~0);
240 1.1 jmcneill
241 1.1 jmcneill /* Set all interrupts to G1NS */
242 1.1 jmcneill for (n = 32; n < sc->sc_pic.pic_maxsources; n += 32) {
243 1.1 jmcneill gicd_write_4(sc, GICD_IGROUPRn(n / 32), ~0);
244 1.1 jmcneill gicd_write_4(sc, GICD_IGRPMODRn(n / 32), 0);
245 1.1 jmcneill }
246 1.1 jmcneill
247 1.1 jmcneill /* Set all interrupts level-sensitive by default */
248 1.1 jmcneill for (n = 32; n < sc->sc_pic.pic_maxsources; n += 16)
249 1.1 jmcneill gicd_write_4(sc, GICD_ICFGRn(n / 16), 0);
250 1.1 jmcneill
251 1.1 jmcneill /* Wait for register writes to complete */
252 1.1 jmcneill while (gicd_read_4(sc, GICD_CTRL) & GICD_CTRL_RWP)
253 1.1 jmcneill ;
254 1.1 jmcneill
255 1.1 jmcneill /* Enable Affinity routing and G1NS interrupts */
256 1.19 jmcneill gicd_ctrl = GICD_CTRL_EnableGrp1A | GICD_CTRL_ARE_NS;
257 1.1 jmcneill gicd_write_4(sc, GICD_CTRL, gicd_ctrl);
258 1.1 jmcneill }
259 1.1 jmcneill
260 1.1 jmcneill static void
261 1.1 jmcneill gicv3_redist_enable(struct gicv3_softc *sc, struct cpu_info *ci)
262 1.1 jmcneill {
263 1.1 jmcneill uint32_t icfg;
264 1.1 jmcneill u_int n, o;
265 1.1 jmcneill
266 1.1 jmcneill /* Clear INTID enable bits */
267 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ICENABLER0, ~0);
268 1.1 jmcneill
269 1.1 jmcneill /* Wait for register write to complete */
270 1.5 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR) & GICR_CTLR_RWP)
271 1.1 jmcneill ;
272 1.1 jmcneill
273 1.1 jmcneill /* Set default priorities */
274 1.1 jmcneill for (n = 0; n < 32; n += 4) {
275 1.1 jmcneill uint32_t priority = 0;
276 1.1 jmcneill size_t byte_shift = 0;
277 1.1 jmcneill for (o = 0; o < 4; o++, byte_shift += 8) {
278 1.1 jmcneill struct intrsource * const is = sc->sc_pic.pic_sources[n + o];
279 1.1 jmcneill if (is == NULL)
280 1.1 jmcneill priority |= 0xff << byte_shift;
281 1.2 jmcneill else {
282 1.18 jmcneill const u_int ipriority_val = IPL_TO_PRIORITY(sc, is->is_ipl);
283 1.2 jmcneill priority |= ipriority_val << byte_shift;
284 1.2 jmcneill }
285 1.1 jmcneill }
286 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_IPRIORITYRn(n / 4), priority);
287 1.1 jmcneill }
288 1.1 jmcneill
289 1.1 jmcneill /* Set all interrupts to G1NS */
290 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_IGROUPR0, ~0);
291 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_IGRPMODR0, 0);
292 1.1 jmcneill
293 1.1 jmcneill /* Restore PPI configs */
294 1.1 jmcneill for (n = 0, icfg = 0; n < 16; n++) {
295 1.1 jmcneill struct intrsource * const is = sc->sc_pic.pic_sources[16 + n];
296 1.1 jmcneill if (is != NULL && is->is_type == IST_EDGE)
297 1.1 jmcneill icfg |= (0x2 << (n * 2));
298 1.1 jmcneill }
299 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ICFGRn(1), icfg);
300 1.1 jmcneill
301 1.1 jmcneill /* Restore current enable bits */
302 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ISENABLER0, sc->sc_enabled_sgippi);
303 1.1 jmcneill
304 1.1 jmcneill /* Wait for register write to complete */
305 1.5 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR) & GICR_CTLR_RWP)
306 1.1 jmcneill ;
307 1.1 jmcneill }
308 1.1 jmcneill
309 1.1 jmcneill static uint64_t
310 1.1 jmcneill gicv3_cpu_identity(void)
311 1.1 jmcneill {
312 1.1 jmcneill u_int aff3, aff2, aff1, aff0;
313 1.1 jmcneill
314 1.18 jmcneill const register_t mpidr = cpu_mpidr_aff_read();
315 1.1 jmcneill aff0 = __SHIFTOUT(mpidr, MPIDR_AFF0);
316 1.1 jmcneill aff1 = __SHIFTOUT(mpidr, MPIDR_AFF1);
317 1.1 jmcneill aff2 = __SHIFTOUT(mpidr, MPIDR_AFF2);
318 1.1 jmcneill aff3 = __SHIFTOUT(mpidr, MPIDR_AFF3);
319 1.1 jmcneill
320 1.1 jmcneill return __SHIFTIN(aff0, GICR_TYPER_Affinity_Value_Aff0) |
321 1.1 jmcneill __SHIFTIN(aff1, GICR_TYPER_Affinity_Value_Aff1) |
322 1.1 jmcneill __SHIFTIN(aff2, GICR_TYPER_Affinity_Value_Aff2) |
323 1.1 jmcneill __SHIFTIN(aff3, GICR_TYPER_Affinity_Value_Aff3);
324 1.1 jmcneill }
325 1.1 jmcneill
326 1.1 jmcneill static u_int
327 1.1 jmcneill gicv3_find_redist(struct gicv3_softc *sc)
328 1.1 jmcneill {
329 1.1 jmcneill uint64_t gicr_typer;
330 1.1 jmcneill u_int n;
331 1.1 jmcneill
332 1.1 jmcneill const uint64_t cpu_identity = gicv3_cpu_identity();
333 1.1 jmcneill
334 1.1 jmcneill for (n = 0; n < sc->sc_bsh_r_count; n++) {
335 1.1 jmcneill gicr_typer = gicr_read_8(sc, n, GICR_TYPER);
336 1.1 jmcneill if ((gicr_typer & GICR_TYPER_Affinity_Value) == cpu_identity)
337 1.1 jmcneill return n;
338 1.1 jmcneill }
339 1.1 jmcneill
340 1.1 jmcneill const u_int aff0 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff0);
341 1.1 jmcneill const u_int aff1 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff1);
342 1.1 jmcneill const u_int aff2 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff2);
343 1.1 jmcneill const u_int aff3 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff3);
344 1.1 jmcneill
345 1.1 jmcneill panic("%s: could not find GICv3 redistributor for cpu %d.%d.%d.%d",
346 1.1 jmcneill cpu_name(curcpu()), aff3, aff2, aff1, aff0);
347 1.1 jmcneill }
348 1.1 jmcneill
349 1.1 jmcneill static uint64_t
350 1.1 jmcneill gicv3_sgir(struct gicv3_softc *sc)
351 1.1 jmcneill {
352 1.22 skrll const uint64_t cpu_identity = gicv3_cpu_identity();
353 1.1 jmcneill
354 1.1 jmcneill const u_int aff0 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff0);
355 1.1 jmcneill const u_int aff1 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff1);
356 1.1 jmcneill const u_int aff2 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff2);
357 1.1 jmcneill const u_int aff3 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff3);
358 1.1 jmcneill
359 1.1 jmcneill return __SHIFTIN(__BIT(aff0), ICC_SGIR_EL1_TargetList) |
360 1.1 jmcneill __SHIFTIN(aff1, ICC_SGIR_EL1_Aff1) |
361 1.1 jmcneill __SHIFTIN(aff2, ICC_SGIR_EL1_Aff2) |
362 1.22 skrll __SHIFTIN(aff3, ICC_SGIR_EL1_Aff3);
363 1.1 jmcneill }
364 1.1 jmcneill
365 1.1 jmcneill static void
366 1.1 jmcneill gicv3_cpu_init(struct pic_softc *pic, struct cpu_info *ci)
367 1.1 jmcneill {
368 1.1 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
369 1.1 jmcneill uint32_t icc_sre, icc_ctlr, gicr_waker;
370 1.1 jmcneill
371 1.1 jmcneill ci->ci_gic_redist = gicv3_find_redist(sc);
372 1.1 jmcneill ci->ci_gic_sgir = gicv3_sgir(sc);
373 1.1 jmcneill
374 1.6 jmcneill /* Store route to CPU for SPIs */
375 1.6 jmcneill const uint64_t cpu_identity = gicv3_cpu_identity();
376 1.6 jmcneill const u_int aff0 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff0);
377 1.6 jmcneill const u_int aff1 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff1);
378 1.6 jmcneill const u_int aff2 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff2);
379 1.6 jmcneill const u_int aff3 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff3);
380 1.6 jmcneill sc->sc_irouter[cpu_index(ci)] =
381 1.6 jmcneill __SHIFTIN(aff0, GICD_IROUTER_Aff0) |
382 1.6 jmcneill __SHIFTIN(aff1, GICD_IROUTER_Aff1) |
383 1.6 jmcneill __SHIFTIN(aff2, GICD_IROUTER_Aff2) |
384 1.6 jmcneill __SHIFTIN(aff3, GICD_IROUTER_Aff3);
385 1.1 jmcneill
386 1.1 jmcneill /* Enable System register access and disable IRQ/FIQ bypass */
387 1.1 jmcneill icc_sre = ICC_SRE_EL1_SRE | ICC_SRE_EL1_DFB | ICC_SRE_EL1_DIB;
388 1.1 jmcneill icc_sre_write(icc_sre);
389 1.1 jmcneill
390 1.1 jmcneill /* Mark the connected PE as being awake */
391 1.1 jmcneill gicr_waker = gicr_read_4(sc, ci->ci_gic_redist, GICR_WAKER);
392 1.1 jmcneill gicr_waker &= ~GICR_WAKER_ProcessorSleep;
393 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_WAKER, gicr_waker);
394 1.1 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_WAKER) & GICR_WAKER_ChildrenAsleep)
395 1.1 jmcneill ;
396 1.1 jmcneill
397 1.1 jmcneill /* Set initial priority mask */
398 1.4 jmcneill gicv3_set_priority(pic, IPL_HIGH);
399 1.1 jmcneill
400 1.10 jmcneill /* Set the binary point field to the minimum value */
401 1.10 jmcneill icc_bpr1_write(0);
402 1.1 jmcneill
403 1.1 jmcneill /* Enable group 1 interrupt signaling */
404 1.1 jmcneill icc_igrpen1_write(ICC_IGRPEN_EL1_Enable);
405 1.1 jmcneill
406 1.1 jmcneill /* Set EOI mode */
407 1.1 jmcneill icc_ctlr = icc_ctlr_read();
408 1.1 jmcneill icc_ctlr &= ~ICC_CTLR_EL1_EOImode;
409 1.1 jmcneill icc_ctlr_write(icc_ctlr);
410 1.1 jmcneill
411 1.1 jmcneill /* Enable redistributor */
412 1.1 jmcneill gicv3_redist_enable(sc, ci);
413 1.1 jmcneill
414 1.1 jmcneill /* Allow IRQ exceptions */
415 1.1 jmcneill cpsie(I32_bit);
416 1.1 jmcneill }
417 1.1 jmcneill
418 1.1 jmcneill #ifdef MULTIPROCESSOR
419 1.1 jmcneill static void
420 1.1 jmcneill gicv3_ipi_send(struct pic_softc *pic, const kcpuset_t *kcp, u_long ipi)
421 1.1 jmcneill {
422 1.1 jmcneill CPU_INFO_ITERATOR cii;
423 1.1 jmcneill struct cpu_info *ci;
424 1.1 jmcneill uint64_t intid, aff, targets;
425 1.1 jmcneill
426 1.1 jmcneill intid = __SHIFTIN(ipi, ICC_SGIR_EL1_INTID);
427 1.1 jmcneill if (kcp == NULL) {
428 1.1 jmcneill /* Interrupts routed to all PEs, excluding "self" */
429 1.1 jmcneill if (ncpu == 1)
430 1.1 jmcneill return;
431 1.1 jmcneill icc_sgi1r_write(intid | ICC_SGIR_EL1_IRM);
432 1.1 jmcneill } else {
433 1.1 jmcneill /* Interrupts routed to specific PEs */
434 1.1 jmcneill aff = 0;
435 1.1 jmcneill targets = 0;
436 1.1 jmcneill for (CPU_INFO_FOREACH(cii, ci)) {
437 1.2 jmcneill if (!kcpuset_isset(kcp, cpu_index(ci)))
438 1.2 jmcneill continue;
439 1.1 jmcneill if ((ci->ci_gic_sgir & ICC_SGIR_EL1_Aff) != aff) {
440 1.1 jmcneill if (targets != 0) {
441 1.1 jmcneill icc_sgi1r_write(intid | aff | targets);
442 1.21 jmcneill arm_isb();
443 1.1 jmcneill targets = 0;
444 1.1 jmcneill }
445 1.1 jmcneill aff = (ci->ci_gic_sgir & ICC_SGIR_EL1_Aff);
446 1.1 jmcneill }
447 1.1 jmcneill targets |= (ci->ci_gic_sgir & ICC_SGIR_EL1_TargetList);
448 1.1 jmcneill }
449 1.21 jmcneill if (targets != 0) {
450 1.1 jmcneill icc_sgi1r_write(intid | aff | targets);
451 1.21 jmcneill arm_isb();
452 1.21 jmcneill }
453 1.1 jmcneill }
454 1.1 jmcneill }
455 1.6 jmcneill
456 1.6 jmcneill static void
457 1.6 jmcneill gicv3_get_affinity(struct pic_softc *pic, size_t irq, kcpuset_t *affinity)
458 1.6 jmcneill {
459 1.6 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
460 1.6 jmcneill const size_t group = irq / 32;
461 1.6 jmcneill int n;
462 1.6 jmcneill
463 1.6 jmcneill kcpuset_zero(affinity);
464 1.6 jmcneill if (group == 0) {
465 1.6 jmcneill /* All CPUs are targets for group 0 (SGI/PPI) */
466 1.6 jmcneill for (n = 0; n < ncpu; n++) {
467 1.6 jmcneill if (sc->sc_irouter[n] != UINT64_MAX)
468 1.6 jmcneill kcpuset_set(affinity, n);
469 1.6 jmcneill }
470 1.6 jmcneill } else {
471 1.6 jmcneill /* Find distributor targets (SPI) */
472 1.6 jmcneill const uint64_t irouter = gicd_read_8(sc, GICD_IROUTER(irq));
473 1.6 jmcneill for (n = 0; n < ncpu; n++) {
474 1.6 jmcneill if (irouter == GICD_IROUTER_Interrupt_Routing_mode ||
475 1.6 jmcneill irouter == sc->sc_irouter[n])
476 1.6 jmcneill kcpuset_set(affinity, n);
477 1.6 jmcneill }
478 1.6 jmcneill }
479 1.6 jmcneill }
480 1.6 jmcneill
481 1.6 jmcneill static int
482 1.6 jmcneill gicv3_set_affinity(struct pic_softc *pic, size_t irq, const kcpuset_t *affinity)
483 1.6 jmcneill {
484 1.6 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
485 1.6 jmcneill const size_t group = irq / 32;
486 1.6 jmcneill uint64_t irouter;
487 1.6 jmcneill
488 1.6 jmcneill if (group == 0)
489 1.6 jmcneill return EINVAL;
490 1.6 jmcneill
491 1.6 jmcneill const int set = kcpuset_countset(affinity);
492 1.6 jmcneill if (set == ncpu)
493 1.6 jmcneill irouter = GICD_IROUTER_Interrupt_Routing_mode;
494 1.6 jmcneill else if (set == 1)
495 1.12 jmcneill irouter = sc->sc_irouter[kcpuset_ffs(affinity) - 1];
496 1.6 jmcneill else
497 1.6 jmcneill return EINVAL;
498 1.6 jmcneill
499 1.6 jmcneill gicd_write_8(sc, GICD_IROUTER(irq), irouter);
500 1.6 jmcneill
501 1.6 jmcneill return 0;
502 1.6 jmcneill }
503 1.1 jmcneill #endif
504 1.1 jmcneill
505 1.1 jmcneill static const struct pic_ops gicv3_picops = {
506 1.1 jmcneill .pic_unblock_irqs = gicv3_unblock_irqs,
507 1.1 jmcneill .pic_block_irqs = gicv3_block_irqs,
508 1.1 jmcneill .pic_establish_irq = gicv3_establish_irq,
509 1.1 jmcneill .pic_set_priority = gicv3_set_priority,
510 1.1 jmcneill #ifdef MULTIPROCESSOR
511 1.1 jmcneill .pic_cpu_init = gicv3_cpu_init,
512 1.1 jmcneill .pic_ipi_send = gicv3_ipi_send,
513 1.6 jmcneill .pic_get_affinity = gicv3_get_affinity,
514 1.6 jmcneill .pic_set_affinity = gicv3_set_affinity,
515 1.1 jmcneill #endif
516 1.1 jmcneill };
517 1.1 jmcneill
518 1.5 jmcneill static void
519 1.5 jmcneill gicv3_lpi_unblock_irqs(struct pic_softc *pic, size_t irqbase, uint32_t mask)
520 1.5 jmcneill {
521 1.5 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
522 1.5 jmcneill int bit;
523 1.5 jmcneill
524 1.5 jmcneill while ((bit = ffs(mask)) != 0) {
525 1.5 jmcneill sc->sc_lpiconf.base[irqbase + bit - 1] |= GIC_LPICONF_Enable;
526 1.20 jmcneill if (sc->sc_lpiconf_flush)
527 1.20 jmcneill cpu_dcache_wb_range((vaddr_t)&sc->sc_lpiconf.base[irqbase + bit - 1], 1);
528 1.5 jmcneill mask &= ~__BIT(bit - 1);
529 1.5 jmcneill }
530 1.5 jmcneill
531 1.20 jmcneill if (!sc->sc_lpiconf_flush)
532 1.20 jmcneill __asm __volatile ("dsb ishst");
533 1.5 jmcneill }
534 1.5 jmcneill
535 1.5 jmcneill static void
536 1.5 jmcneill gicv3_lpi_block_irqs(struct pic_softc *pic, size_t irqbase, uint32_t mask)
537 1.5 jmcneill {
538 1.5 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
539 1.5 jmcneill int bit;
540 1.5 jmcneill
541 1.5 jmcneill while ((bit = ffs(mask)) != 0) {
542 1.13 jmcneill sc->sc_lpiconf.base[irqbase + bit - 1] &= ~GIC_LPICONF_Enable;
543 1.20 jmcneill if (sc->sc_lpiconf_flush)
544 1.20 jmcneill cpu_dcache_wb_range((vaddr_t)&sc->sc_lpiconf.base[irqbase + bit - 1], 1);
545 1.5 jmcneill mask &= ~__BIT(bit - 1);
546 1.5 jmcneill }
547 1.5 jmcneill
548 1.20 jmcneill if (!sc->sc_lpiconf_flush)
549 1.20 jmcneill __asm __volatile ("dsb ishst");
550 1.5 jmcneill }
551 1.5 jmcneill
552 1.5 jmcneill static void
553 1.5 jmcneill gicv3_lpi_establish_irq(struct pic_softc *pic, struct intrsource *is)
554 1.5 jmcneill {
555 1.5 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
556 1.5 jmcneill
557 1.18 jmcneill sc->sc_lpiconf.base[is->is_irq] = IPL_TO_LPIPRIO(sc, is->is_ipl) | GIC_LPICONF_Res1;
558 1.5 jmcneill
559 1.20 jmcneill if (sc->sc_lpiconf_flush)
560 1.20 jmcneill cpu_dcache_wb_range((vaddr_t)&sc->sc_lpiconf.base[is->is_irq], 1);
561 1.20 jmcneill else
562 1.20 jmcneill __asm __volatile ("dsb ishst");
563 1.5 jmcneill }
564 1.5 jmcneill
565 1.5 jmcneill static void
566 1.5 jmcneill gicv3_lpi_cpu_init(struct pic_softc *pic, struct cpu_info *ci)
567 1.5 jmcneill {
568 1.5 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
569 1.7 jmcneill struct gicv3_lpi_callback *cb;
570 1.20 jmcneill uint64_t propbase, pendbase;
571 1.5 jmcneill uint32_t ctlr;
572 1.5 jmcneill
573 1.5 jmcneill /* If physical LPIs are not supported on this redistributor, just return. */
574 1.5 jmcneill const uint64_t typer = gicr_read_8(sc, ci->ci_gic_redist, GICR_TYPER);
575 1.5 jmcneill if ((typer & GICR_TYPER_PLPIS) == 0)
576 1.5 jmcneill return;
577 1.5 jmcneill
578 1.5 jmcneill /* Interrupt target address for this CPU, used by ITS when GITS_TYPER.PTA == 0 */
579 1.5 jmcneill sc->sc_processor_id[cpu_index(ci)] = __SHIFTOUT(typer, GICR_TYPER_Processor_Number);
580 1.5 jmcneill
581 1.5 jmcneill /* Disable LPIs before making changes */
582 1.5 jmcneill ctlr = gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR);
583 1.5 jmcneill ctlr &= ~GICR_CTLR_Enable_LPIs;
584 1.5 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_CTLR, ctlr);
585 1.5 jmcneill arm_dsb();
586 1.5 jmcneill
587 1.5 jmcneill /* Setup the LPI configuration table */
588 1.20 jmcneill propbase = sc->sc_lpiconf.segs[0].ds_addr |
589 1.5 jmcneill __SHIFTIN(ffs(pic->pic_maxsources) - 1, GICR_PROPBASER_IDbits) |
590 1.20 jmcneill __SHIFTIN(GICR_Shareability_IS, GICR_PROPBASER_Shareability) |
591 1.20 jmcneill __SHIFTIN(GICR_Cache_NORMAL_RA_WA_WB, GICR_PROPBASER_InnerCache);
592 1.5 jmcneill gicr_write_8(sc, ci->ci_gic_redist, GICR_PROPBASER, propbase);
593 1.20 jmcneill propbase = gicr_read_8(sc, ci->ci_gic_redist, GICR_PROPBASER);
594 1.20 jmcneill if (__SHIFTOUT(propbase, GICR_PROPBASER_Shareability) != GICR_Shareability_IS) {
595 1.20 jmcneill if (__SHIFTOUT(propbase, GICR_PROPBASER_Shareability) == GICR_Shareability_NS) {
596 1.20 jmcneill propbase &= ~GICR_PROPBASER_Shareability;
597 1.20 jmcneill propbase |= __SHIFTIN(GICR_Shareability_NS, GICR_PROPBASER_Shareability);
598 1.20 jmcneill propbase &= ~GICR_PROPBASER_InnerCache;
599 1.20 jmcneill propbase |= __SHIFTIN(GICR_Cache_NORMAL_NC, GICR_PROPBASER_InnerCache);
600 1.20 jmcneill gicr_write_8(sc, ci->ci_gic_redist, GICR_PROPBASER, propbase);
601 1.20 jmcneill }
602 1.20 jmcneill sc->sc_lpiconf_flush = true;
603 1.20 jmcneill }
604 1.5 jmcneill
605 1.5 jmcneill /* Setup the LPI pending table */
606 1.20 jmcneill pendbase = sc->sc_lpipend[cpu_index(ci)].segs[0].ds_addr |
607 1.20 jmcneill __SHIFTIN(GICR_Shareability_IS, GICR_PENDBASER_Shareability) |
608 1.20 jmcneill __SHIFTIN(GICR_Cache_NORMAL_RA_WA_WB, GICR_PENDBASER_InnerCache);
609 1.5 jmcneill gicr_write_8(sc, ci->ci_gic_redist, GICR_PENDBASER, pendbase);
610 1.20 jmcneill pendbase = gicr_read_8(sc, ci->ci_gic_redist, GICR_PENDBASER);
611 1.20 jmcneill if (__SHIFTOUT(pendbase, GICR_PENDBASER_Shareability) == GICR_Shareability_NS) {
612 1.20 jmcneill pendbase &= ~GICR_PENDBASER_Shareability;
613 1.20 jmcneill pendbase |= __SHIFTIN(GICR_Shareability_NS, GICR_PENDBASER_Shareability);
614 1.20 jmcneill pendbase &= ~GICR_PENDBASER_InnerCache;
615 1.20 jmcneill pendbase |= __SHIFTIN(GICR_Cache_NORMAL_NC, GICR_PENDBASER_InnerCache);
616 1.20 jmcneill gicr_write_8(sc, ci->ci_gic_redist, GICR_PENDBASER, pendbase);
617 1.20 jmcneill }
618 1.5 jmcneill
619 1.5 jmcneill /* Enable LPIs */
620 1.5 jmcneill ctlr = gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR);
621 1.5 jmcneill ctlr |= GICR_CTLR_Enable_LPIs;
622 1.5 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_CTLR, ctlr);
623 1.5 jmcneill arm_dsb();
624 1.5 jmcneill
625 1.5 jmcneill /* Setup ITS if present */
626 1.7 jmcneill LIST_FOREACH(cb, &sc->sc_lpi_callbacks, list)
627 1.7 jmcneill cb->cpu_init(cb->priv, ci);
628 1.5 jmcneill }
629 1.5 jmcneill
630 1.7 jmcneill #ifdef MULTIPROCESSOR
631 1.7 jmcneill static void
632 1.7 jmcneill gicv3_lpi_get_affinity(struct pic_softc *pic, size_t irq, kcpuset_t *affinity)
633 1.7 jmcneill {
634 1.7 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
635 1.7 jmcneill struct gicv3_lpi_callback *cb;
636 1.7 jmcneill
637 1.7 jmcneill LIST_FOREACH(cb, &sc->sc_lpi_callbacks, list)
638 1.7 jmcneill cb->get_affinity(cb->priv, irq, affinity);
639 1.7 jmcneill }
640 1.7 jmcneill
641 1.7 jmcneill static int
642 1.7 jmcneill gicv3_lpi_set_affinity(struct pic_softc *pic, size_t irq, const kcpuset_t *affinity)
643 1.7 jmcneill {
644 1.7 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
645 1.7 jmcneill struct gicv3_lpi_callback *cb;
646 1.7 jmcneill int error = EINVAL;
647 1.7 jmcneill
648 1.7 jmcneill LIST_FOREACH(cb, &sc->sc_lpi_callbacks, list) {
649 1.7 jmcneill error = cb->set_affinity(cb->priv, irq, affinity);
650 1.7 jmcneill if (error)
651 1.7 jmcneill return error;
652 1.7 jmcneill }
653 1.7 jmcneill
654 1.7 jmcneill return error;
655 1.7 jmcneill }
656 1.7 jmcneill #endif
657 1.7 jmcneill
658 1.5 jmcneill static const struct pic_ops gicv3_lpiops = {
659 1.5 jmcneill .pic_unblock_irqs = gicv3_lpi_unblock_irqs,
660 1.5 jmcneill .pic_block_irqs = gicv3_lpi_block_irqs,
661 1.5 jmcneill .pic_establish_irq = gicv3_lpi_establish_irq,
662 1.5 jmcneill #ifdef MULTIPROCESSOR
663 1.5 jmcneill .pic_cpu_init = gicv3_lpi_cpu_init,
664 1.7 jmcneill .pic_get_affinity = gicv3_lpi_get_affinity,
665 1.7 jmcneill .pic_set_affinity = gicv3_lpi_set_affinity,
666 1.5 jmcneill #endif
667 1.5 jmcneill };
668 1.5 jmcneill
669 1.5 jmcneill void
670 1.5 jmcneill gicv3_dma_alloc(struct gicv3_softc *sc, struct gicv3_dma *dma, bus_size_t len, bus_size_t align)
671 1.5 jmcneill {
672 1.5 jmcneill int nsegs, error;
673 1.5 jmcneill
674 1.5 jmcneill dma->len = len;
675 1.5 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, dma->len, align, 0, dma->segs, 1, &nsegs, BUS_DMA_WAITOK);
676 1.5 jmcneill if (error)
677 1.5 jmcneill panic("bus_dmamem_alloc failed: %d", error);
678 1.5 jmcneill error = bus_dmamem_map(sc->sc_dmat, dma->segs, nsegs, len, (void **)&dma->base, BUS_DMA_WAITOK);
679 1.5 jmcneill if (error)
680 1.5 jmcneill panic("bus_dmamem_map failed: %d", error);
681 1.5 jmcneill error = bus_dmamap_create(sc->sc_dmat, len, 1, len, 0, BUS_DMA_WAITOK, &dma->map);
682 1.5 jmcneill if (error)
683 1.5 jmcneill panic("bus_dmamap_create failed: %d", error);
684 1.5 jmcneill error = bus_dmamap_load(sc->sc_dmat, dma->map, dma->base, dma->len, NULL, BUS_DMA_WAITOK);
685 1.5 jmcneill if (error)
686 1.5 jmcneill panic("bus_dmamap_load failed: %d", error);
687 1.5 jmcneill
688 1.5 jmcneill memset(dma->base, 0, dma->len);
689 1.5 jmcneill bus_dmamap_sync(sc->sc_dmat, dma->map, 0, dma->len, BUS_DMASYNC_PREWRITE);
690 1.5 jmcneill }
691 1.5 jmcneill
692 1.5 jmcneill static void
693 1.5 jmcneill gicv3_lpi_init(struct gicv3_softc *sc)
694 1.5 jmcneill {
695 1.5 jmcneill /*
696 1.5 jmcneill * Allocate LPI configuration table
697 1.5 jmcneill */
698 1.5 jmcneill gicv3_dma_alloc(sc, &sc->sc_lpiconf, sc->sc_lpi.pic_maxsources, 0x1000);
699 1.5 jmcneill KASSERT((sc->sc_lpiconf.segs[0].ds_addr & ~GICR_PROPBASER_Physical_Address) == 0);
700 1.5 jmcneill
701 1.5 jmcneill /*
702 1.5 jmcneill * Allocate LPI pending tables
703 1.5 jmcneill */
704 1.20 jmcneill const bus_size_t lpipend_sz = (8192 + sc->sc_lpi.pic_maxsources) / NBBY;
705 1.8 jmcneill for (int cpuindex = 0; cpuindex < ncpu; cpuindex++) {
706 1.5 jmcneill gicv3_dma_alloc(sc, &sc->sc_lpipend[cpuindex], lpipend_sz, 0x10000);
707 1.5 jmcneill KASSERT((sc->sc_lpipend[cpuindex].segs[0].ds_addr & ~GICR_PENDBASER_Physical_Address) == 0);
708 1.5 jmcneill }
709 1.5 jmcneill }
710 1.5 jmcneill
711 1.1 jmcneill void
712 1.1 jmcneill gicv3_irq_handler(void *frame)
713 1.1 jmcneill {
714 1.1 jmcneill struct cpu_info * const ci = curcpu();
715 1.1 jmcneill struct gicv3_softc * const sc = gicv3_softc;
716 1.5 jmcneill struct pic_softc *pic;
717 1.1 jmcneill const int oldipl = ci->ci_cpl;
718 1.1 jmcneill
719 1.1 jmcneill ci->ci_data.cpu_nintr++;
720 1.1 jmcneill
721 1.1 jmcneill for (;;) {
722 1.1 jmcneill const uint32_t iar = icc_iar1_read();
723 1.21 jmcneill arm_dsb();
724 1.1 jmcneill const uint32_t irq = __SHIFTOUT(iar, ICC_IAR_INTID);
725 1.1 jmcneill if (irq == ICC_IAR_INTID_SPURIOUS)
726 1.1 jmcneill break;
727 1.1 jmcneill
728 1.5 jmcneill pic = irq >= GIC_LPI_BASE ? &sc->sc_lpi : &sc->sc_pic;
729 1.5 jmcneill if (irq - pic->pic_irqbase >= pic->pic_maxsources)
730 1.1 jmcneill continue;
731 1.1 jmcneill
732 1.5 jmcneill struct intrsource * const is = pic->pic_sources[irq - pic->pic_irqbase];
733 1.1 jmcneill KASSERT(is != NULL);
734 1.1 jmcneill
735 1.21 jmcneill const bool early_eoi = irq < GIC_LPI_BASE && is->is_type == IST_EDGE;
736 1.21 jmcneill
737 1.1 jmcneill const int ipl = is->is_ipl;
738 1.21 jmcneill if (__predict_false(ipl < ci->ci_cpl)) {
739 1.21 jmcneill pic_do_pending_ints(I32_bit, ipl, frame);
740 1.21 jmcneill } else {
741 1.21 jmcneill gicv3_set_priority(pic, ipl);
742 1.21 jmcneill ci->ci_cpl = ipl;
743 1.21 jmcneill }
744 1.21 jmcneill
745 1.21 jmcneill if (early_eoi) {
746 1.21 jmcneill icc_eoi1r_write(iar);
747 1.21 jmcneill arm_isb();
748 1.21 jmcneill }
749 1.1 jmcneill
750 1.1 jmcneill cpsie(I32_bit);
751 1.1 jmcneill pic_dispatch(is, frame);
752 1.1 jmcneill cpsid(I32_bit);
753 1.1 jmcneill
754 1.21 jmcneill if (!early_eoi) {
755 1.21 jmcneill icc_eoi1r_write(iar);
756 1.21 jmcneill arm_isb();
757 1.21 jmcneill }
758 1.1 jmcneill }
759 1.1 jmcneill
760 1.21 jmcneill pic_do_pending_ints(I32_bit, oldipl, frame);
761 1.1 jmcneill }
762 1.1 jmcneill
763 1.19 jmcneill static int
764 1.19 jmcneill gicv3_detect_pmr_bits(struct gicv3_softc *sc)
765 1.19 jmcneill {
766 1.19 jmcneill const uint32_t opmr = icc_pmr_read();
767 1.21 jmcneill icc_pmr_write(0xbf);
768 1.19 jmcneill const uint32_t npmr = icc_pmr_read();
769 1.19 jmcneill icc_pmr_write(opmr);
770 1.19 jmcneill
771 1.19 jmcneill return NBBY - (ffs(npmr) - 1);
772 1.19 jmcneill }
773 1.19 jmcneill
774 1.19 jmcneill static int
775 1.19 jmcneill gicv3_detect_ipriority_bits(struct gicv3_softc *sc)
776 1.19 jmcneill {
777 1.19 jmcneill const uint32_t oipriorityr = gicd_read_4(sc, GICD_IPRIORITYRn(8));
778 1.19 jmcneill gicd_write_4(sc, GICD_IPRIORITYRn(8), oipriorityr | 0xff);
779 1.19 jmcneill const uint32_t nipriorityr = gicd_read_4(sc, GICD_IPRIORITYRn(8));
780 1.19 jmcneill gicd_write_4(sc, GICD_IPRIORITYRn(8), oipriorityr);
781 1.19 jmcneill
782 1.19 jmcneill return NBBY - (ffs(nipriorityr & 0xff) - 1);
783 1.19 jmcneill }
784 1.19 jmcneill
785 1.1 jmcneill int
786 1.1 jmcneill gicv3_init(struct gicv3_softc *sc)
787 1.1 jmcneill {
788 1.1 jmcneill const uint32_t gicd_typer = gicd_read_4(sc, GICD_TYPER);
789 1.18 jmcneill const uint32_t gicd_ctrl = gicd_read_4(sc, GICD_CTRL);
790 1.6 jmcneill int n;
791 1.1 jmcneill
792 1.1 jmcneill KASSERT(CPU_IS_PRIMARY(curcpu()));
793 1.1 jmcneill
794 1.7 jmcneill LIST_INIT(&sc->sc_lpi_callbacks);
795 1.5 jmcneill
796 1.6 jmcneill for (n = 0; n < MAXCPUS; n++)
797 1.6 jmcneill sc->sc_irouter[n] = UINT64_MAX;
798 1.6 jmcneill
799 1.18 jmcneill sc->sc_priority_shift = 4;
800 1.19 jmcneill sc->sc_pmr_shift = 4;
801 1.18 jmcneill
802 1.18 jmcneill if ((gicd_ctrl & GICD_CTRL_DS) == 0) {
803 1.19 jmcneill const int pmr_bits = gicv3_detect_pmr_bits(sc);
804 1.19 jmcneill const int ipriority_bits = gicv3_detect_ipriority_bits(sc);
805 1.19 jmcneill
806 1.19 jmcneill if (ipriority_bits != pmr_bits)
807 1.19 jmcneill --sc->sc_priority_shift;
808 1.19 jmcneill
809 1.19 jmcneill aprint_verbose_dev(sc->sc_dev, "%d pmr bits, %d ipriority bits\n",
810 1.19 jmcneill pmr_bits, ipriority_bits);
811 1.19 jmcneill } else {
812 1.19 jmcneill aprint_verbose_dev(sc->sc_dev, "security disabled\n");
813 1.18 jmcneill }
814 1.19 jmcneill
815 1.18 jmcneill aprint_verbose_dev(sc->sc_dev, "priority shift %d, pmr shift %d\n",
816 1.18 jmcneill sc->sc_priority_shift, sc->sc_pmr_shift);
817 1.18 jmcneill
818 1.1 jmcneill sc->sc_pic.pic_ops = &gicv3_picops;
819 1.1 jmcneill sc->sc_pic.pic_maxsources = GICD_TYPER_LINES(gicd_typer);
820 1.1 jmcneill snprintf(sc->sc_pic.pic_name, sizeof(sc->sc_pic.pic_name), "gicv3");
821 1.1 jmcneill #ifdef MULTIPROCESSOR
822 1.1 jmcneill sc->sc_pic.pic_cpus = kcpuset_running;
823 1.1 jmcneill #endif
824 1.1 jmcneill pic_add(&sc->sc_pic, 0);
825 1.1 jmcneill
826 1.5 jmcneill if ((gicd_typer & GICD_TYPER_LPIS) != 0) {
827 1.5 jmcneill sc->sc_lpi.pic_ops = &gicv3_lpiops;
828 1.5 jmcneill sc->sc_lpi.pic_maxsources = 8192; /* Min. required by GICv3 spec */
829 1.5 jmcneill snprintf(sc->sc_lpi.pic_name, sizeof(sc->sc_lpi.pic_name), "gicv3-lpi");
830 1.5 jmcneill pic_add(&sc->sc_lpi, GIC_LPI_BASE);
831 1.5 jmcneill
832 1.23 jmcneill sc->sc_lpi_pool = vmem_create("gicv3-lpi", 0, sc->sc_lpi.pic_maxsources,
833 1.23 jmcneill 1, NULL, NULL, NULL, 0, VM_SLEEP, IPL_HIGH);
834 1.23 jmcneill if (sc->sc_lpi_pool == NULL)
835 1.23 jmcneill panic("failed to create gicv3 lpi pool\n");
836 1.23 jmcneill
837 1.5 jmcneill gicv3_lpi_init(sc);
838 1.5 jmcneill }
839 1.5 jmcneill
840 1.1 jmcneill KASSERT(gicv3_softc == NULL);
841 1.1 jmcneill gicv3_softc = sc;
842 1.1 jmcneill
843 1.1 jmcneill for (int i = 0; i < sc->sc_bsh_r_count; i++) {
844 1.1 jmcneill const uint64_t gicr_typer = gicr_read_8(sc, i, GICR_TYPER);
845 1.1 jmcneill const u_int aff0 = __SHIFTOUT(gicr_typer, GICR_TYPER_Affinity_Value_Aff0);
846 1.1 jmcneill const u_int aff1 = __SHIFTOUT(gicr_typer, GICR_TYPER_Affinity_Value_Aff1);
847 1.1 jmcneill const u_int aff2 = __SHIFTOUT(gicr_typer, GICR_TYPER_Affinity_Value_Aff2);
848 1.1 jmcneill const u_int aff3 = __SHIFTOUT(gicr_typer, GICR_TYPER_Affinity_Value_Aff3);
849 1.1 jmcneill
850 1.1 jmcneill aprint_debug_dev(sc->sc_dev, "redist %d: cpu %d.%d.%d.%d\n",
851 1.1 jmcneill i, aff3, aff2, aff1, aff0);
852 1.1 jmcneill }
853 1.1 jmcneill
854 1.1 jmcneill gicv3_dist_enable(sc);
855 1.1 jmcneill
856 1.1 jmcneill gicv3_cpu_init(&sc->sc_pic, curcpu());
857 1.5 jmcneill if ((gicd_typer & GICD_TYPER_LPIS) != 0)
858 1.5 jmcneill gicv3_lpi_cpu_init(&sc->sc_lpi, curcpu());
859 1.1 jmcneill
860 1.1 jmcneill #ifdef __HAVE_PIC_FAST_SOFTINTS
861 1.11 jmcneill intr_establish_xname(SOFTINT_BIO, IPL_SOFTBIO, IST_MPSAFE | IST_EDGE, pic_handle_softint, (void *)SOFTINT_BIO, "softint bio");
862 1.11 jmcneill intr_establish_xname(SOFTINT_CLOCK, IPL_SOFTCLOCK, IST_MPSAFE | IST_EDGE, pic_handle_softint, (void *)SOFTINT_CLOCK, "softint clock");
863 1.11 jmcneill intr_establish_xname(SOFTINT_NET, IPL_SOFTNET, IST_MPSAFE | IST_EDGE, pic_handle_softint, (void *)SOFTINT_NET, "softint net");
864 1.11 jmcneill intr_establish_xname(SOFTINT_SERIAL, IPL_SOFTSERIAL, IST_MPSAFE | IST_EDGE, pic_handle_softint, (void *)SOFTINT_SERIAL, "softint serial");
865 1.1 jmcneill #endif
866 1.1 jmcneill
867 1.1 jmcneill #ifdef MULTIPROCESSOR
868 1.11 jmcneill intr_establish_xname(IPI_AST, IPL_VM, IST_MPSAFE | IST_EDGE, pic_ipi_ast, (void *)-1, "IPI ast");
869 1.11 jmcneill intr_establish_xname(IPI_XCALL, IPL_HIGH, IST_MPSAFE | IST_EDGE, pic_ipi_xcall, (void *)-1, "IPI xcall");
870 1.11 jmcneill intr_establish_xname(IPI_GENERIC, IPL_HIGH, IST_MPSAFE | IST_EDGE, pic_ipi_generic, (void *)-1, "IPI generic");
871 1.11 jmcneill intr_establish_xname(IPI_NOP, IPL_VM, IST_MPSAFE | IST_EDGE, pic_ipi_nop, (void *)-1, "IPI nop");
872 1.11 jmcneill intr_establish_xname(IPI_SHOOTDOWN, IPL_SCHED, IST_MPSAFE | IST_EDGE, pic_ipi_shootdown, (void *)-1, "IPI shootdown");
873 1.1 jmcneill #ifdef DDB
874 1.11 jmcneill intr_establish_xname(IPI_DDB, IPL_HIGH, IST_MPSAFE | IST_EDGE, pic_ipi_ddb, NULL, "IPI ddb");
875 1.1 jmcneill #endif
876 1.1 jmcneill #ifdef __HAVE_PREEMPTION
877 1.11 jmcneill intr_establish_xname(IPI_KPREEMPT, IPL_VM, IST_MPSAFE | IST_EDGE, pic_ipi_kpreempt, (void *)-1, "IPI kpreempt");
878 1.1 jmcneill #endif
879 1.1 jmcneill #endif
880 1.1 jmcneill
881 1.1 jmcneill return 0;
882 1.1 jmcneill }
883