gicv3.c revision 1.46 1 1.46 jmcneill /* $NetBSD: gicv3.c,v 1.46 2021/08/10 17:12:31 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_multiprocessor.h"
30 1.46 jmcneill #include "opt_gic.h"
31 1.1 jmcneill
32 1.1 jmcneill #define _INTR_PRIVATE
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/cdefs.h>
35 1.46 jmcneill __KERNEL_RCSID(0, "$NetBSD: gicv3.c,v 1.46 2021/08/10 17:12:31 jmcneill Exp $");
36 1.1 jmcneill
37 1.1 jmcneill #include <sys/param.h>
38 1.1 jmcneill #include <sys/kernel.h>
39 1.1 jmcneill #include <sys/bus.h>
40 1.1 jmcneill #include <sys/device.h>
41 1.1 jmcneill #include <sys/intr.h>
42 1.1 jmcneill #include <sys/systm.h>
43 1.1 jmcneill #include <sys/cpu.h>
44 1.23 jmcneill #include <sys/vmem.h>
45 1.39 jmcneill #include <sys/kmem.h>
46 1.32 jmcneill #include <sys/atomic.h>
47 1.1 jmcneill
48 1.20 jmcneill #include <machine/cpufunc.h>
49 1.20 jmcneill
50 1.1 jmcneill #include <arm/locore.h>
51 1.1 jmcneill #include <arm/armreg.h>
52 1.1 jmcneill
53 1.1 jmcneill #include <arm/cortex/gicv3.h>
54 1.1 jmcneill #include <arm/cortex/gic_reg.h>
55 1.46 jmcneill
56 1.46 jmcneill #ifdef GIC_SPLFUNCS
57 1.45 jmcneill #include <arm/cortex/gic_splfuncs.h>
58 1.46 jmcneill #endif
59 1.1 jmcneill
60 1.1 jmcneill #define PICTOSOFTC(pic) \
61 1.1 jmcneill ((void *)((uintptr_t)(pic) - offsetof(struct gicv3_softc, sc_pic)))
62 1.5 jmcneill #define LPITOSOFTC(lpi) \
63 1.5 jmcneill ((void *)((uintptr_t)(lpi) - offsetof(struct gicv3_softc, sc_lpi)))
64 1.1 jmcneill
65 1.18 jmcneill #define IPL_TO_PRIORITY(sc, ipl) (((0xff - (ipl)) << (sc)->sc_priority_shift) & 0xff)
66 1.18 jmcneill #define IPL_TO_PMR(sc, ipl) (((0xff - (ipl)) << (sc)->sc_pmr_shift) & 0xff)
67 1.35 jmcneill
68 1.36 jmcneill #define GIC_SUPPORTS_1OFN(sc) (((sc)->sc_gicd_typer & GICD_TYPER_No1N) == 0)
69 1.36 jmcneill
70 1.35 jmcneill #define GIC_PRIO_SHIFT_NS 4
71 1.35 jmcneill #define GIC_PRIO_SHIFT_S 3
72 1.1 jmcneill
73 1.44 jmcneill /*
74 1.44 jmcneill * Set to true if you want to use 1 of N interrupt distribution for SPIs
75 1.44 jmcneill * when available. Disabled by default because it causes issues with the
76 1.44 jmcneill * USB stack.
77 1.44 jmcneill */
78 1.44 jmcneill bool gicv3_use_1ofn = false;
79 1.44 jmcneill
80 1.1 jmcneill static struct gicv3_softc *gicv3_softc;
81 1.1 jmcneill
82 1.1 jmcneill static inline uint32_t
83 1.1 jmcneill gicd_read_4(struct gicv3_softc *sc, bus_size_t reg)
84 1.1 jmcneill {
85 1.1 jmcneill return bus_space_read_4(sc->sc_bst, sc->sc_bsh_d, reg);
86 1.1 jmcneill }
87 1.1 jmcneill
88 1.1 jmcneill static inline void
89 1.1 jmcneill gicd_write_4(struct gicv3_softc *sc, bus_size_t reg, uint32_t val)
90 1.1 jmcneill {
91 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_d, reg, val);
92 1.1 jmcneill }
93 1.1 jmcneill
94 1.41 ryo #ifdef MULTIPROCESSOR
95 1.6 jmcneill static inline uint64_t
96 1.6 jmcneill gicd_read_8(struct gicv3_softc *sc, bus_size_t reg)
97 1.6 jmcneill {
98 1.6 jmcneill return bus_space_read_8(sc->sc_bst, sc->sc_bsh_d, reg);
99 1.6 jmcneill }
100 1.41 ryo #endif
101 1.6 jmcneill
102 1.1 jmcneill static inline void
103 1.1 jmcneill gicd_write_8(struct gicv3_softc *sc, bus_size_t reg, uint64_t val)
104 1.1 jmcneill {
105 1.1 jmcneill bus_space_write_8(sc->sc_bst, sc->sc_bsh_d, reg, val);
106 1.1 jmcneill }
107 1.1 jmcneill
108 1.1 jmcneill static inline uint32_t
109 1.1 jmcneill gicr_read_4(struct gicv3_softc *sc, u_int index, bus_size_t reg)
110 1.1 jmcneill {
111 1.1 jmcneill KASSERT(index < sc->sc_bsh_r_count);
112 1.1 jmcneill return bus_space_read_4(sc->sc_bst, sc->sc_bsh_r[index], reg);
113 1.1 jmcneill }
114 1.1 jmcneill
115 1.1 jmcneill static inline void
116 1.1 jmcneill gicr_write_4(struct gicv3_softc *sc, u_int index, bus_size_t reg, uint32_t val)
117 1.1 jmcneill {
118 1.1 jmcneill KASSERT(index < sc->sc_bsh_r_count);
119 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh_r[index], reg, val);
120 1.1 jmcneill }
121 1.1 jmcneill
122 1.1 jmcneill static inline uint64_t
123 1.1 jmcneill gicr_read_8(struct gicv3_softc *sc, u_int index, bus_size_t reg)
124 1.1 jmcneill {
125 1.1 jmcneill KASSERT(index < sc->sc_bsh_r_count);
126 1.1 jmcneill return bus_space_read_8(sc->sc_bst, sc->sc_bsh_r[index], reg);
127 1.1 jmcneill }
128 1.1 jmcneill
129 1.1 jmcneill static inline void
130 1.1 jmcneill gicr_write_8(struct gicv3_softc *sc, u_int index, bus_size_t reg, uint64_t val)
131 1.1 jmcneill {
132 1.1 jmcneill KASSERT(index < sc->sc_bsh_r_count);
133 1.1 jmcneill bus_space_write_8(sc->sc_bst, sc->sc_bsh_r[index], reg, val);
134 1.1 jmcneill }
135 1.1 jmcneill
136 1.1 jmcneill static void
137 1.1 jmcneill gicv3_unblock_irqs(struct pic_softc *pic, size_t irqbase, uint32_t mask)
138 1.1 jmcneill {
139 1.1 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
140 1.1 jmcneill struct cpu_info * const ci = curcpu();
141 1.1 jmcneill const u_int group = irqbase / 32;
142 1.1 jmcneill
143 1.1 jmcneill if (group == 0) {
144 1.32 jmcneill atomic_or_32(&sc->sc_enabled_sgippi, mask);
145 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ISENABLER0, mask);
146 1.5 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR) & GICR_CTLR_RWP)
147 1.1 jmcneill ;
148 1.1 jmcneill } else {
149 1.1 jmcneill gicd_write_4(sc, GICD_ISENABLERn(group), mask);
150 1.1 jmcneill while (gicd_read_4(sc, GICD_CTRL) & GICD_CTRL_RWP)
151 1.1 jmcneill ;
152 1.1 jmcneill }
153 1.1 jmcneill }
154 1.1 jmcneill
155 1.1 jmcneill static void
156 1.1 jmcneill gicv3_block_irqs(struct pic_softc *pic, size_t irqbase, uint32_t mask)
157 1.1 jmcneill {
158 1.1 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
159 1.1 jmcneill struct cpu_info * const ci = curcpu();
160 1.1 jmcneill const u_int group = irqbase / 32;
161 1.1 jmcneill
162 1.1 jmcneill if (group == 0) {
163 1.32 jmcneill atomic_and_32(&sc->sc_enabled_sgippi, ~mask);
164 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ICENABLER0, mask);
165 1.5 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR) & GICR_CTLR_RWP)
166 1.1 jmcneill ;
167 1.1 jmcneill } else {
168 1.1 jmcneill gicd_write_4(sc, GICD_ICENABLERn(group), mask);
169 1.1 jmcneill while (gicd_read_4(sc, GICD_CTRL) & GICD_CTRL_RWP)
170 1.1 jmcneill ;
171 1.1 jmcneill }
172 1.1 jmcneill }
173 1.1 jmcneill
174 1.1 jmcneill static void
175 1.1 jmcneill gicv3_establish_irq(struct pic_softc *pic, struct intrsource *is)
176 1.1 jmcneill {
177 1.1 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
178 1.1 jmcneill const u_int group = is->is_irq / 32;
179 1.1 jmcneill uint32_t ipriority, icfg;
180 1.1 jmcneill uint64_t irouter;
181 1.1 jmcneill u_int n;
182 1.1 jmcneill
183 1.18 jmcneill const u_int ipriority_val = IPL_TO_PRIORITY(sc, is->is_ipl);
184 1.1 jmcneill const u_int ipriority_shift = (is->is_irq & 0x3) * 8;
185 1.1 jmcneill const u_int icfg_shift = (is->is_irq & 0xf) * 2;
186 1.1 jmcneill
187 1.1 jmcneill if (group == 0) {
188 1.1 jmcneill /* SGIs and PPIs are always MP-safe */
189 1.1 jmcneill is->is_mpsafe = true;
190 1.1 jmcneill
191 1.1 jmcneill /* Update interrupt configuration and priority on all redistributors */
192 1.1 jmcneill for (n = 0; n < sc->sc_bsh_r_count; n++) {
193 1.1 jmcneill icfg = gicr_read_4(sc, n, GICR_ICFGRn(is->is_irq / 16));
194 1.1 jmcneill if (is->is_type == IST_LEVEL)
195 1.1 jmcneill icfg &= ~(0x2 << icfg_shift);
196 1.1 jmcneill if (is->is_type == IST_EDGE)
197 1.1 jmcneill icfg |= (0x2 << icfg_shift);
198 1.1 jmcneill gicr_write_4(sc, n, GICR_ICFGRn(is->is_irq / 16), icfg);
199 1.1 jmcneill
200 1.1 jmcneill ipriority = gicr_read_4(sc, n, GICR_IPRIORITYRn(is->is_irq / 4));
201 1.25 jmcneill ipriority &= ~(0xffU << ipriority_shift);
202 1.2 jmcneill ipriority |= (ipriority_val << ipriority_shift);
203 1.1 jmcneill gicr_write_4(sc, n, GICR_IPRIORITYRn(is->is_irq / 4), ipriority);
204 1.1 jmcneill }
205 1.1 jmcneill } else {
206 1.36 jmcneill /*
207 1.36 jmcneill * If 1 of N SPI routing is supported, route MP-safe interrupts to all
208 1.36 jmcneill * participating PEs. Otherwise, just route to the primary PE.
209 1.36 jmcneill */
210 1.44 jmcneill if (is->is_mpsafe && GIC_SUPPORTS_1OFN(sc) && gicv3_use_1ofn) {
211 1.1 jmcneill irouter = GICD_IROUTER_Interrupt_Routing_mode;
212 1.1 jmcneill } else {
213 1.6 jmcneill irouter = sc->sc_irouter[0];
214 1.1 jmcneill }
215 1.1 jmcneill gicd_write_8(sc, GICD_IROUTER(is->is_irq), irouter);
216 1.1 jmcneill
217 1.1 jmcneill /* Update interrupt configuration */
218 1.1 jmcneill icfg = gicd_read_4(sc, GICD_ICFGRn(is->is_irq / 16));
219 1.1 jmcneill if (is->is_type == IST_LEVEL)
220 1.1 jmcneill icfg &= ~(0x2 << icfg_shift);
221 1.1 jmcneill if (is->is_type == IST_EDGE)
222 1.1 jmcneill icfg |= (0x2 << icfg_shift);
223 1.1 jmcneill gicd_write_4(sc, GICD_ICFGRn(is->is_irq / 16), icfg);
224 1.1 jmcneill
225 1.1 jmcneill /* Update interrupt priority */
226 1.1 jmcneill ipriority = gicd_read_4(sc, GICD_IPRIORITYRn(is->is_irq / 4));
227 1.25 jmcneill ipriority &= ~(0xffU << ipriority_shift);
228 1.2 jmcneill ipriority |= (ipriority_val << ipriority_shift);
229 1.1 jmcneill gicd_write_4(sc, GICD_IPRIORITYRn(is->is_irq / 4), ipriority);
230 1.1 jmcneill }
231 1.1 jmcneill }
232 1.1 jmcneill
233 1.1 jmcneill static void
234 1.1 jmcneill gicv3_set_priority(struct pic_softc *pic, int ipl)
235 1.1 jmcneill {
236 1.18 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
237 1.42 jmcneill struct cpu_info * const ci = curcpu();
238 1.18 jmcneill
239 1.45 jmcneill if (ipl < ci->ci_hwpl) {
240 1.40 jmcneill /* Lowering priority mask */
241 1.45 jmcneill ci->ci_hwpl = ipl;
242 1.45 jmcneill icc_pmr_write(IPL_TO_PMR(sc, ipl));
243 1.40 jmcneill }
244 1.1 jmcneill }
245 1.1 jmcneill
246 1.1 jmcneill static void
247 1.1 jmcneill gicv3_dist_enable(struct gicv3_softc *sc)
248 1.1 jmcneill {
249 1.1 jmcneill uint32_t gicd_ctrl;
250 1.1 jmcneill u_int n;
251 1.1 jmcneill
252 1.1 jmcneill /* Disable the distributor */
253 1.35 jmcneill gicd_ctrl = gicd_read_4(sc, GICD_CTRL);
254 1.35 jmcneill gicd_ctrl &= ~(GICD_CTRL_EnableGrp1A | GICD_CTRL_ARE_NS);
255 1.35 jmcneill gicd_write_4(sc, GICD_CTRL, gicd_ctrl);
256 1.1 jmcneill
257 1.1 jmcneill /* Wait for register write to complete */
258 1.1 jmcneill while (gicd_read_4(sc, GICD_CTRL) & GICD_CTRL_RWP)
259 1.1 jmcneill ;
260 1.1 jmcneill
261 1.1 jmcneill /* Clear all INTID enable bits */
262 1.1 jmcneill for (n = 32; n < sc->sc_pic.pic_maxsources; n += 32)
263 1.1 jmcneill gicd_write_4(sc, GICD_ICENABLERn(n / 32), ~0);
264 1.1 jmcneill
265 1.1 jmcneill /* Set default priorities to lowest */
266 1.1 jmcneill for (n = 32; n < sc->sc_pic.pic_maxsources; n += 4)
267 1.1 jmcneill gicd_write_4(sc, GICD_IPRIORITYRn(n / 4), ~0);
268 1.1 jmcneill
269 1.1 jmcneill /* Set all interrupts to G1NS */
270 1.1 jmcneill for (n = 32; n < sc->sc_pic.pic_maxsources; n += 32) {
271 1.1 jmcneill gicd_write_4(sc, GICD_IGROUPRn(n / 32), ~0);
272 1.1 jmcneill gicd_write_4(sc, GICD_IGRPMODRn(n / 32), 0);
273 1.1 jmcneill }
274 1.1 jmcneill
275 1.1 jmcneill /* Set all interrupts level-sensitive by default */
276 1.1 jmcneill for (n = 32; n < sc->sc_pic.pic_maxsources; n += 16)
277 1.1 jmcneill gicd_write_4(sc, GICD_ICFGRn(n / 16), 0);
278 1.1 jmcneill
279 1.1 jmcneill /* Wait for register writes to complete */
280 1.1 jmcneill while (gicd_read_4(sc, GICD_CTRL) & GICD_CTRL_RWP)
281 1.1 jmcneill ;
282 1.1 jmcneill
283 1.1 jmcneill /* Enable Affinity routing and G1NS interrupts */
284 1.19 jmcneill gicd_ctrl = GICD_CTRL_EnableGrp1A | GICD_CTRL_ARE_NS;
285 1.1 jmcneill gicd_write_4(sc, GICD_CTRL, gicd_ctrl);
286 1.1 jmcneill }
287 1.1 jmcneill
288 1.1 jmcneill static void
289 1.1 jmcneill gicv3_redist_enable(struct gicv3_softc *sc, struct cpu_info *ci)
290 1.1 jmcneill {
291 1.1 jmcneill uint32_t icfg;
292 1.1 jmcneill u_int n, o;
293 1.1 jmcneill
294 1.1 jmcneill /* Clear INTID enable bits */
295 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ICENABLER0, ~0);
296 1.1 jmcneill
297 1.1 jmcneill /* Wait for register write to complete */
298 1.5 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR) & GICR_CTLR_RWP)
299 1.1 jmcneill ;
300 1.1 jmcneill
301 1.1 jmcneill /* Set default priorities */
302 1.1 jmcneill for (n = 0; n < 32; n += 4) {
303 1.1 jmcneill uint32_t priority = 0;
304 1.1 jmcneill size_t byte_shift = 0;
305 1.1 jmcneill for (o = 0; o < 4; o++, byte_shift += 8) {
306 1.1 jmcneill struct intrsource * const is = sc->sc_pic.pic_sources[n + o];
307 1.1 jmcneill if (is == NULL)
308 1.25 jmcneill priority |= (0xffU << byte_shift);
309 1.2 jmcneill else {
310 1.18 jmcneill const u_int ipriority_val = IPL_TO_PRIORITY(sc, is->is_ipl);
311 1.2 jmcneill priority |= ipriority_val << byte_shift;
312 1.2 jmcneill }
313 1.1 jmcneill }
314 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_IPRIORITYRn(n / 4), priority);
315 1.1 jmcneill }
316 1.1 jmcneill
317 1.1 jmcneill /* Set all interrupts to G1NS */
318 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_IGROUPR0, ~0);
319 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_IGRPMODR0, 0);
320 1.1 jmcneill
321 1.1 jmcneill /* Restore PPI configs */
322 1.1 jmcneill for (n = 0, icfg = 0; n < 16; n++) {
323 1.1 jmcneill struct intrsource * const is = sc->sc_pic.pic_sources[16 + n];
324 1.1 jmcneill if (is != NULL && is->is_type == IST_EDGE)
325 1.1 jmcneill icfg |= (0x2 << (n * 2));
326 1.1 jmcneill }
327 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ICFGRn(1), icfg);
328 1.1 jmcneill
329 1.1 jmcneill /* Restore current enable bits */
330 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_ISENABLER0, sc->sc_enabled_sgippi);
331 1.1 jmcneill
332 1.1 jmcneill /* Wait for register write to complete */
333 1.5 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR) & GICR_CTLR_RWP)
334 1.1 jmcneill ;
335 1.1 jmcneill }
336 1.1 jmcneill
337 1.1 jmcneill static uint64_t
338 1.1 jmcneill gicv3_cpu_identity(void)
339 1.1 jmcneill {
340 1.1 jmcneill u_int aff3, aff2, aff1, aff0;
341 1.1 jmcneill
342 1.18 jmcneill const register_t mpidr = cpu_mpidr_aff_read();
343 1.1 jmcneill aff0 = __SHIFTOUT(mpidr, MPIDR_AFF0);
344 1.1 jmcneill aff1 = __SHIFTOUT(mpidr, MPIDR_AFF1);
345 1.1 jmcneill aff2 = __SHIFTOUT(mpidr, MPIDR_AFF2);
346 1.1 jmcneill aff3 = __SHIFTOUT(mpidr, MPIDR_AFF3);
347 1.1 jmcneill
348 1.1 jmcneill return __SHIFTIN(aff0, GICR_TYPER_Affinity_Value_Aff0) |
349 1.1 jmcneill __SHIFTIN(aff1, GICR_TYPER_Affinity_Value_Aff1) |
350 1.1 jmcneill __SHIFTIN(aff2, GICR_TYPER_Affinity_Value_Aff2) |
351 1.1 jmcneill __SHIFTIN(aff3, GICR_TYPER_Affinity_Value_Aff3);
352 1.1 jmcneill }
353 1.1 jmcneill
354 1.1 jmcneill static u_int
355 1.1 jmcneill gicv3_find_redist(struct gicv3_softc *sc)
356 1.1 jmcneill {
357 1.1 jmcneill uint64_t gicr_typer;
358 1.1 jmcneill u_int n;
359 1.1 jmcneill
360 1.1 jmcneill const uint64_t cpu_identity = gicv3_cpu_identity();
361 1.1 jmcneill
362 1.1 jmcneill for (n = 0; n < sc->sc_bsh_r_count; n++) {
363 1.1 jmcneill gicr_typer = gicr_read_8(sc, n, GICR_TYPER);
364 1.1 jmcneill if ((gicr_typer & GICR_TYPER_Affinity_Value) == cpu_identity)
365 1.1 jmcneill return n;
366 1.1 jmcneill }
367 1.1 jmcneill
368 1.1 jmcneill const u_int aff0 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff0);
369 1.1 jmcneill const u_int aff1 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff1);
370 1.1 jmcneill const u_int aff2 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff2);
371 1.1 jmcneill const u_int aff3 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff3);
372 1.1 jmcneill
373 1.1 jmcneill panic("%s: could not find GICv3 redistributor for cpu %d.%d.%d.%d",
374 1.1 jmcneill cpu_name(curcpu()), aff3, aff2, aff1, aff0);
375 1.1 jmcneill }
376 1.1 jmcneill
377 1.1 jmcneill static uint64_t
378 1.1 jmcneill gicv3_sgir(struct gicv3_softc *sc)
379 1.1 jmcneill {
380 1.22 skrll const uint64_t cpu_identity = gicv3_cpu_identity();
381 1.1 jmcneill
382 1.1 jmcneill const u_int aff0 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff0);
383 1.1 jmcneill const u_int aff1 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff1);
384 1.1 jmcneill const u_int aff2 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff2);
385 1.1 jmcneill const u_int aff3 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff3);
386 1.1 jmcneill
387 1.1 jmcneill return __SHIFTIN(__BIT(aff0), ICC_SGIR_EL1_TargetList) |
388 1.1 jmcneill __SHIFTIN(aff1, ICC_SGIR_EL1_Aff1) |
389 1.1 jmcneill __SHIFTIN(aff2, ICC_SGIR_EL1_Aff2) |
390 1.22 skrll __SHIFTIN(aff3, ICC_SGIR_EL1_Aff3);
391 1.1 jmcneill }
392 1.1 jmcneill
393 1.1 jmcneill static void
394 1.1 jmcneill gicv3_cpu_init(struct pic_softc *pic, struct cpu_info *ci)
395 1.1 jmcneill {
396 1.1 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
397 1.1 jmcneill uint32_t icc_sre, icc_ctlr, gicr_waker;
398 1.1 jmcneill
399 1.33 jmcneill evcnt_attach_dynamic(&ci->ci_intr_preempt, EVCNT_TYPE_MISC, NULL,
400 1.33 jmcneill ci->ci_cpuname, "intr preempt");
401 1.33 jmcneill
402 1.1 jmcneill ci->ci_gic_redist = gicv3_find_redist(sc);
403 1.1 jmcneill ci->ci_gic_sgir = gicv3_sgir(sc);
404 1.1 jmcneill
405 1.6 jmcneill /* Store route to CPU for SPIs */
406 1.6 jmcneill const uint64_t cpu_identity = gicv3_cpu_identity();
407 1.6 jmcneill const u_int aff0 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff0);
408 1.6 jmcneill const u_int aff1 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff1);
409 1.6 jmcneill const u_int aff2 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff2);
410 1.6 jmcneill const u_int aff3 = __SHIFTOUT(cpu_identity, GICR_TYPER_Affinity_Value_Aff3);
411 1.6 jmcneill sc->sc_irouter[cpu_index(ci)] =
412 1.6 jmcneill __SHIFTIN(aff0, GICD_IROUTER_Aff0) |
413 1.6 jmcneill __SHIFTIN(aff1, GICD_IROUTER_Aff1) |
414 1.6 jmcneill __SHIFTIN(aff2, GICD_IROUTER_Aff2) |
415 1.6 jmcneill __SHIFTIN(aff3, GICD_IROUTER_Aff3);
416 1.1 jmcneill
417 1.1 jmcneill /* Enable System register access and disable IRQ/FIQ bypass */
418 1.1 jmcneill icc_sre = ICC_SRE_EL1_SRE | ICC_SRE_EL1_DFB | ICC_SRE_EL1_DIB;
419 1.1 jmcneill icc_sre_write(icc_sre);
420 1.1 jmcneill
421 1.1 jmcneill /* Mark the connected PE as being awake */
422 1.1 jmcneill gicr_waker = gicr_read_4(sc, ci->ci_gic_redist, GICR_WAKER);
423 1.1 jmcneill gicr_waker &= ~GICR_WAKER_ProcessorSleep;
424 1.1 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_WAKER, gicr_waker);
425 1.1 jmcneill while (gicr_read_4(sc, ci->ci_gic_redist, GICR_WAKER) & GICR_WAKER_ChildrenAsleep)
426 1.1 jmcneill ;
427 1.1 jmcneill
428 1.1 jmcneill /* Set initial priority mask */
429 1.45 jmcneill ci->ci_hwpl = IPL_HIGH;
430 1.45 jmcneill icc_pmr_write(IPL_TO_PMR(sc, IPL_HIGH));
431 1.1 jmcneill
432 1.10 jmcneill /* Set the binary point field to the minimum value */
433 1.10 jmcneill icc_bpr1_write(0);
434 1.1 jmcneill
435 1.1 jmcneill /* Enable group 1 interrupt signaling */
436 1.1 jmcneill icc_igrpen1_write(ICC_IGRPEN_EL1_Enable);
437 1.1 jmcneill
438 1.1 jmcneill /* Set EOI mode */
439 1.1 jmcneill icc_ctlr = icc_ctlr_read();
440 1.1 jmcneill icc_ctlr &= ~ICC_CTLR_EL1_EOImode;
441 1.1 jmcneill icc_ctlr_write(icc_ctlr);
442 1.1 jmcneill
443 1.1 jmcneill /* Enable redistributor */
444 1.1 jmcneill gicv3_redist_enable(sc, ci);
445 1.1 jmcneill
446 1.1 jmcneill /* Allow IRQ exceptions */
447 1.40 jmcneill ENABLE_INTERRUPT();
448 1.1 jmcneill }
449 1.1 jmcneill
450 1.1 jmcneill #ifdef MULTIPROCESSOR
451 1.1 jmcneill static void
452 1.1 jmcneill gicv3_ipi_send(struct pic_softc *pic, const kcpuset_t *kcp, u_long ipi)
453 1.1 jmcneill {
454 1.1 jmcneill struct cpu_info *ci;
455 1.27 jmcneill uint64_t sgir;
456 1.1 jmcneill
457 1.27 jmcneill sgir = __SHIFTIN(ipi, ICC_SGIR_EL1_INTID);
458 1.1 jmcneill if (kcp == NULL) {
459 1.1 jmcneill /* Interrupts routed to all PEs, excluding "self" */
460 1.1 jmcneill if (ncpu == 1)
461 1.1 jmcneill return;
462 1.27 jmcneill sgir |= ICC_SGIR_EL1_IRM;
463 1.1 jmcneill } else {
464 1.27 jmcneill /* Interrupt to exactly one PE */
465 1.27 jmcneill ci = cpu_lookup(kcpuset_ffs(kcp) - 1);
466 1.27 jmcneill if (ci == curcpu())
467 1.27 jmcneill return;
468 1.27 jmcneill sgir |= ci->ci_gic_sgir;
469 1.1 jmcneill }
470 1.27 jmcneill icc_sgi1r_write(sgir);
471 1.30 jmcneill isb();
472 1.1 jmcneill }
473 1.6 jmcneill
474 1.6 jmcneill static void
475 1.6 jmcneill gicv3_get_affinity(struct pic_softc *pic, size_t irq, kcpuset_t *affinity)
476 1.6 jmcneill {
477 1.6 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
478 1.6 jmcneill const size_t group = irq / 32;
479 1.6 jmcneill int n;
480 1.6 jmcneill
481 1.6 jmcneill kcpuset_zero(affinity);
482 1.6 jmcneill if (group == 0) {
483 1.6 jmcneill /* All CPUs are targets for group 0 (SGI/PPI) */
484 1.6 jmcneill for (n = 0; n < ncpu; n++) {
485 1.6 jmcneill if (sc->sc_irouter[n] != UINT64_MAX)
486 1.6 jmcneill kcpuset_set(affinity, n);
487 1.6 jmcneill }
488 1.6 jmcneill } else {
489 1.6 jmcneill /* Find distributor targets (SPI) */
490 1.6 jmcneill const uint64_t irouter = gicd_read_8(sc, GICD_IROUTER(irq));
491 1.6 jmcneill for (n = 0; n < ncpu; n++) {
492 1.6 jmcneill if (irouter == GICD_IROUTER_Interrupt_Routing_mode ||
493 1.6 jmcneill irouter == sc->sc_irouter[n])
494 1.6 jmcneill kcpuset_set(affinity, n);
495 1.6 jmcneill }
496 1.6 jmcneill }
497 1.6 jmcneill }
498 1.6 jmcneill
499 1.6 jmcneill static int
500 1.6 jmcneill gicv3_set_affinity(struct pic_softc *pic, size_t irq, const kcpuset_t *affinity)
501 1.6 jmcneill {
502 1.6 jmcneill struct gicv3_softc * const sc = PICTOSOFTC(pic);
503 1.6 jmcneill const size_t group = irq / 32;
504 1.6 jmcneill uint64_t irouter;
505 1.6 jmcneill
506 1.6 jmcneill if (group == 0)
507 1.6 jmcneill return EINVAL;
508 1.6 jmcneill
509 1.6 jmcneill const int set = kcpuset_countset(affinity);
510 1.36 jmcneill if (set == 1) {
511 1.36 jmcneill irouter = sc->sc_irouter[kcpuset_ffs(affinity) - 1];
512 1.44 jmcneill } else if (set == ncpu && GIC_SUPPORTS_1OFN(sc) && gicv3_use_1ofn) {
513 1.6 jmcneill irouter = GICD_IROUTER_Interrupt_Routing_mode;
514 1.36 jmcneill } else {
515 1.6 jmcneill return EINVAL;
516 1.36 jmcneill }
517 1.6 jmcneill
518 1.6 jmcneill gicd_write_8(sc, GICD_IROUTER(irq), irouter);
519 1.6 jmcneill
520 1.6 jmcneill return 0;
521 1.6 jmcneill }
522 1.1 jmcneill #endif
523 1.1 jmcneill
524 1.1 jmcneill static const struct pic_ops gicv3_picops = {
525 1.1 jmcneill .pic_unblock_irqs = gicv3_unblock_irqs,
526 1.1 jmcneill .pic_block_irqs = gicv3_block_irqs,
527 1.1 jmcneill .pic_establish_irq = gicv3_establish_irq,
528 1.1 jmcneill .pic_set_priority = gicv3_set_priority,
529 1.1 jmcneill #ifdef MULTIPROCESSOR
530 1.1 jmcneill .pic_cpu_init = gicv3_cpu_init,
531 1.1 jmcneill .pic_ipi_send = gicv3_ipi_send,
532 1.6 jmcneill .pic_get_affinity = gicv3_get_affinity,
533 1.6 jmcneill .pic_set_affinity = gicv3_set_affinity,
534 1.1 jmcneill #endif
535 1.1 jmcneill };
536 1.1 jmcneill
537 1.5 jmcneill static void
538 1.38 jmcneill gicv3_dcache_wb_range(vaddr_t va, vsize_t len)
539 1.38 jmcneill {
540 1.38 jmcneill cpu_dcache_wb_range(va, len);
541 1.38 jmcneill dsb(sy);
542 1.38 jmcneill }
543 1.38 jmcneill
544 1.38 jmcneill static void
545 1.5 jmcneill gicv3_lpi_unblock_irqs(struct pic_softc *pic, size_t irqbase, uint32_t mask)
546 1.5 jmcneill {
547 1.5 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
548 1.5 jmcneill int bit;
549 1.5 jmcneill
550 1.5 jmcneill while ((bit = ffs(mask)) != 0) {
551 1.5 jmcneill sc->sc_lpiconf.base[irqbase + bit - 1] |= GIC_LPICONF_Enable;
552 1.20 jmcneill if (sc->sc_lpiconf_flush)
553 1.38 jmcneill gicv3_dcache_wb_range((vaddr_t)&sc->sc_lpiconf.base[irqbase + bit - 1], 1);
554 1.5 jmcneill mask &= ~__BIT(bit - 1);
555 1.5 jmcneill }
556 1.5 jmcneill
557 1.20 jmcneill if (!sc->sc_lpiconf_flush)
558 1.26 skrll dsb(ishst);
559 1.5 jmcneill }
560 1.5 jmcneill
561 1.5 jmcneill static void
562 1.5 jmcneill gicv3_lpi_block_irqs(struct pic_softc *pic, size_t irqbase, uint32_t mask)
563 1.5 jmcneill {
564 1.5 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
565 1.5 jmcneill int bit;
566 1.5 jmcneill
567 1.5 jmcneill while ((bit = ffs(mask)) != 0) {
568 1.13 jmcneill sc->sc_lpiconf.base[irqbase + bit - 1] &= ~GIC_LPICONF_Enable;
569 1.20 jmcneill if (sc->sc_lpiconf_flush)
570 1.38 jmcneill gicv3_dcache_wb_range((vaddr_t)&sc->sc_lpiconf.base[irqbase + bit - 1], 1);
571 1.5 jmcneill mask &= ~__BIT(bit - 1);
572 1.5 jmcneill }
573 1.5 jmcneill
574 1.20 jmcneill if (!sc->sc_lpiconf_flush)
575 1.26 skrll dsb(ishst);
576 1.5 jmcneill }
577 1.5 jmcneill
578 1.5 jmcneill static void
579 1.5 jmcneill gicv3_lpi_establish_irq(struct pic_softc *pic, struct intrsource *is)
580 1.5 jmcneill {
581 1.5 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
582 1.5 jmcneill
583 1.35 jmcneill sc->sc_lpiconf.base[is->is_irq] = IPL_TO_PRIORITY(sc, is->is_ipl) | GIC_LPICONF_Res1;
584 1.5 jmcneill
585 1.20 jmcneill if (sc->sc_lpiconf_flush)
586 1.38 jmcneill gicv3_dcache_wb_range((vaddr_t)&sc->sc_lpiconf.base[is->is_irq], 1);
587 1.20 jmcneill else
588 1.26 skrll dsb(ishst);
589 1.5 jmcneill }
590 1.5 jmcneill
591 1.5 jmcneill static void
592 1.5 jmcneill gicv3_lpi_cpu_init(struct pic_softc *pic, struct cpu_info *ci)
593 1.5 jmcneill {
594 1.5 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
595 1.7 jmcneill struct gicv3_lpi_callback *cb;
596 1.20 jmcneill uint64_t propbase, pendbase;
597 1.5 jmcneill uint32_t ctlr;
598 1.5 jmcneill
599 1.5 jmcneill /* If physical LPIs are not supported on this redistributor, just return. */
600 1.5 jmcneill const uint64_t typer = gicr_read_8(sc, ci->ci_gic_redist, GICR_TYPER);
601 1.5 jmcneill if ((typer & GICR_TYPER_PLPIS) == 0)
602 1.5 jmcneill return;
603 1.5 jmcneill
604 1.5 jmcneill /* Interrupt target address for this CPU, used by ITS when GITS_TYPER.PTA == 0 */
605 1.5 jmcneill sc->sc_processor_id[cpu_index(ci)] = __SHIFTOUT(typer, GICR_TYPER_Processor_Number);
606 1.5 jmcneill
607 1.5 jmcneill /* Disable LPIs before making changes */
608 1.5 jmcneill ctlr = gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR);
609 1.5 jmcneill ctlr &= ~GICR_CTLR_Enable_LPIs;
610 1.5 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_CTLR, ctlr);
611 1.26 skrll dsb(sy);
612 1.5 jmcneill
613 1.5 jmcneill /* Setup the LPI configuration table */
614 1.20 jmcneill propbase = sc->sc_lpiconf.segs[0].ds_addr |
615 1.5 jmcneill __SHIFTIN(ffs(pic->pic_maxsources) - 1, GICR_PROPBASER_IDbits) |
616 1.20 jmcneill __SHIFTIN(GICR_Shareability_IS, GICR_PROPBASER_Shareability) |
617 1.20 jmcneill __SHIFTIN(GICR_Cache_NORMAL_RA_WA_WB, GICR_PROPBASER_InnerCache);
618 1.5 jmcneill gicr_write_8(sc, ci->ci_gic_redist, GICR_PROPBASER, propbase);
619 1.20 jmcneill propbase = gicr_read_8(sc, ci->ci_gic_redist, GICR_PROPBASER);
620 1.20 jmcneill if (__SHIFTOUT(propbase, GICR_PROPBASER_Shareability) != GICR_Shareability_IS) {
621 1.20 jmcneill if (__SHIFTOUT(propbase, GICR_PROPBASER_Shareability) == GICR_Shareability_NS) {
622 1.20 jmcneill propbase &= ~GICR_PROPBASER_Shareability;
623 1.20 jmcneill propbase |= __SHIFTIN(GICR_Shareability_NS, GICR_PROPBASER_Shareability);
624 1.20 jmcneill propbase &= ~GICR_PROPBASER_InnerCache;
625 1.20 jmcneill propbase |= __SHIFTIN(GICR_Cache_NORMAL_NC, GICR_PROPBASER_InnerCache);
626 1.20 jmcneill gicr_write_8(sc, ci->ci_gic_redist, GICR_PROPBASER, propbase);
627 1.20 jmcneill }
628 1.20 jmcneill sc->sc_lpiconf_flush = true;
629 1.20 jmcneill }
630 1.5 jmcneill
631 1.5 jmcneill /* Setup the LPI pending table */
632 1.20 jmcneill pendbase = sc->sc_lpipend[cpu_index(ci)].segs[0].ds_addr |
633 1.20 jmcneill __SHIFTIN(GICR_Shareability_IS, GICR_PENDBASER_Shareability) |
634 1.20 jmcneill __SHIFTIN(GICR_Cache_NORMAL_RA_WA_WB, GICR_PENDBASER_InnerCache);
635 1.5 jmcneill gicr_write_8(sc, ci->ci_gic_redist, GICR_PENDBASER, pendbase);
636 1.20 jmcneill pendbase = gicr_read_8(sc, ci->ci_gic_redist, GICR_PENDBASER);
637 1.20 jmcneill if (__SHIFTOUT(pendbase, GICR_PENDBASER_Shareability) == GICR_Shareability_NS) {
638 1.20 jmcneill pendbase &= ~GICR_PENDBASER_Shareability;
639 1.20 jmcneill pendbase |= __SHIFTIN(GICR_Shareability_NS, GICR_PENDBASER_Shareability);
640 1.20 jmcneill pendbase &= ~GICR_PENDBASER_InnerCache;
641 1.20 jmcneill pendbase |= __SHIFTIN(GICR_Cache_NORMAL_NC, GICR_PENDBASER_InnerCache);
642 1.20 jmcneill gicr_write_8(sc, ci->ci_gic_redist, GICR_PENDBASER, pendbase);
643 1.20 jmcneill }
644 1.5 jmcneill
645 1.5 jmcneill /* Enable LPIs */
646 1.5 jmcneill ctlr = gicr_read_4(sc, ci->ci_gic_redist, GICR_CTLR);
647 1.5 jmcneill ctlr |= GICR_CTLR_Enable_LPIs;
648 1.5 jmcneill gicr_write_4(sc, ci->ci_gic_redist, GICR_CTLR, ctlr);
649 1.26 skrll dsb(sy);
650 1.5 jmcneill
651 1.5 jmcneill /* Setup ITS if present */
652 1.7 jmcneill LIST_FOREACH(cb, &sc->sc_lpi_callbacks, list)
653 1.7 jmcneill cb->cpu_init(cb->priv, ci);
654 1.5 jmcneill }
655 1.5 jmcneill
656 1.7 jmcneill #ifdef MULTIPROCESSOR
657 1.7 jmcneill static void
658 1.7 jmcneill gicv3_lpi_get_affinity(struct pic_softc *pic, size_t irq, kcpuset_t *affinity)
659 1.7 jmcneill {
660 1.7 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
661 1.7 jmcneill struct gicv3_lpi_callback *cb;
662 1.7 jmcneill
663 1.24 jmcneill kcpuset_zero(affinity);
664 1.7 jmcneill LIST_FOREACH(cb, &sc->sc_lpi_callbacks, list)
665 1.7 jmcneill cb->get_affinity(cb->priv, irq, affinity);
666 1.7 jmcneill }
667 1.7 jmcneill
668 1.7 jmcneill static int
669 1.7 jmcneill gicv3_lpi_set_affinity(struct pic_softc *pic, size_t irq, const kcpuset_t *affinity)
670 1.7 jmcneill {
671 1.7 jmcneill struct gicv3_softc * const sc = LPITOSOFTC(pic);
672 1.7 jmcneill struct gicv3_lpi_callback *cb;
673 1.7 jmcneill int error = EINVAL;
674 1.7 jmcneill
675 1.7 jmcneill LIST_FOREACH(cb, &sc->sc_lpi_callbacks, list) {
676 1.7 jmcneill error = cb->set_affinity(cb->priv, irq, affinity);
677 1.24 jmcneill if (error != EPASSTHROUGH)
678 1.7 jmcneill return error;
679 1.7 jmcneill }
680 1.7 jmcneill
681 1.24 jmcneill return EINVAL;
682 1.7 jmcneill }
683 1.7 jmcneill #endif
684 1.7 jmcneill
685 1.5 jmcneill static const struct pic_ops gicv3_lpiops = {
686 1.5 jmcneill .pic_unblock_irqs = gicv3_lpi_unblock_irqs,
687 1.5 jmcneill .pic_block_irqs = gicv3_lpi_block_irqs,
688 1.5 jmcneill .pic_establish_irq = gicv3_lpi_establish_irq,
689 1.5 jmcneill #ifdef MULTIPROCESSOR
690 1.5 jmcneill .pic_cpu_init = gicv3_lpi_cpu_init,
691 1.7 jmcneill .pic_get_affinity = gicv3_lpi_get_affinity,
692 1.7 jmcneill .pic_set_affinity = gicv3_lpi_set_affinity,
693 1.5 jmcneill #endif
694 1.5 jmcneill };
695 1.5 jmcneill
696 1.5 jmcneill void
697 1.5 jmcneill gicv3_dma_alloc(struct gicv3_softc *sc, struct gicv3_dma *dma, bus_size_t len, bus_size_t align)
698 1.5 jmcneill {
699 1.5 jmcneill int nsegs, error;
700 1.5 jmcneill
701 1.5 jmcneill dma->len = len;
702 1.5 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, dma->len, align, 0, dma->segs, 1, &nsegs, BUS_DMA_WAITOK);
703 1.5 jmcneill if (error)
704 1.5 jmcneill panic("bus_dmamem_alloc failed: %d", error);
705 1.5 jmcneill error = bus_dmamem_map(sc->sc_dmat, dma->segs, nsegs, len, (void **)&dma->base, BUS_DMA_WAITOK);
706 1.5 jmcneill if (error)
707 1.5 jmcneill panic("bus_dmamem_map failed: %d", error);
708 1.5 jmcneill error = bus_dmamap_create(sc->sc_dmat, len, 1, len, 0, BUS_DMA_WAITOK, &dma->map);
709 1.5 jmcneill if (error)
710 1.5 jmcneill panic("bus_dmamap_create failed: %d", error);
711 1.5 jmcneill error = bus_dmamap_load(sc->sc_dmat, dma->map, dma->base, dma->len, NULL, BUS_DMA_WAITOK);
712 1.5 jmcneill if (error)
713 1.5 jmcneill panic("bus_dmamap_load failed: %d", error);
714 1.5 jmcneill
715 1.5 jmcneill memset(dma->base, 0, dma->len);
716 1.5 jmcneill bus_dmamap_sync(sc->sc_dmat, dma->map, 0, dma->len, BUS_DMASYNC_PREWRITE);
717 1.5 jmcneill }
718 1.5 jmcneill
719 1.5 jmcneill static void
720 1.5 jmcneill gicv3_lpi_init(struct gicv3_softc *sc)
721 1.5 jmcneill {
722 1.5 jmcneill /*
723 1.5 jmcneill * Allocate LPI configuration table
724 1.5 jmcneill */
725 1.5 jmcneill gicv3_dma_alloc(sc, &sc->sc_lpiconf, sc->sc_lpi.pic_maxsources, 0x1000);
726 1.5 jmcneill KASSERT((sc->sc_lpiconf.segs[0].ds_addr & ~GICR_PROPBASER_Physical_Address) == 0);
727 1.5 jmcneill
728 1.5 jmcneill /*
729 1.5 jmcneill * Allocate LPI pending tables
730 1.5 jmcneill */
731 1.20 jmcneill const bus_size_t lpipend_sz = (8192 + sc->sc_lpi.pic_maxsources) / NBBY;
732 1.8 jmcneill for (int cpuindex = 0; cpuindex < ncpu; cpuindex++) {
733 1.5 jmcneill gicv3_dma_alloc(sc, &sc->sc_lpipend[cpuindex], lpipend_sz, 0x10000);
734 1.5 jmcneill KASSERT((sc->sc_lpipend[cpuindex].segs[0].ds_addr & ~GICR_PENDBASER_Physical_Address) == 0);
735 1.5 jmcneill }
736 1.5 jmcneill }
737 1.5 jmcneill
738 1.1 jmcneill void
739 1.1 jmcneill gicv3_irq_handler(void *frame)
740 1.1 jmcneill {
741 1.1 jmcneill struct cpu_info * const ci = curcpu();
742 1.1 jmcneill struct gicv3_softc * const sc = gicv3_softc;
743 1.5 jmcneill struct pic_softc *pic;
744 1.1 jmcneill const int oldipl = ci->ci_cpl;
745 1.1 jmcneill
746 1.1 jmcneill ci->ci_data.cpu_nintr++;
747 1.1 jmcneill
748 1.45 jmcneill if (ci->ci_hwpl != oldipl) {
749 1.45 jmcneill ci->ci_hwpl = oldipl;
750 1.45 jmcneill icc_pmr_write(IPL_TO_PMR(sc, oldipl));
751 1.43 jmcneill if (oldipl == IPL_HIGH) {
752 1.43 jmcneill return;
753 1.43 jmcneill }
754 1.40 jmcneill }
755 1.40 jmcneill
756 1.1 jmcneill for (;;) {
757 1.1 jmcneill const uint32_t iar = icc_iar1_read();
758 1.26 skrll dsb(sy);
759 1.1 jmcneill const uint32_t irq = __SHIFTOUT(iar, ICC_IAR_INTID);
760 1.1 jmcneill if (irq == ICC_IAR_INTID_SPURIOUS)
761 1.1 jmcneill break;
762 1.1 jmcneill
763 1.5 jmcneill pic = irq >= GIC_LPI_BASE ? &sc->sc_lpi : &sc->sc_pic;
764 1.5 jmcneill if (irq - pic->pic_irqbase >= pic->pic_maxsources)
765 1.1 jmcneill continue;
766 1.1 jmcneill
767 1.5 jmcneill struct intrsource * const is = pic->pic_sources[irq - pic->pic_irqbase];
768 1.1 jmcneill KASSERT(is != NULL);
769 1.1 jmcneill
770 1.21 jmcneill const bool early_eoi = irq < GIC_LPI_BASE && is->is_type == IST_EDGE;
771 1.21 jmcneill
772 1.1 jmcneill const int ipl = is->is_ipl;
773 1.21 jmcneill if (__predict_false(ipl < ci->ci_cpl)) {
774 1.21 jmcneill pic_do_pending_ints(I32_bit, ipl, frame);
775 1.28 jmcneill } else if (ci->ci_cpl != ipl) {
776 1.40 jmcneill icc_pmr_write(IPL_TO_PMR(sc, ipl));
777 1.42 jmcneill ci->ci_hwpl = ci->ci_cpl = ipl;
778 1.21 jmcneill }
779 1.21 jmcneill
780 1.21 jmcneill if (early_eoi) {
781 1.21 jmcneill icc_eoi1r_write(iar);
782 1.26 skrll isb();
783 1.21 jmcneill }
784 1.1 jmcneill
785 1.33 jmcneill const int64_t nintr = ci->ci_data.cpu_nintr;
786 1.33 jmcneill
787 1.40 jmcneill ENABLE_INTERRUPT();
788 1.1 jmcneill pic_dispatch(is, frame);
789 1.40 jmcneill DISABLE_INTERRUPT();
790 1.1 jmcneill
791 1.33 jmcneill if (nintr != ci->ci_data.cpu_nintr)
792 1.33 jmcneill ci->ci_intr_preempt.ev_count++;
793 1.33 jmcneill
794 1.21 jmcneill if (!early_eoi) {
795 1.21 jmcneill icc_eoi1r_write(iar);
796 1.26 skrll isb();
797 1.21 jmcneill }
798 1.1 jmcneill }
799 1.1 jmcneill
800 1.21 jmcneill pic_do_pending_ints(I32_bit, oldipl, frame);
801 1.1 jmcneill }
802 1.1 jmcneill
803 1.34 jmcneill static bool
804 1.35 jmcneill gicv3_cpuif_is_nonsecure(struct gicv3_softc *sc)
805 1.34 jmcneill {
806 1.35 jmcneill /*
807 1.35 jmcneill * Write 0 to bit7 and see if it sticks. This is only possible if
808 1.35 jmcneill * we have a non-secure view of the PMR register.
809 1.35 jmcneill */
810 1.35 jmcneill const uint32_t opmr = icc_pmr_read();
811 1.35 jmcneill icc_pmr_write(0);
812 1.35 jmcneill const uint32_t npmr = icc_pmr_read();
813 1.35 jmcneill icc_pmr_write(opmr);
814 1.34 jmcneill
815 1.35 jmcneill return (npmr & GICC_PMR_NONSECURE) == 0;
816 1.34 jmcneill }
817 1.34 jmcneill
818 1.35 jmcneill static bool
819 1.35 jmcneill gicv3_dist_is_nonsecure(struct gicv3_softc *sc)
820 1.19 jmcneill {
821 1.35 jmcneill const uint32_t gicd_ctrl = gicd_read_4(sc, GICD_CTRL);
822 1.19 jmcneill
823 1.35 jmcneill /*
824 1.35 jmcneill * If security is enabled, we have a non-secure view of the IPRIORITYRn
825 1.35 jmcneill * registers and LPI configuration priority fields.
826 1.35 jmcneill */
827 1.35 jmcneill return (gicd_ctrl & GICD_CTRL_DS) == 0;
828 1.19 jmcneill }
829 1.19 jmcneill
830 1.35 jmcneill /*
831 1.35 jmcneill * Rockchip RK3399 provides a different view of int priority registers
832 1.35 jmcneill * depending on which firmware is in use. This is hard to detect in
833 1.35 jmcneill * a way that could possibly break other boards, so only do this
834 1.35 jmcneill * detection if we know we are on a RK3399 SoC.
835 1.35 jmcneill */
836 1.35 jmcneill static void
837 1.35 jmcneill gicv3_quirk_rockchip_rk3399(struct gicv3_softc *sc)
838 1.19 jmcneill {
839 1.35 jmcneill /* Detect the number of supported PMR bits */
840 1.35 jmcneill icc_pmr_write(0xff);
841 1.35 jmcneill const uint8_t pmrbits = icc_pmr_read();
842 1.19 jmcneill
843 1.35 jmcneill /* Detect the number of supported IPRIORITYRn bits */
844 1.35 jmcneill const uint32_t oiprio = gicd_read_4(sc, GICD_IPRIORITYRn(8));
845 1.35 jmcneill gicd_write_4(sc, GICD_IPRIORITYRn(8), oiprio | 0xff);
846 1.35 jmcneill const uint8_t pribits = gicd_read_4(sc, GICD_IPRIORITYRn(8)) & 0xff;
847 1.35 jmcneill gicd_write_4(sc, GICD_IPRIORITYRn(8), oiprio);
848 1.35 jmcneill
849 1.35 jmcneill /*
850 1.35 jmcneill * If we see fewer PMR bits than IPRIORITYRn bits here, it means
851 1.35 jmcneill * we have a secure view of IPRIORITYRn (this is not supposed to
852 1.35 jmcneill * happen!).
853 1.35 jmcneill */
854 1.35 jmcneill if (pmrbits < pribits) {
855 1.35 jmcneill aprint_verbose_dev(sc->sc_dev,
856 1.35 jmcneill "buggy RK3399 firmware detected; applying workaround\n");
857 1.35 jmcneill sc->sc_priority_shift = GIC_PRIO_SHIFT_S;
858 1.35 jmcneill }
859 1.19 jmcneill }
860 1.19 jmcneill
861 1.1 jmcneill int
862 1.1 jmcneill gicv3_init(struct gicv3_softc *sc)
863 1.1 jmcneill {
864 1.6 jmcneill int n;
865 1.1 jmcneill
866 1.1 jmcneill KASSERT(CPU_IS_PRIMARY(curcpu()));
867 1.1 jmcneill
868 1.7 jmcneill LIST_INIT(&sc->sc_lpi_callbacks);
869 1.5 jmcneill
870 1.39 jmcneill sc->sc_irouter = kmem_zalloc(sizeof(*sc->sc_irouter) * ncpu, KM_SLEEP);
871 1.39 jmcneill for (n = 0; n < ncpu; n++)
872 1.6 jmcneill sc->sc_irouter[n] = UINT64_MAX;
873 1.6 jmcneill
874 1.36 jmcneill sc->sc_gicd_typer = gicd_read_4(sc, GICD_TYPER);
875 1.36 jmcneill
876 1.35 jmcneill /*
877 1.37 jmcneill * We don't always have a consistent view of priorities between the
878 1.35 jmcneill * CPU interface (ICC_PMR_EL1) and the GICD/GICR registers. Detect
879 1.35 jmcneill * if we are making secure or non-secure accesses to each, and adjust
880 1.35 jmcneill * the values that we write to each accordingly.
881 1.35 jmcneill */
882 1.35 jmcneill const bool dist_ns = gicv3_dist_is_nonsecure(sc);
883 1.35 jmcneill sc->sc_priority_shift = dist_ns ? GIC_PRIO_SHIFT_NS : GIC_PRIO_SHIFT_S;
884 1.35 jmcneill const bool cpuif_ns = gicv3_cpuif_is_nonsecure(sc);
885 1.35 jmcneill sc->sc_pmr_shift = cpuif_ns ? GIC_PRIO_SHIFT_NS : GIC_PRIO_SHIFT_S;
886 1.34 jmcneill
887 1.35 jmcneill if ((sc->sc_quirks & GICV3_QUIRK_RK3399) != 0)
888 1.35 jmcneill gicv3_quirk_rockchip_rk3399(sc);
889 1.19 jmcneill
890 1.34 jmcneill aprint_verbose_dev(sc->sc_dev,
891 1.35 jmcneill "iidr 0x%08x, cpuif %ssecure, dist %ssecure, "
892 1.35 jmcneill "priority shift %d, pmr shift %d, quirks %#x\n",
893 1.35 jmcneill gicd_read_4(sc, GICD_IIDR),
894 1.35 jmcneill cpuif_ns ? "non-" : "",
895 1.35 jmcneill dist_ns ? "non-" : "",
896 1.35 jmcneill sc->sc_priority_shift,
897 1.35 jmcneill sc->sc_pmr_shift,
898 1.35 jmcneill sc->sc_quirks);
899 1.18 jmcneill
900 1.1 jmcneill sc->sc_pic.pic_ops = &gicv3_picops;
901 1.36 jmcneill sc->sc_pic.pic_maxsources = GICD_TYPER_LINES(sc->sc_gicd_typer);
902 1.1 jmcneill snprintf(sc->sc_pic.pic_name, sizeof(sc->sc_pic.pic_name), "gicv3");
903 1.1 jmcneill #ifdef MULTIPROCESSOR
904 1.1 jmcneill sc->sc_pic.pic_cpus = kcpuset_running;
905 1.1 jmcneill #endif
906 1.1 jmcneill pic_add(&sc->sc_pic, 0);
907 1.1 jmcneill
908 1.36 jmcneill if ((sc->sc_gicd_typer & GICD_TYPER_LPIS) != 0) {
909 1.39 jmcneill sc->sc_lpipend = kmem_zalloc(sizeof(*sc->sc_lpipend) * ncpu, KM_SLEEP);
910 1.39 jmcneill sc->sc_processor_id = kmem_zalloc(sizeof(*sc->sc_processor_id) * ncpu, KM_SLEEP);
911 1.39 jmcneill
912 1.5 jmcneill sc->sc_lpi.pic_ops = &gicv3_lpiops;
913 1.5 jmcneill sc->sc_lpi.pic_maxsources = 8192; /* Min. required by GICv3 spec */
914 1.5 jmcneill snprintf(sc->sc_lpi.pic_name, sizeof(sc->sc_lpi.pic_name), "gicv3-lpi");
915 1.5 jmcneill pic_add(&sc->sc_lpi, GIC_LPI_BASE);
916 1.5 jmcneill
917 1.23 jmcneill sc->sc_lpi_pool = vmem_create("gicv3-lpi", 0, sc->sc_lpi.pic_maxsources,
918 1.23 jmcneill 1, NULL, NULL, NULL, 0, VM_SLEEP, IPL_HIGH);
919 1.23 jmcneill if (sc->sc_lpi_pool == NULL)
920 1.23 jmcneill panic("failed to create gicv3 lpi pool\n");
921 1.23 jmcneill
922 1.5 jmcneill gicv3_lpi_init(sc);
923 1.5 jmcneill }
924 1.5 jmcneill
925 1.1 jmcneill KASSERT(gicv3_softc == NULL);
926 1.1 jmcneill gicv3_softc = sc;
927 1.1 jmcneill
928 1.1 jmcneill for (int i = 0; i < sc->sc_bsh_r_count; i++) {
929 1.1 jmcneill const uint64_t gicr_typer = gicr_read_8(sc, i, GICR_TYPER);
930 1.1 jmcneill const u_int aff0 = __SHIFTOUT(gicr_typer, GICR_TYPER_Affinity_Value_Aff0);
931 1.1 jmcneill const u_int aff1 = __SHIFTOUT(gicr_typer, GICR_TYPER_Affinity_Value_Aff1);
932 1.1 jmcneill const u_int aff2 = __SHIFTOUT(gicr_typer, GICR_TYPER_Affinity_Value_Aff2);
933 1.1 jmcneill const u_int aff3 = __SHIFTOUT(gicr_typer, GICR_TYPER_Affinity_Value_Aff3);
934 1.1 jmcneill
935 1.1 jmcneill aprint_debug_dev(sc->sc_dev, "redist %d: cpu %d.%d.%d.%d\n",
936 1.1 jmcneill i, aff3, aff2, aff1, aff0);
937 1.1 jmcneill }
938 1.1 jmcneill
939 1.1 jmcneill gicv3_dist_enable(sc);
940 1.1 jmcneill
941 1.1 jmcneill gicv3_cpu_init(&sc->sc_pic, curcpu());
942 1.36 jmcneill if ((sc->sc_gicd_typer & GICD_TYPER_LPIS) != 0)
943 1.5 jmcneill gicv3_lpi_cpu_init(&sc->sc_lpi, curcpu());
944 1.1 jmcneill
945 1.1 jmcneill #ifdef MULTIPROCESSOR
946 1.11 jmcneill intr_establish_xname(IPI_AST, IPL_VM, IST_MPSAFE | IST_EDGE, pic_ipi_ast, (void *)-1, "IPI ast");
947 1.11 jmcneill intr_establish_xname(IPI_XCALL, IPL_HIGH, IST_MPSAFE | IST_EDGE, pic_ipi_xcall, (void *)-1, "IPI xcall");
948 1.11 jmcneill intr_establish_xname(IPI_GENERIC, IPL_HIGH, IST_MPSAFE | IST_EDGE, pic_ipi_generic, (void *)-1, "IPI generic");
949 1.11 jmcneill intr_establish_xname(IPI_NOP, IPL_VM, IST_MPSAFE | IST_EDGE, pic_ipi_nop, (void *)-1, "IPI nop");
950 1.11 jmcneill intr_establish_xname(IPI_SHOOTDOWN, IPL_SCHED, IST_MPSAFE | IST_EDGE, pic_ipi_shootdown, (void *)-1, "IPI shootdown");
951 1.1 jmcneill #ifdef DDB
952 1.11 jmcneill intr_establish_xname(IPI_DDB, IPL_HIGH, IST_MPSAFE | IST_EDGE, pic_ipi_ddb, NULL, "IPI ddb");
953 1.1 jmcneill #endif
954 1.1 jmcneill #ifdef __HAVE_PREEMPTION
955 1.11 jmcneill intr_establish_xname(IPI_KPREEMPT, IPL_VM, IST_MPSAFE | IST_EDGE, pic_ipi_kpreempt, (void *)-1, "IPI kpreempt");
956 1.1 jmcneill #endif
957 1.1 jmcneill #endif
958 1.1 jmcneill
959 1.46 jmcneill #ifdef GIC_SPLFUNCS
960 1.45 jmcneill gic_spl_init();
961 1.46 jmcneill #endif
962 1.45 jmcneill
963 1.1 jmcneill return 0;
964 1.1 jmcneill }
965