1 1.11 jmcneill /* $NetBSD: gicv3.h,v 1.11 2021/01/16 21:05:15 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #ifndef _ARM_CORTEX_GICV3_H 30 1.1 jmcneill #define _ARM_CORTEX_GICV3_H 31 1.1 jmcneill 32 1.1 jmcneill #include <sys/intr.h> 33 1.8 jmcneill #include <sys/vmem.h> 34 1.1 jmcneill 35 1.2 jmcneill struct gicv3_dma { 36 1.2 jmcneill bus_dma_segment_t segs[1]; 37 1.2 jmcneill bus_dmamap_t map; 38 1.2 jmcneill uint8_t *base; 39 1.2 jmcneill bus_size_t len; 40 1.2 jmcneill }; 41 1.2 jmcneill 42 1.4 jmcneill struct gicv3_lpi_callback { 43 1.4 jmcneill void (*cpu_init)(void *, struct cpu_info *); 44 1.4 jmcneill void (*get_affinity)(void *, size_t, kcpuset_t *); 45 1.4 jmcneill int (*set_affinity)(void *, size_t, const kcpuset_t *); 46 1.2 jmcneill 47 1.4 jmcneill void *priv; 48 1.4 jmcneill 49 1.4 jmcneill LIST_ENTRY(gicv3_lpi_callback) list; 50 1.2 jmcneill }; 51 1.2 jmcneill 52 1.1 jmcneill struct gicv3_softc { 53 1.2 jmcneill struct pic_softc sc_pic; /* SGI/PPI/SGIs */ 54 1.2 jmcneill struct pic_softc sc_lpi; /* LPIs */ 55 1.1 jmcneill device_t sc_dev; 56 1.1 jmcneill 57 1.1 jmcneill bus_space_tag_t sc_bst; 58 1.2 jmcneill bus_dma_tag_t sc_dmat; 59 1.1 jmcneill 60 1.1 jmcneill bus_space_handle_t sc_bsh_d; /* GICD */ 61 1.1 jmcneill bus_space_handle_t *sc_bsh_r; /* GICR */ 62 1.1 jmcneill u_int sc_bsh_r_count; 63 1.1 jmcneill 64 1.9 jmcneill u_int sc_quirks; 65 1.9 jmcneill #define GICV3_QUIRK_RK3399 __BIT(0) /* Rockchip RK3399 GIC-500 */ 66 1.9 jmcneill 67 1.10 jmcneill uint32_t sc_gicd_typer; 68 1.10 jmcneill 69 1.5 jmcneill u_int sc_priority_shift; 70 1.5 jmcneill u_int sc_pmr_shift; 71 1.5 jmcneill 72 1.1 jmcneill uint32_t sc_enabled_sgippi; 73 1.11 jmcneill uint64_t *sc_irouter; 74 1.2 jmcneill 75 1.2 jmcneill /* LPI configuration table */ 76 1.2 jmcneill struct gicv3_dma sc_lpiconf; 77 1.7 jmcneill bool sc_lpiconf_flush; 78 1.2 jmcneill 79 1.2 jmcneill /* LPI pending tables */ 80 1.11 jmcneill struct gicv3_dma *sc_lpipend; 81 1.2 jmcneill 82 1.8 jmcneill /* LPI IDs */ 83 1.8 jmcneill vmem_t *sc_lpi_pool; 84 1.8 jmcneill 85 1.2 jmcneill /* Unique identifier for PEs */ 86 1.11 jmcneill u_int *sc_processor_id; 87 1.2 jmcneill 88 1.4 jmcneill /* Callbacks */ 89 1.4 jmcneill LIST_HEAD(, gicv3_lpi_callback) sc_lpi_callbacks; 90 1.1 jmcneill }; 91 1.1 jmcneill 92 1.1 jmcneill int gicv3_init(struct gicv3_softc *); 93 1.2 jmcneill void gicv3_dma_alloc(struct gicv3_softc *, struct gicv3_dma *, bus_size_t, bus_size_t); 94 1.1 jmcneill void gicv3_irq_handler(void *); 95 1.1 jmcneill 96 1.1 jmcneill #endif /* _ARM_CORTEX_GICV3_H */ 97