epclk.c revision 1.13 1 1.12 martin /* $NetBSD: epclk.c,v 1.13 2008/05/10 15:31:04 martin Exp $ */
2 1.1 joff
3 1.1 joff /*
4 1.1 joff * Copyright (c) 2004 Jesse Off
5 1.1 joff * All rights reserved.
6 1.1 joff *
7 1.1 joff * Redistribution and use in source and binary forms, with or without
8 1.1 joff * modification, are permitted provided that the following conditions
9 1.1 joff * are met:
10 1.1 joff * 1. Redistributions of source code must retain the above copyright
11 1.1 joff * notice, this list of conditions and the following disclaimer.
12 1.1 joff * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 joff * notice, this list of conditions and the following disclaimer in the
14 1.1 joff * documentation and/or other materials provided with the distribution.
15 1.13 martin * 3. All advertising materials mentioning features or use of this software
16 1.13 martin * must display the following acknowledgement:
17 1.13 martin * This product includes software developed by the NetBSD
18 1.13 martin * Foundation, Inc. and its contributors.
19 1.13 martin * 4. Neither the name of The NetBSD Foundation nor the names of its
20 1.13 martin * contributors may be used to endorse or promote products derived
21 1.13 martin * from this software without specific prior written permission.
22 1.1 joff *
23 1.1 joff * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.1 joff * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.1 joff * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.1 joff * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.1 joff * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 joff * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 joff * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 joff * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 joff * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 joff * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.1 joff * POSSIBILITY OF SUCH DAMAGE.
34 1.1 joff */
35 1.1 joff
36 1.1 joff /*
37 1.1 joff * Driver for the ep93xx clock tick.
38 1.1 joff *
39 1.1 joff * We use the 64Hz RTC interrupt as its the only thing that allows for timekeeping
40 1.1 joff * of a second (crystal error only). There are two general purpose timers
41 1.1 joff * on the ep93xx, but they run at a frequency that makes a perfect integer
42 1.1 joff * number of ticks per second impossible. Note that there was an errata with
43 1.1 joff * the ep93xx processor and many early boards (including the Cirrus eval board) have
44 1.1 joff * a broken crystal oscillator input that may make this 64Hz unreliable. However,
45 1.1 joff * not all boards are susceptible, the Technologic Systems TS-7200 is a notable
46 1.1 joff * exception that is immune to this errata. --joff
47 1.1 joff */
48 1.1 joff
49 1.1 joff #include <sys/cdefs.h>
50 1.12 martin __KERNEL_RCSID(0, "$NetBSD: epclk.c,v 1.13 2008/05/10 15:31:04 martin Exp $");
51 1.1 joff
52 1.1 joff #include <sys/types.h>
53 1.1 joff #include <sys/param.h>
54 1.1 joff #include <sys/systm.h>
55 1.1 joff #include <sys/kernel.h>
56 1.1 joff #include <sys/time.h>
57 1.11 joerg #include <sys/timetc.h>
58 1.1 joff #include <sys/device.h>
59 1.1 joff
60 1.1 joff #include <machine/bus.h>
61 1.1 joff #include <machine/intr.h>
62 1.1 joff
63 1.1 joff #include <arm/cpufunc.h>
64 1.1 joff
65 1.1 joff #include <arm/ep93xx/epsocvar.h>
66 1.1 joff #include <arm/ep93xx/epclkreg.h>
67 1.7 hamajima #include <arm/ep93xx/ep93xxreg.h>
68 1.1 joff #include <arm/ep93xx/ep93xxvar.h>
69 1.2 joff #include <dev/clock_subr.h>
70 1.1 joff
71 1.7 hamajima #include "opt_hz.h"
72 1.7 hamajima
73 1.11 joerg #define TIMER_FREQ 983040
74 1.11 joerg
75 1.1 joff static int epclk_match(struct device *, struct cfdata *, void *);
76 1.1 joff static void epclk_attach(struct device *, struct device *, void *);
77 1.11 joerg static u_int epclk_get_timecount(struct timecounter *);
78 1.1 joff
79 1.1 joff void rtcinit(void);
80 1.1 joff
81 1.1 joff /* callback functions for intr_functions */
82 1.1 joff static int epclk_intr(void* arg);
83 1.1 joff
84 1.1 joff struct epclk_softc {
85 1.1 joff struct device sc_dev;
86 1.1 joff bus_addr_t sc_baseaddr;
87 1.1 joff bus_space_tag_t sc_iot;
88 1.1 joff bus_space_handle_t sc_ioh;
89 1.7 hamajima #if defined(HZ) && (HZ == 64)
90 1.1 joff bus_space_handle_t sc_teoi_ioh;
91 1.7 hamajima #endif
92 1.1 joff int sc_intr;
93 1.1 joff };
94 1.1 joff
95 1.11 joerg static struct timecounter epclk_timecounter = {
96 1.11 joerg epclk_get_timecount, /* get_timecount */
97 1.11 joerg 0, /* no poll_pps */
98 1.11 joerg ~0u, /* counter_mask */
99 1.11 joerg TIMER_FREQ, /* frequency */
100 1.11 joerg "epclk", /* name */
101 1.11 joerg 100, /* quality */
102 1.11 joerg NULL, /* prev */
103 1.11 joerg NULL, /* next */
104 1.11 joerg };
105 1.11 joerg
106 1.1 joff static struct epclk_softc *epclk_sc = NULL;
107 1.1 joff
108 1.1 joff CFATTACH_DECL(epclk, sizeof(struct epclk_softc),
109 1.1 joff epclk_match, epclk_attach, NULL, NULL);
110 1.1 joff
111 1.1 joff #define TIMER4VAL() (*(volatile u_int32_t *)(EP93XX_APB_VBASE + \
112 1.1 joff EP93XX_APB_TIMERS + EP93XX_TIMERS_Timer4ValueLow))
113 1.1 joff
114 1.1 joff static int
115 1.1 joff epclk_match(struct device *parent, struct cfdata *match, void *aux)
116 1.1 joff {
117 1.1 joff
118 1.1 joff return 2;
119 1.1 joff }
120 1.1 joff
121 1.1 joff static void
122 1.1 joff epclk_attach(struct device *parent, struct device *self, void *aux)
123 1.1 joff {
124 1.1 joff struct epclk_softc *sc;
125 1.1 joff struct epsoc_attach_args *sa;
126 1.11 joerg bool first_run;
127 1.1 joff
128 1.1 joff printf("\n");
129 1.1 joff
130 1.1 joff sc = (struct epclk_softc*) self;
131 1.1 joff sa = aux;
132 1.1 joff sc->sc_iot = sa->sa_iot;
133 1.1 joff sc->sc_baseaddr = sa->sa_addr;
134 1.1 joff sc->sc_intr = sa->sa_intr;
135 1.1 joff
136 1.11 joerg if (epclk_sc == NULL) {
137 1.11 joerg first_run = true;
138 1.1 joff epclk_sc = sc;
139 1.11 joerg }
140 1.1 joff
141 1.1 joff if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size,
142 1.1 joff 0, &sc->sc_ioh))
143 1.1 joff panic("%s: Cannot map registers", self->dv_xname);
144 1.7 hamajima #if defined(HZ) && (HZ == 64)
145 1.1 joff if (bus_space_map(sa->sa_iot, EP93XX_APB_HWBASE + EP93XX_APB_SYSCON +
146 1.1 joff EP93XX_SYSCON_TEOI, 4, 0, &sc->sc_teoi_ioh))
147 1.1 joff panic("%s: Cannot map registers", self->dv_xname);
148 1.7 hamajima #endif
149 1.1 joff
150 1.1 joff /* clear and start the debug timer (Timer4) */
151 1.1 joff bus_space_write_4(sc->sc_iot, sc->sc_ioh, EP93XX_TIMERS_Timer4Enable, 0);
152 1.1 joff bus_space_write_4(sc->sc_iot, sc->sc_ioh, EP93XX_TIMERS_Timer4Enable, 0x100);
153 1.11 joerg
154 1.11 joerg if (first_run)
155 1.11 joerg tc_init(&epclk_timecounter);
156 1.1 joff }
157 1.1 joff
158 1.1 joff /*
159 1.1 joff * epclk_intr:
160 1.1 joff *
161 1.1 joff * Handle the hardclock interrupt.
162 1.1 joff */
163 1.1 joff static int
164 1.1 joff epclk_intr(void *arg)
165 1.1 joff {
166 1.1 joff struct epclk_softc* sc;
167 1.1 joff
168 1.1 joff sc = epclk_sc;
169 1.1 joff
170 1.7 hamajima #if defined(HZ) && (HZ == 64)
171 1.1 joff bus_space_write_4(sc->sc_iot, sc->sc_teoi_ioh, 0, 1);
172 1.7 hamajima #else
173 1.7 hamajima bus_space_write_4(sc->sc_iot, sc->sc_ioh, EP93XX_TIMERS_Timer1Clear, 1);
174 1.7 hamajima #endif
175 1.1 joff hardclock((struct clockframe*) arg);
176 1.1 joff return (1);
177 1.1 joff }
178 1.1 joff
179 1.1 joff /*
180 1.1 joff * setstatclockrate:
181 1.1 joff *
182 1.1 joff * Set the rate of the statistics clock.
183 1.1 joff *
184 1.1 joff * We assume that hz is either stathz or profhz, and that neither
185 1.1 joff * will change after being set by cpu_initclocks(). We could
186 1.1 joff * recalculate the intervals here, but that would be a pain.
187 1.1 joff */
188 1.1 joff void
189 1.6 he setstatclockrate(int newhz)
190 1.1 joff {
191 1.1 joff
192 1.1 joff /* use hardclock */
193 1.1 joff }
194 1.1 joff
195 1.1 joff /*
196 1.1 joff * cpu_initclocks:
197 1.1 joff *
198 1.1 joff * Initialize the clock and get them going.
199 1.1 joff */
200 1.1 joff void
201 1.1 joff cpu_initclocks(void)
202 1.1 joff {
203 1.1 joff struct epclk_softc* sc;
204 1.1 joff
205 1.1 joff sc = epclk_sc;
206 1.1 joff stathz = profhz = 0;
207 1.1 joff
208 1.7 hamajima #if defined(HZ) && (HZ == 64)
209 1.1 joff if (hz != 64) panic("HZ must be 64!");
210 1.1 joff
211 1.1 joff /* clear 64Hz interrupt status */
212 1.1 joff bus_space_write_4(sc->sc_iot, sc->sc_teoi_ioh, 0, 1);
213 1.7 hamajima #else
214 1.7 hamajima #define CLOCK_SOURCE_RATE 14745600UL
215 1.7 hamajima #define CLOCK_TICK_DIV 29
216 1.7 hamajima #define CLOCK_TICK_RATE \
217 1.7 hamajima (((CLOCK_SOURCE_RATE+(CLOCK_TICK_DIV*hz-1))/(CLOCK_TICK_DIV*hz))*hz)
218 1.7 hamajima #define LATCH ((CLOCK_TICK_RATE + hz/2) / hz)
219 1.7 hamajima /* setup and start the 16bit timer (Timer1) */
220 1.7 hamajima bus_space_write_4(sc->sc_iot, sc->sc_ioh,
221 1.7 hamajima EP93XX_TIMERS_Timer1Control,
222 1.7 hamajima (TimerControl_MODE)|(TimerControl_CLKSEL));
223 1.7 hamajima bus_space_write_4(sc->sc_iot, sc->sc_ioh,
224 1.7 hamajima EP93XX_TIMERS_Timer1Load, LATCH-1);
225 1.7 hamajima bus_space_write_4(sc->sc_iot, sc->sc_ioh,
226 1.7 hamajima EP93XX_TIMERS_Timer1Control,
227 1.7 hamajima (TimerControl_ENABLE)|(TimerControl_MODE)|(TimerControl_CLKSEL));
228 1.7 hamajima #endif
229 1.1 joff
230 1.1 joff ep93xx_intr_establish(sc->sc_intr, IPL_CLOCK, epclk_intr, NULL);
231 1.1 joff }
232 1.1 joff
233 1.1 joff /*
234 1.11 joerg * delay:
235 1.1 joff *
236 1.11 joerg * Delay for at least N microseconds.
237 1.1 joff */
238 1.1 joff void
239 1.11 joerg delay(unsigned int n)
240 1.1 joff {
241 1.11 joerg unsigned int cur_tick, initial_tick;
242 1.11 joerg int remaining;
243 1.1 joff
244 1.1 joff #ifdef DEBUG
245 1.1 joff if (epclk_sc == NULL) {
246 1.11 joerg printf("delay: called before start epclk\n");
247 1.1 joff return;
248 1.1 joff }
249 1.1 joff #endif
250 1.1 joff
251 1.11 joerg /*
252 1.11 joerg * Read the counter first, so that the rest of the setup overhead is
253 1.11 joerg * counted.
254 1.11 joerg */
255 1.11 joerg initial_tick = TIMER4VAL();
256 1.11 joerg
257 1.11 joerg if (n <= UINT_MAX / TIMER_FREQ) {
258 1.11 joerg /*
259 1.11 joerg * For unsigned arithmetic, division can be replaced with
260 1.11 joerg * multiplication with the inverse and a shift.
261 1.11 joerg */
262 1.11 joerg remaining = n * TIMER_FREQ / 1000000;
263 1.1 joff } else {
264 1.11 joerg /* This is a very long delay.
265 1.11 joerg * Being slow here doesn't matter.
266 1.11 joerg */
267 1.11 joerg remaining = (unsigned long long) n * TIMER_FREQ / 1000000;
268 1.1 joff }
269 1.1 joff
270 1.11 joerg while (remaining > 0) {
271 1.11 joerg cur_tick = TIMER4VAL();
272 1.11 joerg if (cur_tick > initial_tick)
273 1.11 joerg remaining -= UINT_MAX - (cur_tick - initial_tick);
274 1.11 joerg else
275 1.11 joerg remaining -= initial_tick - cur_tick;
276 1.11 joerg initial_tick = cur_tick;
277 1.1 joff }
278 1.1 joff }
279 1.1 joff
280 1.11 joerg static u_int
281 1.11 joerg epclk_get_timecount(struct timecounter *tc)
282 1.1 joff {
283 1.11 joerg return TIMER4VAL();
284 1.1 joff }
285