epe.c revision 1.1 1 1.1 joff /* $NetBSD: epe.c,v 1.1 2004/12/22 19:11:10 joff Exp $ */
2 1.1 joff
3 1.1 joff /*
4 1.1 joff * Copyright (c) 2004 Jesse Off
5 1.1 joff * All rights reserved.
6 1.1 joff *
7 1.1 joff * Redistribution and use in source and binary forms, with or without
8 1.1 joff * modification, are permitted provided that the following conditions
9 1.1 joff * are met:
10 1.1 joff * 1. Redistributions of source code must retain the above copyright
11 1.1 joff * notice, this list of conditions and the following disclaimer.
12 1.1 joff * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 joff * notice, this list of conditions and the following disclaimer in the
14 1.1 joff * documentation and/or other materials provided with the distribution.
15 1.1 joff * 3. All advertising materials mentioning features or use of this software
16 1.1 joff * must display the following acknowledgement:
17 1.1 joff * This product includes software developed by the NetBSD
18 1.1 joff * Foundation, Inc. and its contributors.
19 1.1 joff * 4. Neither the name of The NetBSD Foundation nor the names of its
20 1.1 joff * contributors may be used to endorse or promote products derived
21 1.1 joff * from this software without specific prior written permission.
22 1.1 joff *
23 1.1 joff * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.1 joff * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.1 joff * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.1 joff * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.1 joff * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 joff * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 joff * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 joff * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 joff * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 joff * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.1 joff * POSSIBILITY OF SUCH DAMAGE.
34 1.1 joff */
35 1.1 joff
36 1.1 joff #include <sys/cdefs.h>
37 1.1 joff __KERNEL_RCSID(0, "$NetBSD: epe.c,v 1.1 2004/12/22 19:11:10 joff Exp $");
38 1.1 joff
39 1.1 joff #include <sys/types.h>
40 1.1 joff #include <sys/param.h>
41 1.1 joff #include <sys/systm.h>
42 1.1 joff #include <sys/ioctl.h>
43 1.1 joff #include <sys/kernel.h>
44 1.1 joff #include <sys/proc.h>
45 1.1 joff #include <sys/malloc.h>
46 1.1 joff #include <sys/time.h>
47 1.1 joff #include <sys/device.h>
48 1.1 joff #include <uvm/uvm_extern.h>
49 1.1 joff
50 1.1 joff #include <machine/bus.h>
51 1.1 joff #include <machine/intr.h>
52 1.1 joff
53 1.1 joff #include <arm/cpufunc.h>
54 1.1 joff
55 1.1 joff #include <arm/ep93xx/epsocvar.h>
56 1.1 joff #include <arm/ep93xx/ep93xxvar.h>
57 1.1 joff
58 1.1 joff #include <net/if.h>
59 1.1 joff #include <net/if_dl.h>
60 1.1 joff #include <net/if_types.h>
61 1.1 joff #include <net/if_media.h>
62 1.1 joff #include <net/if_ether.h>
63 1.1 joff
64 1.1 joff #include <dev/mii/mii.h>
65 1.1 joff #include <dev/mii/miivar.h>
66 1.1 joff
67 1.1 joff #ifdef INET
68 1.1 joff #include <netinet/in.h>
69 1.1 joff #include <netinet/in_systm.h>
70 1.1 joff #include <netinet/in_var.h>
71 1.1 joff #include <netinet/ip.h>
72 1.1 joff #include <netinet/if_inarp.h>
73 1.1 joff #endif
74 1.1 joff
75 1.1 joff #ifdef NS
76 1.1 joff #include <netns/ns.h>
77 1.1 joff #include <netns/ns_if.h>
78 1.1 joff #endif
79 1.1 joff
80 1.1 joff #include "bpfilter.h"
81 1.1 joff #if NBPFILTER > 0
82 1.1 joff #include <net/bpf.h>
83 1.1 joff #include <net/bpfdesc.h>
84 1.1 joff #endif
85 1.1 joff
86 1.1 joff #include <machine/bus.h>
87 1.1 joff
88 1.1 joff #ifdef IPKDB_EP93XX
89 1.1 joff #include <ipkdb/ipkdb.h>
90 1.1 joff #endif
91 1.1 joff
92 1.1 joff #include <arm/ep93xx/epereg.h>
93 1.1 joff #include <arm/ep93xx/epevar.h>
94 1.1 joff
95 1.1 joff
96 1.1 joff #define EPE_READ(x) \
97 1.1 joff bus_space_read_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x))
98 1.1 joff #define EPE_WRITE(x, y) \
99 1.1 joff bus_space_write_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x), (y))
100 1.1 joff
101 1.1 joff static int epe_match(struct device *, struct cfdata *, void *);
102 1.1 joff static void epe_attach(struct device *, struct device *, void *);
103 1.1 joff static void epe_init(struct epe_softc *);
104 1.1 joff static int epe_intr(void* arg);
105 1.1 joff static int epe_mediachange(struct ifnet *);
106 1.1 joff static void epe_mediastatus(struct ifnet *, struct ifmediareq *);
107 1.1 joff int epe_mii_readreg (struct device *, int, int);
108 1.1 joff void epe_mii_writereg (struct device *, int, int, int);
109 1.1 joff void epe_statchg (struct device *);
110 1.1 joff void epe_tick (void *);
111 1.1 joff static int epe_ifioctl (struct ifnet *, u_long, caddr_t);
112 1.1 joff static void epe_ifstart (struct ifnet *);
113 1.1 joff static void epe_ifwatchdog (struct ifnet *);
114 1.1 joff static int epe_ifinit (struct ifnet *);
115 1.1 joff static void epe_ifstop (struct ifnet *, int);
116 1.1 joff static void epe_setaddr (struct ifnet *);
117 1.1 joff
118 1.1 joff CFATTACH_DECL(epe, sizeof(struct epe_softc),
119 1.1 joff epe_match, epe_attach, NULL, NULL);
120 1.1 joff
121 1.1 joff static int
122 1.1 joff epe_match(struct device *parent, struct cfdata *match, void *aux)
123 1.1 joff {
124 1.1 joff return 2;
125 1.1 joff }
126 1.1 joff
127 1.1 joff static void
128 1.1 joff epe_attach(struct device *parent, struct device *self, void *aux)
129 1.1 joff {
130 1.1 joff struct epe_softc *sc;
131 1.1 joff struct epsoc_attach_args *sa;
132 1.1 joff
133 1.1 joff printf("\n");
134 1.1 joff sc = (struct epe_softc*) self;
135 1.1 joff sa = aux;
136 1.1 joff sc->sc_iot = sa->sa_iot;
137 1.1 joff sc->sc_intr = sa->sa_intr;
138 1.1 joff sc->sc_dmat = sa->sa_dmat;
139 1.1 joff
140 1.1 joff if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size,
141 1.1 joff 0, &sc->sc_ioh))
142 1.1 joff panic("%s: Cannot map registers", self->dv_xname);
143 1.1 joff
144 1.1 joff ep93xx_intr_establish(sc->sc_intr, IPL_NET, epe_intr, sc);
145 1.1 joff epe_init(sc);
146 1.1 joff }
147 1.1 joff
148 1.1 joff static int
149 1.1 joff epe_intr(void *arg)
150 1.1 joff {
151 1.1 joff struct epe_softc *sc = (struct epe_softc *)arg;
152 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
153 1.1 joff u_int32_t ndq = 0, irq, *cur;
154 1.1 joff
155 1.1 joff irq = EPE_READ(IntStsC);
156 1.1 joff begin:
157 1.1 joff if ((irq & IntSts_RxSQ) == 0) goto txq;
158 1.1 joff cur = (u_int32_t *)(EPE_READ(RXStsQCurAdd) -
159 1.1 joff sc->ctrlpage_dmamap->dm_segs[0].ds_addr +
160 1.1 joff sc->ctrlpage);
161 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap,
162 1.1 joff TX_QLEN * 3 * sizeof(u_int32_t),
163 1.1 joff RX_QLEN * 4 * sizeof(u_int32_t),
164 1.1 joff BUS_DMASYNC_PREREAD);
165 1.1 joff while (sc->RXStsQ_cur != cur) {
166 1.1 joff if ((sc->RXStsQ_cur[0] & (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) ==
167 1.1 joff (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) {
168 1.1 joff u_int32_t bi = (sc->RXStsQ_cur[1] >> 16) & 0x7fff;
169 1.1 joff u_int32_t fl = sc->RXStsQ_cur[1] & 0xffff;
170 1.1 joff struct mbuf *m;
171 1.1 joff
172 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->rxq[bi].m_dmamap,
173 1.1 joff 0, fl, BUS_DMASYNC_PREREAD);
174 1.1 joff MGETHDR(m, M_DONTWAIT, MT_DATA);
175 1.1 joff if (m != NULL) MCLGET(m, M_DONTWAIT);
176 1.1 joff if (m != NULL && (m->m_flags & M_EXT)) {
177 1.1 joff bus_dmamap_unload(sc->sc_dmat,
178 1.1 joff sc->rxq[bi].m_dmamap);
179 1.1 joff sc->rxq[bi].m->m_pkthdr.rcvif = ifp;
180 1.1 joff sc->rxq[bi].m->m_pkthdr.len =
181 1.1 joff sc->rxq[bi].m->m_len = fl;
182 1.1 joff #if NBPFILTER > 0
183 1.1 joff if (ifp->if_bpf)
184 1.1 joff bpf_mtap(ifp->if_bpf, sc->rxq[bi].m);
185 1.1 joff #endif /* NBPFILTER > 0 */
186 1.1 joff (*ifp->if_input)(ifp, sc->rxq[bi].m);
187 1.1 joff sc->rxq[bi].m = m;
188 1.1 joff bus_dmamap_load(sc->sc_dmat,
189 1.1 joff sc->rxq[bi].m_dmamap,
190 1.1 joff m->m_ext.ext_buf, MCLBYTES,
191 1.1 joff NULL, BUS_DMA_NOWAIT);
192 1.1 joff sc->RXDQ[bi * 2] =
193 1.1 joff sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr;
194 1.1 joff bus_dmamap_sync(sc->sc_dmat,
195 1.1 joff sc->rxq[bi].m_dmamap, 0, MCLBYTES,
196 1.1 joff BUS_DMASYNC_PREREAD);
197 1.1 joff } else {
198 1.1 joff /* Drop packets until we can get replacement
199 1.1 joff * empty mbufs for the RXDQ.
200 1.1 joff */
201 1.1 joff if (m != NULL) {
202 1.1 joff m_freem(m);
203 1.1 joff }
204 1.1 joff ifp->if_ierrors++;
205 1.1 joff }
206 1.1 joff } else {
207 1.1 joff ifp->if_ierrors++;
208 1.1 joff }
209 1.1 joff
210 1.1 joff ndq++;
211 1.1 joff
212 1.1 joff sc->RXStsQ_cur += 2;
213 1.1 joff if (sc->RXStsQ_cur >= sc->RXStsQ + (RX_QLEN * 2)) {
214 1.1 joff sc->RXStsQ_cur = sc->RXStsQ;
215 1.1 joff }
216 1.1 joff }
217 1.1 joff
218 1.1 joff if (ndq > 0) {
219 1.1 joff ifp->if_ipackets += ndq;
220 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap,
221 1.1 joff TX_QLEN * 3 * sizeof(u_int32_t),
222 1.1 joff RX_QLEN * 4 * sizeof(u_int32_t),
223 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
224 1.1 joff EPE_WRITE(RXStsEnq, ndq);
225 1.1 joff EPE_WRITE(RXDEnq, ndq);
226 1.1 joff ndq = 0;
227 1.1 joff }
228 1.1 joff
229 1.1 joff txq:
230 1.1 joff if ((irq & IntSts_TxSQ) == 0)
231 1.1 joff goto end;
232 1.1 joff
233 1.1 joff /* Handle transmit completions */
234 1.1 joff cur = (u_int32_t *)(EPE_READ(TXStsQCurAdd) -
235 1.1 joff sc->ctrlpage_dmamap->dm_segs[0].ds_addr +
236 1.1 joff sc->ctrlpage);
237 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap,
238 1.1 joff TX_QLEN * 2 * sizeof(u_int32_t),
239 1.1 joff TX_QLEN * sizeof(u_int32_t), BUS_DMASYNC_PREREAD);
240 1.1 joff while (sc->TXStsQ_cur != cur) {
241 1.1 joff u_int32_t tbi = *sc->TXStsQ_cur & 0x7fff;
242 1.1 joff struct mbuf *m = sc->txq[tbi].m;
243 1.1 joff
244 1.1 joff if ((*sc->TXStsQ_cur & TXStsQ_TxWE) == 0) {
245 1.1 joff ifp->if_oerrors++;
246 1.1 joff }
247 1.1 joff bus_dmamap_unload(sc->sc_dmat, sc->txq[tbi].m_dmamap);
248 1.1 joff m_freem(m);
249 1.1 joff do {
250 1.1 joff sc->txq[tbi].m = NULL;
251 1.1 joff ndq++;
252 1.1 joff tbi = (tbi + 1) % TX_QLEN;
253 1.1 joff } while (sc->txq[tbi].m == m);
254 1.1 joff
255 1.1 joff ifp->if_opackets++;
256 1.1 joff sc->TXStsQ_cur++;
257 1.1 joff if (sc->TXStsQ_cur >= sc->TXStsQ + TX_QLEN) {
258 1.1 joff sc->TXStsQ_cur = sc->TXStsQ;
259 1.1 joff }
260 1.1 joff }
261 1.1 joff
262 1.1 joff if (ndq > 0) {
263 1.1 joff sc->TXDQ_avail += ndq;
264 1.1 joff if (sc->TXDQ_avail == TX_QLEN - 1) {
265 1.1 joff ifp->if_flags &= ~IFF_OACTIVE;
266 1.1 joff ifp->if_timer = 0;
267 1.1 joff } else {
268 1.1 joff ifp->if_timer = 10;
269 1.1 joff }
270 1.1 joff if (IFQ_IS_EMPTY(&ifp->if_snd) == 0 &&
271 1.1 joff sc->TXDQ_avail > TX_QLEN / 2) epe_ifstart(ifp);
272 1.1 joff ndq = 0;
273 1.1 joff }
274 1.1 joff
275 1.1 joff end:
276 1.1 joff irq = EPE_READ(IntStsC);
277 1.1 joff if ((irq & (IntSts_TxSQ|IntSts_RxSQ)) != 0)
278 1.1 joff goto begin;
279 1.1 joff return (1);
280 1.1 joff }
281 1.1 joff
282 1.1 joff
283 1.1 joff static void
284 1.1 joff epe_init(struct epe_softc *sc)
285 1.1 joff {
286 1.1 joff bus_dma_segment_t segs;
287 1.1 joff caddr_t addr;
288 1.1 joff int rsegs, err, i;
289 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
290 1.1 joff
291 1.1 joff callout_init(&sc->epe_tick_ch);
292 1.1 joff
293 1.1 joff /* Select primary Individual Address in Address Filter Pointer */
294 1.1 joff EPE_WRITE(AFP, 0);
295 1.1 joff /* Read ethernet MAC, should already be set by bootrom */
296 1.1 joff bus_space_read_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
297 1.1 joff sc->sc_enaddr, ETHER_ADDR_LEN);
298 1.1 joff printf("%s: MAC address %s\n", sc->sc_dev.dv_xname,
299 1.1 joff ether_sprintf(sc->sc_enaddr));
300 1.1 joff
301 1.1 joff /* Soft Reset the MAC */
302 1.1 joff EPE_WRITE(SelfCtl, SelfCtl_RESET);
303 1.1 joff while(EPE_READ(SelfCtl) & SelfCtl_RESET);
304 1.1 joff
305 1.1 joff /* suggested magic initialization values from datasheet */
306 1.1 joff EPE_WRITE(RXBufThrshld, 0x800040);
307 1.1 joff EPE_WRITE(TXBufThrshld, 0x200010);
308 1.1 joff EPE_WRITE(RXStsThrshld, 0x40002);
309 1.1 joff EPE_WRITE(TXStsThrshld, 0x40002);
310 1.1 joff EPE_WRITE(RXDThrshld, 0x40002);
311 1.1 joff EPE_WRITE(TXDThrshld, 0x40002);
312 1.1 joff
313 1.1 joff /* Allocate a page of memory for descriptor and status queues */
314 1.1 joff err = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, 0, PAGE_SIZE,
315 1.1 joff &segs, 1, &rsegs, BUS_DMA_WAITOK);
316 1.1 joff if (err == 0) {
317 1.1 joff err = bus_dmamem_map(sc->sc_dmat, &segs, 1, PAGE_SIZE,
318 1.1 joff &sc->ctrlpage, (BUS_DMA_WAITOK));
319 1.1 joff }
320 1.1 joff if (err == 0) {
321 1.1 joff err = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
322 1.1 joff 0, BUS_DMA_WAITOK, &sc->ctrlpage_dmamap);
323 1.1 joff }
324 1.1 joff if (err == 0) {
325 1.1 joff err = bus_dmamap_load(sc->sc_dmat, sc->ctrlpage_dmamap,
326 1.1 joff sc->ctrlpage, PAGE_SIZE, NULL, BUS_DMA_WAITOK);
327 1.1 joff }
328 1.1 joff if (err != 0) {
329 1.1 joff panic("%s: Cannot get DMA memory", sc->sc_dev.dv_xname);
330 1.1 joff }
331 1.1 joff bzero(sc->ctrlpage, PAGE_SIZE);
332 1.1 joff
333 1.1 joff /* Set up pointers to start of each queue in kernel addr space.
334 1.1 joff * Each descriptor queue or status queue entry uses 2 words
335 1.1 joff */
336 1.1 joff sc->TXDQ = (u_int32_t *)sc->ctrlpage;
337 1.1 joff sc->TXDQ_cur = sc->TXDQ;
338 1.1 joff sc->TXDQ_avail = TX_QLEN - 1;
339 1.1 joff sc->TXStsQ = &sc->TXDQ[TX_QLEN * 2];
340 1.1 joff sc->TXStsQ_cur = sc->TXStsQ;
341 1.1 joff sc->RXDQ = &sc->TXStsQ[TX_QLEN];
342 1.1 joff sc->RXStsQ = &sc->RXDQ[RX_QLEN * 2];
343 1.1 joff sc->RXStsQ_cur = sc->RXStsQ;
344 1.1 joff
345 1.1 joff /* Program each queue's start addr, cur addr, and len registers
346 1.1 joff * with the physical addresses.
347 1.1 joff */
348 1.1 joff addr = (caddr_t)sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
349 1.1 joff EPE_WRITE(TXDQBAdd, (u_int32_t)addr);
350 1.1 joff EPE_WRITE(TXDQCurAdd, (u_int32_t)addr);
351 1.1 joff EPE_WRITE(TXDQBLen, TX_QLEN * 2 * sizeof(u_int32_t));
352 1.1 joff
353 1.1 joff addr += (sc->TXStsQ - sc->TXDQ) * sizeof(u_int32_t);
354 1.1 joff EPE_WRITE(TXStsQBAdd, (u_int32_t)addr);
355 1.1 joff EPE_WRITE(TXStsQCurAdd, (u_int32_t)addr);
356 1.1 joff EPE_WRITE(TXStsQBLen, TX_QLEN * sizeof(u_int32_t));
357 1.1 joff
358 1.1 joff addr += (sc->RXDQ - sc->TXStsQ) * sizeof(u_int32_t);
359 1.1 joff EPE_WRITE(RXDQBAdd, (u_int32_t)addr);
360 1.1 joff EPE_WRITE(RXDCurAdd, (u_int32_t)addr);
361 1.1 joff EPE_WRITE(RXDQBLen, RX_QLEN * 2 * sizeof(u_int32_t));
362 1.1 joff
363 1.1 joff addr += (sc->RXStsQ - sc->RXDQ) * sizeof(u_int32_t);
364 1.1 joff EPE_WRITE(RXStsQBAdd, (u_int32_t)addr);
365 1.1 joff EPE_WRITE(RXStsQCurAdd, (u_int32_t)addr);
366 1.1 joff EPE_WRITE(RXStsQBLen, RX_QLEN * 2 * sizeof(u_int32_t));
367 1.1 joff
368 1.1 joff /* Populate the RXDQ with mbufs */
369 1.1 joff for(i = 0; i < RX_QLEN; i++) {
370 1.1 joff struct mbuf *m;
371 1.1 joff
372 1.1 joff bus_dmamap_create(sc->sc_dmat, MCLBYTES, TX_QLEN/4, MCLBYTES, 0,
373 1.1 joff BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
374 1.1 joff MGETHDR(m, M_WAIT, MT_DATA);
375 1.1 joff MCLGET(m, M_WAIT);
376 1.1 joff sc->rxq[i].m = m;
377 1.1 joff bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
378 1.1 joff m->m_ext.ext_buf, MCLBYTES, NULL,
379 1.1 joff BUS_DMA_WAITOK);
380 1.1 joff
381 1.1 joff sc->RXDQ[i * 2] = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr;
382 1.1 joff sc->RXDQ[i * 2 + 1] = (i << 16) | MCLBYTES;
383 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
384 1.1 joff MCLBYTES, BUS_DMASYNC_PREREAD);
385 1.1 joff }
386 1.1 joff
387 1.1 joff for(i = 0; i < TX_QLEN; i++) {
388 1.1 joff bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
389 1.1 joff (BUS_DMA_WAITOK|BUS_DMA_ALLOCNOW),
390 1.1 joff &sc->txq[i].m_dmamap);
391 1.1 joff sc->txq[i].m = NULL;
392 1.1 joff sc->TXDQ[i * 2 + 1] = (i << 16);
393 1.1 joff }
394 1.1 joff
395 1.1 joff /* Divide HCLK by 32 for MDC clock */
396 1.1 joff EPE_WRITE(SelfCtl, (SelfCtl_MDCDIV(32)|SelfCtl_PSPRS));
397 1.1 joff
398 1.1 joff sc->sc_mii.mii_ifp = ifp;
399 1.1 joff sc->sc_mii.mii_readreg = epe_mii_readreg;
400 1.1 joff sc->sc_mii.mii_writereg = epe_mii_writereg;
401 1.1 joff sc->sc_mii.mii_statchg = epe_statchg;
402 1.1 joff ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epe_mediachange,
403 1.1 joff epe_mediastatus);
404 1.1 joff mii_attach((struct device *)sc, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
405 1.1 joff MII_OFFSET_ANY, 0);
406 1.1 joff ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
407 1.1 joff
408 1.1 joff EPE_WRITE(BMCtl, BMCtl_RxEn|BMCtl_TxEn);
409 1.1 joff EPE_WRITE(IntEn, IntEn_TSQIE|IntEn_REOFIE);
410 1.1 joff /* maximum valid max frame length */
411 1.1 joff EPE_WRITE(MaxFrmLen, (0x7ff << 16)|MHLEN);
412 1.1 joff /* wait for receiver ready */
413 1.1 joff while((EPE_READ(BMSts) & BMSts_RxAct) == 0);
414 1.1 joff /* enqueue the entries in RXStsQ and RXDQ */
415 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap, 0,
416 1.1 joff sc->ctrlpage_dmamap->dm_mapsize,
417 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
418 1.1 joff EPE_WRITE(RXDEnq, RX_QLEN - 1);
419 1.1 joff EPE_WRITE(RXStsEnq, RX_QLEN - 1);
420 1.1 joff
421 1.1 joff /*
422 1.1 joff * We can support 802.1Q VLAN-sized frames.
423 1.1 joff */
424 1.1 joff sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
425 1.1 joff
426 1.1 joff strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
427 1.1 joff ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
428 1.1 joff ifp->if_ioctl = epe_ifioctl;
429 1.1 joff ifp->if_start = epe_ifstart;
430 1.1 joff ifp->if_watchdog = epe_ifwatchdog;
431 1.1 joff ifp->if_init = epe_ifinit;
432 1.1 joff ifp->if_stop = epe_ifstop;
433 1.1 joff ifp->if_timer = 0;
434 1.1 joff ifp->if_softc = sc;
435 1.1 joff IFQ_SET_READY(&ifp->if_snd);
436 1.1 joff if_attach(ifp);
437 1.1 joff ether_ifattach(ifp, (sc)->sc_enaddr);
438 1.1 joff }
439 1.1 joff
440 1.1 joff static int
441 1.1 joff epe_mediachange(ifp)
442 1.1 joff struct ifnet *ifp;
443 1.1 joff {
444 1.1 joff if (ifp->if_flags & IFF_UP)
445 1.1 joff epe_ifinit(ifp);
446 1.1 joff return (0);
447 1.1 joff }
448 1.1 joff
449 1.1 joff static void
450 1.1 joff epe_mediastatus(ifp, ifmr)
451 1.1 joff struct ifnet *ifp;
452 1.1 joff struct ifmediareq *ifmr;
453 1.1 joff {
454 1.1 joff struct epe_softc *sc = ifp->if_softc;
455 1.1 joff
456 1.1 joff mii_pollstat(&sc->sc_mii);
457 1.1 joff ifmr->ifm_active = sc->sc_mii.mii_media_active;
458 1.1 joff ifmr->ifm_status = sc->sc_mii.mii_media_status;
459 1.1 joff }
460 1.1 joff
461 1.1 joff
462 1.1 joff int
463 1.1 joff epe_mii_readreg(self, phy, reg)
464 1.1 joff struct device *self;
465 1.1 joff int phy, reg;
466 1.1 joff {
467 1.1 joff struct epe_softc *sc = (struct epe_softc *)self;
468 1.1 joff u_int32_t d, v;
469 1.1 joff
470 1.1 joff d = EPE_READ(SelfCtl);
471 1.1 joff EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
472 1.1 joff EPE_WRITE(MIICmd, (MIICmd_READ | (phy << 5) | reg));
473 1.1 joff while(EPE_READ(MIISts) & MIISts_BUSY);
474 1.1 joff v = EPE_READ(MIIData);
475 1.1 joff EPE_WRITE(SelfCtl, d); /* restore old value */
476 1.1 joff return v;
477 1.1 joff }
478 1.1 joff
479 1.1 joff void
480 1.1 joff epe_mii_writereg(self, phy, reg, val)
481 1.1 joff struct device *self;
482 1.1 joff int phy, reg, val;
483 1.1 joff {
484 1.1 joff struct epe_softc *sc = (struct epe_softc *)self;
485 1.1 joff u_int32_t d;
486 1.1 joff
487 1.1 joff d = EPE_READ(SelfCtl);
488 1.1 joff EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
489 1.1 joff EPE_WRITE(MIICmd, (MIICmd_WRITE | (phy << 5) | reg));
490 1.1 joff EPE_WRITE(MIIData, val);
491 1.1 joff while(EPE_READ(MIISts) & MIISts_BUSY);
492 1.1 joff EPE_WRITE(SelfCtl, d); /* restore old value */
493 1.1 joff }
494 1.1 joff
495 1.1 joff
496 1.1 joff void
497 1.1 joff epe_statchg(self)
498 1.1 joff struct device *self;
499 1.1 joff {
500 1.1 joff struct epe_softc *sc = (struct epe_softc *)self;
501 1.1 joff u_int32_t reg;
502 1.1 joff
503 1.1 joff /*
504 1.1 joff * We must keep the MAC and the PHY in sync as
505 1.1 joff * to the status of full-duplex!
506 1.1 joff */
507 1.1 joff reg = EPE_READ(TestCtl);
508 1.1 joff if (sc->sc_mii.mii_media_active & IFM_FDX)
509 1.1 joff reg |= TestCtl_MFDX;
510 1.1 joff else
511 1.1 joff reg &= ~TestCtl_MFDX;
512 1.1 joff EPE_WRITE(TestCtl, reg);
513 1.1 joff }
514 1.1 joff
515 1.1 joff void
516 1.1 joff epe_tick(arg)
517 1.1 joff void *arg;
518 1.1 joff {
519 1.1 joff struct epe_softc* sc = (struct epe_softc *)arg;
520 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
521 1.1 joff u_int32_t misses;
522 1.1 joff
523 1.1 joff ifp->if_collisions += EPE_READ(TXCollCnt);
524 1.1 joff /* These misses are ok, they will happen if the RAM/CPU can't keep up */
525 1.1 joff misses = EPE_READ(RXMissCnt);
526 1.1 joff if (misses > 0)
527 1.1 joff printf("%s: %d rx misses\n", sc->sc_dev.dv_xname, misses);
528 1.1 joff
529 1.1 joff mii_tick(&sc->sc_mii);
530 1.1 joff callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
531 1.1 joff }
532 1.1 joff
533 1.1 joff
534 1.1 joff static int
535 1.1 joff epe_ifioctl(ifp, cmd, data)
536 1.1 joff struct ifnet *ifp;
537 1.1 joff u_long cmd;
538 1.1 joff caddr_t data;
539 1.1 joff {
540 1.1 joff struct epe_softc *sc = ifp->if_softc;
541 1.1 joff struct ifreq *ifr = (struct ifreq *)data;
542 1.1 joff int s, error;
543 1.1 joff
544 1.1 joff s = splnet();
545 1.1 joff switch(cmd) {
546 1.1 joff case SIOCSIFMEDIA:
547 1.1 joff case SIOCGIFMEDIA:
548 1.1 joff error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
549 1.1 joff break;
550 1.1 joff default:
551 1.1 joff error = ether_ioctl(ifp, cmd, data);
552 1.1 joff if (error == ENETRESET) {
553 1.1 joff if (ifp->if_flags & IFF_RUNNING)
554 1.1 joff epe_setaddr(ifp);
555 1.1 joff error = 0;
556 1.1 joff }
557 1.1 joff }
558 1.1 joff splx(s);
559 1.1 joff return error;
560 1.1 joff }
561 1.1 joff
562 1.1 joff static void
563 1.1 joff epe_ifstart(ifp)
564 1.1 joff struct ifnet *ifp;
565 1.1 joff {
566 1.1 joff struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
567 1.1 joff struct mbuf *m;
568 1.1 joff bus_dma_segment_t *segs;
569 1.1 joff int s, bi, err, nsegs, ndq = 0;
570 1.1 joff
571 1.1 joff s = splnet();
572 1.1 joff if (sc->TXDQ_avail == 0) {
573 1.1 joff splx(s);
574 1.1 joff return;
575 1.1 joff }
576 1.1 joff bi = sc->TXDQ_cur - sc->TXDQ;
577 1.1 joff
578 1.1 joff IFQ_POLL(&ifp->if_snd, m);
579 1.1 joff if (m == NULL) {
580 1.1 joff splx(s);
581 1.1 joff return;
582 1.1 joff }
583 1.1 joff again:
584 1.1 joff if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
585 1.1 joff BUS_DMA_NOWAIT)) ||
586 1.1 joff sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
587 1.1 joff sc->txq[bi].m_dmamap->dm_nsegs > (sc->TXDQ_avail - ndq)) {
588 1.1 joff /* Copy entire mbuf chain to new and 32-bit aligned storage */
589 1.1 joff struct mbuf *mn;
590 1.1 joff
591 1.1 joff if (err == 0)
592 1.1 joff bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
593 1.1 joff
594 1.1 joff MGETHDR(mn, M_DONTWAIT, MT_DATA);
595 1.1 joff if (mn == NULL) goto stop;
596 1.1 joff if (m->m_pkthdr.len > (MHLEN & (~0x3))) {
597 1.1 joff MCLGET(mn, M_DONTWAIT);
598 1.1 joff if ((mn->m_flags & M_EXT) == 0) {
599 1.1 joff m_freem(mn);
600 1.1 joff goto stop;
601 1.1 joff }
602 1.1 joff }
603 1.1 joff mn->m_data = (caddr_t)(((u_int32_t)mn->m_data + 0x3) & (~0x3));
604 1.1 joff m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, caddr_t));
605 1.1 joff mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
606 1.1 joff IFQ_DEQUEUE(&ifp->if_snd, m);
607 1.1 joff m_freem(m);
608 1.1 joff m = mn;
609 1.1 joff bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
610 1.1 joff BUS_DMA_NOWAIT);
611 1.1 joff } else {
612 1.1 joff IFQ_DEQUEUE(&ifp->if_snd, m);
613 1.1 joff }
614 1.1 joff
615 1.1 joff #if NBPFILTER > 0
616 1.1 joff if (ifp->if_bpf)
617 1.1 joff bpf_mtap(ifp->if_bpf, m);
618 1.1 joff #endif /* NBPFILTER > 0 */
619 1.1 joff
620 1.1 joff nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
621 1.1 joff segs = sc->txq[bi].m_dmamap->dm_segs;
622 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
623 1.1 joff sc->txq[bi].m_dmamap->dm_mapsize,
624 1.1 joff BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
625 1.1 joff
626 1.1 joff /* XXX: This driver hasn't been tested w/nsegs > 1 */
627 1.1 joff while (nsegs > 0) {
628 1.1 joff nsegs--;
629 1.1 joff sc->txq[bi].m = m;
630 1.1 joff sc->TXDQ[bi * 2] = segs->ds_addr;
631 1.1 joff if (nsegs == 0)
632 1.1 joff sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16) |
633 1.1 joff (1 << 31);
634 1.1 joff else
635 1.1 joff sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16);
636 1.1 joff segs++;
637 1.1 joff bi = (bi + 1) % TX_QLEN;
638 1.1 joff ndq++;
639 1.1 joff }
640 1.1 joff
641 1.1 joff
642 1.1 joff if ((sc->TXDQ_avail - ndq) > 0) {
643 1.1 joff IFQ_POLL(&ifp->if_snd, m);
644 1.1 joff if (m != NULL) {
645 1.1 joff goto again;
646 1.1 joff }
647 1.1 joff }
648 1.1 joff stop:
649 1.1 joff if (ndq > 0) {
650 1.1 joff sc->TXDQ_avail -= ndq;
651 1.1 joff ifp->if_flags |= IFF_OACTIVE;
652 1.1 joff ifp->if_timer = 10;
653 1.1 joff sc->TXDQ_cur = &sc->TXDQ[bi];
654 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap, 0,
655 1.1 joff TX_QLEN * 2 * sizeof(u_int32_t),
656 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
657 1.1 joff EPE_WRITE(TXDEnq, ndq);
658 1.1 joff }
659 1.1 joff splx(s);
660 1.1 joff
661 1.1 joff return;
662 1.1 joff }
663 1.1 joff
664 1.1 joff static void
665 1.1 joff epe_ifwatchdog(ifp)
666 1.1 joff struct ifnet *ifp;
667 1.1 joff {
668 1.1 joff struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
669 1.1 joff
670 1.1 joff if ((ifp->if_flags & IFF_RUNNING) == 0)
671 1.1 joff return;
672 1.1 joff printf("%s: device timeout, BMCtl = 0x%08x, BMSts = 0x%08x\n",
673 1.1 joff sc->sc_dev.dv_xname, EPE_READ(BMCtl), EPE_READ(BMSts));
674 1.1 joff }
675 1.1 joff
676 1.1 joff static int
677 1.1 joff epe_ifinit(ifp)
678 1.1 joff struct ifnet *ifp;
679 1.1 joff {
680 1.1 joff struct epe_softc *sc = ifp->if_softc;
681 1.1 joff int s = splnet();
682 1.1 joff
683 1.1 joff callout_stop(&sc->epe_tick_ch);
684 1.1 joff EPE_WRITE(RXCtl, RXCtl_IA0|RXCtl_BA|RXCtl_RCRCA|RXCtl_SRxON);
685 1.1 joff EPE_WRITE(TXCtl, TXCtl_STxON);
686 1.1 joff EPE_WRITE(GIIntMsk, GIIntMsk_INT); /* start interrupting */
687 1.1 joff mii_mediachg(&sc->sc_mii);
688 1.1 joff callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
689 1.1 joff ifp->if_flags |= IFF_RUNNING;
690 1.1 joff splx(s);
691 1.1 joff return 0;
692 1.1 joff }
693 1.1 joff
694 1.1 joff static void
695 1.1 joff epe_ifstop(ifp, disable)
696 1.1 joff struct ifnet *ifp;
697 1.1 joff int disable;
698 1.1 joff {
699 1.1 joff struct epe_softc *sc = ifp->if_softc;
700 1.1 joff
701 1.1 joff
702 1.1 joff EPE_WRITE(RXCtl, 0);
703 1.1 joff EPE_WRITE(TXCtl, 0);
704 1.1 joff EPE_WRITE(GIIntMsk, 0);
705 1.1 joff callout_stop(&sc->epe_tick_ch);
706 1.1 joff
707 1.1 joff /* Down the MII. */
708 1.1 joff mii_down(&sc->sc_mii);
709 1.1 joff
710 1.1 joff ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
711 1.1 joff ifp->if_timer = 0;
712 1.1 joff sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
713 1.1 joff }
714 1.1 joff
715 1.1 joff static void
716 1.1 joff epe_setaddr(ifp)
717 1.1 joff struct ifnet *ifp;
718 1.1 joff {
719 1.1 joff struct epe_softc *sc = ifp->if_softc;
720 1.1 joff struct ethercom *ac = &sc->sc_ec;
721 1.1 joff struct ether_multi *enm;
722 1.1 joff struct ether_multistep step;
723 1.1 joff u_int8_t ias[2][ETHER_ADDR_LEN];
724 1.1 joff u_int32_t h, nma = 0, hashes[2] = { 0, 0 };
725 1.1 joff u_int32_t rxctl = EPE_READ(RXCtl);
726 1.1 joff
727 1.1 joff /* disable receiver temporarily */
728 1.1 joff EPE_WRITE(RXCtl, rxctl & ~RXCtl_SRxON);
729 1.1 joff
730 1.1 joff rxctl &= ~(RXCtl_MA|RXCtl_PA|RXCtl_IA2|RXCtl_IA3);
731 1.1 joff
732 1.1 joff if (ifp->if_flags & IFF_PROMISC) {
733 1.1 joff rxctl |= RXCtl_PA;
734 1.1 joff }
735 1.1 joff
736 1.1 joff ifp->if_flags &= ~IFF_ALLMULTI;
737 1.1 joff
738 1.1 joff ETHER_FIRST_MULTI(step, ac, enm);
739 1.1 joff while (enm != NULL) {
740 1.1 joff if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
741 1.1 joff /*
742 1.1 joff * We must listen to a range of multicast addresses.
743 1.1 joff * For now, just accept all multicasts, rather than
744 1.1 joff * trying to set only those filter bits needed to match
745 1.1 joff * the range. (At this time, the only use of address
746 1.1 joff * ranges is for IP multicast routing, for which the
747 1.1 joff * range is big enough to require all bits set.)
748 1.1 joff */
749 1.1 joff rxctl &= ~(RXCtl_IA2|RXCtl_IA3);
750 1.1 joff rxctl |= RXCtl_MA;
751 1.1 joff hashes[0] = 0xffffffffUL;
752 1.1 joff hashes[1] = 0xffffffffUL;
753 1.1 joff ifp->if_flags |= IFF_ALLMULTI;
754 1.1 joff break;
755 1.1 joff }
756 1.1 joff
757 1.1 joff if (nma < 2) {
758 1.1 joff /* We can program 2 perfect address filters for mcast */
759 1.1 joff memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
760 1.1 joff rxctl |= (1 << (nma + 2));
761 1.1 joff } else {
762 1.1 joff /*
763 1.1 joff * XXX: Datasheet is not very clear here, I'm not sure
764 1.1 joff * if I'm doing this right. --joff
765 1.1 joff */
766 1.1 joff h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
767 1.1 joff
768 1.1 joff /* Just want the 6 most-significant bits. */
769 1.1 joff h = h >> 26;
770 1.1 joff
771 1.1 joff hashes[ h / 32 ] |= (1 << (h % 32));
772 1.1 joff rxctl |= RXCtl_MA;
773 1.1 joff }
774 1.1 joff ETHER_NEXT_MULTI(step, enm);
775 1.1 joff nma++;
776 1.1 joff }
777 1.1 joff
778 1.1 joff EPE_WRITE(AFP, 0);
779 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
780 1.1 joff sc->sc_enaddr, ETHER_ADDR_LEN);
781 1.1 joff if (rxctl & RXCtl_IA2) {
782 1.1 joff EPE_WRITE(AFP, 2);
783 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
784 1.1 joff ias[0], ETHER_ADDR_LEN);
785 1.1 joff }
786 1.1 joff if (rxctl & RXCtl_IA3) {
787 1.1 joff EPE_WRITE(AFP, 3);
788 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
789 1.1 joff ias[1], ETHER_ADDR_LEN);
790 1.1 joff }
791 1.1 joff if (hashes[0] != 0 && hashes[1] != 0) {
792 1.1 joff EPE_WRITE(AFP, 7);
793 1.1 joff EPE_WRITE(HashTbl, hashes[0]);
794 1.1 joff EPE_WRITE(HashTbl + 4, hashes[1]);
795 1.1 joff }
796 1.1 joff EPE_WRITE(RXCtl, rxctl);
797 1.1 joff }
798