epe.c revision 1.19 1 1.19 dsl /* $NetBSD: epe.c,v 1.19 2009/03/14 15:36:01 dsl Exp $ */
2 1.1 joff
3 1.1 joff /*
4 1.1 joff * Copyright (c) 2004 Jesse Off
5 1.1 joff * All rights reserved.
6 1.1 joff *
7 1.1 joff * Redistribution and use in source and binary forms, with or without
8 1.1 joff * modification, are permitted provided that the following conditions
9 1.1 joff * are met:
10 1.1 joff * 1. Redistributions of source code must retain the above copyright
11 1.1 joff * notice, this list of conditions and the following disclaimer.
12 1.1 joff * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 joff * notice, this list of conditions and the following disclaimer in the
14 1.1 joff * documentation and/or other materials provided with the distribution.
15 1.18 martin * 3. All advertising materials mentioning features or use of this software
16 1.18 martin * must display the following acknowledgement:
17 1.18 martin * This product includes software developed by the NetBSD
18 1.18 martin * Foundation, Inc. and its contributors.
19 1.18 martin * 4. Neither the name of The NetBSD Foundation nor the names of its
20 1.18 martin * contributors may be used to endorse or promote products derived
21 1.18 martin * from this software without specific prior written permission.
22 1.1 joff *
23 1.1 joff * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.1 joff * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.1 joff * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.1 joff * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.1 joff * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 joff * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 joff * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 joff * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 joff * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 joff * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.1 joff * POSSIBILITY OF SUCH DAMAGE.
34 1.1 joff */
35 1.1 joff
36 1.1 joff #include <sys/cdefs.h>
37 1.19 dsl __KERNEL_RCSID(0, "$NetBSD: epe.c,v 1.19 2009/03/14 15:36:01 dsl Exp $");
38 1.1 joff
39 1.1 joff #include <sys/types.h>
40 1.1 joff #include <sys/param.h>
41 1.1 joff #include <sys/systm.h>
42 1.1 joff #include <sys/ioctl.h>
43 1.1 joff #include <sys/kernel.h>
44 1.1 joff #include <sys/proc.h>
45 1.1 joff #include <sys/malloc.h>
46 1.1 joff #include <sys/time.h>
47 1.1 joff #include <sys/device.h>
48 1.1 joff #include <uvm/uvm_extern.h>
49 1.1 joff
50 1.1 joff #include <machine/bus.h>
51 1.1 joff #include <machine/intr.h>
52 1.1 joff
53 1.1 joff #include <arm/cpufunc.h>
54 1.1 joff
55 1.1 joff #include <arm/ep93xx/epsocvar.h>
56 1.1 joff #include <arm/ep93xx/ep93xxvar.h>
57 1.1 joff
58 1.1 joff #include <net/if.h>
59 1.1 joff #include <net/if_dl.h>
60 1.1 joff #include <net/if_types.h>
61 1.1 joff #include <net/if_media.h>
62 1.1 joff #include <net/if_ether.h>
63 1.1 joff
64 1.1 joff #include <dev/mii/mii.h>
65 1.1 joff #include <dev/mii/miivar.h>
66 1.1 joff
67 1.1 joff #ifdef INET
68 1.1 joff #include <netinet/in.h>
69 1.1 joff #include <netinet/in_systm.h>
70 1.1 joff #include <netinet/in_var.h>
71 1.1 joff #include <netinet/ip.h>
72 1.1 joff #include <netinet/if_inarp.h>
73 1.1 joff #endif
74 1.1 joff
75 1.1 joff #ifdef NS
76 1.1 joff #include <netns/ns.h>
77 1.1 joff #include <netns/ns_if.h>
78 1.1 joff #endif
79 1.1 joff
80 1.1 joff #include "bpfilter.h"
81 1.1 joff #if NBPFILTER > 0
82 1.1 joff #include <net/bpf.h>
83 1.1 joff #include <net/bpfdesc.h>
84 1.1 joff #endif
85 1.1 joff
86 1.2 joff #include <arm/ep93xx/ep93xxreg.h>
87 1.1 joff #include <arm/ep93xx/epereg.h>
88 1.1 joff #include <arm/ep93xx/epevar.h>
89 1.1 joff
90 1.4 hamajima #define DEFAULT_MDCDIV 32
91 1.4 hamajima
92 1.2 joff #ifndef EPE_FAST
93 1.2 joff #define EPE_FAST
94 1.2 joff #endif
95 1.1 joff
96 1.2 joff #ifndef EPE_FAST
97 1.1 joff #define EPE_READ(x) \
98 1.1 joff bus_space_read_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x))
99 1.1 joff #define EPE_WRITE(x, y) \
100 1.1 joff bus_space_write_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x), (y))
101 1.2 joff #define CTRLPAGE_DMASYNC(x, y, z) \
102 1.2 joff bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap, (x), (y), (z))
103 1.2 joff #else
104 1.5 perry #define EPE_READ(x) *(volatile u_int32_t *) \
105 1.2 joff (EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x))
106 1.5 perry #define EPE_WRITE(x, y) *(volatile u_int32_t *) \
107 1.2 joff (EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x)) = y
108 1.2 joff #define CTRLPAGE_DMASYNC(x, y, z)
109 1.2 joff #endif /* ! EPE_FAST */
110 1.1 joff
111 1.1 joff static int epe_match(struct device *, struct cfdata *, void *);
112 1.1 joff static void epe_attach(struct device *, struct device *, void *);
113 1.1 joff static void epe_init(struct epe_softc *);
114 1.1 joff static int epe_intr(void* arg);
115 1.2 joff static int epe_gctx(struct epe_softc *);
116 1.1 joff static int epe_mediachange(struct ifnet *);
117 1.1 joff int epe_mii_readreg (struct device *, int, int);
118 1.1 joff void epe_mii_writereg (struct device *, int, int, int);
119 1.1 joff void epe_statchg (struct device *);
120 1.1 joff void epe_tick (void *);
121 1.10 christos static int epe_ifioctl (struct ifnet *, u_long, void *);
122 1.1 joff static void epe_ifstart (struct ifnet *);
123 1.1 joff static void epe_ifwatchdog (struct ifnet *);
124 1.1 joff static int epe_ifinit (struct ifnet *);
125 1.1 joff static void epe_ifstop (struct ifnet *, int);
126 1.1 joff static void epe_setaddr (struct ifnet *);
127 1.1 joff
128 1.1 joff CFATTACH_DECL(epe, sizeof(struct epe_softc),
129 1.1 joff epe_match, epe_attach, NULL, NULL);
130 1.1 joff
131 1.1 joff static int
132 1.1 joff epe_match(struct device *parent, struct cfdata *match, void *aux)
133 1.1 joff {
134 1.1 joff return 2;
135 1.1 joff }
136 1.1 joff
137 1.1 joff static void
138 1.1 joff epe_attach(struct device *parent, struct device *self, void *aux)
139 1.1 joff {
140 1.1 joff struct epe_softc *sc;
141 1.1 joff struct epsoc_attach_args *sa;
142 1.8 thorpej prop_data_t enaddr;
143 1.1 joff
144 1.1 joff printf("\n");
145 1.1 joff sc = (struct epe_softc*) self;
146 1.1 joff sa = aux;
147 1.1 joff sc->sc_iot = sa->sa_iot;
148 1.1 joff sc->sc_intr = sa->sa_intr;
149 1.1 joff sc->sc_dmat = sa->sa_dmat;
150 1.1 joff
151 1.1 joff if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size,
152 1.1 joff 0, &sc->sc_ioh))
153 1.1 joff panic("%s: Cannot map registers", self->dv_xname);
154 1.1 joff
155 1.4 hamajima /* Fetch the Ethernet address from property if set. */
156 1.8 thorpej enaddr = prop_dictionary_get(device_properties(self), "mac-addr");
157 1.8 thorpej if (enaddr != NULL) {
158 1.8 thorpej KASSERT(prop_object_type(enaddr) == PROP_TYPE_DATA);
159 1.8 thorpej KASSERT(prop_data_size(enaddr) == ETHER_ADDR_LEN);
160 1.8 thorpej memcpy(sc->sc_enaddr, prop_data_data_nocopy(enaddr),
161 1.8 thorpej ETHER_ADDR_LEN);
162 1.4 hamajima bus_space_write_4(sc->sc_iot, sc->sc_ioh, EPE_AFP, 0);
163 1.4 hamajima bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
164 1.4 hamajima sc->sc_enaddr, ETHER_ADDR_LEN);
165 1.4 hamajima }
166 1.4 hamajima
167 1.1 joff ep93xx_intr_establish(sc->sc_intr, IPL_NET, epe_intr, sc);
168 1.1 joff epe_init(sc);
169 1.1 joff }
170 1.1 joff
171 1.1 joff static int
172 1.2 joff epe_gctx(struct epe_softc *sc)
173 1.2 joff {
174 1.2 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
175 1.2 joff u_int32_t *cur, ndq = 0;
176 1.2 joff
177 1.2 joff /* Handle transmit completions */
178 1.2 joff cur = (u_int32_t *)(EPE_READ(TXStsQCurAdd) -
179 1.11 he sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
180 1.2 joff
181 1.2 joff if (sc->TXStsQ_cur != cur) {
182 1.2 joff CTRLPAGE_DMASYNC(TX_QLEN * 2 * sizeof(u_int32_t),
183 1.2 joff TX_QLEN * sizeof(u_int32_t), BUS_DMASYNC_PREREAD);
184 1.2 joff } else {
185 1.2 joff return 0;
186 1.2 joff }
187 1.2 joff
188 1.2 joff do {
189 1.2 joff u_int32_t tbi = *sc->TXStsQ_cur & 0x7fff;
190 1.2 joff struct mbuf *m = sc->txq[tbi].m;
191 1.2 joff
192 1.2 joff if ((*sc->TXStsQ_cur & TXStsQ_TxWE) == 0) {
193 1.2 joff ifp->if_oerrors++;
194 1.2 joff }
195 1.2 joff bus_dmamap_unload(sc->sc_dmat, sc->txq[tbi].m_dmamap);
196 1.2 joff m_freem(m);
197 1.2 joff do {
198 1.2 joff sc->txq[tbi].m = NULL;
199 1.2 joff ndq++;
200 1.2 joff tbi = (tbi + 1) % TX_QLEN;
201 1.2 joff } while (sc->txq[tbi].m == m);
202 1.2 joff
203 1.2 joff ifp->if_opackets++;
204 1.2 joff sc->TXStsQ_cur++;
205 1.2 joff if (sc->TXStsQ_cur >= sc->TXStsQ + TX_QLEN) {
206 1.2 joff sc->TXStsQ_cur = sc->TXStsQ;
207 1.2 joff }
208 1.2 joff } while (sc->TXStsQ_cur != cur);
209 1.2 joff
210 1.2 joff sc->TXDQ_avail += ndq;
211 1.2 joff if (ifp->if_flags & IFF_OACTIVE) {
212 1.2 joff ifp->if_flags &= ~IFF_OACTIVE;
213 1.2 joff /* Disable end-of-tx-chain interrupt */
214 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE);
215 1.2 joff }
216 1.2 joff return ndq;
217 1.2 joff }
218 1.2 joff
219 1.2 joff static int
220 1.1 joff epe_intr(void *arg)
221 1.1 joff {
222 1.1 joff struct epe_softc *sc = (struct epe_softc *)arg;
223 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
224 1.1 joff u_int32_t ndq = 0, irq, *cur;
225 1.1 joff
226 1.1 joff irq = EPE_READ(IntStsC);
227 1.1 joff begin:
228 1.1 joff cur = (u_int32_t *)(EPE_READ(RXStsQCurAdd) -
229 1.11 he sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
230 1.2 joff CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(u_int32_t),
231 1.1 joff RX_QLEN * 4 * sizeof(u_int32_t),
232 1.1 joff BUS_DMASYNC_PREREAD);
233 1.1 joff while (sc->RXStsQ_cur != cur) {
234 1.1 joff if ((sc->RXStsQ_cur[0] & (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) ==
235 1.1 joff (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) {
236 1.1 joff u_int32_t bi = (sc->RXStsQ_cur[1] >> 16) & 0x7fff;
237 1.1 joff u_int32_t fl = sc->RXStsQ_cur[1] & 0xffff;
238 1.1 joff struct mbuf *m;
239 1.1 joff
240 1.1 joff MGETHDR(m, M_DONTWAIT, MT_DATA);
241 1.1 joff if (m != NULL) MCLGET(m, M_DONTWAIT);
242 1.1 joff if (m != NULL && (m->m_flags & M_EXT)) {
243 1.1 joff bus_dmamap_unload(sc->sc_dmat,
244 1.1 joff sc->rxq[bi].m_dmamap);
245 1.1 joff sc->rxq[bi].m->m_pkthdr.rcvif = ifp;
246 1.1 joff sc->rxq[bi].m->m_pkthdr.len =
247 1.1 joff sc->rxq[bi].m->m_len = fl;
248 1.1 joff #if NBPFILTER > 0
249 1.1 joff if (ifp->if_bpf)
250 1.1 joff bpf_mtap(ifp->if_bpf, sc->rxq[bi].m);
251 1.1 joff #endif /* NBPFILTER > 0 */
252 1.1 joff (*ifp->if_input)(ifp, sc->rxq[bi].m);
253 1.1 joff sc->rxq[bi].m = m;
254 1.1 joff bus_dmamap_load(sc->sc_dmat,
255 1.1 joff sc->rxq[bi].m_dmamap,
256 1.1 joff m->m_ext.ext_buf, MCLBYTES,
257 1.1 joff NULL, BUS_DMA_NOWAIT);
258 1.1 joff sc->RXDQ[bi * 2] =
259 1.1 joff sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr;
260 1.1 joff } else {
261 1.1 joff /* Drop packets until we can get replacement
262 1.1 joff * empty mbufs for the RXDQ.
263 1.1 joff */
264 1.1 joff if (m != NULL) {
265 1.1 joff m_freem(m);
266 1.1 joff }
267 1.1 joff ifp->if_ierrors++;
268 1.1 joff }
269 1.1 joff } else {
270 1.1 joff ifp->if_ierrors++;
271 1.1 joff }
272 1.1 joff
273 1.1 joff ndq++;
274 1.1 joff
275 1.1 joff sc->RXStsQ_cur += 2;
276 1.1 joff if (sc->RXStsQ_cur >= sc->RXStsQ + (RX_QLEN * 2)) {
277 1.1 joff sc->RXStsQ_cur = sc->RXStsQ;
278 1.1 joff }
279 1.1 joff }
280 1.1 joff
281 1.1 joff if (ndq > 0) {
282 1.1 joff ifp->if_ipackets += ndq;
283 1.2 joff CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(u_int32_t),
284 1.1 joff RX_QLEN * 4 * sizeof(u_int32_t),
285 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
286 1.1 joff EPE_WRITE(RXStsEnq, ndq);
287 1.1 joff EPE_WRITE(RXDEnq, ndq);
288 1.1 joff ndq = 0;
289 1.1 joff }
290 1.1 joff
291 1.2 joff if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
292 1.2 joff epe_ifstart(ifp);
293 1.2 joff }
294 1.1 joff
295 1.1 joff irq = EPE_READ(IntStsC);
296 1.2 joff if ((irq & (IntSts_RxSQ|IntSts_ECI)) != 0)
297 1.1 joff goto begin;
298 1.2 joff
299 1.1 joff return (1);
300 1.1 joff }
301 1.1 joff
302 1.1 joff
303 1.1 joff static void
304 1.1 joff epe_init(struct epe_softc *sc)
305 1.1 joff {
306 1.1 joff bus_dma_segment_t segs;
307 1.11 he char *addr;
308 1.1 joff int rsegs, err, i;
309 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
310 1.4 hamajima int mdcdiv = DEFAULT_MDCDIV;
311 1.1 joff
312 1.12 ad callout_init(&sc->epe_tick_ch, 0);
313 1.1 joff
314 1.1 joff /* Select primary Individual Address in Address Filter Pointer */
315 1.1 joff EPE_WRITE(AFP, 0);
316 1.1 joff /* Read ethernet MAC, should already be set by bootrom */
317 1.1 joff bus_space_read_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
318 1.1 joff sc->sc_enaddr, ETHER_ADDR_LEN);
319 1.1 joff printf("%s: MAC address %s\n", sc->sc_dev.dv_xname,
320 1.1 joff ether_sprintf(sc->sc_enaddr));
321 1.1 joff
322 1.1 joff /* Soft Reset the MAC */
323 1.1 joff EPE_WRITE(SelfCtl, SelfCtl_RESET);
324 1.1 joff while(EPE_READ(SelfCtl) & SelfCtl_RESET);
325 1.1 joff
326 1.1 joff /* suggested magic initialization values from datasheet */
327 1.1 joff EPE_WRITE(RXBufThrshld, 0x800040);
328 1.1 joff EPE_WRITE(TXBufThrshld, 0x200010);
329 1.1 joff EPE_WRITE(RXStsThrshld, 0x40002);
330 1.1 joff EPE_WRITE(TXStsThrshld, 0x40002);
331 1.1 joff EPE_WRITE(RXDThrshld, 0x40002);
332 1.1 joff EPE_WRITE(TXDThrshld, 0x40002);
333 1.1 joff
334 1.1 joff /* Allocate a page of memory for descriptor and status queues */
335 1.1 joff err = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, 0, PAGE_SIZE,
336 1.1 joff &segs, 1, &rsegs, BUS_DMA_WAITOK);
337 1.1 joff if (err == 0) {
338 1.1 joff err = bus_dmamem_map(sc->sc_dmat, &segs, 1, PAGE_SIZE,
339 1.2 joff &sc->ctrlpage, (BUS_DMA_WAITOK|BUS_DMA_COHERENT));
340 1.1 joff }
341 1.1 joff if (err == 0) {
342 1.1 joff err = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
343 1.1 joff 0, BUS_DMA_WAITOK, &sc->ctrlpage_dmamap);
344 1.1 joff }
345 1.1 joff if (err == 0) {
346 1.1 joff err = bus_dmamap_load(sc->sc_dmat, sc->ctrlpage_dmamap,
347 1.1 joff sc->ctrlpage, PAGE_SIZE, NULL, BUS_DMA_WAITOK);
348 1.1 joff }
349 1.1 joff if (err != 0) {
350 1.1 joff panic("%s: Cannot get DMA memory", sc->sc_dev.dv_xname);
351 1.1 joff }
352 1.2 joff sc->ctrlpage_dsaddr = sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
353 1.1 joff bzero(sc->ctrlpage, PAGE_SIZE);
354 1.1 joff
355 1.1 joff /* Set up pointers to start of each queue in kernel addr space.
356 1.1 joff * Each descriptor queue or status queue entry uses 2 words
357 1.1 joff */
358 1.1 joff sc->TXDQ = (u_int32_t *)sc->ctrlpage;
359 1.1 joff sc->TXDQ_cur = sc->TXDQ;
360 1.1 joff sc->TXDQ_avail = TX_QLEN - 1;
361 1.1 joff sc->TXStsQ = &sc->TXDQ[TX_QLEN * 2];
362 1.1 joff sc->TXStsQ_cur = sc->TXStsQ;
363 1.1 joff sc->RXDQ = &sc->TXStsQ[TX_QLEN];
364 1.1 joff sc->RXStsQ = &sc->RXDQ[RX_QLEN * 2];
365 1.1 joff sc->RXStsQ_cur = sc->RXStsQ;
366 1.1 joff
367 1.1 joff /* Program each queue's start addr, cur addr, and len registers
368 1.1 joff * with the physical addresses.
369 1.1 joff */
370 1.11 he addr = (char *)sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
371 1.1 joff EPE_WRITE(TXDQBAdd, (u_int32_t)addr);
372 1.1 joff EPE_WRITE(TXDQCurAdd, (u_int32_t)addr);
373 1.1 joff EPE_WRITE(TXDQBLen, TX_QLEN * 2 * sizeof(u_int32_t));
374 1.1 joff
375 1.1 joff addr += (sc->TXStsQ - sc->TXDQ) * sizeof(u_int32_t);
376 1.1 joff EPE_WRITE(TXStsQBAdd, (u_int32_t)addr);
377 1.1 joff EPE_WRITE(TXStsQCurAdd, (u_int32_t)addr);
378 1.1 joff EPE_WRITE(TXStsQBLen, TX_QLEN * sizeof(u_int32_t));
379 1.1 joff
380 1.1 joff addr += (sc->RXDQ - sc->TXStsQ) * sizeof(u_int32_t);
381 1.1 joff EPE_WRITE(RXDQBAdd, (u_int32_t)addr);
382 1.1 joff EPE_WRITE(RXDCurAdd, (u_int32_t)addr);
383 1.1 joff EPE_WRITE(RXDQBLen, RX_QLEN * 2 * sizeof(u_int32_t));
384 1.1 joff
385 1.1 joff addr += (sc->RXStsQ - sc->RXDQ) * sizeof(u_int32_t);
386 1.1 joff EPE_WRITE(RXStsQBAdd, (u_int32_t)addr);
387 1.1 joff EPE_WRITE(RXStsQCurAdd, (u_int32_t)addr);
388 1.1 joff EPE_WRITE(RXStsQBLen, RX_QLEN * 2 * sizeof(u_int32_t));
389 1.1 joff
390 1.1 joff /* Populate the RXDQ with mbufs */
391 1.1 joff for(i = 0; i < RX_QLEN; i++) {
392 1.1 joff struct mbuf *m;
393 1.1 joff
394 1.1 joff bus_dmamap_create(sc->sc_dmat, MCLBYTES, TX_QLEN/4, MCLBYTES, 0,
395 1.1 joff BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
396 1.1 joff MGETHDR(m, M_WAIT, MT_DATA);
397 1.1 joff MCLGET(m, M_WAIT);
398 1.1 joff sc->rxq[i].m = m;
399 1.1 joff bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
400 1.1 joff m->m_ext.ext_buf, MCLBYTES, NULL,
401 1.1 joff BUS_DMA_WAITOK);
402 1.1 joff
403 1.1 joff sc->RXDQ[i * 2] = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr;
404 1.1 joff sc->RXDQ[i * 2 + 1] = (i << 16) | MCLBYTES;
405 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
406 1.1 joff MCLBYTES, BUS_DMASYNC_PREREAD);
407 1.1 joff }
408 1.1 joff
409 1.1 joff for(i = 0; i < TX_QLEN; i++) {
410 1.1 joff bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
411 1.1 joff (BUS_DMA_WAITOK|BUS_DMA_ALLOCNOW),
412 1.1 joff &sc->txq[i].m_dmamap);
413 1.1 joff sc->txq[i].m = NULL;
414 1.1 joff sc->TXDQ[i * 2 + 1] = (i << 16);
415 1.1 joff }
416 1.1 joff
417 1.1 joff /* Divide HCLK by 32 for MDC clock */
418 1.7 thorpej if (device_cfdata(&sc->sc_dev)->cf_flags)
419 1.7 thorpej mdcdiv = device_cfdata(&sc->sc_dev)->cf_flags;
420 1.4 hamajima EPE_WRITE(SelfCtl, (SelfCtl_MDCDIV(mdcdiv)|SelfCtl_PSPRS));
421 1.1 joff
422 1.1 joff sc->sc_mii.mii_ifp = ifp;
423 1.1 joff sc->sc_mii.mii_readreg = epe_mii_readreg;
424 1.1 joff sc->sc_mii.mii_writereg = epe_mii_writereg;
425 1.1 joff sc->sc_mii.mii_statchg = epe_statchg;
426 1.15 dyoung sc->sc_ec.ec_mii = &sc->sc_mii;
427 1.1 joff ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epe_mediachange,
428 1.15 dyoung ether_mediastatus);
429 1.1 joff mii_attach((struct device *)sc, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
430 1.1 joff MII_OFFSET_ANY, 0);
431 1.1 joff ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
432 1.1 joff
433 1.1 joff EPE_WRITE(BMCtl, BMCtl_RxEn|BMCtl_TxEn);
434 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE);
435 1.1 joff /* maximum valid max frame length */
436 1.1 joff EPE_WRITE(MaxFrmLen, (0x7ff << 16)|MHLEN);
437 1.1 joff /* wait for receiver ready */
438 1.1 joff while((EPE_READ(BMSts) & BMSts_RxAct) == 0);
439 1.1 joff /* enqueue the entries in RXStsQ and RXDQ */
440 1.2 joff CTRLPAGE_DMASYNC(0, sc->ctrlpage_dmamap->dm_mapsize,
441 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
442 1.1 joff EPE_WRITE(RXDEnq, RX_QLEN - 1);
443 1.1 joff EPE_WRITE(RXStsEnq, RX_QLEN - 1);
444 1.1 joff
445 1.1 joff /*
446 1.1 joff * We can support 802.1Q VLAN-sized frames.
447 1.1 joff */
448 1.1 joff sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
449 1.1 joff
450 1.1 joff strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
451 1.1 joff ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
452 1.1 joff ifp->if_ioctl = epe_ifioctl;
453 1.1 joff ifp->if_start = epe_ifstart;
454 1.1 joff ifp->if_watchdog = epe_ifwatchdog;
455 1.1 joff ifp->if_init = epe_ifinit;
456 1.1 joff ifp->if_stop = epe_ifstop;
457 1.1 joff ifp->if_timer = 0;
458 1.1 joff ifp->if_softc = sc;
459 1.1 joff IFQ_SET_READY(&ifp->if_snd);
460 1.1 joff if_attach(ifp);
461 1.1 joff ether_ifattach(ifp, (sc)->sc_enaddr);
462 1.1 joff }
463 1.1 joff
464 1.1 joff static int
465 1.19 dsl epe_mediachange(struct ifnet *ifp)
466 1.1 joff {
467 1.1 joff if (ifp->if_flags & IFF_UP)
468 1.1 joff epe_ifinit(ifp);
469 1.1 joff return (0);
470 1.1 joff }
471 1.1 joff
472 1.1 joff int
473 1.1 joff epe_mii_readreg(self, phy, reg)
474 1.1 joff struct device *self;
475 1.1 joff int phy, reg;
476 1.1 joff {
477 1.1 joff u_int32_t d, v;
478 1.2 joff struct epe_softc *sc;
479 1.1 joff
480 1.2 joff sc = (struct epe_softc *)self;
481 1.1 joff d = EPE_READ(SelfCtl);
482 1.1 joff EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
483 1.1 joff EPE_WRITE(MIICmd, (MIICmd_READ | (phy << 5) | reg));
484 1.1 joff while(EPE_READ(MIISts) & MIISts_BUSY);
485 1.1 joff v = EPE_READ(MIIData);
486 1.1 joff EPE_WRITE(SelfCtl, d); /* restore old value */
487 1.1 joff return v;
488 1.1 joff }
489 1.1 joff
490 1.1 joff void
491 1.1 joff epe_mii_writereg(self, phy, reg, val)
492 1.1 joff struct device *self;
493 1.1 joff int phy, reg, val;
494 1.1 joff {
495 1.2 joff struct epe_softc *sc;
496 1.1 joff u_int32_t d;
497 1.1 joff
498 1.2 joff sc = (struct epe_softc *)self;
499 1.1 joff d = EPE_READ(SelfCtl);
500 1.1 joff EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
501 1.3 hamajima EPE_WRITE(MIIData, val);
502 1.1 joff EPE_WRITE(MIICmd, (MIICmd_WRITE | (phy << 5) | reg));
503 1.1 joff while(EPE_READ(MIISts) & MIISts_BUSY);
504 1.1 joff EPE_WRITE(SelfCtl, d); /* restore old value */
505 1.1 joff }
506 1.1 joff
507 1.1 joff
508 1.1 joff void
509 1.19 dsl epe_statchg(struct device *self)
510 1.1 joff {
511 1.1 joff struct epe_softc *sc = (struct epe_softc *)self;
512 1.1 joff u_int32_t reg;
513 1.1 joff
514 1.1 joff /*
515 1.1 joff * We must keep the MAC and the PHY in sync as
516 1.1 joff * to the status of full-duplex!
517 1.1 joff */
518 1.1 joff reg = EPE_READ(TestCtl);
519 1.1 joff if (sc->sc_mii.mii_media_active & IFM_FDX)
520 1.1 joff reg |= TestCtl_MFDX;
521 1.1 joff else
522 1.1 joff reg &= ~TestCtl_MFDX;
523 1.1 joff EPE_WRITE(TestCtl, reg);
524 1.1 joff }
525 1.1 joff
526 1.1 joff void
527 1.19 dsl epe_tick(void *arg)
528 1.1 joff {
529 1.1 joff struct epe_softc* sc = (struct epe_softc *)arg;
530 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
531 1.2 joff int s;
532 1.1 joff u_int32_t misses;
533 1.1 joff
534 1.1 joff ifp->if_collisions += EPE_READ(TXCollCnt);
535 1.1 joff /* These misses are ok, they will happen if the RAM/CPU can't keep up */
536 1.1 joff misses = EPE_READ(RXMissCnt);
537 1.1 joff if (misses > 0)
538 1.1 joff printf("%s: %d rx misses\n", sc->sc_dev.dv_xname, misses);
539 1.1 joff
540 1.2 joff s = splnet();
541 1.2 joff if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
542 1.2 joff epe_ifstart(ifp);
543 1.2 joff }
544 1.2 joff splx(s);
545 1.2 joff
546 1.1 joff mii_tick(&sc->sc_mii);
547 1.1 joff callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
548 1.1 joff }
549 1.1 joff
550 1.1 joff
551 1.1 joff static int
552 1.19 dsl epe_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
553 1.1 joff {
554 1.1 joff int s, error;
555 1.1 joff
556 1.1 joff s = splnet();
557 1.15 dyoung error = ether_ioctl(ifp, cmd, data);
558 1.15 dyoung if (error == ENETRESET) {
559 1.15 dyoung if (ifp->if_flags & IFF_RUNNING)
560 1.15 dyoung epe_setaddr(ifp);
561 1.15 dyoung error = 0;
562 1.1 joff }
563 1.1 joff splx(s);
564 1.1 joff return error;
565 1.1 joff }
566 1.1 joff
567 1.1 joff static void
568 1.19 dsl epe_ifstart(struct ifnet *ifp)
569 1.1 joff {
570 1.1 joff struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
571 1.1 joff struct mbuf *m;
572 1.1 joff bus_dma_segment_t *segs;
573 1.2 joff int s, bi, err, nsegs, ndq;
574 1.2 joff
575 1.2 joff s = splnet();
576 1.2 joff start:
577 1.2 joff ndq = 0;
578 1.1 joff if (sc->TXDQ_avail == 0) {
579 1.2 joff if (epe_gctx(sc) == 0) {
580 1.2 joff /* Enable End-Of-TX-Chain interrupt */
581 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE|IntEn_ECIE);
582 1.2 joff ifp->if_flags |= IFF_OACTIVE;
583 1.2 joff ifp->if_timer = 10;
584 1.2 joff splx(s);
585 1.2 joff return;
586 1.2 joff }
587 1.2 joff }
588 1.2 joff
589 1.1 joff bi = sc->TXDQ_cur - sc->TXDQ;
590 1.1 joff
591 1.1 joff IFQ_POLL(&ifp->if_snd, m);
592 1.1 joff if (m == NULL) {
593 1.1 joff splx(s);
594 1.1 joff return;
595 1.1 joff }
596 1.2 joff more:
597 1.1 joff if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
598 1.1 joff BUS_DMA_NOWAIT)) ||
599 1.1 joff sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
600 1.1 joff sc->txq[bi].m_dmamap->dm_nsegs > (sc->TXDQ_avail - ndq)) {
601 1.1 joff /* Copy entire mbuf chain to new and 32-bit aligned storage */
602 1.1 joff struct mbuf *mn;
603 1.1 joff
604 1.1 joff if (err == 0)
605 1.1 joff bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
606 1.1 joff
607 1.1 joff MGETHDR(mn, M_DONTWAIT, MT_DATA);
608 1.1 joff if (mn == NULL) goto stop;
609 1.1 joff if (m->m_pkthdr.len > (MHLEN & (~0x3))) {
610 1.1 joff MCLGET(mn, M_DONTWAIT);
611 1.1 joff if ((mn->m_flags & M_EXT) == 0) {
612 1.1 joff m_freem(mn);
613 1.1 joff goto stop;
614 1.1 joff }
615 1.1 joff }
616 1.10 christos mn->m_data = (void *)(((u_int32_t)mn->m_data + 0x3) & (~0x3));
617 1.10 christos m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, void *));
618 1.1 joff mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
619 1.1 joff IFQ_DEQUEUE(&ifp->if_snd, m);
620 1.1 joff m_freem(m);
621 1.1 joff m = mn;
622 1.1 joff bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
623 1.1 joff BUS_DMA_NOWAIT);
624 1.1 joff } else {
625 1.1 joff IFQ_DEQUEUE(&ifp->if_snd, m);
626 1.1 joff }
627 1.1 joff
628 1.1 joff #if NBPFILTER > 0
629 1.1 joff if (ifp->if_bpf)
630 1.1 joff bpf_mtap(ifp->if_bpf, m);
631 1.1 joff #endif /* NBPFILTER > 0 */
632 1.1 joff
633 1.1 joff nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
634 1.1 joff segs = sc->txq[bi].m_dmamap->dm_segs;
635 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
636 1.1 joff sc->txq[bi].m_dmamap->dm_mapsize,
637 1.1 joff BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
638 1.1 joff
639 1.1 joff /* XXX: This driver hasn't been tested w/nsegs > 1 */
640 1.1 joff while (nsegs > 0) {
641 1.1 joff nsegs--;
642 1.1 joff sc->txq[bi].m = m;
643 1.1 joff sc->TXDQ[bi * 2] = segs->ds_addr;
644 1.1 joff if (nsegs == 0)
645 1.1 joff sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16) |
646 1.1 joff (1 << 31);
647 1.1 joff else
648 1.1 joff sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16);
649 1.1 joff segs++;
650 1.1 joff bi = (bi + 1) % TX_QLEN;
651 1.1 joff ndq++;
652 1.1 joff }
653 1.1 joff
654 1.1 joff
655 1.2 joff /*
656 1.2 joff * Enqueue another. Don't do more than half the available
657 1.2 joff * descriptors before telling the MAC about them
658 1.2 joff */
659 1.2 joff if ((sc->TXDQ_avail - ndq) > 0 && ndq < TX_QLEN / 2) {
660 1.1 joff IFQ_POLL(&ifp->if_snd, m);
661 1.1 joff if (m != NULL) {
662 1.2 joff goto more;
663 1.1 joff }
664 1.1 joff }
665 1.1 joff stop:
666 1.1 joff if (ndq > 0) {
667 1.1 joff sc->TXDQ_avail -= ndq;
668 1.1 joff sc->TXDQ_cur = &sc->TXDQ[bi];
669 1.2 joff CTRLPAGE_DMASYNC(0, TX_QLEN * 2 * sizeof(u_int32_t),
670 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
671 1.1 joff EPE_WRITE(TXDEnq, ndq);
672 1.1 joff }
673 1.2 joff
674 1.2 joff if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
675 1.2 joff goto start;
676 1.2 joff
677 1.1 joff splx(s);
678 1.1 joff return;
679 1.1 joff }
680 1.1 joff
681 1.1 joff static void
682 1.19 dsl epe_ifwatchdog(struct ifnet *ifp)
683 1.1 joff {
684 1.1 joff struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
685 1.1 joff
686 1.1 joff if ((ifp->if_flags & IFF_RUNNING) == 0)
687 1.1 joff return;
688 1.2 joff printf("%s: device timeout, BMCtl = 0x%08x, BMSts = 0x%08x\n",
689 1.1 joff sc->sc_dev.dv_xname, EPE_READ(BMCtl), EPE_READ(BMSts));
690 1.1 joff }
691 1.1 joff
692 1.1 joff static int
693 1.19 dsl epe_ifinit(struct ifnet *ifp)
694 1.1 joff {
695 1.1 joff struct epe_softc *sc = ifp->if_softc;
696 1.15 dyoung int rc, s = splnet();
697 1.1 joff
698 1.1 joff callout_stop(&sc->epe_tick_ch);
699 1.1 joff EPE_WRITE(RXCtl, RXCtl_IA0|RXCtl_BA|RXCtl_RCRCA|RXCtl_SRxON);
700 1.1 joff EPE_WRITE(TXCtl, TXCtl_STxON);
701 1.1 joff EPE_WRITE(GIIntMsk, GIIntMsk_INT); /* start interrupting */
702 1.15 dyoung
703 1.15 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
704 1.15 dyoung rc = 0;
705 1.15 dyoung else if (rc != 0)
706 1.15 dyoung goto out;
707 1.15 dyoung
708 1.1 joff callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
709 1.1 joff ifp->if_flags |= IFF_RUNNING;
710 1.15 dyoung out:
711 1.1 joff splx(s);
712 1.1 joff return 0;
713 1.1 joff }
714 1.1 joff
715 1.1 joff static void
716 1.19 dsl epe_ifstop(struct ifnet *ifp, int disable)
717 1.1 joff {
718 1.1 joff struct epe_softc *sc = ifp->if_softc;
719 1.1 joff
720 1.1 joff
721 1.1 joff EPE_WRITE(RXCtl, 0);
722 1.1 joff EPE_WRITE(TXCtl, 0);
723 1.1 joff EPE_WRITE(GIIntMsk, 0);
724 1.1 joff callout_stop(&sc->epe_tick_ch);
725 1.1 joff
726 1.1 joff /* Down the MII. */
727 1.1 joff mii_down(&sc->sc_mii);
728 1.1 joff
729 1.1 joff ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
730 1.1 joff ifp->if_timer = 0;
731 1.1 joff sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
732 1.1 joff }
733 1.1 joff
734 1.1 joff static void
735 1.19 dsl epe_setaddr(struct ifnet *ifp)
736 1.1 joff {
737 1.1 joff struct epe_softc *sc = ifp->if_softc;
738 1.1 joff struct ethercom *ac = &sc->sc_ec;
739 1.1 joff struct ether_multi *enm;
740 1.1 joff struct ether_multistep step;
741 1.1 joff u_int8_t ias[2][ETHER_ADDR_LEN];
742 1.1 joff u_int32_t h, nma = 0, hashes[2] = { 0, 0 };
743 1.1 joff u_int32_t rxctl = EPE_READ(RXCtl);
744 1.1 joff
745 1.1 joff /* disable receiver temporarily */
746 1.1 joff EPE_WRITE(RXCtl, rxctl & ~RXCtl_SRxON);
747 1.1 joff
748 1.1 joff rxctl &= ~(RXCtl_MA|RXCtl_PA|RXCtl_IA2|RXCtl_IA3);
749 1.1 joff
750 1.1 joff if (ifp->if_flags & IFF_PROMISC) {
751 1.1 joff rxctl |= RXCtl_PA;
752 1.1 joff }
753 1.1 joff
754 1.1 joff ifp->if_flags &= ~IFF_ALLMULTI;
755 1.1 joff
756 1.1 joff ETHER_FIRST_MULTI(step, ac, enm);
757 1.1 joff while (enm != NULL) {
758 1.1 joff if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
759 1.1 joff /*
760 1.1 joff * We must listen to a range of multicast addresses.
761 1.1 joff * For now, just accept all multicasts, rather than
762 1.1 joff * trying to set only those filter bits needed to match
763 1.1 joff * the range. (At this time, the only use of address
764 1.1 joff * ranges is for IP multicast routing, for which the
765 1.1 joff * range is big enough to require all bits set.)
766 1.1 joff */
767 1.1 joff rxctl &= ~(RXCtl_IA2|RXCtl_IA3);
768 1.1 joff rxctl |= RXCtl_MA;
769 1.1 joff hashes[0] = 0xffffffffUL;
770 1.1 joff hashes[1] = 0xffffffffUL;
771 1.1 joff ifp->if_flags |= IFF_ALLMULTI;
772 1.1 joff break;
773 1.1 joff }
774 1.1 joff
775 1.1 joff if (nma < 2) {
776 1.1 joff /* We can program 2 perfect address filters for mcast */
777 1.1 joff memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
778 1.1 joff rxctl |= (1 << (nma + 2));
779 1.1 joff } else {
780 1.1 joff /*
781 1.1 joff * XXX: Datasheet is not very clear here, I'm not sure
782 1.1 joff * if I'm doing this right. --joff
783 1.1 joff */
784 1.1 joff h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
785 1.1 joff
786 1.1 joff /* Just want the 6 most-significant bits. */
787 1.1 joff h = h >> 26;
788 1.1 joff
789 1.1 joff hashes[ h / 32 ] |= (1 << (h % 32));
790 1.1 joff rxctl |= RXCtl_MA;
791 1.1 joff }
792 1.1 joff ETHER_NEXT_MULTI(step, enm);
793 1.1 joff nma++;
794 1.1 joff }
795 1.1 joff
796 1.1 joff EPE_WRITE(AFP, 0);
797 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
798 1.1 joff sc->sc_enaddr, ETHER_ADDR_LEN);
799 1.1 joff if (rxctl & RXCtl_IA2) {
800 1.1 joff EPE_WRITE(AFP, 2);
801 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
802 1.1 joff ias[0], ETHER_ADDR_LEN);
803 1.1 joff }
804 1.1 joff if (rxctl & RXCtl_IA3) {
805 1.1 joff EPE_WRITE(AFP, 3);
806 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
807 1.1 joff ias[1], ETHER_ADDR_LEN);
808 1.1 joff }
809 1.1 joff if (hashes[0] != 0 && hashes[1] != 0) {
810 1.1 joff EPE_WRITE(AFP, 7);
811 1.1 joff EPE_WRITE(HashTbl, hashes[0]);
812 1.1 joff EPE_WRITE(HashTbl + 4, hashes[1]);
813 1.1 joff }
814 1.1 joff EPE_WRITE(RXCtl, rxctl);
815 1.1 joff }
816