epe.c revision 1.22 1 1.22 snj /* $NetBSD: epe.c,v 1.22 2009/10/23 00:39:30 snj Exp $ */
2 1.1 joff
3 1.1 joff /*
4 1.1 joff * Copyright (c) 2004 Jesse Off
5 1.1 joff * All rights reserved.
6 1.1 joff *
7 1.1 joff * Redistribution and use in source and binary forms, with or without
8 1.1 joff * modification, are permitted provided that the following conditions
9 1.1 joff * are met:
10 1.1 joff * 1. Redistributions of source code must retain the above copyright
11 1.1 joff * notice, this list of conditions and the following disclaimer.
12 1.1 joff * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 joff * notice, this list of conditions and the following disclaimer in the
14 1.1 joff * documentation and/or other materials provided with the distribution.
15 1.1 joff *
16 1.1 joff * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 joff * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 joff * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 joff * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 joff * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 joff * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 joff * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 joff * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 joff * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 joff * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 joff * POSSIBILITY OF SUCH DAMAGE.
27 1.1 joff */
28 1.1 joff
29 1.1 joff #include <sys/cdefs.h>
30 1.22 snj __KERNEL_RCSID(0, "$NetBSD: epe.c,v 1.22 2009/10/23 00:39:30 snj Exp $");
31 1.1 joff
32 1.1 joff #include <sys/types.h>
33 1.1 joff #include <sys/param.h>
34 1.1 joff #include <sys/systm.h>
35 1.1 joff #include <sys/ioctl.h>
36 1.1 joff #include <sys/kernel.h>
37 1.1 joff #include <sys/proc.h>
38 1.1 joff #include <sys/malloc.h>
39 1.1 joff #include <sys/time.h>
40 1.1 joff #include <sys/device.h>
41 1.1 joff #include <uvm/uvm_extern.h>
42 1.1 joff
43 1.1 joff #include <machine/bus.h>
44 1.1 joff #include <machine/intr.h>
45 1.1 joff
46 1.1 joff #include <arm/cpufunc.h>
47 1.1 joff
48 1.1 joff #include <arm/ep93xx/epsocvar.h>
49 1.1 joff #include <arm/ep93xx/ep93xxvar.h>
50 1.1 joff
51 1.1 joff #include <net/if.h>
52 1.1 joff #include <net/if_dl.h>
53 1.1 joff #include <net/if_types.h>
54 1.1 joff #include <net/if_media.h>
55 1.1 joff #include <net/if_ether.h>
56 1.1 joff
57 1.1 joff #include <dev/mii/mii.h>
58 1.1 joff #include <dev/mii/miivar.h>
59 1.1 joff
60 1.1 joff #ifdef INET
61 1.1 joff #include <netinet/in.h>
62 1.1 joff #include <netinet/in_systm.h>
63 1.1 joff #include <netinet/in_var.h>
64 1.1 joff #include <netinet/ip.h>
65 1.1 joff #include <netinet/if_inarp.h>
66 1.1 joff #endif
67 1.1 joff
68 1.1 joff #ifdef NS
69 1.1 joff #include <netns/ns.h>
70 1.1 joff #include <netns/ns_if.h>
71 1.1 joff #endif
72 1.1 joff
73 1.1 joff #include "bpfilter.h"
74 1.1 joff #if NBPFILTER > 0
75 1.1 joff #include <net/bpf.h>
76 1.1 joff #include <net/bpfdesc.h>
77 1.1 joff #endif
78 1.1 joff
79 1.2 joff #include <arm/ep93xx/ep93xxreg.h>
80 1.1 joff #include <arm/ep93xx/epereg.h>
81 1.1 joff #include <arm/ep93xx/epevar.h>
82 1.1 joff
83 1.4 hamajima #define DEFAULT_MDCDIV 32
84 1.4 hamajima
85 1.2 joff #ifndef EPE_FAST
86 1.2 joff #define EPE_FAST
87 1.2 joff #endif
88 1.1 joff
89 1.2 joff #ifndef EPE_FAST
90 1.1 joff #define EPE_READ(x) \
91 1.1 joff bus_space_read_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x))
92 1.1 joff #define EPE_WRITE(x, y) \
93 1.1 joff bus_space_write_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x), (y))
94 1.2 joff #define CTRLPAGE_DMASYNC(x, y, z) \
95 1.2 joff bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap, (x), (y), (z))
96 1.2 joff #else
97 1.5 perry #define EPE_READ(x) *(volatile u_int32_t *) \
98 1.2 joff (EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x))
99 1.5 perry #define EPE_WRITE(x, y) *(volatile u_int32_t *) \
100 1.2 joff (EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x)) = y
101 1.2 joff #define CTRLPAGE_DMASYNC(x, y, z)
102 1.2 joff #endif /* ! EPE_FAST */
103 1.1 joff
104 1.1 joff static int epe_match(struct device *, struct cfdata *, void *);
105 1.1 joff static void epe_attach(struct device *, struct device *, void *);
106 1.1 joff static void epe_init(struct epe_softc *);
107 1.1 joff static int epe_intr(void* arg);
108 1.2 joff static int epe_gctx(struct epe_softc *);
109 1.1 joff static int epe_mediachange(struct ifnet *);
110 1.1 joff int epe_mii_readreg (struct device *, int, int);
111 1.1 joff void epe_mii_writereg (struct device *, int, int, int);
112 1.1 joff void epe_statchg (struct device *);
113 1.1 joff void epe_tick (void *);
114 1.10 christos static int epe_ifioctl (struct ifnet *, u_long, void *);
115 1.1 joff static void epe_ifstart (struct ifnet *);
116 1.1 joff static void epe_ifwatchdog (struct ifnet *);
117 1.1 joff static int epe_ifinit (struct ifnet *);
118 1.1 joff static void epe_ifstop (struct ifnet *, int);
119 1.1 joff static void epe_setaddr (struct ifnet *);
120 1.1 joff
121 1.1 joff CFATTACH_DECL(epe, sizeof(struct epe_softc),
122 1.1 joff epe_match, epe_attach, NULL, NULL);
123 1.1 joff
124 1.1 joff static int
125 1.1 joff epe_match(struct device *parent, struct cfdata *match, void *aux)
126 1.1 joff {
127 1.1 joff return 2;
128 1.1 joff }
129 1.1 joff
130 1.1 joff static void
131 1.1 joff epe_attach(struct device *parent, struct device *self, void *aux)
132 1.1 joff {
133 1.1 joff struct epe_softc *sc;
134 1.1 joff struct epsoc_attach_args *sa;
135 1.8 thorpej prop_data_t enaddr;
136 1.1 joff
137 1.1 joff printf("\n");
138 1.1 joff sc = (struct epe_softc*) self;
139 1.1 joff sa = aux;
140 1.1 joff sc->sc_iot = sa->sa_iot;
141 1.1 joff sc->sc_intr = sa->sa_intr;
142 1.1 joff sc->sc_dmat = sa->sa_dmat;
143 1.1 joff
144 1.1 joff if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size,
145 1.1 joff 0, &sc->sc_ioh))
146 1.1 joff panic("%s: Cannot map registers", self->dv_xname);
147 1.1 joff
148 1.4 hamajima /* Fetch the Ethernet address from property if set. */
149 1.8 thorpej enaddr = prop_dictionary_get(device_properties(self), "mac-addr");
150 1.8 thorpej if (enaddr != NULL) {
151 1.8 thorpej KASSERT(prop_object_type(enaddr) == PROP_TYPE_DATA);
152 1.8 thorpej KASSERT(prop_data_size(enaddr) == ETHER_ADDR_LEN);
153 1.8 thorpej memcpy(sc->sc_enaddr, prop_data_data_nocopy(enaddr),
154 1.8 thorpej ETHER_ADDR_LEN);
155 1.4 hamajima bus_space_write_4(sc->sc_iot, sc->sc_ioh, EPE_AFP, 0);
156 1.4 hamajima bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
157 1.4 hamajima sc->sc_enaddr, ETHER_ADDR_LEN);
158 1.4 hamajima }
159 1.4 hamajima
160 1.1 joff ep93xx_intr_establish(sc->sc_intr, IPL_NET, epe_intr, sc);
161 1.1 joff epe_init(sc);
162 1.1 joff }
163 1.1 joff
164 1.1 joff static int
165 1.2 joff epe_gctx(struct epe_softc *sc)
166 1.2 joff {
167 1.2 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
168 1.2 joff u_int32_t *cur, ndq = 0;
169 1.2 joff
170 1.2 joff /* Handle transmit completions */
171 1.2 joff cur = (u_int32_t *)(EPE_READ(TXStsQCurAdd) -
172 1.11 he sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
173 1.2 joff
174 1.2 joff if (sc->TXStsQ_cur != cur) {
175 1.2 joff CTRLPAGE_DMASYNC(TX_QLEN * 2 * sizeof(u_int32_t),
176 1.2 joff TX_QLEN * sizeof(u_int32_t), BUS_DMASYNC_PREREAD);
177 1.2 joff } else {
178 1.2 joff return 0;
179 1.2 joff }
180 1.2 joff
181 1.2 joff do {
182 1.2 joff u_int32_t tbi = *sc->TXStsQ_cur & 0x7fff;
183 1.2 joff struct mbuf *m = sc->txq[tbi].m;
184 1.2 joff
185 1.2 joff if ((*sc->TXStsQ_cur & TXStsQ_TxWE) == 0) {
186 1.2 joff ifp->if_oerrors++;
187 1.2 joff }
188 1.2 joff bus_dmamap_unload(sc->sc_dmat, sc->txq[tbi].m_dmamap);
189 1.2 joff m_freem(m);
190 1.2 joff do {
191 1.2 joff sc->txq[tbi].m = NULL;
192 1.2 joff ndq++;
193 1.2 joff tbi = (tbi + 1) % TX_QLEN;
194 1.2 joff } while (sc->txq[tbi].m == m);
195 1.2 joff
196 1.2 joff ifp->if_opackets++;
197 1.2 joff sc->TXStsQ_cur++;
198 1.2 joff if (sc->TXStsQ_cur >= sc->TXStsQ + TX_QLEN) {
199 1.2 joff sc->TXStsQ_cur = sc->TXStsQ;
200 1.2 joff }
201 1.2 joff } while (sc->TXStsQ_cur != cur);
202 1.2 joff
203 1.2 joff sc->TXDQ_avail += ndq;
204 1.2 joff if (ifp->if_flags & IFF_OACTIVE) {
205 1.2 joff ifp->if_flags &= ~IFF_OACTIVE;
206 1.2 joff /* Disable end-of-tx-chain interrupt */
207 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE);
208 1.2 joff }
209 1.2 joff return ndq;
210 1.2 joff }
211 1.2 joff
212 1.2 joff static int
213 1.1 joff epe_intr(void *arg)
214 1.1 joff {
215 1.1 joff struct epe_softc *sc = (struct epe_softc *)arg;
216 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
217 1.1 joff u_int32_t ndq = 0, irq, *cur;
218 1.1 joff
219 1.1 joff irq = EPE_READ(IntStsC);
220 1.1 joff begin:
221 1.1 joff cur = (u_int32_t *)(EPE_READ(RXStsQCurAdd) -
222 1.11 he sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
223 1.2 joff CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(u_int32_t),
224 1.1 joff RX_QLEN * 4 * sizeof(u_int32_t),
225 1.1 joff BUS_DMASYNC_PREREAD);
226 1.1 joff while (sc->RXStsQ_cur != cur) {
227 1.1 joff if ((sc->RXStsQ_cur[0] & (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) ==
228 1.1 joff (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) {
229 1.1 joff u_int32_t bi = (sc->RXStsQ_cur[1] >> 16) & 0x7fff;
230 1.1 joff u_int32_t fl = sc->RXStsQ_cur[1] & 0xffff;
231 1.1 joff struct mbuf *m;
232 1.1 joff
233 1.1 joff MGETHDR(m, M_DONTWAIT, MT_DATA);
234 1.1 joff if (m != NULL) MCLGET(m, M_DONTWAIT);
235 1.1 joff if (m != NULL && (m->m_flags & M_EXT)) {
236 1.1 joff bus_dmamap_unload(sc->sc_dmat,
237 1.1 joff sc->rxq[bi].m_dmamap);
238 1.1 joff sc->rxq[bi].m->m_pkthdr.rcvif = ifp;
239 1.1 joff sc->rxq[bi].m->m_pkthdr.len =
240 1.1 joff sc->rxq[bi].m->m_len = fl;
241 1.1 joff #if NBPFILTER > 0
242 1.1 joff if (ifp->if_bpf)
243 1.1 joff bpf_mtap(ifp->if_bpf, sc->rxq[bi].m);
244 1.1 joff #endif /* NBPFILTER > 0 */
245 1.1 joff (*ifp->if_input)(ifp, sc->rxq[bi].m);
246 1.1 joff sc->rxq[bi].m = m;
247 1.1 joff bus_dmamap_load(sc->sc_dmat,
248 1.1 joff sc->rxq[bi].m_dmamap,
249 1.1 joff m->m_ext.ext_buf, MCLBYTES,
250 1.1 joff NULL, BUS_DMA_NOWAIT);
251 1.1 joff sc->RXDQ[bi * 2] =
252 1.1 joff sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr;
253 1.1 joff } else {
254 1.1 joff /* Drop packets until we can get replacement
255 1.1 joff * empty mbufs for the RXDQ.
256 1.1 joff */
257 1.1 joff if (m != NULL) {
258 1.1 joff m_freem(m);
259 1.1 joff }
260 1.1 joff ifp->if_ierrors++;
261 1.1 joff }
262 1.1 joff } else {
263 1.1 joff ifp->if_ierrors++;
264 1.1 joff }
265 1.1 joff
266 1.1 joff ndq++;
267 1.1 joff
268 1.1 joff sc->RXStsQ_cur += 2;
269 1.1 joff if (sc->RXStsQ_cur >= sc->RXStsQ + (RX_QLEN * 2)) {
270 1.1 joff sc->RXStsQ_cur = sc->RXStsQ;
271 1.1 joff }
272 1.1 joff }
273 1.1 joff
274 1.1 joff if (ndq > 0) {
275 1.1 joff ifp->if_ipackets += ndq;
276 1.2 joff CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(u_int32_t),
277 1.1 joff RX_QLEN * 4 * sizeof(u_int32_t),
278 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
279 1.1 joff EPE_WRITE(RXStsEnq, ndq);
280 1.1 joff EPE_WRITE(RXDEnq, ndq);
281 1.1 joff ndq = 0;
282 1.1 joff }
283 1.1 joff
284 1.2 joff if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
285 1.2 joff epe_ifstart(ifp);
286 1.2 joff }
287 1.1 joff
288 1.1 joff irq = EPE_READ(IntStsC);
289 1.2 joff if ((irq & (IntSts_RxSQ|IntSts_ECI)) != 0)
290 1.1 joff goto begin;
291 1.2 joff
292 1.1 joff return (1);
293 1.1 joff }
294 1.1 joff
295 1.1 joff
296 1.1 joff static void
297 1.1 joff epe_init(struct epe_softc *sc)
298 1.1 joff {
299 1.1 joff bus_dma_segment_t segs;
300 1.11 he char *addr;
301 1.1 joff int rsegs, err, i;
302 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
303 1.4 hamajima int mdcdiv = DEFAULT_MDCDIV;
304 1.1 joff
305 1.12 ad callout_init(&sc->epe_tick_ch, 0);
306 1.1 joff
307 1.1 joff /* Select primary Individual Address in Address Filter Pointer */
308 1.1 joff EPE_WRITE(AFP, 0);
309 1.1 joff /* Read ethernet MAC, should already be set by bootrom */
310 1.1 joff bus_space_read_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
311 1.1 joff sc->sc_enaddr, ETHER_ADDR_LEN);
312 1.1 joff printf("%s: MAC address %s\n", sc->sc_dev.dv_xname,
313 1.1 joff ether_sprintf(sc->sc_enaddr));
314 1.1 joff
315 1.1 joff /* Soft Reset the MAC */
316 1.1 joff EPE_WRITE(SelfCtl, SelfCtl_RESET);
317 1.1 joff while(EPE_READ(SelfCtl) & SelfCtl_RESET);
318 1.1 joff
319 1.1 joff /* suggested magic initialization values from datasheet */
320 1.1 joff EPE_WRITE(RXBufThrshld, 0x800040);
321 1.1 joff EPE_WRITE(TXBufThrshld, 0x200010);
322 1.1 joff EPE_WRITE(RXStsThrshld, 0x40002);
323 1.1 joff EPE_WRITE(TXStsThrshld, 0x40002);
324 1.1 joff EPE_WRITE(RXDThrshld, 0x40002);
325 1.1 joff EPE_WRITE(TXDThrshld, 0x40002);
326 1.1 joff
327 1.1 joff /* Allocate a page of memory for descriptor and status queues */
328 1.1 joff err = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, 0, PAGE_SIZE,
329 1.1 joff &segs, 1, &rsegs, BUS_DMA_WAITOK);
330 1.1 joff if (err == 0) {
331 1.1 joff err = bus_dmamem_map(sc->sc_dmat, &segs, 1, PAGE_SIZE,
332 1.2 joff &sc->ctrlpage, (BUS_DMA_WAITOK|BUS_DMA_COHERENT));
333 1.1 joff }
334 1.1 joff if (err == 0) {
335 1.1 joff err = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
336 1.1 joff 0, BUS_DMA_WAITOK, &sc->ctrlpage_dmamap);
337 1.1 joff }
338 1.1 joff if (err == 0) {
339 1.1 joff err = bus_dmamap_load(sc->sc_dmat, sc->ctrlpage_dmamap,
340 1.1 joff sc->ctrlpage, PAGE_SIZE, NULL, BUS_DMA_WAITOK);
341 1.1 joff }
342 1.1 joff if (err != 0) {
343 1.1 joff panic("%s: Cannot get DMA memory", sc->sc_dev.dv_xname);
344 1.1 joff }
345 1.2 joff sc->ctrlpage_dsaddr = sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
346 1.21 cegger memset(sc->ctrlpage, 0, PAGE_SIZE);
347 1.1 joff
348 1.1 joff /* Set up pointers to start of each queue in kernel addr space.
349 1.1 joff * Each descriptor queue or status queue entry uses 2 words
350 1.1 joff */
351 1.1 joff sc->TXDQ = (u_int32_t *)sc->ctrlpage;
352 1.1 joff sc->TXDQ_cur = sc->TXDQ;
353 1.1 joff sc->TXDQ_avail = TX_QLEN - 1;
354 1.1 joff sc->TXStsQ = &sc->TXDQ[TX_QLEN * 2];
355 1.1 joff sc->TXStsQ_cur = sc->TXStsQ;
356 1.1 joff sc->RXDQ = &sc->TXStsQ[TX_QLEN];
357 1.1 joff sc->RXStsQ = &sc->RXDQ[RX_QLEN * 2];
358 1.1 joff sc->RXStsQ_cur = sc->RXStsQ;
359 1.1 joff
360 1.1 joff /* Program each queue's start addr, cur addr, and len registers
361 1.1 joff * with the physical addresses.
362 1.1 joff */
363 1.11 he addr = (char *)sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
364 1.1 joff EPE_WRITE(TXDQBAdd, (u_int32_t)addr);
365 1.1 joff EPE_WRITE(TXDQCurAdd, (u_int32_t)addr);
366 1.1 joff EPE_WRITE(TXDQBLen, TX_QLEN * 2 * sizeof(u_int32_t));
367 1.1 joff
368 1.1 joff addr += (sc->TXStsQ - sc->TXDQ) * sizeof(u_int32_t);
369 1.1 joff EPE_WRITE(TXStsQBAdd, (u_int32_t)addr);
370 1.1 joff EPE_WRITE(TXStsQCurAdd, (u_int32_t)addr);
371 1.1 joff EPE_WRITE(TXStsQBLen, TX_QLEN * sizeof(u_int32_t));
372 1.1 joff
373 1.1 joff addr += (sc->RXDQ - sc->TXStsQ) * sizeof(u_int32_t);
374 1.1 joff EPE_WRITE(RXDQBAdd, (u_int32_t)addr);
375 1.1 joff EPE_WRITE(RXDCurAdd, (u_int32_t)addr);
376 1.1 joff EPE_WRITE(RXDQBLen, RX_QLEN * 2 * sizeof(u_int32_t));
377 1.1 joff
378 1.1 joff addr += (sc->RXStsQ - sc->RXDQ) * sizeof(u_int32_t);
379 1.1 joff EPE_WRITE(RXStsQBAdd, (u_int32_t)addr);
380 1.1 joff EPE_WRITE(RXStsQCurAdd, (u_int32_t)addr);
381 1.1 joff EPE_WRITE(RXStsQBLen, RX_QLEN * 2 * sizeof(u_int32_t));
382 1.1 joff
383 1.1 joff /* Populate the RXDQ with mbufs */
384 1.1 joff for(i = 0; i < RX_QLEN; i++) {
385 1.1 joff struct mbuf *m;
386 1.1 joff
387 1.1 joff bus_dmamap_create(sc->sc_dmat, MCLBYTES, TX_QLEN/4, MCLBYTES, 0,
388 1.1 joff BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
389 1.1 joff MGETHDR(m, M_WAIT, MT_DATA);
390 1.1 joff MCLGET(m, M_WAIT);
391 1.1 joff sc->rxq[i].m = m;
392 1.1 joff bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
393 1.1 joff m->m_ext.ext_buf, MCLBYTES, NULL,
394 1.1 joff BUS_DMA_WAITOK);
395 1.1 joff
396 1.1 joff sc->RXDQ[i * 2] = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr;
397 1.1 joff sc->RXDQ[i * 2 + 1] = (i << 16) | MCLBYTES;
398 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
399 1.1 joff MCLBYTES, BUS_DMASYNC_PREREAD);
400 1.1 joff }
401 1.1 joff
402 1.1 joff for(i = 0; i < TX_QLEN; i++) {
403 1.1 joff bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
404 1.1 joff (BUS_DMA_WAITOK|BUS_DMA_ALLOCNOW),
405 1.1 joff &sc->txq[i].m_dmamap);
406 1.1 joff sc->txq[i].m = NULL;
407 1.1 joff sc->TXDQ[i * 2 + 1] = (i << 16);
408 1.1 joff }
409 1.1 joff
410 1.1 joff /* Divide HCLK by 32 for MDC clock */
411 1.7 thorpej if (device_cfdata(&sc->sc_dev)->cf_flags)
412 1.7 thorpej mdcdiv = device_cfdata(&sc->sc_dev)->cf_flags;
413 1.4 hamajima EPE_WRITE(SelfCtl, (SelfCtl_MDCDIV(mdcdiv)|SelfCtl_PSPRS));
414 1.1 joff
415 1.1 joff sc->sc_mii.mii_ifp = ifp;
416 1.1 joff sc->sc_mii.mii_readreg = epe_mii_readreg;
417 1.1 joff sc->sc_mii.mii_writereg = epe_mii_writereg;
418 1.1 joff sc->sc_mii.mii_statchg = epe_statchg;
419 1.15 dyoung sc->sc_ec.ec_mii = &sc->sc_mii;
420 1.1 joff ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epe_mediachange,
421 1.15 dyoung ether_mediastatus);
422 1.1 joff mii_attach((struct device *)sc, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
423 1.1 joff MII_OFFSET_ANY, 0);
424 1.1 joff ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
425 1.1 joff
426 1.1 joff EPE_WRITE(BMCtl, BMCtl_RxEn|BMCtl_TxEn);
427 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE);
428 1.1 joff /* maximum valid max frame length */
429 1.1 joff EPE_WRITE(MaxFrmLen, (0x7ff << 16)|MHLEN);
430 1.1 joff /* wait for receiver ready */
431 1.1 joff while((EPE_READ(BMSts) & BMSts_RxAct) == 0);
432 1.1 joff /* enqueue the entries in RXStsQ and RXDQ */
433 1.2 joff CTRLPAGE_DMASYNC(0, sc->ctrlpage_dmamap->dm_mapsize,
434 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
435 1.1 joff EPE_WRITE(RXDEnq, RX_QLEN - 1);
436 1.1 joff EPE_WRITE(RXStsEnq, RX_QLEN - 1);
437 1.1 joff
438 1.1 joff /*
439 1.1 joff * We can support 802.1Q VLAN-sized frames.
440 1.1 joff */
441 1.1 joff sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
442 1.1 joff
443 1.1 joff strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
444 1.1 joff ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
445 1.1 joff ifp->if_ioctl = epe_ifioctl;
446 1.1 joff ifp->if_start = epe_ifstart;
447 1.1 joff ifp->if_watchdog = epe_ifwatchdog;
448 1.1 joff ifp->if_init = epe_ifinit;
449 1.1 joff ifp->if_stop = epe_ifstop;
450 1.1 joff ifp->if_timer = 0;
451 1.1 joff ifp->if_softc = sc;
452 1.1 joff IFQ_SET_READY(&ifp->if_snd);
453 1.1 joff if_attach(ifp);
454 1.1 joff ether_ifattach(ifp, (sc)->sc_enaddr);
455 1.1 joff }
456 1.1 joff
457 1.1 joff static int
458 1.19 dsl epe_mediachange(struct ifnet *ifp)
459 1.1 joff {
460 1.1 joff if (ifp->if_flags & IFF_UP)
461 1.1 joff epe_ifinit(ifp);
462 1.1 joff return (0);
463 1.1 joff }
464 1.1 joff
465 1.1 joff int
466 1.20 dsl epe_mii_readreg(struct device *self, int phy, int reg)
467 1.1 joff {
468 1.1 joff u_int32_t d, v;
469 1.2 joff struct epe_softc *sc;
470 1.1 joff
471 1.2 joff sc = (struct epe_softc *)self;
472 1.1 joff d = EPE_READ(SelfCtl);
473 1.1 joff EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
474 1.1 joff EPE_WRITE(MIICmd, (MIICmd_READ | (phy << 5) | reg));
475 1.1 joff while(EPE_READ(MIISts) & MIISts_BUSY);
476 1.1 joff v = EPE_READ(MIIData);
477 1.1 joff EPE_WRITE(SelfCtl, d); /* restore old value */
478 1.1 joff return v;
479 1.1 joff }
480 1.1 joff
481 1.1 joff void
482 1.20 dsl epe_mii_writereg(struct device *self, int phy, int reg, int val)
483 1.1 joff {
484 1.2 joff struct epe_softc *sc;
485 1.1 joff u_int32_t d;
486 1.1 joff
487 1.2 joff sc = (struct epe_softc *)self;
488 1.1 joff d = EPE_READ(SelfCtl);
489 1.1 joff EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
490 1.3 hamajima EPE_WRITE(MIIData, val);
491 1.1 joff EPE_WRITE(MIICmd, (MIICmd_WRITE | (phy << 5) | reg));
492 1.1 joff while(EPE_READ(MIISts) & MIISts_BUSY);
493 1.1 joff EPE_WRITE(SelfCtl, d); /* restore old value */
494 1.1 joff }
495 1.1 joff
496 1.1 joff
497 1.1 joff void
498 1.19 dsl epe_statchg(struct device *self)
499 1.1 joff {
500 1.1 joff struct epe_softc *sc = (struct epe_softc *)self;
501 1.1 joff u_int32_t reg;
502 1.1 joff
503 1.1 joff /*
504 1.1 joff * We must keep the MAC and the PHY in sync as
505 1.1 joff * to the status of full-duplex!
506 1.1 joff */
507 1.1 joff reg = EPE_READ(TestCtl);
508 1.1 joff if (sc->sc_mii.mii_media_active & IFM_FDX)
509 1.1 joff reg |= TestCtl_MFDX;
510 1.1 joff else
511 1.1 joff reg &= ~TestCtl_MFDX;
512 1.1 joff EPE_WRITE(TestCtl, reg);
513 1.1 joff }
514 1.1 joff
515 1.1 joff void
516 1.19 dsl epe_tick(void *arg)
517 1.1 joff {
518 1.1 joff struct epe_softc* sc = (struct epe_softc *)arg;
519 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
520 1.2 joff int s;
521 1.1 joff u_int32_t misses;
522 1.1 joff
523 1.1 joff ifp->if_collisions += EPE_READ(TXCollCnt);
524 1.1 joff /* These misses are ok, they will happen if the RAM/CPU can't keep up */
525 1.1 joff misses = EPE_READ(RXMissCnt);
526 1.1 joff if (misses > 0)
527 1.1 joff printf("%s: %d rx misses\n", sc->sc_dev.dv_xname, misses);
528 1.1 joff
529 1.2 joff s = splnet();
530 1.2 joff if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
531 1.2 joff epe_ifstart(ifp);
532 1.2 joff }
533 1.2 joff splx(s);
534 1.2 joff
535 1.1 joff mii_tick(&sc->sc_mii);
536 1.1 joff callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
537 1.1 joff }
538 1.1 joff
539 1.1 joff
540 1.1 joff static int
541 1.19 dsl epe_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
542 1.1 joff {
543 1.1 joff int s, error;
544 1.1 joff
545 1.1 joff s = splnet();
546 1.15 dyoung error = ether_ioctl(ifp, cmd, data);
547 1.15 dyoung if (error == ENETRESET) {
548 1.15 dyoung if (ifp->if_flags & IFF_RUNNING)
549 1.15 dyoung epe_setaddr(ifp);
550 1.15 dyoung error = 0;
551 1.1 joff }
552 1.1 joff splx(s);
553 1.1 joff return error;
554 1.1 joff }
555 1.1 joff
556 1.1 joff static void
557 1.19 dsl epe_ifstart(struct ifnet *ifp)
558 1.1 joff {
559 1.1 joff struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
560 1.1 joff struct mbuf *m;
561 1.1 joff bus_dma_segment_t *segs;
562 1.2 joff int s, bi, err, nsegs, ndq;
563 1.2 joff
564 1.2 joff s = splnet();
565 1.2 joff start:
566 1.2 joff ndq = 0;
567 1.1 joff if (sc->TXDQ_avail == 0) {
568 1.2 joff if (epe_gctx(sc) == 0) {
569 1.2 joff /* Enable End-Of-TX-Chain interrupt */
570 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE|IntEn_ECIE);
571 1.2 joff ifp->if_flags |= IFF_OACTIVE;
572 1.2 joff ifp->if_timer = 10;
573 1.2 joff splx(s);
574 1.2 joff return;
575 1.2 joff }
576 1.2 joff }
577 1.2 joff
578 1.1 joff bi = sc->TXDQ_cur - sc->TXDQ;
579 1.1 joff
580 1.1 joff IFQ_POLL(&ifp->if_snd, m);
581 1.1 joff if (m == NULL) {
582 1.1 joff splx(s);
583 1.1 joff return;
584 1.1 joff }
585 1.2 joff more:
586 1.1 joff if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
587 1.1 joff BUS_DMA_NOWAIT)) ||
588 1.1 joff sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
589 1.1 joff sc->txq[bi].m_dmamap->dm_nsegs > (sc->TXDQ_avail - ndq)) {
590 1.1 joff /* Copy entire mbuf chain to new and 32-bit aligned storage */
591 1.1 joff struct mbuf *mn;
592 1.1 joff
593 1.1 joff if (err == 0)
594 1.1 joff bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
595 1.1 joff
596 1.1 joff MGETHDR(mn, M_DONTWAIT, MT_DATA);
597 1.1 joff if (mn == NULL) goto stop;
598 1.1 joff if (m->m_pkthdr.len > (MHLEN & (~0x3))) {
599 1.1 joff MCLGET(mn, M_DONTWAIT);
600 1.1 joff if ((mn->m_flags & M_EXT) == 0) {
601 1.1 joff m_freem(mn);
602 1.1 joff goto stop;
603 1.1 joff }
604 1.1 joff }
605 1.10 christos mn->m_data = (void *)(((u_int32_t)mn->m_data + 0x3) & (~0x3));
606 1.10 christos m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, void *));
607 1.1 joff mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
608 1.1 joff IFQ_DEQUEUE(&ifp->if_snd, m);
609 1.1 joff m_freem(m);
610 1.1 joff m = mn;
611 1.1 joff bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
612 1.1 joff BUS_DMA_NOWAIT);
613 1.1 joff } else {
614 1.1 joff IFQ_DEQUEUE(&ifp->if_snd, m);
615 1.1 joff }
616 1.1 joff
617 1.1 joff #if NBPFILTER > 0
618 1.1 joff if (ifp->if_bpf)
619 1.1 joff bpf_mtap(ifp->if_bpf, m);
620 1.1 joff #endif /* NBPFILTER > 0 */
621 1.1 joff
622 1.1 joff nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
623 1.1 joff segs = sc->txq[bi].m_dmamap->dm_segs;
624 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
625 1.1 joff sc->txq[bi].m_dmamap->dm_mapsize,
626 1.1 joff BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
627 1.1 joff
628 1.1 joff /* XXX: This driver hasn't been tested w/nsegs > 1 */
629 1.1 joff while (nsegs > 0) {
630 1.1 joff nsegs--;
631 1.1 joff sc->txq[bi].m = m;
632 1.1 joff sc->TXDQ[bi * 2] = segs->ds_addr;
633 1.1 joff if (nsegs == 0)
634 1.1 joff sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16) |
635 1.1 joff (1 << 31);
636 1.1 joff else
637 1.1 joff sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16);
638 1.1 joff segs++;
639 1.1 joff bi = (bi + 1) % TX_QLEN;
640 1.1 joff ndq++;
641 1.1 joff }
642 1.1 joff
643 1.1 joff
644 1.2 joff /*
645 1.2 joff * Enqueue another. Don't do more than half the available
646 1.2 joff * descriptors before telling the MAC about them
647 1.2 joff */
648 1.2 joff if ((sc->TXDQ_avail - ndq) > 0 && ndq < TX_QLEN / 2) {
649 1.1 joff IFQ_POLL(&ifp->if_snd, m);
650 1.1 joff if (m != NULL) {
651 1.2 joff goto more;
652 1.1 joff }
653 1.1 joff }
654 1.1 joff stop:
655 1.1 joff if (ndq > 0) {
656 1.1 joff sc->TXDQ_avail -= ndq;
657 1.1 joff sc->TXDQ_cur = &sc->TXDQ[bi];
658 1.2 joff CTRLPAGE_DMASYNC(0, TX_QLEN * 2 * sizeof(u_int32_t),
659 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
660 1.1 joff EPE_WRITE(TXDEnq, ndq);
661 1.1 joff }
662 1.2 joff
663 1.2 joff if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
664 1.2 joff goto start;
665 1.2 joff
666 1.1 joff splx(s);
667 1.1 joff return;
668 1.1 joff }
669 1.1 joff
670 1.1 joff static void
671 1.19 dsl epe_ifwatchdog(struct ifnet *ifp)
672 1.1 joff {
673 1.1 joff struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
674 1.1 joff
675 1.1 joff if ((ifp->if_flags & IFF_RUNNING) == 0)
676 1.1 joff return;
677 1.2 joff printf("%s: device timeout, BMCtl = 0x%08x, BMSts = 0x%08x\n",
678 1.1 joff sc->sc_dev.dv_xname, EPE_READ(BMCtl), EPE_READ(BMSts));
679 1.1 joff }
680 1.1 joff
681 1.1 joff static int
682 1.19 dsl epe_ifinit(struct ifnet *ifp)
683 1.1 joff {
684 1.1 joff struct epe_softc *sc = ifp->if_softc;
685 1.15 dyoung int rc, s = splnet();
686 1.1 joff
687 1.1 joff callout_stop(&sc->epe_tick_ch);
688 1.1 joff EPE_WRITE(RXCtl, RXCtl_IA0|RXCtl_BA|RXCtl_RCRCA|RXCtl_SRxON);
689 1.1 joff EPE_WRITE(TXCtl, TXCtl_STxON);
690 1.1 joff EPE_WRITE(GIIntMsk, GIIntMsk_INT); /* start interrupting */
691 1.15 dyoung
692 1.15 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
693 1.15 dyoung rc = 0;
694 1.15 dyoung else if (rc != 0)
695 1.15 dyoung goto out;
696 1.15 dyoung
697 1.1 joff callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
698 1.1 joff ifp->if_flags |= IFF_RUNNING;
699 1.15 dyoung out:
700 1.1 joff splx(s);
701 1.1 joff return 0;
702 1.1 joff }
703 1.1 joff
704 1.1 joff static void
705 1.19 dsl epe_ifstop(struct ifnet *ifp, int disable)
706 1.1 joff {
707 1.1 joff struct epe_softc *sc = ifp->if_softc;
708 1.1 joff
709 1.1 joff
710 1.1 joff EPE_WRITE(RXCtl, 0);
711 1.1 joff EPE_WRITE(TXCtl, 0);
712 1.1 joff EPE_WRITE(GIIntMsk, 0);
713 1.1 joff callout_stop(&sc->epe_tick_ch);
714 1.1 joff
715 1.1 joff /* Down the MII. */
716 1.1 joff mii_down(&sc->sc_mii);
717 1.1 joff
718 1.1 joff ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
719 1.1 joff ifp->if_timer = 0;
720 1.1 joff sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
721 1.1 joff }
722 1.1 joff
723 1.1 joff static void
724 1.19 dsl epe_setaddr(struct ifnet *ifp)
725 1.1 joff {
726 1.1 joff struct epe_softc *sc = ifp->if_softc;
727 1.1 joff struct ethercom *ac = &sc->sc_ec;
728 1.1 joff struct ether_multi *enm;
729 1.1 joff struct ether_multistep step;
730 1.1 joff u_int8_t ias[2][ETHER_ADDR_LEN];
731 1.1 joff u_int32_t h, nma = 0, hashes[2] = { 0, 0 };
732 1.1 joff u_int32_t rxctl = EPE_READ(RXCtl);
733 1.1 joff
734 1.1 joff /* disable receiver temporarily */
735 1.1 joff EPE_WRITE(RXCtl, rxctl & ~RXCtl_SRxON);
736 1.1 joff
737 1.1 joff rxctl &= ~(RXCtl_MA|RXCtl_PA|RXCtl_IA2|RXCtl_IA3);
738 1.1 joff
739 1.1 joff if (ifp->if_flags & IFF_PROMISC) {
740 1.1 joff rxctl |= RXCtl_PA;
741 1.1 joff }
742 1.1 joff
743 1.1 joff ifp->if_flags &= ~IFF_ALLMULTI;
744 1.1 joff
745 1.1 joff ETHER_FIRST_MULTI(step, ac, enm);
746 1.1 joff while (enm != NULL) {
747 1.1 joff if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
748 1.1 joff /*
749 1.1 joff * We must listen to a range of multicast addresses.
750 1.1 joff * For now, just accept all multicasts, rather than
751 1.1 joff * trying to set only those filter bits needed to match
752 1.1 joff * the range. (At this time, the only use of address
753 1.1 joff * ranges is for IP multicast routing, for which the
754 1.1 joff * range is big enough to require all bits set.)
755 1.1 joff */
756 1.1 joff rxctl &= ~(RXCtl_IA2|RXCtl_IA3);
757 1.1 joff rxctl |= RXCtl_MA;
758 1.1 joff hashes[0] = 0xffffffffUL;
759 1.1 joff hashes[1] = 0xffffffffUL;
760 1.1 joff ifp->if_flags |= IFF_ALLMULTI;
761 1.1 joff break;
762 1.1 joff }
763 1.1 joff
764 1.1 joff if (nma < 2) {
765 1.1 joff /* We can program 2 perfect address filters for mcast */
766 1.1 joff memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
767 1.1 joff rxctl |= (1 << (nma + 2));
768 1.1 joff } else {
769 1.1 joff /*
770 1.1 joff * XXX: Datasheet is not very clear here, I'm not sure
771 1.1 joff * if I'm doing this right. --joff
772 1.1 joff */
773 1.1 joff h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
774 1.1 joff
775 1.1 joff /* Just want the 6 most-significant bits. */
776 1.1 joff h = h >> 26;
777 1.1 joff
778 1.1 joff hashes[ h / 32 ] |= (1 << (h % 32));
779 1.1 joff rxctl |= RXCtl_MA;
780 1.1 joff }
781 1.1 joff ETHER_NEXT_MULTI(step, enm);
782 1.1 joff nma++;
783 1.1 joff }
784 1.1 joff
785 1.1 joff EPE_WRITE(AFP, 0);
786 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
787 1.1 joff sc->sc_enaddr, ETHER_ADDR_LEN);
788 1.1 joff if (rxctl & RXCtl_IA2) {
789 1.1 joff EPE_WRITE(AFP, 2);
790 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
791 1.1 joff ias[0], ETHER_ADDR_LEN);
792 1.1 joff }
793 1.1 joff if (rxctl & RXCtl_IA3) {
794 1.1 joff EPE_WRITE(AFP, 3);
795 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
796 1.1 joff ias[1], ETHER_ADDR_LEN);
797 1.1 joff }
798 1.1 joff if (hashes[0] != 0 && hashes[1] != 0) {
799 1.1 joff EPE_WRITE(AFP, 7);
800 1.1 joff EPE_WRITE(HashTbl, hashes[0]);
801 1.1 joff EPE_WRITE(HashTbl + 4, hashes[1]);
802 1.1 joff }
803 1.1 joff EPE_WRITE(RXCtl, rxctl);
804 1.1 joff }
805