epe.c revision 1.30 1 1.30 joerg /* $NetBSD: epe.c,v 1.30 2014/03/02 13:22:21 joerg Exp $ */
2 1.1 joff
3 1.1 joff /*
4 1.1 joff * Copyright (c) 2004 Jesse Off
5 1.1 joff * All rights reserved.
6 1.1 joff *
7 1.1 joff * Redistribution and use in source and binary forms, with or without
8 1.1 joff * modification, are permitted provided that the following conditions
9 1.1 joff * are met:
10 1.1 joff * 1. Redistributions of source code must retain the above copyright
11 1.1 joff * notice, this list of conditions and the following disclaimer.
12 1.1 joff * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 joff * notice, this list of conditions and the following disclaimer in the
14 1.1 joff * documentation and/or other materials provided with the distribution.
15 1.1 joff *
16 1.1 joff * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 joff * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 joff * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 joff * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 joff * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 joff * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 joff * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 joff * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 joff * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 joff * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 joff * POSSIBILITY OF SUCH DAMAGE.
27 1.1 joff */
28 1.1 joff
29 1.1 joff #include <sys/cdefs.h>
30 1.30 joerg __KERNEL_RCSID(0, "$NetBSD: epe.c,v 1.30 2014/03/02 13:22:21 joerg Exp $");
31 1.1 joff
32 1.1 joff #include <sys/types.h>
33 1.1 joff #include <sys/param.h>
34 1.1 joff #include <sys/systm.h>
35 1.1 joff #include <sys/ioctl.h>
36 1.1 joff #include <sys/kernel.h>
37 1.1 joff #include <sys/proc.h>
38 1.1 joff #include <sys/malloc.h>
39 1.1 joff #include <sys/time.h>
40 1.1 joff #include <sys/device.h>
41 1.1 joff #include <uvm/uvm_extern.h>
42 1.1 joff
43 1.26 dyoung #include <sys/bus.h>
44 1.1 joff #include <machine/intr.h>
45 1.1 joff
46 1.1 joff #include <arm/cpufunc.h>
47 1.1 joff
48 1.1 joff #include <arm/ep93xx/epsocvar.h>
49 1.1 joff #include <arm/ep93xx/ep93xxvar.h>
50 1.1 joff
51 1.1 joff #include <net/if.h>
52 1.1 joff #include <net/if_dl.h>
53 1.1 joff #include <net/if_types.h>
54 1.1 joff #include <net/if_media.h>
55 1.1 joff #include <net/if_ether.h>
56 1.1 joff
57 1.1 joff #include <dev/mii/mii.h>
58 1.1 joff #include <dev/mii/miivar.h>
59 1.1 joff
60 1.1 joff #ifdef INET
61 1.1 joff #include <netinet/in.h>
62 1.1 joff #include <netinet/in_systm.h>
63 1.1 joff #include <netinet/in_var.h>
64 1.1 joff #include <netinet/ip.h>
65 1.1 joff #include <netinet/if_inarp.h>
66 1.1 joff #endif
67 1.1 joff
68 1.1 joff #ifdef NS
69 1.1 joff #include <netns/ns.h>
70 1.1 joff #include <netns/ns_if.h>
71 1.1 joff #endif
72 1.1 joff
73 1.1 joff #include <net/bpf.h>
74 1.1 joff #include <net/bpfdesc.h>
75 1.1 joff
76 1.2 joff #include <arm/ep93xx/ep93xxreg.h>
77 1.1 joff #include <arm/ep93xx/epereg.h>
78 1.1 joff #include <arm/ep93xx/epevar.h>
79 1.1 joff
80 1.4 hamajima #define DEFAULT_MDCDIV 32
81 1.4 hamajima
82 1.2 joff #ifndef EPE_FAST
83 1.2 joff #define EPE_FAST
84 1.2 joff #endif
85 1.1 joff
86 1.2 joff #ifndef EPE_FAST
87 1.1 joff #define EPE_READ(x) \
88 1.1 joff bus_space_read_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x))
89 1.1 joff #define EPE_WRITE(x, y) \
90 1.1 joff bus_space_write_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x), (y))
91 1.2 joff #define CTRLPAGE_DMASYNC(x, y, z) \
92 1.2 joff bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap, (x), (y), (z))
93 1.2 joff #else
94 1.29 skrll #define EPE_READ(x) *(volatile uint32_t *) \
95 1.2 joff (EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x))
96 1.29 skrll #define EPE_WRITE(x, y) *(volatile uint32_t *) \
97 1.2 joff (EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x)) = y
98 1.2 joff #define CTRLPAGE_DMASYNC(x, y, z)
99 1.2 joff #endif /* ! EPE_FAST */
100 1.1 joff
101 1.27 matt static int epe_match(device_t , cfdata_t, void *);
102 1.27 matt static void epe_attach(device_t, device_t, void *);
103 1.1 joff static void epe_init(struct epe_softc *);
104 1.1 joff static int epe_intr(void* arg);
105 1.2 joff static int epe_gctx(struct epe_softc *);
106 1.1 joff static int epe_mediachange(struct ifnet *);
107 1.27 matt int epe_mii_readreg (device_t, int, int);
108 1.27 matt void epe_mii_writereg (device_t, int, int, int);
109 1.27 matt void epe_statchg (struct ifnet *);
110 1.1 joff void epe_tick (void *);
111 1.10 christos static int epe_ifioctl (struct ifnet *, u_long, void *);
112 1.1 joff static void epe_ifstart (struct ifnet *);
113 1.1 joff static void epe_ifwatchdog (struct ifnet *);
114 1.1 joff static int epe_ifinit (struct ifnet *);
115 1.1 joff static void epe_ifstop (struct ifnet *, int);
116 1.1 joff static void epe_setaddr (struct ifnet *);
117 1.1 joff
118 1.28 chs CFATTACH_DECL_NEW(epe, sizeof(struct epe_softc),
119 1.1 joff epe_match, epe_attach, NULL, NULL);
120 1.1 joff
121 1.1 joff static int
122 1.27 matt epe_match(device_t parent, cfdata_t match, void *aux)
123 1.1 joff {
124 1.1 joff return 2;
125 1.1 joff }
126 1.1 joff
127 1.1 joff static void
128 1.27 matt epe_attach(device_t parent, device_t self, void *aux)
129 1.1 joff {
130 1.27 matt struct epe_softc *sc = device_private(self);
131 1.1 joff struct epsoc_attach_args *sa;
132 1.8 thorpej prop_data_t enaddr;
133 1.1 joff
134 1.27 matt aprint_normal("\n");
135 1.1 joff sa = aux;
136 1.27 matt sc->sc_dev = self;
137 1.1 joff sc->sc_iot = sa->sa_iot;
138 1.1 joff sc->sc_intr = sa->sa_intr;
139 1.1 joff sc->sc_dmat = sa->sa_dmat;
140 1.1 joff
141 1.1 joff if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size,
142 1.1 joff 0, &sc->sc_ioh))
143 1.28 chs panic("%s: Cannot map registers", device_xname(self));
144 1.1 joff
145 1.4 hamajima /* Fetch the Ethernet address from property if set. */
146 1.24 martin enaddr = prop_dictionary_get(device_properties(self), "mac-address");
147 1.8 thorpej if (enaddr != NULL) {
148 1.8 thorpej KASSERT(prop_object_type(enaddr) == PROP_TYPE_DATA);
149 1.8 thorpej KASSERT(prop_data_size(enaddr) == ETHER_ADDR_LEN);
150 1.8 thorpej memcpy(sc->sc_enaddr, prop_data_data_nocopy(enaddr),
151 1.8 thorpej ETHER_ADDR_LEN);
152 1.4 hamajima bus_space_write_4(sc->sc_iot, sc->sc_ioh, EPE_AFP, 0);
153 1.4 hamajima bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
154 1.4 hamajima sc->sc_enaddr, ETHER_ADDR_LEN);
155 1.4 hamajima }
156 1.4 hamajima
157 1.1 joff ep93xx_intr_establish(sc->sc_intr, IPL_NET, epe_intr, sc);
158 1.1 joff epe_init(sc);
159 1.1 joff }
160 1.1 joff
161 1.1 joff static int
162 1.2 joff epe_gctx(struct epe_softc *sc)
163 1.2 joff {
164 1.2 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
165 1.29 skrll uint32_t *cur, ndq = 0;
166 1.2 joff
167 1.2 joff /* Handle transmit completions */
168 1.29 skrll cur = (uint32_t *)(EPE_READ(TXStsQCurAdd) -
169 1.11 he sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
170 1.2 joff
171 1.2 joff if (sc->TXStsQ_cur != cur) {
172 1.29 skrll CTRLPAGE_DMASYNC(TX_QLEN * 2 * sizeof(uint32_t),
173 1.29 skrll TX_QLEN * sizeof(uint32_t), BUS_DMASYNC_PREREAD);
174 1.2 joff } else {
175 1.2 joff return 0;
176 1.2 joff }
177 1.2 joff
178 1.2 joff do {
179 1.29 skrll uint32_t tbi = *sc->TXStsQ_cur & 0x7fff;
180 1.2 joff struct mbuf *m = sc->txq[tbi].m;
181 1.2 joff
182 1.2 joff if ((*sc->TXStsQ_cur & TXStsQ_TxWE) == 0) {
183 1.2 joff ifp->if_oerrors++;
184 1.2 joff }
185 1.2 joff bus_dmamap_unload(sc->sc_dmat, sc->txq[tbi].m_dmamap);
186 1.2 joff m_freem(m);
187 1.2 joff do {
188 1.2 joff sc->txq[tbi].m = NULL;
189 1.2 joff ndq++;
190 1.2 joff tbi = (tbi + 1) % TX_QLEN;
191 1.2 joff } while (sc->txq[tbi].m == m);
192 1.2 joff
193 1.2 joff ifp->if_opackets++;
194 1.2 joff sc->TXStsQ_cur++;
195 1.2 joff if (sc->TXStsQ_cur >= sc->TXStsQ + TX_QLEN) {
196 1.2 joff sc->TXStsQ_cur = sc->TXStsQ;
197 1.2 joff }
198 1.2 joff } while (sc->TXStsQ_cur != cur);
199 1.2 joff
200 1.2 joff sc->TXDQ_avail += ndq;
201 1.2 joff if (ifp->if_flags & IFF_OACTIVE) {
202 1.2 joff ifp->if_flags &= ~IFF_OACTIVE;
203 1.2 joff /* Disable end-of-tx-chain interrupt */
204 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE);
205 1.2 joff }
206 1.2 joff return ndq;
207 1.2 joff }
208 1.2 joff
209 1.2 joff static int
210 1.1 joff epe_intr(void *arg)
211 1.1 joff {
212 1.1 joff struct epe_softc *sc = (struct epe_softc *)arg;
213 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
214 1.29 skrll uint32_t ndq = 0, irq, *cur;
215 1.1 joff
216 1.1 joff irq = EPE_READ(IntStsC);
217 1.1 joff begin:
218 1.29 skrll cur = (uint32_t *)(EPE_READ(RXStsQCurAdd) -
219 1.11 he sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
220 1.29 skrll CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(uint32_t),
221 1.29 skrll RX_QLEN * 4 * sizeof(uint32_t),
222 1.1 joff BUS_DMASYNC_PREREAD);
223 1.1 joff while (sc->RXStsQ_cur != cur) {
224 1.1 joff if ((sc->RXStsQ_cur[0] & (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) ==
225 1.1 joff (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) {
226 1.29 skrll uint32_t bi = (sc->RXStsQ_cur[1] >> 16) & 0x7fff;
227 1.29 skrll uint32_t fl = sc->RXStsQ_cur[1] & 0xffff;
228 1.1 joff struct mbuf *m;
229 1.1 joff
230 1.1 joff MGETHDR(m, M_DONTWAIT, MT_DATA);
231 1.1 joff if (m != NULL) MCLGET(m, M_DONTWAIT);
232 1.1 joff if (m != NULL && (m->m_flags & M_EXT)) {
233 1.1 joff bus_dmamap_unload(sc->sc_dmat,
234 1.1 joff sc->rxq[bi].m_dmamap);
235 1.1 joff sc->rxq[bi].m->m_pkthdr.rcvif = ifp;
236 1.1 joff sc->rxq[bi].m->m_pkthdr.len =
237 1.1 joff sc->rxq[bi].m->m_len = fl;
238 1.25 joerg bpf_mtap(ifp, sc->rxq[bi].m);
239 1.1 joff (*ifp->if_input)(ifp, sc->rxq[bi].m);
240 1.1 joff sc->rxq[bi].m = m;
241 1.1 joff bus_dmamap_load(sc->sc_dmat,
242 1.1 joff sc->rxq[bi].m_dmamap,
243 1.1 joff m->m_ext.ext_buf, MCLBYTES,
244 1.1 joff NULL, BUS_DMA_NOWAIT);
245 1.1 joff sc->RXDQ[bi * 2] =
246 1.1 joff sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr;
247 1.1 joff } else {
248 1.1 joff /* Drop packets until we can get replacement
249 1.1 joff * empty mbufs for the RXDQ.
250 1.1 joff */
251 1.1 joff if (m != NULL) {
252 1.1 joff m_freem(m);
253 1.1 joff }
254 1.1 joff ifp->if_ierrors++;
255 1.1 joff }
256 1.1 joff } else {
257 1.1 joff ifp->if_ierrors++;
258 1.1 joff }
259 1.1 joff
260 1.1 joff ndq++;
261 1.1 joff
262 1.1 joff sc->RXStsQ_cur += 2;
263 1.1 joff if (sc->RXStsQ_cur >= sc->RXStsQ + (RX_QLEN * 2)) {
264 1.1 joff sc->RXStsQ_cur = sc->RXStsQ;
265 1.1 joff }
266 1.1 joff }
267 1.1 joff
268 1.1 joff if (ndq > 0) {
269 1.1 joff ifp->if_ipackets += ndq;
270 1.29 skrll CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(uint32_t),
271 1.29 skrll RX_QLEN * 4 * sizeof(uint32_t),
272 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
273 1.1 joff EPE_WRITE(RXStsEnq, ndq);
274 1.1 joff EPE_WRITE(RXDEnq, ndq);
275 1.1 joff ndq = 0;
276 1.1 joff }
277 1.1 joff
278 1.2 joff if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
279 1.2 joff epe_ifstart(ifp);
280 1.2 joff }
281 1.1 joff
282 1.1 joff irq = EPE_READ(IntStsC);
283 1.2 joff if ((irq & (IntSts_RxSQ|IntSts_ECI)) != 0)
284 1.1 joff goto begin;
285 1.2 joff
286 1.1 joff return (1);
287 1.1 joff }
288 1.1 joff
289 1.1 joff
290 1.1 joff static void
291 1.1 joff epe_init(struct epe_softc *sc)
292 1.1 joff {
293 1.1 joff bus_dma_segment_t segs;
294 1.11 he char *addr;
295 1.1 joff int rsegs, err, i;
296 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
297 1.4 hamajima int mdcdiv = DEFAULT_MDCDIV;
298 1.1 joff
299 1.12 ad callout_init(&sc->epe_tick_ch, 0);
300 1.1 joff
301 1.1 joff /* Select primary Individual Address in Address Filter Pointer */
302 1.1 joff EPE_WRITE(AFP, 0);
303 1.1 joff /* Read ethernet MAC, should already be set by bootrom */
304 1.1 joff bus_space_read_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
305 1.1 joff sc->sc_enaddr, ETHER_ADDR_LEN);
306 1.27 matt aprint_normal_dev(sc->sc_dev, "MAC address %s\n",
307 1.1 joff ether_sprintf(sc->sc_enaddr));
308 1.1 joff
309 1.1 joff /* Soft Reset the MAC */
310 1.1 joff EPE_WRITE(SelfCtl, SelfCtl_RESET);
311 1.1 joff while(EPE_READ(SelfCtl) & SelfCtl_RESET);
312 1.1 joff
313 1.1 joff /* suggested magic initialization values from datasheet */
314 1.1 joff EPE_WRITE(RXBufThrshld, 0x800040);
315 1.1 joff EPE_WRITE(TXBufThrshld, 0x200010);
316 1.1 joff EPE_WRITE(RXStsThrshld, 0x40002);
317 1.1 joff EPE_WRITE(TXStsThrshld, 0x40002);
318 1.1 joff EPE_WRITE(RXDThrshld, 0x40002);
319 1.1 joff EPE_WRITE(TXDThrshld, 0x40002);
320 1.1 joff
321 1.1 joff /* Allocate a page of memory for descriptor and status queues */
322 1.1 joff err = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, 0, PAGE_SIZE,
323 1.1 joff &segs, 1, &rsegs, BUS_DMA_WAITOK);
324 1.1 joff if (err == 0) {
325 1.1 joff err = bus_dmamem_map(sc->sc_dmat, &segs, 1, PAGE_SIZE,
326 1.2 joff &sc->ctrlpage, (BUS_DMA_WAITOK|BUS_DMA_COHERENT));
327 1.1 joff }
328 1.1 joff if (err == 0) {
329 1.1 joff err = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
330 1.1 joff 0, BUS_DMA_WAITOK, &sc->ctrlpage_dmamap);
331 1.1 joff }
332 1.1 joff if (err == 0) {
333 1.1 joff err = bus_dmamap_load(sc->sc_dmat, sc->ctrlpage_dmamap,
334 1.1 joff sc->ctrlpage, PAGE_SIZE, NULL, BUS_DMA_WAITOK);
335 1.1 joff }
336 1.1 joff if (err != 0) {
337 1.27 matt panic("%s: Cannot get DMA memory", device_xname(sc->sc_dev));
338 1.1 joff }
339 1.2 joff sc->ctrlpage_dsaddr = sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
340 1.21 cegger memset(sc->ctrlpage, 0, PAGE_SIZE);
341 1.1 joff
342 1.1 joff /* Set up pointers to start of each queue in kernel addr space.
343 1.1 joff * Each descriptor queue or status queue entry uses 2 words
344 1.1 joff */
345 1.29 skrll sc->TXDQ = (uint32_t *)sc->ctrlpage;
346 1.1 joff sc->TXDQ_cur = sc->TXDQ;
347 1.1 joff sc->TXDQ_avail = TX_QLEN - 1;
348 1.1 joff sc->TXStsQ = &sc->TXDQ[TX_QLEN * 2];
349 1.1 joff sc->TXStsQ_cur = sc->TXStsQ;
350 1.1 joff sc->RXDQ = &sc->TXStsQ[TX_QLEN];
351 1.1 joff sc->RXStsQ = &sc->RXDQ[RX_QLEN * 2];
352 1.1 joff sc->RXStsQ_cur = sc->RXStsQ;
353 1.1 joff
354 1.1 joff /* Program each queue's start addr, cur addr, and len registers
355 1.1 joff * with the physical addresses.
356 1.1 joff */
357 1.11 he addr = (char *)sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
358 1.29 skrll EPE_WRITE(TXDQBAdd, (uint32_t)addr);
359 1.29 skrll EPE_WRITE(TXDQCurAdd, (uint32_t)addr);
360 1.29 skrll EPE_WRITE(TXDQBLen, TX_QLEN * 2 * sizeof(uint32_t));
361 1.29 skrll
362 1.29 skrll addr += (sc->TXStsQ - sc->TXDQ) * sizeof(uint32_t);
363 1.29 skrll EPE_WRITE(TXStsQBAdd, (uint32_t)addr);
364 1.29 skrll EPE_WRITE(TXStsQCurAdd, (uint32_t)addr);
365 1.29 skrll EPE_WRITE(TXStsQBLen, TX_QLEN * sizeof(uint32_t));
366 1.29 skrll
367 1.29 skrll addr += (sc->RXDQ - sc->TXStsQ) * sizeof(uint32_t);
368 1.29 skrll EPE_WRITE(RXDQBAdd, (uint32_t)addr);
369 1.29 skrll EPE_WRITE(RXDCurAdd, (uint32_t)addr);
370 1.29 skrll EPE_WRITE(RXDQBLen, RX_QLEN * 2 * sizeof(uint32_t));
371 1.1 joff
372 1.29 skrll addr += (sc->RXStsQ - sc->RXDQ) * sizeof(uint32_t);
373 1.29 skrll EPE_WRITE(RXStsQBAdd, (uint32_t)addr);
374 1.29 skrll EPE_WRITE(RXStsQCurAdd, (uint32_t)addr);
375 1.29 skrll EPE_WRITE(RXStsQBLen, RX_QLEN * 2 * sizeof(uint32_t));
376 1.1 joff
377 1.1 joff /* Populate the RXDQ with mbufs */
378 1.1 joff for(i = 0; i < RX_QLEN; i++) {
379 1.1 joff struct mbuf *m;
380 1.1 joff
381 1.1 joff bus_dmamap_create(sc->sc_dmat, MCLBYTES, TX_QLEN/4, MCLBYTES, 0,
382 1.1 joff BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
383 1.1 joff MGETHDR(m, M_WAIT, MT_DATA);
384 1.1 joff MCLGET(m, M_WAIT);
385 1.1 joff sc->rxq[i].m = m;
386 1.1 joff bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
387 1.1 joff m->m_ext.ext_buf, MCLBYTES, NULL,
388 1.1 joff BUS_DMA_WAITOK);
389 1.1 joff
390 1.1 joff sc->RXDQ[i * 2] = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr;
391 1.1 joff sc->RXDQ[i * 2 + 1] = (i << 16) | MCLBYTES;
392 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
393 1.1 joff MCLBYTES, BUS_DMASYNC_PREREAD);
394 1.1 joff }
395 1.1 joff
396 1.1 joff for(i = 0; i < TX_QLEN; i++) {
397 1.1 joff bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
398 1.1 joff (BUS_DMA_WAITOK|BUS_DMA_ALLOCNOW),
399 1.1 joff &sc->txq[i].m_dmamap);
400 1.1 joff sc->txq[i].m = NULL;
401 1.1 joff sc->TXDQ[i * 2 + 1] = (i << 16);
402 1.1 joff }
403 1.1 joff
404 1.1 joff /* Divide HCLK by 32 for MDC clock */
405 1.27 matt if (device_cfdata(sc->sc_dev)->cf_flags)
406 1.27 matt mdcdiv = device_cfdata(sc->sc_dev)->cf_flags;
407 1.4 hamajima EPE_WRITE(SelfCtl, (SelfCtl_MDCDIV(mdcdiv)|SelfCtl_PSPRS));
408 1.1 joff
409 1.1 joff sc->sc_mii.mii_ifp = ifp;
410 1.1 joff sc->sc_mii.mii_readreg = epe_mii_readreg;
411 1.1 joff sc->sc_mii.mii_writereg = epe_mii_writereg;
412 1.1 joff sc->sc_mii.mii_statchg = epe_statchg;
413 1.15 dyoung sc->sc_ec.ec_mii = &sc->sc_mii;
414 1.1 joff ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epe_mediachange,
415 1.15 dyoung ether_mediastatus);
416 1.27 matt mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
417 1.1 joff MII_OFFSET_ANY, 0);
418 1.1 joff ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
419 1.1 joff
420 1.1 joff EPE_WRITE(BMCtl, BMCtl_RxEn|BMCtl_TxEn);
421 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE);
422 1.1 joff /* maximum valid max frame length */
423 1.1 joff EPE_WRITE(MaxFrmLen, (0x7ff << 16)|MHLEN);
424 1.1 joff /* wait for receiver ready */
425 1.30 joerg while((EPE_READ(BMSts) & BMSts_RxAct) == 0)
426 1.30 joerg continue;
427 1.1 joff /* enqueue the entries in RXStsQ and RXDQ */
428 1.2 joff CTRLPAGE_DMASYNC(0, sc->ctrlpage_dmamap->dm_mapsize,
429 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
430 1.1 joff EPE_WRITE(RXDEnq, RX_QLEN - 1);
431 1.1 joff EPE_WRITE(RXStsEnq, RX_QLEN - 1);
432 1.1 joff
433 1.1 joff /*
434 1.1 joff * We can support 802.1Q VLAN-sized frames.
435 1.1 joff */
436 1.1 joff sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
437 1.1 joff
438 1.27 matt strcpy(ifp->if_xname, device_xname(sc->sc_dev));
439 1.1 joff ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
440 1.1 joff ifp->if_ioctl = epe_ifioctl;
441 1.1 joff ifp->if_start = epe_ifstart;
442 1.1 joff ifp->if_watchdog = epe_ifwatchdog;
443 1.1 joff ifp->if_init = epe_ifinit;
444 1.1 joff ifp->if_stop = epe_ifstop;
445 1.1 joff ifp->if_timer = 0;
446 1.1 joff ifp->if_softc = sc;
447 1.1 joff IFQ_SET_READY(&ifp->if_snd);
448 1.1 joff if_attach(ifp);
449 1.1 joff ether_ifattach(ifp, (sc)->sc_enaddr);
450 1.1 joff }
451 1.1 joff
452 1.1 joff static int
453 1.19 dsl epe_mediachange(struct ifnet *ifp)
454 1.1 joff {
455 1.1 joff if (ifp->if_flags & IFF_UP)
456 1.1 joff epe_ifinit(ifp);
457 1.1 joff return (0);
458 1.1 joff }
459 1.1 joff
460 1.1 joff int
461 1.27 matt epe_mii_readreg(device_t self, int phy, int reg)
462 1.1 joff {
463 1.27 matt struct epe_softc *sc;
464 1.29 skrll uint32_t d, v;
465 1.1 joff
466 1.27 matt sc = device_private(self);
467 1.27 matt
468 1.1 joff d = EPE_READ(SelfCtl);
469 1.1 joff EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
470 1.1 joff EPE_WRITE(MIICmd, (MIICmd_READ | (phy << 5) | reg));
471 1.1 joff while(EPE_READ(MIISts) & MIISts_BUSY);
472 1.1 joff v = EPE_READ(MIIData);
473 1.1 joff EPE_WRITE(SelfCtl, d); /* restore old value */
474 1.1 joff return v;
475 1.1 joff }
476 1.1 joff
477 1.1 joff void
478 1.27 matt epe_mii_writereg(device_t self, int phy, int reg, int val)
479 1.1 joff {
480 1.2 joff struct epe_softc *sc;
481 1.29 skrll uint32_t d;
482 1.1 joff
483 1.27 matt sc = device_private(self);
484 1.27 matt
485 1.1 joff d = EPE_READ(SelfCtl);
486 1.1 joff EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
487 1.3 hamajima EPE_WRITE(MIIData, val);
488 1.1 joff EPE_WRITE(MIICmd, (MIICmd_WRITE | (phy << 5) | reg));
489 1.1 joff while(EPE_READ(MIISts) & MIISts_BUSY);
490 1.1 joff EPE_WRITE(SelfCtl, d); /* restore old value */
491 1.1 joff }
492 1.1 joff
493 1.1 joff
494 1.1 joff void
495 1.27 matt epe_statchg(struct ifnet *ifp)
496 1.1 joff {
497 1.27 matt struct epe_softc *sc = ifp->if_softc;
498 1.29 skrll uint32_t reg;
499 1.1 joff
500 1.1 joff /*
501 1.1 joff * We must keep the MAC and the PHY in sync as
502 1.1 joff * to the status of full-duplex!
503 1.1 joff */
504 1.1 joff reg = EPE_READ(TestCtl);
505 1.1 joff if (sc->sc_mii.mii_media_active & IFM_FDX)
506 1.1 joff reg |= TestCtl_MFDX;
507 1.1 joff else
508 1.1 joff reg &= ~TestCtl_MFDX;
509 1.1 joff EPE_WRITE(TestCtl, reg);
510 1.1 joff }
511 1.1 joff
512 1.1 joff void
513 1.19 dsl epe_tick(void *arg)
514 1.1 joff {
515 1.1 joff struct epe_softc* sc = (struct epe_softc *)arg;
516 1.1 joff struct ifnet * ifp = &sc->sc_ec.ec_if;
517 1.2 joff int s;
518 1.29 skrll uint32_t misses;
519 1.1 joff
520 1.1 joff ifp->if_collisions += EPE_READ(TXCollCnt);
521 1.1 joff /* These misses are ok, they will happen if the RAM/CPU can't keep up */
522 1.1 joff misses = EPE_READ(RXMissCnt);
523 1.1 joff if (misses > 0)
524 1.27 matt printf("%s: %d rx misses\n", device_xname(sc->sc_dev), misses);
525 1.1 joff
526 1.2 joff s = splnet();
527 1.2 joff if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
528 1.2 joff epe_ifstart(ifp);
529 1.2 joff }
530 1.2 joff splx(s);
531 1.2 joff
532 1.1 joff mii_tick(&sc->sc_mii);
533 1.1 joff callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
534 1.1 joff }
535 1.1 joff
536 1.1 joff
537 1.1 joff static int
538 1.19 dsl epe_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
539 1.1 joff {
540 1.1 joff int s, error;
541 1.1 joff
542 1.1 joff s = splnet();
543 1.15 dyoung error = ether_ioctl(ifp, cmd, data);
544 1.15 dyoung if (error == ENETRESET) {
545 1.15 dyoung if (ifp->if_flags & IFF_RUNNING)
546 1.15 dyoung epe_setaddr(ifp);
547 1.15 dyoung error = 0;
548 1.1 joff }
549 1.1 joff splx(s);
550 1.1 joff return error;
551 1.1 joff }
552 1.1 joff
553 1.1 joff static void
554 1.19 dsl epe_ifstart(struct ifnet *ifp)
555 1.1 joff {
556 1.1 joff struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
557 1.1 joff struct mbuf *m;
558 1.1 joff bus_dma_segment_t *segs;
559 1.2 joff int s, bi, err, nsegs, ndq;
560 1.2 joff
561 1.2 joff s = splnet();
562 1.2 joff start:
563 1.2 joff ndq = 0;
564 1.1 joff if (sc->TXDQ_avail == 0) {
565 1.2 joff if (epe_gctx(sc) == 0) {
566 1.2 joff /* Enable End-Of-TX-Chain interrupt */
567 1.2 joff EPE_WRITE(IntEn, IntEn_REOFIE|IntEn_ECIE);
568 1.2 joff ifp->if_flags |= IFF_OACTIVE;
569 1.2 joff ifp->if_timer = 10;
570 1.2 joff splx(s);
571 1.2 joff return;
572 1.2 joff }
573 1.2 joff }
574 1.2 joff
575 1.1 joff bi = sc->TXDQ_cur - sc->TXDQ;
576 1.1 joff
577 1.1 joff IFQ_POLL(&ifp->if_snd, m);
578 1.1 joff if (m == NULL) {
579 1.1 joff splx(s);
580 1.1 joff return;
581 1.1 joff }
582 1.2 joff more:
583 1.1 joff if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
584 1.1 joff BUS_DMA_NOWAIT)) ||
585 1.1 joff sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
586 1.1 joff sc->txq[bi].m_dmamap->dm_nsegs > (sc->TXDQ_avail - ndq)) {
587 1.1 joff /* Copy entire mbuf chain to new and 32-bit aligned storage */
588 1.1 joff struct mbuf *mn;
589 1.1 joff
590 1.1 joff if (err == 0)
591 1.1 joff bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
592 1.1 joff
593 1.1 joff MGETHDR(mn, M_DONTWAIT, MT_DATA);
594 1.1 joff if (mn == NULL) goto stop;
595 1.1 joff if (m->m_pkthdr.len > (MHLEN & (~0x3))) {
596 1.1 joff MCLGET(mn, M_DONTWAIT);
597 1.1 joff if ((mn->m_flags & M_EXT) == 0) {
598 1.1 joff m_freem(mn);
599 1.1 joff goto stop;
600 1.1 joff }
601 1.1 joff }
602 1.29 skrll mn->m_data = (void *)(((uint32_t)mn->m_data + 0x3) & (~0x3));
603 1.10 christos m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, void *));
604 1.1 joff mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
605 1.1 joff IFQ_DEQUEUE(&ifp->if_snd, m);
606 1.1 joff m_freem(m);
607 1.1 joff m = mn;
608 1.1 joff bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
609 1.1 joff BUS_DMA_NOWAIT);
610 1.1 joff } else {
611 1.1 joff IFQ_DEQUEUE(&ifp->if_snd, m);
612 1.1 joff }
613 1.1 joff
614 1.25 joerg bpf_mtap(ifp, m);
615 1.1 joff
616 1.1 joff nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
617 1.1 joff segs = sc->txq[bi].m_dmamap->dm_segs;
618 1.1 joff bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
619 1.1 joff sc->txq[bi].m_dmamap->dm_mapsize,
620 1.1 joff BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
621 1.1 joff
622 1.1 joff /* XXX: This driver hasn't been tested w/nsegs > 1 */
623 1.1 joff while (nsegs > 0) {
624 1.1 joff nsegs--;
625 1.1 joff sc->txq[bi].m = m;
626 1.1 joff sc->TXDQ[bi * 2] = segs->ds_addr;
627 1.1 joff if (nsegs == 0)
628 1.1 joff sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16) |
629 1.1 joff (1 << 31);
630 1.1 joff else
631 1.1 joff sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16);
632 1.1 joff segs++;
633 1.1 joff bi = (bi + 1) % TX_QLEN;
634 1.1 joff ndq++;
635 1.1 joff }
636 1.1 joff
637 1.1 joff
638 1.2 joff /*
639 1.2 joff * Enqueue another. Don't do more than half the available
640 1.2 joff * descriptors before telling the MAC about them
641 1.2 joff */
642 1.2 joff if ((sc->TXDQ_avail - ndq) > 0 && ndq < TX_QLEN / 2) {
643 1.1 joff IFQ_POLL(&ifp->if_snd, m);
644 1.1 joff if (m != NULL) {
645 1.2 joff goto more;
646 1.1 joff }
647 1.1 joff }
648 1.1 joff stop:
649 1.1 joff if (ndq > 0) {
650 1.1 joff sc->TXDQ_avail -= ndq;
651 1.1 joff sc->TXDQ_cur = &sc->TXDQ[bi];
652 1.29 skrll CTRLPAGE_DMASYNC(0, TX_QLEN * 2 * sizeof(uint32_t),
653 1.1 joff BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
654 1.1 joff EPE_WRITE(TXDEnq, ndq);
655 1.1 joff }
656 1.2 joff
657 1.2 joff if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
658 1.2 joff goto start;
659 1.2 joff
660 1.1 joff splx(s);
661 1.1 joff return;
662 1.1 joff }
663 1.1 joff
664 1.1 joff static void
665 1.19 dsl epe_ifwatchdog(struct ifnet *ifp)
666 1.1 joff {
667 1.1 joff struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
668 1.1 joff
669 1.1 joff if ((ifp->if_flags & IFF_RUNNING) == 0)
670 1.1 joff return;
671 1.2 joff printf("%s: device timeout, BMCtl = 0x%08x, BMSts = 0x%08x\n",
672 1.27 matt device_xname(sc->sc_dev), EPE_READ(BMCtl), EPE_READ(BMSts));
673 1.1 joff }
674 1.1 joff
675 1.1 joff static int
676 1.19 dsl epe_ifinit(struct ifnet *ifp)
677 1.1 joff {
678 1.1 joff struct epe_softc *sc = ifp->if_softc;
679 1.15 dyoung int rc, s = splnet();
680 1.1 joff
681 1.1 joff callout_stop(&sc->epe_tick_ch);
682 1.1 joff EPE_WRITE(RXCtl, RXCtl_IA0|RXCtl_BA|RXCtl_RCRCA|RXCtl_SRxON);
683 1.1 joff EPE_WRITE(TXCtl, TXCtl_STxON);
684 1.1 joff EPE_WRITE(GIIntMsk, GIIntMsk_INT); /* start interrupting */
685 1.15 dyoung
686 1.15 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
687 1.15 dyoung rc = 0;
688 1.15 dyoung else if (rc != 0)
689 1.15 dyoung goto out;
690 1.15 dyoung
691 1.1 joff callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
692 1.1 joff ifp->if_flags |= IFF_RUNNING;
693 1.15 dyoung out:
694 1.1 joff splx(s);
695 1.1 joff return 0;
696 1.1 joff }
697 1.1 joff
698 1.1 joff static void
699 1.19 dsl epe_ifstop(struct ifnet *ifp, int disable)
700 1.1 joff {
701 1.1 joff struct epe_softc *sc = ifp->if_softc;
702 1.1 joff
703 1.1 joff
704 1.1 joff EPE_WRITE(RXCtl, 0);
705 1.1 joff EPE_WRITE(TXCtl, 0);
706 1.1 joff EPE_WRITE(GIIntMsk, 0);
707 1.1 joff callout_stop(&sc->epe_tick_ch);
708 1.1 joff
709 1.1 joff /* Down the MII. */
710 1.1 joff mii_down(&sc->sc_mii);
711 1.1 joff
712 1.1 joff ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
713 1.1 joff ifp->if_timer = 0;
714 1.1 joff sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
715 1.1 joff }
716 1.1 joff
717 1.1 joff static void
718 1.19 dsl epe_setaddr(struct ifnet *ifp)
719 1.1 joff {
720 1.1 joff struct epe_softc *sc = ifp->if_softc;
721 1.1 joff struct ethercom *ac = &sc->sc_ec;
722 1.1 joff struct ether_multi *enm;
723 1.1 joff struct ether_multistep step;
724 1.29 skrll uint8_t ias[2][ETHER_ADDR_LEN];
725 1.29 skrll uint32_t h, nma = 0, hashes[2] = { 0, 0 };
726 1.29 skrll uint32_t rxctl = EPE_READ(RXCtl);
727 1.1 joff
728 1.1 joff /* disable receiver temporarily */
729 1.1 joff EPE_WRITE(RXCtl, rxctl & ~RXCtl_SRxON);
730 1.1 joff
731 1.1 joff rxctl &= ~(RXCtl_MA|RXCtl_PA|RXCtl_IA2|RXCtl_IA3);
732 1.1 joff
733 1.1 joff if (ifp->if_flags & IFF_PROMISC) {
734 1.1 joff rxctl |= RXCtl_PA;
735 1.1 joff }
736 1.1 joff
737 1.1 joff ifp->if_flags &= ~IFF_ALLMULTI;
738 1.1 joff
739 1.1 joff ETHER_FIRST_MULTI(step, ac, enm);
740 1.1 joff while (enm != NULL) {
741 1.1 joff if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
742 1.1 joff /*
743 1.1 joff * We must listen to a range of multicast addresses.
744 1.1 joff * For now, just accept all multicasts, rather than
745 1.1 joff * trying to set only those filter bits needed to match
746 1.1 joff * the range. (At this time, the only use of address
747 1.1 joff * ranges is for IP multicast routing, for which the
748 1.1 joff * range is big enough to require all bits set.)
749 1.1 joff */
750 1.1 joff rxctl &= ~(RXCtl_IA2|RXCtl_IA3);
751 1.1 joff rxctl |= RXCtl_MA;
752 1.1 joff hashes[0] = 0xffffffffUL;
753 1.1 joff hashes[1] = 0xffffffffUL;
754 1.1 joff ifp->if_flags |= IFF_ALLMULTI;
755 1.1 joff break;
756 1.1 joff }
757 1.1 joff
758 1.1 joff if (nma < 2) {
759 1.1 joff /* We can program 2 perfect address filters for mcast */
760 1.1 joff memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
761 1.1 joff rxctl |= (1 << (nma + 2));
762 1.1 joff } else {
763 1.1 joff /*
764 1.1 joff * XXX: Datasheet is not very clear here, I'm not sure
765 1.1 joff * if I'm doing this right. --joff
766 1.1 joff */
767 1.1 joff h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
768 1.1 joff
769 1.1 joff /* Just want the 6 most-significant bits. */
770 1.1 joff h = h >> 26;
771 1.1 joff
772 1.1 joff hashes[ h / 32 ] |= (1 << (h % 32));
773 1.1 joff rxctl |= RXCtl_MA;
774 1.1 joff }
775 1.1 joff ETHER_NEXT_MULTI(step, enm);
776 1.1 joff nma++;
777 1.1 joff }
778 1.1 joff
779 1.1 joff EPE_WRITE(AFP, 0);
780 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
781 1.1 joff sc->sc_enaddr, ETHER_ADDR_LEN);
782 1.1 joff if (rxctl & RXCtl_IA2) {
783 1.1 joff EPE_WRITE(AFP, 2);
784 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
785 1.1 joff ias[0], ETHER_ADDR_LEN);
786 1.1 joff }
787 1.1 joff if (rxctl & RXCtl_IA3) {
788 1.1 joff EPE_WRITE(AFP, 3);
789 1.1 joff bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
790 1.1 joff ias[1], ETHER_ADDR_LEN);
791 1.1 joff }
792 1.1 joff if (hashes[0] != 0 && hashes[1] != 0) {
793 1.1 joff EPE_WRITE(AFP, 7);
794 1.1 joff EPE_WRITE(HashTbl, hashes[0]);
795 1.1 joff EPE_WRITE(HashTbl + 4, hashes[1]);
796 1.1 joff }
797 1.1 joff EPE_WRITE(RXCtl, rxctl);
798 1.1 joff }
799