Home | History | Annotate | Line # | Download | only in ep93xx
epe.c revision 1.38
      1  1.38   msaitoh /*	$NetBSD: epe.c,v 1.38 2018/06/26 06:47:57 msaitoh Exp $	*/
      2   1.1      joff 
      3   1.1      joff /*
      4   1.1      joff  * Copyright (c) 2004 Jesse Off
      5   1.1      joff  * All rights reserved.
      6   1.1      joff  *
      7   1.1      joff  * Redistribution and use in source and binary forms, with or without
      8   1.1      joff  * modification, are permitted provided that the following conditions
      9   1.1      joff  * are met:
     10   1.1      joff  * 1. Redistributions of source code must retain the above copyright
     11   1.1      joff  *    notice, this list of conditions and the following disclaimer.
     12   1.1      joff  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1      joff  *    notice, this list of conditions and the following disclaimer in the
     14   1.1      joff  *    documentation and/or other materials provided with the distribution.
     15   1.1      joff  *
     16   1.1      joff  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17   1.1      joff  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18   1.1      joff  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19   1.1      joff  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20   1.1      joff  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21   1.1      joff  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22   1.1      joff  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23   1.1      joff  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24   1.1      joff  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25   1.1      joff  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26   1.1      joff  * POSSIBILITY OF SUCH DAMAGE.
     27   1.1      joff  */
     28   1.1      joff 
     29   1.1      joff #include <sys/cdefs.h>
     30  1.38   msaitoh __KERNEL_RCSID(0, "$NetBSD: epe.c,v 1.38 2018/06/26 06:47:57 msaitoh Exp $");
     31   1.1      joff 
     32   1.1      joff #include <sys/types.h>
     33   1.1      joff #include <sys/param.h>
     34   1.1      joff #include <sys/systm.h>
     35   1.1      joff #include <sys/ioctl.h>
     36   1.1      joff #include <sys/kernel.h>
     37   1.1      joff #include <sys/proc.h>
     38   1.1      joff #include <sys/malloc.h>
     39   1.1      joff #include <sys/time.h>
     40   1.1      joff #include <sys/device.h>
     41   1.1      joff #include <uvm/uvm_extern.h>
     42   1.1      joff 
     43  1.26    dyoung #include <sys/bus.h>
     44   1.1      joff #include <machine/intr.h>
     45   1.1      joff 
     46   1.1      joff #include <arm/cpufunc.h>
     47   1.1      joff 
     48   1.1      joff #include <arm/ep93xx/epsocvar.h>
     49   1.1      joff #include <arm/ep93xx/ep93xxvar.h>
     50   1.1      joff 
     51   1.1      joff #include <net/if.h>
     52   1.1      joff #include <net/if_dl.h>
     53   1.1      joff #include <net/if_types.h>
     54   1.1      joff #include <net/if_media.h>
     55   1.1      joff #include <net/if_ether.h>
     56  1.37   msaitoh #include <net/bpf.h>
     57   1.1      joff 
     58   1.1      joff #include <dev/mii/mii.h>
     59   1.1      joff #include <dev/mii/miivar.h>
     60   1.1      joff 
     61   1.1      joff #ifdef INET
     62   1.1      joff #include <netinet/in.h>
     63   1.1      joff #include <netinet/in_systm.h>
     64   1.1      joff #include <netinet/in_var.h>
     65   1.1      joff #include <netinet/ip.h>
     66   1.1      joff #include <netinet/if_inarp.h>
     67   1.1      joff #endif
     68   1.1      joff 
     69   1.2      joff #include <arm/ep93xx/ep93xxreg.h>
     70   1.1      joff #include <arm/ep93xx/epereg.h>
     71   1.1      joff #include <arm/ep93xx/epevar.h>
     72   1.1      joff 
     73   1.4  hamajima #define DEFAULT_MDCDIV	32
     74   1.4  hamajima 
     75   1.2      joff #ifndef EPE_FAST
     76   1.2      joff #define EPE_FAST
     77   1.2      joff #endif
     78   1.1      joff 
     79   1.2      joff #ifndef EPE_FAST
     80   1.1      joff #define EPE_READ(x) \
     81   1.1      joff 	bus_space_read_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x))
     82   1.1      joff #define EPE_WRITE(x, y) \
     83   1.1      joff 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x), (y))
     84   1.2      joff #define CTRLPAGE_DMASYNC(x, y, z) \
     85   1.2      joff 	bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap, (x), (y), (z))
     86   1.2      joff #else
     87  1.29     skrll #define EPE_READ(x) *(volatile uint32_t *) \
     88   1.2      joff 	(EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x))
     89  1.29     skrll #define EPE_WRITE(x, y) *(volatile uint32_t *) \
     90   1.2      joff 	(EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x)) = y
     91   1.2      joff #define CTRLPAGE_DMASYNC(x, y, z)
     92   1.2      joff #endif /* ! EPE_FAST */
     93   1.1      joff 
     94  1.27      matt static int	epe_match(device_t , cfdata_t, void *);
     95  1.27      matt static void	epe_attach(device_t, device_t, void *);
     96   1.1      joff static void	epe_init(struct epe_softc *);
     97   1.1      joff static int      epe_intr(void* arg);
     98   1.2      joff static int	epe_gctx(struct epe_softc *);
     99   1.1      joff static int	epe_mediachange(struct ifnet *);
    100  1.27      matt int		epe_mii_readreg (device_t, int, int);
    101  1.27      matt void		epe_mii_writereg (device_t, int, int, int);
    102  1.27      matt void		epe_statchg (struct ifnet *);
    103   1.1      joff void		epe_tick (void *);
    104  1.10  christos static int	epe_ifioctl (struct ifnet *, u_long, void *);
    105   1.1      joff static void	epe_ifstart (struct ifnet *);
    106   1.1      joff static void	epe_ifwatchdog (struct ifnet *);
    107   1.1      joff static int	epe_ifinit (struct ifnet *);
    108   1.1      joff static void	epe_ifstop (struct ifnet *, int);
    109   1.1      joff static void	epe_setaddr (struct ifnet *);
    110   1.1      joff 
    111  1.28       chs CFATTACH_DECL_NEW(epe, sizeof(struct epe_softc),
    112   1.1      joff     epe_match, epe_attach, NULL, NULL);
    113   1.1      joff 
    114   1.1      joff static int
    115  1.27      matt epe_match(device_t parent, cfdata_t match, void *aux)
    116   1.1      joff {
    117   1.1      joff 	return 2;
    118   1.1      joff }
    119   1.1      joff 
    120   1.1      joff static void
    121  1.27      matt epe_attach(device_t parent, device_t self, void *aux)
    122   1.1      joff {
    123  1.27      matt 	struct epe_softc		*sc = device_private(self);
    124   1.1      joff 	struct epsoc_attach_args	*sa;
    125   1.8   thorpej 	prop_data_t			 enaddr;
    126   1.1      joff 
    127  1.27      matt 	aprint_normal("\n");
    128   1.1      joff 	sa = aux;
    129  1.27      matt 	sc->sc_dev = self;
    130   1.1      joff 	sc->sc_iot = sa->sa_iot;
    131   1.1      joff 	sc->sc_intr = sa->sa_intr;
    132   1.1      joff 	sc->sc_dmat = sa->sa_dmat;
    133   1.1      joff 
    134   1.1      joff 	if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size,
    135   1.1      joff 		0, &sc->sc_ioh))
    136  1.28       chs 		panic("%s: Cannot map registers", device_xname(self));
    137   1.1      joff 
    138   1.4  hamajima 	/* Fetch the Ethernet address from property if set. */
    139  1.24    martin 	enaddr = prop_dictionary_get(device_properties(self), "mac-address");
    140   1.8   thorpej 	if (enaddr != NULL) {
    141   1.8   thorpej 		KASSERT(prop_object_type(enaddr) == PROP_TYPE_DATA);
    142   1.8   thorpej 		KASSERT(prop_data_size(enaddr) == ETHER_ADDR_LEN);
    143   1.8   thorpej 		memcpy(sc->sc_enaddr, prop_data_data_nocopy(enaddr),
    144   1.8   thorpej 		       ETHER_ADDR_LEN);
    145   1.4  hamajima 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, EPE_AFP, 0);
    146   1.4  hamajima 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    147   1.4  hamajima 					 sc->sc_enaddr, ETHER_ADDR_LEN);
    148   1.4  hamajima 	}
    149   1.4  hamajima 
    150   1.1      joff         ep93xx_intr_establish(sc->sc_intr, IPL_NET, epe_intr, sc);
    151   1.1      joff 	epe_init(sc);
    152   1.1      joff }
    153   1.1      joff 
    154   1.1      joff static int
    155   1.2      joff epe_gctx(struct epe_softc *sc)
    156   1.2      joff {
    157   1.2      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    158  1.29     skrll 	uint32_t *cur, ndq = 0;
    159   1.2      joff 
    160   1.2      joff 	/* Handle transmit completions */
    161  1.29     skrll 	cur = (uint32_t *)(EPE_READ(TXStsQCurAdd) -
    162  1.11        he 		sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
    163   1.2      joff 
    164   1.2      joff 	if (sc->TXStsQ_cur != cur) {
    165  1.29     skrll 		CTRLPAGE_DMASYNC(TX_QLEN * 2 * sizeof(uint32_t),
    166  1.29     skrll 			TX_QLEN * sizeof(uint32_t), BUS_DMASYNC_PREREAD);
    167   1.2      joff 	} else {
    168   1.2      joff 		return 0;
    169   1.2      joff 	}
    170   1.2      joff 
    171   1.2      joff 	do {
    172  1.29     skrll 		uint32_t tbi = *sc->TXStsQ_cur & 0x7fff;
    173   1.2      joff 		struct mbuf *m = sc->txq[tbi].m;
    174   1.2      joff 
    175   1.2      joff 		if ((*sc->TXStsQ_cur & TXStsQ_TxWE) == 0) {
    176   1.2      joff 			ifp->if_oerrors++;
    177   1.2      joff 		}
    178   1.2      joff 		bus_dmamap_unload(sc->sc_dmat, sc->txq[tbi].m_dmamap);
    179   1.2      joff 		m_freem(m);
    180   1.2      joff 		do {
    181   1.2      joff 			sc->txq[tbi].m = NULL;
    182   1.2      joff 			ndq++;
    183   1.2      joff 			tbi = (tbi + 1) % TX_QLEN;
    184   1.2      joff 		} while (sc->txq[tbi].m == m);
    185   1.2      joff 
    186   1.2      joff 		ifp->if_opackets++;
    187   1.2      joff 		sc->TXStsQ_cur++;
    188   1.2      joff 		if (sc->TXStsQ_cur >= sc->TXStsQ + TX_QLEN) {
    189   1.2      joff 			sc->TXStsQ_cur = sc->TXStsQ;
    190   1.2      joff 		}
    191   1.2      joff 	} while (sc->TXStsQ_cur != cur);
    192   1.2      joff 
    193   1.2      joff 	sc->TXDQ_avail += ndq;
    194   1.2      joff 	if (ifp->if_flags & IFF_OACTIVE) {
    195   1.2      joff 		ifp->if_flags &= ~IFF_OACTIVE;
    196   1.2      joff 		/* Disable end-of-tx-chain interrupt */
    197   1.2      joff 		EPE_WRITE(IntEn, IntEn_REOFIE);
    198   1.2      joff 	}
    199   1.2      joff 	return ndq;
    200   1.2      joff }
    201   1.2      joff 
    202   1.2      joff static int
    203   1.1      joff epe_intr(void *arg)
    204   1.1      joff {
    205   1.1      joff 	struct epe_softc *sc = (struct epe_softc *)arg;
    206   1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    207  1.29     skrll 	uint32_t ndq = 0, irq, *cur;
    208   1.1      joff 
    209   1.1      joff 	irq = EPE_READ(IntStsC);
    210   1.1      joff begin:
    211  1.29     skrll 	cur = (uint32_t *)(EPE_READ(RXStsQCurAdd) -
    212  1.11        he 		sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
    213  1.29     skrll 	CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(uint32_t),
    214  1.29     skrll 		RX_QLEN * 4 * sizeof(uint32_t),
    215   1.1      joff 		BUS_DMASYNC_PREREAD);
    216   1.1      joff 	while (sc->RXStsQ_cur != cur) {
    217   1.1      joff 		if ((sc->RXStsQ_cur[0] & (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) ==
    218   1.1      joff 			(RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) {
    219  1.29     skrll 			uint32_t bi = (sc->RXStsQ_cur[1] >> 16) & 0x7fff;
    220  1.29     skrll 			uint32_t fl = sc->RXStsQ_cur[1] & 0xffff;
    221   1.1      joff 			struct mbuf *m;
    222   1.1      joff 
    223   1.1      joff 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    224   1.1      joff 			if (m != NULL) MCLGET(m, M_DONTWAIT);
    225   1.1      joff 			if (m != NULL && (m->m_flags & M_EXT)) {
    226   1.1      joff 				bus_dmamap_unload(sc->sc_dmat,
    227   1.1      joff 					sc->rxq[bi].m_dmamap);
    228  1.34     ozaki 				m_set_rcvif(sc->rxq[bi].m, ifp);
    229   1.1      joff 				sc->rxq[bi].m->m_pkthdr.len =
    230   1.1      joff 					sc->rxq[bi].m->m_len = fl;
    231  1.33     ozaki 				if_percpuq_enqueue(ifp->if_percpuq,
    232  1.33     ozaki 				    sc->rxq[bi].m);
    233   1.1      joff 				sc->rxq[bi].m = m;
    234   1.1      joff 				bus_dmamap_load(sc->sc_dmat,
    235   1.1      joff 					sc->rxq[bi].m_dmamap,
    236   1.1      joff 					m->m_ext.ext_buf, MCLBYTES,
    237   1.1      joff 					NULL, BUS_DMA_NOWAIT);
    238   1.1      joff 				sc->RXDQ[bi * 2] =
    239   1.1      joff 					sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr;
    240   1.1      joff 			} else {
    241   1.1      joff 				/* Drop packets until we can get replacement
    242   1.1      joff 				 * empty mbufs for the RXDQ.
    243   1.1      joff 				 */
    244   1.1      joff 				if (m != NULL) {
    245   1.1      joff 					m_freem(m);
    246   1.1      joff 				}
    247   1.1      joff 				ifp->if_ierrors++;
    248   1.1      joff 			}
    249   1.1      joff 		} else {
    250   1.1      joff 			ifp->if_ierrors++;
    251   1.1      joff 		}
    252   1.1      joff 
    253   1.1      joff 		ndq++;
    254   1.1      joff 
    255   1.1      joff 		sc->RXStsQ_cur += 2;
    256   1.1      joff 		if (sc->RXStsQ_cur >= sc->RXStsQ + (RX_QLEN * 2)) {
    257   1.1      joff 			sc->RXStsQ_cur = sc->RXStsQ;
    258   1.1      joff 		}
    259   1.1      joff 	}
    260   1.1      joff 
    261   1.1      joff 	if (ndq > 0) {
    262   1.1      joff 		ifp->if_ipackets += ndq;
    263  1.29     skrll 		CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(uint32_t),
    264  1.29     skrll  			RX_QLEN * 4 * sizeof(uint32_t),
    265   1.1      joff 			BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    266   1.1      joff 		EPE_WRITE(RXStsEnq, ndq);
    267   1.1      joff 		EPE_WRITE(RXDEnq, ndq);
    268   1.1      joff 		ndq = 0;
    269   1.1      joff 	}
    270   1.1      joff 
    271   1.2      joff 	if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
    272  1.36    nonaka 		if_schedule_deferred_start(ifp);
    273   1.2      joff 	}
    274   1.1      joff 
    275   1.1      joff 	irq = EPE_READ(IntStsC);
    276   1.2      joff 	if ((irq & (IntSts_RxSQ|IntSts_ECI)) != 0)
    277   1.1      joff 		goto begin;
    278   1.2      joff 
    279   1.1      joff 	return (1);
    280   1.1      joff }
    281   1.1      joff 
    282   1.1      joff 
    283   1.1      joff static void
    284   1.1      joff epe_init(struct epe_softc *sc)
    285   1.1      joff {
    286   1.1      joff 	bus_dma_segment_t segs;
    287  1.11        he 	char *addr;
    288   1.1      joff 	int rsegs, err, i;
    289   1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    290   1.4  hamajima 	int mdcdiv = DEFAULT_MDCDIV;
    291   1.1      joff 
    292  1.12        ad 	callout_init(&sc->epe_tick_ch, 0);
    293   1.1      joff 
    294   1.1      joff 	/* Select primary Individual Address in Address Filter Pointer */
    295   1.1      joff 	EPE_WRITE(AFP, 0);
    296   1.1      joff 	/* Read ethernet MAC, should already be set by bootrom */
    297   1.1      joff 	bus_space_read_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    298   1.1      joff 		sc->sc_enaddr, ETHER_ADDR_LEN);
    299  1.27      matt 	aprint_normal_dev(sc->sc_dev, "MAC address %s\n",
    300   1.1      joff 		ether_sprintf(sc->sc_enaddr));
    301   1.1      joff 
    302   1.1      joff 	/* Soft Reset the MAC */
    303   1.1      joff 	EPE_WRITE(SelfCtl, SelfCtl_RESET);
    304   1.1      joff 	while(EPE_READ(SelfCtl) & SelfCtl_RESET);
    305   1.1      joff 
    306   1.1      joff 	/* suggested magic initialization values from datasheet */
    307   1.1      joff 	EPE_WRITE(RXBufThrshld, 0x800040);
    308   1.1      joff 	EPE_WRITE(TXBufThrshld, 0x200010);
    309   1.1      joff 	EPE_WRITE(RXStsThrshld, 0x40002);
    310   1.1      joff 	EPE_WRITE(TXStsThrshld, 0x40002);
    311   1.1      joff 	EPE_WRITE(RXDThrshld, 0x40002);
    312   1.1      joff 	EPE_WRITE(TXDThrshld, 0x40002);
    313   1.1      joff 
    314   1.1      joff 	/* Allocate a page of memory for descriptor and status queues */
    315   1.1      joff 	err = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, 0, PAGE_SIZE,
    316   1.1      joff 		&segs, 1, &rsegs, BUS_DMA_WAITOK);
    317   1.1      joff 	if (err == 0) {
    318   1.1      joff 		err = bus_dmamem_map(sc->sc_dmat, &segs, 1, PAGE_SIZE,
    319   1.2      joff 			&sc->ctrlpage, (BUS_DMA_WAITOK|BUS_DMA_COHERENT));
    320   1.1      joff 	}
    321   1.1      joff 	if (err == 0) {
    322   1.1      joff 		err = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
    323   1.1      joff 			0, BUS_DMA_WAITOK, &sc->ctrlpage_dmamap);
    324   1.1      joff 	}
    325   1.1      joff 	if (err == 0) {
    326   1.1      joff 		err = bus_dmamap_load(sc->sc_dmat, sc->ctrlpage_dmamap,
    327   1.1      joff 			sc->ctrlpage, PAGE_SIZE, NULL, BUS_DMA_WAITOK);
    328   1.1      joff 	}
    329   1.1      joff 	if (err != 0) {
    330  1.27      matt 		panic("%s: Cannot get DMA memory", device_xname(sc->sc_dev));
    331   1.1      joff 	}
    332   1.2      joff 	sc->ctrlpage_dsaddr = sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
    333  1.21    cegger 	memset(sc->ctrlpage, 0, PAGE_SIZE);
    334   1.1      joff 
    335   1.1      joff 	/* Set up pointers to start of each queue in kernel addr space.
    336   1.1      joff 	 * Each descriptor queue or status queue entry uses 2 words
    337   1.1      joff 	 */
    338  1.29     skrll 	sc->TXDQ = (uint32_t *)sc->ctrlpage;
    339   1.1      joff 	sc->TXDQ_cur = sc->TXDQ;
    340   1.1      joff 	sc->TXDQ_avail = TX_QLEN - 1;
    341   1.1      joff 	sc->TXStsQ = &sc->TXDQ[TX_QLEN * 2];
    342   1.1      joff 	sc->TXStsQ_cur = sc->TXStsQ;
    343   1.1      joff 	sc->RXDQ = &sc->TXStsQ[TX_QLEN];
    344   1.1      joff 	sc->RXStsQ = &sc->RXDQ[RX_QLEN * 2];
    345   1.1      joff 	sc->RXStsQ_cur = sc->RXStsQ;
    346   1.1      joff 
    347   1.1      joff 	/* Program each queue's start addr, cur addr, and len registers
    348   1.1      joff 	 * with the physical addresses.
    349   1.1      joff 	 */
    350  1.11        he 	addr = (char *)sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
    351  1.29     skrll 	EPE_WRITE(TXDQBAdd, (uint32_t)addr);
    352  1.29     skrll 	EPE_WRITE(TXDQCurAdd, (uint32_t)addr);
    353  1.29     skrll 	EPE_WRITE(TXDQBLen, TX_QLEN * 2 * sizeof(uint32_t));
    354  1.29     skrll 
    355  1.29     skrll 	addr += (sc->TXStsQ - sc->TXDQ) * sizeof(uint32_t);
    356  1.29     skrll 	EPE_WRITE(TXStsQBAdd, (uint32_t)addr);
    357  1.29     skrll 	EPE_WRITE(TXStsQCurAdd, (uint32_t)addr);
    358  1.29     skrll 	EPE_WRITE(TXStsQBLen, TX_QLEN * sizeof(uint32_t));
    359  1.29     skrll 
    360  1.29     skrll 	addr += (sc->RXDQ - sc->TXStsQ) * sizeof(uint32_t);
    361  1.29     skrll 	EPE_WRITE(RXDQBAdd, (uint32_t)addr);
    362  1.29     skrll 	EPE_WRITE(RXDCurAdd, (uint32_t)addr);
    363  1.29     skrll 	EPE_WRITE(RXDQBLen, RX_QLEN * 2 * sizeof(uint32_t));
    364   1.1      joff 
    365  1.29     skrll 	addr += (sc->RXStsQ - sc->RXDQ) * sizeof(uint32_t);
    366  1.29     skrll 	EPE_WRITE(RXStsQBAdd, (uint32_t)addr);
    367  1.29     skrll 	EPE_WRITE(RXStsQCurAdd, (uint32_t)addr);
    368  1.29     skrll 	EPE_WRITE(RXStsQBLen, RX_QLEN * 2 * sizeof(uint32_t));
    369   1.1      joff 
    370   1.1      joff 	/* Populate the RXDQ with mbufs */
    371   1.1      joff 	for(i = 0; i < RX_QLEN; i++) {
    372   1.1      joff 		struct mbuf *m;
    373   1.1      joff 
    374   1.1      joff 		bus_dmamap_create(sc->sc_dmat, MCLBYTES, TX_QLEN/4, MCLBYTES, 0,
    375   1.1      joff 			BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
    376   1.1      joff 		MGETHDR(m, M_WAIT, MT_DATA);
    377   1.1      joff 		MCLGET(m, M_WAIT);
    378   1.1      joff 		sc->rxq[i].m = m;
    379   1.1      joff 		bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
    380   1.1      joff 			m->m_ext.ext_buf, MCLBYTES, NULL,
    381   1.1      joff 			BUS_DMA_WAITOK);
    382   1.1      joff 
    383   1.1      joff 		sc->RXDQ[i * 2] = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr;
    384   1.1      joff 		sc->RXDQ[i * 2 + 1] = (i << 16) | MCLBYTES;
    385   1.1      joff 		bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
    386   1.1      joff 			MCLBYTES, BUS_DMASYNC_PREREAD);
    387   1.1      joff 	}
    388   1.1      joff 
    389   1.1      joff 	for(i = 0; i < TX_QLEN; i++) {
    390   1.1      joff 		bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
    391   1.1      joff 			(BUS_DMA_WAITOK|BUS_DMA_ALLOCNOW),
    392   1.1      joff 			&sc->txq[i].m_dmamap);
    393   1.1      joff 		sc->txq[i].m = NULL;
    394   1.1      joff 		sc->TXDQ[i * 2 + 1] = (i << 16);
    395   1.1      joff 	}
    396   1.1      joff 
    397   1.1      joff 	/* Divide HCLK by 32 for MDC clock */
    398  1.27      matt 	if (device_cfdata(sc->sc_dev)->cf_flags)
    399  1.27      matt 		mdcdiv = device_cfdata(sc->sc_dev)->cf_flags;
    400   1.4  hamajima 	EPE_WRITE(SelfCtl, (SelfCtl_MDCDIV(mdcdiv)|SelfCtl_PSPRS));
    401   1.1      joff 
    402   1.1      joff 	sc->sc_mii.mii_ifp = ifp;
    403   1.1      joff 	sc->sc_mii.mii_readreg = epe_mii_readreg;
    404   1.1      joff 	sc->sc_mii.mii_writereg = epe_mii_writereg;
    405   1.1      joff 	sc->sc_mii.mii_statchg = epe_statchg;
    406  1.15    dyoung 	sc->sc_ec.ec_mii = &sc->sc_mii;
    407   1.1      joff 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epe_mediachange,
    408  1.15    dyoung 		ether_mediastatus);
    409  1.27      matt 	mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    410   1.1      joff 		MII_OFFSET_ANY, 0);
    411   1.1      joff 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    412   1.1      joff 
    413   1.1      joff 	EPE_WRITE(BMCtl, BMCtl_RxEn|BMCtl_TxEn);
    414   1.2      joff 	EPE_WRITE(IntEn, IntEn_REOFIE);
    415   1.1      joff 	/* maximum valid max frame length */
    416   1.1      joff 	EPE_WRITE(MaxFrmLen, (0x7ff << 16)|MHLEN);
    417   1.1      joff 	/* wait for receiver ready */
    418  1.30     joerg 	while((EPE_READ(BMSts) & BMSts_RxAct) == 0)
    419  1.30     joerg 		continue;
    420   1.1      joff 	/* enqueue the entries in RXStsQ and RXDQ */
    421   1.2      joff 	CTRLPAGE_DMASYNC(0, sc->ctrlpage_dmamap->dm_mapsize,
    422   1.1      joff 		BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    423   1.1      joff 	EPE_WRITE(RXDEnq, RX_QLEN - 1);
    424   1.1      joff 	EPE_WRITE(RXStsEnq, RX_QLEN - 1);
    425   1.1      joff 
    426   1.1      joff 	/*
    427   1.1      joff 	 * We can support 802.1Q VLAN-sized frames.
    428   1.1      joff 	 */
    429   1.1      joff 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    430   1.1      joff 
    431  1.27      matt         strcpy(ifp->if_xname, device_xname(sc->sc_dev));
    432   1.1      joff         ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
    433   1.1      joff         ifp->if_ioctl = epe_ifioctl;
    434   1.1      joff         ifp->if_start = epe_ifstart;
    435   1.1      joff         ifp->if_watchdog = epe_ifwatchdog;
    436   1.1      joff         ifp->if_init = epe_ifinit;
    437   1.1      joff         ifp->if_stop = epe_ifstop;
    438   1.1      joff         ifp->if_timer = 0;
    439   1.1      joff 	ifp->if_softc = sc;
    440   1.1      joff         IFQ_SET_READY(&ifp->if_snd);
    441   1.1      joff         if_attach(ifp);
    442  1.36    nonaka 	if_deferred_start_init(ifp, NULL);
    443   1.1      joff         ether_ifattach(ifp, (sc)->sc_enaddr);
    444   1.1      joff }
    445   1.1      joff 
    446   1.1      joff static int
    447  1.19       dsl epe_mediachange(struct ifnet *ifp)
    448   1.1      joff {
    449   1.1      joff 	if (ifp->if_flags & IFF_UP)
    450   1.1      joff 		epe_ifinit(ifp);
    451   1.1      joff 	return (0);
    452   1.1      joff }
    453   1.1      joff 
    454   1.1      joff int
    455  1.27      matt epe_mii_readreg(device_t self, int phy, int reg)
    456   1.1      joff {
    457  1.29     skrll 	uint32_t d, v;
    458   1.1      joff 
    459   1.1      joff 	d = EPE_READ(SelfCtl);
    460   1.1      joff 	EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
    461   1.1      joff 	EPE_WRITE(MIICmd, (MIICmd_READ | (phy << 5) | reg));
    462   1.1      joff 	while(EPE_READ(MIISts) & MIISts_BUSY);
    463   1.1      joff 	v = EPE_READ(MIIData);
    464   1.1      joff 	EPE_WRITE(SelfCtl, d); /* restore old value */
    465   1.1      joff 	return v;
    466   1.1      joff }
    467   1.1      joff 
    468   1.1      joff void
    469  1.27      matt epe_mii_writereg(device_t self, int phy, int reg, int val)
    470   1.1      joff {
    471  1.29     skrll 	uint32_t d;
    472   1.1      joff 
    473   1.1      joff 	d = EPE_READ(SelfCtl);
    474   1.1      joff 	EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
    475   1.3  hamajima 	EPE_WRITE(MIIData, val);
    476   1.1      joff 	EPE_WRITE(MIICmd, (MIICmd_WRITE | (phy << 5) | reg));
    477   1.1      joff 	while(EPE_READ(MIISts) & MIISts_BUSY);
    478   1.1      joff 	EPE_WRITE(SelfCtl, d); /* restore old value */
    479   1.1      joff }
    480   1.1      joff 
    481   1.1      joff 
    482   1.1      joff void
    483  1.27      matt epe_statchg(struct ifnet *ifp)
    484   1.1      joff {
    485  1.27      matt         struct epe_softc *sc = ifp->if_softc;
    486  1.29     skrll         uint32_t reg;
    487   1.1      joff 
    488   1.1      joff         /*
    489   1.1      joff          * We must keep the MAC and the PHY in sync as
    490   1.1      joff          * to the status of full-duplex!
    491   1.1      joff          */
    492   1.1      joff         reg = EPE_READ(TestCtl);
    493   1.1      joff         if (sc->sc_mii.mii_media_active & IFM_FDX)
    494   1.1      joff                 reg |= TestCtl_MFDX;
    495   1.1      joff         else
    496   1.1      joff                 reg &= ~TestCtl_MFDX;
    497   1.1      joff 	EPE_WRITE(TestCtl, reg);
    498   1.1      joff }
    499   1.1      joff 
    500   1.1      joff void
    501  1.19       dsl epe_tick(void *arg)
    502   1.1      joff {
    503   1.1      joff 	struct epe_softc* sc = (struct epe_softc *)arg;
    504   1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    505   1.2      joff 	int s;
    506  1.29     skrll 	uint32_t misses;
    507   1.1      joff 
    508   1.1      joff 	ifp->if_collisions += EPE_READ(TXCollCnt);
    509   1.1      joff 	/* These misses are ok, they will happen if the RAM/CPU can't keep up */
    510   1.1      joff 	misses = EPE_READ(RXMissCnt);
    511   1.1      joff 	if (misses > 0)
    512  1.27      matt 		printf("%s: %d rx misses\n", device_xname(sc->sc_dev), misses);
    513   1.1      joff 
    514   1.2      joff 	s = splnet();
    515   1.2      joff 	if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
    516   1.2      joff 		epe_ifstart(ifp);
    517   1.2      joff 	}
    518   1.2      joff 	splx(s);
    519   1.2      joff 
    520   1.1      joff 	mii_tick(&sc->sc_mii);
    521   1.1      joff 	callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
    522   1.1      joff }
    523   1.1      joff 
    524   1.1      joff 
    525   1.1      joff static int
    526  1.19       dsl epe_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
    527   1.1      joff {
    528   1.1      joff 	int s, error;
    529   1.1      joff 
    530   1.1      joff 	s = splnet();
    531  1.15    dyoung 	error = ether_ioctl(ifp, cmd, data);
    532  1.15    dyoung 	if (error == ENETRESET) {
    533  1.15    dyoung 		if (ifp->if_flags & IFF_RUNNING)
    534  1.15    dyoung 			epe_setaddr(ifp);
    535  1.15    dyoung 		error = 0;
    536   1.1      joff 	}
    537   1.1      joff 	splx(s);
    538   1.1      joff 	return error;
    539   1.1      joff }
    540   1.1      joff 
    541   1.1      joff static void
    542  1.19       dsl epe_ifstart(struct ifnet *ifp)
    543   1.1      joff {
    544   1.1      joff 	struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
    545   1.1      joff 	struct mbuf *m;
    546   1.1      joff 	bus_dma_segment_t *segs;
    547   1.2      joff 	int s, bi, err, nsegs, ndq;
    548   1.2      joff 
    549   1.2      joff 	s = splnet();
    550   1.2      joff start:
    551   1.2      joff 	ndq = 0;
    552   1.1      joff 	if (sc->TXDQ_avail == 0) {
    553   1.2      joff 		if (epe_gctx(sc) == 0) {
    554   1.2      joff 			/* Enable End-Of-TX-Chain interrupt */
    555   1.2      joff 			EPE_WRITE(IntEn, IntEn_REOFIE|IntEn_ECIE);
    556   1.2      joff 			ifp->if_flags |= IFF_OACTIVE;
    557   1.2      joff 			ifp->if_timer = 10;
    558   1.2      joff 			splx(s);
    559   1.2      joff 			return;
    560   1.2      joff 		}
    561   1.2      joff 	}
    562   1.2      joff 
    563   1.1      joff 	bi = sc->TXDQ_cur - sc->TXDQ;
    564   1.1      joff 
    565   1.1      joff 	IFQ_POLL(&ifp->if_snd, m);
    566   1.1      joff 	if (m == NULL) {
    567   1.1      joff 		splx(s);
    568   1.1      joff 		return;
    569   1.1      joff 	}
    570   1.2      joff more:
    571   1.1      joff 	if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
    572   1.1      joff 		BUS_DMA_NOWAIT)) ||
    573   1.1      joff 		sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
    574   1.1      joff 		sc->txq[bi].m_dmamap->dm_nsegs > (sc->TXDQ_avail - ndq)) {
    575   1.1      joff 		/* Copy entire mbuf chain to new and 32-bit aligned storage */
    576   1.1      joff 		struct mbuf *mn;
    577   1.1      joff 
    578   1.1      joff 		if (err == 0)
    579   1.1      joff 			bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
    580   1.1      joff 
    581   1.1      joff 		MGETHDR(mn, M_DONTWAIT, MT_DATA);
    582   1.1      joff 		if (mn == NULL) goto stop;
    583   1.1      joff 		if (m->m_pkthdr.len > (MHLEN & (~0x3))) {
    584   1.1      joff 			MCLGET(mn, M_DONTWAIT);
    585   1.1      joff 			if ((mn->m_flags & M_EXT) == 0) {
    586   1.1      joff 				m_freem(mn);
    587   1.1      joff 				goto stop;
    588   1.1      joff 			}
    589   1.1      joff 		}
    590  1.29     skrll 		mn->m_data = (void *)(((uint32_t)mn->m_data + 0x3) & (~0x3));
    591  1.10  christos 		m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, void *));
    592   1.1      joff 		mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
    593   1.1      joff 		IFQ_DEQUEUE(&ifp->if_snd, m);
    594   1.1      joff 		m_freem(m);
    595   1.1      joff 		m = mn;
    596   1.1      joff 		bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
    597   1.1      joff 			BUS_DMA_NOWAIT);
    598   1.1      joff 	} else {
    599   1.1      joff 		IFQ_DEQUEUE(&ifp->if_snd, m);
    600   1.1      joff 	}
    601   1.1      joff 
    602  1.38   msaitoh 	bpf_mtap(ifp, m, BPF_D_OUT);
    603   1.1      joff 
    604   1.1      joff 	nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
    605   1.1      joff 	segs = sc->txq[bi].m_dmamap->dm_segs;
    606   1.1      joff 	bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
    607   1.1      joff 		sc->txq[bi].m_dmamap->dm_mapsize,
    608   1.1      joff 		BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    609   1.1      joff 
    610   1.1      joff 	/* XXX: This driver hasn't been tested w/nsegs > 1 */
    611   1.1      joff 	while (nsegs > 0) {
    612   1.1      joff 		nsegs--;
    613   1.1      joff 		sc->txq[bi].m = m;
    614   1.1      joff 		sc->TXDQ[bi * 2] = segs->ds_addr;
    615   1.1      joff 		if (nsegs == 0)
    616   1.1      joff 			sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16) |
    617   1.1      joff 				(1 << 31);
    618   1.1      joff 		else
    619   1.1      joff 			sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16);
    620   1.1      joff 		segs++;
    621   1.1      joff 		bi = (bi + 1) % TX_QLEN;
    622   1.1      joff 		ndq++;
    623   1.1      joff 	}
    624   1.1      joff 
    625   1.1      joff 
    626   1.2      joff 	/*
    627   1.2      joff 	 * Enqueue another.  Don't do more than half the available
    628   1.2      joff 	 * descriptors before telling the MAC about them
    629   1.2      joff 	 */
    630   1.2      joff 	if ((sc->TXDQ_avail - ndq) > 0 && ndq < TX_QLEN / 2) {
    631   1.1      joff 		IFQ_POLL(&ifp->if_snd, m);
    632   1.1      joff 		if (m != NULL) {
    633   1.2      joff 			goto more;
    634   1.1      joff 		}
    635   1.1      joff 	}
    636   1.1      joff stop:
    637   1.1      joff 	if (ndq > 0) {
    638   1.1      joff 		sc->TXDQ_avail -= ndq;
    639   1.1      joff 		sc->TXDQ_cur = &sc->TXDQ[bi];
    640  1.29     skrll 		CTRLPAGE_DMASYNC(0, TX_QLEN * 2 * sizeof(uint32_t),
    641   1.1      joff 			BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    642   1.1      joff 		EPE_WRITE(TXDEnq, ndq);
    643   1.1      joff 	}
    644   1.2      joff 
    645   1.2      joff 	if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
    646   1.2      joff 		goto start;
    647   1.2      joff 
    648   1.1      joff 	splx(s);
    649   1.1      joff 	return;
    650   1.1      joff }
    651   1.1      joff 
    652   1.1      joff static void
    653  1.19       dsl epe_ifwatchdog(struct ifnet *ifp)
    654   1.1      joff {
    655   1.1      joff 	struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
    656   1.1      joff 
    657   1.1      joff 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    658   1.1      joff 		return;
    659   1.2      joff        	printf("%s: device timeout, BMCtl = 0x%08x, BMSts = 0x%08x\n",
    660  1.27      matt 		device_xname(sc->sc_dev), EPE_READ(BMCtl), EPE_READ(BMSts));
    661   1.1      joff }
    662   1.1      joff 
    663   1.1      joff static int
    664  1.19       dsl epe_ifinit(struct ifnet *ifp)
    665   1.1      joff {
    666   1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    667  1.15    dyoung 	int rc, s = splnet();
    668   1.1      joff 
    669   1.1      joff 	callout_stop(&sc->epe_tick_ch);
    670   1.1      joff 	EPE_WRITE(RXCtl, RXCtl_IA0|RXCtl_BA|RXCtl_RCRCA|RXCtl_SRxON);
    671   1.1      joff 	EPE_WRITE(TXCtl, TXCtl_STxON);
    672   1.1      joff 	EPE_WRITE(GIIntMsk, GIIntMsk_INT); /* start interrupting */
    673  1.15    dyoung 
    674  1.15    dyoung 	if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
    675  1.15    dyoung 		rc = 0;
    676  1.15    dyoung 	else if (rc != 0)
    677  1.15    dyoung 		goto out;
    678  1.15    dyoung 
    679   1.1      joff 	callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
    680   1.1      joff         ifp->if_flags |= IFF_RUNNING;
    681  1.15    dyoung out:
    682   1.1      joff 	splx(s);
    683   1.1      joff 	return 0;
    684   1.1      joff }
    685   1.1      joff 
    686   1.1      joff static void
    687  1.19       dsl epe_ifstop(struct ifnet *ifp, int disable)
    688   1.1      joff {
    689   1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    690   1.1      joff 
    691   1.1      joff 
    692   1.1      joff 	EPE_WRITE(RXCtl, 0);
    693   1.1      joff 	EPE_WRITE(TXCtl, 0);
    694   1.1      joff 	EPE_WRITE(GIIntMsk, 0);
    695   1.1      joff 	callout_stop(&sc->epe_tick_ch);
    696   1.1      joff 
    697   1.1      joff 	/* Down the MII. */
    698   1.1      joff 	mii_down(&sc->sc_mii);
    699   1.1      joff 
    700   1.1      joff 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    701   1.1      joff 	ifp->if_timer = 0;
    702   1.1      joff 	sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
    703   1.1      joff }
    704   1.1      joff 
    705   1.1      joff static void
    706  1.19       dsl epe_setaddr(struct ifnet *ifp)
    707   1.1      joff {
    708   1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    709   1.1      joff 	struct ethercom *ac = &sc->sc_ec;
    710   1.1      joff 	struct ether_multi *enm;
    711   1.1      joff 	struct ether_multistep step;
    712  1.29     skrll 	uint8_t ias[2][ETHER_ADDR_LEN];
    713  1.29     skrll 	uint32_t h, nma = 0, hashes[2] = { 0, 0 };
    714  1.29     skrll 	uint32_t rxctl = EPE_READ(RXCtl);
    715   1.1      joff 
    716   1.1      joff 	/* disable receiver temporarily */
    717   1.1      joff 	EPE_WRITE(RXCtl, rxctl & ~RXCtl_SRxON);
    718   1.1      joff 
    719   1.1      joff 	rxctl &= ~(RXCtl_MA|RXCtl_PA|RXCtl_IA2|RXCtl_IA3);
    720   1.1      joff 
    721   1.1      joff 	if (ifp->if_flags & IFF_PROMISC) {
    722   1.1      joff 		rxctl |= RXCtl_PA;
    723   1.1      joff 	}
    724   1.1      joff 
    725   1.1      joff 	ifp->if_flags &= ~IFF_ALLMULTI;
    726   1.1      joff 
    727   1.1      joff 	ETHER_FIRST_MULTI(step, ac, enm);
    728   1.1      joff 	while (enm != NULL) {
    729   1.1      joff 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
    730   1.1      joff 			/*
    731   1.1      joff 			 * We must listen to a range of multicast addresses.
    732   1.1      joff 			 * For now, just accept all multicasts, rather than
    733   1.1      joff 			 * trying to set only those filter bits needed to match
    734   1.1      joff 			 * the range.  (At this time, the only use of address
    735   1.1      joff 			 * ranges is for IP multicast routing, for which the
    736   1.1      joff 			 * range is big enough to require all bits set.)
    737   1.1      joff 			 */
    738   1.1      joff 			rxctl &= ~(RXCtl_IA2|RXCtl_IA3);
    739   1.1      joff 			rxctl |= RXCtl_MA;
    740   1.1      joff 			hashes[0] = 0xffffffffUL;
    741   1.1      joff 			hashes[1] = 0xffffffffUL;
    742   1.1      joff 			ifp->if_flags |= IFF_ALLMULTI;
    743   1.1      joff 			break;
    744   1.1      joff 		}
    745   1.1      joff 
    746   1.1      joff 		if (nma < 2) {
    747   1.1      joff 			/* We can program 2 perfect address filters for mcast */
    748   1.1      joff 			memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
    749   1.1      joff 			rxctl |= (1 << (nma + 2));
    750   1.1      joff 		} else {
    751   1.1      joff 			/*
    752   1.1      joff 			 * XXX: Datasheet is not very clear here, I'm not sure
    753   1.1      joff 			 * if I'm doing this right.  --joff
    754   1.1      joff 			 */
    755   1.1      joff 			h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
    756   1.1      joff 
    757   1.1      joff 			/* Just want the 6 most-significant bits. */
    758   1.1      joff 			h = h >> 26;
    759   1.1      joff 
    760   1.1      joff 			hashes[ h / 32 ] |=  (1 << (h % 32));
    761   1.1      joff 			rxctl |= RXCtl_MA;
    762   1.1      joff 		}
    763   1.1      joff 		ETHER_NEXT_MULTI(step, enm);
    764   1.1      joff 		nma++;
    765   1.1      joff 	}
    766   1.1      joff 
    767   1.1      joff 	EPE_WRITE(AFP, 0);
    768   1.1      joff 	bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    769   1.1      joff 		sc->sc_enaddr, ETHER_ADDR_LEN);
    770   1.1      joff 	if (rxctl & RXCtl_IA2) {
    771   1.1      joff 		EPE_WRITE(AFP, 2);
    772   1.1      joff 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    773   1.1      joff 			ias[0], ETHER_ADDR_LEN);
    774   1.1      joff 	}
    775   1.1      joff 	if (rxctl & RXCtl_IA3) {
    776   1.1      joff 		EPE_WRITE(AFP, 3);
    777   1.1      joff 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    778   1.1      joff 			ias[1], ETHER_ADDR_LEN);
    779   1.1      joff 	}
    780   1.1      joff 	if (hashes[0] != 0 && hashes[1] != 0) {
    781   1.1      joff 		EPE_WRITE(AFP, 7);
    782   1.1      joff 		EPE_WRITE(HashTbl, hashes[0]);
    783   1.1      joff 		EPE_WRITE(HashTbl + 4, hashes[1]);
    784   1.1      joff 	}
    785   1.1      joff 	EPE_WRITE(RXCtl, rxctl);
    786   1.1      joff }
    787