Home | History | Annotate | Line # | Download | only in ep93xx
epe.c revision 1.48
      1  1.48   thorpej /*	$NetBSD: epe.c,v 1.48 2020/02/19 02:51:54 thorpej Exp $	*/
      2   1.1      joff 
      3   1.1      joff /*
      4   1.1      joff  * Copyright (c) 2004 Jesse Off
      5   1.1      joff  * All rights reserved.
      6   1.1      joff  *
      7   1.1      joff  * Redistribution and use in source and binary forms, with or without
      8   1.1      joff  * modification, are permitted provided that the following conditions
      9   1.1      joff  * are met:
     10   1.1      joff  * 1. Redistributions of source code must retain the above copyright
     11   1.1      joff  *    notice, this list of conditions and the following disclaimer.
     12   1.1      joff  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1      joff  *    notice, this list of conditions and the following disclaimer in the
     14   1.1      joff  *    documentation and/or other materials provided with the distribution.
     15   1.1      joff  *
     16   1.1      joff  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17   1.1      joff  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18   1.1      joff  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19   1.1      joff  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20   1.1      joff  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21   1.1      joff  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22   1.1      joff  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23   1.1      joff  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24   1.1      joff  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25   1.1      joff  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26   1.1      joff  * POSSIBILITY OF SUCH DAMAGE.
     27   1.1      joff  */
     28   1.1      joff 
     29   1.1      joff #include <sys/cdefs.h>
     30  1.48   thorpej __KERNEL_RCSID(0, "$NetBSD: epe.c,v 1.48 2020/02/19 02:51:54 thorpej Exp $");
     31   1.1      joff 
     32   1.1      joff #include <sys/types.h>
     33   1.1      joff #include <sys/param.h>
     34   1.1      joff #include <sys/systm.h>
     35   1.1      joff #include <sys/ioctl.h>
     36   1.1      joff #include <sys/kernel.h>
     37   1.1      joff #include <sys/proc.h>
     38   1.1      joff #include <sys/malloc.h>
     39   1.1      joff #include <sys/time.h>
     40   1.1      joff #include <sys/device.h>
     41   1.1      joff #include <uvm/uvm_extern.h>
     42   1.1      joff 
     43  1.26    dyoung #include <sys/bus.h>
     44   1.1      joff #include <machine/intr.h>
     45   1.1      joff 
     46   1.1      joff #include <arm/cpufunc.h>
     47   1.1      joff 
     48  1.41   msaitoh #include <arm/ep93xx/epsocvar.h>
     49   1.1      joff #include <arm/ep93xx/ep93xxvar.h>
     50   1.1      joff 
     51   1.1      joff #include <net/if.h>
     52   1.1      joff #include <net/if_dl.h>
     53   1.1      joff #include <net/if_types.h>
     54   1.1      joff #include <net/if_media.h>
     55   1.1      joff #include <net/if_ether.h>
     56  1.37   msaitoh #include <net/bpf.h>
     57   1.1      joff 
     58   1.1      joff #include <dev/mii/mii.h>
     59   1.1      joff #include <dev/mii/miivar.h>
     60   1.1      joff 
     61   1.1      joff #ifdef INET
     62   1.1      joff #include <netinet/in.h>
     63   1.1      joff #include <netinet/in_systm.h>
     64   1.1      joff #include <netinet/in_var.h>
     65   1.1      joff #include <netinet/ip.h>
     66   1.1      joff #include <netinet/if_inarp.h>
     67   1.1      joff #endif
     68   1.1      joff 
     69   1.2      joff #include <arm/ep93xx/ep93xxreg.h>
     70  1.41   msaitoh #include <arm/ep93xx/epereg.h>
     71  1.41   msaitoh #include <arm/ep93xx/epevar.h>
     72   1.1      joff 
     73   1.4  hamajima #define DEFAULT_MDCDIV	32
     74   1.4  hamajima 
     75   1.2      joff #ifndef EPE_FAST
     76   1.2      joff #define EPE_FAST
     77   1.2      joff #endif
     78   1.1      joff 
     79   1.2      joff #ifndef EPE_FAST
     80   1.1      joff #define EPE_READ(x) \
     81   1.1      joff 	bus_space_read_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x))
     82   1.1      joff #define EPE_WRITE(x, y) \
     83   1.1      joff 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x), (y))
     84   1.2      joff #define CTRLPAGE_DMASYNC(x, y, z) \
     85   1.2      joff 	bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap, (x), (y), (z))
     86   1.2      joff #else
     87  1.29     skrll #define EPE_READ(x) *(volatile uint32_t *) \
     88   1.2      joff 	(EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x))
     89  1.29     skrll #define EPE_WRITE(x, y) *(volatile uint32_t *) \
     90   1.2      joff 	(EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x)) = y
     91   1.2      joff #define CTRLPAGE_DMASYNC(x, y, z)
     92   1.2      joff #endif /* ! EPE_FAST */
     93   1.1      joff 
     94  1.27      matt static int	epe_match(device_t , cfdata_t, void *);
     95  1.27      matt static void	epe_attach(device_t, device_t, void *);
     96   1.1      joff static void	epe_init(struct epe_softc *);
     97  1.42   msaitoh static int	epe_intr(void* arg);
     98   1.2      joff static int	epe_gctx(struct epe_softc *);
     99  1.39   msaitoh int		epe_mii_readreg (device_t, int, int, uint16_t *);
    100  1.39   msaitoh int		epe_mii_writereg (device_t, int, int, uint16_t);
    101  1.27      matt void		epe_statchg (struct ifnet *);
    102   1.1      joff void		epe_tick (void *);
    103  1.10  christos static int	epe_ifioctl (struct ifnet *, u_long, void *);
    104   1.1      joff static void	epe_ifstart (struct ifnet *);
    105   1.1      joff static void	epe_ifwatchdog (struct ifnet *);
    106   1.1      joff static int	epe_ifinit (struct ifnet *);
    107   1.1      joff static void	epe_ifstop (struct ifnet *, int);
    108   1.1      joff static void	epe_setaddr (struct ifnet *);
    109   1.1      joff 
    110  1.28       chs CFATTACH_DECL_NEW(epe, sizeof(struct epe_softc),
    111   1.1      joff     epe_match, epe_attach, NULL, NULL);
    112   1.1      joff 
    113   1.1      joff static int
    114  1.27      matt epe_match(device_t parent, cfdata_t match, void *aux)
    115   1.1      joff {
    116   1.1      joff 	return 2;
    117   1.1      joff }
    118   1.1      joff 
    119   1.1      joff static void
    120  1.27      matt epe_attach(device_t parent, device_t self, void *aux)
    121   1.1      joff {
    122  1.27      matt 	struct epe_softc		*sc = device_private(self);
    123   1.1      joff 	struct epsoc_attach_args	*sa;
    124   1.8   thorpej 	prop_data_t			 enaddr;
    125   1.1      joff 
    126  1.27      matt 	aprint_normal("\n");
    127   1.1      joff 	sa = aux;
    128  1.27      matt 	sc->sc_dev = self;
    129   1.1      joff 	sc->sc_iot = sa->sa_iot;
    130   1.1      joff 	sc->sc_intr = sa->sa_intr;
    131   1.1      joff 	sc->sc_dmat = sa->sa_dmat;
    132   1.1      joff 
    133  1.41   msaitoh 	if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size,
    134   1.1      joff 		0, &sc->sc_ioh))
    135  1.28       chs 		panic("%s: Cannot map registers", device_xname(self));
    136   1.1      joff 
    137   1.4  hamajima 	/* Fetch the Ethernet address from property if set. */
    138  1.24    martin 	enaddr = prop_dictionary_get(device_properties(self), "mac-address");
    139   1.8   thorpej 	if (enaddr != NULL) {
    140   1.8   thorpej 		KASSERT(prop_object_type(enaddr) == PROP_TYPE_DATA);
    141   1.8   thorpej 		KASSERT(prop_data_size(enaddr) == ETHER_ADDR_LEN);
    142   1.8   thorpej 		memcpy(sc->sc_enaddr, prop_data_data_nocopy(enaddr),
    143   1.8   thorpej 		       ETHER_ADDR_LEN);
    144   1.4  hamajima 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, EPE_AFP, 0);
    145   1.4  hamajima 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    146   1.4  hamajima 					 sc->sc_enaddr, ETHER_ADDR_LEN);
    147   1.4  hamajima 	}
    148   1.4  hamajima 
    149  1.42   msaitoh 	ep93xx_intr_establish(sc->sc_intr, IPL_NET, epe_intr, sc);
    150   1.1      joff 	epe_init(sc);
    151   1.1      joff }
    152   1.1      joff 
    153   1.1      joff static int
    154   1.2      joff epe_gctx(struct epe_softc *sc)
    155   1.2      joff {
    156   1.2      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    157  1.29     skrll 	uint32_t *cur, ndq = 0;
    158   1.2      joff 
    159   1.2      joff 	/* Handle transmit completions */
    160  1.29     skrll 	cur = (uint32_t *)(EPE_READ(TXStsQCurAdd) -
    161  1.11        he 		sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
    162   1.2      joff 
    163  1.41   msaitoh 	if (sc->TXStsQ_cur != cur) {
    164  1.41   msaitoh 		CTRLPAGE_DMASYNC(TX_QLEN * 2 * sizeof(uint32_t),
    165  1.29     skrll 			TX_QLEN * sizeof(uint32_t), BUS_DMASYNC_PREREAD);
    166  1.41   msaitoh 	} else
    167   1.2      joff 		return 0;
    168   1.2      joff 
    169   1.2      joff 	do {
    170  1.29     skrll 		uint32_t tbi = *sc->TXStsQ_cur & 0x7fff;
    171   1.2      joff 		struct mbuf *m = sc->txq[tbi].m;
    172   1.2      joff 
    173  1.41   msaitoh 		if ((*sc->TXStsQ_cur & TXStsQ_TxWE) == 0)
    174  1.46     skrll 			if_statinc(ifp, if_oerrors);
    175  1.41   msaitoh 
    176   1.2      joff 		bus_dmamap_unload(sc->sc_dmat, sc->txq[tbi].m_dmamap);
    177   1.2      joff 		m_freem(m);
    178   1.2      joff 		do {
    179   1.2      joff 			sc->txq[tbi].m = NULL;
    180   1.2      joff 			ndq++;
    181   1.2      joff 			tbi = (tbi + 1) % TX_QLEN;
    182   1.2      joff 		} while (sc->txq[tbi].m == m);
    183   1.2      joff 
    184  1.46     skrll 		if_statinc(ifp, if_opackets);
    185   1.2      joff 		sc->TXStsQ_cur++;
    186   1.2      joff 		if (sc->TXStsQ_cur >= sc->TXStsQ + TX_QLEN) {
    187   1.2      joff 			sc->TXStsQ_cur = sc->TXStsQ;
    188   1.2      joff 		}
    189  1.41   msaitoh 	} while (sc->TXStsQ_cur != cur);
    190   1.2      joff 
    191   1.2      joff 	sc->TXDQ_avail += ndq;
    192   1.2      joff 	if (ifp->if_flags & IFF_OACTIVE) {
    193   1.2      joff 		ifp->if_flags &= ~IFF_OACTIVE;
    194   1.2      joff 		/* Disable end-of-tx-chain interrupt */
    195   1.2      joff 		EPE_WRITE(IntEn, IntEn_REOFIE);
    196   1.2      joff 	}
    197   1.2      joff 	return ndq;
    198   1.2      joff }
    199   1.2      joff 
    200   1.2      joff static int
    201   1.1      joff epe_intr(void *arg)
    202   1.1      joff {
    203   1.1      joff 	struct epe_softc *sc = (struct epe_softc *)arg;
    204   1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    205  1.29     skrll 	uint32_t ndq = 0, irq, *cur;
    206   1.1      joff 
    207   1.1      joff 	irq = EPE_READ(IntStsC);
    208   1.1      joff begin:
    209  1.29     skrll 	cur = (uint32_t *)(EPE_READ(RXStsQCurAdd) -
    210  1.11        he 		sc->ctrlpage_dsaddr + (char*)sc->ctrlpage);
    211  1.29     skrll 	CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(uint32_t),
    212  1.41   msaitoh 		RX_QLEN * 4 * sizeof(uint32_t),
    213   1.1      joff 		BUS_DMASYNC_PREREAD);
    214   1.1      joff 	while (sc->RXStsQ_cur != cur) {
    215  1.41   msaitoh 		if ((sc->RXStsQ_cur[0] & (RXStsQ_RWE | RXStsQ_RFP |RXStsQ_EOB))
    216  1.41   msaitoh 		    == (RXStsQ_RWE | RXStsQ_RFP | RXStsQ_EOB)) {
    217  1.29     skrll 			uint32_t bi = (sc->RXStsQ_cur[1] >> 16) & 0x7fff;
    218  1.29     skrll 			uint32_t fl = sc->RXStsQ_cur[1] & 0xffff;
    219   1.1      joff 			struct mbuf *m;
    220   1.1      joff 
    221   1.1      joff 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    222   1.1      joff 			if (m != NULL) MCLGET(m, M_DONTWAIT);
    223   1.1      joff 			if (m != NULL && (m->m_flags & M_EXT)) {
    224  1.41   msaitoh 				bus_dmamap_unload(sc->sc_dmat,
    225   1.1      joff 					sc->rxq[bi].m_dmamap);
    226  1.34     ozaki 				m_set_rcvif(sc->rxq[bi].m, ifp);
    227  1.41   msaitoh 				sc->rxq[bi].m->m_pkthdr.len =
    228   1.1      joff 					sc->rxq[bi].m->m_len = fl;
    229  1.33     ozaki 				if_percpuq_enqueue(ifp->if_percpuq,
    230  1.33     ozaki 				    sc->rxq[bi].m);
    231   1.1      joff 				sc->rxq[bi].m = m;
    232  1.41   msaitoh 				bus_dmamap_load(sc->sc_dmat,
    233  1.41   msaitoh 					sc->rxq[bi].m_dmamap,
    234   1.1      joff 					m->m_ext.ext_buf, MCLBYTES,
    235   1.1      joff 					NULL, BUS_DMA_NOWAIT);
    236  1.41   msaitoh 				sc->RXDQ[bi * 2] =
    237   1.1      joff 					sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr;
    238   1.1      joff 			} else {
    239   1.1      joff 				/* Drop packets until we can get replacement
    240   1.1      joff 				 * empty mbufs for the RXDQ.
    241   1.1      joff 				 */
    242  1.41   msaitoh 				if (m != NULL)
    243   1.1      joff 					m_freem(m);
    244  1.41   msaitoh 
    245  1.46     skrll 				if_statinc(ifp, if_ierrors);
    246  1.41   msaitoh 			}
    247  1.41   msaitoh 		} else
    248  1.46     skrll 			if_statinc(ifp, if_ierrors);
    249   1.1      joff 
    250   1.1      joff 		ndq++;
    251   1.1      joff 
    252   1.1      joff 		sc->RXStsQ_cur += 2;
    253  1.41   msaitoh 		if (sc->RXStsQ_cur >= sc->RXStsQ + (RX_QLEN * 2))
    254   1.1      joff 			sc->RXStsQ_cur = sc->RXStsQ;
    255   1.1      joff 	}
    256   1.1      joff 
    257   1.1      joff 	if (ndq > 0) {
    258  1.29     skrll 		CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(uint32_t),
    259  1.42   msaitoh 			RX_QLEN * 4 * sizeof(uint32_t),
    260  1.41   msaitoh 			BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    261   1.1      joff 		EPE_WRITE(RXStsEnq, ndq);
    262   1.1      joff 		EPE_WRITE(RXDEnq, ndq);
    263   1.1      joff 		ndq = 0;
    264   1.1      joff 	}
    265   1.1      joff 
    266   1.2      joff 	if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
    267  1.36    nonaka 		if_schedule_deferred_start(ifp);
    268  1.41   msaitoh 	}
    269   1.1      joff 
    270   1.1      joff 	irq = EPE_READ(IntStsC);
    271  1.41   msaitoh 	if ((irq & (IntSts_RxSQ | IntSts_ECI)) != 0)
    272   1.1      joff 		goto begin;
    273   1.2      joff 
    274  1.41   msaitoh 	return 1;
    275   1.1      joff }
    276   1.1      joff 
    277   1.1      joff 
    278   1.1      joff static void
    279   1.1      joff epe_init(struct epe_softc *sc)
    280   1.1      joff {
    281   1.1      joff 	bus_dma_segment_t segs;
    282  1.11        he 	char *addr;
    283   1.1      joff 	int rsegs, err, i;
    284   1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    285  1.44   msaitoh 	struct mii_data *mii = &sc->sc_mii;
    286   1.4  hamajima 	int mdcdiv = DEFAULT_MDCDIV;
    287   1.1      joff 
    288  1.12        ad 	callout_init(&sc->epe_tick_ch, 0);
    289   1.1      joff 
    290   1.1      joff 	/* Select primary Individual Address in Address Filter Pointer */
    291   1.1      joff 	EPE_WRITE(AFP, 0);
    292   1.1      joff 	/* Read ethernet MAC, should already be set by bootrom */
    293   1.1      joff 	bus_space_read_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    294   1.1      joff 		sc->sc_enaddr, ETHER_ADDR_LEN);
    295  1.41   msaitoh 	aprint_normal_dev(sc->sc_dev, "MAC address %s\n",
    296   1.1      joff 		ether_sprintf(sc->sc_enaddr));
    297   1.1      joff 
    298   1.1      joff 	/* Soft Reset the MAC */
    299   1.1      joff 	EPE_WRITE(SelfCtl, SelfCtl_RESET);
    300  1.41   msaitoh 	while (EPE_READ(SelfCtl) & SelfCtl_RESET)
    301  1.41   msaitoh 		;
    302   1.1      joff 
    303   1.1      joff 	/* suggested magic initialization values from datasheet */
    304   1.1      joff 	EPE_WRITE(RXBufThrshld, 0x800040);
    305   1.1      joff 	EPE_WRITE(TXBufThrshld, 0x200010);
    306   1.1      joff 	EPE_WRITE(RXStsThrshld, 0x40002);
    307   1.1      joff 	EPE_WRITE(TXStsThrshld, 0x40002);
    308   1.1      joff 	EPE_WRITE(RXDThrshld, 0x40002);
    309   1.1      joff 	EPE_WRITE(TXDThrshld, 0x40002);
    310   1.1      joff 
    311   1.1      joff 	/* Allocate a page of memory for descriptor and status queues */
    312  1.41   msaitoh 	err = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, 0, PAGE_SIZE,
    313   1.1      joff 		&segs, 1, &rsegs, BUS_DMA_WAITOK);
    314   1.1      joff 	if (err == 0) {
    315  1.41   msaitoh 		err = bus_dmamem_map(sc->sc_dmat, &segs, 1, PAGE_SIZE,
    316  1.41   msaitoh 			&sc->ctrlpage, (BUS_DMA_WAITOK | BUS_DMA_COHERENT));
    317   1.1      joff 	}
    318   1.1      joff 	if (err == 0) {
    319   1.1      joff 		err = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
    320   1.1      joff 			0, BUS_DMA_WAITOK, &sc->ctrlpage_dmamap);
    321   1.1      joff 	}
    322   1.1      joff 	if (err == 0) {
    323   1.1      joff 		err = bus_dmamap_load(sc->sc_dmat, sc->ctrlpage_dmamap,
    324   1.1      joff 			sc->ctrlpage, PAGE_SIZE, NULL, BUS_DMA_WAITOK);
    325   1.1      joff 	}
    326   1.1      joff 	if (err != 0) {
    327  1.27      matt 		panic("%s: Cannot get DMA memory", device_xname(sc->sc_dev));
    328   1.1      joff 	}
    329   1.2      joff 	sc->ctrlpage_dsaddr = sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
    330  1.21    cegger 	memset(sc->ctrlpage, 0, PAGE_SIZE);
    331  1.41   msaitoh 
    332   1.1      joff 	/* Set up pointers to start of each queue in kernel addr space.
    333   1.1      joff 	 * Each descriptor queue or status queue entry uses 2 words
    334   1.1      joff 	 */
    335  1.29     skrll 	sc->TXDQ = (uint32_t *)sc->ctrlpage;
    336   1.1      joff 	sc->TXDQ_cur = sc->TXDQ;
    337   1.1      joff 	sc->TXDQ_avail = TX_QLEN - 1;
    338   1.1      joff 	sc->TXStsQ = &sc->TXDQ[TX_QLEN * 2];
    339   1.1      joff 	sc->TXStsQ_cur = sc->TXStsQ;
    340   1.1      joff 	sc->RXDQ = &sc->TXStsQ[TX_QLEN];
    341   1.1      joff 	sc->RXStsQ = &sc->RXDQ[RX_QLEN * 2];
    342   1.1      joff 	sc->RXStsQ_cur = sc->RXStsQ;
    343   1.1      joff 
    344   1.1      joff 	/* Program each queue's start addr, cur addr, and len registers
    345  1.41   msaitoh 	 * with the physical addresses.
    346   1.1      joff 	 */
    347  1.11        he 	addr = (char *)sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
    348  1.29     skrll 	EPE_WRITE(TXDQBAdd, (uint32_t)addr);
    349  1.29     skrll 	EPE_WRITE(TXDQCurAdd, (uint32_t)addr);
    350  1.41   msaitoh 	EPE_WRITE(TXDQBLen, TX_QLEN * 2 * sizeof(uint32_t));
    351  1.29     skrll 
    352  1.29     skrll 	addr += (sc->TXStsQ - sc->TXDQ) * sizeof(uint32_t);
    353  1.29     skrll 	EPE_WRITE(TXStsQBAdd, (uint32_t)addr);
    354  1.29     skrll 	EPE_WRITE(TXStsQCurAdd, (uint32_t)addr);
    355  1.29     skrll 	EPE_WRITE(TXStsQBLen, TX_QLEN * sizeof(uint32_t));
    356  1.29     skrll 
    357  1.29     skrll 	addr += (sc->RXDQ - sc->TXStsQ) * sizeof(uint32_t);
    358  1.29     skrll 	EPE_WRITE(RXDQBAdd, (uint32_t)addr);
    359  1.29     skrll 	EPE_WRITE(RXDCurAdd, (uint32_t)addr);
    360  1.29     skrll 	EPE_WRITE(RXDQBLen, RX_QLEN * 2 * sizeof(uint32_t));
    361  1.41   msaitoh 
    362  1.29     skrll 	addr += (sc->RXStsQ - sc->RXDQ) * sizeof(uint32_t);
    363  1.29     skrll 	EPE_WRITE(RXStsQBAdd, (uint32_t)addr);
    364  1.29     skrll 	EPE_WRITE(RXStsQCurAdd, (uint32_t)addr);
    365  1.29     skrll 	EPE_WRITE(RXStsQBLen, RX_QLEN * 2 * sizeof(uint32_t));
    366   1.1      joff 
    367   1.1      joff 	/* Populate the RXDQ with mbufs */
    368  1.41   msaitoh 	for (i = 0; i < RX_QLEN; i++) {
    369   1.1      joff 		struct mbuf *m;
    370   1.1      joff 
    371  1.41   msaitoh 		bus_dmamap_create(sc->sc_dmat, MCLBYTES, TX_QLEN/4, MCLBYTES,
    372  1.41   msaitoh 		    0, BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
    373   1.1      joff 		MGETHDR(m, M_WAIT, MT_DATA);
    374   1.1      joff 		MCLGET(m, M_WAIT);
    375   1.1      joff 		sc->rxq[i].m = m;
    376  1.41   msaitoh 		bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
    377  1.41   msaitoh 			m->m_ext.ext_buf, MCLBYTES, NULL, BUS_DMA_WAITOK);
    378   1.1      joff 
    379   1.1      joff 		sc->RXDQ[i * 2] = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr;
    380   1.1      joff 		sc->RXDQ[i * 2 + 1] = (i << 16) | MCLBYTES;
    381   1.1      joff 		bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
    382   1.1      joff 			MCLBYTES, BUS_DMASYNC_PREREAD);
    383   1.1      joff 	}
    384   1.1      joff 
    385  1.41   msaitoh 	for (i = 0; i < TX_QLEN; i++) {
    386   1.1      joff 		bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
    387  1.41   msaitoh 			(BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW),
    388   1.1      joff 			&sc->txq[i].m_dmamap);
    389   1.1      joff 		sc->txq[i].m = NULL;
    390   1.1      joff 		sc->TXDQ[i * 2 + 1] = (i << 16);
    391   1.1      joff 	}
    392   1.1      joff 
    393   1.1      joff 	/* Divide HCLK by 32 for MDC clock */
    394  1.27      matt 	if (device_cfdata(sc->sc_dev)->cf_flags)
    395  1.27      matt 		mdcdiv = device_cfdata(sc->sc_dev)->cf_flags;
    396  1.41   msaitoh 	EPE_WRITE(SelfCtl, (SelfCtl_MDCDIV(mdcdiv) | SelfCtl_PSPRS));
    397   1.1      joff 
    398  1.44   msaitoh 	mii->mii_ifp = ifp;
    399  1.44   msaitoh 	mii->mii_readreg = epe_mii_readreg;
    400  1.44   msaitoh 	mii->mii_writereg = epe_mii_writereg;
    401  1.44   msaitoh 	mii->mii_statchg = epe_statchg;
    402  1.44   msaitoh 	sc->sc_ec.ec_mii = mii;
    403  1.48   thorpej 	ifmedia_init(&mii->mii_media, IFM_IMASK, ether_mediachange,
    404  1.15    dyoung 		ether_mediastatus);
    405  1.44   msaitoh 	mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
    406  1.44   msaitoh 	    MII_OFFSET_ANY, 0);
    407  1.44   msaitoh 	ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
    408   1.1      joff 
    409  1.41   msaitoh 	EPE_WRITE(BMCtl, BMCtl_RxEn | BMCtl_TxEn);
    410   1.2      joff 	EPE_WRITE(IntEn, IntEn_REOFIE);
    411   1.1      joff 	/* maximum valid max frame length */
    412  1.41   msaitoh 	EPE_WRITE(MaxFrmLen, (0x7ff << 16) | MHLEN);
    413   1.1      joff 	/* wait for receiver ready */
    414  1.41   msaitoh 	while ((EPE_READ(BMSts) & BMSts_RxAct) == 0)
    415  1.30     joerg 		continue;
    416   1.1      joff 	/* enqueue the entries in RXStsQ and RXDQ */
    417  1.41   msaitoh 	CTRLPAGE_DMASYNC(0, sc->ctrlpage_dmamap->dm_mapsize,
    418  1.41   msaitoh 		BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    419   1.1      joff 	EPE_WRITE(RXDEnq, RX_QLEN - 1);
    420   1.1      joff 	EPE_WRITE(RXStsEnq, RX_QLEN - 1);
    421   1.1      joff 
    422   1.1      joff 	/*
    423   1.1      joff 	 * We can support 802.1Q VLAN-sized frames.
    424   1.1      joff 	 */
    425   1.1      joff 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    426   1.1      joff 
    427  1.42   msaitoh 	strcpy(ifp->if_xname, device_xname(sc->sc_dev));
    428  1.42   msaitoh 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    429  1.42   msaitoh 	ifp->if_ioctl = epe_ifioctl;
    430  1.42   msaitoh 	ifp->if_start = epe_ifstart;
    431  1.42   msaitoh 	ifp->if_watchdog = epe_ifwatchdog;
    432  1.42   msaitoh 	ifp->if_init = epe_ifinit;
    433  1.42   msaitoh 	ifp->if_stop = epe_ifstop;
    434  1.42   msaitoh 	ifp->if_timer = 0;
    435   1.1      joff 	ifp->if_softc = sc;
    436  1.42   msaitoh 	IFQ_SET_READY(&ifp->if_snd);
    437  1.42   msaitoh 	if_attach(ifp);
    438  1.36    nonaka 	if_deferred_start_init(ifp, NULL);
    439  1.42   msaitoh 	ether_ifattach(ifp, (sc)->sc_enaddr);
    440   1.1      joff }
    441   1.1      joff 
    442   1.1      joff int
    443  1.39   msaitoh epe_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
    444   1.1      joff {
    445  1.39   msaitoh 	uint32_t d;
    446   1.1      joff 
    447   1.1      joff 	d = EPE_READ(SelfCtl);
    448   1.1      joff 	EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
    449   1.1      joff 	EPE_WRITE(MIICmd, (MIICmd_READ | (phy << 5) | reg));
    450  1.41   msaitoh 	while (EPE_READ(MIISts) & MIISts_BUSY)
    451  1.41   msaitoh 		;
    452  1.39   msaitoh 	*val = EPE_READ(MIIData) & 0xffff;
    453   1.1      joff 	EPE_WRITE(SelfCtl, d); /* restore old value */
    454  1.39   msaitoh 	return 0;
    455   1.1      joff }
    456   1.1      joff 
    457  1.39   msaitoh int
    458  1.39   msaitoh epe_mii_writereg(device_t self, int phy, int reg, uint16_t val)
    459   1.1      joff {
    460  1.29     skrll 	uint32_t d;
    461   1.1      joff 
    462   1.1      joff 	d = EPE_READ(SelfCtl);
    463   1.1      joff 	EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
    464   1.3  hamajima 	EPE_WRITE(MIIData, val);
    465   1.1      joff 	EPE_WRITE(MIICmd, (MIICmd_WRITE | (phy << 5) | reg));
    466  1.41   msaitoh 	while (EPE_READ(MIISts) & MIISts_BUSY)
    467  1.41   msaitoh 		;
    468   1.1      joff 	EPE_WRITE(SelfCtl, d); /* restore old value */
    469  1.39   msaitoh 
    470  1.39   msaitoh 	return 0;
    471   1.1      joff }
    472   1.1      joff 
    473   1.1      joff void
    474  1.27      matt epe_statchg(struct ifnet *ifp)
    475   1.1      joff {
    476  1.42   msaitoh 	struct epe_softc *sc = ifp->if_softc;
    477  1.42   msaitoh 	uint32_t reg;
    478   1.1      joff 
    479  1.42   msaitoh 	/*
    480  1.42   msaitoh 	 * We must keep the MAC and the PHY in sync as
    481  1.42   msaitoh 	 * to the status of full-duplex!
    482  1.42   msaitoh 	 */
    483  1.42   msaitoh 	reg = EPE_READ(TestCtl);
    484  1.42   msaitoh 	if (sc->sc_mii.mii_media_active & IFM_FDX)
    485  1.42   msaitoh 		reg |= TestCtl_MFDX;
    486  1.42   msaitoh 	else
    487  1.42   msaitoh 		reg &= ~TestCtl_MFDX;
    488   1.1      joff 	EPE_WRITE(TestCtl, reg);
    489   1.1      joff }
    490   1.1      joff 
    491   1.1      joff void
    492  1.19       dsl epe_tick(void *arg)
    493   1.1      joff {
    494   1.1      joff 	struct epe_softc* sc = (struct epe_softc *)arg;
    495   1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    496   1.2      joff 	int s;
    497  1.29     skrll 	uint32_t misses;
    498   1.1      joff 
    499  1.47     skrll 	if_statadd(ifp, if_collisions, EPE_READ(TXCollCnt));
    500   1.1      joff 	/* These misses are ok, they will happen if the RAM/CPU can't keep up */
    501   1.1      joff 	misses = EPE_READ(RXMissCnt);
    502  1.41   msaitoh 	if (misses > 0)
    503  1.27      matt 		printf("%s: %d rx misses\n", device_xname(sc->sc_dev), misses);
    504  1.41   msaitoh 
    505   1.2      joff 	s = splnet();
    506   1.2      joff 	if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
    507   1.2      joff 		epe_ifstart(ifp);
    508   1.2      joff 	}
    509   1.2      joff 	splx(s);
    510   1.2      joff 
    511   1.1      joff 	mii_tick(&sc->sc_mii);
    512   1.1      joff 	callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
    513   1.1      joff }
    514   1.1      joff 
    515   1.1      joff 
    516   1.1      joff static int
    517  1.19       dsl epe_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
    518   1.1      joff {
    519   1.1      joff 	int s, error;
    520   1.1      joff 
    521   1.1      joff 	s = splnet();
    522  1.15    dyoung 	error = ether_ioctl(ifp, cmd, data);
    523  1.15    dyoung 	if (error == ENETRESET) {
    524  1.15    dyoung 		if (ifp->if_flags & IFF_RUNNING)
    525  1.15    dyoung 			epe_setaddr(ifp);
    526  1.15    dyoung 		error = 0;
    527   1.1      joff 	}
    528   1.1      joff 	splx(s);
    529   1.1      joff 	return error;
    530   1.1      joff }
    531   1.1      joff 
    532   1.1      joff static void
    533  1.19       dsl epe_ifstart(struct ifnet *ifp)
    534   1.1      joff {
    535   1.1      joff 	struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
    536   1.1      joff 	struct mbuf *m;
    537   1.1      joff 	bus_dma_segment_t *segs;
    538   1.2      joff 	int s, bi, err, nsegs, ndq;
    539   1.2      joff 
    540  1.41   msaitoh 	s = splnet();
    541   1.2      joff start:
    542   1.2      joff 	ndq = 0;
    543   1.1      joff 	if (sc->TXDQ_avail == 0) {
    544   1.2      joff 		if (epe_gctx(sc) == 0) {
    545   1.2      joff 			/* Enable End-Of-TX-Chain interrupt */
    546  1.41   msaitoh 			EPE_WRITE(IntEn, IntEn_REOFIE | IntEn_ECIE);
    547   1.2      joff 			ifp->if_flags |= IFF_OACTIVE;
    548   1.2      joff 			ifp->if_timer = 10;
    549   1.2      joff 			splx(s);
    550   1.2      joff 			return;
    551   1.2      joff 		}
    552  1.41   msaitoh 	}
    553   1.2      joff 
    554  1.41   msaitoh 	bi = sc->TXDQ_cur - sc->TXDQ;
    555   1.1      joff 
    556   1.1      joff 	IFQ_POLL(&ifp->if_snd, m);
    557   1.1      joff 	if (m == NULL) {
    558   1.1      joff 		splx(s);
    559   1.1      joff 		return;
    560   1.1      joff 	}
    561   1.2      joff more:
    562   1.1      joff 	if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
    563  1.41   msaitoh 		BUS_DMA_NOWAIT)) ||
    564   1.1      joff 		sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
    565   1.1      joff 		sc->txq[bi].m_dmamap->dm_nsegs > (sc->TXDQ_avail - ndq)) {
    566   1.1      joff 		/* Copy entire mbuf chain to new and 32-bit aligned storage */
    567   1.1      joff 		struct mbuf *mn;
    568   1.1      joff 
    569  1.41   msaitoh 		if (err == 0)
    570   1.1      joff 			bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
    571   1.1      joff 
    572   1.1      joff 		MGETHDR(mn, M_DONTWAIT, MT_DATA);
    573   1.1      joff 		if (mn == NULL) goto stop;
    574   1.1      joff 		if (m->m_pkthdr.len > (MHLEN & (~0x3))) {
    575   1.1      joff 			MCLGET(mn, M_DONTWAIT);
    576   1.1      joff 			if ((mn->m_flags & M_EXT) == 0) {
    577   1.1      joff 				m_freem(mn);
    578   1.1      joff 				goto stop;
    579   1.1      joff 			}
    580   1.1      joff 		}
    581  1.41   msaitoh 		mn->m_data = (void *)(((uint32_t)mn->m_data + 0x3) & (~0x3));
    582  1.10  christos 		m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, void *));
    583   1.1      joff 		mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
    584   1.1      joff 		IFQ_DEQUEUE(&ifp->if_snd, m);
    585   1.1      joff 		m_freem(m);
    586   1.1      joff 		m = mn;
    587   1.1      joff 		bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
    588   1.1      joff 			BUS_DMA_NOWAIT);
    589   1.1      joff 	} else {
    590   1.1      joff 		IFQ_DEQUEUE(&ifp->if_snd, m);
    591   1.1      joff 	}
    592   1.1      joff 
    593  1.38   msaitoh 	bpf_mtap(ifp, m, BPF_D_OUT);
    594   1.1      joff 
    595   1.1      joff 	nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
    596   1.1      joff 	segs = sc->txq[bi].m_dmamap->dm_segs;
    597  1.41   msaitoh 	bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
    598  1.41   msaitoh 		sc->txq[bi].m_dmamap->dm_mapsize,
    599  1.41   msaitoh 		BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    600   1.1      joff 
    601   1.1      joff 	/* XXX: This driver hasn't been tested w/nsegs > 1 */
    602   1.1      joff 	while (nsegs > 0) {
    603   1.1      joff 		nsegs--;
    604   1.1      joff 		sc->txq[bi].m = m;
    605   1.1      joff 		sc->TXDQ[bi * 2] = segs->ds_addr;
    606   1.1      joff 		if (nsegs == 0)
    607   1.1      joff 			sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16) |
    608   1.1      joff 				(1 << 31);
    609   1.1      joff 		else
    610   1.1      joff 			sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16);
    611   1.1      joff 		segs++;
    612   1.1      joff 		bi = (bi + 1) % TX_QLEN;
    613   1.1      joff 		ndq++;
    614   1.1      joff 	}
    615   1.1      joff 
    616   1.1      joff 
    617   1.2      joff 	/*
    618   1.2      joff 	 * Enqueue another.  Don't do more than half the available
    619   1.2      joff 	 * descriptors before telling the MAC about them
    620   1.2      joff 	 */
    621   1.2      joff 	if ((sc->TXDQ_avail - ndq) > 0 && ndq < TX_QLEN / 2) {
    622   1.1      joff 		IFQ_POLL(&ifp->if_snd, m);
    623  1.41   msaitoh 		if (m != NULL)
    624   1.2      joff 			goto more;
    625  1.41   msaitoh 	}
    626   1.1      joff stop:
    627   1.1      joff 	if (ndq > 0) {
    628   1.1      joff 		sc->TXDQ_avail -= ndq;
    629   1.1      joff 		sc->TXDQ_cur = &sc->TXDQ[bi];
    630  1.29     skrll 		CTRLPAGE_DMASYNC(0, TX_QLEN * 2 * sizeof(uint32_t),
    631  1.41   msaitoh 			BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
    632   1.1      joff 		EPE_WRITE(TXDEnq, ndq);
    633   1.1      joff 	}
    634   1.2      joff 
    635   1.2      joff 	if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
    636   1.2      joff 		goto start;
    637   1.2      joff 
    638   1.1      joff 	splx(s);
    639   1.1      joff 	return;
    640   1.1      joff }
    641   1.1      joff 
    642   1.1      joff static void
    643  1.19       dsl epe_ifwatchdog(struct ifnet *ifp)
    644   1.1      joff {
    645   1.1      joff 	struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
    646   1.1      joff 
    647   1.1      joff 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    648   1.1      joff 		return;
    649  1.42   msaitoh 	printf("%s: device timeout, BMCtl = 0x%08x, BMSts = 0x%08x\n",
    650  1.27      matt 		device_xname(sc->sc_dev), EPE_READ(BMCtl), EPE_READ(BMSts));
    651   1.1      joff }
    652   1.1      joff 
    653   1.1      joff static int
    654  1.19       dsl epe_ifinit(struct ifnet *ifp)
    655   1.1      joff {
    656   1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    657  1.15    dyoung 	int rc, s = splnet();
    658   1.1      joff 
    659   1.1      joff 	callout_stop(&sc->epe_tick_ch);
    660  1.41   msaitoh 	EPE_WRITE(RXCtl, RXCtl_IA0 | RXCtl_BA | RXCtl_RCRCA | RXCtl_SRxON);
    661   1.1      joff 	EPE_WRITE(TXCtl, TXCtl_STxON);
    662   1.1      joff 	EPE_WRITE(GIIntMsk, GIIntMsk_INT); /* start interrupting */
    663  1.15    dyoung 
    664  1.15    dyoung 	if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
    665  1.15    dyoung 		rc = 0;
    666  1.15    dyoung 	else if (rc != 0)
    667  1.15    dyoung 		goto out;
    668  1.15    dyoung 
    669   1.1      joff 	callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
    670  1.42   msaitoh 	ifp->if_flags |= IFF_RUNNING;
    671  1.15    dyoung out:
    672   1.1      joff 	splx(s);
    673   1.1      joff 	return 0;
    674   1.1      joff }
    675   1.1      joff 
    676   1.1      joff static void
    677  1.19       dsl epe_ifstop(struct ifnet *ifp, int disable)
    678   1.1      joff {
    679   1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    680   1.1      joff 
    681   1.1      joff 
    682   1.1      joff 	EPE_WRITE(RXCtl, 0);
    683   1.1      joff 	EPE_WRITE(TXCtl, 0);
    684   1.1      joff 	EPE_WRITE(GIIntMsk, 0);
    685   1.1      joff 	callout_stop(&sc->epe_tick_ch);
    686   1.1      joff 
    687   1.1      joff 	/* Down the MII. */
    688   1.1      joff 	mii_down(&sc->sc_mii);
    689   1.1      joff 
    690   1.1      joff 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    691   1.1      joff 	ifp->if_timer = 0;
    692   1.1      joff 	sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
    693   1.1      joff }
    694   1.1      joff 
    695   1.1      joff static void
    696  1.19       dsl epe_setaddr(struct ifnet *ifp)
    697   1.1      joff {
    698   1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    699  1.41   msaitoh 	struct ethercom *ec = &sc->sc_ec;
    700   1.1      joff 	struct ether_multi *enm;
    701   1.1      joff 	struct ether_multistep step;
    702  1.29     skrll 	uint8_t ias[2][ETHER_ADDR_LEN];
    703  1.29     skrll 	uint32_t h, nma = 0, hashes[2] = { 0, 0 };
    704  1.29     skrll 	uint32_t rxctl = EPE_READ(RXCtl);
    705   1.1      joff 
    706   1.1      joff 	/* disable receiver temporarily */
    707   1.1      joff 	EPE_WRITE(RXCtl, rxctl & ~RXCtl_SRxON);
    708   1.1      joff 
    709  1.41   msaitoh 	rxctl &= ~(RXCtl_MA | RXCtl_PA | RXCtl_IA2 | RXCtl_IA3);
    710  1.41   msaitoh 
    711  1.41   msaitoh 	if (ifp->if_flags & IFF_PROMISC)
    712   1.1      joff 		rxctl |= RXCtl_PA;
    713   1.1      joff 
    714   1.1      joff 	ifp->if_flags &= ~IFF_ALLMULTI;
    715   1.1      joff 
    716  1.43   msaitoh 	ETHER_LOCK(ec);
    717  1.41   msaitoh 	ETHER_FIRST_MULTI(step, ec, enm);
    718   1.1      joff 	while (enm != NULL) {
    719   1.1      joff 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
    720   1.1      joff 			/*
    721   1.1      joff 			 * We must listen to a range of multicast addresses.
    722   1.1      joff 			 * For now, just accept all multicasts, rather than
    723   1.1      joff 			 * trying to set only those filter bits needed to match
    724   1.1      joff 			 * the range.  (At this time, the only use of address
    725   1.1      joff 			 * ranges is for IP multicast routing, for which the
    726   1.1      joff 			 * range is big enough to require all bits set.)
    727   1.1      joff 			 */
    728  1.41   msaitoh 			rxctl &= ~(RXCtl_IA2 | RXCtl_IA3);
    729   1.1      joff 			rxctl |= RXCtl_MA;
    730   1.1      joff 			hashes[0] = 0xffffffffUL;
    731   1.1      joff 			hashes[1] = 0xffffffffUL;
    732   1.1      joff 			ifp->if_flags |= IFF_ALLMULTI;
    733   1.1      joff 			break;
    734   1.1      joff 		}
    735   1.1      joff 
    736   1.1      joff 		if (nma < 2) {
    737   1.1      joff 			/* We can program 2 perfect address filters for mcast */
    738  1.41   msaitoh 			memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
    739   1.1      joff 			rxctl |= (1 << (nma + 2));
    740   1.1      joff 		} else {
    741   1.1      joff 			/*
    742   1.1      joff 			 * XXX: Datasheet is not very clear here, I'm not sure
    743   1.1      joff 			 * if I'm doing this right.  --joff
    744   1.1      joff 			 */
    745   1.1      joff 			h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
    746   1.1      joff 
    747   1.1      joff 			/* Just want the 6 most-significant bits. */
    748   1.1      joff 			h = h >> 26;
    749   1.1      joff 
    750   1.1      joff 			hashes[ h / 32 ] |=  (1 << (h % 32));
    751   1.1      joff 			rxctl |= RXCtl_MA;
    752   1.1      joff 		}
    753   1.1      joff 		ETHER_NEXT_MULTI(step, enm);
    754   1.1      joff 		nma++;
    755   1.1      joff 	}
    756  1.43   msaitoh 	ETHER_UNLOCK(ec);
    757  1.41   msaitoh 
    758   1.1      joff 	EPE_WRITE(AFP, 0);
    759  1.41   msaitoh 	bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    760   1.1      joff 		sc->sc_enaddr, ETHER_ADDR_LEN);
    761   1.1      joff 	if (rxctl & RXCtl_IA2) {
    762   1.1      joff 		EPE_WRITE(AFP, 2);
    763   1.1      joff 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    764   1.1      joff 			ias[0], ETHER_ADDR_LEN);
    765   1.1      joff 	}
    766   1.1      joff 	if (rxctl & RXCtl_IA3) {
    767   1.1      joff 		EPE_WRITE(AFP, 3);
    768   1.1      joff 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    769   1.1      joff 			ias[1], ETHER_ADDR_LEN);
    770   1.1      joff 	}
    771   1.1      joff 	if (hashes[0] != 0 && hashes[1] != 0) {
    772   1.1      joff 		EPE_WRITE(AFP, 7);
    773   1.1      joff 		EPE_WRITE(HashTbl, hashes[0]);
    774   1.1      joff 		EPE_WRITE(HashTbl + 4, hashes[1]);
    775   1.1      joff 	}
    776   1.1      joff 	EPE_WRITE(RXCtl, rxctl);
    777   1.1      joff }
    778