Home | History | Annotate | Line # | Download | only in ep93xx
epe.c revision 1.6.4.2
      1  1.6.4.2      elad /*	$NetBSD: epe.c,v 1.6.4.2 2006/05/11 23:26:18 elad Exp $	*/
      2      1.1      joff 
      3      1.1      joff /*
      4      1.1      joff  * Copyright (c) 2004 Jesse Off
      5      1.1      joff  * All rights reserved.
      6      1.1      joff  *
      7      1.1      joff  * Redistribution and use in source and binary forms, with or without
      8      1.1      joff  * modification, are permitted provided that the following conditions
      9      1.1      joff  * are met:
     10      1.1      joff  * 1. Redistributions of source code must retain the above copyright
     11      1.1      joff  *    notice, this list of conditions and the following disclaimer.
     12      1.1      joff  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1      joff  *    notice, this list of conditions and the following disclaimer in the
     14      1.1      joff  *    documentation and/or other materials provided with the distribution.
     15      1.1      joff  * 3. All advertising materials mentioning features or use of this software
     16      1.1      joff  *    must display the following acknowledgement:
     17      1.1      joff  *	This product includes software developed by the NetBSD
     18      1.1      joff  *	Foundation, Inc. and its contributors.
     19      1.1      joff  * 4. Neither the name of The NetBSD Foundation nor the names of its
     20      1.1      joff  *    contributors may be used to endorse or promote products derived
     21      1.1      joff  *    from this software without specific prior written permission.
     22      1.1      joff  *
     23      1.1      joff  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     24      1.1      joff  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     25      1.1      joff  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     26      1.1      joff  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     27      1.1      joff  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28      1.1      joff  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29      1.1      joff  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30      1.1      joff  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31      1.1      joff  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32      1.1      joff  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33      1.1      joff  * POSSIBILITY OF SUCH DAMAGE.
     34      1.1      joff  */
     35      1.1      joff 
     36      1.1      joff #include <sys/cdefs.h>
     37  1.6.4.2      elad __KERNEL_RCSID(0, "$NetBSD: epe.c,v 1.6.4.2 2006/05/11 23:26:18 elad Exp $");
     38      1.1      joff 
     39      1.1      joff #include <sys/types.h>
     40      1.1      joff #include <sys/param.h>
     41      1.1      joff #include <sys/systm.h>
     42      1.1      joff #include <sys/ioctl.h>
     43      1.1      joff #include <sys/kernel.h>
     44      1.1      joff #include <sys/proc.h>
     45      1.1      joff #include <sys/malloc.h>
     46      1.1      joff #include <sys/time.h>
     47      1.1      joff #include <sys/device.h>
     48      1.1      joff #include <uvm/uvm_extern.h>
     49      1.1      joff 
     50      1.1      joff #include <machine/bus.h>
     51      1.1      joff #include <machine/intr.h>
     52      1.1      joff 
     53      1.1      joff #include <arm/cpufunc.h>
     54      1.1      joff 
     55      1.1      joff #include <arm/ep93xx/epsocvar.h>
     56      1.1      joff #include <arm/ep93xx/ep93xxvar.h>
     57      1.1      joff 
     58      1.1      joff #include <net/if.h>
     59      1.1      joff #include <net/if_dl.h>
     60      1.1      joff #include <net/if_types.h>
     61      1.1      joff #include <net/if_media.h>
     62      1.1      joff #include <net/if_ether.h>
     63      1.1      joff 
     64      1.1      joff #include <dev/mii/mii.h>
     65      1.1      joff #include <dev/mii/miivar.h>
     66      1.1      joff 
     67      1.1      joff #ifdef INET
     68      1.1      joff #include <netinet/in.h>
     69      1.1      joff #include <netinet/in_systm.h>
     70      1.1      joff #include <netinet/in_var.h>
     71      1.1      joff #include <netinet/ip.h>
     72      1.1      joff #include <netinet/if_inarp.h>
     73      1.1      joff #endif
     74      1.1      joff 
     75      1.1      joff #ifdef NS
     76      1.1      joff #include <netns/ns.h>
     77      1.1      joff #include <netns/ns_if.h>
     78      1.1      joff #endif
     79      1.1      joff 
     80      1.1      joff #include "bpfilter.h"
     81      1.1      joff #if NBPFILTER > 0
     82      1.1      joff #include <net/bpf.h>
     83      1.1      joff #include <net/bpfdesc.h>
     84      1.1      joff #endif
     85      1.1      joff 
     86      1.1      joff #include <machine/bus.h>
     87      1.1      joff 
     88      1.1      joff #ifdef IPKDB_EP93XX
     89      1.1      joff #include <ipkdb/ipkdb.h>
     90      1.1      joff #endif
     91      1.1      joff 
     92      1.2      joff #include <arm/ep93xx/ep93xxreg.h>
     93      1.1      joff #include <arm/ep93xx/epereg.h>
     94      1.1      joff #include <arm/ep93xx/epevar.h>
     95      1.1      joff 
     96      1.4  hamajima #define DEFAULT_MDCDIV	32
     97      1.4  hamajima 
     98      1.2      joff #ifndef EPE_FAST
     99      1.2      joff #define EPE_FAST
    100      1.2      joff #endif
    101      1.1      joff 
    102      1.2      joff #ifndef EPE_FAST
    103      1.1      joff #define EPE_READ(x) \
    104      1.1      joff 	bus_space_read_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x))
    105      1.1      joff #define EPE_WRITE(x, y) \
    106      1.1      joff 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, (EPE_ ## x), (y))
    107      1.2      joff #define CTRLPAGE_DMASYNC(x, y, z) \
    108      1.2      joff 	bus_dmamap_sync(sc->sc_dmat, sc->ctrlpage_dmamap, (x), (y), (z))
    109      1.2      joff #else
    110      1.5     perry #define EPE_READ(x) *(volatile u_int32_t *) \
    111      1.2      joff 	(EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x))
    112      1.5     perry #define EPE_WRITE(x, y) *(volatile u_int32_t *) \
    113      1.2      joff 	(EP93XX_AHB_VBASE + EP93XX_AHB_EPE + (EPE_ ## x)) = y
    114      1.2      joff #define CTRLPAGE_DMASYNC(x, y, z)
    115      1.2      joff #endif /* ! EPE_FAST */
    116      1.1      joff 
    117      1.1      joff static int	epe_match(struct device *, struct cfdata *, void *);
    118      1.1      joff static void	epe_attach(struct device *, struct device *, void *);
    119      1.1      joff static void	epe_init(struct epe_softc *);
    120      1.1      joff static int      epe_intr(void* arg);
    121      1.2      joff static int	epe_gctx(struct epe_softc *);
    122      1.1      joff static int	epe_mediachange(struct ifnet *);
    123      1.1      joff static void	epe_mediastatus(struct ifnet *, struct ifmediareq *);
    124      1.1      joff int		epe_mii_readreg (struct device *, int, int);
    125      1.1      joff void		epe_mii_writereg (struct device *, int, int, int);
    126      1.1      joff void		epe_statchg (struct device *);
    127      1.1      joff void		epe_tick (void *);
    128      1.1      joff static int	epe_ifioctl (struct ifnet *, u_long, caddr_t);
    129      1.1      joff static void	epe_ifstart (struct ifnet *);
    130      1.1      joff static void	epe_ifwatchdog (struct ifnet *);
    131      1.1      joff static int	epe_ifinit (struct ifnet *);
    132      1.1      joff static void	epe_ifstop (struct ifnet *, int);
    133      1.1      joff static void	epe_setaddr (struct ifnet *);
    134      1.1      joff 
    135      1.1      joff CFATTACH_DECL(epe, sizeof(struct epe_softc),
    136      1.1      joff     epe_match, epe_attach, NULL, NULL);
    137      1.1      joff 
    138      1.1      joff static int
    139      1.1      joff epe_match(struct device *parent, struct cfdata *match, void *aux)
    140      1.1      joff {
    141      1.1      joff 	return 2;
    142      1.1      joff }
    143      1.1      joff 
    144      1.1      joff static void
    145      1.1      joff epe_attach(struct device *parent, struct device *self, void *aux)
    146      1.1      joff {
    147      1.1      joff 	struct epe_softc		*sc;
    148      1.1      joff 	struct epsoc_attach_args	*sa;
    149  1.6.4.2      elad 	prop_data_t			 enaddr;
    150      1.1      joff 
    151      1.1      joff 	printf("\n");
    152      1.1      joff 	sc = (struct epe_softc*) self;
    153      1.1      joff 	sa = aux;
    154      1.1      joff 	sc->sc_iot = sa->sa_iot;
    155      1.1      joff 	sc->sc_intr = sa->sa_intr;
    156      1.1      joff 	sc->sc_dmat = sa->sa_dmat;
    157      1.1      joff 
    158      1.1      joff 	if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size,
    159      1.1      joff 		0, &sc->sc_ioh))
    160      1.1      joff 		panic("%s: Cannot map registers", self->dv_xname);
    161      1.1      joff 
    162      1.4  hamajima 	/* Fetch the Ethernet address from property if set. */
    163  1.6.4.2      elad 	enaddr = prop_dictionary_get(device_properties(self), "mac-addr");
    164  1.6.4.2      elad 	if (enaddr != NULL) {
    165  1.6.4.2      elad 		KASSERT(prop_object_type(enaddr) == PROP_TYPE_DATA);
    166  1.6.4.2      elad 		KASSERT(prop_data_size(enaddr) == ETHER_ADDR_LEN);
    167  1.6.4.2      elad 		memcpy(sc->sc_enaddr, prop_data_data_nocopy(enaddr),
    168  1.6.4.2      elad 		       ETHER_ADDR_LEN);
    169      1.4  hamajima 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, EPE_AFP, 0);
    170      1.4  hamajima 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    171      1.4  hamajima 					 sc->sc_enaddr, ETHER_ADDR_LEN);
    172      1.4  hamajima 	}
    173      1.4  hamajima 
    174      1.1      joff         ep93xx_intr_establish(sc->sc_intr, IPL_NET, epe_intr, sc);
    175      1.1      joff 	epe_init(sc);
    176      1.1      joff }
    177      1.1      joff 
    178      1.1      joff static int
    179      1.2      joff epe_gctx(struct epe_softc *sc)
    180      1.2      joff {
    181      1.2      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    182      1.2      joff 	u_int32_t *cur, ndq = 0;
    183      1.2      joff 
    184      1.2      joff 	/* Handle transmit completions */
    185      1.2      joff 	cur = (u_int32_t *)(EPE_READ(TXStsQCurAdd) -
    186      1.2      joff 		sc->ctrlpage_dsaddr + sc->ctrlpage);
    187      1.2      joff 
    188      1.2      joff 	if (sc->TXStsQ_cur != cur) {
    189      1.2      joff 		CTRLPAGE_DMASYNC(TX_QLEN * 2 * sizeof(u_int32_t),
    190      1.2      joff 			TX_QLEN * sizeof(u_int32_t), BUS_DMASYNC_PREREAD);
    191      1.2      joff 	} else {
    192      1.2      joff 		return 0;
    193      1.2      joff 	}
    194      1.2      joff 
    195      1.2      joff 	do {
    196      1.2      joff 		u_int32_t tbi = *sc->TXStsQ_cur & 0x7fff;
    197      1.2      joff 		struct mbuf *m = sc->txq[tbi].m;
    198      1.2      joff 
    199      1.2      joff 		if ((*sc->TXStsQ_cur & TXStsQ_TxWE) == 0) {
    200      1.2      joff 			ifp->if_oerrors++;
    201      1.2      joff 		}
    202      1.2      joff 		bus_dmamap_unload(sc->sc_dmat, sc->txq[tbi].m_dmamap);
    203      1.2      joff 		m_freem(m);
    204      1.2      joff 		do {
    205      1.2      joff 			sc->txq[tbi].m = NULL;
    206      1.2      joff 			ndq++;
    207      1.2      joff 			tbi = (tbi + 1) % TX_QLEN;
    208      1.2      joff 		} while (sc->txq[tbi].m == m);
    209      1.2      joff 
    210      1.2      joff 		ifp->if_opackets++;
    211      1.2      joff 		sc->TXStsQ_cur++;
    212      1.2      joff 		if (sc->TXStsQ_cur >= sc->TXStsQ + TX_QLEN) {
    213      1.2      joff 			sc->TXStsQ_cur = sc->TXStsQ;
    214      1.2      joff 		}
    215      1.2      joff 	} while (sc->TXStsQ_cur != cur);
    216      1.2      joff 
    217      1.2      joff 	sc->TXDQ_avail += ndq;
    218      1.2      joff 	if (ifp->if_flags & IFF_OACTIVE) {
    219      1.2      joff 		ifp->if_flags &= ~IFF_OACTIVE;
    220      1.2      joff 		/* Disable end-of-tx-chain interrupt */
    221      1.2      joff 		EPE_WRITE(IntEn, IntEn_REOFIE);
    222      1.2      joff 	}
    223      1.2      joff 	return ndq;
    224      1.2      joff }
    225      1.2      joff 
    226      1.2      joff static int
    227      1.1      joff epe_intr(void *arg)
    228      1.1      joff {
    229      1.1      joff 	struct epe_softc *sc = (struct epe_softc *)arg;
    230      1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    231      1.1      joff 	u_int32_t ndq = 0, irq, *cur;
    232      1.1      joff 
    233      1.1      joff 	irq = EPE_READ(IntStsC);
    234      1.1      joff begin:
    235      1.1      joff 	cur = (u_int32_t *)(EPE_READ(RXStsQCurAdd) -
    236      1.2      joff 		sc->ctrlpage_dsaddr + sc->ctrlpage);
    237      1.2      joff 	CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(u_int32_t),
    238      1.1      joff 		RX_QLEN * 4 * sizeof(u_int32_t),
    239      1.1      joff 		BUS_DMASYNC_PREREAD);
    240      1.1      joff 	while (sc->RXStsQ_cur != cur) {
    241      1.1      joff 		if ((sc->RXStsQ_cur[0] & (RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) ==
    242      1.1      joff 			(RXStsQ_RWE|RXStsQ_RFP|RXStsQ_EOB)) {
    243      1.1      joff 			u_int32_t bi = (sc->RXStsQ_cur[1] >> 16) & 0x7fff;
    244      1.1      joff 			u_int32_t fl = sc->RXStsQ_cur[1] & 0xffff;
    245      1.1      joff 			struct mbuf *m;
    246      1.1      joff 
    247      1.1      joff 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    248      1.1      joff 			if (m != NULL) MCLGET(m, M_DONTWAIT);
    249      1.1      joff 			if (m != NULL && (m->m_flags & M_EXT)) {
    250      1.1      joff 				bus_dmamap_unload(sc->sc_dmat,
    251      1.1      joff 					sc->rxq[bi].m_dmamap);
    252      1.1      joff 				sc->rxq[bi].m->m_pkthdr.rcvif = ifp;
    253      1.1      joff 				sc->rxq[bi].m->m_pkthdr.len =
    254      1.1      joff 					sc->rxq[bi].m->m_len = fl;
    255      1.1      joff #if NBPFILTER > 0
    256      1.1      joff 				if (ifp->if_bpf)
    257      1.1      joff 					bpf_mtap(ifp->if_bpf, sc->rxq[bi].m);
    258      1.1      joff #endif /* NBPFILTER > 0 */
    259      1.1      joff                                 (*ifp->if_input)(ifp, sc->rxq[bi].m);
    260      1.1      joff 				sc->rxq[bi].m = m;
    261      1.1      joff 				bus_dmamap_load(sc->sc_dmat,
    262      1.1      joff 					sc->rxq[bi].m_dmamap,
    263      1.1      joff 					m->m_ext.ext_buf, MCLBYTES,
    264      1.1      joff 					NULL, BUS_DMA_NOWAIT);
    265      1.1      joff 				sc->RXDQ[bi * 2] =
    266      1.1      joff 					sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr;
    267      1.1      joff 			} else {
    268      1.1      joff 				/* Drop packets until we can get replacement
    269      1.1      joff 				 * empty mbufs for the RXDQ.
    270      1.1      joff 				 */
    271      1.1      joff 				if (m != NULL) {
    272      1.1      joff 					m_freem(m);
    273      1.1      joff 				}
    274      1.1      joff 				ifp->if_ierrors++;
    275      1.1      joff 			}
    276      1.1      joff 		} else {
    277      1.1      joff 			ifp->if_ierrors++;
    278      1.1      joff 		}
    279      1.1      joff 
    280      1.1      joff 		ndq++;
    281      1.1      joff 
    282      1.1      joff 		sc->RXStsQ_cur += 2;
    283      1.1      joff 		if (sc->RXStsQ_cur >= sc->RXStsQ + (RX_QLEN * 2)) {
    284      1.1      joff 			sc->RXStsQ_cur = sc->RXStsQ;
    285      1.1      joff 		}
    286      1.1      joff 	}
    287      1.1      joff 
    288      1.1      joff 	if (ndq > 0) {
    289      1.1      joff 		ifp->if_ipackets += ndq;
    290      1.2      joff 		CTRLPAGE_DMASYNC(TX_QLEN * 3 * sizeof(u_int32_t),
    291      1.1      joff  			RX_QLEN * 4 * sizeof(u_int32_t),
    292      1.1      joff 			BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    293      1.1      joff 		EPE_WRITE(RXStsEnq, ndq);
    294      1.1      joff 		EPE_WRITE(RXDEnq, ndq);
    295      1.1      joff 		ndq = 0;
    296      1.1      joff 	}
    297      1.1      joff 
    298      1.2      joff 	if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
    299      1.2      joff 		epe_ifstart(ifp);
    300      1.2      joff 	}
    301      1.1      joff 
    302      1.1      joff 	irq = EPE_READ(IntStsC);
    303      1.2      joff 	if ((irq & (IntSts_RxSQ|IntSts_ECI)) != 0)
    304      1.1      joff 		goto begin;
    305      1.2      joff 
    306      1.1      joff 	return (1);
    307      1.1      joff }
    308      1.1      joff 
    309      1.1      joff 
    310      1.1      joff static void
    311      1.1      joff epe_init(struct epe_softc *sc)
    312      1.1      joff {
    313      1.1      joff 	bus_dma_segment_t segs;
    314      1.1      joff 	caddr_t addr;
    315      1.1      joff 	int rsegs, err, i;
    316      1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    317      1.4  hamajima 	int mdcdiv = DEFAULT_MDCDIV;
    318      1.1      joff 
    319      1.1      joff 	callout_init(&sc->epe_tick_ch);
    320      1.1      joff 
    321      1.1      joff 	/* Select primary Individual Address in Address Filter Pointer */
    322      1.1      joff 	EPE_WRITE(AFP, 0);
    323      1.1      joff 	/* Read ethernet MAC, should already be set by bootrom */
    324      1.1      joff 	bus_space_read_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    325      1.1      joff 		sc->sc_enaddr, ETHER_ADDR_LEN);
    326      1.1      joff 	printf("%s: MAC address %s\n", sc->sc_dev.dv_xname,
    327      1.1      joff 		ether_sprintf(sc->sc_enaddr));
    328      1.1      joff 
    329      1.1      joff 	/* Soft Reset the MAC */
    330      1.1      joff 	EPE_WRITE(SelfCtl, SelfCtl_RESET);
    331      1.1      joff 	while(EPE_READ(SelfCtl) & SelfCtl_RESET);
    332      1.1      joff 
    333      1.1      joff 	/* suggested magic initialization values from datasheet */
    334      1.1      joff 	EPE_WRITE(RXBufThrshld, 0x800040);
    335      1.1      joff 	EPE_WRITE(TXBufThrshld, 0x200010);
    336      1.1      joff 	EPE_WRITE(RXStsThrshld, 0x40002);
    337      1.1      joff 	EPE_WRITE(TXStsThrshld, 0x40002);
    338      1.1      joff 	EPE_WRITE(RXDThrshld, 0x40002);
    339      1.1      joff 	EPE_WRITE(TXDThrshld, 0x40002);
    340      1.1      joff 
    341      1.1      joff 	/* Allocate a page of memory for descriptor and status queues */
    342      1.1      joff 	err = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, 0, PAGE_SIZE,
    343      1.1      joff 		&segs, 1, &rsegs, BUS_DMA_WAITOK);
    344      1.1      joff 	if (err == 0) {
    345      1.1      joff 		err = bus_dmamem_map(sc->sc_dmat, &segs, 1, PAGE_SIZE,
    346      1.2      joff 			&sc->ctrlpage, (BUS_DMA_WAITOK|BUS_DMA_COHERENT));
    347      1.1      joff 	}
    348      1.1      joff 	if (err == 0) {
    349      1.1      joff 		err = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1, PAGE_SIZE,
    350      1.1      joff 			0, BUS_DMA_WAITOK, &sc->ctrlpage_dmamap);
    351      1.1      joff 	}
    352      1.1      joff 	if (err == 0) {
    353      1.1      joff 		err = bus_dmamap_load(sc->sc_dmat, sc->ctrlpage_dmamap,
    354      1.1      joff 			sc->ctrlpage, PAGE_SIZE, NULL, BUS_DMA_WAITOK);
    355      1.1      joff 	}
    356      1.1      joff 	if (err != 0) {
    357      1.1      joff 		panic("%s: Cannot get DMA memory", sc->sc_dev.dv_xname);
    358      1.1      joff 	}
    359      1.2      joff 	sc->ctrlpage_dsaddr = sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
    360      1.1      joff 	bzero(sc->ctrlpage, PAGE_SIZE);
    361      1.1      joff 
    362      1.1      joff 	/* Set up pointers to start of each queue in kernel addr space.
    363      1.1      joff 	 * Each descriptor queue or status queue entry uses 2 words
    364      1.1      joff 	 */
    365      1.1      joff 	sc->TXDQ = (u_int32_t *)sc->ctrlpage;
    366      1.1      joff 	sc->TXDQ_cur = sc->TXDQ;
    367      1.1      joff 	sc->TXDQ_avail = TX_QLEN - 1;
    368      1.1      joff 	sc->TXStsQ = &sc->TXDQ[TX_QLEN * 2];
    369      1.1      joff 	sc->TXStsQ_cur = sc->TXStsQ;
    370      1.1      joff 	sc->RXDQ = &sc->TXStsQ[TX_QLEN];
    371      1.1      joff 	sc->RXStsQ = &sc->RXDQ[RX_QLEN * 2];
    372      1.1      joff 	sc->RXStsQ_cur = sc->RXStsQ;
    373      1.1      joff 
    374      1.1      joff 	/* Program each queue's start addr, cur addr, and len registers
    375      1.1      joff 	 * with the physical addresses.
    376      1.1      joff 	 */
    377      1.1      joff 	addr = (caddr_t)sc->ctrlpage_dmamap->dm_segs[0].ds_addr;
    378      1.1      joff 	EPE_WRITE(TXDQBAdd, (u_int32_t)addr);
    379      1.1      joff 	EPE_WRITE(TXDQCurAdd, (u_int32_t)addr);
    380      1.1      joff 	EPE_WRITE(TXDQBLen, TX_QLEN * 2 * sizeof(u_int32_t));
    381      1.1      joff 
    382      1.1      joff 	addr += (sc->TXStsQ - sc->TXDQ) * sizeof(u_int32_t);
    383      1.1      joff 	EPE_WRITE(TXStsQBAdd, (u_int32_t)addr);
    384      1.1      joff 	EPE_WRITE(TXStsQCurAdd, (u_int32_t)addr);
    385      1.1      joff 	EPE_WRITE(TXStsQBLen, TX_QLEN * sizeof(u_int32_t));
    386      1.1      joff 
    387      1.1      joff 	addr += (sc->RXDQ - sc->TXStsQ) * sizeof(u_int32_t);
    388      1.1      joff 	EPE_WRITE(RXDQBAdd, (u_int32_t)addr);
    389      1.1      joff 	EPE_WRITE(RXDCurAdd, (u_int32_t)addr);
    390      1.1      joff 	EPE_WRITE(RXDQBLen, RX_QLEN * 2 * sizeof(u_int32_t));
    391      1.1      joff 
    392      1.1      joff 	addr += (sc->RXStsQ - sc->RXDQ) * sizeof(u_int32_t);
    393      1.1      joff 	EPE_WRITE(RXStsQBAdd, (u_int32_t)addr);
    394      1.1      joff 	EPE_WRITE(RXStsQCurAdd, (u_int32_t)addr);
    395      1.1      joff 	EPE_WRITE(RXStsQBLen, RX_QLEN * 2 * sizeof(u_int32_t));
    396      1.1      joff 
    397      1.1      joff 	/* Populate the RXDQ with mbufs */
    398      1.1      joff 	for(i = 0; i < RX_QLEN; i++) {
    399      1.1      joff 		struct mbuf *m;
    400      1.1      joff 
    401      1.1      joff 		bus_dmamap_create(sc->sc_dmat, MCLBYTES, TX_QLEN/4, MCLBYTES, 0,
    402      1.1      joff 			BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
    403      1.1      joff 		MGETHDR(m, M_WAIT, MT_DATA);
    404      1.1      joff 		MCLGET(m, M_WAIT);
    405      1.1      joff 		sc->rxq[i].m = m;
    406      1.1      joff 		bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
    407      1.1      joff 			m->m_ext.ext_buf, MCLBYTES, NULL,
    408      1.1      joff 			BUS_DMA_WAITOK);
    409      1.1      joff 
    410      1.1      joff 		sc->RXDQ[i * 2] = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr;
    411      1.1      joff 		sc->RXDQ[i * 2 + 1] = (i << 16) | MCLBYTES;
    412      1.1      joff 		bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
    413      1.1      joff 			MCLBYTES, BUS_DMASYNC_PREREAD);
    414      1.1      joff 	}
    415      1.1      joff 
    416      1.1      joff 	for(i = 0; i < TX_QLEN; i++) {
    417      1.1      joff 		bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
    418      1.1      joff 			(BUS_DMA_WAITOK|BUS_DMA_ALLOCNOW),
    419      1.1      joff 			&sc->txq[i].m_dmamap);
    420      1.1      joff 		sc->txq[i].m = NULL;
    421      1.1      joff 		sc->TXDQ[i * 2 + 1] = (i << 16);
    422      1.1      joff 	}
    423      1.1      joff 
    424      1.1      joff 	/* Divide HCLK by 32 for MDC clock */
    425  1.6.4.1      elad 	if (device_cfdata(&sc->sc_dev)->cf_flags)
    426  1.6.4.1      elad 		mdcdiv = device_cfdata(&sc->sc_dev)->cf_flags;
    427      1.4  hamajima 	EPE_WRITE(SelfCtl, (SelfCtl_MDCDIV(mdcdiv)|SelfCtl_PSPRS));
    428      1.1      joff 
    429      1.1      joff 	sc->sc_mii.mii_ifp = ifp;
    430      1.1      joff 	sc->sc_mii.mii_readreg = epe_mii_readreg;
    431      1.1      joff 	sc->sc_mii.mii_writereg = epe_mii_writereg;
    432      1.1      joff 	sc->sc_mii.mii_statchg = epe_statchg;
    433      1.1      joff 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epe_mediachange,
    434      1.1      joff 		epe_mediastatus);
    435      1.1      joff 	mii_attach((struct device *)sc, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    436      1.1      joff 		MII_OFFSET_ANY, 0);
    437      1.1      joff 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    438      1.1      joff 
    439      1.1      joff 	EPE_WRITE(BMCtl, BMCtl_RxEn|BMCtl_TxEn);
    440      1.2      joff 	EPE_WRITE(IntEn, IntEn_REOFIE);
    441      1.1      joff 	/* maximum valid max frame length */
    442      1.1      joff 	EPE_WRITE(MaxFrmLen, (0x7ff << 16)|MHLEN);
    443      1.1      joff 	/* wait for receiver ready */
    444      1.1      joff 	while((EPE_READ(BMSts) & BMSts_RxAct) == 0);
    445      1.1      joff 	/* enqueue the entries in RXStsQ and RXDQ */
    446      1.2      joff 	CTRLPAGE_DMASYNC(0, sc->ctrlpage_dmamap->dm_mapsize,
    447      1.1      joff 		BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    448      1.1      joff 	EPE_WRITE(RXDEnq, RX_QLEN - 1);
    449      1.1      joff 	EPE_WRITE(RXStsEnq, RX_QLEN - 1);
    450      1.1      joff 
    451      1.1      joff 	/*
    452      1.1      joff 	 * We can support 802.1Q VLAN-sized frames.
    453      1.1      joff 	 */
    454      1.1      joff 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    455      1.1      joff 
    456      1.1      joff         strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    457      1.1      joff         ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
    458      1.1      joff         ifp->if_ioctl = epe_ifioctl;
    459      1.1      joff         ifp->if_start = epe_ifstart;
    460      1.1      joff         ifp->if_watchdog = epe_ifwatchdog;
    461      1.1      joff         ifp->if_init = epe_ifinit;
    462      1.1      joff         ifp->if_stop = epe_ifstop;
    463      1.1      joff         ifp->if_timer = 0;
    464      1.1      joff 	ifp->if_softc = sc;
    465      1.1      joff         IFQ_SET_READY(&ifp->if_snd);
    466      1.1      joff         if_attach(ifp);
    467      1.1      joff         ether_ifattach(ifp, (sc)->sc_enaddr);
    468      1.1      joff }
    469      1.1      joff 
    470      1.1      joff static int
    471      1.1      joff epe_mediachange(ifp)
    472      1.1      joff 	struct ifnet *ifp;
    473      1.1      joff {
    474      1.1      joff 	if (ifp->if_flags & IFF_UP)
    475      1.1      joff 		epe_ifinit(ifp);
    476      1.1      joff 	return (0);
    477      1.1      joff }
    478      1.1      joff 
    479      1.1      joff static void
    480      1.1      joff epe_mediastatus(ifp, ifmr)
    481      1.1      joff 	struct ifnet *ifp;
    482      1.1      joff 	struct ifmediareq *ifmr;
    483      1.1      joff {
    484      1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    485      1.1      joff 
    486      1.1      joff 	mii_pollstat(&sc->sc_mii);
    487      1.1      joff 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
    488      1.1      joff 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
    489      1.1      joff }
    490      1.1      joff 
    491      1.1      joff 
    492      1.1      joff int
    493      1.1      joff epe_mii_readreg(self, phy, reg)
    494      1.1      joff 	struct device *self;
    495      1.1      joff 	int phy, reg;
    496      1.1      joff {
    497      1.1      joff 	u_int32_t d, v;
    498      1.2      joff 	struct epe_softc *sc;
    499      1.1      joff 
    500      1.2      joff 	sc = (struct epe_softc *)self;
    501      1.1      joff 	d = EPE_READ(SelfCtl);
    502      1.1      joff 	EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
    503      1.1      joff 	EPE_WRITE(MIICmd, (MIICmd_READ | (phy << 5) | reg));
    504      1.1      joff 	while(EPE_READ(MIISts) & MIISts_BUSY);
    505      1.1      joff 	v = EPE_READ(MIIData);
    506      1.1      joff 	EPE_WRITE(SelfCtl, d); /* restore old value */
    507      1.1      joff 	return v;
    508      1.1      joff }
    509      1.1      joff 
    510      1.1      joff void
    511      1.1      joff epe_mii_writereg(self, phy, reg, val)
    512      1.1      joff 	struct device *self;
    513      1.1      joff 	int phy, reg, val;
    514      1.1      joff {
    515      1.2      joff 	struct epe_softc *sc;
    516      1.1      joff 	u_int32_t d;
    517      1.1      joff 
    518      1.2      joff 	sc = (struct epe_softc *)self;
    519      1.1      joff 	d = EPE_READ(SelfCtl);
    520      1.1      joff 	EPE_WRITE(SelfCtl, d & ~SelfCtl_PSPRS); /* no preamble suppress */
    521      1.3  hamajima 	EPE_WRITE(MIIData, val);
    522      1.1      joff 	EPE_WRITE(MIICmd, (MIICmd_WRITE | (phy << 5) | reg));
    523      1.1      joff 	while(EPE_READ(MIISts) & MIISts_BUSY);
    524      1.1      joff 	EPE_WRITE(SelfCtl, d); /* restore old value */
    525      1.1      joff }
    526      1.1      joff 
    527      1.1      joff 
    528      1.1      joff void
    529      1.1      joff epe_statchg(self)
    530      1.1      joff         struct device *self;
    531      1.1      joff {
    532      1.1      joff         struct epe_softc *sc = (struct epe_softc *)self;
    533      1.1      joff         u_int32_t reg;
    534      1.1      joff 
    535      1.1      joff         /*
    536      1.1      joff          * We must keep the MAC and the PHY in sync as
    537      1.1      joff          * to the status of full-duplex!
    538      1.1      joff          */
    539      1.1      joff         reg = EPE_READ(TestCtl);
    540      1.1      joff         if (sc->sc_mii.mii_media_active & IFM_FDX)
    541      1.1      joff                 reg |= TestCtl_MFDX;
    542      1.1      joff         else
    543      1.1      joff                 reg &= ~TestCtl_MFDX;
    544      1.1      joff 	EPE_WRITE(TestCtl, reg);
    545      1.1      joff }
    546      1.1      joff 
    547      1.1      joff void
    548      1.1      joff epe_tick(arg)
    549      1.1      joff 	void *arg;
    550      1.1      joff {
    551      1.1      joff 	struct epe_softc* sc = (struct epe_softc *)arg;
    552      1.1      joff 	struct ifnet * ifp = &sc->sc_ec.ec_if;
    553      1.2      joff 	int s;
    554      1.1      joff 	u_int32_t misses;
    555      1.1      joff 
    556      1.1      joff 	ifp->if_collisions += EPE_READ(TXCollCnt);
    557      1.1      joff 	/* These misses are ok, they will happen if the RAM/CPU can't keep up */
    558      1.1      joff 	misses = EPE_READ(RXMissCnt);
    559      1.1      joff 	if (misses > 0)
    560      1.1      joff 		printf("%s: %d rx misses\n", sc->sc_dev.dv_xname, misses);
    561      1.1      joff 
    562      1.2      joff 	s = splnet();
    563      1.2      joff 	if (epe_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0) {
    564      1.2      joff 		epe_ifstart(ifp);
    565      1.2      joff 	}
    566      1.2      joff 	splx(s);
    567      1.2      joff 
    568      1.1      joff 	mii_tick(&sc->sc_mii);
    569      1.1      joff 	callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
    570      1.1      joff }
    571      1.1      joff 
    572      1.1      joff 
    573      1.1      joff static int
    574      1.1      joff epe_ifioctl(ifp, cmd, data)
    575      1.1      joff 	struct ifnet *ifp;
    576      1.1      joff 	u_long cmd;
    577      1.1      joff 	caddr_t data;
    578      1.1      joff {
    579      1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    580      1.1      joff 	struct ifreq *ifr = (struct ifreq *)data;
    581      1.1      joff 	int s, error;
    582      1.1      joff 
    583      1.1      joff 	s = splnet();
    584      1.1      joff 	switch(cmd) {
    585      1.1      joff 	case SIOCSIFMEDIA:
    586      1.1      joff 	case SIOCGIFMEDIA:
    587      1.1      joff 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
    588      1.1      joff 		break;
    589      1.1      joff 	default:
    590      1.1      joff 		error = ether_ioctl(ifp, cmd, data);
    591      1.1      joff 		if (error == ENETRESET) {
    592      1.1      joff 			if (ifp->if_flags & IFF_RUNNING)
    593      1.1      joff 				epe_setaddr(ifp);
    594      1.1      joff 			error = 0;
    595      1.1      joff 		}
    596      1.1      joff 	}
    597      1.1      joff 	splx(s);
    598      1.1      joff 	return error;
    599      1.1      joff }
    600      1.1      joff 
    601      1.1      joff static void
    602      1.1      joff epe_ifstart(ifp)
    603      1.1      joff 	struct ifnet *ifp;
    604      1.1      joff {
    605      1.1      joff 	struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
    606      1.1      joff 	struct mbuf *m;
    607      1.1      joff 	bus_dma_segment_t *segs;
    608      1.2      joff 	int s, bi, err, nsegs, ndq;
    609      1.2      joff 
    610      1.2      joff 	s = splnet();
    611      1.2      joff start:
    612      1.2      joff 	ndq = 0;
    613      1.1      joff 	if (sc->TXDQ_avail == 0) {
    614      1.2      joff 		if (epe_gctx(sc) == 0) {
    615      1.2      joff 			/* Enable End-Of-TX-Chain interrupt */
    616      1.2      joff 			EPE_WRITE(IntEn, IntEn_REOFIE|IntEn_ECIE);
    617      1.2      joff 			ifp->if_flags |= IFF_OACTIVE;
    618      1.2      joff 			ifp->if_timer = 10;
    619      1.2      joff 			splx(s);
    620      1.2      joff 			return;
    621      1.2      joff 		}
    622      1.2      joff 	}
    623      1.2      joff 
    624      1.1      joff 	bi = sc->TXDQ_cur - sc->TXDQ;
    625      1.1      joff 
    626      1.1      joff 	IFQ_POLL(&ifp->if_snd, m);
    627      1.1      joff 	if (m == NULL) {
    628      1.1      joff 		splx(s);
    629      1.1      joff 		return;
    630      1.1      joff 	}
    631      1.2      joff more:
    632      1.1      joff 	if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
    633      1.1      joff 		BUS_DMA_NOWAIT)) ||
    634      1.1      joff 		sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
    635      1.1      joff 		sc->txq[bi].m_dmamap->dm_nsegs > (sc->TXDQ_avail - ndq)) {
    636      1.1      joff 		/* Copy entire mbuf chain to new and 32-bit aligned storage */
    637      1.1      joff 		struct mbuf *mn;
    638      1.1      joff 
    639      1.1      joff 		if (err == 0)
    640      1.1      joff 			bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
    641      1.1      joff 
    642      1.1      joff 		MGETHDR(mn, M_DONTWAIT, MT_DATA);
    643      1.1      joff 		if (mn == NULL) goto stop;
    644      1.1      joff 		if (m->m_pkthdr.len > (MHLEN & (~0x3))) {
    645      1.1      joff 			MCLGET(mn, M_DONTWAIT);
    646      1.1      joff 			if ((mn->m_flags & M_EXT) == 0) {
    647      1.1      joff 				m_freem(mn);
    648      1.1      joff 				goto stop;
    649      1.1      joff 			}
    650      1.1      joff 		}
    651      1.1      joff 		mn->m_data = (caddr_t)(((u_int32_t)mn->m_data + 0x3) & (~0x3));
    652      1.1      joff 		m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, caddr_t));
    653      1.1      joff 		mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
    654      1.1      joff 		IFQ_DEQUEUE(&ifp->if_snd, m);
    655      1.1      joff 		m_freem(m);
    656      1.1      joff 		m = mn;
    657      1.1      joff 		bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
    658      1.1      joff 			BUS_DMA_NOWAIT);
    659      1.1      joff 	} else {
    660      1.1      joff 		IFQ_DEQUEUE(&ifp->if_snd, m);
    661      1.1      joff 	}
    662      1.1      joff 
    663      1.1      joff #if NBPFILTER > 0
    664      1.1      joff 	if (ifp->if_bpf)
    665      1.1      joff 		bpf_mtap(ifp->if_bpf, m);
    666      1.1      joff #endif /* NBPFILTER > 0 */
    667      1.1      joff 
    668      1.1      joff 	nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
    669      1.1      joff 	segs = sc->txq[bi].m_dmamap->dm_segs;
    670      1.1      joff 	bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
    671      1.1      joff 		sc->txq[bi].m_dmamap->dm_mapsize,
    672      1.1      joff 		BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    673      1.1      joff 
    674      1.1      joff 	/* XXX: This driver hasn't been tested w/nsegs > 1 */
    675      1.1      joff 	while (nsegs > 0) {
    676      1.1      joff 		nsegs--;
    677      1.1      joff 		sc->txq[bi].m = m;
    678      1.1      joff 		sc->TXDQ[bi * 2] = segs->ds_addr;
    679      1.1      joff 		if (nsegs == 0)
    680      1.1      joff 			sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16) |
    681      1.1      joff 				(1 << 31);
    682      1.1      joff 		else
    683      1.1      joff 			sc->TXDQ[bi * 2 + 1] = segs->ds_len | (bi << 16);
    684      1.1      joff 		segs++;
    685      1.1      joff 		bi = (bi + 1) % TX_QLEN;
    686      1.1      joff 		ndq++;
    687      1.1      joff 	}
    688      1.1      joff 
    689      1.1      joff 
    690      1.2      joff 	/*
    691      1.2      joff 	 * Enqueue another.  Don't do more than half the available
    692      1.2      joff 	 * descriptors before telling the MAC about them
    693      1.2      joff 	 */
    694      1.2      joff 	if ((sc->TXDQ_avail - ndq) > 0 && ndq < TX_QLEN / 2) {
    695      1.1      joff 		IFQ_POLL(&ifp->if_snd, m);
    696      1.1      joff 		if (m != NULL) {
    697      1.2      joff 			goto more;
    698      1.1      joff 		}
    699      1.1      joff 	}
    700      1.1      joff stop:
    701      1.1      joff 	if (ndq > 0) {
    702      1.1      joff 		sc->TXDQ_avail -= ndq;
    703      1.1      joff 		sc->TXDQ_cur = &sc->TXDQ[bi];
    704      1.2      joff 		CTRLPAGE_DMASYNC(0, TX_QLEN * 2 * sizeof(u_int32_t),
    705      1.1      joff 			BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
    706      1.1      joff 		EPE_WRITE(TXDEnq, ndq);
    707      1.1      joff 	}
    708      1.2      joff 
    709      1.2      joff 	if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
    710      1.2      joff 		goto start;
    711      1.2      joff 
    712      1.1      joff 	splx(s);
    713      1.1      joff 	return;
    714      1.1      joff }
    715      1.1      joff 
    716      1.1      joff static void
    717      1.1      joff epe_ifwatchdog(ifp)
    718      1.1      joff 	struct ifnet *ifp;
    719      1.1      joff {
    720      1.1      joff 	struct epe_softc *sc = (struct epe_softc *)ifp->if_softc;
    721      1.1      joff 
    722      1.1      joff 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    723      1.1      joff 		return;
    724      1.2      joff        	printf("%s: device timeout, BMCtl = 0x%08x, BMSts = 0x%08x\n",
    725      1.1      joff 		sc->sc_dev.dv_xname, EPE_READ(BMCtl), EPE_READ(BMSts));
    726      1.1      joff }
    727      1.1      joff 
    728      1.1      joff static int
    729      1.1      joff epe_ifinit(ifp)
    730      1.1      joff 	struct ifnet *ifp;
    731      1.1      joff {
    732      1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    733      1.1      joff 	int s = splnet();
    734      1.1      joff 
    735      1.1      joff 	callout_stop(&sc->epe_tick_ch);
    736      1.1      joff 	EPE_WRITE(RXCtl, RXCtl_IA0|RXCtl_BA|RXCtl_RCRCA|RXCtl_SRxON);
    737      1.1      joff 	EPE_WRITE(TXCtl, TXCtl_STxON);
    738      1.1      joff 	EPE_WRITE(GIIntMsk, GIIntMsk_INT); /* start interrupting */
    739      1.1      joff 	mii_mediachg(&sc->sc_mii);
    740      1.1      joff 	callout_reset(&sc->epe_tick_ch, hz, epe_tick, sc);
    741      1.1      joff         ifp->if_flags |= IFF_RUNNING;
    742      1.1      joff 	splx(s);
    743      1.1      joff 	return 0;
    744      1.1      joff }
    745      1.1      joff 
    746      1.1      joff static void
    747      1.1      joff epe_ifstop(ifp, disable)
    748      1.1      joff 	struct ifnet *ifp;
    749      1.1      joff 	int disable;
    750      1.1      joff {
    751      1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    752      1.1      joff 
    753      1.1      joff 
    754      1.1      joff 	EPE_WRITE(RXCtl, 0);
    755      1.1      joff 	EPE_WRITE(TXCtl, 0);
    756      1.1      joff 	EPE_WRITE(GIIntMsk, 0);
    757      1.1      joff 	callout_stop(&sc->epe_tick_ch);
    758      1.1      joff 
    759      1.1      joff 	/* Down the MII. */
    760      1.1      joff 	mii_down(&sc->sc_mii);
    761      1.1      joff 
    762      1.1      joff 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    763      1.1      joff 	ifp->if_timer = 0;
    764      1.1      joff 	sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
    765      1.1      joff }
    766      1.1      joff 
    767      1.1      joff static void
    768      1.1      joff epe_setaddr(ifp)
    769      1.1      joff 	struct ifnet *ifp;
    770      1.1      joff {
    771      1.1      joff 	struct epe_softc *sc = ifp->if_softc;
    772      1.1      joff 	struct ethercom *ac = &sc->sc_ec;
    773      1.1      joff 	struct ether_multi *enm;
    774      1.1      joff 	struct ether_multistep step;
    775      1.1      joff 	u_int8_t ias[2][ETHER_ADDR_LEN];
    776      1.1      joff 	u_int32_t h, nma = 0, hashes[2] = { 0, 0 };
    777      1.1      joff 	u_int32_t rxctl = EPE_READ(RXCtl);
    778      1.1      joff 
    779      1.1      joff 	/* disable receiver temporarily */
    780      1.1      joff 	EPE_WRITE(RXCtl, rxctl & ~RXCtl_SRxON);
    781      1.1      joff 
    782      1.1      joff 	rxctl &= ~(RXCtl_MA|RXCtl_PA|RXCtl_IA2|RXCtl_IA3);
    783      1.1      joff 
    784      1.1      joff 	if (ifp->if_flags & IFF_PROMISC) {
    785      1.1      joff 		rxctl |= RXCtl_PA;
    786      1.1      joff 	}
    787      1.1      joff 
    788      1.1      joff 	ifp->if_flags &= ~IFF_ALLMULTI;
    789      1.1      joff 
    790      1.1      joff 	ETHER_FIRST_MULTI(step, ac, enm);
    791      1.1      joff 	while (enm != NULL) {
    792      1.1      joff 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
    793      1.1      joff 			/*
    794      1.1      joff 			 * We must listen to a range of multicast addresses.
    795      1.1      joff 			 * For now, just accept all multicasts, rather than
    796      1.1      joff 			 * trying to set only those filter bits needed to match
    797      1.1      joff 			 * the range.  (At this time, the only use of address
    798      1.1      joff 			 * ranges is for IP multicast routing, for which the
    799      1.1      joff 			 * range is big enough to require all bits set.)
    800      1.1      joff 			 */
    801      1.1      joff 			rxctl &= ~(RXCtl_IA2|RXCtl_IA3);
    802      1.1      joff 			rxctl |= RXCtl_MA;
    803      1.1      joff 			hashes[0] = 0xffffffffUL;
    804      1.1      joff 			hashes[1] = 0xffffffffUL;
    805      1.1      joff 			ifp->if_flags |= IFF_ALLMULTI;
    806      1.1      joff 			break;
    807      1.1      joff 		}
    808      1.1      joff 
    809      1.1      joff 		if (nma < 2) {
    810      1.1      joff 			/* We can program 2 perfect address filters for mcast */
    811      1.1      joff 			memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
    812      1.1      joff 			rxctl |= (1 << (nma + 2));
    813      1.1      joff 		} else {
    814      1.1      joff 			/*
    815      1.1      joff 			 * XXX: Datasheet is not very clear here, I'm not sure
    816      1.1      joff 			 * if I'm doing this right.  --joff
    817      1.1      joff 			 */
    818      1.1      joff 			h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
    819      1.1      joff 
    820      1.1      joff 			/* Just want the 6 most-significant bits. */
    821      1.1      joff 			h = h >> 26;
    822      1.1      joff 
    823      1.1      joff 			hashes[ h / 32 ] |=  (1 << (h % 32));
    824      1.1      joff 			rxctl |= RXCtl_MA;
    825      1.1      joff 		}
    826      1.1      joff 		ETHER_NEXT_MULTI(step, enm);
    827      1.1      joff 		nma++;
    828      1.1      joff 	}
    829      1.1      joff 
    830      1.1      joff 	EPE_WRITE(AFP, 0);
    831      1.1      joff 	bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    832      1.1      joff 		sc->sc_enaddr, ETHER_ADDR_LEN);
    833      1.1      joff 	if (rxctl & RXCtl_IA2) {
    834      1.1      joff 		EPE_WRITE(AFP, 2);
    835      1.1      joff 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    836      1.1      joff 			ias[0], ETHER_ADDR_LEN);
    837      1.1      joff 	}
    838      1.1      joff 	if (rxctl & RXCtl_IA3) {
    839      1.1      joff 		EPE_WRITE(AFP, 3);
    840      1.1      joff 		bus_space_write_region_1(sc->sc_iot, sc->sc_ioh, EPE_IndAd,
    841      1.1      joff 			ias[1], ETHER_ADDR_LEN);
    842      1.1      joff 	}
    843      1.1      joff 	if (hashes[0] != 0 && hashes[1] != 0) {
    844      1.1      joff 		EPE_WRITE(AFP, 7);
    845      1.1      joff 		EPE_WRITE(HashTbl, hashes[0]);
    846      1.1      joff 		EPE_WRITE(HashTbl + 4, hashes[1]);
    847      1.1      joff 	}
    848      1.1      joff 	EPE_WRITE(RXCtl, rxctl);
    849      1.1      joff }
    850