Home | History | Annotate | Line # | Download | only in fdt
cpu_fdt.c revision 1.30.2.1
      1  1.30.2.1        ad /* $NetBSD: cpu_fdt.c,v 1.30.2.1 2020/01/17 21:47:24 ad Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29      1.12       ryo #include "opt_multiprocessor.h"
     30      1.12       ryo #include "psci_fdt.h"
     31      1.12       ryo 
     32       1.1  jmcneill #include <sys/cdefs.h>
     33  1.30.2.1        ad __KERNEL_RCSID(0, "$NetBSD: cpu_fdt.c,v 1.30.2.1 2020/01/17 21:47:24 ad Exp $");
     34       1.1  jmcneill 
     35       1.1  jmcneill #include <sys/param.h>
     36      1.12       ryo #include <sys/atomic.h>
     37       1.1  jmcneill #include <sys/bus.h>
     38       1.1  jmcneill #include <sys/device.h>
     39       1.4     skrll #include <sys/lwp.h>
     40       1.1  jmcneill #include <sys/systm.h>
     41       1.1  jmcneill #include <sys/kernel.h>
     42       1.1  jmcneill 
     43       1.1  jmcneill #include <dev/fdt/fdtvar.h>
     44       1.1  jmcneill 
     45       1.5       ryo #include <arm/armreg.h>
     46       1.1  jmcneill #include <arm/cpu.h>
     47       1.5       ryo #include <arm/cpufunc.h>
     48      1.12       ryo #include <arm/locore.h>
     49      1.12       ryo 
     50      1.12       ryo #include <arm/arm/psci.h>
     51      1.12       ryo #include <arm/fdt/arm_fdtvar.h>
     52      1.12       ryo #include <arm/fdt/psci_fdtvar.h>
     53      1.12       ryo 
     54      1.12       ryo #include <uvm/uvm_extern.h>
     55       1.1  jmcneill 
     56       1.1  jmcneill static int	cpu_fdt_match(device_t, cfdata_t, void *);
     57       1.1  jmcneill static void	cpu_fdt_attach(device_t, device_t, void *);
     58       1.1  jmcneill 
     59       1.3  jmcneill enum cpu_fdt_type {
     60       1.3  jmcneill 	ARM_CPU_UP = 1,
     61       1.3  jmcneill 	ARM_CPU_ARMV7,
     62       1.3  jmcneill 	ARM_CPU_ARMV8,
     63       1.3  jmcneill };
     64       1.3  jmcneill 
     65       1.1  jmcneill struct cpu_fdt_softc {
     66       1.1  jmcneill 	device_t		sc_dev;
     67       1.1  jmcneill 	int			sc_phandle;
     68       1.1  jmcneill };
     69       1.1  jmcneill 
     70       1.3  jmcneill static const struct of_compat_data compat_data[] = {
     71       1.3  jmcneill 	{ "arm,arm1176jzf-s",		ARM_CPU_UP },
     72       1.3  jmcneill 
     73       1.6  jakllsch 	{ "arm,arm-v7",			ARM_CPU_ARMV7 },
     74       1.3  jmcneill 	{ "arm,cortex-a5",		ARM_CPU_ARMV7 },
     75       1.3  jmcneill 	{ "arm,cortex-a7",		ARM_CPU_ARMV7 },
     76       1.3  jmcneill 	{ "arm,cortex-a8",		ARM_CPU_ARMV7 },
     77       1.3  jmcneill 	{ "arm,cortex-a9",		ARM_CPU_ARMV7 },
     78       1.3  jmcneill 	{ "arm,cortex-a12",		ARM_CPU_ARMV7 },
     79       1.3  jmcneill 	{ "arm,cortex-a15",		ARM_CPU_ARMV7 },
     80       1.3  jmcneill 	{ "arm,cortex-a17",		ARM_CPU_ARMV7 },
     81       1.3  jmcneill 
     82      1.11  jmcneill 	{ "arm,armv8",			ARM_CPU_ARMV8 },
     83       1.3  jmcneill 	{ "arm,cortex-a53",		ARM_CPU_ARMV8 },
     84       1.3  jmcneill 	{ "arm,cortex-a57",		ARM_CPU_ARMV8 },
     85       1.3  jmcneill 	{ "arm,cortex-a72",		ARM_CPU_ARMV8 },
     86       1.3  jmcneill 	{ "arm,cortex-a73",		ARM_CPU_ARMV8 },
     87       1.7  jmcneill 
     88       1.3  jmcneill 	{ NULL }
     89       1.3  jmcneill };
     90       1.3  jmcneill 
     91       1.1  jmcneill CFATTACH_DECL_NEW(cpu_fdt, sizeof(struct cpu_fdt_softc),
     92       1.1  jmcneill 	cpu_fdt_match, cpu_fdt_attach, NULL, NULL);
     93       1.1  jmcneill 
     94       1.1  jmcneill static int
     95       1.1  jmcneill cpu_fdt_match(device_t parent, cfdata_t cf, void *aux)
     96       1.1  jmcneill {
     97       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     98       1.3  jmcneill 	const int phandle = faa->faa_phandle;
     99       1.3  jmcneill 	enum cpu_fdt_type type;
    100       1.2  jmcneill 	int is_compatible;
    101       1.2  jmcneill 	bus_addr_t mpidr;
    102       1.2  jmcneill 
    103       1.3  jmcneill 	is_compatible = of_match_compat_data(phandle, compat_data);
    104       1.2  jmcneill 	if (!is_compatible)
    105       1.2  jmcneill 		return 0;
    106       1.2  jmcneill 
    107       1.3  jmcneill 	type = of_search_compatible(phandle, compat_data)->data;
    108       1.3  jmcneill 	switch (type) {
    109       1.3  jmcneill 	case ARM_CPU_ARMV7:
    110       1.3  jmcneill 	case ARM_CPU_ARMV8:
    111       1.3  jmcneill 		if (fdtbus_get_reg(phandle, 0, &mpidr, NULL) != 0)
    112       1.3  jmcneill 			return 0;
    113       1.3  jmcneill 	default:
    114       1.3  jmcneill 		break;
    115       1.3  jmcneill 	}
    116       1.1  jmcneill 
    117       1.2  jmcneill 	return is_compatible;
    118       1.1  jmcneill }
    119       1.1  jmcneill 
    120       1.1  jmcneill static void
    121       1.1  jmcneill cpu_fdt_attach(device_t parent, device_t self, void *aux)
    122       1.1  jmcneill {
    123       1.1  jmcneill 	struct cpu_fdt_softc * const sc = device_private(self);
    124       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    125       1.3  jmcneill 	const int phandle = faa->faa_phandle;
    126       1.3  jmcneill 	enum cpu_fdt_type type;
    127       1.1  jmcneill 	bus_addr_t mpidr;
    128       1.3  jmcneill 	cpuid_t cpuid;
    129  1.30.2.1        ad 	const uint32_t *cap_ptr;
    130  1.30.2.1        ad 	int len;
    131       1.1  jmcneill 
    132       1.1  jmcneill 	sc->sc_dev = self;
    133       1.3  jmcneill 	sc->sc_phandle = phandle;
    134       1.3  jmcneill 
    135  1.30.2.1        ad  	cap_ptr = fdtbus_get_prop(phandle, "capacity-dmips-mhz", &len);
    136  1.30.2.1        ad 	if (cap_ptr && len == 4) {
    137  1.30.2.1        ad 		prop_dictionary_t dict = device_properties(self);
    138  1.30.2.1        ad 		uint32_t capacity_dmips_mhz = be32toh(*cap_ptr);
    139  1.30.2.1        ad 
    140  1.30.2.1        ad 		prop_dictionary_set_uint32(dict, "capacity_dmips_mhz",
    141  1.30.2.1        ad 		    capacity_dmips_mhz);
    142  1.30.2.1        ad 	}
    143  1.30.2.1        ad 
    144       1.3  jmcneill 	type = of_search_compatible(phandle, compat_data)->data;
    145       1.1  jmcneill 
    146       1.3  jmcneill 	switch (type) {
    147       1.3  jmcneill 	case ARM_CPU_ARMV7:
    148       1.3  jmcneill 	case ARM_CPU_ARMV8:
    149       1.3  jmcneill 		if (fdtbus_get_reg(phandle, 0, &mpidr, NULL) != 0) {
    150       1.3  jmcneill 			aprint_error(": missing 'reg' property\n");
    151       1.3  jmcneill 			return;
    152       1.3  jmcneill 		}
    153       1.9       ryo 		cpuid = mpidr;
    154       1.3  jmcneill 		break;
    155       1.3  jmcneill 	default:
    156       1.3  jmcneill 		cpuid = 0;
    157       1.3  jmcneill 		break;
    158       1.1  jmcneill 	}
    159       1.1  jmcneill 
    160       1.2  jmcneill 	/* Attach the CPU */
    161       1.3  jmcneill 	cpu_attach(self, cpuid);
    162       1.8  jmcneill 
    163       1.8  jmcneill 	/* Attach CPU frequency scaling provider */
    164       1.8  jmcneill 	config_found(self, faa, NULL);
    165       1.1  jmcneill }
    166      1.12       ryo 
    167      1.24  jmcneill #if defined(MULTIPROCESSOR) && (NPSCI_FDT > 0 || defined(__aarch64__))
    168      1.12       ryo static register_t
    169      1.12       ryo cpu_fdt_mpstart_pa(void)
    170      1.12       ryo {
    171      1.16     skrll 	bool ok __diagused;
    172      1.16     skrll 	paddr_t pa;
    173      1.16     skrll 
    174      1.16     skrll 	ok = pmap_extract(pmap_kernel(), (vaddr_t)cpu_mpstart, &pa);
    175      1.16     skrll 	KASSERT(ok);
    176      1.16     skrll 
    177      1.16     skrll 	return pa;
    178      1.12       ryo }
    179      1.24  jmcneill #endif
    180      1.12       ryo 
    181      1.24  jmcneill #ifdef MULTIPROCESSOR
    182      1.13  jmcneill static bool
    183      1.13  jmcneill arm_fdt_cpu_okay(const int child)
    184      1.13  jmcneill {
    185      1.13  jmcneill 	const char *s;
    186      1.13  jmcneill 
    187      1.13  jmcneill 	s = fdtbus_get_string(child, "device_type");
    188      1.13  jmcneill 	if (!s || strcmp(s, "cpu") != 0)
    189      1.13  jmcneill 		return false;
    190      1.13  jmcneill 
    191      1.13  jmcneill 	s = fdtbus_get_string(child, "status");
    192      1.13  jmcneill 	if (s) {
    193      1.13  jmcneill 		if (strcmp(s, "okay") == 0)
    194      1.13  jmcneill 			return false;
    195      1.13  jmcneill 		if (strcmp(s, "disabled") == 0)
    196      1.13  jmcneill 			return of_hasprop(child, "enable-method");
    197      1.13  jmcneill 		return false;
    198      1.13  jmcneill 	} else {
    199      1.13  jmcneill 		return true;
    200      1.13  jmcneill 	}
    201      1.13  jmcneill }
    202      1.14  jmcneill #endif /* MULTIPROCESSOR */
    203      1.12       ryo 
    204      1.12       ryo void
    205      1.12       ryo arm_fdt_cpu_bootstrap(void)
    206      1.12       ryo {
    207      1.12       ryo #ifdef MULTIPROCESSOR
    208      1.12       ryo 	uint64_t mpidr, bp_mpidr;
    209      1.12       ryo 	u_int cpuindex;
    210      1.16     skrll 	int child;
    211      1.16     skrll 
    212      1.16     skrll 	const int cpus = OF_finddevice("/cpus");
    213      1.16     skrll 	if (cpus == -1) {
    214      1.16     skrll 		aprint_error("%s: no /cpus node found\n", __func__);
    215      1.16     skrll 		arm_cpu_max = 1;
    216      1.16     skrll 		return;
    217      1.16     skrll 	}
    218      1.16     skrll 
    219      1.16     skrll 	/* Count CPUs */
    220      1.16     skrll 	arm_cpu_max = 0;
    221      1.16     skrll 
    222      1.16     skrll 	/* MPIDR affinity levels of boot processor. */
    223      1.16     skrll 	bp_mpidr = cpu_mpidr_aff_read();
    224      1.16     skrll 
    225      1.16     skrll 	/* Boot APs */
    226      1.16     skrll 	cpuindex = 1;
    227      1.16     skrll 	for (child = OF_child(cpus); child; child = OF_peer(child)) {
    228      1.16     skrll 		if (!arm_fdt_cpu_okay(child))
    229      1.16     skrll 			continue;
    230      1.16     skrll 
    231      1.16     skrll 		arm_cpu_max++;
    232      1.16     skrll 		if (fdtbus_get_reg64(child, 0, &mpidr, NULL) != 0)
    233      1.16     skrll 			continue;
    234      1.16     skrll 		if (mpidr == bp_mpidr)
    235      1.16     skrll 			continue; 	/* BP already started */
    236      1.16     skrll 
    237      1.16     skrll 		KASSERT(cpuindex < MAXCPUS);
    238      1.16     skrll 		cpu_mpidr[cpuindex] = mpidr;
    239      1.16     skrll 		cpu_dcache_wb_range((vaddr_t)&cpu_mpidr[cpuindex],
    240      1.16     skrll 		    sizeof(cpu_mpidr[cpuindex]));
    241      1.16     skrll 
    242      1.16     skrll 		cpuindex++;
    243      1.16     skrll 	}
    244      1.16     skrll #endif
    245      1.16     skrll }
    246      1.16     skrll 
    247      1.19  jmcneill #ifdef MULTIPROCESSOR
    248      1.25  jmcneill static struct arm_cpu_method *
    249      1.25  jmcneill arm_fdt_cpu_enable_method(int phandle)
    250      1.19  jmcneill {
    251      1.25  jmcneill 	const char *method;
    252      1.25  jmcneill 
    253      1.25  jmcneill  	method = fdtbus_get_string(phandle, "enable-method");
    254      1.25  jmcneill 	if (method == NULL)
    255      1.25  jmcneill 		return NULL;
    256      1.25  jmcneill 
    257      1.19  jmcneill 	__link_set_decl(arm_cpu_methods, struct arm_cpu_method);
    258      1.25  jmcneill 	struct arm_cpu_method * const *acmp;
    259      1.25  jmcneill 	__link_set_foreach(acmp, arm_cpu_methods) {
    260      1.25  jmcneill 		if (strcmp(method, (*acmp)->acm_compat) == 0)
    261      1.25  jmcneill 			return *acmp;
    262      1.19  jmcneill 	}
    263      1.25  jmcneill 
    264      1.25  jmcneill 	return NULL;
    265      1.25  jmcneill }
    266      1.25  jmcneill 
    267      1.25  jmcneill static int
    268      1.25  jmcneill arm_fdt_cpu_enable(int phandle, struct arm_cpu_method *acm)
    269      1.25  jmcneill {
    270      1.25  jmcneill 	return acm->acm_enable(phandle);
    271      1.19  jmcneill }
    272      1.19  jmcneill #endif
    273      1.19  jmcneill 
    274      1.22     skrll int
    275      1.16     skrll arm_fdt_cpu_mpstart(void)
    276      1.16     skrll {
    277      1.22     skrll 	int ret = 0;
    278      1.16     skrll #ifdef MULTIPROCESSOR
    279      1.16     skrll 	uint64_t mpidr, bp_mpidr;
    280      1.19  jmcneill 	u_int cpuindex, i;
    281      1.19  jmcneill 	int child, error;
    282      1.25  jmcneill 	struct arm_cpu_method *acm;
    283      1.12       ryo 
    284      1.12       ryo 	const int cpus = OF_finddevice("/cpus");
    285      1.12       ryo 	if (cpus == -1) {
    286      1.12       ryo 		aprint_error("%s: no /cpus node found\n", __func__);
    287      1.22     skrll 		return 0;
    288      1.12       ryo 	}
    289      1.12       ryo 
    290      1.12       ryo 	/* MPIDR affinity levels of boot processor. */
    291      1.12       ryo 	bp_mpidr = cpu_mpidr_aff_read();
    292      1.12       ryo 
    293      1.12       ryo 	/* Boot APs */
    294      1.12       ryo 	cpuindex = 1;
    295      1.12       ryo 	for (child = OF_child(cpus); child; child = OF_peer(child)) {
    296      1.13  jmcneill 		if (!arm_fdt_cpu_okay(child))
    297      1.12       ryo 			continue;
    298      1.16     skrll 
    299      1.12       ryo 		if (fdtbus_get_reg64(child, 0, &mpidr, NULL) != 0)
    300      1.12       ryo 			continue;
    301      1.18     skrll 
    302      1.12       ryo 		if (mpidr == bp_mpidr)
    303      1.12       ryo 			continue; 	/* BP already started */
    304      1.12       ryo 
    305      1.25  jmcneill 		acm = arm_fdt_cpu_enable_method(child);
    306      1.25  jmcneill 		if (acm == NULL)
    307      1.25  jmcneill 			acm = arm_fdt_cpu_enable_method(cpus);
    308      1.25  jmcneill 		if (acm == NULL)
    309      1.12       ryo 			continue;
    310      1.12       ryo 
    311      1.25  jmcneill 		error = arm_fdt_cpu_enable(child, acm);
    312      1.19  jmcneill 		if (error != 0) {
    313      1.25  jmcneill 			aprint_error("%s: failed to enable CPU %#" PRIx64 "\n", __func__, mpidr);
    314      1.12       ryo 			continue;
    315      1.12       ryo 		}
    316      1.12       ryo 
    317      1.19  jmcneill 		/* Wake up AP in case firmware has placed it in WFE state */
    318      1.19  jmcneill 		__asm __volatile("sev" ::: "memory");
    319      1.19  jmcneill 
    320      1.19  jmcneill 		/* Wait for AP to start */
    321      1.21  jmcneill 		for (i = 0x10000000; i > 0; i--) {
    322      1.28  jmcneill 			if (cpu_hatched_p(cpuindex))
    323      1.19  jmcneill 				break;
    324      1.19  jmcneill 		}
    325      1.22     skrll 
    326      1.22     skrll 		if (i == 0) {
    327      1.22     skrll 			ret++;
    328      1.19  jmcneill 			aprint_error("cpu%d: WARNING: AP failed to start\n", cpuindex);
    329      1.22     skrll 		}
    330      1.19  jmcneill 
    331      1.12       ryo 		cpuindex++;
    332      1.12       ryo 	}
    333      1.19  jmcneill #endif /* MULTIPROCESSOR */
    334      1.22     skrll 	return ret;
    335      1.19  jmcneill }
    336      1.12       ryo 
    337      1.19  jmcneill static int
    338      1.19  jmcneill cpu_enable_nullop(int phandle)
    339      1.19  jmcneill {
    340      1.19  jmcneill 	return ENXIO;
    341      1.19  jmcneill }
    342      1.19  jmcneill ARM_CPU_METHOD(default, "", cpu_enable_nullop);
    343      1.12       ryo 
    344      1.19  jmcneill #if defined(MULTIPROCESSOR) && NPSCI_FDT > 0
    345      1.19  jmcneill static int
    346      1.19  jmcneill cpu_enable_psci(int phandle)
    347      1.19  jmcneill {
    348      1.19  jmcneill 	static bool psci_probed, psci_p;
    349      1.19  jmcneill 	uint64_t mpidr;
    350      1.19  jmcneill 	int ret;
    351      1.19  jmcneill 
    352      1.19  jmcneill 	if (!psci_probed) {
    353      1.19  jmcneill 		psci_probed = true;
    354      1.19  jmcneill 		psci_p = psci_fdt_preinit() == 0;
    355      1.12       ryo 	}
    356      1.19  jmcneill 	if (!psci_p)
    357      1.19  jmcneill 		return ENXIO;
    358      1.19  jmcneill 
    359      1.19  jmcneill 	fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
    360      1.19  jmcneill 
    361      1.29       bad #if !defined(AARCH64)
    362      1.29       bad 	/*
    363      1.30       bad 	 * not necessary on AARCH64. beside there it hangs the system
    364      1.29       bad 	 * because cache ops are only functional after cpu_attach()
    365      1.29       bad 	 * was called.
    366      1.29       bad 	 */
    367      1.29       bad 	cpu_dcache_wbinv_all();
    368      1.29       bad #endif
    369      1.19  jmcneill 	ret = psci_cpu_on(mpidr, cpu_fdt_mpstart_pa(), 0);
    370      1.19  jmcneill 	if (ret != PSCI_SUCCESS)
    371      1.19  jmcneill 		return EIO;
    372      1.19  jmcneill 
    373      1.19  jmcneill 	return 0;
    374      1.19  jmcneill }
    375      1.19  jmcneill ARM_CPU_METHOD(psci, "psci", cpu_enable_psci);
    376      1.19  jmcneill #endif
    377      1.19  jmcneill 
    378      1.23  jmcneill #if defined(MULTIPROCESSOR) && defined(__aarch64__)
    379      1.23  jmcneill static int
    380      1.23  jmcneill spintable_cpu_on(u_int cpuindex, paddr_t entry_point_address, paddr_t cpu_release_addr)
    381      1.23  jmcneill {
    382      1.23  jmcneill 	/*
    383      1.23  jmcneill 	 * we need devmap for cpu-release-addr in advance.
    384      1.23  jmcneill 	 * __HAVE_MM_MD_DIRECT_MAPPED_PHYS nor pmap didn't work at this point.
    385      1.23  jmcneill 	 */
    386      1.23  jmcneill 	if (pmap_devmap_find_pa(cpu_release_addr, sizeof(paddr_t)) == NULL) {
    387      1.23  jmcneill 		aprint_error("%s: devmap for cpu-release-addr"
    388      1.23  jmcneill 		    " 0x%08"PRIxPADDR" required\n", __func__, cpu_release_addr);
    389      1.23  jmcneill 		return -1;
    390      1.23  jmcneill 	} else {
    391      1.23  jmcneill 		extern struct bus_space arm_generic_bs_tag;
    392      1.23  jmcneill 		bus_space_handle_t ioh;
    393      1.23  jmcneill 
    394      1.23  jmcneill 		bus_space_map(&arm_generic_bs_tag, cpu_release_addr,
    395      1.23  jmcneill 		    sizeof(paddr_t), 0, &ioh);
    396      1.23  jmcneill 		bus_space_write_4(&arm_generic_bs_tag, ioh, 0,
    397      1.23  jmcneill 		    entry_point_address);
    398      1.23  jmcneill 		bus_space_unmap(&arm_generic_bs_tag, ioh, sizeof(paddr_t));
    399      1.23  jmcneill 	}
    400      1.23  jmcneill 
    401      1.23  jmcneill 	return 0;
    402      1.23  jmcneill }
    403      1.23  jmcneill 
    404      1.19  jmcneill static int
    405      1.19  jmcneill cpu_enable_spin_table(int phandle)
    406      1.19  jmcneill {
    407      1.20  jmcneill 	uint64_t mpidr, addr;
    408      1.19  jmcneill 	int ret;
    409      1.19  jmcneill 
    410      1.19  jmcneill 	fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
    411      1.19  jmcneill 
    412      1.20  jmcneill 	if (of_getprop_uint64(phandle, "cpu-release-addr", &addr) != 0)
    413      1.19  jmcneill 		return ENXIO;
    414      1.19  jmcneill 
    415      1.20  jmcneill 	ret = spintable_cpu_on(mpidr, cpu_fdt_mpstart_pa(), (paddr_t)addr);
    416      1.19  jmcneill 	if (ret != 0)
    417      1.19  jmcneill 		return EIO;
    418      1.19  jmcneill 
    419      1.19  jmcneill 	return 0;
    420      1.12       ryo }
    421      1.19  jmcneill ARM_CPU_METHOD(spin_table, "spin-table", cpu_enable_spin_table);
    422      1.19  jmcneill #endif
    423