Home | History | Annotate | Line # | Download | only in fdt
cpu_fdt.c revision 1.39.8.1
      1  1.39.8.1   thorpej /* $NetBSD: cpu_fdt.c,v 1.39.8.1 2021/08/04 16:51:27 thorpej Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29      1.12       ryo #include "opt_multiprocessor.h"
     30      1.12       ryo #include "psci_fdt.h"
     31      1.12       ryo 
     32       1.1  jmcneill #include <sys/cdefs.h>
     33  1.39.8.1   thorpej __KERNEL_RCSID(0, "$NetBSD: cpu_fdt.c,v 1.39.8.1 2021/08/04 16:51:27 thorpej Exp $");
     34       1.1  jmcneill 
     35       1.1  jmcneill #include <sys/param.h>
     36      1.12       ryo #include <sys/atomic.h>
     37       1.1  jmcneill #include <sys/bus.h>
     38       1.1  jmcneill #include <sys/device.h>
     39       1.4     skrll #include <sys/lwp.h>
     40       1.1  jmcneill #include <sys/systm.h>
     41       1.1  jmcneill #include <sys/kernel.h>
     42       1.1  jmcneill 
     43       1.1  jmcneill #include <dev/fdt/fdtvar.h>
     44       1.1  jmcneill 
     45       1.5       ryo #include <arm/armreg.h>
     46       1.1  jmcneill #include <arm/cpu.h>
     47       1.5       ryo #include <arm/cpufunc.h>
     48      1.34     skrll #include <arm/cpuvar.h>
     49      1.12       ryo #include <arm/locore.h>
     50      1.12       ryo 
     51      1.12       ryo #include <arm/arm/psci.h>
     52      1.12       ryo #include <arm/fdt/arm_fdtvar.h>
     53      1.12       ryo #include <arm/fdt/psci_fdtvar.h>
     54      1.12       ryo 
     55      1.12       ryo #include <uvm/uvm_extern.h>
     56       1.1  jmcneill 
     57       1.1  jmcneill static int	cpu_fdt_match(device_t, cfdata_t, void *);
     58       1.1  jmcneill static void	cpu_fdt_attach(device_t, device_t, void *);
     59       1.1  jmcneill 
     60       1.1  jmcneill struct cpu_fdt_softc {
     61       1.1  jmcneill 	device_t		sc_dev;
     62       1.1  jmcneill 	int			sc_phandle;
     63       1.1  jmcneill };
     64       1.1  jmcneill 
     65       1.1  jmcneill CFATTACH_DECL_NEW(cpu_fdt, sizeof(struct cpu_fdt_softc),
     66       1.1  jmcneill 	cpu_fdt_match, cpu_fdt_attach, NULL, NULL);
     67       1.1  jmcneill 
     68       1.1  jmcneill static int
     69       1.1  jmcneill cpu_fdt_match(device_t parent, cfdata_t cf, void *aux)
     70       1.1  jmcneill {
     71       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     72       1.3  jmcneill 	const int phandle = faa->faa_phandle;
     73      1.33  jmcneill 	const char *device_type;
     74       1.2  jmcneill 
     75      1.33  jmcneill 	device_type = fdtbus_get_string(phandle, "device_type");
     76       1.1  jmcneill 
     77      1.33  jmcneill 	return device_type != NULL && strcmp(device_type, "cpu") == 0;
     78       1.1  jmcneill }
     79       1.1  jmcneill 
     80       1.1  jmcneill static void
     81       1.1  jmcneill cpu_fdt_attach(device_t parent, device_t self, void *aux)
     82       1.1  jmcneill {
     83       1.1  jmcneill 	struct cpu_fdt_softc * const sc = device_private(self);
     84       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
     85       1.3  jmcneill 	const int phandle = faa->faa_phandle;
     86      1.33  jmcneill 	bus_addr_t cpuid;
     87      1.31       mrg 	const uint32_t *cap_ptr;
     88      1.31       mrg 	int len;
     89       1.1  jmcneill 
     90       1.1  jmcneill 	sc->sc_dev = self;
     91       1.3  jmcneill 	sc->sc_phandle = phandle;
     92       1.3  jmcneill 
     93      1.31       mrg  	cap_ptr = fdtbus_get_prop(phandle, "capacity-dmips-mhz", &len);
     94      1.31       mrg 	if (cap_ptr && len == 4) {
     95      1.31       mrg 		prop_dictionary_t dict = device_properties(self);
     96      1.31       mrg 		uint32_t capacity_dmips_mhz = be32toh(*cap_ptr);
     97      1.31       mrg 
     98      1.31       mrg 		prop_dictionary_set_uint32(dict, "capacity_dmips_mhz",
     99      1.31       mrg 		    capacity_dmips_mhz);
    100      1.31       mrg 	}
    101      1.31       mrg 
    102      1.33  jmcneill 	if (fdtbus_get_reg(phandle, 0, &cpuid, NULL) != 0)
    103       1.3  jmcneill 		cpuid = 0;
    104       1.1  jmcneill 
    105       1.2  jmcneill 	/* Attach the CPU */
    106       1.3  jmcneill 	cpu_attach(self, cpuid);
    107       1.8  jmcneill 
    108       1.8  jmcneill 	/* Attach CPU frequency scaling provider */
    109  1.39.8.1   thorpej 	config_found(self, faa, NULL, CFARGS_NONE);
    110       1.1  jmcneill }
    111      1.12       ryo 
    112      1.24  jmcneill #if defined(MULTIPROCESSOR) && (NPSCI_FDT > 0 || defined(__aarch64__))
    113      1.12       ryo static register_t
    114      1.12       ryo cpu_fdt_mpstart_pa(void)
    115      1.12       ryo {
    116      1.16     skrll 	bool ok __diagused;
    117      1.16     skrll 	paddr_t pa;
    118      1.16     skrll 
    119      1.16     skrll 	ok = pmap_extract(pmap_kernel(), (vaddr_t)cpu_mpstart, &pa);
    120      1.16     skrll 	KASSERT(ok);
    121      1.16     skrll 
    122      1.16     skrll 	return pa;
    123      1.12       ryo }
    124      1.24  jmcneill #endif
    125      1.12       ryo 
    126      1.24  jmcneill #ifdef MULTIPROCESSOR
    127      1.13  jmcneill static bool
    128      1.13  jmcneill arm_fdt_cpu_okay(const int child)
    129      1.13  jmcneill {
    130      1.13  jmcneill 	const char *s;
    131      1.13  jmcneill 
    132      1.13  jmcneill 	s = fdtbus_get_string(child, "device_type");
    133      1.13  jmcneill 	if (!s || strcmp(s, "cpu") != 0)
    134      1.13  jmcneill 		return false;
    135      1.13  jmcneill 
    136      1.13  jmcneill 	s = fdtbus_get_string(child, "status");
    137      1.13  jmcneill 	if (s) {
    138      1.13  jmcneill 		if (strcmp(s, "okay") == 0)
    139      1.13  jmcneill 			return false;
    140      1.13  jmcneill 		if (strcmp(s, "disabled") == 0)
    141      1.13  jmcneill 			return of_hasprop(child, "enable-method");
    142      1.13  jmcneill 		return false;
    143      1.13  jmcneill 	} else {
    144      1.13  jmcneill 		return true;
    145      1.13  jmcneill 	}
    146      1.13  jmcneill }
    147      1.14  jmcneill #endif /* MULTIPROCESSOR */
    148      1.12       ryo 
    149      1.12       ryo void
    150      1.12       ryo arm_fdt_cpu_bootstrap(void)
    151      1.12       ryo {
    152      1.12       ryo #ifdef MULTIPROCESSOR
    153      1.12       ryo 	uint64_t mpidr, bp_mpidr;
    154      1.12       ryo 	u_int cpuindex;
    155      1.16     skrll 	int child;
    156      1.16     skrll 
    157      1.16     skrll 	const int cpus = OF_finddevice("/cpus");
    158      1.16     skrll 	if (cpus == -1) {
    159      1.16     skrll 		aprint_error("%s: no /cpus node found\n", __func__);
    160      1.16     skrll 		arm_cpu_max = 1;
    161      1.16     skrll 		return;
    162      1.16     skrll 	}
    163      1.16     skrll 
    164      1.16     skrll 	/* Count CPUs */
    165      1.16     skrll 	arm_cpu_max = 0;
    166      1.16     skrll 
    167      1.16     skrll 	/* MPIDR affinity levels of boot processor. */
    168      1.16     skrll 	bp_mpidr = cpu_mpidr_aff_read();
    169      1.16     skrll 
    170      1.37     skrll 	/* Add APs to cpu_mpidr array */
    171      1.16     skrll 	cpuindex = 1;
    172      1.16     skrll 	for (child = OF_child(cpus); child; child = OF_peer(child)) {
    173      1.16     skrll 		if (!arm_fdt_cpu_okay(child))
    174      1.16     skrll 			continue;
    175      1.16     skrll 
    176      1.16     skrll 		arm_cpu_max++;
    177      1.16     skrll 		if (fdtbus_get_reg64(child, 0, &mpidr, NULL) != 0)
    178      1.16     skrll 			continue;
    179      1.16     skrll 		if (mpidr == bp_mpidr)
    180      1.16     skrll 			continue; 	/* BP already started */
    181      1.16     skrll 
    182      1.16     skrll 		KASSERT(cpuindex < MAXCPUS);
    183      1.16     skrll 		cpu_mpidr[cpuindex] = mpidr;
    184      1.16     skrll 		cpu_dcache_wb_range((vaddr_t)&cpu_mpidr[cpuindex],
    185      1.16     skrll 		    sizeof(cpu_mpidr[cpuindex]));
    186      1.16     skrll 
    187      1.16     skrll 		cpuindex++;
    188      1.16     skrll 	}
    189      1.16     skrll #endif
    190      1.16     skrll }
    191      1.16     skrll 
    192      1.19  jmcneill #ifdef MULTIPROCESSOR
    193      1.25  jmcneill static struct arm_cpu_method *
    194      1.36  jmcneill arm_fdt_cpu_enable_method_byname(const char *method)
    195      1.19  jmcneill {
    196      1.19  jmcneill 	__link_set_decl(arm_cpu_methods, struct arm_cpu_method);
    197      1.25  jmcneill 	struct arm_cpu_method * const *acmp;
    198      1.36  jmcneill 
    199      1.25  jmcneill 	__link_set_foreach(acmp, arm_cpu_methods) {
    200      1.25  jmcneill 		if (strcmp(method, (*acmp)->acm_compat) == 0)
    201      1.25  jmcneill 			return *acmp;
    202      1.19  jmcneill 	}
    203      1.25  jmcneill 
    204      1.25  jmcneill 	return NULL;
    205      1.25  jmcneill }
    206      1.25  jmcneill 
    207      1.36  jmcneill static struct arm_cpu_method *
    208      1.36  jmcneill arm_fdt_cpu_enable_method(int phandle)
    209      1.36  jmcneill {
    210      1.36  jmcneill 	const char *method;
    211      1.36  jmcneill 
    212      1.36  jmcneill  	method = fdtbus_get_string(phandle, "enable-method");
    213      1.36  jmcneill 	if (method == NULL)
    214      1.36  jmcneill 		return NULL;
    215      1.36  jmcneill 
    216      1.36  jmcneill 	return arm_fdt_cpu_enable_method_byname(method);
    217      1.36  jmcneill }
    218      1.36  jmcneill 
    219      1.25  jmcneill static int
    220      1.25  jmcneill arm_fdt_cpu_enable(int phandle, struct arm_cpu_method *acm)
    221      1.25  jmcneill {
    222      1.25  jmcneill 	return acm->acm_enable(phandle);
    223      1.19  jmcneill }
    224      1.19  jmcneill #endif
    225      1.19  jmcneill 
    226      1.22     skrll int
    227      1.16     skrll arm_fdt_cpu_mpstart(void)
    228      1.16     skrll {
    229      1.22     skrll 	int ret = 0;
    230      1.16     skrll #ifdef MULTIPROCESSOR
    231      1.16     skrll 	uint64_t mpidr, bp_mpidr;
    232      1.19  jmcneill 	u_int cpuindex, i;
    233      1.19  jmcneill 	int child, error;
    234      1.25  jmcneill 	struct arm_cpu_method *acm;
    235      1.12       ryo 
    236      1.12       ryo 	const int cpus = OF_finddevice("/cpus");
    237      1.12       ryo 	if (cpus == -1) {
    238      1.12       ryo 		aprint_error("%s: no /cpus node found\n", __func__);
    239      1.22     skrll 		return 0;
    240      1.12       ryo 	}
    241      1.12       ryo 
    242      1.12       ryo 	/* MPIDR affinity levels of boot processor. */
    243      1.12       ryo 	bp_mpidr = cpu_mpidr_aff_read();
    244      1.12       ryo 
    245      1.12       ryo 	/* Boot APs */
    246      1.12       ryo 	cpuindex = 1;
    247      1.12       ryo 	for (child = OF_child(cpus); child; child = OF_peer(child)) {
    248      1.13  jmcneill 		if (!arm_fdt_cpu_okay(child))
    249      1.12       ryo 			continue;
    250      1.16     skrll 
    251      1.12       ryo 		if (fdtbus_get_reg64(child, 0, &mpidr, NULL) != 0)
    252      1.12       ryo 			continue;
    253      1.18     skrll 
    254      1.12       ryo 		if (mpidr == bp_mpidr)
    255      1.12       ryo 			continue; 	/* BP already started */
    256      1.12       ryo 
    257      1.25  jmcneill 		acm = arm_fdt_cpu_enable_method(child);
    258      1.25  jmcneill 		if (acm == NULL)
    259      1.25  jmcneill 			acm = arm_fdt_cpu_enable_method(cpus);
    260      1.25  jmcneill 		if (acm == NULL)
    261      1.36  jmcneill 			acm = arm_fdt_cpu_enable_method_byname("psci");
    262      1.36  jmcneill 		if (acm == NULL)
    263      1.12       ryo 			continue;
    264      1.12       ryo 
    265      1.25  jmcneill 		error = arm_fdt_cpu_enable(child, acm);
    266      1.19  jmcneill 		if (error != 0) {
    267      1.32     skrll 			aprint_error("%s: failed to enable CPU %#" PRIx64 "\n",
    268      1.32     skrll 			    __func__, mpidr);
    269      1.12       ryo 			continue;
    270      1.12       ryo 		}
    271      1.12       ryo 
    272      1.19  jmcneill 		/* Wake up AP in case firmware has placed it in WFE state */
    273      1.38     skrll 		sev();
    274      1.19  jmcneill 
    275      1.19  jmcneill 		/* Wait for AP to start */
    276      1.21  jmcneill 		for (i = 0x10000000; i > 0; i--) {
    277      1.28  jmcneill 			if (cpu_hatched_p(cpuindex))
    278      1.19  jmcneill 				break;
    279      1.19  jmcneill 		}
    280      1.22     skrll 
    281      1.22     skrll 		if (i == 0) {
    282      1.22     skrll 			ret++;
    283      1.19  jmcneill 			aprint_error("cpu%d: WARNING: AP failed to start\n", cpuindex);
    284      1.22     skrll 		}
    285      1.19  jmcneill 
    286      1.12       ryo 		cpuindex++;
    287      1.12       ryo 	}
    288      1.19  jmcneill #endif /* MULTIPROCESSOR */
    289      1.22     skrll 	return ret;
    290      1.19  jmcneill }
    291      1.12       ryo 
    292      1.19  jmcneill static int
    293      1.19  jmcneill cpu_enable_nullop(int phandle)
    294      1.19  jmcneill {
    295      1.19  jmcneill 	return ENXIO;
    296      1.19  jmcneill }
    297      1.19  jmcneill ARM_CPU_METHOD(default, "", cpu_enable_nullop);
    298      1.12       ryo 
    299      1.19  jmcneill #if defined(MULTIPROCESSOR) && NPSCI_FDT > 0
    300      1.19  jmcneill static int
    301      1.19  jmcneill cpu_enable_psci(int phandle)
    302      1.19  jmcneill {
    303      1.19  jmcneill 	static bool psci_probed, psci_p;
    304      1.19  jmcneill 	uint64_t mpidr;
    305      1.19  jmcneill 	int ret;
    306      1.19  jmcneill 
    307      1.19  jmcneill 	if (!psci_probed) {
    308      1.19  jmcneill 		psci_probed = true;
    309      1.19  jmcneill 		psci_p = psci_fdt_preinit() == 0;
    310      1.12       ryo 	}
    311      1.19  jmcneill 	if (!psci_p)
    312      1.19  jmcneill 		return ENXIO;
    313      1.19  jmcneill 
    314      1.19  jmcneill 	fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
    315      1.19  jmcneill 
    316      1.29       bad #if !defined(AARCH64)
    317      1.29       bad 	/*
    318      1.30       bad 	 * not necessary on AARCH64. beside there it hangs the system
    319      1.29       bad 	 * because cache ops are only functional after cpu_attach()
    320      1.29       bad 	 * was called.
    321      1.29       bad 	 */
    322      1.29       bad 	cpu_dcache_wbinv_all();
    323      1.29       bad #endif
    324      1.19  jmcneill 	ret = psci_cpu_on(mpidr, cpu_fdt_mpstart_pa(), 0);
    325      1.19  jmcneill 	if (ret != PSCI_SUCCESS)
    326      1.19  jmcneill 		return EIO;
    327      1.19  jmcneill 
    328      1.19  jmcneill 	return 0;
    329      1.19  jmcneill }
    330      1.19  jmcneill ARM_CPU_METHOD(psci, "psci", cpu_enable_psci);
    331      1.19  jmcneill #endif
    332      1.19  jmcneill 
    333      1.23  jmcneill #if defined(MULTIPROCESSOR) && defined(__aarch64__)
    334      1.23  jmcneill static int
    335      1.23  jmcneill spintable_cpu_on(u_int cpuindex, paddr_t entry_point_address, paddr_t cpu_release_addr)
    336      1.23  jmcneill {
    337      1.23  jmcneill 	/*
    338      1.23  jmcneill 	 * we need devmap for cpu-release-addr in advance.
    339      1.35     skrll 	 * __HAVE_MM_MD_DIRECT_MAPPED_PHYS nor pmap work at this point.
    340      1.23  jmcneill 	 */
    341      1.23  jmcneill 	if (pmap_devmap_find_pa(cpu_release_addr, sizeof(paddr_t)) == NULL) {
    342      1.23  jmcneill 		aprint_error("%s: devmap for cpu-release-addr"
    343      1.23  jmcneill 		    " 0x%08"PRIxPADDR" required\n", __func__, cpu_release_addr);
    344      1.23  jmcneill 		return -1;
    345      1.23  jmcneill 	} else {
    346      1.23  jmcneill 		extern struct bus_space arm_generic_bs_tag;
    347      1.23  jmcneill 		bus_space_handle_t ioh;
    348      1.23  jmcneill 
    349      1.23  jmcneill 		bus_space_map(&arm_generic_bs_tag, cpu_release_addr,
    350      1.23  jmcneill 		    sizeof(paddr_t), 0, &ioh);
    351      1.23  jmcneill 		bus_space_write_4(&arm_generic_bs_tag, ioh, 0,
    352      1.23  jmcneill 		    entry_point_address);
    353      1.23  jmcneill 		bus_space_unmap(&arm_generic_bs_tag, ioh, sizeof(paddr_t));
    354      1.23  jmcneill 	}
    355      1.23  jmcneill 
    356      1.23  jmcneill 	return 0;
    357      1.23  jmcneill }
    358      1.23  jmcneill 
    359      1.19  jmcneill static int
    360      1.19  jmcneill cpu_enable_spin_table(int phandle)
    361      1.19  jmcneill {
    362      1.20  jmcneill 	uint64_t mpidr, addr;
    363      1.19  jmcneill 	int ret;
    364      1.19  jmcneill 
    365      1.19  jmcneill 	fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
    366      1.19  jmcneill 
    367      1.20  jmcneill 	if (of_getprop_uint64(phandle, "cpu-release-addr", &addr) != 0)
    368      1.19  jmcneill 		return ENXIO;
    369      1.19  jmcneill 
    370      1.20  jmcneill 	ret = spintable_cpu_on(mpidr, cpu_fdt_mpstart_pa(), (paddr_t)addr);
    371      1.19  jmcneill 	if (ret != 0)
    372      1.19  jmcneill 		return EIO;
    373      1.19  jmcneill 
    374      1.19  jmcneill 	return 0;
    375      1.12       ryo }
    376      1.19  jmcneill ARM_CPU_METHOD(spin_table, "spin-table", cpu_enable_spin_table);
    377      1.19  jmcneill #endif
    378